]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - arch/x86/include/asm/msr-index.h
daa86bad4a68321a9f6568196db9915759e29796
[mirror_ubuntu-bionic-kernel.git] / arch / x86 / include / asm / msr-index.h
1 /* SPDX-License-Identifier: GPL-2.0 */
2 #ifndef _ASM_X86_MSR_INDEX_H
3 #define _ASM_X86_MSR_INDEX_H
4
5 #include <linux/bits.h>
6
7 /*
8 * CPU model specific register (MSR) numbers.
9 *
10 * Do not add new entries to this file unless the definitions are shared
11 * between multiple compilation units.
12 */
13
14 /* x86-64 specific MSRs */
15 #define MSR_EFER 0xc0000080 /* extended feature register */
16 #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */
17 #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */
18 #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */
19 #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */
20 #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */
21 #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */
22 #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */
23 #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */
24
25 /* EFER bits: */
26 #define _EFER_SCE 0 /* SYSCALL/SYSRET */
27 #define _EFER_LME 8 /* Long mode enable */
28 #define _EFER_LMA 10 /* Long mode active (read-only) */
29 #define _EFER_NX 11 /* No execute enable */
30 #define _EFER_SVME 12 /* Enable virtualization */
31 #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */
32 #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */
33
34 #define EFER_SCE (1<<_EFER_SCE)
35 #define EFER_LME (1<<_EFER_LME)
36 #define EFER_LMA (1<<_EFER_LMA)
37 #define EFER_NX (1<<_EFER_NX)
38 #define EFER_SVME (1<<_EFER_SVME)
39 #define EFER_LMSLE (1<<_EFER_LMSLE)
40 #define EFER_FFXSR (1<<_EFER_FFXSR)
41
42 /* Intel MSRs. Some also available on other CPUs */
43
44 #define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */
45 #define SPEC_CTRL_IBRS BIT(0) /* Indirect Branch Restricted Speculation */
46 #define SPEC_CTRL_STIBP_SHIFT 1 /* Single Thread Indirect Branch Predictor (STIBP) bit */
47 #define SPEC_CTRL_STIBP BIT(SPEC_CTRL_STIBP_SHIFT) /* STIBP mask */
48 #define SPEC_CTRL_SSBD_SHIFT 2 /* Speculative Store Bypass Disable bit */
49 #define SPEC_CTRL_SSBD BIT(SPEC_CTRL_SSBD_SHIFT) /* Speculative Store Bypass Disable */
50
51 #define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */
52 #define PRED_CMD_IBPB BIT(0) /* Indirect Branch Prediction Barrier */
53
54 #define MSR_PPIN_CTL 0x0000004e
55 #define MSR_PPIN 0x0000004f
56
57 #define MSR_IA32_PERFCTR0 0x000000c1
58 #define MSR_IA32_PERFCTR1 0x000000c2
59 #define MSR_FSB_FREQ 0x000000cd
60 #define MSR_PLATFORM_INFO 0x000000ce
61 #define MSR_PLATFORM_INFO_CPUID_FAULT_BIT 31
62 #define MSR_PLATFORM_INFO_CPUID_FAULT BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)
63
64 #define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2
65 #define NHM_C3_AUTO_DEMOTE (1UL << 25)
66 #define NHM_C1_AUTO_DEMOTE (1UL << 26)
67 #define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)
68 #define SNB_C1_AUTO_UNDEMOTE (1UL << 27)
69 #define SNB_C3_AUTO_UNDEMOTE (1UL << 28)
70
71 #define MSR_MTRRcap 0x000000fe
72
73 #define MSR_IA32_ARCH_CAPABILITIES 0x0000010a
74 #define ARCH_CAP_RDCL_NO BIT(0) /* Not susceptible to Meltdown */
75 #define ARCH_CAP_IBRS_ALL BIT(1) /* Enhanced IBRS support */
76 #define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH BIT(3) /* Skip L1D flush on vmentry */
77 #define ARCH_CAP_SSB_NO BIT(4) /*
78 * Not susceptible to Speculative Store Bypass
79 * attack, so no Speculative Store Bypass
80 * control required.
81 */
82 #define ARCH_CAP_MDS_NO BIT(5) /*
83 * Not susceptible to
84 * Microarchitectural Data
85 * Sampling (MDS) vulnerabilities.
86 */
87 #define ARCH_CAP_TSX_CTRL_MSR BIT(7) /* MSR for TSX control is available. */
88 #define ARCH_CAP_TAA_NO BIT(8) /*
89 * Not susceptible to
90 * TSX Async Abort (TAA) vulnerabilities.
91 */
92
93 #define MSR_IA32_FLUSH_CMD 0x0000010b
94 #define L1D_FLUSH BIT(0) /*
95 * Writeback and invalidate the
96 * L1 data cache.
97 */
98
99 #define MSR_IA32_BBL_CR_CTL 0x00000119
100 #define MSR_IA32_BBL_CR_CTL3 0x0000011e
101
102 #define MSR_IA32_TSX_CTRL 0x00000122
103 #define TSX_CTRL_RTM_DISABLE BIT(0) /* Disable RTM feature */
104 #define TSX_CTRL_CPUID_CLEAR BIT(1) /* Disable TSX enumeration */
105
106 #define MSR_IA32_SYSENTER_CS 0x00000174
107 #define MSR_IA32_SYSENTER_ESP 0x00000175
108 #define MSR_IA32_SYSENTER_EIP 0x00000176
109
110 #define MSR_IA32_MCG_CAP 0x00000179
111 #define MSR_IA32_MCG_STATUS 0x0000017a
112 #define MSR_IA32_MCG_CTL 0x0000017b
113 #define MSR_IA32_MCG_EXT_CTL 0x000004d0
114
115 #define MSR_OFFCORE_RSP_0 0x000001a6
116 #define MSR_OFFCORE_RSP_1 0x000001a7
117 #define MSR_TURBO_RATIO_LIMIT 0x000001ad
118 #define MSR_TURBO_RATIO_LIMIT1 0x000001ae
119 #define MSR_TURBO_RATIO_LIMIT2 0x000001af
120
121 #define MSR_LBR_SELECT 0x000001c8
122 #define MSR_LBR_TOS 0x000001c9
123 #define MSR_LBR_NHM_FROM 0x00000680
124 #define MSR_LBR_NHM_TO 0x000006c0
125 #define MSR_LBR_CORE_FROM 0x00000040
126 #define MSR_LBR_CORE_TO 0x00000060
127
128 #define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */
129 #define LBR_INFO_MISPRED BIT_ULL(63)
130 #define LBR_INFO_IN_TX BIT_ULL(62)
131 #define LBR_INFO_ABORT BIT_ULL(61)
132 #define LBR_INFO_CYCLES 0xffff
133
134 #define MSR_IA32_PEBS_ENABLE 0x000003f1
135 #define MSR_IA32_DS_AREA 0x00000600
136 #define MSR_IA32_PERF_CAPABILITIES 0x00000345
137 #define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6
138
139 #define MSR_IA32_RTIT_CTL 0x00000570
140 #define MSR_IA32_RTIT_STATUS 0x00000571
141 #define MSR_IA32_RTIT_ADDR0_A 0x00000580
142 #define MSR_IA32_RTIT_ADDR0_B 0x00000581
143 #define MSR_IA32_RTIT_ADDR1_A 0x00000582
144 #define MSR_IA32_RTIT_ADDR1_B 0x00000583
145 #define MSR_IA32_RTIT_ADDR2_A 0x00000584
146 #define MSR_IA32_RTIT_ADDR2_B 0x00000585
147 #define MSR_IA32_RTIT_ADDR3_A 0x00000586
148 #define MSR_IA32_RTIT_ADDR3_B 0x00000587
149 #define MSR_IA32_RTIT_CR3_MATCH 0x00000572
150 #define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560
151 #define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561
152
153 #define MSR_MTRRfix64K_00000 0x00000250
154 #define MSR_MTRRfix16K_80000 0x00000258
155 #define MSR_MTRRfix16K_A0000 0x00000259
156 #define MSR_MTRRfix4K_C0000 0x00000268
157 #define MSR_MTRRfix4K_C8000 0x00000269
158 #define MSR_MTRRfix4K_D0000 0x0000026a
159 #define MSR_MTRRfix4K_D8000 0x0000026b
160 #define MSR_MTRRfix4K_E0000 0x0000026c
161 #define MSR_MTRRfix4K_E8000 0x0000026d
162 #define MSR_MTRRfix4K_F0000 0x0000026e
163 #define MSR_MTRRfix4K_F8000 0x0000026f
164 #define MSR_MTRRdefType 0x000002ff
165
166 #define MSR_IA32_CR_PAT 0x00000277
167
168 #define MSR_IA32_DEBUGCTLMSR 0x000001d9
169 #define MSR_IA32_LASTBRANCHFROMIP 0x000001db
170 #define MSR_IA32_LASTBRANCHTOIP 0x000001dc
171 #define MSR_IA32_LASTINTFROMIP 0x000001dd
172 #define MSR_IA32_LASTINTTOIP 0x000001de
173
174 /* DEBUGCTLMSR bits (others vary by model): */
175 #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */
176 #define DEBUGCTLMSR_BTF_SHIFT 1
177 #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */
178 #define DEBUGCTLMSR_TR (1UL << 6)
179 #define DEBUGCTLMSR_BTS (1UL << 7)
180 #define DEBUGCTLMSR_BTINT (1UL << 8)
181 #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)
182 #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)
183 #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)
184 #define DEBUGCTLMSR_FREEZE_IN_SMM_BIT 14
185 #define DEBUGCTLMSR_FREEZE_IN_SMM (1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)
186
187 #define MSR_PEBS_FRONTEND 0x000003f7
188
189 #define MSR_IA32_POWER_CTL 0x000001fc
190
191 #define MSR_IA32_MC0_CTL 0x00000400
192 #define MSR_IA32_MC0_STATUS 0x00000401
193 #define MSR_IA32_MC0_ADDR 0x00000402
194 #define MSR_IA32_MC0_MISC 0x00000403
195
196 /* C-state Residency Counters */
197 #define MSR_PKG_C3_RESIDENCY 0x000003f8
198 #define MSR_PKG_C6_RESIDENCY 0x000003f9
199 #define MSR_ATOM_PKG_C6_RESIDENCY 0x000003fa
200 #define MSR_PKG_C7_RESIDENCY 0x000003fa
201 #define MSR_CORE_C3_RESIDENCY 0x000003fc
202 #define MSR_CORE_C6_RESIDENCY 0x000003fd
203 #define MSR_CORE_C7_RESIDENCY 0x000003fe
204 #define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff
205 #define MSR_PKG_C2_RESIDENCY 0x0000060d
206 #define MSR_PKG_C8_RESIDENCY 0x00000630
207 #define MSR_PKG_C9_RESIDENCY 0x00000631
208 #define MSR_PKG_C10_RESIDENCY 0x00000632
209
210 /* Interrupt Response Limit */
211 #define MSR_PKGC3_IRTL 0x0000060a
212 #define MSR_PKGC6_IRTL 0x0000060b
213 #define MSR_PKGC7_IRTL 0x0000060c
214 #define MSR_PKGC8_IRTL 0x00000633
215 #define MSR_PKGC9_IRTL 0x00000634
216 #define MSR_PKGC10_IRTL 0x00000635
217
218 /* Run Time Average Power Limiting (RAPL) Interface */
219
220 #define MSR_RAPL_POWER_UNIT 0x00000606
221
222 #define MSR_PKG_POWER_LIMIT 0x00000610
223 #define MSR_PKG_ENERGY_STATUS 0x00000611
224 #define MSR_PKG_PERF_STATUS 0x00000613
225 #define MSR_PKG_POWER_INFO 0x00000614
226
227 #define MSR_DRAM_POWER_LIMIT 0x00000618
228 #define MSR_DRAM_ENERGY_STATUS 0x00000619
229 #define MSR_DRAM_PERF_STATUS 0x0000061b
230 #define MSR_DRAM_POWER_INFO 0x0000061c
231
232 #define MSR_PP0_POWER_LIMIT 0x00000638
233 #define MSR_PP0_ENERGY_STATUS 0x00000639
234 #define MSR_PP0_POLICY 0x0000063a
235 #define MSR_PP0_PERF_STATUS 0x0000063b
236
237 #define MSR_PP1_POWER_LIMIT 0x00000640
238 #define MSR_PP1_ENERGY_STATUS 0x00000641
239 #define MSR_PP1_POLICY 0x00000642
240
241 /* Config TDP MSRs */
242 #define MSR_CONFIG_TDP_NOMINAL 0x00000648
243 #define MSR_CONFIG_TDP_LEVEL_1 0x00000649
244 #define MSR_CONFIG_TDP_LEVEL_2 0x0000064A
245 #define MSR_CONFIG_TDP_CONTROL 0x0000064B
246 #define MSR_TURBO_ACTIVATION_RATIO 0x0000064C
247
248 #define MSR_PLATFORM_ENERGY_STATUS 0x0000064D
249
250 #define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658
251 #define MSR_PKG_ANY_CORE_C0_RES 0x00000659
252 #define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A
253 #define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B
254
255 #define MSR_CORE_C1_RES 0x00000660
256 #define MSR_MODULE_C6_RES_MS 0x00000664
257
258 #define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668
259 #define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669
260
261 #define MSR_ATOM_CORE_RATIOS 0x0000066a
262 #define MSR_ATOM_CORE_VIDS 0x0000066b
263 #define MSR_ATOM_CORE_TURBO_RATIOS 0x0000066c
264 #define MSR_ATOM_CORE_TURBO_VIDS 0x0000066d
265
266
267 #define MSR_CORE_PERF_LIMIT_REASONS 0x00000690
268 #define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0
269 #define MSR_RING_PERF_LIMIT_REASONS 0x000006B1
270
271 /* Hardware P state interface */
272 #define MSR_PPERF 0x0000064e
273 #define MSR_PERF_LIMIT_REASONS 0x0000064f
274 #define MSR_PM_ENABLE 0x00000770
275 #define MSR_HWP_CAPABILITIES 0x00000771
276 #define MSR_HWP_REQUEST_PKG 0x00000772
277 #define MSR_HWP_INTERRUPT 0x00000773
278 #define MSR_HWP_REQUEST 0x00000774
279 #define MSR_HWP_STATUS 0x00000777
280
281 /* CPUID.6.EAX */
282 #define HWP_BASE_BIT (1<<7)
283 #define HWP_NOTIFICATIONS_BIT (1<<8)
284 #define HWP_ACTIVITY_WINDOW_BIT (1<<9)
285 #define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)
286 #define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)
287
288 /* IA32_HWP_CAPABILITIES */
289 #define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff)
290 #define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff)
291 #define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff)
292 #define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff)
293
294 /* IA32_HWP_REQUEST */
295 #define HWP_MIN_PERF(x) (x & 0xff)
296 #define HWP_MAX_PERF(x) ((x & 0xff) << 8)
297 #define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)
298 #define HWP_ENERGY_PERF_PREFERENCE(x) (((unsigned long long) x & 0xff) << 24)
299 #define HWP_EPP_PERFORMANCE 0x00
300 #define HWP_EPP_BALANCE_PERFORMANCE 0x80
301 #define HWP_EPP_BALANCE_POWERSAVE 0xC0
302 #define HWP_EPP_POWERSAVE 0xFF
303 #define HWP_ACTIVITY_WINDOW(x) ((unsigned long long)(x & 0xff3) << 32)
304 #define HWP_PACKAGE_CONTROL(x) ((unsigned long long)(x & 0x1) << 42)
305
306 /* IA32_HWP_STATUS */
307 #define HWP_GUARANTEED_CHANGE(x) (x & 0x1)
308 #define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)
309
310 /* IA32_HWP_INTERRUPT */
311 #define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)
312 #define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)
313
314 #define MSR_AMD64_MC0_MASK 0xc0010044
315
316 #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
317 #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
318 #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
319 #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
320
321 #define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))
322
323 /* These are consecutive and not in the normal 4er MCE bank block */
324 #define MSR_IA32_MC0_CTL2 0x00000280
325 #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
326
327 #define MSR_P6_PERFCTR0 0x000000c1
328 #define MSR_P6_PERFCTR1 0x000000c2
329 #define MSR_P6_EVNTSEL0 0x00000186
330 #define MSR_P6_EVNTSEL1 0x00000187
331
332 #define MSR_KNC_PERFCTR0 0x00000020
333 #define MSR_KNC_PERFCTR1 0x00000021
334 #define MSR_KNC_EVNTSEL0 0x00000028
335 #define MSR_KNC_EVNTSEL1 0x00000029
336
337 /* Alternative perfctr range with full access. */
338 #define MSR_IA32_PMC0 0x000004c1
339
340 /* AMD64 MSRs. Not complete. See the architecture manual for a more
341 complete list. */
342
343 #define MSR_AMD64_PATCH_LEVEL 0x0000008b
344 #define MSR_AMD64_TSC_RATIO 0xc0000104
345 #define MSR_AMD64_NB_CFG 0xc001001f
346 #define MSR_AMD64_CPUID_FN_1 0xc0011004
347 #define MSR_AMD64_PATCH_LOADER 0xc0010020
348 #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140
349 #define MSR_AMD64_OSVW_STATUS 0xc0010141
350 #define MSR_AMD64_LS_CFG 0xc0011020
351 #define MSR_AMD64_DC_CFG 0xc0011022
352 #define MSR_AMD64_BU_CFG2 0xc001102a
353 #define MSR_AMD64_IBSFETCHCTL 0xc0011030
354 #define MSR_AMD64_IBSFETCHLINAD 0xc0011031
355 #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032
356 #define MSR_AMD64_IBSFETCH_REG_COUNT 3
357 #define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)
358 #define MSR_AMD64_IBSOPCTL 0xc0011033
359 #define MSR_AMD64_IBSOPRIP 0xc0011034
360 #define MSR_AMD64_IBSOPDATA 0xc0011035
361 #define MSR_AMD64_IBSOPDATA2 0xc0011036
362 #define MSR_AMD64_IBSOPDATA3 0xc0011037
363 #define MSR_AMD64_IBSDCLINAD 0xc0011038
364 #define MSR_AMD64_IBSDCPHYSAD 0xc0011039
365 #define MSR_AMD64_IBSOP_REG_COUNT 7
366 #define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)
367 #define MSR_AMD64_IBSCTL 0xc001103a
368 #define MSR_AMD64_IBSBRTARGET 0xc001103b
369 #define MSR_AMD64_IBSOPDATA4 0xc001103d
370 #define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */
371 #define MSR_AMD64_SEV 0xc0010131
372 #define MSR_AMD64_SEV_ENABLED_BIT 0
373 #define MSR_AMD64_SEV_ENABLED BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT)
374
375 #define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f
376
377 /* Fam 17h MSRs */
378 #define MSR_F17H_IRPERF 0xc00000e9
379
380 /* Fam 16h MSRs */
381 #define MSR_F16H_L2I_PERF_CTL 0xc0010230
382 #define MSR_F16H_L2I_PERF_CTR 0xc0010231
383 #define MSR_F16H_DR1_ADDR_MASK 0xc0011019
384 #define MSR_F16H_DR2_ADDR_MASK 0xc001101a
385 #define MSR_F16H_DR3_ADDR_MASK 0xc001101b
386 #define MSR_F16H_DR0_ADDR_MASK 0xc0011027
387
388 /* Fam 15h MSRs */
389 #define MSR_F15H_PERF_CTL 0xc0010200
390 #define MSR_F15H_PERF_CTR 0xc0010201
391 #define MSR_F15H_NB_PERF_CTL 0xc0010240
392 #define MSR_F15H_NB_PERF_CTR 0xc0010241
393 #define MSR_F15H_PTSC 0xc0010280
394 #define MSR_F15H_IC_CFG 0xc0011021
395 #define MSR_F15H_EX_CFG 0xc001102c
396
397 /* Fam 10h MSRs */
398 #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058
399 #define FAM10H_MMIO_CONF_ENABLE (1<<0)
400 #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf
401 #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2
402 #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL
403 #define FAM10H_MMIO_CONF_BASE_SHIFT 20
404 #define MSR_FAM10H_NODE_ID 0xc001100c
405 #define MSR_F10H_DECFG 0xc0011029
406 #define MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT 1
407 #define MSR_F10H_DECFG_LFENCE_SERIALIZE BIT_ULL(MSR_F10H_DECFG_LFENCE_SERIALIZE_BIT)
408
409 /* K8 MSRs */
410 #define MSR_K8_TOP_MEM1 0xc001001a
411 #define MSR_K8_TOP_MEM2 0xc001001d
412 #define MSR_K8_SYSCFG 0xc0010010
413 #define MSR_K8_SYSCFG_MEM_ENCRYPT_BIT 23
414 #define MSR_K8_SYSCFG_MEM_ENCRYPT BIT_ULL(MSR_K8_SYSCFG_MEM_ENCRYPT_BIT)
415 #define MSR_K8_INT_PENDING_MSG 0xc0010055
416 /* C1E active bits in int pending message */
417 #define K8_INTP_C1E_ACTIVE_MASK 0x18000000
418 #define MSR_K8_TSEG_ADDR 0xc0010112
419 #define MSR_K8_TSEG_MASK 0xc0010113
420 #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */
421 #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */
422 #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */
423
424 /* K7 MSRs */
425 #define MSR_K7_EVNTSEL0 0xc0010000
426 #define MSR_K7_PERFCTR0 0xc0010004
427 #define MSR_K7_EVNTSEL1 0xc0010001
428 #define MSR_K7_PERFCTR1 0xc0010005
429 #define MSR_K7_EVNTSEL2 0xc0010002
430 #define MSR_K7_PERFCTR2 0xc0010006
431 #define MSR_K7_EVNTSEL3 0xc0010003
432 #define MSR_K7_PERFCTR3 0xc0010007
433 #define MSR_K7_CLK_CTL 0xc001001b
434 #define MSR_K7_HWCR 0xc0010015
435 #define MSR_K7_FID_VID_CTL 0xc0010041
436 #define MSR_K7_FID_VID_STATUS 0xc0010042
437
438 /* K6 MSRs */
439 #define MSR_K6_WHCR 0xc0000082
440 #define MSR_K6_UWCCR 0xc0000085
441 #define MSR_K6_EPMR 0xc0000086
442 #define MSR_K6_PSOR 0xc0000087
443 #define MSR_K6_PFIR 0xc0000088
444
445 /* Centaur-Hauls/IDT defined MSRs. */
446 #define MSR_IDT_FCR1 0x00000107
447 #define MSR_IDT_FCR2 0x00000108
448 #define MSR_IDT_FCR3 0x00000109
449 #define MSR_IDT_FCR4 0x0000010a
450
451 #define MSR_IDT_MCR0 0x00000110
452 #define MSR_IDT_MCR1 0x00000111
453 #define MSR_IDT_MCR2 0x00000112
454 #define MSR_IDT_MCR3 0x00000113
455 #define MSR_IDT_MCR4 0x00000114
456 #define MSR_IDT_MCR5 0x00000115
457 #define MSR_IDT_MCR6 0x00000116
458 #define MSR_IDT_MCR7 0x00000117
459 #define MSR_IDT_MCR_CTRL 0x00000120
460
461 /* VIA Cyrix defined MSRs*/
462 #define MSR_VIA_FCR 0x00001107
463 #define MSR_VIA_LONGHAUL 0x0000110a
464 #define MSR_VIA_RNG 0x0000110b
465 #define MSR_VIA_BCR2 0x00001147
466
467 /* Transmeta defined MSRs */
468 #define MSR_TMTA_LONGRUN_CTRL 0x80868010
469 #define MSR_TMTA_LONGRUN_FLAGS 0x80868011
470 #define MSR_TMTA_LRTI_READOUT 0x80868018
471 #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a
472
473 /* Intel defined MSRs. */
474 #define MSR_IA32_P5_MC_ADDR 0x00000000
475 #define MSR_IA32_P5_MC_TYPE 0x00000001
476 #define MSR_IA32_TSC 0x00000010
477 #define MSR_IA32_PLATFORM_ID 0x00000017
478 #define MSR_IA32_EBL_CR_POWERON 0x0000002a
479 #define MSR_EBC_FREQUENCY_ID 0x0000002c
480 #define MSR_SMI_COUNT 0x00000034
481 #define MSR_IA32_FEATURE_CONTROL 0x0000003a
482 #define MSR_IA32_TSC_ADJUST 0x0000003b
483 #define MSR_IA32_BNDCFGS 0x00000d90
484
485 #define MSR_IA32_BNDCFGS_RSVD 0x00000ffc
486
487 #define MSR_IA32_XSS 0x00000da0
488
489 #define FEATURE_CONTROL_LOCKED (1<<0)
490 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1)
491 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2)
492 #define FEATURE_CONTROL_LMCE (1<<20)
493
494 #define MSR_IA32_APICBASE 0x0000001b
495 #define MSR_IA32_APICBASE_BSP (1<<8)
496 #define MSR_IA32_APICBASE_ENABLE (1<<11)
497 #define MSR_IA32_APICBASE_BASE (0xfffff<<12)
498
499 #define MSR_IA32_TSCDEADLINE 0x000006e0
500
501 #define MSR_IA32_UCODE_WRITE 0x00000079
502 #define MSR_IA32_UCODE_REV 0x0000008b
503
504 #define MSR_IA32_SMM_MONITOR_CTL 0x0000009b
505 #define MSR_IA32_SMBASE 0x0000009e
506
507 #define MSR_IA32_PERF_STATUS 0x00000198
508 #define MSR_IA32_PERF_CTL 0x00000199
509 #define INTEL_PERF_CTL_MASK 0xffff
510 #define MSR_AMD_PSTATE_DEF_BASE 0xc0010064
511 #define MSR_AMD_PERF_STATUS 0xc0010063
512 #define MSR_AMD_PERF_CTL 0xc0010062
513
514 #define MSR_IA32_MPERF 0x000000e7
515 #define MSR_IA32_APERF 0x000000e8
516
517 #define MSR_IA32_THERM_CONTROL 0x0000019a
518 #define MSR_IA32_THERM_INTERRUPT 0x0000019b
519
520 #define THERM_INT_HIGH_ENABLE (1 << 0)
521 #define THERM_INT_LOW_ENABLE (1 << 1)
522 #define THERM_INT_PLN_ENABLE (1 << 24)
523
524 #define MSR_IA32_THERM_STATUS 0x0000019c
525
526 #define THERM_STATUS_PROCHOT (1 << 0)
527 #define THERM_STATUS_POWER_LIMIT (1 << 10)
528
529 #define MSR_THERM2_CTL 0x0000019d
530
531 #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)
532
533 #define MSR_IA32_MISC_ENABLE 0x000001a0
534
535 #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2
536
537 #define MSR_MISC_FEATURE_CONTROL 0x000001a4
538 #define MSR_MISC_PWR_MGMT 0x000001aa
539
540 #define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0
541 #define ENERGY_PERF_BIAS_PERFORMANCE 0
542 #define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE 4
543 #define ENERGY_PERF_BIAS_NORMAL 6
544 #define ENERGY_PERF_BIAS_BALANCE_POWERSAVE 8
545 #define ENERGY_PERF_BIAS_POWERSAVE 15
546
547 #define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1
548
549 #define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)
550 #define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)
551
552 #define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2
553
554 #define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)
555 #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)
556 #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)
557
558 /* Thermal Thresholds Support */
559 #define THERM_INT_THRESHOLD0_ENABLE (1 << 15)
560 #define THERM_SHIFT_THRESHOLD0 8
561 #define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)
562 #define THERM_INT_THRESHOLD1_ENABLE (1 << 23)
563 #define THERM_SHIFT_THRESHOLD1 16
564 #define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)
565 #define THERM_STATUS_THRESHOLD0 (1 << 6)
566 #define THERM_LOG_THRESHOLD0 (1 << 7)
567 #define THERM_STATUS_THRESHOLD1 (1 << 8)
568 #define THERM_LOG_THRESHOLD1 (1 << 9)
569
570 /* MISC_ENABLE bits: architectural */
571 #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0
572 #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)
573 #define MSR_IA32_MISC_ENABLE_TCC_BIT 1
574 #define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)
575 #define MSR_IA32_MISC_ENABLE_EMON_BIT 7
576 #define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)
577 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11
578 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)
579 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12
580 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)
581 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16
582 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)
583 #define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18
584 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)
585 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22
586 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)
587 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23
588 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)
589 #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34
590 #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)
591
592 /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */
593 #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2
594 #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)
595 #define MSR_IA32_MISC_ENABLE_TM1_BIT 3
596 #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)
597 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4
598 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)
599 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6
600 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)
601 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8
602 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)
603 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9
604 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
605 #define MSR_IA32_MISC_ENABLE_FERR_BIT 10
606 #define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)
607 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10
608 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)
609 #define MSR_IA32_MISC_ENABLE_TM2_BIT 13
610 #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)
611 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19
612 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)
613 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20
614 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)
615 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24
616 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)
617 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37
618 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)
619 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38
620 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)
621 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39
622 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)
623
624 /* MISC_FEATURES_ENABLES non-architectural features */
625 #define MSR_MISC_FEATURES_ENABLES 0x00000140
626
627 #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT 0
628 #define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)
629 #define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT 1
630
631 #define MSR_IA32_TSC_DEADLINE 0x000006E0
632
633
634 #define MSR_TSX_FORCE_ABORT 0x0000010F
635
636 #define MSR_TFA_RTM_FORCE_ABORT_BIT 0
637 #define MSR_TFA_RTM_FORCE_ABORT BIT_ULL(MSR_TFA_RTM_FORCE_ABORT_BIT)
638
639 /* P4/Xeon+ specific */
640 #define MSR_IA32_MCG_EAX 0x00000180
641 #define MSR_IA32_MCG_EBX 0x00000181
642 #define MSR_IA32_MCG_ECX 0x00000182
643 #define MSR_IA32_MCG_EDX 0x00000183
644 #define MSR_IA32_MCG_ESI 0x00000184
645 #define MSR_IA32_MCG_EDI 0x00000185
646 #define MSR_IA32_MCG_EBP 0x00000186
647 #define MSR_IA32_MCG_ESP 0x00000187
648 #define MSR_IA32_MCG_EFLAGS 0x00000188
649 #define MSR_IA32_MCG_EIP 0x00000189
650 #define MSR_IA32_MCG_RESERVED 0x0000018a
651
652 /* Pentium IV performance counter MSRs */
653 #define MSR_P4_BPU_PERFCTR0 0x00000300
654 #define MSR_P4_BPU_PERFCTR1 0x00000301
655 #define MSR_P4_BPU_PERFCTR2 0x00000302
656 #define MSR_P4_BPU_PERFCTR3 0x00000303
657 #define MSR_P4_MS_PERFCTR0 0x00000304
658 #define MSR_P4_MS_PERFCTR1 0x00000305
659 #define MSR_P4_MS_PERFCTR2 0x00000306
660 #define MSR_P4_MS_PERFCTR3 0x00000307
661 #define MSR_P4_FLAME_PERFCTR0 0x00000308
662 #define MSR_P4_FLAME_PERFCTR1 0x00000309
663 #define MSR_P4_FLAME_PERFCTR2 0x0000030a
664 #define MSR_P4_FLAME_PERFCTR3 0x0000030b
665 #define MSR_P4_IQ_PERFCTR0 0x0000030c
666 #define MSR_P4_IQ_PERFCTR1 0x0000030d
667 #define MSR_P4_IQ_PERFCTR2 0x0000030e
668 #define MSR_P4_IQ_PERFCTR3 0x0000030f
669 #define MSR_P4_IQ_PERFCTR4 0x00000310
670 #define MSR_P4_IQ_PERFCTR5 0x00000311
671 #define MSR_P4_BPU_CCCR0 0x00000360
672 #define MSR_P4_BPU_CCCR1 0x00000361
673 #define MSR_P4_BPU_CCCR2 0x00000362
674 #define MSR_P4_BPU_CCCR3 0x00000363
675 #define MSR_P4_MS_CCCR0 0x00000364
676 #define MSR_P4_MS_CCCR1 0x00000365
677 #define MSR_P4_MS_CCCR2 0x00000366
678 #define MSR_P4_MS_CCCR3 0x00000367
679 #define MSR_P4_FLAME_CCCR0 0x00000368
680 #define MSR_P4_FLAME_CCCR1 0x00000369
681 #define MSR_P4_FLAME_CCCR2 0x0000036a
682 #define MSR_P4_FLAME_CCCR3 0x0000036b
683 #define MSR_P4_IQ_CCCR0 0x0000036c
684 #define MSR_P4_IQ_CCCR1 0x0000036d
685 #define MSR_P4_IQ_CCCR2 0x0000036e
686 #define MSR_P4_IQ_CCCR3 0x0000036f
687 #define MSR_P4_IQ_CCCR4 0x00000370
688 #define MSR_P4_IQ_CCCR5 0x00000371
689 #define MSR_P4_ALF_ESCR0 0x000003ca
690 #define MSR_P4_ALF_ESCR1 0x000003cb
691 #define MSR_P4_BPU_ESCR0 0x000003b2
692 #define MSR_P4_BPU_ESCR1 0x000003b3
693 #define MSR_P4_BSU_ESCR0 0x000003a0
694 #define MSR_P4_BSU_ESCR1 0x000003a1
695 #define MSR_P4_CRU_ESCR0 0x000003b8
696 #define MSR_P4_CRU_ESCR1 0x000003b9
697 #define MSR_P4_CRU_ESCR2 0x000003cc
698 #define MSR_P4_CRU_ESCR3 0x000003cd
699 #define MSR_P4_CRU_ESCR4 0x000003e0
700 #define MSR_P4_CRU_ESCR5 0x000003e1
701 #define MSR_P4_DAC_ESCR0 0x000003a8
702 #define MSR_P4_DAC_ESCR1 0x000003a9
703 #define MSR_P4_FIRM_ESCR0 0x000003a4
704 #define MSR_P4_FIRM_ESCR1 0x000003a5
705 #define MSR_P4_FLAME_ESCR0 0x000003a6
706 #define MSR_P4_FLAME_ESCR1 0x000003a7
707 #define MSR_P4_FSB_ESCR0 0x000003a2
708 #define MSR_P4_FSB_ESCR1 0x000003a3
709 #define MSR_P4_IQ_ESCR0 0x000003ba
710 #define MSR_P4_IQ_ESCR1 0x000003bb
711 #define MSR_P4_IS_ESCR0 0x000003b4
712 #define MSR_P4_IS_ESCR1 0x000003b5
713 #define MSR_P4_ITLB_ESCR0 0x000003b6
714 #define MSR_P4_ITLB_ESCR1 0x000003b7
715 #define MSR_P4_IX_ESCR0 0x000003c8
716 #define MSR_P4_IX_ESCR1 0x000003c9
717 #define MSR_P4_MOB_ESCR0 0x000003aa
718 #define MSR_P4_MOB_ESCR1 0x000003ab
719 #define MSR_P4_MS_ESCR0 0x000003c0
720 #define MSR_P4_MS_ESCR1 0x000003c1
721 #define MSR_P4_PMH_ESCR0 0x000003ac
722 #define MSR_P4_PMH_ESCR1 0x000003ad
723 #define MSR_P4_RAT_ESCR0 0x000003bc
724 #define MSR_P4_RAT_ESCR1 0x000003bd
725 #define MSR_P4_SAAT_ESCR0 0x000003ae
726 #define MSR_P4_SAAT_ESCR1 0x000003af
727 #define MSR_P4_SSU_ESCR0 0x000003be
728 #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */
729
730 #define MSR_P4_TBPU_ESCR0 0x000003c2
731 #define MSR_P4_TBPU_ESCR1 0x000003c3
732 #define MSR_P4_TC_ESCR0 0x000003c4
733 #define MSR_P4_TC_ESCR1 0x000003c5
734 #define MSR_P4_U2L_ESCR0 0x000003b0
735 #define MSR_P4_U2L_ESCR1 0x000003b1
736
737 #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2
738
739 /* Intel Core-based CPU performance counters */
740 #define MSR_CORE_PERF_FIXED_CTR0 0x00000309
741 #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a
742 #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b
743 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d
744 #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e
745 #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f
746 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390
747
748 /* Geode defined MSRs */
749 #define MSR_GEODE_BUSCONT_CONF0 0x00001900
750
751 /* Intel VT MSRs */
752 #define MSR_IA32_VMX_BASIC 0x00000480
753 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481
754 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482
755 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483
756 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484
757 #define MSR_IA32_VMX_MISC 0x00000485
758 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486
759 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487
760 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488
761 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489
762 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a
763 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b
764 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c
765 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d
766 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e
767 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f
768 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490
769 #define MSR_IA32_VMX_VMFUNC 0x00000491
770
771 /* VMX_BASIC bits and bitmasks */
772 #define VMX_BASIC_VMCS_SIZE_SHIFT 32
773 #define VMX_BASIC_TRUE_CTLS (1ULL << 55)
774 #define VMX_BASIC_64 0x0001000000000000LLU
775 #define VMX_BASIC_MEM_TYPE_SHIFT 50
776 #define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU
777 #define VMX_BASIC_MEM_TYPE_WB 6LLU
778 #define VMX_BASIC_INOUT 0x0040000000000000LLU
779
780 /* MSR_IA32_VMX_MISC bits */
781 #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29)
782 #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F
783 /* AMD-V MSRs */
784
785 #define MSR_VM_CR 0xc0010114
786 #define MSR_VM_IGNNE 0xc0010115
787 #define MSR_VM_HSAVE_PA 0xc0010117
788
789 #endif /* _ASM_X86_MSR_INDEX_H */