]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blob - arch/x86/kernel/io_apic.c
cpumask: make irq_set_affinity() take a const struct cpumask
[mirror_ubuntu-zesty-kernel.git] / arch / x86 / kernel / io_apic.c
1 /*
2 * Intel IO-APIC support for multi-Pentium hosts.
3 *
4 * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
5 *
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
8 *
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
14 *
15 * Fixes
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
18 * and Rolf G. Tews
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
21 */
22
23 #include <linux/mm.h>
24 #include <linux/interrupt.h>
25 #include <linux/init.h>
26 #include <linux/delay.h>
27 #include <linux/sched.h>
28 #include <linux/pci.h>
29 #include <linux/mc146818rtc.h>
30 #include <linux/compiler.h>
31 #include <linux/acpi.h>
32 #include <linux/module.h>
33 #include <linux/sysdev.h>
34 #include <linux/msi.h>
35 #include <linux/htirq.h>
36 #include <linux/freezer.h>
37 #include <linux/kthread.h>
38 #include <linux/jiffies.h> /* time_after() */
39 #ifdef CONFIG_ACPI
40 #include <acpi/acpi_bus.h>
41 #endif
42 #include <linux/bootmem.h>
43 #include <linux/dmar.h>
44 #include <linux/hpet.h>
45
46 #include <asm/idle.h>
47 #include <asm/io.h>
48 #include <asm/smp.h>
49 #include <asm/desc.h>
50 #include <asm/proto.h>
51 #include <asm/acpi.h>
52 #include <asm/dma.h>
53 #include <asm/timer.h>
54 #include <asm/i8259.h>
55 #include <asm/nmi.h>
56 #include <asm/msidef.h>
57 #include <asm/hypertransport.h>
58 #include <asm/setup.h>
59 #include <asm/irq_remapping.h>
60 #include <asm/hpet.h>
61 #include <asm/uv/uv_hub.h>
62 #include <asm/uv/uv_irq.h>
63
64 #include <mach_ipi.h>
65 #include <mach_apic.h>
66 #include <mach_apicdef.h>
67
68 #define __apicdebuginit(type) static type __init
69
70 /*
71 * Is the SiS APIC rmw bug present ?
72 * -1 = don't know, 0 = no, 1 = yes
73 */
74 int sis_apic_bug = -1;
75
76 static DEFINE_SPINLOCK(ioapic_lock);
77 static DEFINE_SPINLOCK(vector_lock);
78
79 /*
80 * # of IRQ routing registers
81 */
82 int nr_ioapic_registers[MAX_IO_APICS];
83
84 /* I/O APIC entries */
85 struct mp_config_ioapic mp_ioapics[MAX_IO_APICS];
86 int nr_ioapics;
87
88 /* MP IRQ source entries */
89 struct mp_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
90
91 /* # of MP IRQ source entries */
92 int mp_irq_entries;
93
94 #if defined (CONFIG_MCA) || defined (CONFIG_EISA)
95 int mp_bus_id_to_type[MAX_MP_BUSSES];
96 #endif
97
98 DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
99
100 int skip_ioapic_setup;
101
102 static int __init parse_noapic(char *str)
103 {
104 /* disable IO-APIC */
105 disable_ioapic_setup();
106 return 0;
107 }
108 early_param("noapic", parse_noapic);
109
110 struct irq_pin_list;
111 struct irq_cfg {
112 unsigned int irq;
113 struct irq_pin_list *irq_2_pin;
114 cpumask_t domain;
115 cpumask_t old_domain;
116 unsigned move_cleanup_count;
117 u8 vector;
118 u8 move_in_progress : 1;
119 };
120
121 /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
122 static struct irq_cfg irq_cfgx[NR_IRQS] = {
123 [0] = { .irq = 0, .domain = CPU_MASK_ALL, .vector = IRQ0_VECTOR, },
124 [1] = { .irq = 1, .domain = CPU_MASK_ALL, .vector = IRQ1_VECTOR, },
125 [2] = { .irq = 2, .domain = CPU_MASK_ALL, .vector = IRQ2_VECTOR, },
126 [3] = { .irq = 3, .domain = CPU_MASK_ALL, .vector = IRQ3_VECTOR, },
127 [4] = { .irq = 4, .domain = CPU_MASK_ALL, .vector = IRQ4_VECTOR, },
128 [5] = { .irq = 5, .domain = CPU_MASK_ALL, .vector = IRQ5_VECTOR, },
129 [6] = { .irq = 6, .domain = CPU_MASK_ALL, .vector = IRQ6_VECTOR, },
130 [7] = { .irq = 7, .domain = CPU_MASK_ALL, .vector = IRQ7_VECTOR, },
131 [8] = { .irq = 8, .domain = CPU_MASK_ALL, .vector = IRQ8_VECTOR, },
132 [9] = { .irq = 9, .domain = CPU_MASK_ALL, .vector = IRQ9_VECTOR, },
133 [10] = { .irq = 10, .domain = CPU_MASK_ALL, .vector = IRQ10_VECTOR, },
134 [11] = { .irq = 11, .domain = CPU_MASK_ALL, .vector = IRQ11_VECTOR, },
135 [12] = { .irq = 12, .domain = CPU_MASK_ALL, .vector = IRQ12_VECTOR, },
136 [13] = { .irq = 13, .domain = CPU_MASK_ALL, .vector = IRQ13_VECTOR, },
137 [14] = { .irq = 14, .domain = CPU_MASK_ALL, .vector = IRQ14_VECTOR, },
138 [15] = { .irq = 15, .domain = CPU_MASK_ALL, .vector = IRQ15_VECTOR, },
139 };
140
141 #define for_each_irq_cfg(irq, cfg) \
142 for (irq = 0, cfg = irq_cfgx; irq < nr_irqs; irq++, cfg++)
143
144 static struct irq_cfg *irq_cfg(unsigned int irq)
145 {
146 return irq < nr_irqs ? irq_cfgx + irq : NULL;
147 }
148
149 static struct irq_cfg *irq_cfg_alloc(unsigned int irq)
150 {
151 return irq_cfg(irq);
152 }
153
154 /*
155 * Rough estimation of how many shared IRQs there are, can be changed
156 * anytime.
157 */
158 #define MAX_PLUS_SHARED_IRQS NR_IRQS
159 #define PIN_MAP_SIZE (MAX_PLUS_SHARED_IRQS + NR_IRQS)
160
161 /*
162 * This is performance-critical, we want to do it O(1)
163 *
164 * the indexing order of this array favors 1:1 mappings
165 * between pins and IRQs.
166 */
167
168 struct irq_pin_list {
169 int apic, pin;
170 struct irq_pin_list *next;
171 };
172
173 static struct irq_pin_list irq_2_pin_head[PIN_MAP_SIZE];
174 static struct irq_pin_list *irq_2_pin_ptr;
175
176 static void __init irq_2_pin_init(void)
177 {
178 struct irq_pin_list *pin = irq_2_pin_head;
179 int i;
180
181 for (i = 1; i < PIN_MAP_SIZE; i++)
182 pin[i-1].next = &pin[i];
183
184 irq_2_pin_ptr = &pin[0];
185 }
186
187 static struct irq_pin_list *get_one_free_irq_2_pin(void)
188 {
189 struct irq_pin_list *pin = irq_2_pin_ptr;
190
191 if (!pin)
192 panic("can not get more irq_2_pin\n");
193
194 irq_2_pin_ptr = pin->next;
195 pin->next = NULL;
196 return pin;
197 }
198
199 struct io_apic {
200 unsigned int index;
201 unsigned int unused[3];
202 unsigned int data;
203 };
204
205 static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
206 {
207 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
208 + (mp_ioapics[idx].mp_apicaddr & ~PAGE_MASK);
209 }
210
211 static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
212 {
213 struct io_apic __iomem *io_apic = io_apic_base(apic);
214 writel(reg, &io_apic->index);
215 return readl(&io_apic->data);
216 }
217
218 static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
219 {
220 struct io_apic __iomem *io_apic = io_apic_base(apic);
221 writel(reg, &io_apic->index);
222 writel(value, &io_apic->data);
223 }
224
225 /*
226 * Re-write a value: to be used for read-modify-write
227 * cycles where the read already set up the index register.
228 *
229 * Older SiS APIC requires we rewrite the index register
230 */
231 static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
232 {
233 struct io_apic __iomem *io_apic = io_apic_base(apic);
234
235 if (sis_apic_bug)
236 writel(reg, &io_apic->index);
237 writel(value, &io_apic->data);
238 }
239
240 static bool io_apic_level_ack_pending(unsigned int irq)
241 {
242 struct irq_pin_list *entry;
243 unsigned long flags;
244 struct irq_cfg *cfg = irq_cfg(irq);
245
246 spin_lock_irqsave(&ioapic_lock, flags);
247 entry = cfg->irq_2_pin;
248 for (;;) {
249 unsigned int reg;
250 int pin;
251
252 if (!entry)
253 break;
254 pin = entry->pin;
255 reg = io_apic_read(entry->apic, 0x10 + pin*2);
256 /* Is the remote IRR bit set? */
257 if (reg & IO_APIC_REDIR_REMOTE_IRR) {
258 spin_unlock_irqrestore(&ioapic_lock, flags);
259 return true;
260 }
261 if (!entry->next)
262 break;
263 entry = entry->next;
264 }
265 spin_unlock_irqrestore(&ioapic_lock, flags);
266
267 return false;
268 }
269
270 union entry_union {
271 struct { u32 w1, w2; };
272 struct IO_APIC_route_entry entry;
273 };
274
275 static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
276 {
277 union entry_union eu;
278 unsigned long flags;
279 spin_lock_irqsave(&ioapic_lock, flags);
280 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
281 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
282 spin_unlock_irqrestore(&ioapic_lock, flags);
283 return eu.entry;
284 }
285
286 /*
287 * When we write a new IO APIC routing entry, we need to write the high
288 * word first! If the mask bit in the low word is clear, we will enable
289 * the interrupt, and we need to make sure the entry is fully populated
290 * before that happens.
291 */
292 static void
293 __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
294 {
295 union entry_union eu;
296 eu.entry = e;
297 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
298 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
299 }
300
301 static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
302 {
303 unsigned long flags;
304 spin_lock_irqsave(&ioapic_lock, flags);
305 __ioapic_write_entry(apic, pin, e);
306 spin_unlock_irqrestore(&ioapic_lock, flags);
307 }
308
309 /*
310 * When we mask an IO APIC routing entry, we need to write the low
311 * word first, in order to set the mask bit before we change the
312 * high bits!
313 */
314 static void ioapic_mask_entry(int apic, int pin)
315 {
316 unsigned long flags;
317 union entry_union eu = { .entry.mask = 1 };
318
319 spin_lock_irqsave(&ioapic_lock, flags);
320 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
321 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
322 spin_unlock_irqrestore(&ioapic_lock, flags);
323 }
324
325 #ifdef CONFIG_SMP
326 static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, u8 vector)
327 {
328 int apic, pin;
329 struct irq_cfg *cfg;
330 struct irq_pin_list *entry;
331
332 cfg = irq_cfg(irq);
333 entry = cfg->irq_2_pin;
334 for (;;) {
335 unsigned int reg;
336
337 if (!entry)
338 break;
339
340 apic = entry->apic;
341 pin = entry->pin;
342 #ifdef CONFIG_INTR_REMAP
343 /*
344 * With interrupt-remapping, destination information comes
345 * from interrupt-remapping table entry.
346 */
347 if (!irq_remapped(irq))
348 io_apic_write(apic, 0x11 + pin*2, dest);
349 #else
350 io_apic_write(apic, 0x11 + pin*2, dest);
351 #endif
352 reg = io_apic_read(apic, 0x10 + pin*2);
353 reg &= ~IO_APIC_REDIR_VECTOR_MASK;
354 reg |= vector;
355 io_apic_modify(apic, 0x10 + pin*2, reg);
356 if (!entry->next)
357 break;
358 entry = entry->next;
359 }
360 }
361
362 static int assign_irq_vector(int irq, cpumask_t mask);
363
364 static void set_ioapic_affinity_irq(unsigned int irq,
365 const struct cpumask *mask)
366 {
367 struct irq_cfg *cfg;
368 unsigned long flags;
369 unsigned int dest;
370 cpumask_t tmp;
371 struct irq_desc *desc;
372
373 if (!cpumask_intersects(mask, cpu_online_mask))
374 return;
375
376 cfg = irq_cfg(irq);
377 if (assign_irq_vector(irq, *mask))
378 return;
379
380 cpumask_and(&tmp, &cfg->domain, mask);
381 dest = cpu_mask_to_apicid(tmp);
382 /*
383 * Only the high 8 bits are valid.
384 */
385 dest = SET_APIC_LOGICAL_ID(dest);
386
387 desc = irq_to_desc(irq);
388 spin_lock_irqsave(&ioapic_lock, flags);
389 __target_IO_APIC_irq(irq, dest, cfg->vector);
390 cpumask_copy(&desc->affinity, mask);
391 spin_unlock_irqrestore(&ioapic_lock, flags);
392 }
393 #endif /* CONFIG_SMP */
394
395 /*
396 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
397 * shared ISA-space IRQs, so we have to support them. We are super
398 * fast in the common case, and fast for shared ISA-space IRQs.
399 */
400 static void add_pin_to_irq(unsigned int irq, int apic, int pin)
401 {
402 struct irq_cfg *cfg;
403 struct irq_pin_list *entry;
404
405 /* first time to refer irq_cfg, so with new */
406 cfg = irq_cfg_alloc(irq);
407 entry = cfg->irq_2_pin;
408 if (!entry) {
409 entry = get_one_free_irq_2_pin();
410 cfg->irq_2_pin = entry;
411 entry->apic = apic;
412 entry->pin = pin;
413 return;
414 }
415
416 while (entry->next) {
417 /* not again, please */
418 if (entry->apic == apic && entry->pin == pin)
419 return;
420
421 entry = entry->next;
422 }
423
424 entry->next = get_one_free_irq_2_pin();
425 entry = entry->next;
426 entry->apic = apic;
427 entry->pin = pin;
428 }
429
430 /*
431 * Reroute an IRQ to a different pin.
432 */
433 static void __init replace_pin_at_irq(unsigned int irq,
434 int oldapic, int oldpin,
435 int newapic, int newpin)
436 {
437 struct irq_cfg *cfg = irq_cfg(irq);
438 struct irq_pin_list *entry = cfg->irq_2_pin;
439 int replaced = 0;
440
441 while (entry) {
442 if (entry->apic == oldapic && entry->pin == oldpin) {
443 entry->apic = newapic;
444 entry->pin = newpin;
445 replaced = 1;
446 /* every one is different, right? */
447 break;
448 }
449 entry = entry->next;
450 }
451
452 /* why? call replace before add? */
453 if (!replaced)
454 add_pin_to_irq(irq, newapic, newpin);
455 }
456
457 static inline void io_apic_modify_irq(unsigned int irq,
458 int mask_and, int mask_or,
459 void (*final)(struct irq_pin_list *entry))
460 {
461 int pin;
462 struct irq_cfg *cfg;
463 struct irq_pin_list *entry;
464
465 cfg = irq_cfg(irq);
466 for (entry = cfg->irq_2_pin; entry != NULL; entry = entry->next) {
467 unsigned int reg;
468 pin = entry->pin;
469 reg = io_apic_read(entry->apic, 0x10 + pin * 2);
470 reg &= mask_and;
471 reg |= mask_or;
472 io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
473 if (final)
474 final(entry);
475 }
476 }
477
478 static void __unmask_IO_APIC_irq(unsigned int irq)
479 {
480 io_apic_modify_irq(irq, ~IO_APIC_REDIR_MASKED, 0, NULL);
481 }
482
483 #ifdef CONFIG_X86_64
484 void io_apic_sync(struct irq_pin_list *entry)
485 {
486 /*
487 * Synchronize the IO-APIC and the CPU by doing
488 * a dummy read from the IO-APIC
489 */
490 struct io_apic __iomem *io_apic;
491 io_apic = io_apic_base(entry->apic);
492 readl(&io_apic->data);
493 }
494
495 static void __mask_IO_APIC_irq(unsigned int irq)
496 {
497 io_apic_modify_irq(irq, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
498 }
499 #else /* CONFIG_X86_32 */
500 static void __mask_IO_APIC_irq(unsigned int irq)
501 {
502 io_apic_modify_irq(irq, ~0, IO_APIC_REDIR_MASKED, NULL);
503 }
504
505 static void __mask_and_edge_IO_APIC_irq(unsigned int irq)
506 {
507 io_apic_modify_irq(irq, ~IO_APIC_REDIR_LEVEL_TRIGGER,
508 IO_APIC_REDIR_MASKED, NULL);
509 }
510
511 static void __unmask_and_level_IO_APIC_irq(unsigned int irq)
512 {
513 io_apic_modify_irq(irq, ~IO_APIC_REDIR_MASKED,
514 IO_APIC_REDIR_LEVEL_TRIGGER, NULL);
515 }
516 #endif /* CONFIG_X86_32 */
517
518 static void mask_IO_APIC_irq (unsigned int irq)
519 {
520 unsigned long flags;
521
522 spin_lock_irqsave(&ioapic_lock, flags);
523 __mask_IO_APIC_irq(irq);
524 spin_unlock_irqrestore(&ioapic_lock, flags);
525 }
526
527 static void unmask_IO_APIC_irq (unsigned int irq)
528 {
529 unsigned long flags;
530
531 spin_lock_irqsave(&ioapic_lock, flags);
532 __unmask_IO_APIC_irq(irq);
533 spin_unlock_irqrestore(&ioapic_lock, flags);
534 }
535
536 static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
537 {
538 struct IO_APIC_route_entry entry;
539
540 /* Check delivery_mode to be sure we're not clearing an SMI pin */
541 entry = ioapic_read_entry(apic, pin);
542 if (entry.delivery_mode == dest_SMI)
543 return;
544 /*
545 * Disable it in the IO-APIC irq-routing table:
546 */
547 ioapic_mask_entry(apic, pin);
548 }
549
550 static void clear_IO_APIC (void)
551 {
552 int apic, pin;
553
554 for (apic = 0; apic < nr_ioapics; apic++)
555 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
556 clear_IO_APIC_pin(apic, pin);
557 }
558
559 #if !defined(CONFIG_SMP) && defined(CONFIG_X86_32)
560 void send_IPI_self(int vector)
561 {
562 unsigned int cfg;
563
564 /*
565 * Wait for idle.
566 */
567 apic_wait_icr_idle();
568 cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
569 /*
570 * Send the IPI. The write to APIC_ICR fires this off.
571 */
572 apic_write(APIC_ICR, cfg);
573 }
574 #endif /* !CONFIG_SMP && CONFIG_X86_32*/
575
576 #ifdef CONFIG_X86_32
577 /*
578 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
579 * specific CPU-side IRQs.
580 */
581
582 #define MAX_PIRQS 8
583 static int pirq_entries [MAX_PIRQS];
584 static int pirqs_enabled;
585
586 static int __init ioapic_pirq_setup(char *str)
587 {
588 int i, max;
589 int ints[MAX_PIRQS+1];
590
591 get_options(str, ARRAY_SIZE(ints), ints);
592
593 for (i = 0; i < MAX_PIRQS; i++)
594 pirq_entries[i] = -1;
595
596 pirqs_enabled = 1;
597 apic_printk(APIC_VERBOSE, KERN_INFO
598 "PIRQ redirection, working around broken MP-BIOS.\n");
599 max = MAX_PIRQS;
600 if (ints[0] < MAX_PIRQS)
601 max = ints[0];
602
603 for (i = 0; i < max; i++) {
604 apic_printk(APIC_VERBOSE, KERN_DEBUG
605 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
606 /*
607 * PIRQs are mapped upside down, usually.
608 */
609 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
610 }
611 return 1;
612 }
613
614 __setup("pirq=", ioapic_pirq_setup);
615 #endif /* CONFIG_X86_32 */
616
617 #ifdef CONFIG_INTR_REMAP
618 /* I/O APIC RTE contents at the OS boot up */
619 static struct IO_APIC_route_entry *early_ioapic_entries[MAX_IO_APICS];
620
621 /*
622 * Saves and masks all the unmasked IO-APIC RTE's
623 */
624 int save_mask_IO_APIC_setup(void)
625 {
626 union IO_APIC_reg_01 reg_01;
627 unsigned long flags;
628 int apic, pin;
629
630 /*
631 * The number of IO-APIC IRQ registers (== #pins):
632 */
633 for (apic = 0; apic < nr_ioapics; apic++) {
634 spin_lock_irqsave(&ioapic_lock, flags);
635 reg_01.raw = io_apic_read(apic, 1);
636 spin_unlock_irqrestore(&ioapic_lock, flags);
637 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
638 }
639
640 for (apic = 0; apic < nr_ioapics; apic++) {
641 early_ioapic_entries[apic] =
642 kzalloc(sizeof(struct IO_APIC_route_entry) *
643 nr_ioapic_registers[apic], GFP_KERNEL);
644 if (!early_ioapic_entries[apic])
645 goto nomem;
646 }
647
648 for (apic = 0; apic < nr_ioapics; apic++)
649 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
650 struct IO_APIC_route_entry entry;
651
652 entry = early_ioapic_entries[apic][pin] =
653 ioapic_read_entry(apic, pin);
654 if (!entry.mask) {
655 entry.mask = 1;
656 ioapic_write_entry(apic, pin, entry);
657 }
658 }
659
660 return 0;
661
662 nomem:
663 while (apic >= 0)
664 kfree(early_ioapic_entries[apic--]);
665 memset(early_ioapic_entries, 0,
666 ARRAY_SIZE(early_ioapic_entries));
667
668 return -ENOMEM;
669 }
670
671 void restore_IO_APIC_setup(void)
672 {
673 int apic, pin;
674
675 for (apic = 0; apic < nr_ioapics; apic++) {
676 if (!early_ioapic_entries[apic])
677 break;
678 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
679 ioapic_write_entry(apic, pin,
680 early_ioapic_entries[apic][pin]);
681 kfree(early_ioapic_entries[apic]);
682 early_ioapic_entries[apic] = NULL;
683 }
684 }
685
686 void reinit_intr_remapped_IO_APIC(int intr_remapping)
687 {
688 /*
689 * for now plain restore of previous settings.
690 * TBD: In the case of OS enabling interrupt-remapping,
691 * IO-APIC RTE's need to be setup to point to interrupt-remapping
692 * table entries. for now, do a plain restore, and wait for
693 * the setup_IO_APIC_irqs() to do proper initialization.
694 */
695 restore_IO_APIC_setup();
696 }
697 #endif
698
699 /*
700 * Find the IRQ entry number of a certain pin.
701 */
702 static int find_irq_entry(int apic, int pin, int type)
703 {
704 int i;
705
706 for (i = 0; i < mp_irq_entries; i++)
707 if (mp_irqs[i].mp_irqtype == type &&
708 (mp_irqs[i].mp_dstapic == mp_ioapics[apic].mp_apicid ||
709 mp_irqs[i].mp_dstapic == MP_APIC_ALL) &&
710 mp_irqs[i].mp_dstirq == pin)
711 return i;
712
713 return -1;
714 }
715
716 /*
717 * Find the pin to which IRQ[irq] (ISA) is connected
718 */
719 static int __init find_isa_irq_pin(int irq, int type)
720 {
721 int i;
722
723 for (i = 0; i < mp_irq_entries; i++) {
724 int lbus = mp_irqs[i].mp_srcbus;
725
726 if (test_bit(lbus, mp_bus_not_pci) &&
727 (mp_irqs[i].mp_irqtype == type) &&
728 (mp_irqs[i].mp_srcbusirq == irq))
729
730 return mp_irqs[i].mp_dstirq;
731 }
732 return -1;
733 }
734
735 static int __init find_isa_irq_apic(int irq, int type)
736 {
737 int i;
738
739 for (i = 0; i < mp_irq_entries; i++) {
740 int lbus = mp_irqs[i].mp_srcbus;
741
742 if (test_bit(lbus, mp_bus_not_pci) &&
743 (mp_irqs[i].mp_irqtype == type) &&
744 (mp_irqs[i].mp_srcbusirq == irq))
745 break;
746 }
747 if (i < mp_irq_entries) {
748 int apic;
749 for(apic = 0; apic < nr_ioapics; apic++) {
750 if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic)
751 return apic;
752 }
753 }
754
755 return -1;
756 }
757
758 /*
759 * Find a specific PCI IRQ entry.
760 * Not an __init, possibly needed by modules
761 */
762 static int pin_2_irq(int idx, int apic, int pin);
763
764 int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
765 {
766 int apic, i, best_guess = -1;
767
768 apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
769 bus, slot, pin);
770 if (test_bit(bus, mp_bus_not_pci)) {
771 apic_printk(APIC_VERBOSE, "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
772 return -1;
773 }
774 for (i = 0; i < mp_irq_entries; i++) {
775 int lbus = mp_irqs[i].mp_srcbus;
776
777 for (apic = 0; apic < nr_ioapics; apic++)
778 if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic ||
779 mp_irqs[i].mp_dstapic == MP_APIC_ALL)
780 break;
781
782 if (!test_bit(lbus, mp_bus_not_pci) &&
783 !mp_irqs[i].mp_irqtype &&
784 (bus == lbus) &&
785 (slot == ((mp_irqs[i].mp_srcbusirq >> 2) & 0x1f))) {
786 int irq = pin_2_irq(i,apic,mp_irqs[i].mp_dstirq);
787
788 if (!(apic || IO_APIC_IRQ(irq)))
789 continue;
790
791 if (pin == (mp_irqs[i].mp_srcbusirq & 3))
792 return irq;
793 /*
794 * Use the first all-but-pin matching entry as a
795 * best-guess fuzzy result for broken mptables.
796 */
797 if (best_guess < 0)
798 best_guess = irq;
799 }
800 }
801 return best_guess;
802 }
803
804 EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
805
806 #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
807 /*
808 * EISA Edge/Level control register, ELCR
809 */
810 static int EISA_ELCR(unsigned int irq)
811 {
812 if (irq < 16) {
813 unsigned int port = 0x4d0 + (irq >> 3);
814 return (inb(port) >> (irq & 7)) & 1;
815 }
816 apic_printk(APIC_VERBOSE, KERN_INFO
817 "Broken MPtable reports ISA irq %d\n", irq);
818 return 0;
819 }
820
821 #endif
822
823 /* ISA interrupts are always polarity zero edge triggered,
824 * when listed as conforming in the MP table. */
825
826 #define default_ISA_trigger(idx) (0)
827 #define default_ISA_polarity(idx) (0)
828
829 /* EISA interrupts are always polarity zero and can be edge or level
830 * trigger depending on the ELCR value. If an interrupt is listed as
831 * EISA conforming in the MP table, that means its trigger type must
832 * be read in from the ELCR */
833
834 #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].mp_srcbusirq))
835 #define default_EISA_polarity(idx) default_ISA_polarity(idx)
836
837 /* PCI interrupts are always polarity one level triggered,
838 * when listed as conforming in the MP table. */
839
840 #define default_PCI_trigger(idx) (1)
841 #define default_PCI_polarity(idx) (1)
842
843 /* MCA interrupts are always polarity zero level triggered,
844 * when listed as conforming in the MP table. */
845
846 #define default_MCA_trigger(idx) (1)
847 #define default_MCA_polarity(idx) default_ISA_polarity(idx)
848
849 static int MPBIOS_polarity(int idx)
850 {
851 int bus = mp_irqs[idx].mp_srcbus;
852 int polarity;
853
854 /*
855 * Determine IRQ line polarity (high active or low active):
856 */
857 switch (mp_irqs[idx].mp_irqflag & 3)
858 {
859 case 0: /* conforms, ie. bus-type dependent polarity */
860 if (test_bit(bus, mp_bus_not_pci))
861 polarity = default_ISA_polarity(idx);
862 else
863 polarity = default_PCI_polarity(idx);
864 break;
865 case 1: /* high active */
866 {
867 polarity = 0;
868 break;
869 }
870 case 2: /* reserved */
871 {
872 printk(KERN_WARNING "broken BIOS!!\n");
873 polarity = 1;
874 break;
875 }
876 case 3: /* low active */
877 {
878 polarity = 1;
879 break;
880 }
881 default: /* invalid */
882 {
883 printk(KERN_WARNING "broken BIOS!!\n");
884 polarity = 1;
885 break;
886 }
887 }
888 return polarity;
889 }
890
891 static int MPBIOS_trigger(int idx)
892 {
893 int bus = mp_irqs[idx].mp_srcbus;
894 int trigger;
895
896 /*
897 * Determine IRQ trigger mode (edge or level sensitive):
898 */
899 switch ((mp_irqs[idx].mp_irqflag>>2) & 3)
900 {
901 case 0: /* conforms, ie. bus-type dependent */
902 if (test_bit(bus, mp_bus_not_pci))
903 trigger = default_ISA_trigger(idx);
904 else
905 trigger = default_PCI_trigger(idx);
906 #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
907 switch (mp_bus_id_to_type[bus]) {
908 case MP_BUS_ISA: /* ISA pin */
909 {
910 /* set before the switch */
911 break;
912 }
913 case MP_BUS_EISA: /* EISA pin */
914 {
915 trigger = default_EISA_trigger(idx);
916 break;
917 }
918 case MP_BUS_PCI: /* PCI pin */
919 {
920 /* set before the switch */
921 break;
922 }
923 case MP_BUS_MCA: /* MCA pin */
924 {
925 trigger = default_MCA_trigger(idx);
926 break;
927 }
928 default:
929 {
930 printk(KERN_WARNING "broken BIOS!!\n");
931 trigger = 1;
932 break;
933 }
934 }
935 #endif
936 break;
937 case 1: /* edge */
938 {
939 trigger = 0;
940 break;
941 }
942 case 2: /* reserved */
943 {
944 printk(KERN_WARNING "broken BIOS!!\n");
945 trigger = 1;
946 break;
947 }
948 case 3: /* level */
949 {
950 trigger = 1;
951 break;
952 }
953 default: /* invalid */
954 {
955 printk(KERN_WARNING "broken BIOS!!\n");
956 trigger = 0;
957 break;
958 }
959 }
960 return trigger;
961 }
962
963 static inline int irq_polarity(int idx)
964 {
965 return MPBIOS_polarity(idx);
966 }
967
968 static inline int irq_trigger(int idx)
969 {
970 return MPBIOS_trigger(idx);
971 }
972
973 int (*ioapic_renumber_irq)(int ioapic, int irq);
974 static int pin_2_irq(int idx, int apic, int pin)
975 {
976 int irq, i;
977 int bus = mp_irqs[idx].mp_srcbus;
978
979 /*
980 * Debugging check, we are in big trouble if this message pops up!
981 */
982 if (mp_irqs[idx].mp_dstirq != pin)
983 printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
984
985 if (test_bit(bus, mp_bus_not_pci)) {
986 irq = mp_irqs[idx].mp_srcbusirq;
987 } else {
988 /*
989 * PCI IRQs are mapped in order
990 */
991 i = irq = 0;
992 while (i < apic)
993 irq += nr_ioapic_registers[i++];
994 irq += pin;
995 /*
996 * For MPS mode, so far only needed by ES7000 platform
997 */
998 if (ioapic_renumber_irq)
999 irq = ioapic_renumber_irq(apic, irq);
1000 }
1001
1002 #ifdef CONFIG_X86_32
1003 /*
1004 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1005 */
1006 if ((pin >= 16) && (pin <= 23)) {
1007 if (pirq_entries[pin-16] != -1) {
1008 if (!pirq_entries[pin-16]) {
1009 apic_printk(APIC_VERBOSE, KERN_DEBUG
1010 "disabling PIRQ%d\n", pin-16);
1011 } else {
1012 irq = pirq_entries[pin-16];
1013 apic_printk(APIC_VERBOSE, KERN_DEBUG
1014 "using PIRQ%d -> IRQ %d\n",
1015 pin-16, irq);
1016 }
1017 }
1018 }
1019 #endif
1020
1021 return irq;
1022 }
1023
1024 void lock_vector_lock(void)
1025 {
1026 /* Used to the online set of cpus does not change
1027 * during assign_irq_vector.
1028 */
1029 spin_lock(&vector_lock);
1030 }
1031
1032 void unlock_vector_lock(void)
1033 {
1034 spin_unlock(&vector_lock);
1035 }
1036
1037 static int __assign_irq_vector(int irq, cpumask_t mask)
1038 {
1039 /*
1040 * NOTE! The local APIC isn't very good at handling
1041 * multiple interrupts at the same interrupt level.
1042 * As the interrupt level is determined by taking the
1043 * vector number and shifting that right by 4, we
1044 * want to spread these out a bit so that they don't
1045 * all fall in the same interrupt level.
1046 *
1047 * Also, we've got to be careful not to trash gate
1048 * 0x80, because int 0x80 is hm, kind of importantish. ;)
1049 */
1050 static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
1051 unsigned int old_vector;
1052 int cpu;
1053 struct irq_cfg *cfg;
1054
1055 cfg = irq_cfg(irq);
1056
1057 /* Only try and allocate irqs on cpus that are present */
1058 cpus_and(mask, mask, cpu_online_map);
1059
1060 if ((cfg->move_in_progress) || cfg->move_cleanup_count)
1061 return -EBUSY;
1062
1063 old_vector = cfg->vector;
1064 if (old_vector) {
1065 cpumask_t tmp;
1066 cpus_and(tmp, cfg->domain, mask);
1067 if (!cpus_empty(tmp))
1068 return 0;
1069 }
1070
1071 for_each_cpu_mask_nr(cpu, mask) {
1072 cpumask_t domain, new_mask;
1073 int new_cpu;
1074 int vector, offset;
1075
1076 domain = vector_allocation_domain(cpu);
1077 cpus_and(new_mask, domain, cpu_online_map);
1078
1079 vector = current_vector;
1080 offset = current_offset;
1081 next:
1082 vector += 8;
1083 if (vector >= first_system_vector) {
1084 /* If we run out of vectors on large boxen, must share them. */
1085 offset = (offset + 1) % 8;
1086 vector = FIRST_DEVICE_VECTOR + offset;
1087 }
1088 if (unlikely(current_vector == vector))
1089 continue;
1090 #ifdef CONFIG_X86_64
1091 if (vector == IA32_SYSCALL_VECTOR)
1092 goto next;
1093 #else
1094 if (vector == SYSCALL_VECTOR)
1095 goto next;
1096 #endif
1097 for_each_cpu_mask_nr(new_cpu, new_mask)
1098 if (per_cpu(vector_irq, new_cpu)[vector] != -1)
1099 goto next;
1100 /* Found one! */
1101 current_vector = vector;
1102 current_offset = offset;
1103 if (old_vector) {
1104 cfg->move_in_progress = 1;
1105 cfg->old_domain = cfg->domain;
1106 }
1107 for_each_cpu_mask_nr(new_cpu, new_mask)
1108 per_cpu(vector_irq, new_cpu)[vector] = irq;
1109 cfg->vector = vector;
1110 cfg->domain = domain;
1111 return 0;
1112 }
1113 return -ENOSPC;
1114 }
1115
1116 static int assign_irq_vector(int irq, cpumask_t mask)
1117 {
1118 int err;
1119 unsigned long flags;
1120
1121 spin_lock_irqsave(&vector_lock, flags);
1122 err = __assign_irq_vector(irq, mask);
1123 spin_unlock_irqrestore(&vector_lock, flags);
1124 return err;
1125 }
1126
1127 static void __clear_irq_vector(int irq)
1128 {
1129 struct irq_cfg *cfg;
1130 cpumask_t mask;
1131 int cpu, vector;
1132
1133 cfg = irq_cfg(irq);
1134 BUG_ON(!cfg->vector);
1135
1136 vector = cfg->vector;
1137 cpus_and(mask, cfg->domain, cpu_online_map);
1138 for_each_cpu_mask_nr(cpu, mask)
1139 per_cpu(vector_irq, cpu)[vector] = -1;
1140
1141 cfg->vector = 0;
1142 cpus_clear(cfg->domain);
1143
1144 if (likely(!cfg->move_in_progress))
1145 return;
1146 cpus_and(mask, cfg->old_domain, cpu_online_map);
1147 for_each_cpu_mask_nr(cpu, mask) {
1148 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
1149 vector++) {
1150 if (per_cpu(vector_irq, cpu)[vector] != irq)
1151 continue;
1152 per_cpu(vector_irq, cpu)[vector] = -1;
1153 break;
1154 }
1155 }
1156 cfg->move_in_progress = 0;
1157 }
1158
1159 void __setup_vector_irq(int cpu)
1160 {
1161 /* Initialize vector_irq on a new cpu */
1162 /* This function must be called with vector_lock held */
1163 int irq, vector;
1164 struct irq_cfg *cfg;
1165
1166 /* Mark the inuse vectors */
1167 for_each_irq_cfg(irq, cfg) {
1168 if (!cpu_isset(cpu, cfg->domain))
1169 continue;
1170 vector = cfg->vector;
1171 per_cpu(vector_irq, cpu)[vector] = irq;
1172 }
1173 /* Mark the free vectors */
1174 for (vector = 0; vector < NR_VECTORS; ++vector) {
1175 irq = per_cpu(vector_irq, cpu)[vector];
1176 if (irq < 0)
1177 continue;
1178
1179 cfg = irq_cfg(irq);
1180 if (!cpu_isset(cpu, cfg->domain))
1181 per_cpu(vector_irq, cpu)[vector] = -1;
1182 }
1183 }
1184
1185 static struct irq_chip ioapic_chip;
1186 #ifdef CONFIG_INTR_REMAP
1187 static struct irq_chip ir_ioapic_chip;
1188 #endif
1189
1190 #define IOAPIC_AUTO -1
1191 #define IOAPIC_EDGE 0
1192 #define IOAPIC_LEVEL 1
1193
1194 #ifdef CONFIG_X86_32
1195 static inline int IO_APIC_irq_trigger(int irq)
1196 {
1197 int apic, idx, pin;
1198
1199 for (apic = 0; apic < nr_ioapics; apic++) {
1200 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1201 idx = find_irq_entry(apic, pin, mp_INT);
1202 if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
1203 return irq_trigger(idx);
1204 }
1205 }
1206 /*
1207 * nonexistent IRQs are edge default
1208 */
1209 return 0;
1210 }
1211 #else
1212 static inline int IO_APIC_irq_trigger(int irq)
1213 {
1214 return 1;
1215 }
1216 #endif
1217
1218 static void ioapic_register_intr(int irq, unsigned long trigger)
1219 {
1220 struct irq_desc *desc;
1221
1222 desc = irq_to_desc(irq);
1223
1224 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1225 trigger == IOAPIC_LEVEL)
1226 desc->status |= IRQ_LEVEL;
1227 else
1228 desc->status &= ~IRQ_LEVEL;
1229
1230 #ifdef CONFIG_INTR_REMAP
1231 if (irq_remapped(irq)) {
1232 desc->status |= IRQ_MOVE_PCNTXT;
1233 if (trigger)
1234 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1235 handle_fasteoi_irq,
1236 "fasteoi");
1237 else
1238 set_irq_chip_and_handler_name(irq, &ir_ioapic_chip,
1239 handle_edge_irq, "edge");
1240 return;
1241 }
1242 #endif
1243 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1244 trigger == IOAPIC_LEVEL)
1245 set_irq_chip_and_handler_name(irq, &ioapic_chip,
1246 handle_fasteoi_irq,
1247 "fasteoi");
1248 else
1249 set_irq_chip_and_handler_name(irq, &ioapic_chip,
1250 handle_edge_irq, "edge");
1251 }
1252
1253 static int setup_ioapic_entry(int apic, int irq,
1254 struct IO_APIC_route_entry *entry,
1255 unsigned int destination, int trigger,
1256 int polarity, int vector)
1257 {
1258 /*
1259 * add it to the IO-APIC irq-routing table:
1260 */
1261 memset(entry,0,sizeof(*entry));
1262
1263 #ifdef CONFIG_INTR_REMAP
1264 if (intr_remapping_enabled) {
1265 struct intel_iommu *iommu = map_ioapic_to_ir(apic);
1266 struct irte irte;
1267 struct IR_IO_APIC_route_entry *ir_entry =
1268 (struct IR_IO_APIC_route_entry *) entry;
1269 int index;
1270
1271 if (!iommu)
1272 panic("No mapping iommu for ioapic %d\n", apic);
1273
1274 index = alloc_irte(iommu, irq, 1);
1275 if (index < 0)
1276 panic("Failed to allocate IRTE for ioapic %d\n", apic);
1277
1278 memset(&irte, 0, sizeof(irte));
1279
1280 irte.present = 1;
1281 irte.dst_mode = INT_DEST_MODE;
1282 irte.trigger_mode = trigger;
1283 irte.dlvry_mode = INT_DELIVERY_MODE;
1284 irte.vector = vector;
1285 irte.dest_id = IRTE_DEST(destination);
1286
1287 modify_irte(irq, &irte);
1288
1289 ir_entry->index2 = (index >> 15) & 0x1;
1290 ir_entry->zero = 0;
1291 ir_entry->format = 1;
1292 ir_entry->index = (index & 0x7fff);
1293 } else
1294 #endif
1295 {
1296 entry->delivery_mode = INT_DELIVERY_MODE;
1297 entry->dest_mode = INT_DEST_MODE;
1298 entry->dest = destination;
1299 }
1300
1301 entry->mask = 0; /* enable IRQ */
1302 entry->trigger = trigger;
1303 entry->polarity = polarity;
1304 entry->vector = vector;
1305
1306 /* Mask level triggered irqs.
1307 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
1308 */
1309 if (trigger)
1310 entry->mask = 1;
1311 return 0;
1312 }
1313
1314 static void setup_IO_APIC_irq(int apic, int pin, unsigned int irq,
1315 int trigger, int polarity)
1316 {
1317 struct irq_cfg *cfg;
1318 struct IO_APIC_route_entry entry;
1319 cpumask_t mask;
1320
1321 if (!IO_APIC_IRQ(irq))
1322 return;
1323
1324 cfg = irq_cfg(irq);
1325
1326 mask = TARGET_CPUS;
1327 if (assign_irq_vector(irq, mask))
1328 return;
1329
1330 cpus_and(mask, cfg->domain, mask);
1331
1332 apic_printk(APIC_VERBOSE,KERN_DEBUG
1333 "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1334 "IRQ %d Mode:%i Active:%i)\n",
1335 apic, mp_ioapics[apic].mp_apicid, pin, cfg->vector,
1336 irq, trigger, polarity);
1337
1338
1339 if (setup_ioapic_entry(mp_ioapics[apic].mp_apicid, irq, &entry,
1340 cpu_mask_to_apicid(mask), trigger, polarity,
1341 cfg->vector)) {
1342 printk("Failed to setup ioapic entry for ioapic %d, pin %d\n",
1343 mp_ioapics[apic].mp_apicid, pin);
1344 __clear_irq_vector(irq);
1345 return;
1346 }
1347
1348 ioapic_register_intr(irq, trigger);
1349 if (irq < 16)
1350 disable_8259A_irq(irq);
1351
1352 ioapic_write_entry(apic, pin, entry);
1353 }
1354
1355 static void __init setup_IO_APIC_irqs(void)
1356 {
1357 int apic, pin, idx, irq;
1358 int notcon = 0;
1359
1360 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1361
1362 for (apic = 0; apic < nr_ioapics; apic++) {
1363 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1364
1365 idx = find_irq_entry(apic, pin, mp_INT);
1366 if (idx == -1) {
1367 if (!notcon) {
1368 notcon = 1;
1369 apic_printk(APIC_VERBOSE,
1370 KERN_DEBUG " %d-%d",
1371 mp_ioapics[apic].mp_apicid,
1372 pin);
1373 } else
1374 apic_printk(APIC_VERBOSE, " %d-%d",
1375 mp_ioapics[apic].mp_apicid,
1376 pin);
1377 continue;
1378 }
1379 if (notcon) {
1380 apic_printk(APIC_VERBOSE,
1381 " (apicid-pin) not connected\n");
1382 notcon = 0;
1383 }
1384
1385 irq = pin_2_irq(idx, apic, pin);
1386 #ifdef CONFIG_X86_32
1387 if (multi_timer_check(apic, irq))
1388 continue;
1389 #endif
1390 add_pin_to_irq(irq, apic, pin);
1391
1392 setup_IO_APIC_irq(apic, pin, irq,
1393 irq_trigger(idx), irq_polarity(idx));
1394 }
1395 }
1396
1397 if (notcon)
1398 apic_printk(APIC_VERBOSE,
1399 " (apicid-pin) not connected\n");
1400 }
1401
1402 /*
1403 * Set up the timer pin, possibly with the 8259A-master behind.
1404 */
1405 static void __init setup_timer_IRQ0_pin(unsigned int apic, unsigned int pin,
1406 int vector)
1407 {
1408 struct IO_APIC_route_entry entry;
1409
1410 #ifdef CONFIG_INTR_REMAP
1411 if (intr_remapping_enabled)
1412 return;
1413 #endif
1414
1415 memset(&entry, 0, sizeof(entry));
1416
1417 /*
1418 * We use logical delivery to get the timer IRQ
1419 * to the first CPU.
1420 */
1421 entry.dest_mode = INT_DEST_MODE;
1422 entry.mask = 1; /* mask IRQ now */
1423 entry.dest = cpu_mask_to_apicid(TARGET_CPUS);
1424 entry.delivery_mode = INT_DELIVERY_MODE;
1425 entry.polarity = 0;
1426 entry.trigger = 0;
1427 entry.vector = vector;
1428
1429 /*
1430 * The timer IRQ doesn't have to know that behind the
1431 * scene we may have a 8259A-master in AEOI mode ...
1432 */
1433 set_irq_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq, "edge");
1434
1435 /*
1436 * Add it to the IO-APIC irq-routing table:
1437 */
1438 ioapic_write_entry(apic, pin, entry);
1439 }
1440
1441
1442 __apicdebuginit(void) print_IO_APIC(void)
1443 {
1444 int apic, i;
1445 union IO_APIC_reg_00 reg_00;
1446 union IO_APIC_reg_01 reg_01;
1447 union IO_APIC_reg_02 reg_02;
1448 union IO_APIC_reg_03 reg_03;
1449 unsigned long flags;
1450 struct irq_cfg *cfg;
1451 unsigned int irq;
1452
1453 if (apic_verbosity == APIC_QUIET)
1454 return;
1455
1456 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1457 for (i = 0; i < nr_ioapics; i++)
1458 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1459 mp_ioapics[i].mp_apicid, nr_ioapic_registers[i]);
1460
1461 /*
1462 * We are a bit conservative about what we expect. We have to
1463 * know about every hardware change ASAP.
1464 */
1465 printk(KERN_INFO "testing the IO APIC.......................\n");
1466
1467 for (apic = 0; apic < nr_ioapics; apic++) {
1468
1469 spin_lock_irqsave(&ioapic_lock, flags);
1470 reg_00.raw = io_apic_read(apic, 0);
1471 reg_01.raw = io_apic_read(apic, 1);
1472 if (reg_01.bits.version >= 0x10)
1473 reg_02.raw = io_apic_read(apic, 2);
1474 if (reg_01.bits.version >= 0x20)
1475 reg_03.raw = io_apic_read(apic, 3);
1476 spin_unlock_irqrestore(&ioapic_lock, flags);
1477
1478 printk("\n");
1479 printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mp_apicid);
1480 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1481 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1482 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1483 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
1484
1485 printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1486 printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
1487
1488 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1489 printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
1490
1491 /*
1492 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1493 * but the value of reg_02 is read as the previous read register
1494 * value, so ignore it if reg_02 == reg_01.
1495 */
1496 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1497 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1498 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
1499 }
1500
1501 /*
1502 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1503 * or reg_03, but the value of reg_0[23] is read as the previous read
1504 * register value, so ignore it if reg_03 == reg_0[12].
1505 */
1506 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1507 reg_03.raw != reg_01.raw) {
1508 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1509 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
1510 }
1511
1512 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1513
1514 printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1515 " Stat Dmod Deli Vect: \n");
1516
1517 for (i = 0; i <= reg_01.bits.entries; i++) {
1518 struct IO_APIC_route_entry entry;
1519
1520 entry = ioapic_read_entry(apic, i);
1521
1522 printk(KERN_DEBUG " %02x %03X ",
1523 i,
1524 entry.dest
1525 );
1526
1527 printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
1528 entry.mask,
1529 entry.trigger,
1530 entry.irr,
1531 entry.polarity,
1532 entry.delivery_status,
1533 entry.dest_mode,
1534 entry.delivery_mode,
1535 entry.vector
1536 );
1537 }
1538 }
1539 printk(KERN_DEBUG "IRQ to pin mappings:\n");
1540 for_each_irq_cfg(irq, cfg) {
1541 struct irq_pin_list *entry = cfg->irq_2_pin;
1542 if (!entry)
1543 continue;
1544 printk(KERN_DEBUG "IRQ%d ", irq);
1545 for (;;) {
1546 printk("-> %d:%d", entry->apic, entry->pin);
1547 if (!entry->next)
1548 break;
1549 entry = entry->next;
1550 }
1551 printk("\n");
1552 }
1553
1554 printk(KERN_INFO ".................................... done.\n");
1555
1556 return;
1557 }
1558
1559 __apicdebuginit(void) print_APIC_bitfield(int base)
1560 {
1561 unsigned int v;
1562 int i, j;
1563
1564 if (apic_verbosity == APIC_QUIET)
1565 return;
1566
1567 printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
1568 for (i = 0; i < 8; i++) {
1569 v = apic_read(base + i*0x10);
1570 for (j = 0; j < 32; j++) {
1571 if (v & (1<<j))
1572 printk("1");
1573 else
1574 printk("0");
1575 }
1576 printk("\n");
1577 }
1578 }
1579
1580 __apicdebuginit(void) print_local_APIC(void *dummy)
1581 {
1582 unsigned int v, ver, maxlvt;
1583 u64 icr;
1584
1585 if (apic_verbosity == APIC_QUIET)
1586 return;
1587
1588 printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1589 smp_processor_id(), hard_smp_processor_id());
1590 v = apic_read(APIC_ID);
1591 printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
1592 v = apic_read(APIC_LVR);
1593 printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1594 ver = GET_APIC_VERSION(v);
1595 maxlvt = lapic_get_maxlvt();
1596
1597 v = apic_read(APIC_TASKPRI);
1598 printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1599
1600 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1601 if (!APIC_XAPIC(ver)) {
1602 v = apic_read(APIC_ARBPRI);
1603 printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1604 v & APIC_ARBPRI_MASK);
1605 }
1606 v = apic_read(APIC_PROCPRI);
1607 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1608 }
1609
1610 /*
1611 * Remote read supported only in the 82489DX and local APIC for
1612 * Pentium processors.
1613 */
1614 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1615 v = apic_read(APIC_RRR);
1616 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1617 }
1618
1619 v = apic_read(APIC_LDR);
1620 printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1621 if (!x2apic_enabled()) {
1622 v = apic_read(APIC_DFR);
1623 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1624 }
1625 v = apic_read(APIC_SPIV);
1626 printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1627
1628 printk(KERN_DEBUG "... APIC ISR field:\n");
1629 print_APIC_bitfield(APIC_ISR);
1630 printk(KERN_DEBUG "... APIC TMR field:\n");
1631 print_APIC_bitfield(APIC_TMR);
1632 printk(KERN_DEBUG "... APIC IRR field:\n");
1633 print_APIC_bitfield(APIC_IRR);
1634
1635 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1636 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1637 apic_write(APIC_ESR, 0);
1638
1639 v = apic_read(APIC_ESR);
1640 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1641 }
1642
1643 icr = apic_icr_read();
1644 printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
1645 printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
1646
1647 v = apic_read(APIC_LVTT);
1648 printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1649
1650 if (maxlvt > 3) { /* PC is LVT#4. */
1651 v = apic_read(APIC_LVTPC);
1652 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1653 }
1654 v = apic_read(APIC_LVT0);
1655 printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1656 v = apic_read(APIC_LVT1);
1657 printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1658
1659 if (maxlvt > 2) { /* ERR is LVT#3. */
1660 v = apic_read(APIC_LVTERR);
1661 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1662 }
1663
1664 v = apic_read(APIC_TMICT);
1665 printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1666 v = apic_read(APIC_TMCCT);
1667 printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1668 v = apic_read(APIC_TDCR);
1669 printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1670 printk("\n");
1671 }
1672
1673 __apicdebuginit(void) print_all_local_APICs(void)
1674 {
1675 int cpu;
1676
1677 preempt_disable();
1678 for_each_online_cpu(cpu)
1679 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1680 preempt_enable();
1681 }
1682
1683 __apicdebuginit(void) print_PIC(void)
1684 {
1685 unsigned int v;
1686 unsigned long flags;
1687
1688 if (apic_verbosity == APIC_QUIET)
1689 return;
1690
1691 printk(KERN_DEBUG "\nprinting PIC contents\n");
1692
1693 spin_lock_irqsave(&i8259A_lock, flags);
1694
1695 v = inb(0xa1) << 8 | inb(0x21);
1696 printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
1697
1698 v = inb(0xa0) << 8 | inb(0x20);
1699 printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
1700
1701 outb(0x0b,0xa0);
1702 outb(0x0b,0x20);
1703 v = inb(0xa0) << 8 | inb(0x20);
1704 outb(0x0a,0xa0);
1705 outb(0x0a,0x20);
1706
1707 spin_unlock_irqrestore(&i8259A_lock, flags);
1708
1709 printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
1710
1711 v = inb(0x4d1) << 8 | inb(0x4d0);
1712 printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1713 }
1714
1715 __apicdebuginit(int) print_all_ICs(void)
1716 {
1717 print_PIC();
1718 print_all_local_APICs();
1719 print_IO_APIC();
1720
1721 return 0;
1722 }
1723
1724 fs_initcall(print_all_ICs);
1725
1726
1727 /* Where if anywhere is the i8259 connect in external int mode */
1728 static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1729
1730 void __init enable_IO_APIC(void)
1731 {
1732 union IO_APIC_reg_01 reg_01;
1733 int i8259_apic, i8259_pin;
1734 int apic;
1735 unsigned long flags;
1736
1737 #ifdef CONFIG_X86_32
1738 int i;
1739 if (!pirqs_enabled)
1740 for (i = 0; i < MAX_PIRQS; i++)
1741 pirq_entries[i] = -1;
1742 #endif
1743
1744 /*
1745 * The number of IO-APIC IRQ registers (== #pins):
1746 */
1747 for (apic = 0; apic < nr_ioapics; apic++) {
1748 spin_lock_irqsave(&ioapic_lock, flags);
1749 reg_01.raw = io_apic_read(apic, 1);
1750 spin_unlock_irqrestore(&ioapic_lock, flags);
1751 nr_ioapic_registers[apic] = reg_01.bits.entries+1;
1752 }
1753 for(apic = 0; apic < nr_ioapics; apic++) {
1754 int pin;
1755 /* See if any of the pins is in ExtINT mode */
1756 for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1757 struct IO_APIC_route_entry entry;
1758 entry = ioapic_read_entry(apic, pin);
1759
1760 /* If the interrupt line is enabled and in ExtInt mode
1761 * I have found the pin where the i8259 is connected.
1762 */
1763 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1764 ioapic_i8259.apic = apic;
1765 ioapic_i8259.pin = pin;
1766 goto found_i8259;
1767 }
1768 }
1769 }
1770 found_i8259:
1771 /* Look to see what if the MP table has reported the ExtINT */
1772 /* If we could not find the appropriate pin by looking at the ioapic
1773 * the i8259 probably is not connected the ioapic but give the
1774 * mptable a chance anyway.
1775 */
1776 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1777 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1778 /* Trust the MP table if nothing is setup in the hardware */
1779 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1780 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1781 ioapic_i8259.pin = i8259_pin;
1782 ioapic_i8259.apic = i8259_apic;
1783 }
1784 /* Complain if the MP table and the hardware disagree */
1785 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1786 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1787 {
1788 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
1789 }
1790
1791 /*
1792 * Do not trust the IO-APIC being empty at bootup
1793 */
1794 clear_IO_APIC();
1795 }
1796
1797 /*
1798 * Not an __init, needed by the reboot code
1799 */
1800 void disable_IO_APIC(void)
1801 {
1802 /*
1803 * Clear the IO-APIC before rebooting:
1804 */
1805 clear_IO_APIC();
1806
1807 /*
1808 * If the i8259 is routed through an IOAPIC
1809 * Put that IOAPIC in virtual wire mode
1810 * so legacy interrupts can be delivered.
1811 */
1812 if (ioapic_i8259.pin != -1) {
1813 struct IO_APIC_route_entry entry;
1814
1815 memset(&entry, 0, sizeof(entry));
1816 entry.mask = 0; /* Enabled */
1817 entry.trigger = 0; /* Edge */
1818 entry.irr = 0;
1819 entry.polarity = 0; /* High */
1820 entry.delivery_status = 0;
1821 entry.dest_mode = 0; /* Physical */
1822 entry.delivery_mode = dest_ExtINT; /* ExtInt */
1823 entry.vector = 0;
1824 entry.dest = read_apic_id();
1825
1826 /*
1827 * Add it to the IO-APIC irq-routing table:
1828 */
1829 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1830 }
1831
1832 disconnect_bsp_APIC(ioapic_i8259.pin != -1);
1833 }
1834
1835 #ifdef CONFIG_X86_32
1836 /*
1837 * function to set the IO-APIC physical IDs based on the
1838 * values stored in the MPC table.
1839 *
1840 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
1841 */
1842
1843 static void __init setup_ioapic_ids_from_mpc(void)
1844 {
1845 union IO_APIC_reg_00 reg_00;
1846 physid_mask_t phys_id_present_map;
1847 int apic;
1848 int i;
1849 unsigned char old_id;
1850 unsigned long flags;
1851
1852 if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
1853 return;
1854
1855 /*
1856 * Don't check I/O APIC IDs for xAPIC systems. They have
1857 * no meaning without the serial APIC bus.
1858 */
1859 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
1860 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
1861 return;
1862 /*
1863 * This is broken; anything with a real cpu count has to
1864 * circumvent this idiocy regardless.
1865 */
1866 phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);
1867
1868 /*
1869 * Set the IOAPIC ID to the value stored in the MPC table.
1870 */
1871 for (apic = 0; apic < nr_ioapics; apic++) {
1872
1873 /* Read the register 0 value */
1874 spin_lock_irqsave(&ioapic_lock, flags);
1875 reg_00.raw = io_apic_read(apic, 0);
1876 spin_unlock_irqrestore(&ioapic_lock, flags);
1877
1878 old_id = mp_ioapics[apic].mp_apicid;
1879
1880 if (mp_ioapics[apic].mp_apicid >= get_physical_broadcast()) {
1881 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1882 apic, mp_ioapics[apic].mp_apicid);
1883 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1884 reg_00.bits.ID);
1885 mp_ioapics[apic].mp_apicid = reg_00.bits.ID;
1886 }
1887
1888 /*
1889 * Sanity check, is the ID really free? Every APIC in a
1890 * system must have a unique ID or we get lots of nice
1891 * 'stuck on smp_invalidate_needed IPI wait' messages.
1892 */
1893 if (check_apicid_used(phys_id_present_map,
1894 mp_ioapics[apic].mp_apicid)) {
1895 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1896 apic, mp_ioapics[apic].mp_apicid);
1897 for (i = 0; i < get_physical_broadcast(); i++)
1898 if (!physid_isset(i, phys_id_present_map))
1899 break;
1900 if (i >= get_physical_broadcast())
1901 panic("Max APIC ID exceeded!\n");
1902 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
1903 i);
1904 physid_set(i, phys_id_present_map);
1905 mp_ioapics[apic].mp_apicid = i;
1906 } else {
1907 physid_mask_t tmp;
1908 tmp = apicid_to_cpu_present(mp_ioapics[apic].mp_apicid);
1909 apic_printk(APIC_VERBOSE, "Setting %d in the "
1910 "phys_id_present_map\n",
1911 mp_ioapics[apic].mp_apicid);
1912 physids_or(phys_id_present_map, phys_id_present_map, tmp);
1913 }
1914
1915
1916 /*
1917 * We need to adjust the IRQ routing table
1918 * if the ID changed.
1919 */
1920 if (old_id != mp_ioapics[apic].mp_apicid)
1921 for (i = 0; i < mp_irq_entries; i++)
1922 if (mp_irqs[i].mp_dstapic == old_id)
1923 mp_irqs[i].mp_dstapic
1924 = mp_ioapics[apic].mp_apicid;
1925
1926 /*
1927 * Read the right value from the MPC table and
1928 * write it into the ID register.
1929 */
1930 apic_printk(APIC_VERBOSE, KERN_INFO
1931 "...changing IO-APIC physical APIC ID to %d ...",
1932 mp_ioapics[apic].mp_apicid);
1933
1934 reg_00.bits.ID = mp_ioapics[apic].mp_apicid;
1935 spin_lock_irqsave(&ioapic_lock, flags);
1936 io_apic_write(apic, 0, reg_00.raw);
1937 spin_unlock_irqrestore(&ioapic_lock, flags);
1938
1939 /*
1940 * Sanity check
1941 */
1942 spin_lock_irqsave(&ioapic_lock, flags);
1943 reg_00.raw = io_apic_read(apic, 0);
1944 spin_unlock_irqrestore(&ioapic_lock, flags);
1945 if (reg_00.bits.ID != mp_ioapics[apic].mp_apicid)
1946 printk("could not set ID!\n");
1947 else
1948 apic_printk(APIC_VERBOSE, " ok.\n");
1949 }
1950 }
1951 #endif
1952
1953 int no_timer_check __initdata;
1954
1955 static int __init notimercheck(char *s)
1956 {
1957 no_timer_check = 1;
1958 return 1;
1959 }
1960 __setup("no_timer_check", notimercheck);
1961
1962 /*
1963 * There is a nasty bug in some older SMP boards, their mptable lies
1964 * about the timer IRQ. We do the following to work around the situation:
1965 *
1966 * - timer IRQ defaults to IO-APIC IRQ
1967 * - if this function detects that timer IRQs are defunct, then we fall
1968 * back to ISA timer IRQs
1969 */
1970 static int __init timer_irq_works(void)
1971 {
1972 unsigned long t1 = jiffies;
1973 unsigned long flags;
1974
1975 if (no_timer_check)
1976 return 1;
1977
1978 local_save_flags(flags);
1979 local_irq_enable();
1980 /* Let ten ticks pass... */
1981 mdelay((10 * 1000) / HZ);
1982 local_irq_restore(flags);
1983
1984 /*
1985 * Expect a few ticks at least, to be sure some possible
1986 * glue logic does not lock up after one or two first
1987 * ticks in a non-ExtINT mode. Also the local APIC
1988 * might have cached one ExtINT interrupt. Finally, at
1989 * least one tick may be lost due to delays.
1990 */
1991
1992 /* jiffies wrap? */
1993 if (time_after(jiffies, t1 + 4))
1994 return 1;
1995 return 0;
1996 }
1997
1998 /*
1999 * In the SMP+IOAPIC case it might happen that there are an unspecified
2000 * number of pending IRQ events unhandled. These cases are very rare,
2001 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
2002 * better to do it this way as thus we do not have to be aware of
2003 * 'pending' interrupts in the IRQ path, except at this point.
2004 */
2005 /*
2006 * Edge triggered needs to resend any interrupt
2007 * that was delayed but this is now handled in the device
2008 * independent code.
2009 */
2010
2011 /*
2012 * Starting up a edge-triggered IO-APIC interrupt is
2013 * nasty - we need to make sure that we get the edge.
2014 * If it is already asserted for some reason, we need
2015 * return 1 to indicate that is was pending.
2016 *
2017 * This is not complete - we should be able to fake
2018 * an edge even if it isn't on the 8259A...
2019 */
2020
2021 static unsigned int startup_ioapic_irq(unsigned int irq)
2022 {
2023 int was_pending = 0;
2024 unsigned long flags;
2025
2026 spin_lock_irqsave(&ioapic_lock, flags);
2027 if (irq < 16) {
2028 disable_8259A_irq(irq);
2029 if (i8259A_irq_pending(irq))
2030 was_pending = 1;
2031 }
2032 __unmask_IO_APIC_irq(irq);
2033 spin_unlock_irqrestore(&ioapic_lock, flags);
2034
2035 return was_pending;
2036 }
2037
2038 #ifdef CONFIG_X86_64
2039 static int ioapic_retrigger_irq(unsigned int irq)
2040 {
2041
2042 struct irq_cfg *cfg = irq_cfg(irq);
2043 unsigned long flags;
2044
2045 spin_lock_irqsave(&vector_lock, flags);
2046 send_IPI_mask(cpumask_of_cpu(first_cpu(cfg->domain)), cfg->vector);
2047 spin_unlock_irqrestore(&vector_lock, flags);
2048
2049 return 1;
2050 }
2051 #else
2052 static int ioapic_retrigger_irq(unsigned int irq)
2053 {
2054 send_IPI_self(irq_cfg(irq)->vector);
2055
2056 return 1;
2057 }
2058 #endif
2059
2060 /*
2061 * Level and edge triggered IO-APIC interrupts need different handling,
2062 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
2063 * handled with the level-triggered descriptor, but that one has slightly
2064 * more overhead. Level-triggered interrupts cannot be handled with the
2065 * edge-triggered handler, without risking IRQ storms and other ugly
2066 * races.
2067 */
2068
2069 #ifdef CONFIG_SMP
2070
2071 #ifdef CONFIG_INTR_REMAP
2072 static void ir_irq_migration(struct work_struct *work);
2073
2074 static DECLARE_DELAYED_WORK(ir_migration_work, ir_irq_migration);
2075
2076 /*
2077 * Migrate the IO-APIC irq in the presence of intr-remapping.
2078 *
2079 * For edge triggered, irq migration is a simple atomic update(of vector
2080 * and cpu destination) of IRTE and flush the hardware cache.
2081 *
2082 * For level triggered, we need to modify the io-apic RTE aswell with the update
2083 * vector information, along with modifying IRTE with vector and destination.
2084 * So irq migration for level triggered is little bit more complex compared to
2085 * edge triggered migration. But the good news is, we use the same algorithm
2086 * for level triggered migration as we have today, only difference being,
2087 * we now initiate the irq migration from process context instead of the
2088 * interrupt context.
2089 *
2090 * In future, when we do a directed EOI (combined with cpu EOI broadcast
2091 * suppression) to the IO-APIC, level triggered irq migration will also be
2092 * as simple as edge triggered migration and we can do the irq migration
2093 * with a simple atomic update to IO-APIC RTE.
2094 */
2095 static void migrate_ioapic_irq(int irq, cpumask_t mask)
2096 {
2097 struct irq_cfg *cfg;
2098 struct irq_desc *desc;
2099 cpumask_t tmp, cleanup_mask;
2100 struct irte irte;
2101 int modify_ioapic_rte;
2102 unsigned int dest;
2103 unsigned long flags;
2104
2105 cpus_and(tmp, mask, cpu_online_map);
2106 if (cpus_empty(tmp))
2107 return;
2108
2109 if (get_irte(irq, &irte))
2110 return;
2111
2112 if (assign_irq_vector(irq, mask))
2113 return;
2114
2115 cfg = irq_cfg(irq);
2116 cpus_and(tmp, cfg->domain, mask);
2117 dest = cpu_mask_to_apicid(tmp);
2118
2119 desc = irq_to_desc(irq);
2120 modify_ioapic_rte = desc->status & IRQ_LEVEL;
2121 if (modify_ioapic_rte) {
2122 spin_lock_irqsave(&ioapic_lock, flags);
2123 __target_IO_APIC_irq(irq, dest, cfg->vector);
2124 spin_unlock_irqrestore(&ioapic_lock, flags);
2125 }
2126
2127 irte.vector = cfg->vector;
2128 irte.dest_id = IRTE_DEST(dest);
2129
2130 /*
2131 * Modified the IRTE and flushes the Interrupt entry cache.
2132 */
2133 modify_irte(irq, &irte);
2134
2135 if (cfg->move_in_progress) {
2136 cpus_and(cleanup_mask, cfg->old_domain, cpu_online_map);
2137 cfg->move_cleanup_count = cpus_weight(cleanup_mask);
2138 send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
2139 cfg->move_in_progress = 0;
2140 }
2141
2142 desc->affinity = mask;
2143 }
2144
2145 static int migrate_irq_remapped_level(int irq)
2146 {
2147 int ret = -1;
2148 struct irq_desc *desc = irq_to_desc(irq);
2149
2150 mask_IO_APIC_irq(irq);
2151
2152 if (io_apic_level_ack_pending(irq)) {
2153 /*
2154 * Interrupt in progress. Migrating irq now will change the
2155 * vector information in the IO-APIC RTE and that will confuse
2156 * the EOI broadcast performed by cpu.
2157 * So, delay the irq migration to the next instance.
2158 */
2159 schedule_delayed_work(&ir_migration_work, 1);
2160 goto unmask;
2161 }
2162
2163 /* everthing is clear. we have right of way */
2164 migrate_ioapic_irq(irq, desc->pending_mask);
2165
2166 ret = 0;
2167 desc->status &= ~IRQ_MOVE_PENDING;
2168 cpus_clear(desc->pending_mask);
2169
2170 unmask:
2171 unmask_IO_APIC_irq(irq);
2172 return ret;
2173 }
2174
2175 static void ir_irq_migration(struct work_struct *work)
2176 {
2177 unsigned int irq;
2178 struct irq_desc *desc;
2179
2180 for_each_irq_desc(irq, desc) {
2181 if (desc->status & IRQ_MOVE_PENDING) {
2182 unsigned long flags;
2183
2184 spin_lock_irqsave(&desc->lock, flags);
2185 if (!desc->chip->set_affinity ||
2186 !(desc->status & IRQ_MOVE_PENDING)) {
2187 desc->status &= ~IRQ_MOVE_PENDING;
2188 spin_unlock_irqrestore(&desc->lock, flags);
2189 continue;
2190 }
2191
2192 desc->chip->set_affinity(irq, &desc->pending_mask);
2193 spin_unlock_irqrestore(&desc->lock, flags);
2194 }
2195 }
2196 }
2197
2198 /*
2199 * Migrates the IRQ destination in the process context.
2200 */
2201 static void set_ir_ioapic_affinity_irq(unsigned int irq,
2202 const struct cpumask *mask)
2203 {
2204 struct irq_desc *desc = irq_to_desc(irq);
2205
2206 if (desc->status & IRQ_LEVEL) {
2207 desc->status |= IRQ_MOVE_PENDING;
2208 cpumask_copy(&desc->pending_mask, mask);
2209 migrate_irq_remapped_level(irq);
2210 return;
2211 }
2212
2213 migrate_ioapic_irq(irq, *mask);
2214 }
2215 #endif
2216
2217 asmlinkage void smp_irq_move_cleanup_interrupt(void)
2218 {
2219 unsigned vector, me;
2220 ack_APIC_irq();
2221 #ifdef CONFIG_X86_64
2222 exit_idle();
2223 #endif
2224 irq_enter();
2225
2226 me = smp_processor_id();
2227 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2228 unsigned int irq;
2229 struct irq_desc *desc;
2230 struct irq_cfg *cfg;
2231 irq = __get_cpu_var(vector_irq)[vector];
2232
2233 desc = irq_to_desc(irq);
2234 if (!desc)
2235 continue;
2236
2237 cfg = irq_cfg(irq);
2238 spin_lock(&desc->lock);
2239 if (!cfg->move_cleanup_count)
2240 goto unlock;
2241
2242 if ((vector == cfg->vector) && cpu_isset(me, cfg->domain))
2243 goto unlock;
2244
2245 __get_cpu_var(vector_irq)[vector] = -1;
2246 cfg->move_cleanup_count--;
2247 unlock:
2248 spin_unlock(&desc->lock);
2249 }
2250
2251 irq_exit();
2252 }
2253
2254 static void irq_complete_move(unsigned int irq)
2255 {
2256 struct irq_cfg *cfg = irq_cfg(irq);
2257 unsigned vector, me;
2258
2259 if (likely(!cfg->move_in_progress))
2260 return;
2261
2262 vector = ~get_irq_regs()->orig_ax;
2263 me = smp_processor_id();
2264 if ((vector == cfg->vector) && cpu_isset(me, cfg->domain)) {
2265 cpumask_t cleanup_mask;
2266
2267 cpus_and(cleanup_mask, cfg->old_domain, cpu_online_map);
2268 cfg->move_cleanup_count = cpus_weight(cleanup_mask);
2269 send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
2270 cfg->move_in_progress = 0;
2271 }
2272 }
2273 #else
2274 static inline void irq_complete_move(unsigned int irq) {}
2275 #endif
2276 #ifdef CONFIG_INTR_REMAP
2277 static void ack_x2apic_level(unsigned int irq)
2278 {
2279 ack_x2APIC_irq();
2280 }
2281
2282 static void ack_x2apic_edge(unsigned int irq)
2283 {
2284 ack_x2APIC_irq();
2285 }
2286 #endif
2287
2288 static void ack_apic_edge(unsigned int irq)
2289 {
2290 irq_complete_move(irq);
2291 move_native_irq(irq);
2292 ack_APIC_irq();
2293 }
2294
2295 atomic_t irq_mis_count;
2296
2297 static void ack_apic_level(unsigned int irq)
2298 {
2299 #ifdef CONFIG_X86_32
2300 unsigned long v;
2301 int i;
2302 #endif
2303 int do_unmask_irq = 0;
2304
2305 irq_complete_move(irq);
2306 #ifdef CONFIG_GENERIC_PENDING_IRQ
2307 /* If we are moving the irq we need to mask it */
2308 if (unlikely(irq_to_desc(irq)->status & IRQ_MOVE_PENDING)) {
2309 do_unmask_irq = 1;
2310 mask_IO_APIC_irq(irq);
2311 }
2312 #endif
2313
2314 #ifdef CONFIG_X86_32
2315 /*
2316 * It appears there is an erratum which affects at least version 0x11
2317 * of I/O APIC (that's the 82093AA and cores integrated into various
2318 * chipsets). Under certain conditions a level-triggered interrupt is
2319 * erroneously delivered as edge-triggered one but the respective IRR
2320 * bit gets set nevertheless. As a result the I/O unit expects an EOI
2321 * message but it will never arrive and further interrupts are blocked
2322 * from the source. The exact reason is so far unknown, but the
2323 * phenomenon was observed when two consecutive interrupt requests
2324 * from a given source get delivered to the same CPU and the source is
2325 * temporarily disabled in between.
2326 *
2327 * A workaround is to simulate an EOI message manually. We achieve it
2328 * by setting the trigger mode to edge and then to level when the edge
2329 * trigger mode gets detected in the TMR of a local APIC for a
2330 * level-triggered interrupt. We mask the source for the time of the
2331 * operation to prevent an edge-triggered interrupt escaping meanwhile.
2332 * The idea is from Manfred Spraul. --macro
2333 */
2334 i = irq_cfg(irq)->vector;
2335
2336 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
2337 #endif
2338
2339 /*
2340 * We must acknowledge the irq before we move it or the acknowledge will
2341 * not propagate properly.
2342 */
2343 ack_APIC_irq();
2344
2345 /* Now we can move and renable the irq */
2346 if (unlikely(do_unmask_irq)) {
2347 /* Only migrate the irq if the ack has been received.
2348 *
2349 * On rare occasions the broadcast level triggered ack gets
2350 * delayed going to ioapics, and if we reprogram the
2351 * vector while Remote IRR is still set the irq will never
2352 * fire again.
2353 *
2354 * To prevent this scenario we read the Remote IRR bit
2355 * of the ioapic. This has two effects.
2356 * - On any sane system the read of the ioapic will
2357 * flush writes (and acks) going to the ioapic from
2358 * this cpu.
2359 * - We get to see if the ACK has actually been delivered.
2360 *
2361 * Based on failed experiments of reprogramming the
2362 * ioapic entry from outside of irq context starting
2363 * with masking the ioapic entry and then polling until
2364 * Remote IRR was clear before reprogramming the
2365 * ioapic I don't trust the Remote IRR bit to be
2366 * completey accurate.
2367 *
2368 * However there appears to be no other way to plug
2369 * this race, so if the Remote IRR bit is not
2370 * accurate and is causing problems then it is a hardware bug
2371 * and you can go talk to the chipset vendor about it.
2372 */
2373 if (!io_apic_level_ack_pending(irq))
2374 move_masked_irq(irq);
2375 unmask_IO_APIC_irq(irq);
2376 }
2377
2378 #ifdef CONFIG_X86_32
2379 if (!(v & (1 << (i & 0x1f)))) {
2380 atomic_inc(&irq_mis_count);
2381 spin_lock(&ioapic_lock);
2382 __mask_and_edge_IO_APIC_irq(irq);
2383 __unmask_and_level_IO_APIC_irq(irq);
2384 spin_unlock(&ioapic_lock);
2385 }
2386 #endif
2387 }
2388
2389 static struct irq_chip ioapic_chip __read_mostly = {
2390 .name = "IO-APIC",
2391 .startup = startup_ioapic_irq,
2392 .mask = mask_IO_APIC_irq,
2393 .unmask = unmask_IO_APIC_irq,
2394 .ack = ack_apic_edge,
2395 .eoi = ack_apic_level,
2396 #ifdef CONFIG_SMP
2397 .set_affinity = set_ioapic_affinity_irq,
2398 #endif
2399 .retrigger = ioapic_retrigger_irq,
2400 };
2401
2402 #ifdef CONFIG_INTR_REMAP
2403 static struct irq_chip ir_ioapic_chip __read_mostly = {
2404 .name = "IR-IO-APIC",
2405 .startup = startup_ioapic_irq,
2406 .mask = mask_IO_APIC_irq,
2407 .unmask = unmask_IO_APIC_irq,
2408 .ack = ack_x2apic_edge,
2409 .eoi = ack_x2apic_level,
2410 #ifdef CONFIG_SMP
2411 .set_affinity = set_ir_ioapic_affinity_irq,
2412 #endif
2413 .retrigger = ioapic_retrigger_irq,
2414 };
2415 #endif
2416
2417 static inline void init_IO_APIC_traps(void)
2418 {
2419 int irq;
2420 struct irq_desc *desc;
2421 struct irq_cfg *cfg;
2422
2423 /*
2424 * NOTE! The local APIC isn't very good at handling
2425 * multiple interrupts at the same interrupt level.
2426 * As the interrupt level is determined by taking the
2427 * vector number and shifting that right by 4, we
2428 * want to spread these out a bit so that they don't
2429 * all fall in the same interrupt level.
2430 *
2431 * Also, we've got to be careful not to trash gate
2432 * 0x80, because int 0x80 is hm, kind of importantish. ;)
2433 */
2434 for_each_irq_cfg(irq, cfg) {
2435 if (IO_APIC_IRQ(irq) && !cfg->vector) {
2436 /*
2437 * Hmm.. We don't have an entry for this,
2438 * so default to an old-fashioned 8259
2439 * interrupt if we can..
2440 */
2441 if (irq < 16)
2442 make_8259A_irq(irq);
2443 else {
2444 desc = irq_to_desc(irq);
2445 /* Strange. Oh, well.. */
2446 desc->chip = &no_irq_chip;
2447 }
2448 }
2449 }
2450 }
2451
2452 /*
2453 * The local APIC irq-chip implementation:
2454 */
2455
2456 static void mask_lapic_irq(unsigned int irq)
2457 {
2458 unsigned long v;
2459
2460 v = apic_read(APIC_LVT0);
2461 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
2462 }
2463
2464 static void unmask_lapic_irq(unsigned int irq)
2465 {
2466 unsigned long v;
2467
2468 v = apic_read(APIC_LVT0);
2469 apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2470 }
2471
2472 static void ack_lapic_irq (unsigned int irq)
2473 {
2474 ack_APIC_irq();
2475 }
2476
2477 static struct irq_chip lapic_chip __read_mostly = {
2478 .name = "local-APIC",
2479 .mask = mask_lapic_irq,
2480 .unmask = unmask_lapic_irq,
2481 .ack = ack_lapic_irq,
2482 };
2483
2484 static void lapic_register_intr(int irq)
2485 {
2486 struct irq_desc *desc;
2487
2488 desc = irq_to_desc(irq);
2489 desc->status &= ~IRQ_LEVEL;
2490 set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2491 "edge");
2492 }
2493
2494 static void __init setup_nmi(void)
2495 {
2496 /*
2497 * Dirty trick to enable the NMI watchdog ...
2498 * We put the 8259A master into AEOI mode and
2499 * unmask on all local APICs LVT0 as NMI.
2500 *
2501 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
2502 * is from Maciej W. Rozycki - so we do not have to EOI from
2503 * the NMI handler or the timer interrupt.
2504 */
2505 apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
2506
2507 enable_NMI_through_LVT0();
2508
2509 apic_printk(APIC_VERBOSE, " done.\n");
2510 }
2511
2512 /*
2513 * This looks a bit hackish but it's about the only one way of sending
2514 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2515 * not support the ExtINT mode, unfortunately. We need to send these
2516 * cycles as some i82489DX-based boards have glue logic that keeps the
2517 * 8259A interrupt line asserted until INTA. --macro
2518 */
2519 static inline void __init unlock_ExtINT_logic(void)
2520 {
2521 int apic, pin, i;
2522 struct IO_APIC_route_entry entry0, entry1;
2523 unsigned char save_control, save_freq_select;
2524
2525 pin = find_isa_irq_pin(8, mp_INT);
2526 if (pin == -1) {
2527 WARN_ON_ONCE(1);
2528 return;
2529 }
2530 apic = find_isa_irq_apic(8, mp_INT);
2531 if (apic == -1) {
2532 WARN_ON_ONCE(1);
2533 return;
2534 }
2535
2536 entry0 = ioapic_read_entry(apic, pin);
2537 clear_IO_APIC_pin(apic, pin);
2538
2539 memset(&entry1, 0, sizeof(entry1));
2540
2541 entry1.dest_mode = 0; /* physical delivery */
2542 entry1.mask = 0; /* unmask IRQ now */
2543 entry1.dest = hard_smp_processor_id();
2544 entry1.delivery_mode = dest_ExtINT;
2545 entry1.polarity = entry0.polarity;
2546 entry1.trigger = 0;
2547 entry1.vector = 0;
2548
2549 ioapic_write_entry(apic, pin, entry1);
2550
2551 save_control = CMOS_READ(RTC_CONTROL);
2552 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2553 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2554 RTC_FREQ_SELECT);
2555 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2556
2557 i = 100;
2558 while (i-- > 0) {
2559 mdelay(10);
2560 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2561 i -= 10;
2562 }
2563
2564 CMOS_WRITE(save_control, RTC_CONTROL);
2565 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2566 clear_IO_APIC_pin(apic, pin);
2567
2568 ioapic_write_entry(apic, pin, entry0);
2569 }
2570
2571 static int disable_timer_pin_1 __initdata;
2572 /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2573 static int __init disable_timer_pin_setup(char *arg)
2574 {
2575 disable_timer_pin_1 = 1;
2576 return 0;
2577 }
2578 early_param("disable_timer_pin_1", disable_timer_pin_setup);
2579
2580 int timer_through_8259 __initdata;
2581
2582 /*
2583 * This code may look a bit paranoid, but it's supposed to cooperate with
2584 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2585 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2586 * fanatically on his truly buggy board.
2587 *
2588 * FIXME: really need to revamp this for all platforms.
2589 */
2590 static inline void __init check_timer(void)
2591 {
2592 struct irq_cfg *cfg = irq_cfg(0);
2593 int apic1, pin1, apic2, pin2;
2594 unsigned long flags;
2595 unsigned int ver;
2596 int no_pin1 = 0;
2597
2598 local_irq_save(flags);
2599
2600 ver = apic_read(APIC_LVR);
2601 ver = GET_APIC_VERSION(ver);
2602
2603 /*
2604 * get/set the timer IRQ vector:
2605 */
2606 disable_8259A_irq(0);
2607 assign_irq_vector(0, TARGET_CPUS);
2608
2609 /*
2610 * As IRQ0 is to be enabled in the 8259A, the virtual
2611 * wire has to be disabled in the local APIC. Also
2612 * timer interrupts need to be acknowledged manually in
2613 * the 8259A for the i82489DX when using the NMI
2614 * watchdog as that APIC treats NMIs as level-triggered.
2615 * The AEOI mode will finish them in the 8259A
2616 * automatically.
2617 */
2618 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2619 init_8259A(1);
2620 #ifdef CONFIG_X86_32
2621 timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
2622 #endif
2623
2624 pin1 = find_isa_irq_pin(0, mp_INT);
2625 apic1 = find_isa_irq_apic(0, mp_INT);
2626 pin2 = ioapic_i8259.pin;
2627 apic2 = ioapic_i8259.apic;
2628
2629 apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2630 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2631 cfg->vector, apic1, pin1, apic2, pin2);
2632
2633 /*
2634 * Some BIOS writers are clueless and report the ExtINTA
2635 * I/O APIC input from the cascaded 8259A as the timer
2636 * interrupt input. So just in case, if only one pin
2637 * was found above, try it both directly and through the
2638 * 8259A.
2639 */
2640 if (pin1 == -1) {
2641 #ifdef CONFIG_INTR_REMAP
2642 if (intr_remapping_enabled)
2643 panic("BIOS bug: timer not connected to IO-APIC");
2644 #endif
2645 pin1 = pin2;
2646 apic1 = apic2;
2647 no_pin1 = 1;
2648 } else if (pin2 == -1) {
2649 pin2 = pin1;
2650 apic2 = apic1;
2651 }
2652
2653 if (pin1 != -1) {
2654 /*
2655 * Ok, does IRQ0 through the IOAPIC work?
2656 */
2657 if (no_pin1) {
2658 add_pin_to_irq(0, apic1, pin1);
2659 setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
2660 }
2661 unmask_IO_APIC_irq(0);
2662 if (timer_irq_works()) {
2663 if (nmi_watchdog == NMI_IO_APIC) {
2664 setup_nmi();
2665 enable_8259A_irq(0);
2666 }
2667 if (disable_timer_pin_1 > 0)
2668 clear_IO_APIC_pin(0, pin1);
2669 goto out;
2670 }
2671 #ifdef CONFIG_INTR_REMAP
2672 if (intr_remapping_enabled)
2673 panic("timer doesn't work through Interrupt-remapped IO-APIC");
2674 #endif
2675 clear_IO_APIC_pin(apic1, pin1);
2676 if (!no_pin1)
2677 apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2678 "8254 timer not connected to IO-APIC\n");
2679
2680 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2681 "(IRQ0) through the 8259A ...\n");
2682 apic_printk(APIC_QUIET, KERN_INFO
2683 "..... (found apic %d pin %d) ...\n", apic2, pin2);
2684 /*
2685 * legacy devices should be connected to IO APIC #0
2686 */
2687 replace_pin_at_irq(0, apic1, pin1, apic2, pin2);
2688 setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2689 unmask_IO_APIC_irq(0);
2690 enable_8259A_irq(0);
2691 if (timer_irq_works()) {
2692 apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2693 timer_through_8259 = 1;
2694 if (nmi_watchdog == NMI_IO_APIC) {
2695 disable_8259A_irq(0);
2696 setup_nmi();
2697 enable_8259A_irq(0);
2698 }
2699 goto out;
2700 }
2701 /*
2702 * Cleanup, just in case ...
2703 */
2704 disable_8259A_irq(0);
2705 clear_IO_APIC_pin(apic2, pin2);
2706 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
2707 }
2708
2709 if (nmi_watchdog == NMI_IO_APIC) {
2710 apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
2711 "through the IO-APIC - disabling NMI Watchdog!\n");
2712 nmi_watchdog = NMI_NONE;
2713 }
2714 #ifdef CONFIG_X86_32
2715 timer_ack = 0;
2716 #endif
2717
2718 apic_printk(APIC_QUIET, KERN_INFO
2719 "...trying to set up timer as Virtual Wire IRQ...\n");
2720
2721 lapic_register_intr(0);
2722 apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
2723 enable_8259A_irq(0);
2724
2725 if (timer_irq_works()) {
2726 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2727 goto out;
2728 }
2729 disable_8259A_irq(0);
2730 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2731 apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
2732
2733 apic_printk(APIC_QUIET, KERN_INFO
2734 "...trying to set up timer as ExtINT IRQ...\n");
2735
2736 init_8259A(0);
2737 make_8259A_irq(0);
2738 apic_write(APIC_LVT0, APIC_DM_EXTINT);
2739
2740 unlock_ExtINT_logic();
2741
2742 if (timer_irq_works()) {
2743 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2744 goto out;
2745 }
2746 apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2747 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
2748 "report. Then try booting with the 'noapic' option.\n");
2749 out:
2750 local_irq_restore(flags);
2751 }
2752
2753 /*
2754 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
2755 * to devices. However there may be an I/O APIC pin available for
2756 * this interrupt regardless. The pin may be left unconnected, but
2757 * typically it will be reused as an ExtINT cascade interrupt for
2758 * the master 8259A. In the MPS case such a pin will normally be
2759 * reported as an ExtINT interrupt in the MP table. With ACPI
2760 * there is no provision for ExtINT interrupts, and in the absence
2761 * of an override it would be treated as an ordinary ISA I/O APIC
2762 * interrupt, that is edge-triggered and unmasked by default. We
2763 * used to do this, but it caused problems on some systems because
2764 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
2765 * the same ExtINT cascade interrupt to drive the local APIC of the
2766 * bootstrap processor. Therefore we refrain from routing IRQ2 to
2767 * the I/O APIC in all cases now. No actual device should request
2768 * it anyway. --macro
2769 */
2770 #define PIC_IRQS (1 << PIC_CASCADE_IR)
2771
2772 void __init setup_IO_APIC(void)
2773 {
2774
2775 #ifdef CONFIG_X86_32
2776 enable_IO_APIC();
2777 #else
2778 /*
2779 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
2780 */
2781 #endif
2782
2783 io_apic_irqs = ~PIC_IRQS;
2784
2785 apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2786 /*
2787 * Set up IO-APIC IRQ routing.
2788 */
2789 #ifdef CONFIG_X86_32
2790 if (!acpi_ioapic)
2791 setup_ioapic_ids_from_mpc();
2792 #endif
2793 sync_Arb_IDs();
2794 setup_IO_APIC_irqs();
2795 init_IO_APIC_traps();
2796 check_timer();
2797 }
2798
2799 /*
2800 * Called after all the initialization is done. If we didnt find any
2801 * APIC bugs then we can allow the modify fast path
2802 */
2803
2804 static int __init io_apic_bug_finalize(void)
2805 {
2806 if (sis_apic_bug == -1)
2807 sis_apic_bug = 0;
2808 return 0;
2809 }
2810
2811 late_initcall(io_apic_bug_finalize);
2812
2813 struct sysfs_ioapic_data {
2814 struct sys_device dev;
2815 struct IO_APIC_route_entry entry[0];
2816 };
2817 static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
2818
2819 static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
2820 {
2821 struct IO_APIC_route_entry *entry;
2822 struct sysfs_ioapic_data *data;
2823 int i;
2824
2825 data = container_of(dev, struct sysfs_ioapic_data, dev);
2826 entry = data->entry;
2827 for (i = 0; i < nr_ioapic_registers[dev->id]; i ++, entry ++ )
2828 *entry = ioapic_read_entry(dev->id, i);
2829
2830 return 0;
2831 }
2832
2833 static int ioapic_resume(struct sys_device *dev)
2834 {
2835 struct IO_APIC_route_entry *entry;
2836 struct sysfs_ioapic_data *data;
2837 unsigned long flags;
2838 union IO_APIC_reg_00 reg_00;
2839 int i;
2840
2841 data = container_of(dev, struct sysfs_ioapic_data, dev);
2842 entry = data->entry;
2843
2844 spin_lock_irqsave(&ioapic_lock, flags);
2845 reg_00.raw = io_apic_read(dev->id, 0);
2846 if (reg_00.bits.ID != mp_ioapics[dev->id].mp_apicid) {
2847 reg_00.bits.ID = mp_ioapics[dev->id].mp_apicid;
2848 io_apic_write(dev->id, 0, reg_00.raw);
2849 }
2850 spin_unlock_irqrestore(&ioapic_lock, flags);
2851 for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
2852 ioapic_write_entry(dev->id, i, entry[i]);
2853
2854 return 0;
2855 }
2856
2857 static struct sysdev_class ioapic_sysdev_class = {
2858 .name = "ioapic",
2859 .suspend = ioapic_suspend,
2860 .resume = ioapic_resume,
2861 };
2862
2863 static int __init ioapic_init_sysfs(void)
2864 {
2865 struct sys_device * dev;
2866 int i, size, error;
2867
2868 error = sysdev_class_register(&ioapic_sysdev_class);
2869 if (error)
2870 return error;
2871
2872 for (i = 0; i < nr_ioapics; i++ ) {
2873 size = sizeof(struct sys_device) + nr_ioapic_registers[i]
2874 * sizeof(struct IO_APIC_route_entry);
2875 mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
2876 if (!mp_ioapic_data[i]) {
2877 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
2878 continue;
2879 }
2880 dev = &mp_ioapic_data[i]->dev;
2881 dev->id = i;
2882 dev->cls = &ioapic_sysdev_class;
2883 error = sysdev_register(dev);
2884 if (error) {
2885 kfree(mp_ioapic_data[i]);
2886 mp_ioapic_data[i] = NULL;
2887 printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
2888 continue;
2889 }
2890 }
2891
2892 return 0;
2893 }
2894
2895 device_initcall(ioapic_init_sysfs);
2896
2897 /*
2898 * Dynamic irq allocate and deallocation
2899 */
2900 unsigned int create_irq_nr(unsigned int irq_want)
2901 {
2902 /* Allocate an unused irq */
2903 unsigned int irq;
2904 unsigned int new;
2905 unsigned long flags;
2906 struct irq_cfg *cfg_new;
2907
2908 irq_want = nr_irqs - 1;
2909
2910 irq = 0;
2911 spin_lock_irqsave(&vector_lock, flags);
2912 for (new = irq_want; new > 0; new--) {
2913 if (platform_legacy_irq(new))
2914 continue;
2915 cfg_new = irq_cfg(new);
2916 if (cfg_new && cfg_new->vector != 0)
2917 continue;
2918 /* check if need to create one */
2919 if (!cfg_new)
2920 cfg_new = irq_cfg_alloc(new);
2921 if (__assign_irq_vector(new, TARGET_CPUS) == 0)
2922 irq = new;
2923 break;
2924 }
2925 spin_unlock_irqrestore(&vector_lock, flags);
2926
2927 if (irq > 0) {
2928 dynamic_irq_init(irq);
2929 }
2930 return irq;
2931 }
2932
2933 int create_irq(void)
2934 {
2935 int irq;
2936
2937 irq = create_irq_nr(nr_irqs - 1);
2938
2939 if (irq == 0)
2940 irq = -1;
2941
2942 return irq;
2943 }
2944
2945 void destroy_irq(unsigned int irq)
2946 {
2947 unsigned long flags;
2948
2949 dynamic_irq_cleanup(irq);
2950
2951 #ifdef CONFIG_INTR_REMAP
2952 free_irte(irq);
2953 #endif
2954 spin_lock_irqsave(&vector_lock, flags);
2955 __clear_irq_vector(irq);
2956 spin_unlock_irqrestore(&vector_lock, flags);
2957 }
2958
2959 /*
2960 * MSI message composition
2961 */
2962 #ifdef CONFIG_PCI_MSI
2963 static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
2964 {
2965 struct irq_cfg *cfg;
2966 int err;
2967 unsigned dest;
2968 cpumask_t tmp;
2969
2970 tmp = TARGET_CPUS;
2971 err = assign_irq_vector(irq, tmp);
2972 if (err)
2973 return err;
2974
2975 cfg = irq_cfg(irq);
2976 cpus_and(tmp, cfg->domain, tmp);
2977 dest = cpu_mask_to_apicid(tmp);
2978
2979 #ifdef CONFIG_INTR_REMAP
2980 if (irq_remapped(irq)) {
2981 struct irte irte;
2982 int ir_index;
2983 u16 sub_handle;
2984
2985 ir_index = map_irq_to_irte_handle(irq, &sub_handle);
2986 BUG_ON(ir_index == -1);
2987
2988 memset (&irte, 0, sizeof(irte));
2989
2990 irte.present = 1;
2991 irte.dst_mode = INT_DEST_MODE;
2992 irte.trigger_mode = 0; /* edge */
2993 irte.dlvry_mode = INT_DELIVERY_MODE;
2994 irte.vector = cfg->vector;
2995 irte.dest_id = IRTE_DEST(dest);
2996
2997 modify_irte(irq, &irte);
2998
2999 msg->address_hi = MSI_ADDR_BASE_HI;
3000 msg->data = sub_handle;
3001 msg->address_lo = MSI_ADDR_BASE_LO | MSI_ADDR_IR_EXT_INT |
3002 MSI_ADDR_IR_SHV |
3003 MSI_ADDR_IR_INDEX1(ir_index) |
3004 MSI_ADDR_IR_INDEX2(ir_index);
3005 } else
3006 #endif
3007 {
3008 msg->address_hi = MSI_ADDR_BASE_HI;
3009 msg->address_lo =
3010 MSI_ADDR_BASE_LO |
3011 ((INT_DEST_MODE == 0) ?
3012 MSI_ADDR_DEST_MODE_PHYSICAL:
3013 MSI_ADDR_DEST_MODE_LOGICAL) |
3014 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
3015 MSI_ADDR_REDIRECTION_CPU:
3016 MSI_ADDR_REDIRECTION_LOWPRI) |
3017 MSI_ADDR_DEST_ID(dest);
3018
3019 msg->data =
3020 MSI_DATA_TRIGGER_EDGE |
3021 MSI_DATA_LEVEL_ASSERT |
3022 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
3023 MSI_DATA_DELIVERY_FIXED:
3024 MSI_DATA_DELIVERY_LOWPRI) |
3025 MSI_DATA_VECTOR(cfg->vector);
3026 }
3027 return err;
3028 }
3029
3030 #ifdef CONFIG_SMP
3031 static void set_msi_irq_affinity(unsigned int irq, const struct cpumask *mask)
3032 {
3033 struct irq_cfg *cfg;
3034 struct msi_msg msg;
3035 unsigned int dest;
3036 cpumask_t tmp;
3037 struct irq_desc *desc;
3038
3039 if (!cpumask_intersects(mask, cpu_online_mask))
3040 return;
3041
3042 if (assign_irq_vector(irq, *mask))
3043 return;
3044
3045 cfg = irq_cfg(irq);
3046 cpumask_and(&tmp, &cfg->domain, mask);
3047 dest = cpu_mask_to_apicid(tmp);
3048
3049 read_msi_msg(irq, &msg);
3050
3051 msg.data &= ~MSI_DATA_VECTOR_MASK;
3052 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3053 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3054 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3055
3056 write_msi_msg(irq, &msg);
3057 desc = irq_to_desc(irq);
3058 cpumask_copy(&desc->affinity, mask);
3059 }
3060
3061 #ifdef CONFIG_INTR_REMAP
3062 /*
3063 * Migrate the MSI irq to another cpumask. This migration is
3064 * done in the process context using interrupt-remapping hardware.
3065 */
3066 static void ir_set_msi_irq_affinity(unsigned int irq,
3067 const struct cpumask *mask)
3068 {
3069 struct irq_cfg *cfg;
3070 unsigned int dest;
3071 cpumask_t tmp, cleanup_mask;
3072 struct irte irte;
3073 struct irq_desc *desc;
3074
3075 if (!cpumask_intersects(mask, cpu_online_mask))
3076 return;
3077
3078 if (get_irte(irq, &irte))
3079 return;
3080
3081 if (assign_irq_vector(irq, *mask))
3082 return;
3083
3084 cfg = irq_cfg(irq);
3085 cpumask_and(&tmp, &cfg->domain, mask);
3086 dest = cpu_mask_to_apicid(tmp);
3087
3088 irte.vector = cfg->vector;
3089 irte.dest_id = IRTE_DEST(dest);
3090
3091 /*
3092 * atomically update the IRTE with the new destination and vector.
3093 */
3094 modify_irte(irq, &irte);
3095
3096 /*
3097 * After this point, all the interrupts will start arriving
3098 * at the new destination. So, time to cleanup the previous
3099 * vector allocation.
3100 */
3101 if (cfg->move_in_progress) {
3102 cpus_and(cleanup_mask, cfg->old_domain, cpu_online_map);
3103 cfg->move_cleanup_count = cpus_weight(cleanup_mask);
3104 send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
3105 cfg->move_in_progress = 0;
3106 }
3107
3108 desc = irq_to_desc(irq);
3109 cpumask_copy(&desc->affinity, mask);
3110 }
3111 #endif
3112 #endif /* CONFIG_SMP */
3113
3114 /*
3115 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
3116 * which implement the MSI or MSI-X Capability Structure.
3117 */
3118 static struct irq_chip msi_chip = {
3119 .name = "PCI-MSI",
3120 .unmask = unmask_msi_irq,
3121 .mask = mask_msi_irq,
3122 .ack = ack_apic_edge,
3123 #ifdef CONFIG_SMP
3124 .set_affinity = set_msi_irq_affinity,
3125 #endif
3126 .retrigger = ioapic_retrigger_irq,
3127 };
3128
3129 #ifdef CONFIG_INTR_REMAP
3130 static struct irq_chip msi_ir_chip = {
3131 .name = "IR-PCI-MSI",
3132 .unmask = unmask_msi_irq,
3133 .mask = mask_msi_irq,
3134 .ack = ack_x2apic_edge,
3135 #ifdef CONFIG_SMP
3136 .set_affinity = ir_set_msi_irq_affinity,
3137 #endif
3138 .retrigger = ioapic_retrigger_irq,
3139 };
3140
3141 /*
3142 * Map the PCI dev to the corresponding remapping hardware unit
3143 * and allocate 'nvec' consecutive interrupt-remapping table entries
3144 * in it.
3145 */
3146 static int msi_alloc_irte(struct pci_dev *dev, int irq, int nvec)
3147 {
3148 struct intel_iommu *iommu;
3149 int index;
3150
3151 iommu = map_dev_to_ir(dev);
3152 if (!iommu) {
3153 printk(KERN_ERR
3154 "Unable to map PCI %s to iommu\n", pci_name(dev));
3155 return -ENOENT;
3156 }
3157
3158 index = alloc_irte(iommu, irq, nvec);
3159 if (index < 0) {
3160 printk(KERN_ERR
3161 "Unable to allocate %d IRTE for PCI %s\n", nvec,
3162 pci_name(dev));
3163 return -ENOSPC;
3164 }
3165 return index;
3166 }
3167 #endif
3168
3169 static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc, int irq)
3170 {
3171 int ret;
3172 struct msi_msg msg;
3173
3174 ret = msi_compose_msg(dev, irq, &msg);
3175 if (ret < 0)
3176 return ret;
3177
3178 set_irq_msi(irq, desc);
3179 write_msi_msg(irq, &msg);
3180
3181 #ifdef CONFIG_INTR_REMAP
3182 if (irq_remapped(irq)) {
3183 struct irq_desc *desc = irq_to_desc(irq);
3184 /*
3185 * irq migration in process context
3186 */
3187 desc->status |= IRQ_MOVE_PCNTXT;
3188 set_irq_chip_and_handler_name(irq, &msi_ir_chip, handle_edge_irq, "edge");
3189 } else
3190 #endif
3191 set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq, "edge");
3192
3193 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
3194
3195 return 0;
3196 }
3197
3198 static unsigned int build_irq_for_pci_dev(struct pci_dev *dev)
3199 {
3200 unsigned int irq;
3201
3202 irq = dev->bus->number;
3203 irq <<= 8;
3204 irq |= dev->devfn;
3205 irq <<= 12;
3206
3207 return irq;
3208 }
3209
3210 int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
3211 {
3212 unsigned int irq;
3213 int ret;
3214 unsigned int irq_want;
3215
3216 irq_want = build_irq_for_pci_dev(dev) + 0x100;
3217
3218 irq = create_irq_nr(irq_want);
3219 if (irq == 0)
3220 return -1;
3221
3222 #ifdef CONFIG_INTR_REMAP
3223 if (!intr_remapping_enabled)
3224 goto no_ir;
3225
3226 ret = msi_alloc_irte(dev, irq, 1);
3227 if (ret < 0)
3228 goto error;
3229 no_ir:
3230 #endif
3231 ret = setup_msi_irq(dev, desc, irq);
3232 if (ret < 0) {
3233 destroy_irq(irq);
3234 return ret;
3235 }
3236 return 0;
3237
3238 #ifdef CONFIG_INTR_REMAP
3239 error:
3240 destroy_irq(irq);
3241 return ret;
3242 #endif
3243 }
3244
3245 int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3246 {
3247 unsigned int irq;
3248 int ret, sub_handle;
3249 struct msi_desc *desc;
3250 unsigned int irq_want;
3251
3252 #ifdef CONFIG_INTR_REMAP
3253 struct intel_iommu *iommu = 0;
3254 int index = 0;
3255 #endif
3256
3257 irq_want = build_irq_for_pci_dev(dev) + 0x100;
3258 sub_handle = 0;
3259 list_for_each_entry(desc, &dev->msi_list, list) {
3260 irq = create_irq_nr(irq_want--);
3261 if (irq == 0)
3262 return -1;
3263 #ifdef CONFIG_INTR_REMAP
3264 if (!intr_remapping_enabled)
3265 goto no_ir;
3266
3267 if (!sub_handle) {
3268 /*
3269 * allocate the consecutive block of IRTE's
3270 * for 'nvec'
3271 */
3272 index = msi_alloc_irte(dev, irq, nvec);
3273 if (index < 0) {
3274 ret = index;
3275 goto error;
3276 }
3277 } else {
3278 iommu = map_dev_to_ir(dev);
3279 if (!iommu) {
3280 ret = -ENOENT;
3281 goto error;
3282 }
3283 /*
3284 * setup the mapping between the irq and the IRTE
3285 * base index, the sub_handle pointing to the
3286 * appropriate interrupt remap table entry.
3287 */
3288 set_irte_irq(irq, iommu, index, sub_handle);
3289 }
3290 no_ir:
3291 #endif
3292 ret = setup_msi_irq(dev, desc, irq);
3293 if (ret < 0)
3294 goto error;
3295 sub_handle++;
3296 }
3297 return 0;
3298
3299 error:
3300 destroy_irq(irq);
3301 return ret;
3302 }
3303
3304 void arch_teardown_msi_irq(unsigned int irq)
3305 {
3306 destroy_irq(irq);
3307 }
3308
3309 #ifdef CONFIG_DMAR
3310 #ifdef CONFIG_SMP
3311 static void dmar_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3312 {
3313 struct irq_cfg *cfg;
3314 struct msi_msg msg;
3315 unsigned int dest;
3316 cpumask_t tmp;
3317 struct irq_desc *desc;
3318
3319 if (!cpumask_intersects(mask, cpu_online_mask))
3320 return;
3321
3322 if (assign_irq_vector(irq, *mask))
3323 return;
3324
3325 cfg = irq_cfg(irq);
3326 cpumask_and(&tmp, &cfg->domain, mask);
3327 dest = cpu_mask_to_apicid(tmp);
3328
3329 dmar_msi_read(irq, &msg);
3330
3331 msg.data &= ~MSI_DATA_VECTOR_MASK;
3332 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3333 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3334 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3335
3336 dmar_msi_write(irq, &msg);
3337 desc = irq_to_desc(irq);
3338 cpumask_copy(&desc->affinity, mask);
3339 }
3340 #endif /* CONFIG_SMP */
3341
3342 struct irq_chip dmar_msi_type = {
3343 .name = "DMAR_MSI",
3344 .unmask = dmar_msi_unmask,
3345 .mask = dmar_msi_mask,
3346 .ack = ack_apic_edge,
3347 #ifdef CONFIG_SMP
3348 .set_affinity = dmar_msi_set_affinity,
3349 #endif
3350 .retrigger = ioapic_retrigger_irq,
3351 };
3352
3353 int arch_setup_dmar_msi(unsigned int irq)
3354 {
3355 int ret;
3356 struct msi_msg msg;
3357
3358 ret = msi_compose_msg(NULL, irq, &msg);
3359 if (ret < 0)
3360 return ret;
3361 dmar_msi_write(irq, &msg);
3362 set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
3363 "edge");
3364 return 0;
3365 }
3366 #endif
3367
3368 #ifdef CONFIG_HPET_TIMER
3369
3370 #ifdef CONFIG_SMP
3371 static void hpet_msi_set_affinity(unsigned int irq, const struct cpumask *mask)
3372 {
3373 struct irq_cfg *cfg;
3374 struct irq_desc *desc;
3375 struct msi_msg msg;
3376 unsigned int dest;
3377 cpumask_t tmp;
3378
3379 if (!cpumask_intersects(mask, cpu_online_mask))
3380 return;
3381
3382 if (assign_irq_vector(irq, *mask))
3383 return;
3384
3385 cfg = irq_cfg(irq);
3386 cpumask_and(&tmp, &cfg->domain, mask);
3387 dest = cpu_mask_to_apicid(tmp);
3388
3389 hpet_msi_read(irq, &msg);
3390
3391 msg.data &= ~MSI_DATA_VECTOR_MASK;
3392 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3393 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3394 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3395
3396 hpet_msi_write(irq, &msg);
3397 desc = irq_to_desc(irq);
3398 cpumask_copy(&desc->affinity, mask);
3399 }
3400 #endif /* CONFIG_SMP */
3401
3402 struct irq_chip hpet_msi_type = {
3403 .name = "HPET_MSI",
3404 .unmask = hpet_msi_unmask,
3405 .mask = hpet_msi_mask,
3406 .ack = ack_apic_edge,
3407 #ifdef CONFIG_SMP
3408 .set_affinity = hpet_msi_set_affinity,
3409 #endif
3410 .retrigger = ioapic_retrigger_irq,
3411 };
3412
3413 int arch_setup_hpet_msi(unsigned int irq)
3414 {
3415 int ret;
3416 struct msi_msg msg;
3417
3418 ret = msi_compose_msg(NULL, irq, &msg);
3419 if (ret < 0)
3420 return ret;
3421
3422 hpet_msi_write(irq, &msg);
3423 set_irq_chip_and_handler_name(irq, &hpet_msi_type, handle_edge_irq,
3424 "edge");
3425
3426 return 0;
3427 }
3428 #endif
3429
3430 #endif /* CONFIG_PCI_MSI */
3431 /*
3432 * Hypertransport interrupt support
3433 */
3434 #ifdef CONFIG_HT_IRQ
3435
3436 #ifdef CONFIG_SMP
3437
3438 static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3439 {
3440 struct ht_irq_msg msg;
3441 fetch_ht_irq_msg(irq, &msg);
3442
3443 msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3444 msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3445
3446 msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3447 msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3448
3449 write_ht_irq_msg(irq, &msg);
3450 }
3451
3452 static void set_ht_irq_affinity(unsigned int irq, const struct cpumask *mask)
3453 {
3454 struct irq_cfg *cfg;
3455 unsigned int dest;
3456 cpumask_t tmp;
3457 struct irq_desc *desc;
3458
3459 if (!cpumask_intersects(mask, cpu_online_mask))
3460 return;
3461
3462 if (assign_irq_vector(irq, *mask))
3463 return;
3464
3465 cfg = irq_cfg(irq);
3466 cpumask_and(&tmp, &cfg->domain, mask);
3467 dest = cpu_mask_to_apicid(tmp);
3468
3469 target_ht_irq(irq, dest, cfg->vector);
3470 desc = irq_to_desc(irq);
3471 cpumask_copy(&desc->affinity, mask);
3472 }
3473 #endif
3474
3475 static struct irq_chip ht_irq_chip = {
3476 .name = "PCI-HT",
3477 .mask = mask_ht_irq,
3478 .unmask = unmask_ht_irq,
3479 .ack = ack_apic_edge,
3480 #ifdef CONFIG_SMP
3481 .set_affinity = set_ht_irq_affinity,
3482 #endif
3483 .retrigger = ioapic_retrigger_irq,
3484 };
3485
3486 int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
3487 {
3488 struct irq_cfg *cfg;
3489 int err;
3490 cpumask_t tmp;
3491
3492 tmp = TARGET_CPUS;
3493 err = assign_irq_vector(irq, tmp);
3494 if (!err) {
3495 struct ht_irq_msg msg;
3496 unsigned dest;
3497
3498 cfg = irq_cfg(irq);
3499 cpus_and(tmp, cfg->domain, tmp);
3500 dest = cpu_mask_to_apicid(tmp);
3501
3502 msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3503
3504 msg.address_lo =
3505 HT_IRQ_LOW_BASE |
3506 HT_IRQ_LOW_DEST_ID(dest) |
3507 HT_IRQ_LOW_VECTOR(cfg->vector) |
3508 ((INT_DEST_MODE == 0) ?
3509 HT_IRQ_LOW_DM_PHYSICAL :
3510 HT_IRQ_LOW_DM_LOGICAL) |
3511 HT_IRQ_LOW_RQEOI_EDGE |
3512 ((INT_DELIVERY_MODE != dest_LowestPrio) ?
3513 HT_IRQ_LOW_MT_FIXED :
3514 HT_IRQ_LOW_MT_ARBITRATED) |
3515 HT_IRQ_LOW_IRQ_MASKED;
3516
3517 write_ht_irq_msg(irq, &msg);
3518
3519 set_irq_chip_and_handler_name(irq, &ht_irq_chip,
3520 handle_edge_irq, "edge");
3521
3522 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3523 }
3524 return err;
3525 }
3526 #endif /* CONFIG_HT_IRQ */
3527
3528 #ifdef CONFIG_X86_64
3529 /*
3530 * Re-target the irq to the specified CPU and enable the specified MMR located
3531 * on the specified blade to allow the sending of MSIs to the specified CPU.
3532 */
3533 int arch_enable_uv_irq(char *irq_name, unsigned int irq, int cpu, int mmr_blade,
3534 unsigned long mmr_offset)
3535 {
3536 const cpumask_t *eligible_cpu = get_cpu_mask(cpu);
3537 struct irq_cfg *cfg;
3538 int mmr_pnode;
3539 unsigned long mmr_value;
3540 struct uv_IO_APIC_route_entry *entry;
3541 unsigned long flags;
3542 int err;
3543
3544 err = assign_irq_vector(irq, *eligible_cpu);
3545 if (err != 0)
3546 return err;
3547
3548 spin_lock_irqsave(&vector_lock, flags);
3549 set_irq_chip_and_handler_name(irq, &uv_irq_chip, handle_percpu_irq,
3550 irq_name);
3551 spin_unlock_irqrestore(&vector_lock, flags);
3552
3553 cfg = irq_cfg(irq);
3554
3555 mmr_value = 0;
3556 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3557 BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
3558
3559 entry->vector = cfg->vector;
3560 entry->delivery_mode = INT_DELIVERY_MODE;
3561 entry->dest_mode = INT_DEST_MODE;
3562 entry->polarity = 0;
3563 entry->trigger = 0;
3564 entry->mask = 0;
3565 entry->dest = cpu_mask_to_apicid(*eligible_cpu);
3566
3567 mmr_pnode = uv_blade_to_pnode(mmr_blade);
3568 uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
3569
3570 return irq;
3571 }
3572
3573 /*
3574 * Disable the specified MMR located on the specified blade so that MSIs are
3575 * longer allowed to be sent.
3576 */
3577 void arch_disable_uv_irq(int mmr_blade, unsigned long mmr_offset)
3578 {
3579 unsigned long mmr_value;
3580 struct uv_IO_APIC_route_entry *entry;
3581 int mmr_pnode;
3582
3583 mmr_value = 0;
3584 entry = (struct uv_IO_APIC_route_entry *)&mmr_value;
3585 BUG_ON(sizeof(struct uv_IO_APIC_route_entry) != sizeof(unsigned long));
3586
3587 entry->mask = 1;
3588
3589 mmr_pnode = uv_blade_to_pnode(mmr_blade);
3590 uv_write_global_mmr64(mmr_pnode, mmr_offset, mmr_value);
3591 }
3592 #endif /* CONFIG_X86_64 */
3593
3594 int __init io_apic_get_redir_entries (int ioapic)
3595 {
3596 union IO_APIC_reg_01 reg_01;
3597 unsigned long flags;
3598
3599 spin_lock_irqsave(&ioapic_lock, flags);
3600 reg_01.raw = io_apic_read(ioapic, 1);
3601 spin_unlock_irqrestore(&ioapic_lock, flags);
3602
3603 return reg_01.bits.entries;
3604 }
3605
3606 int __init probe_nr_irqs(void)
3607 {
3608 return NR_IRQS;
3609 }
3610
3611 /* --------------------------------------------------------------------------
3612 ACPI-based IOAPIC Configuration
3613 -------------------------------------------------------------------------- */
3614
3615 #ifdef CONFIG_ACPI
3616
3617 #ifdef CONFIG_X86_32
3618 int __init io_apic_get_unique_id(int ioapic, int apic_id)
3619 {
3620 union IO_APIC_reg_00 reg_00;
3621 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
3622 physid_mask_t tmp;
3623 unsigned long flags;
3624 int i = 0;
3625
3626 /*
3627 * The P4 platform supports up to 256 APIC IDs on two separate APIC
3628 * buses (one for LAPICs, one for IOAPICs), where predecessors only
3629 * supports up to 16 on one shared APIC bus.
3630 *
3631 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
3632 * advantage of new APIC bus architecture.
3633 */
3634
3635 if (physids_empty(apic_id_map))
3636 apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);
3637
3638 spin_lock_irqsave(&ioapic_lock, flags);
3639 reg_00.raw = io_apic_read(ioapic, 0);
3640 spin_unlock_irqrestore(&ioapic_lock, flags);
3641
3642 if (apic_id >= get_physical_broadcast()) {
3643 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
3644 "%d\n", ioapic, apic_id, reg_00.bits.ID);
3645 apic_id = reg_00.bits.ID;
3646 }
3647
3648 /*
3649 * Every APIC in a system must have a unique ID or we get lots of nice
3650 * 'stuck on smp_invalidate_needed IPI wait' messages.
3651 */
3652 if (check_apicid_used(apic_id_map, apic_id)) {
3653
3654 for (i = 0; i < get_physical_broadcast(); i++) {
3655 if (!check_apicid_used(apic_id_map, i))
3656 break;
3657 }
3658
3659 if (i == get_physical_broadcast())
3660 panic("Max apic_id exceeded!\n");
3661
3662 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
3663 "trying %d\n", ioapic, apic_id, i);
3664
3665 apic_id = i;
3666 }
3667
3668 tmp = apicid_to_cpu_present(apic_id);
3669 physids_or(apic_id_map, apic_id_map, tmp);
3670
3671 if (reg_00.bits.ID != apic_id) {
3672 reg_00.bits.ID = apic_id;
3673
3674 spin_lock_irqsave(&ioapic_lock, flags);
3675 io_apic_write(ioapic, 0, reg_00.raw);
3676 reg_00.raw = io_apic_read(ioapic, 0);
3677 spin_unlock_irqrestore(&ioapic_lock, flags);
3678
3679 /* Sanity check */
3680 if (reg_00.bits.ID != apic_id) {
3681 printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
3682 return -1;
3683 }
3684 }
3685
3686 apic_printk(APIC_VERBOSE, KERN_INFO
3687 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
3688
3689 return apic_id;
3690 }
3691
3692 int __init io_apic_get_version(int ioapic)
3693 {
3694 union IO_APIC_reg_01 reg_01;
3695 unsigned long flags;
3696
3697 spin_lock_irqsave(&ioapic_lock, flags);
3698 reg_01.raw = io_apic_read(ioapic, 1);
3699 spin_unlock_irqrestore(&ioapic_lock, flags);
3700
3701 return reg_01.bits.version;
3702 }
3703 #endif
3704
3705 int io_apic_set_pci_routing (int ioapic, int pin, int irq, int triggering, int polarity)
3706 {
3707 if (!IO_APIC_IRQ(irq)) {
3708 apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3709 ioapic);
3710 return -EINVAL;
3711 }
3712
3713 /*
3714 * IRQs < 16 are already in the irq_2_pin[] map
3715 */
3716 if (irq >= 16)
3717 add_pin_to_irq(irq, ioapic, pin);
3718
3719 setup_IO_APIC_irq(ioapic, pin, irq, triggering, polarity);
3720
3721 return 0;
3722 }
3723
3724
3725 int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
3726 {
3727 int i;
3728
3729 if (skip_ioapic_setup)
3730 return -1;
3731
3732 for (i = 0; i < mp_irq_entries; i++)
3733 if (mp_irqs[i].mp_irqtype == mp_INT &&
3734 mp_irqs[i].mp_srcbusirq == bus_irq)
3735 break;
3736 if (i >= mp_irq_entries)
3737 return -1;
3738
3739 *trigger = irq_trigger(i);
3740 *polarity = irq_polarity(i);
3741 return 0;
3742 }
3743
3744 #endif /* CONFIG_ACPI */
3745
3746 /*
3747 * This function currently is only a helper for the i386 smp boot process where
3748 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3749 * so mask in all cases should simply be TARGET_CPUS
3750 */
3751 #ifdef CONFIG_SMP
3752 void __init setup_ioapic_dest(void)
3753 {
3754 int pin, ioapic, irq, irq_entry;
3755 struct irq_desc *desc;
3756 struct irq_cfg *cfg;
3757 cpumask_t mask;
3758
3759 if (skip_ioapic_setup == 1)
3760 return;
3761
3762 for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
3763 for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
3764 irq_entry = find_irq_entry(ioapic, pin, mp_INT);
3765 if (irq_entry == -1)
3766 continue;
3767 irq = pin_2_irq(irq_entry, ioapic, pin);
3768
3769 /* setup_IO_APIC_irqs could fail to get vector for some device
3770 * when you have too many devices, because at that time only boot
3771 * cpu is online.
3772 */
3773 cfg = irq_cfg(irq);
3774 if (!cfg->vector) {
3775 setup_IO_APIC_irq(ioapic, pin, irq,
3776 irq_trigger(irq_entry),
3777 irq_polarity(irq_entry));
3778 continue;
3779
3780 }
3781
3782 /*
3783 * Honour affinities which have been set in early boot
3784 */
3785 desc = irq_to_desc(irq);
3786 if (desc->status &
3787 (IRQ_NO_BALANCING | IRQ_AFFINITY_SET))
3788 mask = desc->affinity;
3789 else
3790 mask = TARGET_CPUS;
3791
3792 #ifdef CONFIG_INTR_REMAP
3793 if (intr_remapping_enabled)
3794 set_ir_ioapic_affinity_irq(irq, &mask);
3795 else
3796 #endif
3797 set_ioapic_affinity_irq(irq, &mask);
3798 }
3799
3800 }
3801 }
3802 #endif
3803
3804 #define IOAPIC_RESOURCE_NAME_SIZE 11
3805
3806 static struct resource *ioapic_resources;
3807
3808 static struct resource * __init ioapic_setup_resources(void)
3809 {
3810 unsigned long n;
3811 struct resource *res;
3812 char *mem;
3813 int i;
3814
3815 if (nr_ioapics <= 0)
3816 return NULL;
3817
3818 n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
3819 n *= nr_ioapics;
3820
3821 mem = alloc_bootmem(n);
3822 res = (void *)mem;
3823
3824 if (mem != NULL) {
3825 mem += sizeof(struct resource) * nr_ioapics;
3826
3827 for (i = 0; i < nr_ioapics; i++) {
3828 res[i].name = mem;
3829 res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3830 sprintf(mem, "IOAPIC %u", i);
3831 mem += IOAPIC_RESOURCE_NAME_SIZE;
3832 }
3833 }
3834
3835 ioapic_resources = res;
3836
3837 return res;
3838 }
3839
3840 void __init ioapic_init_mappings(void)
3841 {
3842 unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3843 struct resource *ioapic_res;
3844 int i;
3845
3846 irq_2_pin_init();
3847 ioapic_res = ioapic_setup_resources();
3848 for (i = 0; i < nr_ioapics; i++) {
3849 if (smp_found_config) {
3850 ioapic_phys = mp_ioapics[i].mp_apicaddr;
3851 #ifdef CONFIG_X86_32
3852 if (!ioapic_phys) {
3853 printk(KERN_ERR
3854 "WARNING: bogus zero IO-APIC "
3855 "address found in MPTABLE, "
3856 "disabling IO/APIC support!\n");
3857 smp_found_config = 0;
3858 skip_ioapic_setup = 1;
3859 goto fake_ioapic_page;
3860 }
3861 #endif
3862 } else {
3863 #ifdef CONFIG_X86_32
3864 fake_ioapic_page:
3865 #endif
3866 ioapic_phys = (unsigned long)
3867 alloc_bootmem_pages(PAGE_SIZE);
3868 ioapic_phys = __pa(ioapic_phys);
3869 }
3870 set_fixmap_nocache(idx, ioapic_phys);
3871 apic_printk(APIC_VERBOSE,
3872 "mapped IOAPIC to %08lx (%08lx)\n",
3873 __fix_to_virt(idx), ioapic_phys);
3874 idx++;
3875
3876 if (ioapic_res != NULL) {
3877 ioapic_res->start = ioapic_phys;
3878 ioapic_res->end = ioapic_phys + (4 * 1024) - 1;
3879 ioapic_res++;
3880 }
3881 }
3882 }
3883
3884 static int __init ioapic_insert_resources(void)
3885 {
3886 int i;
3887 struct resource *r = ioapic_resources;
3888
3889 if (!r) {
3890 printk(KERN_ERR
3891 "IO APIC resources could be not be allocated.\n");
3892 return -1;
3893 }
3894
3895 for (i = 0; i < nr_ioapics; i++) {
3896 insert_resource(&iomem_resource, r);
3897 r++;
3898 }
3899
3900 return 0;
3901 }
3902
3903 /* Insert the IO APIC resources after PCI initialization has occured to handle
3904 * IO APICS that are mapped in on a BAR in PCI space. */
3905 late_initcall(ioapic_insert_resources);