]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - arch/x86/kernel/pci-calgary_64.c
Merge remote-tracking branch 'origin/master' into drm-misc-next-fixes
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / pci-calgary_64.c
1 /*
2 * Derived from arch/powerpc/kernel/iommu.c
3 *
4 * Copyright IBM Corporation, 2006-2007
5 * Copyright (C) 2006 Jon Mason <jdmason@kudzu.us>
6 *
7 * Author: Jon Mason <jdmason@kudzu.us>
8 * Author: Muli Ben-Yehuda <muli@il.ibm.com>
9
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 */
24
25 #define pr_fmt(fmt) "Calgary: " fmt
26
27 #include <linux/kernel.h>
28 #include <linux/init.h>
29 #include <linux/types.h>
30 #include <linux/slab.h>
31 #include <linux/mm.h>
32 #include <linux/spinlock.h>
33 #include <linux/string.h>
34 #include <linux/crash_dump.h>
35 #include <linux/dma-mapping.h>
36 #include <linux/bitmap.h>
37 #include <linux/pci_ids.h>
38 #include <linux/pci.h>
39 #include <linux/delay.h>
40 #include <linux/scatterlist.h>
41 #include <linux/iommu-helper.h>
42
43 #include <asm/iommu.h>
44 #include <asm/calgary.h>
45 #include <asm/tce.h>
46 #include <asm/pci-direct.h>
47 #include <asm/dma.h>
48 #include <asm/rio.h>
49 #include <asm/bios_ebda.h>
50 #include <asm/x86_init.h>
51 #include <asm/iommu_table.h>
52
53 #ifdef CONFIG_CALGARY_IOMMU_ENABLED_BY_DEFAULT
54 int use_calgary __read_mostly = 1;
55 #else
56 int use_calgary __read_mostly = 0;
57 #endif /* CONFIG_CALGARY_DEFAULT_ENABLED */
58
59 #define PCI_DEVICE_ID_IBM_CALGARY 0x02a1
60 #define PCI_DEVICE_ID_IBM_CALIOC2 0x0308
61
62 /* register offsets inside the host bridge space */
63 #define CALGARY_CONFIG_REG 0x0108
64 #define PHB_CSR_OFFSET 0x0110 /* Channel Status */
65 #define PHB_PLSSR_OFFSET 0x0120
66 #define PHB_CONFIG_RW_OFFSET 0x0160
67 #define PHB_IOBASE_BAR_LOW 0x0170
68 #define PHB_IOBASE_BAR_HIGH 0x0180
69 #define PHB_MEM_1_LOW 0x0190
70 #define PHB_MEM_1_HIGH 0x01A0
71 #define PHB_IO_ADDR_SIZE 0x01B0
72 #define PHB_MEM_1_SIZE 0x01C0
73 #define PHB_MEM_ST_OFFSET 0x01D0
74 #define PHB_AER_OFFSET 0x0200
75 #define PHB_CONFIG_0_HIGH 0x0220
76 #define PHB_CONFIG_0_LOW 0x0230
77 #define PHB_CONFIG_0_END 0x0240
78 #define PHB_MEM_2_LOW 0x02B0
79 #define PHB_MEM_2_HIGH 0x02C0
80 #define PHB_MEM_2_SIZE_HIGH 0x02D0
81 #define PHB_MEM_2_SIZE_LOW 0x02E0
82 #define PHB_DOSHOLE_OFFSET 0x08E0
83
84 /* CalIOC2 specific */
85 #define PHB_SAVIOR_L2 0x0DB0
86 #define PHB_PAGE_MIG_CTRL 0x0DA8
87 #define PHB_PAGE_MIG_DEBUG 0x0DA0
88 #define PHB_ROOT_COMPLEX_STATUS 0x0CB0
89
90 /* PHB_CONFIG_RW */
91 #define PHB_TCE_ENABLE 0x20000000
92 #define PHB_SLOT_DISABLE 0x1C000000
93 #define PHB_DAC_DISABLE 0x01000000
94 #define PHB_MEM2_ENABLE 0x00400000
95 #define PHB_MCSR_ENABLE 0x00100000
96 /* TAR (Table Address Register) */
97 #define TAR_SW_BITS 0x0000ffffffff800fUL
98 #define TAR_VALID 0x0000000000000008UL
99 /* CSR (Channel/DMA Status Register) */
100 #define CSR_AGENT_MASK 0xffe0ffff
101 /* CCR (Calgary Configuration Register) */
102 #define CCR_2SEC_TIMEOUT 0x000000000000000EUL
103 /* PMCR/PMDR (Page Migration Control/Debug Registers */
104 #define PMR_SOFTSTOP 0x80000000
105 #define PMR_SOFTSTOPFAULT 0x40000000
106 #define PMR_HARDSTOP 0x20000000
107
108 /*
109 * The maximum PHB bus number.
110 * x3950M2 (rare): 8 chassis, 48 PHBs per chassis = 384
111 * x3950M2: 4 chassis, 48 PHBs per chassis = 192
112 * x3950 (PCIE): 8 chassis, 32 PHBs per chassis = 256
113 * x3950 (PCIX): 8 chassis, 16 PHBs per chassis = 128
114 */
115 #define MAX_PHB_BUS_NUM 256
116
117 #define PHBS_PER_CALGARY 4
118
119 /* register offsets in Calgary's internal register space */
120 static const unsigned long tar_offsets[] = {
121 0x0580 /* TAR0 */,
122 0x0588 /* TAR1 */,
123 0x0590 /* TAR2 */,
124 0x0598 /* TAR3 */
125 };
126
127 static const unsigned long split_queue_offsets[] = {
128 0x4870 /* SPLIT QUEUE 0 */,
129 0x5870 /* SPLIT QUEUE 1 */,
130 0x6870 /* SPLIT QUEUE 2 */,
131 0x7870 /* SPLIT QUEUE 3 */
132 };
133
134 static const unsigned long phb_offsets[] = {
135 0x8000 /* PHB0 */,
136 0x9000 /* PHB1 */,
137 0xA000 /* PHB2 */,
138 0xB000 /* PHB3 */
139 };
140
141 /* PHB debug registers */
142
143 static const unsigned long phb_debug_offsets[] = {
144 0x4000 /* PHB 0 DEBUG */,
145 0x5000 /* PHB 1 DEBUG */,
146 0x6000 /* PHB 2 DEBUG */,
147 0x7000 /* PHB 3 DEBUG */
148 };
149
150 /*
151 * STUFF register for each debug PHB,
152 * byte 1 = start bus number, byte 2 = end bus number
153 */
154
155 #define PHB_DEBUG_STUFF_OFFSET 0x0020
156
157 #define EMERGENCY_PAGES 32 /* = 128KB */
158
159 unsigned int specified_table_size = TCE_TABLE_SIZE_UNSPECIFIED;
160 static int translate_empty_slots __read_mostly = 0;
161 static int calgary_detected __read_mostly = 0;
162
163 static struct rio_table_hdr *rio_table_hdr __initdata;
164 static struct scal_detail *scal_devs[MAX_NUMNODES] __initdata;
165 static struct rio_detail *rio_devs[MAX_NUMNODES * 4] __initdata;
166
167 struct calgary_bus_info {
168 void *tce_space;
169 unsigned char translation_disabled;
170 signed char phbid;
171 void __iomem *bbar;
172 };
173
174 static void calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
175 static void calgary_tce_cache_blast(struct iommu_table *tbl);
176 static void calgary_dump_error_regs(struct iommu_table *tbl);
177 static void calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
178 static void calioc2_tce_cache_blast(struct iommu_table *tbl);
179 static void calioc2_dump_error_regs(struct iommu_table *tbl);
180 static void calgary_init_bitmap_from_tce_table(struct iommu_table *tbl);
181 static void get_tce_space_from_tar(void);
182
183 static const struct cal_chipset_ops calgary_chip_ops = {
184 .handle_quirks = calgary_handle_quirks,
185 .tce_cache_blast = calgary_tce_cache_blast,
186 .dump_error_regs = calgary_dump_error_regs
187 };
188
189 static const struct cal_chipset_ops calioc2_chip_ops = {
190 .handle_quirks = calioc2_handle_quirks,
191 .tce_cache_blast = calioc2_tce_cache_blast,
192 .dump_error_regs = calioc2_dump_error_regs
193 };
194
195 static struct calgary_bus_info bus_info[MAX_PHB_BUS_NUM] = { { NULL, 0, 0 }, };
196
197 static inline int translation_enabled(struct iommu_table *tbl)
198 {
199 /* only PHBs with translation enabled have an IOMMU table */
200 return (tbl != NULL);
201 }
202
203 static void iommu_range_reserve(struct iommu_table *tbl,
204 unsigned long start_addr, unsigned int npages)
205 {
206 unsigned long index;
207 unsigned long end;
208 unsigned long flags;
209
210 index = start_addr >> PAGE_SHIFT;
211
212 /* bail out if we're asked to reserve a region we don't cover */
213 if (index >= tbl->it_size)
214 return;
215
216 end = index + npages;
217 if (end > tbl->it_size) /* don't go off the table */
218 end = tbl->it_size;
219
220 spin_lock_irqsave(&tbl->it_lock, flags);
221
222 bitmap_set(tbl->it_map, index, npages);
223
224 spin_unlock_irqrestore(&tbl->it_lock, flags);
225 }
226
227 static unsigned long iommu_range_alloc(struct device *dev,
228 struct iommu_table *tbl,
229 unsigned int npages)
230 {
231 unsigned long flags;
232 unsigned long offset;
233 unsigned long boundary_size;
234
235 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
236 PAGE_SIZE) >> PAGE_SHIFT;
237
238 BUG_ON(npages == 0);
239
240 spin_lock_irqsave(&tbl->it_lock, flags);
241
242 offset = iommu_area_alloc(tbl->it_map, tbl->it_size, tbl->it_hint,
243 npages, 0, boundary_size, 0);
244 if (offset == ~0UL) {
245 tbl->chip_ops->tce_cache_blast(tbl);
246
247 offset = iommu_area_alloc(tbl->it_map, tbl->it_size, 0,
248 npages, 0, boundary_size, 0);
249 if (offset == ~0UL) {
250 pr_warn("IOMMU full\n");
251 spin_unlock_irqrestore(&tbl->it_lock, flags);
252 if (panic_on_overflow)
253 panic("Calgary: fix the allocator.\n");
254 else
255 return DMA_ERROR_CODE;
256 }
257 }
258
259 tbl->it_hint = offset + npages;
260 BUG_ON(tbl->it_hint > tbl->it_size);
261
262 spin_unlock_irqrestore(&tbl->it_lock, flags);
263
264 return offset;
265 }
266
267 static dma_addr_t iommu_alloc(struct device *dev, struct iommu_table *tbl,
268 void *vaddr, unsigned int npages, int direction)
269 {
270 unsigned long entry;
271 dma_addr_t ret;
272
273 entry = iommu_range_alloc(dev, tbl, npages);
274
275 if (unlikely(entry == DMA_ERROR_CODE)) {
276 pr_warn("failed to allocate %u pages in iommu %p\n",
277 npages, tbl);
278 return DMA_ERROR_CODE;
279 }
280
281 /* set the return dma address */
282 ret = (entry << PAGE_SHIFT) | ((unsigned long)vaddr & ~PAGE_MASK);
283
284 /* put the TCEs in the HW table */
285 tce_build(tbl, entry, npages, (unsigned long)vaddr & PAGE_MASK,
286 direction);
287 return ret;
288 }
289
290 static void iommu_free(struct iommu_table *tbl, dma_addr_t dma_addr,
291 unsigned int npages)
292 {
293 unsigned long entry;
294 unsigned long badend;
295 unsigned long flags;
296
297 /* were we called with bad_dma_address? */
298 badend = DMA_ERROR_CODE + (EMERGENCY_PAGES * PAGE_SIZE);
299 if (unlikely(dma_addr < badend)) {
300 WARN(1, KERN_ERR "Calgary: driver tried unmapping bad DMA "
301 "address 0x%Lx\n", dma_addr);
302 return;
303 }
304
305 entry = dma_addr >> PAGE_SHIFT;
306
307 BUG_ON(entry + npages > tbl->it_size);
308
309 tce_free(tbl, entry, npages);
310
311 spin_lock_irqsave(&tbl->it_lock, flags);
312
313 bitmap_clear(tbl->it_map, entry, npages);
314
315 spin_unlock_irqrestore(&tbl->it_lock, flags);
316 }
317
318 static inline struct iommu_table *find_iommu_table(struct device *dev)
319 {
320 struct pci_dev *pdev;
321 struct pci_bus *pbus;
322 struct iommu_table *tbl;
323
324 pdev = to_pci_dev(dev);
325
326 /* search up the device tree for an iommu */
327 pbus = pdev->bus;
328 do {
329 tbl = pci_iommu(pbus);
330 if (tbl && tbl->it_busno == pbus->number)
331 break;
332 tbl = NULL;
333 pbus = pbus->parent;
334 } while (pbus);
335
336 BUG_ON(tbl && (tbl->it_busno != pbus->number));
337
338 return tbl;
339 }
340
341 static void calgary_unmap_sg(struct device *dev, struct scatterlist *sglist,
342 int nelems,enum dma_data_direction dir,
343 unsigned long attrs)
344 {
345 struct iommu_table *tbl = find_iommu_table(dev);
346 struct scatterlist *s;
347 int i;
348
349 if (!translation_enabled(tbl))
350 return;
351
352 for_each_sg(sglist, s, nelems, i) {
353 unsigned int npages;
354 dma_addr_t dma = s->dma_address;
355 unsigned int dmalen = s->dma_length;
356
357 if (dmalen == 0)
358 break;
359
360 npages = iommu_num_pages(dma, dmalen, PAGE_SIZE);
361 iommu_free(tbl, dma, npages);
362 }
363 }
364
365 static int calgary_map_sg(struct device *dev, struct scatterlist *sg,
366 int nelems, enum dma_data_direction dir,
367 unsigned long attrs)
368 {
369 struct iommu_table *tbl = find_iommu_table(dev);
370 struct scatterlist *s;
371 unsigned long vaddr;
372 unsigned int npages;
373 unsigned long entry;
374 int i;
375
376 for_each_sg(sg, s, nelems, i) {
377 BUG_ON(!sg_page(s));
378
379 vaddr = (unsigned long) sg_virt(s);
380 npages = iommu_num_pages(vaddr, s->length, PAGE_SIZE);
381
382 entry = iommu_range_alloc(dev, tbl, npages);
383 if (entry == DMA_ERROR_CODE) {
384 /* makes sure unmap knows to stop */
385 s->dma_length = 0;
386 goto error;
387 }
388
389 s->dma_address = (entry << PAGE_SHIFT) | s->offset;
390
391 /* insert into HW table */
392 tce_build(tbl, entry, npages, vaddr & PAGE_MASK, dir);
393
394 s->dma_length = s->length;
395 }
396
397 return nelems;
398 error:
399 calgary_unmap_sg(dev, sg, nelems, dir, 0);
400 for_each_sg(sg, s, nelems, i) {
401 sg->dma_address = DMA_ERROR_CODE;
402 sg->dma_length = 0;
403 }
404 return 0;
405 }
406
407 static dma_addr_t calgary_map_page(struct device *dev, struct page *page,
408 unsigned long offset, size_t size,
409 enum dma_data_direction dir,
410 unsigned long attrs)
411 {
412 void *vaddr = page_address(page) + offset;
413 unsigned long uaddr;
414 unsigned int npages;
415 struct iommu_table *tbl = find_iommu_table(dev);
416
417 uaddr = (unsigned long)vaddr;
418 npages = iommu_num_pages(uaddr, size, PAGE_SIZE);
419
420 return iommu_alloc(dev, tbl, vaddr, npages, dir);
421 }
422
423 static void calgary_unmap_page(struct device *dev, dma_addr_t dma_addr,
424 size_t size, enum dma_data_direction dir,
425 unsigned long attrs)
426 {
427 struct iommu_table *tbl = find_iommu_table(dev);
428 unsigned int npages;
429
430 npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
431 iommu_free(tbl, dma_addr, npages);
432 }
433
434 static void* calgary_alloc_coherent(struct device *dev, size_t size,
435 dma_addr_t *dma_handle, gfp_t flag, unsigned long attrs)
436 {
437 void *ret = NULL;
438 dma_addr_t mapping;
439 unsigned int npages, order;
440 struct iommu_table *tbl = find_iommu_table(dev);
441
442 size = PAGE_ALIGN(size); /* size rounded up to full pages */
443 npages = size >> PAGE_SHIFT;
444 order = get_order(size);
445
446 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
447
448 /* alloc enough pages (and possibly more) */
449 ret = (void *)__get_free_pages(flag, order);
450 if (!ret)
451 goto error;
452 memset(ret, 0, size);
453
454 /* set up tces to cover the allocated range */
455 mapping = iommu_alloc(dev, tbl, ret, npages, DMA_BIDIRECTIONAL);
456 if (mapping == DMA_ERROR_CODE)
457 goto free;
458 *dma_handle = mapping;
459 return ret;
460 free:
461 free_pages((unsigned long)ret, get_order(size));
462 ret = NULL;
463 error:
464 return ret;
465 }
466
467 static void calgary_free_coherent(struct device *dev, size_t size,
468 void *vaddr, dma_addr_t dma_handle,
469 unsigned long attrs)
470 {
471 unsigned int npages;
472 struct iommu_table *tbl = find_iommu_table(dev);
473
474 size = PAGE_ALIGN(size);
475 npages = size >> PAGE_SHIFT;
476
477 iommu_free(tbl, dma_handle, npages);
478 free_pages((unsigned long)vaddr, get_order(size));
479 }
480
481 static const struct dma_map_ops calgary_dma_ops = {
482 .alloc = calgary_alloc_coherent,
483 .free = calgary_free_coherent,
484 .map_sg = calgary_map_sg,
485 .unmap_sg = calgary_unmap_sg,
486 .map_page = calgary_map_page,
487 .unmap_page = calgary_unmap_page,
488 };
489
490 static inline void __iomem * busno_to_bbar(unsigned char num)
491 {
492 return bus_info[num].bbar;
493 }
494
495 static inline int busno_to_phbid(unsigned char num)
496 {
497 return bus_info[num].phbid;
498 }
499
500 static inline unsigned long split_queue_offset(unsigned char num)
501 {
502 size_t idx = busno_to_phbid(num);
503
504 return split_queue_offsets[idx];
505 }
506
507 static inline unsigned long tar_offset(unsigned char num)
508 {
509 size_t idx = busno_to_phbid(num);
510
511 return tar_offsets[idx];
512 }
513
514 static inline unsigned long phb_offset(unsigned char num)
515 {
516 size_t idx = busno_to_phbid(num);
517
518 return phb_offsets[idx];
519 }
520
521 static inline void __iomem* calgary_reg(void __iomem *bar, unsigned long offset)
522 {
523 unsigned long target = ((unsigned long)bar) | offset;
524 return (void __iomem*)target;
525 }
526
527 static inline int is_calioc2(unsigned short device)
528 {
529 return (device == PCI_DEVICE_ID_IBM_CALIOC2);
530 }
531
532 static inline int is_calgary(unsigned short device)
533 {
534 return (device == PCI_DEVICE_ID_IBM_CALGARY);
535 }
536
537 static inline int is_cal_pci_dev(unsigned short device)
538 {
539 return (is_calgary(device) || is_calioc2(device));
540 }
541
542 static void calgary_tce_cache_blast(struct iommu_table *tbl)
543 {
544 u64 val;
545 u32 aer;
546 int i = 0;
547 void __iomem *bbar = tbl->bbar;
548 void __iomem *target;
549
550 /* disable arbitration on the bus */
551 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
552 aer = readl(target);
553 writel(0, target);
554
555 /* read plssr to ensure it got there */
556 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
557 val = readl(target);
558
559 /* poll split queues until all DMA activity is done */
560 target = calgary_reg(bbar, split_queue_offset(tbl->it_busno));
561 do {
562 val = readq(target);
563 i++;
564 } while ((val & 0xff) != 0xff && i < 100);
565 if (i == 100)
566 pr_warn("PCI bus not quiesced, continuing anyway\n");
567
568 /* invalidate TCE cache */
569 target = calgary_reg(bbar, tar_offset(tbl->it_busno));
570 writeq(tbl->tar_val, target);
571
572 /* enable arbitration */
573 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
574 writel(aer, target);
575 (void)readl(target); /* flush */
576 }
577
578 static void calioc2_tce_cache_blast(struct iommu_table *tbl)
579 {
580 void __iomem *bbar = tbl->bbar;
581 void __iomem *target;
582 u64 val64;
583 u32 val;
584 int i = 0;
585 int count = 1;
586 unsigned char bus = tbl->it_busno;
587
588 begin:
589 printk(KERN_DEBUG "Calgary: CalIOC2 bus 0x%x entering tce cache blast "
590 "sequence - count %d\n", bus, count);
591
592 /* 1. using the Page Migration Control reg set SoftStop */
593 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
594 val = be32_to_cpu(readl(target));
595 printk(KERN_DEBUG "1a. read 0x%x [LE] from %p\n", val, target);
596 val |= PMR_SOFTSTOP;
597 printk(KERN_DEBUG "1b. writing 0x%x [LE] to %p\n", val, target);
598 writel(cpu_to_be32(val), target);
599
600 /* 2. poll split queues until all DMA activity is done */
601 printk(KERN_DEBUG "2a. starting to poll split queues\n");
602 target = calgary_reg(bbar, split_queue_offset(bus));
603 do {
604 val64 = readq(target);
605 i++;
606 } while ((val64 & 0xff) != 0xff && i < 100);
607 if (i == 100)
608 pr_warn("CalIOC2: PCI bus not quiesced, continuing anyway\n");
609
610 /* 3. poll Page Migration DEBUG for SoftStopFault */
611 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
612 val = be32_to_cpu(readl(target));
613 printk(KERN_DEBUG "3. read 0x%x [LE] from %p\n", val, target);
614
615 /* 4. if SoftStopFault - goto (1) */
616 if (val & PMR_SOFTSTOPFAULT) {
617 if (++count < 100)
618 goto begin;
619 else {
620 pr_warn("CalIOC2: too many SoftStopFaults, aborting TCE cache flush sequence!\n");
621 return; /* pray for the best */
622 }
623 }
624
625 /* 5. Slam into HardStop by reading PHB_PAGE_MIG_CTRL */
626 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
627 printk(KERN_DEBUG "5a. slamming into HardStop by reading %p\n", target);
628 val = be32_to_cpu(readl(target));
629 printk(KERN_DEBUG "5b. read 0x%x [LE] from %p\n", val, target);
630 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
631 val = be32_to_cpu(readl(target));
632 printk(KERN_DEBUG "5c. read 0x%x [LE] from %p (debug)\n", val, target);
633
634 /* 6. invalidate TCE cache */
635 printk(KERN_DEBUG "6. invalidating TCE cache\n");
636 target = calgary_reg(bbar, tar_offset(bus));
637 writeq(tbl->tar_val, target);
638
639 /* 7. Re-read PMCR */
640 printk(KERN_DEBUG "7a. Re-reading PMCR\n");
641 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
642 val = be32_to_cpu(readl(target));
643 printk(KERN_DEBUG "7b. read 0x%x [LE] from %p\n", val, target);
644
645 /* 8. Remove HardStop */
646 printk(KERN_DEBUG "8a. removing HardStop from PMCR\n");
647 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
648 val = 0;
649 printk(KERN_DEBUG "8b. writing 0x%x [LE] to %p\n", val, target);
650 writel(cpu_to_be32(val), target);
651 val = be32_to_cpu(readl(target));
652 printk(KERN_DEBUG "8c. read 0x%x [LE] from %p\n", val, target);
653 }
654
655 static void __init calgary_reserve_mem_region(struct pci_dev *dev, u64 start,
656 u64 limit)
657 {
658 unsigned int numpages;
659
660 limit = limit | 0xfffff;
661 limit++;
662
663 numpages = ((limit - start) >> PAGE_SHIFT);
664 iommu_range_reserve(pci_iommu(dev->bus), start, numpages);
665 }
666
667 static void __init calgary_reserve_peripheral_mem_1(struct pci_dev *dev)
668 {
669 void __iomem *target;
670 u64 low, high, sizelow;
671 u64 start, limit;
672 struct iommu_table *tbl = pci_iommu(dev->bus);
673 unsigned char busnum = dev->bus->number;
674 void __iomem *bbar = tbl->bbar;
675
676 /* peripheral MEM_1 region */
677 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_LOW);
678 low = be32_to_cpu(readl(target));
679 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_HIGH);
680 high = be32_to_cpu(readl(target));
681 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_SIZE);
682 sizelow = be32_to_cpu(readl(target));
683
684 start = (high << 32) | low;
685 limit = sizelow;
686
687 calgary_reserve_mem_region(dev, start, limit);
688 }
689
690 static void __init calgary_reserve_peripheral_mem_2(struct pci_dev *dev)
691 {
692 void __iomem *target;
693 u32 val32;
694 u64 low, high, sizelow, sizehigh;
695 u64 start, limit;
696 struct iommu_table *tbl = pci_iommu(dev->bus);
697 unsigned char busnum = dev->bus->number;
698 void __iomem *bbar = tbl->bbar;
699
700 /* is it enabled? */
701 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
702 val32 = be32_to_cpu(readl(target));
703 if (!(val32 & PHB_MEM2_ENABLE))
704 return;
705
706 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_LOW);
707 low = be32_to_cpu(readl(target));
708 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_HIGH);
709 high = be32_to_cpu(readl(target));
710 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_LOW);
711 sizelow = be32_to_cpu(readl(target));
712 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_HIGH);
713 sizehigh = be32_to_cpu(readl(target));
714
715 start = (high << 32) | low;
716 limit = (sizehigh << 32) | sizelow;
717
718 calgary_reserve_mem_region(dev, start, limit);
719 }
720
721 /*
722 * some regions of the IO address space do not get translated, so we
723 * must not give devices IO addresses in those regions. The regions
724 * are the 640KB-1MB region and the two PCI peripheral memory holes.
725 * Reserve all of them in the IOMMU bitmap to avoid giving them out
726 * later.
727 */
728 static void __init calgary_reserve_regions(struct pci_dev *dev)
729 {
730 unsigned int npages;
731 u64 start;
732 struct iommu_table *tbl = pci_iommu(dev->bus);
733
734 /* reserve EMERGENCY_PAGES from bad_dma_address and up */
735 iommu_range_reserve(tbl, DMA_ERROR_CODE, EMERGENCY_PAGES);
736
737 /* avoid the BIOS/VGA first 640KB-1MB region */
738 /* for CalIOC2 - avoid the entire first MB */
739 if (is_calgary(dev->device)) {
740 start = (640 * 1024);
741 npages = ((1024 - 640) * 1024) >> PAGE_SHIFT;
742 } else { /* calioc2 */
743 start = 0;
744 npages = (1 * 1024 * 1024) >> PAGE_SHIFT;
745 }
746 iommu_range_reserve(tbl, start, npages);
747
748 /* reserve the two PCI peripheral memory regions in IO space */
749 calgary_reserve_peripheral_mem_1(dev);
750 calgary_reserve_peripheral_mem_2(dev);
751 }
752
753 static int __init calgary_setup_tar(struct pci_dev *dev, void __iomem *bbar)
754 {
755 u64 val64;
756 u64 table_phys;
757 void __iomem *target;
758 int ret;
759 struct iommu_table *tbl;
760
761 /* build TCE tables for each PHB */
762 ret = build_tce_table(dev, bbar);
763 if (ret)
764 return ret;
765
766 tbl = pci_iommu(dev->bus);
767 tbl->it_base = (unsigned long)bus_info[dev->bus->number].tce_space;
768
769 if (is_kdump_kernel())
770 calgary_init_bitmap_from_tce_table(tbl);
771 else
772 tce_free(tbl, 0, tbl->it_size);
773
774 if (is_calgary(dev->device))
775 tbl->chip_ops = &calgary_chip_ops;
776 else if (is_calioc2(dev->device))
777 tbl->chip_ops = &calioc2_chip_ops;
778 else
779 BUG();
780
781 calgary_reserve_regions(dev);
782
783 /* set TARs for each PHB */
784 target = calgary_reg(bbar, tar_offset(dev->bus->number));
785 val64 = be64_to_cpu(readq(target));
786
787 /* zero out all TAR bits under sw control */
788 val64 &= ~TAR_SW_BITS;
789 table_phys = (u64)__pa(tbl->it_base);
790
791 val64 |= table_phys;
792
793 BUG_ON(specified_table_size > TCE_TABLE_SIZE_8M);
794 val64 |= (u64) specified_table_size;
795
796 tbl->tar_val = cpu_to_be64(val64);
797
798 writeq(tbl->tar_val, target);
799 readq(target); /* flush */
800
801 return 0;
802 }
803
804 static void __init calgary_free_bus(struct pci_dev *dev)
805 {
806 u64 val64;
807 struct iommu_table *tbl = pci_iommu(dev->bus);
808 void __iomem *target;
809 unsigned int bitmapsz;
810
811 target = calgary_reg(tbl->bbar, tar_offset(dev->bus->number));
812 val64 = be64_to_cpu(readq(target));
813 val64 &= ~TAR_SW_BITS;
814 writeq(cpu_to_be64(val64), target);
815 readq(target); /* flush */
816
817 bitmapsz = tbl->it_size / BITS_PER_BYTE;
818 free_pages((unsigned long)tbl->it_map, get_order(bitmapsz));
819 tbl->it_map = NULL;
820
821 kfree(tbl);
822
823 set_pci_iommu(dev->bus, NULL);
824
825 /* Can't free bootmem allocated memory after system is up :-( */
826 bus_info[dev->bus->number].tce_space = NULL;
827 }
828
829 static void calgary_dump_error_regs(struct iommu_table *tbl)
830 {
831 void __iomem *bbar = tbl->bbar;
832 void __iomem *target;
833 u32 csr, plssr;
834
835 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
836 csr = be32_to_cpu(readl(target));
837
838 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
839 plssr = be32_to_cpu(readl(target));
840
841 /* If no error, the agent ID in the CSR is not valid */
842 pr_emerg("DMA error on Calgary PHB 0x%x, 0x%08x@CSR 0x%08x@PLSSR\n",
843 tbl->it_busno, csr, plssr);
844 }
845
846 static void calioc2_dump_error_regs(struct iommu_table *tbl)
847 {
848 void __iomem *bbar = tbl->bbar;
849 u32 csr, csmr, plssr, mck, rcstat;
850 void __iomem *target;
851 unsigned long phboff = phb_offset(tbl->it_busno);
852 unsigned long erroff;
853 u32 errregs[7];
854 int i;
855
856 /* dump CSR */
857 target = calgary_reg(bbar, phboff | PHB_CSR_OFFSET);
858 csr = be32_to_cpu(readl(target));
859 /* dump PLSSR */
860 target = calgary_reg(bbar, phboff | PHB_PLSSR_OFFSET);
861 plssr = be32_to_cpu(readl(target));
862 /* dump CSMR */
863 target = calgary_reg(bbar, phboff | 0x290);
864 csmr = be32_to_cpu(readl(target));
865 /* dump mck */
866 target = calgary_reg(bbar, phboff | 0x800);
867 mck = be32_to_cpu(readl(target));
868
869 pr_emerg("DMA error on CalIOC2 PHB 0x%x\n", tbl->it_busno);
870
871 pr_emerg("0x%08x@CSR 0x%08x@PLSSR 0x%08x@CSMR 0x%08x@MCK\n",
872 csr, plssr, csmr, mck);
873
874 /* dump rest of error regs */
875 pr_emerg("");
876 for (i = 0; i < ARRAY_SIZE(errregs); i++) {
877 /* err regs are at 0x810 - 0x870 */
878 erroff = (0x810 + (i * 0x10));
879 target = calgary_reg(bbar, phboff | erroff);
880 errregs[i] = be32_to_cpu(readl(target));
881 pr_cont("0x%08x@0x%lx ", errregs[i], erroff);
882 }
883 pr_cont("\n");
884
885 /* root complex status */
886 target = calgary_reg(bbar, phboff | PHB_ROOT_COMPLEX_STATUS);
887 rcstat = be32_to_cpu(readl(target));
888 printk(KERN_EMERG "Calgary: 0x%08x@0x%x\n", rcstat,
889 PHB_ROOT_COMPLEX_STATUS);
890 }
891
892 static void calgary_watchdog(unsigned long data)
893 {
894 struct pci_dev *dev = (struct pci_dev *)data;
895 struct iommu_table *tbl = pci_iommu(dev->bus);
896 void __iomem *bbar = tbl->bbar;
897 u32 val32;
898 void __iomem *target;
899
900 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
901 val32 = be32_to_cpu(readl(target));
902
903 /* If no error, the agent ID in the CSR is not valid */
904 if (val32 & CSR_AGENT_MASK) {
905 tbl->chip_ops->dump_error_regs(tbl);
906
907 /* reset error */
908 writel(0, target);
909
910 /* Disable bus that caused the error */
911 target = calgary_reg(bbar, phb_offset(tbl->it_busno) |
912 PHB_CONFIG_RW_OFFSET);
913 val32 = be32_to_cpu(readl(target));
914 val32 |= PHB_SLOT_DISABLE;
915 writel(cpu_to_be32(val32), target);
916 readl(target); /* flush */
917 } else {
918 /* Reset the timer */
919 mod_timer(&tbl->watchdog_timer, jiffies + 2 * HZ);
920 }
921 }
922
923 static void __init calgary_set_split_completion_timeout(void __iomem *bbar,
924 unsigned char busnum, unsigned long timeout)
925 {
926 u64 val64;
927 void __iomem *target;
928 unsigned int phb_shift = ~0; /* silence gcc */
929 u64 mask;
930
931 switch (busno_to_phbid(busnum)) {
932 case 0: phb_shift = (63 - 19);
933 break;
934 case 1: phb_shift = (63 - 23);
935 break;
936 case 2: phb_shift = (63 - 27);
937 break;
938 case 3: phb_shift = (63 - 35);
939 break;
940 default:
941 BUG_ON(busno_to_phbid(busnum));
942 }
943
944 target = calgary_reg(bbar, CALGARY_CONFIG_REG);
945 val64 = be64_to_cpu(readq(target));
946
947 /* zero out this PHB's timer bits */
948 mask = ~(0xFUL << phb_shift);
949 val64 &= mask;
950 val64 |= (timeout << phb_shift);
951 writeq(cpu_to_be64(val64), target);
952 readq(target); /* flush */
953 }
954
955 static void __init calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
956 {
957 unsigned char busnum = dev->bus->number;
958 void __iomem *bbar = tbl->bbar;
959 void __iomem *target;
960 u32 val;
961
962 /*
963 * CalIOC2 designers recommend setting bit 8 in 0xnDB0 to 1
964 */
965 target = calgary_reg(bbar, phb_offset(busnum) | PHB_SAVIOR_L2);
966 val = cpu_to_be32(readl(target));
967 val |= 0x00800000;
968 writel(cpu_to_be32(val), target);
969 }
970
971 static void __init calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
972 {
973 unsigned char busnum = dev->bus->number;
974
975 /*
976 * Give split completion a longer timeout on bus 1 for aic94xx
977 * http://bugzilla.kernel.org/show_bug.cgi?id=7180
978 */
979 if (is_calgary(dev->device) && (busnum == 1))
980 calgary_set_split_completion_timeout(tbl->bbar, busnum,
981 CCR_2SEC_TIMEOUT);
982 }
983
984 static void __init calgary_enable_translation(struct pci_dev *dev)
985 {
986 u32 val32;
987 unsigned char busnum;
988 void __iomem *target;
989 void __iomem *bbar;
990 struct iommu_table *tbl;
991
992 busnum = dev->bus->number;
993 tbl = pci_iommu(dev->bus);
994 bbar = tbl->bbar;
995
996 /* enable TCE in PHB Config Register */
997 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
998 val32 = be32_to_cpu(readl(target));
999 val32 |= PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE;
1000
1001 printk(KERN_INFO "Calgary: enabling translation on %s PHB %#x\n",
1002 (dev->device == PCI_DEVICE_ID_IBM_CALGARY) ?
1003 "Calgary" : "CalIOC2", busnum);
1004 printk(KERN_INFO "Calgary: errant DMAs will now be prevented on this "
1005 "bus.\n");
1006
1007 writel(cpu_to_be32(val32), target);
1008 readl(target); /* flush */
1009
1010 setup_timer(&tbl->watchdog_timer, &calgary_watchdog,
1011 (unsigned long)dev);
1012 mod_timer(&tbl->watchdog_timer, jiffies);
1013 }
1014
1015 static void __init calgary_disable_translation(struct pci_dev *dev)
1016 {
1017 u32 val32;
1018 unsigned char busnum;
1019 void __iomem *target;
1020 void __iomem *bbar;
1021 struct iommu_table *tbl;
1022
1023 busnum = dev->bus->number;
1024 tbl = pci_iommu(dev->bus);
1025 bbar = tbl->bbar;
1026
1027 /* disable TCE in PHB Config Register */
1028 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
1029 val32 = be32_to_cpu(readl(target));
1030 val32 &= ~(PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE);
1031
1032 printk(KERN_INFO "Calgary: disabling translation on PHB %#x!\n", busnum);
1033 writel(cpu_to_be32(val32), target);
1034 readl(target); /* flush */
1035
1036 del_timer_sync(&tbl->watchdog_timer);
1037 }
1038
1039 static void __init calgary_init_one_nontraslated(struct pci_dev *dev)
1040 {
1041 pci_dev_get(dev);
1042 set_pci_iommu(dev->bus, NULL);
1043
1044 /* is the device behind a bridge? */
1045 if (dev->bus->parent)
1046 dev->bus->parent->self = dev;
1047 else
1048 dev->bus->self = dev;
1049 }
1050
1051 static int __init calgary_init_one(struct pci_dev *dev)
1052 {
1053 void __iomem *bbar;
1054 struct iommu_table *tbl;
1055 int ret;
1056
1057 bbar = busno_to_bbar(dev->bus->number);
1058 ret = calgary_setup_tar(dev, bbar);
1059 if (ret)
1060 goto done;
1061
1062 pci_dev_get(dev);
1063
1064 if (dev->bus->parent) {
1065 if (dev->bus->parent->self)
1066 printk(KERN_WARNING "Calgary: IEEEE, dev %p has "
1067 "bus->parent->self!\n", dev);
1068 dev->bus->parent->self = dev;
1069 } else
1070 dev->bus->self = dev;
1071
1072 tbl = pci_iommu(dev->bus);
1073 tbl->chip_ops->handle_quirks(tbl, dev);
1074
1075 calgary_enable_translation(dev);
1076
1077 return 0;
1078
1079 done:
1080 return ret;
1081 }
1082
1083 static int __init calgary_locate_bbars(void)
1084 {
1085 int ret;
1086 int rioidx, phb, bus;
1087 void __iomem *bbar;
1088 void __iomem *target;
1089 unsigned long offset;
1090 u8 start_bus, end_bus;
1091 u32 val;
1092
1093 ret = -ENODATA;
1094 for (rioidx = 0; rioidx < rio_table_hdr->num_rio_dev; rioidx++) {
1095 struct rio_detail *rio = rio_devs[rioidx];
1096
1097 if ((rio->type != COMPAT_CALGARY) && (rio->type != ALT_CALGARY))
1098 continue;
1099
1100 /* map entire 1MB of Calgary config space */
1101 bbar = ioremap_nocache(rio->BBAR, 1024 * 1024);
1102 if (!bbar)
1103 goto error;
1104
1105 for (phb = 0; phb < PHBS_PER_CALGARY; phb++) {
1106 offset = phb_debug_offsets[phb] | PHB_DEBUG_STUFF_OFFSET;
1107 target = calgary_reg(bbar, offset);
1108
1109 val = be32_to_cpu(readl(target));
1110
1111 start_bus = (u8)((val & 0x00FF0000) >> 16);
1112 end_bus = (u8)((val & 0x0000FF00) >> 8);
1113
1114 if (end_bus) {
1115 for (bus = start_bus; bus <= end_bus; bus++) {
1116 bus_info[bus].bbar = bbar;
1117 bus_info[bus].phbid = phb;
1118 }
1119 } else {
1120 bus_info[start_bus].bbar = bbar;
1121 bus_info[start_bus].phbid = phb;
1122 }
1123 }
1124 }
1125
1126 return 0;
1127
1128 error:
1129 /* scan bus_info and iounmap any bbars we previously ioremap'd */
1130 for (bus = 0; bus < ARRAY_SIZE(bus_info); bus++)
1131 if (bus_info[bus].bbar)
1132 iounmap(bus_info[bus].bbar);
1133
1134 return ret;
1135 }
1136
1137 static int __init calgary_init(void)
1138 {
1139 int ret;
1140 struct pci_dev *dev = NULL;
1141 struct calgary_bus_info *info;
1142
1143 ret = calgary_locate_bbars();
1144 if (ret)
1145 return ret;
1146
1147 /* Purely for kdump kernel case */
1148 if (is_kdump_kernel())
1149 get_tce_space_from_tar();
1150
1151 do {
1152 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
1153 if (!dev)
1154 break;
1155 if (!is_cal_pci_dev(dev->device))
1156 continue;
1157
1158 info = &bus_info[dev->bus->number];
1159 if (info->translation_disabled) {
1160 calgary_init_one_nontraslated(dev);
1161 continue;
1162 }
1163
1164 if (!info->tce_space && !translate_empty_slots)
1165 continue;
1166
1167 ret = calgary_init_one(dev);
1168 if (ret)
1169 goto error;
1170 } while (1);
1171
1172 dev = NULL;
1173 for_each_pci_dev(dev) {
1174 struct iommu_table *tbl;
1175
1176 tbl = find_iommu_table(&dev->dev);
1177
1178 if (translation_enabled(tbl))
1179 dev->dev.dma_ops = &calgary_dma_ops;
1180 }
1181
1182 return ret;
1183
1184 error:
1185 do {
1186 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
1187 if (!dev)
1188 break;
1189 if (!is_cal_pci_dev(dev->device))
1190 continue;
1191
1192 info = &bus_info[dev->bus->number];
1193 if (info->translation_disabled) {
1194 pci_dev_put(dev);
1195 continue;
1196 }
1197 if (!info->tce_space && !translate_empty_slots)
1198 continue;
1199
1200 calgary_disable_translation(dev);
1201 calgary_free_bus(dev);
1202 pci_dev_put(dev); /* Undo calgary_init_one()'s pci_dev_get() */
1203 dev->dev.dma_ops = NULL;
1204 } while (1);
1205
1206 return ret;
1207 }
1208
1209 static inline int __init determine_tce_table_size(void)
1210 {
1211 int ret;
1212
1213 if (specified_table_size != TCE_TABLE_SIZE_UNSPECIFIED)
1214 return specified_table_size;
1215
1216 if (is_kdump_kernel() && saved_max_pfn) {
1217 /*
1218 * Table sizes are from 0 to 7 (TCE_TABLE_SIZE_64K to
1219 * TCE_TABLE_SIZE_8M). Table size 0 has 8K entries and each
1220 * larger table size has twice as many entries, so shift the
1221 * max ram address by 13 to divide by 8K and then look at the
1222 * order of the result to choose between 0-7.
1223 */
1224 ret = get_order((saved_max_pfn * PAGE_SIZE) >> 13);
1225 if (ret > TCE_TABLE_SIZE_8M)
1226 ret = TCE_TABLE_SIZE_8M;
1227 } else {
1228 /*
1229 * Use 8M by default (suggested by Muli) if it's not
1230 * kdump kernel and saved_max_pfn isn't set.
1231 */
1232 ret = TCE_TABLE_SIZE_8M;
1233 }
1234
1235 return ret;
1236 }
1237
1238 static int __init build_detail_arrays(void)
1239 {
1240 unsigned long ptr;
1241 unsigned numnodes, i;
1242 int scal_detail_size, rio_detail_size;
1243
1244 numnodes = rio_table_hdr->num_scal_dev;
1245 if (numnodes > MAX_NUMNODES){
1246 printk(KERN_WARNING
1247 "Calgary: MAX_NUMNODES too low! Defined as %d, "
1248 "but system has %d nodes.\n",
1249 MAX_NUMNODES, numnodes);
1250 return -ENODEV;
1251 }
1252
1253 switch (rio_table_hdr->version){
1254 case 2:
1255 scal_detail_size = 11;
1256 rio_detail_size = 13;
1257 break;
1258 case 3:
1259 scal_detail_size = 12;
1260 rio_detail_size = 15;
1261 break;
1262 default:
1263 printk(KERN_WARNING
1264 "Calgary: Invalid Rio Grande Table Version: %d\n",
1265 rio_table_hdr->version);
1266 return -EPROTO;
1267 }
1268
1269 ptr = ((unsigned long)rio_table_hdr) + 3;
1270 for (i = 0; i < numnodes; i++, ptr += scal_detail_size)
1271 scal_devs[i] = (struct scal_detail *)ptr;
1272
1273 for (i = 0; i < rio_table_hdr->num_rio_dev;
1274 i++, ptr += rio_detail_size)
1275 rio_devs[i] = (struct rio_detail *)ptr;
1276
1277 return 0;
1278 }
1279
1280 static int __init calgary_bus_has_devices(int bus, unsigned short pci_dev)
1281 {
1282 int dev;
1283 u32 val;
1284
1285 if (pci_dev == PCI_DEVICE_ID_IBM_CALIOC2) {
1286 /*
1287 * FIXME: properly scan for devices across the
1288 * PCI-to-PCI bridge on every CalIOC2 port.
1289 */
1290 return 1;
1291 }
1292
1293 for (dev = 1; dev < 8; dev++) {
1294 val = read_pci_config(bus, dev, 0, 0);
1295 if (val != 0xffffffff)
1296 break;
1297 }
1298 return (val != 0xffffffff);
1299 }
1300
1301 /*
1302 * calgary_init_bitmap_from_tce_table():
1303 * Function for kdump case. In the second/kdump kernel initialize
1304 * the bitmap based on the tce table entries obtained from first kernel
1305 */
1306 static void calgary_init_bitmap_from_tce_table(struct iommu_table *tbl)
1307 {
1308 u64 *tp;
1309 unsigned int index;
1310 tp = ((u64 *)tbl->it_base);
1311 for (index = 0 ; index < tbl->it_size; index++) {
1312 if (*tp != 0x0)
1313 set_bit(index, tbl->it_map);
1314 tp++;
1315 }
1316 }
1317
1318 /*
1319 * get_tce_space_from_tar():
1320 * Function for kdump case. Get the tce tables from first kernel
1321 * by reading the contents of the base address register of calgary iommu
1322 */
1323 static void __init get_tce_space_from_tar(void)
1324 {
1325 int bus;
1326 void __iomem *target;
1327 unsigned long tce_space;
1328
1329 for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
1330 struct calgary_bus_info *info = &bus_info[bus];
1331 unsigned short pci_device;
1332 u32 val;
1333
1334 val = read_pci_config(bus, 0, 0, 0);
1335 pci_device = (val & 0xFFFF0000) >> 16;
1336
1337 if (!is_cal_pci_dev(pci_device))
1338 continue;
1339 if (info->translation_disabled)
1340 continue;
1341
1342 if (calgary_bus_has_devices(bus, pci_device) ||
1343 translate_empty_slots) {
1344 target = calgary_reg(bus_info[bus].bbar,
1345 tar_offset(bus));
1346 tce_space = be64_to_cpu(readq(target));
1347 tce_space = tce_space & TAR_SW_BITS;
1348
1349 tce_space = tce_space & (~specified_table_size);
1350 info->tce_space = (u64 *)__va(tce_space);
1351 }
1352 }
1353 return;
1354 }
1355
1356 static int __init calgary_iommu_init(void)
1357 {
1358 int ret;
1359
1360 /* ok, we're trying to use Calgary - let's roll */
1361 printk(KERN_INFO "PCI-DMA: Using Calgary IOMMU\n");
1362
1363 ret = calgary_init();
1364 if (ret) {
1365 printk(KERN_ERR "PCI-DMA: Calgary init failed %d, "
1366 "falling back to no_iommu\n", ret);
1367 return ret;
1368 }
1369
1370 return 0;
1371 }
1372
1373 int __init detect_calgary(void)
1374 {
1375 int bus;
1376 void *tbl;
1377 int calgary_found = 0;
1378 unsigned long ptr;
1379 unsigned int offset, prev_offset;
1380 int ret;
1381
1382 /*
1383 * if the user specified iommu=off or iommu=soft or we found
1384 * another HW IOMMU already, bail out.
1385 */
1386 if (no_iommu || iommu_detected)
1387 return -ENODEV;
1388
1389 if (!use_calgary)
1390 return -ENODEV;
1391
1392 if (!early_pci_allowed())
1393 return -ENODEV;
1394
1395 printk(KERN_DEBUG "Calgary: detecting Calgary via BIOS EBDA area\n");
1396
1397 ptr = (unsigned long)phys_to_virt(get_bios_ebda());
1398
1399 rio_table_hdr = NULL;
1400 prev_offset = 0;
1401 offset = 0x180;
1402 /*
1403 * The next offset is stored in the 1st word.
1404 * Only parse up until the offset increases:
1405 */
1406 while (offset > prev_offset) {
1407 /* The block id is stored in the 2nd word */
1408 if (*((unsigned short *)(ptr + offset + 2)) == 0x4752){
1409 /* set the pointer past the offset & block id */
1410 rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
1411 break;
1412 }
1413 prev_offset = offset;
1414 offset = *((unsigned short *)(ptr + offset));
1415 }
1416 if (!rio_table_hdr) {
1417 printk(KERN_DEBUG "Calgary: Unable to locate Rio Grande table "
1418 "in EBDA - bailing!\n");
1419 return -ENODEV;
1420 }
1421
1422 ret = build_detail_arrays();
1423 if (ret) {
1424 printk(KERN_DEBUG "Calgary: build_detail_arrays ret %d\n", ret);
1425 return -ENOMEM;
1426 }
1427
1428 specified_table_size = determine_tce_table_size();
1429
1430 for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
1431 struct calgary_bus_info *info = &bus_info[bus];
1432 unsigned short pci_device;
1433 u32 val;
1434
1435 val = read_pci_config(bus, 0, 0, 0);
1436 pci_device = (val & 0xFFFF0000) >> 16;
1437
1438 if (!is_cal_pci_dev(pci_device))
1439 continue;
1440
1441 if (info->translation_disabled)
1442 continue;
1443
1444 if (calgary_bus_has_devices(bus, pci_device) ||
1445 translate_empty_slots) {
1446 /*
1447 * If it is kdump kernel, find and use tce tables
1448 * from first kernel, else allocate tce tables here
1449 */
1450 if (!is_kdump_kernel()) {
1451 tbl = alloc_tce_table();
1452 if (!tbl)
1453 goto cleanup;
1454 info->tce_space = tbl;
1455 }
1456 calgary_found = 1;
1457 }
1458 }
1459
1460 printk(KERN_DEBUG "Calgary: finished detection, Calgary %s\n",
1461 calgary_found ? "found" : "not found");
1462
1463 if (calgary_found) {
1464 iommu_detected = 1;
1465 calgary_detected = 1;
1466 printk(KERN_INFO "PCI-DMA: Calgary IOMMU detected.\n");
1467 printk(KERN_INFO "PCI-DMA: Calgary TCE table spec is %d\n",
1468 specified_table_size);
1469
1470 x86_init.iommu.iommu_init = calgary_iommu_init;
1471 }
1472 return calgary_found;
1473
1474 cleanup:
1475 for (--bus; bus >= 0; --bus) {
1476 struct calgary_bus_info *info = &bus_info[bus];
1477
1478 if (info->tce_space)
1479 free_tce_table(info->tce_space);
1480 }
1481 return -ENOMEM;
1482 }
1483
1484 static int __init calgary_parse_options(char *p)
1485 {
1486 unsigned int bridge;
1487 unsigned long val;
1488 size_t len;
1489 ssize_t ret;
1490
1491 while (*p) {
1492 if (!strncmp(p, "64k", 3))
1493 specified_table_size = TCE_TABLE_SIZE_64K;
1494 else if (!strncmp(p, "128k", 4))
1495 specified_table_size = TCE_TABLE_SIZE_128K;
1496 else if (!strncmp(p, "256k", 4))
1497 specified_table_size = TCE_TABLE_SIZE_256K;
1498 else if (!strncmp(p, "512k", 4))
1499 specified_table_size = TCE_TABLE_SIZE_512K;
1500 else if (!strncmp(p, "1M", 2))
1501 specified_table_size = TCE_TABLE_SIZE_1M;
1502 else if (!strncmp(p, "2M", 2))
1503 specified_table_size = TCE_TABLE_SIZE_2M;
1504 else if (!strncmp(p, "4M", 2))
1505 specified_table_size = TCE_TABLE_SIZE_4M;
1506 else if (!strncmp(p, "8M", 2))
1507 specified_table_size = TCE_TABLE_SIZE_8M;
1508
1509 len = strlen("translate_empty_slots");
1510 if (!strncmp(p, "translate_empty_slots", len))
1511 translate_empty_slots = 1;
1512
1513 len = strlen("disable");
1514 if (!strncmp(p, "disable", len)) {
1515 p += len;
1516 if (*p == '=')
1517 ++p;
1518 if (*p == '\0')
1519 break;
1520 ret = kstrtoul(p, 0, &val);
1521 if (ret)
1522 break;
1523
1524 bridge = val;
1525 if (bridge < MAX_PHB_BUS_NUM) {
1526 printk(KERN_INFO "Calgary: disabling "
1527 "translation for PHB %#x\n", bridge);
1528 bus_info[bridge].translation_disabled = 1;
1529 }
1530 }
1531
1532 p = strpbrk(p, ",");
1533 if (!p)
1534 break;
1535
1536 p++; /* skip ',' */
1537 }
1538 return 1;
1539 }
1540 __setup("calgary=", calgary_parse_options);
1541
1542 static void __init calgary_fixup_one_tce_space(struct pci_dev *dev)
1543 {
1544 struct iommu_table *tbl;
1545 unsigned int npages;
1546 int i;
1547
1548 tbl = pci_iommu(dev->bus);
1549
1550 for (i = 0; i < 4; i++) {
1551 struct resource *r = &dev->resource[PCI_BRIDGE_RESOURCES + i];
1552
1553 /* Don't give out TCEs that map MEM resources */
1554 if (!(r->flags & IORESOURCE_MEM))
1555 continue;
1556
1557 /* 0-based? we reserve the whole 1st MB anyway */
1558 if (!r->start)
1559 continue;
1560
1561 /* cover the whole region */
1562 npages = resource_size(r) >> PAGE_SHIFT;
1563 npages++;
1564
1565 iommu_range_reserve(tbl, r->start, npages);
1566 }
1567 }
1568
1569 static int __init calgary_fixup_tce_spaces(void)
1570 {
1571 struct pci_dev *dev = NULL;
1572 struct calgary_bus_info *info;
1573
1574 if (no_iommu || swiotlb || !calgary_detected)
1575 return -ENODEV;
1576
1577 printk(KERN_DEBUG "Calgary: fixing up tce spaces\n");
1578
1579 do {
1580 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
1581 if (!dev)
1582 break;
1583 if (!is_cal_pci_dev(dev->device))
1584 continue;
1585
1586 info = &bus_info[dev->bus->number];
1587 if (info->translation_disabled)
1588 continue;
1589
1590 if (!info->tce_space)
1591 continue;
1592
1593 calgary_fixup_one_tce_space(dev);
1594
1595 } while (1);
1596
1597 return 0;
1598 }
1599
1600 /*
1601 * We need to be call after pcibios_assign_resources (fs_initcall level)
1602 * and before device_initcall.
1603 */
1604 rootfs_initcall(calgary_fixup_tce_spaces);
1605
1606 IOMMU_INIT_POST(detect_calgary);