]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - arch/x86/kernel/smpboot.c
Merge branch 'linus' into x86/x2apic
[mirror_ubuntu-artful-kernel.git] / arch / x86 / kernel / smpboot.c
1 /*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
42 #include <linux/init.h>
43 #include <linux/smp.h>
44 #include <linux/module.h>
45 #include <linux/sched.h>
46 #include <linux/percpu.h>
47 #include <linux/bootmem.h>
48 #include <linux/err.h>
49 #include <linux/nmi.h>
50
51 #include <asm/acpi.h>
52 #include <asm/desc.h>
53 #include <asm/nmi.h>
54 #include <asm/irq.h>
55 #include <asm/smp.h>
56 #include <asm/trampoline.h>
57 #include <asm/cpu.h>
58 #include <asm/numa.h>
59 #include <asm/pgtable.h>
60 #include <asm/tlbflush.h>
61 #include <asm/mtrr.h>
62 #include <asm/vmi.h>
63 #include <asm/genapic.h>
64 #include <linux/mc146818rtc.h>
65
66 #include <mach_apic.h>
67 #include <mach_wakecpu.h>
68 #include <smpboot_hooks.h>
69
70 #ifdef CONFIG_X86_32
71 u8 apicid_2_node[MAX_APICID];
72 static int low_mappings;
73 #endif
74
75 /* State of each CPU */
76 DEFINE_PER_CPU(int, cpu_state) = { 0 };
77
78 /* Store all idle threads, this can be reused instead of creating
79 * a new thread. Also avoids complicated thread destroy functionality
80 * for idle threads.
81 */
82 #ifdef CONFIG_HOTPLUG_CPU
83 /*
84 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
85 * removed after init for !CONFIG_HOTPLUG_CPU.
86 */
87 static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
88 #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
89 #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
90 #else
91 struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
92 #define get_idle_for_cpu(x) (idle_thread_array[(x)])
93 #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
94 #endif
95
96 /* Number of siblings per CPU package */
97 int smp_num_siblings = 1;
98 EXPORT_SYMBOL(smp_num_siblings);
99
100 /* Last level cache ID of each logical CPU */
101 DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
102
103 /* bitmap of online cpus */
104 cpumask_t cpu_online_map __read_mostly;
105 EXPORT_SYMBOL(cpu_online_map);
106
107 cpumask_t cpu_callin_map;
108 cpumask_t cpu_callout_map;
109 cpumask_t cpu_possible_map;
110 EXPORT_SYMBOL(cpu_possible_map);
111
112 /* representing HT siblings of each logical CPU */
113 DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
114 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
115
116 /* representing HT and core siblings of each logical CPU */
117 DEFINE_PER_CPU(cpumask_t, cpu_core_map);
118 EXPORT_PER_CPU_SYMBOL(cpu_core_map);
119
120 /* Per CPU bogomips and other parameters */
121 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
122 EXPORT_PER_CPU_SYMBOL(cpu_info);
123
124 static atomic_t init_deasserted;
125
126
127 /* representing cpus for which sibling maps can be computed */
128 static cpumask_t cpu_sibling_setup_map;
129
130 /* Set if we find a B stepping CPU */
131 int __cpuinitdata smp_b_stepping;
132
133 #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
134
135 /* which logical CPUs are on which nodes */
136 cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
137 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
138 EXPORT_SYMBOL(node_to_cpumask_map);
139 /* which node each logical CPU is on */
140 int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
141 EXPORT_SYMBOL(cpu_to_node_map);
142
143 /* set up a mapping between cpu and node. */
144 static void map_cpu_to_node(int cpu, int node)
145 {
146 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
147 cpu_set(cpu, node_to_cpumask_map[node]);
148 cpu_to_node_map[cpu] = node;
149 }
150
151 /* undo a mapping between cpu and node. */
152 static void unmap_cpu_to_node(int cpu)
153 {
154 int node;
155
156 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
157 for (node = 0; node < MAX_NUMNODES; node++)
158 cpu_clear(cpu, node_to_cpumask_map[node]);
159 cpu_to_node_map[cpu] = 0;
160 }
161 #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
162 #define map_cpu_to_node(cpu, node) ({})
163 #define unmap_cpu_to_node(cpu) ({})
164 #endif
165
166 #ifdef CONFIG_X86_32
167 static int boot_cpu_logical_apicid;
168
169 u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
170 { [0 ... NR_CPUS-1] = BAD_APICID };
171
172 static void map_cpu_to_logical_apicid(void)
173 {
174 int cpu = smp_processor_id();
175 int apicid = logical_smp_processor_id();
176 int node = apicid_to_node(apicid);
177
178 if (!node_online(node))
179 node = first_online_node;
180
181 cpu_2_logical_apicid[cpu] = apicid;
182 map_cpu_to_node(cpu, node);
183 }
184
185 void numa_remove_cpu(int cpu)
186 {
187 cpu_2_logical_apicid[cpu] = BAD_APICID;
188 unmap_cpu_to_node(cpu);
189 }
190 #else
191 #define map_cpu_to_logical_apicid() do {} while (0)
192 #endif
193
194 /*
195 * Report back to the Boot Processor.
196 * Running on AP.
197 */
198 static void __cpuinit smp_callin(void)
199 {
200 int cpuid, phys_id;
201 unsigned long timeout;
202
203 /*
204 * If waken up by an INIT in an 82489DX configuration
205 * we may get here before an INIT-deassert IPI reaches
206 * our local APIC. We have to wait for the IPI or we'll
207 * lock up on an APIC access.
208 */
209 wait_for_init_deassert(&init_deasserted);
210
211 /*
212 * (This works even if the APIC is not enabled.)
213 */
214 phys_id = read_apic_id();
215 cpuid = smp_processor_id();
216 if (cpu_isset(cpuid, cpu_callin_map)) {
217 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
218 phys_id, cpuid);
219 }
220 Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
221
222 /*
223 * STARTUP IPIs are fragile beasts as they might sometimes
224 * trigger some glue motherboard logic. Complete APIC bus
225 * silence for 1 second, this overestimates the time the
226 * boot CPU is spending to send the up to 2 STARTUP IPIs
227 * by a factor of two. This should be enough.
228 */
229
230 /*
231 * Waiting 2s total for startup (udelay is not yet working)
232 */
233 timeout = jiffies + 2*HZ;
234 while (time_before(jiffies, timeout)) {
235 /*
236 * Has the boot CPU finished it's STARTUP sequence?
237 */
238 if (cpu_isset(cpuid, cpu_callout_map))
239 break;
240 cpu_relax();
241 }
242
243 if (!time_before(jiffies, timeout)) {
244 panic("%s: CPU%d started up but did not get a callout!\n",
245 __func__, cpuid);
246 }
247
248 /*
249 * the boot CPU has finished the init stage and is spinning
250 * on callin_map until we finish. We are free to set up this
251 * CPU, first the APIC. (this is probably redundant on most
252 * boards)
253 */
254
255 Dprintk("CALLIN, before setup_local_APIC().\n");
256 smp_callin_clear_local_apic();
257 setup_local_APIC();
258 end_local_APIC_setup();
259 map_cpu_to_logical_apicid();
260
261 /*
262 * Get our bogomips.
263 *
264 * Need to enable IRQs because it can take longer and then
265 * the NMI watchdog might kill us.
266 */
267 local_irq_enable();
268 calibrate_delay();
269 local_irq_disable();
270 Dprintk("Stack at about %p\n", &cpuid);
271
272 /*
273 * Save our processor parameters
274 */
275 smp_store_cpu_info(cpuid);
276
277 /*
278 * Allow the master to continue.
279 */
280 cpu_set(cpuid, cpu_callin_map);
281 }
282
283 /*
284 * Activate a secondary processor.
285 */
286 static void __cpuinit start_secondary(void *unused)
287 {
288 /*
289 * Don't put *anything* before cpu_init(), SMP booting is too
290 * fragile that we want to limit the things done here to the
291 * most necessary things.
292 */
293 #ifdef CONFIG_VMI
294 vmi_bringup();
295 #endif
296 cpu_init();
297 preempt_disable();
298 smp_callin();
299
300 /* otherwise gcc will move up smp_processor_id before the cpu_init */
301 barrier();
302 /*
303 * Check TSC synchronization with the BP:
304 */
305 check_tsc_sync_target();
306
307 if (nmi_watchdog == NMI_IO_APIC) {
308 disable_8259A_irq(0);
309 enable_NMI_through_LVT0();
310 enable_8259A_irq(0);
311 }
312
313 #ifdef CONFIG_X86_32
314 while (low_mappings)
315 cpu_relax();
316 __flush_tlb_all();
317 #endif
318
319 /* This must be done before setting cpu_online_map */
320 set_cpu_sibling_map(raw_smp_processor_id());
321 wmb();
322
323 /*
324 * We need to hold call_lock, so there is no inconsistency
325 * between the time smp_call_function() determines number of
326 * IPI recipients, and the time when the determination is made
327 * for which cpus receive the IPI. Holding this
328 * lock helps us to not include this cpu in a currently in progress
329 * smp_call_function().
330 */
331 ipi_call_lock_irq();
332 #ifdef CONFIG_X86_IO_APIC
333 setup_vector_irq(smp_processor_id());
334 #endif
335 cpu_set(smp_processor_id(), cpu_online_map);
336 ipi_call_unlock_irq();
337 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
338
339 setup_secondary_clock();
340
341 wmb();
342 cpu_idle();
343 }
344
345 static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
346 {
347 /*
348 * Mask B, Pentium, but not Pentium MMX
349 */
350 if (c->x86_vendor == X86_VENDOR_INTEL &&
351 c->x86 == 5 &&
352 c->x86_mask >= 1 && c->x86_mask <= 4 &&
353 c->x86_model <= 3)
354 /*
355 * Remember we have B step Pentia with bugs
356 */
357 smp_b_stepping = 1;
358
359 /*
360 * Certain Athlons might work (for various values of 'work') in SMP
361 * but they are not certified as MP capable.
362 */
363 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
364
365 if (num_possible_cpus() == 1)
366 goto valid_k7;
367
368 /* Athlon 660/661 is valid. */
369 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
370 (c->x86_mask == 1)))
371 goto valid_k7;
372
373 /* Duron 670 is valid */
374 if ((c->x86_model == 7) && (c->x86_mask == 0))
375 goto valid_k7;
376
377 /*
378 * Athlon 662, Duron 671, and Athlon >model 7 have capability
379 * bit. It's worth noting that the A5 stepping (662) of some
380 * Athlon XP's have the MP bit set.
381 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
382 * more.
383 */
384 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
385 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
386 (c->x86_model > 7))
387 if (cpu_has_mp)
388 goto valid_k7;
389
390 /* If we get here, not a certified SMP capable AMD system. */
391 add_taint(TAINT_UNSAFE_SMP);
392 }
393
394 valid_k7:
395 ;
396 }
397
398 static void __cpuinit smp_checks(void)
399 {
400 if (smp_b_stepping)
401 printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
402 "with B stepping processors.\n");
403
404 /*
405 * Don't taint if we are running SMP kernel on a single non-MP
406 * approved Athlon
407 */
408 if (tainted & TAINT_UNSAFE_SMP) {
409 if (num_online_cpus())
410 printk(KERN_INFO "WARNING: This combination of AMD"
411 "processors is not suitable for SMP.\n");
412 else
413 tainted &= ~TAINT_UNSAFE_SMP;
414 }
415 }
416
417 /*
418 * The bootstrap kernel entry code has set these up. Save them for
419 * a given CPU
420 */
421
422 void __cpuinit smp_store_cpu_info(int id)
423 {
424 struct cpuinfo_x86 *c = &cpu_data(id);
425
426 *c = boot_cpu_data;
427 c->cpu_index = id;
428 if (id != 0)
429 identify_secondary_cpu(c);
430 smp_apply_quirks(c);
431 }
432
433
434 void __cpuinit set_cpu_sibling_map(int cpu)
435 {
436 int i;
437 struct cpuinfo_x86 *c = &cpu_data(cpu);
438
439 cpu_set(cpu, cpu_sibling_setup_map);
440
441 if (smp_num_siblings > 1) {
442 for_each_cpu_mask(i, cpu_sibling_setup_map) {
443 if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
444 c->cpu_core_id == cpu_data(i).cpu_core_id) {
445 cpu_set(i, per_cpu(cpu_sibling_map, cpu));
446 cpu_set(cpu, per_cpu(cpu_sibling_map, i));
447 cpu_set(i, per_cpu(cpu_core_map, cpu));
448 cpu_set(cpu, per_cpu(cpu_core_map, i));
449 cpu_set(i, c->llc_shared_map);
450 cpu_set(cpu, cpu_data(i).llc_shared_map);
451 }
452 }
453 } else {
454 cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
455 }
456
457 cpu_set(cpu, c->llc_shared_map);
458
459 if (current_cpu_data.x86_max_cores == 1) {
460 per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
461 c->booted_cores = 1;
462 return;
463 }
464
465 for_each_cpu_mask(i, cpu_sibling_setup_map) {
466 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
467 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
468 cpu_set(i, c->llc_shared_map);
469 cpu_set(cpu, cpu_data(i).llc_shared_map);
470 }
471 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
472 cpu_set(i, per_cpu(cpu_core_map, cpu));
473 cpu_set(cpu, per_cpu(cpu_core_map, i));
474 /*
475 * Does this new cpu bringup a new core?
476 */
477 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
478 /*
479 * for each core in package, increment
480 * the booted_cores for this new cpu
481 */
482 if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
483 c->booted_cores++;
484 /*
485 * increment the core count for all
486 * the other cpus in this package
487 */
488 if (i != cpu)
489 cpu_data(i).booted_cores++;
490 } else if (i != cpu && !c->booted_cores)
491 c->booted_cores = cpu_data(i).booted_cores;
492 }
493 }
494 }
495
496 /* maps the cpu to the sched domain representing multi-core */
497 cpumask_t cpu_coregroup_map(int cpu)
498 {
499 struct cpuinfo_x86 *c = &cpu_data(cpu);
500 /*
501 * For perf, we return last level cache shared map.
502 * And for power savings, we return cpu_core_map
503 */
504 if (sched_mc_power_savings || sched_smt_power_savings)
505 return per_cpu(cpu_core_map, cpu);
506 else
507 return c->llc_shared_map;
508 }
509
510 static void impress_friends(void)
511 {
512 int cpu;
513 unsigned long bogosum = 0;
514 /*
515 * Allow the user to impress friends.
516 */
517 Dprintk("Before bogomips.\n");
518 for_each_possible_cpu(cpu)
519 if (cpu_isset(cpu, cpu_callout_map))
520 bogosum += cpu_data(cpu).loops_per_jiffy;
521 printk(KERN_INFO
522 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
523 num_online_cpus(),
524 bogosum/(500000/HZ),
525 (bogosum/(5000/HZ))%100);
526
527 Dprintk("Before bogocount - setting activated=1.\n");
528 }
529
530 static inline void __inquire_remote_apic(int apicid)
531 {
532 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
533 char *names[] = { "ID", "VERSION", "SPIV" };
534 int timeout;
535 u32 status;
536
537 printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
538
539 for (i = 0; i < ARRAY_SIZE(regs); i++) {
540 printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
541
542 /*
543 * Wait for idle.
544 */
545 status = safe_apic_wait_icr_idle();
546 if (status)
547 printk(KERN_CONT
548 "a previous APIC delivery may have failed\n");
549
550 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
551
552 timeout = 0;
553 do {
554 udelay(100);
555 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
556 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
557
558 switch (status) {
559 case APIC_ICR_RR_VALID:
560 status = apic_read(APIC_RRR);
561 printk(KERN_CONT "%08x\n", status);
562 break;
563 default:
564 printk(KERN_CONT "failed\n");
565 }
566 }
567 }
568
569 #ifdef WAKE_SECONDARY_VIA_NMI
570 /*
571 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
572 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
573 * won't ... remember to clear down the APIC, etc later.
574 */
575 static int __devinit
576 wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
577 {
578 unsigned long send_status, accept_status = 0;
579 int maxlvt;
580
581 /* Target chip */
582 /* Boot on the stack */
583 /* Kick the second */
584 apic_icr_write(APIC_DM_NMI | APIC_DEST_LOGICAL, logical_apicid);
585
586 Dprintk("Waiting for send to finish...\n");
587 send_status = safe_apic_wait_icr_idle();
588
589 /*
590 * Give the other CPU some time to accept the IPI.
591 */
592 udelay(200);
593 /*
594 * Due to the Pentium erratum 3AP.
595 */
596 maxlvt = lapic_get_maxlvt();
597 if (maxlvt > 3) {
598 apic_read_around(APIC_SPIV);
599 apic_write(APIC_ESR, 0);
600 }
601 accept_status = (apic_read(APIC_ESR) & 0xEF);
602 Dprintk("NMI sent.\n");
603
604 if (send_status)
605 printk(KERN_ERR "APIC never delivered???\n");
606 if (accept_status)
607 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
608
609 return (send_status | accept_status);
610 }
611 #endif /* WAKE_SECONDARY_VIA_NMI */
612
613 #ifdef WAKE_SECONDARY_VIA_INIT
614 static int __devinit
615 wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
616 {
617 unsigned long send_status, accept_status = 0;
618 int maxlvt, num_starts, j;
619
620 if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
621 send_status = uv_wakeup_secondary(phys_apicid, start_eip);
622 atomic_set(&init_deasserted, 1);
623 return send_status;
624 }
625
626 /*
627 * Be paranoid about clearing APIC errors.
628 */
629 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
630 apic_read_around(APIC_SPIV);
631 apic_write(APIC_ESR, 0);
632 apic_read(APIC_ESR);
633 }
634
635 Dprintk("Asserting INIT.\n");
636
637 /*
638 * Turn INIT on target chip
639 */
640 /*
641 * Send IPI
642 */
643 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
644 phys_apicid);
645
646 Dprintk("Waiting for send to finish...\n");
647 send_status = safe_apic_wait_icr_idle();
648
649 mdelay(10);
650
651 Dprintk("Deasserting INIT.\n");
652
653 /* Target chip */
654 /* Send IPI */
655 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
656
657 Dprintk("Waiting for send to finish...\n");
658 send_status = safe_apic_wait_icr_idle();
659
660 mb();
661 atomic_set(&init_deasserted, 1);
662
663 /*
664 * Should we send STARTUP IPIs ?
665 *
666 * Determine this based on the APIC version.
667 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
668 */
669 if (APIC_INTEGRATED(apic_version[phys_apicid]))
670 num_starts = 2;
671 else
672 num_starts = 0;
673
674 /*
675 * Paravirt / VMI wants a startup IPI hook here to set up the
676 * target processor state.
677 */
678 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
679 (unsigned long)stack_start.sp);
680
681 /*
682 * Run STARTUP IPI loop.
683 */
684 Dprintk("#startup loops: %d.\n", num_starts);
685
686 maxlvt = lapic_get_maxlvt();
687
688 for (j = 1; j <= num_starts; j++) {
689 Dprintk("Sending STARTUP #%d.\n", j);
690 apic_read_around(APIC_SPIV);
691 apic_write(APIC_ESR, 0);
692 apic_read(APIC_ESR);
693 Dprintk("After apic_write.\n");
694
695 /*
696 * STARTUP IPI
697 */
698
699 /* Target chip */
700 /* Boot on the stack */
701 /* Kick the second */
702 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
703 phys_apicid);
704
705 /*
706 * Give the other CPU some time to accept the IPI.
707 */
708 udelay(300);
709
710 Dprintk("Startup point 1.\n");
711
712 Dprintk("Waiting for send to finish...\n");
713 send_status = safe_apic_wait_icr_idle();
714
715 /*
716 * Give the other CPU some time to accept the IPI.
717 */
718 udelay(200);
719 /*
720 * Due to the Pentium erratum 3AP.
721 */
722 if (maxlvt > 3) {
723 apic_read_around(APIC_SPIV);
724 apic_write(APIC_ESR, 0);
725 }
726 accept_status = (apic_read(APIC_ESR) & 0xEF);
727 if (send_status || accept_status)
728 break;
729 }
730 Dprintk("After Startup.\n");
731
732 if (send_status)
733 printk(KERN_ERR "APIC never delivered???\n");
734 if (accept_status)
735 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
736
737 return (send_status | accept_status);
738 }
739 #endif /* WAKE_SECONDARY_VIA_INIT */
740
741 struct create_idle {
742 struct work_struct work;
743 struct task_struct *idle;
744 struct completion done;
745 int cpu;
746 };
747
748 static void __cpuinit do_fork_idle(struct work_struct *work)
749 {
750 struct create_idle *c_idle =
751 container_of(work, struct create_idle, work);
752
753 c_idle->idle = fork_idle(c_idle->cpu);
754 complete(&c_idle->done);
755 }
756
757 #ifdef CONFIG_X86_64
758 /*
759 * Allocate node local memory for the AP pda.
760 *
761 * Must be called after the _cpu_pda pointer table is initialized.
762 */
763 static int __cpuinit get_local_pda(int cpu)
764 {
765 struct x8664_pda *oldpda, *newpda;
766 unsigned long size = sizeof(struct x8664_pda);
767 int node = cpu_to_node(cpu);
768
769 if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
770 return 0;
771
772 oldpda = cpu_pda(cpu);
773 newpda = kmalloc_node(size, GFP_ATOMIC, node);
774 if (!newpda) {
775 printk(KERN_ERR "Could not allocate node local PDA "
776 "for CPU %d on node %d\n", cpu, node);
777
778 if (oldpda)
779 return 0; /* have a usable pda */
780 else
781 return -1;
782 }
783
784 if (oldpda) {
785 memcpy(newpda, oldpda, size);
786 if (!after_bootmem)
787 free_bootmem((unsigned long)oldpda, size);
788 }
789
790 newpda->in_bootmem = 0;
791 cpu_pda(cpu) = newpda;
792 return 0;
793 }
794 #endif /* CONFIG_X86_64 */
795
796 static int __cpuinit do_boot_cpu(int apicid, int cpu)
797 /*
798 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
799 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
800 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
801 */
802 {
803 unsigned long boot_error = 0;
804 int timeout;
805 unsigned long start_ip;
806 unsigned short nmi_high = 0, nmi_low = 0;
807 struct create_idle c_idle = {
808 .cpu = cpu,
809 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
810 };
811 INIT_WORK(&c_idle.work, do_fork_idle);
812
813 #ifdef CONFIG_X86_64
814 /* Allocate node local memory for AP pdas */
815 if (cpu > 0) {
816 boot_error = get_local_pda(cpu);
817 if (boot_error)
818 goto restore_state;
819 /* if can't get pda memory, can't start cpu */
820 }
821 #endif
822
823 alternatives_smp_switch(1);
824
825 c_idle.idle = get_idle_for_cpu(cpu);
826
827 /*
828 * We can't use kernel_thread since we must avoid to
829 * reschedule the child.
830 */
831 if (c_idle.idle) {
832 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
833 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
834 init_idle(c_idle.idle, cpu);
835 goto do_rest;
836 }
837
838 if (!keventd_up() || current_is_keventd())
839 c_idle.work.func(&c_idle.work);
840 else {
841 schedule_work(&c_idle.work);
842 wait_for_completion(&c_idle.done);
843 }
844
845 if (IS_ERR(c_idle.idle)) {
846 printk("failed fork for CPU %d\n", cpu);
847 return PTR_ERR(c_idle.idle);
848 }
849
850 set_idle_for_cpu(cpu, c_idle.idle);
851 do_rest:
852 #ifdef CONFIG_X86_32
853 per_cpu(current_task, cpu) = c_idle.idle;
854 init_gdt(cpu);
855 /* Stack for startup_32 can be just as for start_secondary onwards */
856 irq_ctx_init(cpu);
857 #else
858 cpu_pda(cpu)->pcurrent = c_idle.idle;
859 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
860 #endif
861 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
862 initial_code = (unsigned long)start_secondary;
863 stack_start.sp = (void *) c_idle.idle->thread.sp;
864
865 /* start_ip had better be page-aligned! */
866 start_ip = setup_trampoline();
867
868 /* So we see what's up */
869 printk(KERN_INFO "Booting processor %d/%d ip %lx\n",
870 cpu, apicid, start_ip);
871
872 /*
873 * This grunge runs the startup process for
874 * the targeted processor.
875 */
876
877 atomic_set(&init_deasserted, 0);
878
879 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
880
881 Dprintk("Setting warm reset code and vector.\n");
882
883 store_NMI_vector(&nmi_high, &nmi_low);
884
885 smpboot_setup_warm_reset_vector(start_ip);
886 /*
887 * Be paranoid about clearing APIC errors.
888 */
889 apic_write(APIC_ESR, 0);
890 apic_read(APIC_ESR);
891 }
892
893 /*
894 * Starting actual IPI sequence...
895 */
896 boot_error = wakeup_secondary_cpu(apicid, start_ip);
897
898 if (!boot_error) {
899 /*
900 * allow APs to start initializing.
901 */
902 Dprintk("Before Callout %d.\n", cpu);
903 cpu_set(cpu, cpu_callout_map);
904 Dprintk("After Callout %d.\n", cpu);
905
906 /*
907 * Wait 5s total for a response
908 */
909 for (timeout = 0; timeout < 50000; timeout++) {
910 if (cpu_isset(cpu, cpu_callin_map))
911 break; /* It has booted */
912 udelay(100);
913 }
914
915 if (cpu_isset(cpu, cpu_callin_map)) {
916 /* number CPUs logically, starting from 1 (BSP is 0) */
917 Dprintk("OK.\n");
918 printk(KERN_INFO "CPU%d: ", cpu);
919 print_cpu_info(&cpu_data(cpu));
920 Dprintk("CPU has booted.\n");
921 } else {
922 boot_error = 1;
923 if (*((volatile unsigned char *)trampoline_base)
924 == 0xA5)
925 /* trampoline started but...? */
926 printk(KERN_ERR "Stuck ??\n");
927 else
928 /* trampoline code not run */
929 printk(KERN_ERR "Not responding.\n");
930 if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
931 inquire_remote_apic(apicid);
932 }
933 }
934 #ifdef CONFIG_X86_64
935 restore_state:
936 #endif
937 if (boot_error) {
938 /* Try to put things back the way they were before ... */
939 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
940 cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
941 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
942 cpu_clear(cpu, cpu_present_map);
943 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
944 }
945
946 /* mark "stuck" area as not stuck */
947 *((volatile unsigned long *)trampoline_base) = 0;
948
949 /*
950 * Cleanup possible dangling ends...
951 */
952 smpboot_restore_warm_reset_vector();
953
954 return boot_error;
955 }
956
957 int __cpuinit native_cpu_up(unsigned int cpu)
958 {
959 int apicid = cpu_present_to_apicid(cpu);
960 unsigned long flags;
961 int err;
962
963 WARN_ON(irqs_disabled());
964
965 Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
966
967 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
968 !physid_isset(apicid, phys_cpu_present_map)) {
969 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
970 return -EINVAL;
971 }
972
973 /*
974 * Already booted CPU?
975 */
976 if (cpu_isset(cpu, cpu_callin_map)) {
977 Dprintk("do_boot_cpu %d Already started\n", cpu);
978 return -ENOSYS;
979 }
980
981 /*
982 * Save current MTRR state in case it was changed since early boot
983 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
984 */
985 mtrr_save_state();
986
987 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
988
989 #ifdef CONFIG_X86_32
990 /* init low mem mapping */
991 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
992 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
993 flush_tlb_all();
994 low_mappings = 1;
995
996 err = do_boot_cpu(apicid, cpu);
997
998 zap_low_mappings();
999 low_mappings = 0;
1000 #else
1001 err = do_boot_cpu(apicid, cpu);
1002 #endif
1003 if (err) {
1004 Dprintk("do_boot_cpu failed %d\n", err);
1005 return -EIO;
1006 }
1007
1008 /*
1009 * Check TSC synchronization with the AP (keep irqs disabled
1010 * while doing so):
1011 */
1012 local_irq_save(flags);
1013 check_tsc_sync_source(cpu);
1014 local_irq_restore(flags);
1015
1016 while (!cpu_online(cpu)) {
1017 cpu_relax();
1018 touch_nmi_watchdog();
1019 }
1020
1021 return 0;
1022 }
1023
1024 /*
1025 * Fall back to non SMP mode after errors.
1026 *
1027 * RED-PEN audit/test this more. I bet there is more state messed up here.
1028 */
1029 static __init void disable_smp(void)
1030 {
1031 cpu_present_map = cpumask_of_cpu(0);
1032 cpu_possible_map = cpumask_of_cpu(0);
1033 smpboot_clear_io_apic_irqs();
1034
1035 if (smp_found_config)
1036 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1037 else
1038 physid_set_mask_of_physid(0, &phys_cpu_present_map);
1039 map_cpu_to_logical_apicid();
1040 cpu_set(0, per_cpu(cpu_sibling_map, 0));
1041 cpu_set(0, per_cpu(cpu_core_map, 0));
1042 }
1043
1044 /*
1045 * Various sanity checks.
1046 */
1047 static int __init smp_sanity_check(unsigned max_cpus)
1048 {
1049 preempt_disable();
1050 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1051 printk(KERN_WARNING "weird, boot CPU (#%d) not listed"
1052 "by the BIOS.\n", hard_smp_processor_id());
1053 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1054 }
1055
1056 /*
1057 * If we couldn't find an SMP configuration at boot time,
1058 * get out of here now!
1059 */
1060 if (!smp_found_config && !acpi_lapic) {
1061 preempt_enable();
1062 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1063 disable_smp();
1064 if (APIC_init_uniprocessor())
1065 printk(KERN_NOTICE "Local APIC not detected."
1066 " Using dummy APIC emulation.\n");
1067 return -1;
1068 }
1069
1070 /*
1071 * Should not be necessary because the MP table should list the boot
1072 * CPU too, but we do it for the sake of robustness anyway.
1073 */
1074 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1075 printk(KERN_NOTICE
1076 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1077 boot_cpu_physical_apicid);
1078 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1079 }
1080 preempt_enable();
1081
1082 /*
1083 * If we couldn't find a local APIC, then get out of here now!
1084 */
1085 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1086 !cpu_has_apic) {
1087 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1088 boot_cpu_physical_apicid);
1089 printk(KERN_ERR "... forcing use of dummy APIC emulation."
1090 "(tell your hw vendor)\n");
1091 smpboot_clear_io_apic();
1092 return -1;
1093 }
1094
1095 verify_local_APIC();
1096
1097 /*
1098 * If SMP should be disabled, then really disable it!
1099 */
1100 if (!max_cpus) {
1101 printk(KERN_INFO "SMP mode deactivated.\n");
1102 smpboot_clear_io_apic();
1103
1104 localise_nmi_watchdog();
1105
1106 connect_bsp_APIC();
1107 setup_local_APIC();
1108 end_local_APIC_setup();
1109 return -1;
1110 }
1111
1112 return 0;
1113 }
1114
1115 static void __init smp_cpu_index_default(void)
1116 {
1117 int i;
1118 struct cpuinfo_x86 *c;
1119
1120 for_each_possible_cpu(i) {
1121 c = &cpu_data(i);
1122 /* mark all to hotplug */
1123 c->cpu_index = NR_CPUS;
1124 }
1125 }
1126
1127 /*
1128 * Prepare for SMP bootup. The MP table or ACPI has been read
1129 * earlier. Just do some sanity checking here and enable APIC mode.
1130 */
1131 void __init native_smp_prepare_cpus(unsigned int max_cpus)
1132 {
1133 preempt_disable();
1134 smp_cpu_index_default();
1135 current_cpu_data = boot_cpu_data;
1136 cpu_callin_map = cpumask_of_cpu(0);
1137 mb();
1138 /*
1139 * Setup boot CPU information
1140 */
1141 smp_store_cpu_info(0); /* Final full version of the data */
1142 #ifdef CONFIG_X86_32
1143 boot_cpu_logical_apicid = logical_smp_processor_id();
1144 #endif
1145 current_thread_info()->cpu = 0; /* needed? */
1146 set_cpu_sibling_map(0);
1147
1148 #ifdef CONFIG_X86_64
1149 enable_IR_x2apic();
1150 setup_apic_routing();
1151 #endif
1152
1153 if (smp_sanity_check(max_cpus) < 0) {
1154 printk(KERN_INFO "SMP disabled\n");
1155 disable_smp();
1156 goto out;
1157 }
1158
1159 preempt_disable();
1160 if (read_apic_id() != boot_cpu_physical_apicid) {
1161 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1162 read_apic_id(), boot_cpu_physical_apicid);
1163 /* Or can we switch back to PIC here? */
1164 }
1165 preempt_enable();
1166
1167 connect_bsp_APIC();
1168
1169 /*
1170 * Switch from PIC to APIC mode.
1171 */
1172 setup_local_APIC();
1173
1174 #ifdef CONFIG_X86_64
1175 /*
1176 * Enable IO APIC before setting up error vector
1177 */
1178 if (!skip_ioapic_setup && nr_ioapics)
1179 enable_IO_APIC();
1180 #endif
1181 end_local_APIC_setup();
1182
1183 map_cpu_to_logical_apicid();
1184
1185 setup_portio_remap();
1186
1187 smpboot_setup_io_apic();
1188 /*
1189 * Set up local APIC timer on boot CPU.
1190 */
1191
1192 printk(KERN_INFO "CPU%d: ", 0);
1193 print_cpu_info(&cpu_data(0));
1194 setup_boot_clock();
1195 out:
1196 preempt_enable();
1197 }
1198 /*
1199 * Early setup to make printk work.
1200 */
1201 void __init native_smp_prepare_boot_cpu(void)
1202 {
1203 int me = smp_processor_id();
1204 #ifdef CONFIG_X86_32
1205 init_gdt(me);
1206 #endif
1207 switch_to_new_gdt();
1208 /* already set me in cpu_online_map in boot_cpu_init() */
1209 cpu_set(me, cpu_callout_map);
1210 per_cpu(cpu_state, me) = CPU_ONLINE;
1211 }
1212
1213 void __init native_smp_cpus_done(unsigned int max_cpus)
1214 {
1215 Dprintk("Boot done.\n");
1216
1217 impress_friends();
1218 smp_checks();
1219 #ifdef CONFIG_X86_IO_APIC
1220 setup_ioapic_dest();
1221 #endif
1222 check_nmi_watchdog();
1223 }
1224
1225 #ifdef CONFIG_HOTPLUG_CPU
1226
1227 static void remove_siblinginfo(int cpu)
1228 {
1229 int sibling;
1230 struct cpuinfo_x86 *c = &cpu_data(cpu);
1231
1232 for_each_cpu_mask(sibling, per_cpu(cpu_core_map, cpu)) {
1233 cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
1234 /*/
1235 * last thread sibling in this cpu core going down
1236 */
1237 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
1238 cpu_data(sibling).booted_cores--;
1239 }
1240
1241 for_each_cpu_mask(sibling, per_cpu(cpu_sibling_map, cpu))
1242 cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
1243 cpus_clear(per_cpu(cpu_sibling_map, cpu));
1244 cpus_clear(per_cpu(cpu_core_map, cpu));
1245 c->phys_proc_id = 0;
1246 c->cpu_core_id = 0;
1247 cpu_clear(cpu, cpu_sibling_setup_map);
1248 }
1249
1250 static int additional_cpus __initdata = -1;
1251
1252 static __init int setup_additional_cpus(char *s)
1253 {
1254 return s && get_option(&s, &additional_cpus) ? 0 : -EINVAL;
1255 }
1256 early_param("additional_cpus", setup_additional_cpus);
1257
1258 /*
1259 * cpu_possible_map should be static, it cannot change as cpu's
1260 * are onlined, or offlined. The reason is per-cpu data-structures
1261 * are allocated by some modules at init time, and dont expect to
1262 * do this dynamically on cpu arrival/departure.
1263 * cpu_present_map on the other hand can change dynamically.
1264 * In case when cpu_hotplug is not compiled, then we resort to current
1265 * behaviour, which is cpu_possible == cpu_present.
1266 * - Ashok Raj
1267 *
1268 * Three ways to find out the number of additional hotplug CPUs:
1269 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1270 * - The user can overwrite it with additional_cpus=NUM
1271 * - Otherwise don't reserve additional CPUs.
1272 * We do this because additional CPUs waste a lot of memory.
1273 * -AK
1274 */
1275 __init void prefill_possible_map(void)
1276 {
1277 int i;
1278 int possible;
1279
1280 /* no processor from mptable or madt */
1281 if (!num_processors)
1282 num_processors = 1;
1283
1284 #ifdef CONFIG_HOTPLUG_CPU
1285 if (additional_cpus == -1) {
1286 if (disabled_cpus > 0)
1287 additional_cpus = disabled_cpus;
1288 else
1289 additional_cpus = 0;
1290 }
1291 #else
1292 additional_cpus = 0;
1293 #endif
1294 possible = num_processors + additional_cpus;
1295 if (possible > NR_CPUS)
1296 possible = NR_CPUS;
1297
1298 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1299 possible, max_t(int, possible - num_processors, 0));
1300
1301 for (i = 0; i < possible; i++)
1302 cpu_set(i, cpu_possible_map);
1303
1304 nr_cpu_ids = possible;
1305 }
1306
1307 static void __ref remove_cpu_from_maps(int cpu)
1308 {
1309 cpu_clear(cpu, cpu_online_map);
1310 cpu_clear(cpu, cpu_callout_map);
1311 cpu_clear(cpu, cpu_callin_map);
1312 /* was set by cpu_init() */
1313 clear_bit(cpu, (unsigned long *)&cpu_initialized);
1314 numa_remove_cpu(cpu);
1315 }
1316
1317 int __cpu_disable(void)
1318 {
1319 int cpu = smp_processor_id();
1320
1321 /*
1322 * Perhaps use cpufreq to drop frequency, but that could go
1323 * into generic code.
1324 *
1325 * We won't take down the boot processor on i386 due to some
1326 * interrupts only being able to be serviced by the BSP.
1327 * Especially so if we're not using an IOAPIC -zwane
1328 */
1329 if (cpu == 0)
1330 return -EBUSY;
1331
1332 if (nmi_watchdog == NMI_LOCAL_APIC)
1333 stop_apic_nmi_watchdog(NULL);
1334 clear_local_APIC();
1335
1336 /*
1337 * HACK:
1338 * Allow any queued timer interrupts to get serviced
1339 * This is only a temporary solution until we cleanup
1340 * fixup_irqs as we do for IA64.
1341 */
1342 local_irq_enable();
1343 mdelay(1);
1344
1345 local_irq_disable();
1346 remove_siblinginfo(cpu);
1347
1348 /* It's now safe to remove this processor from the online map */
1349 remove_cpu_from_maps(cpu);
1350 fixup_irqs(cpu_online_map);
1351 return 0;
1352 }
1353
1354 void __cpu_die(unsigned int cpu)
1355 {
1356 /* We don't do anything here: idle task is faking death itself. */
1357 unsigned int i;
1358
1359 for (i = 0; i < 10; i++) {
1360 /* They ack this in play_dead by setting CPU_DEAD */
1361 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1362 printk(KERN_INFO "CPU %d is now offline\n", cpu);
1363 if (1 == num_online_cpus())
1364 alternatives_smp_switch(0);
1365 return;
1366 }
1367 msleep(100);
1368 }
1369 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1370 }
1371 #else /* ... !CONFIG_HOTPLUG_CPU */
1372 int __cpu_disable(void)
1373 {
1374 return -ENOSYS;
1375 }
1376
1377 void __cpu_die(unsigned int cpu)
1378 {
1379 /* We said "no" in __cpu_disable */
1380 BUG();
1381 }
1382 #endif
1383
1384 /*
1385 * If the BIOS enumerates physical processors before logical,
1386 * maxcpus=N at enumeration-time can be used to disable HT.
1387 */
1388 static int __init parse_maxcpus(char *arg)
1389 {
1390 extern unsigned int maxcpus;
1391
1392 maxcpus = simple_strtoul(arg, NULL, 0);
1393 return 0;
1394 }
1395 early_param("maxcpus", parse_maxcpus);