]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - drivers/clk/ti/mux.c
UBUNTU: Ubuntu-4.13.0-45.50
[mirror_ubuntu-artful-kernel.git] / drivers / clk / ti / mux.c
1 /*
2 * TI Multiplexer Clock
3 *
4 * Copyright (C) 2013 Texas Instruments, Inc.
5 *
6 * Tero Kristo <t-kristo@ti.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
17
18 #include <linux/clk-provider.h>
19 #include <linux/slab.h>
20 #include <linux/err.h>
21 #include <linux/of.h>
22 #include <linux/of_address.h>
23 #include <linux/clk/ti.h>
24 #include "clock.h"
25
26 #undef pr_fmt
27 #define pr_fmt(fmt) "%s: " fmt, __func__
28
29 static u8 ti_clk_mux_get_parent(struct clk_hw *hw)
30 {
31 struct clk_omap_mux *mux = to_clk_omap_mux(hw);
32 int num_parents = clk_hw_get_num_parents(hw);
33 u32 val;
34
35 /*
36 * FIXME need a mux-specific flag to determine if val is bitwise or
37 * numeric. e.g. sys_clkin_ck's clksel field is 3 bits wide, but ranges
38 * from 0x1 to 0x7 (index starts at one)
39 * OTOH, pmd_trace_clk_mux_ck uses a separate bit for each clock, so
40 * val = 0x4 really means "bit 2, index starts at bit 0"
41 */
42 val = ti_clk_ll_ops->clk_readl(&mux->reg) >> mux->shift;
43 val &= mux->mask;
44
45 if (mux->table) {
46 int i;
47
48 for (i = 0; i < num_parents; i++)
49 if (mux->table[i] == val)
50 return i;
51 return -EINVAL;
52 }
53
54 if (val && (mux->flags & CLK_MUX_INDEX_BIT))
55 val = ffs(val) - 1;
56
57 if (val && (mux->flags & CLK_MUX_INDEX_ONE))
58 val--;
59
60 if (val >= num_parents)
61 return -EINVAL;
62
63 return val;
64 }
65
66 static int ti_clk_mux_set_parent(struct clk_hw *hw, u8 index)
67 {
68 struct clk_omap_mux *mux = to_clk_omap_mux(hw);
69 u32 val;
70
71 if (mux->table) {
72 index = mux->table[index];
73 } else {
74 if (mux->flags & CLK_MUX_INDEX_BIT)
75 index = (1 << ffs(index));
76
77 if (mux->flags & CLK_MUX_INDEX_ONE)
78 index++;
79 }
80
81 if (mux->flags & CLK_MUX_HIWORD_MASK) {
82 val = mux->mask << (mux->shift + 16);
83 } else {
84 val = ti_clk_ll_ops->clk_readl(&mux->reg);
85 val &= ~(mux->mask << mux->shift);
86 }
87 val |= index << mux->shift;
88 ti_clk_ll_ops->clk_writel(val, &mux->reg);
89
90 return 0;
91 }
92
93 const struct clk_ops ti_clk_mux_ops = {
94 .get_parent = ti_clk_mux_get_parent,
95 .set_parent = ti_clk_mux_set_parent,
96 .determine_rate = __clk_mux_determine_rate,
97 };
98
99 static struct clk *_register_mux(struct device *dev, const char *name,
100 const char * const *parent_names,
101 u8 num_parents, unsigned long flags,
102 struct clk_omap_reg *reg, u8 shift, u32 mask,
103 u8 clk_mux_flags, u32 *table)
104 {
105 struct clk_omap_mux *mux;
106 struct clk *clk;
107 struct clk_init_data init;
108
109 /* allocate the mux */
110 mux = kzalloc(sizeof(*mux), GFP_KERNEL);
111 if (!mux) {
112 pr_err("%s: could not allocate mux clk\n", __func__);
113 return ERR_PTR(-ENOMEM);
114 }
115
116 init.name = name;
117 init.ops = &ti_clk_mux_ops;
118 init.flags = flags | CLK_IS_BASIC;
119 init.parent_names = parent_names;
120 init.num_parents = num_parents;
121
122 /* struct clk_mux assignments */
123 memcpy(&mux->reg, reg, sizeof(*reg));
124 mux->shift = shift;
125 mux->mask = mask;
126 mux->flags = clk_mux_flags;
127 mux->table = table;
128 mux->hw.init = &init;
129
130 clk = ti_clk_register(dev, &mux->hw, name);
131
132 if (IS_ERR(clk))
133 kfree(mux);
134
135 return clk;
136 }
137
138 struct clk *ti_clk_register_mux(struct ti_clk *setup)
139 {
140 struct ti_clk_mux *mux;
141 u32 flags;
142 u8 mux_flags = 0;
143 struct clk_omap_reg reg;
144 u32 mask;
145
146 mux = setup->data;
147 flags = CLK_SET_RATE_NO_REPARENT;
148
149 mask = mux->num_parents;
150 if (!(mux->flags & CLKF_INDEX_STARTS_AT_ONE))
151 mask--;
152
153 mask = (1 << fls(mask)) - 1;
154 reg.index = mux->module;
155 reg.offset = mux->reg;
156 reg.ptr = NULL;
157
158 if (mux->flags & CLKF_INDEX_STARTS_AT_ONE)
159 mux_flags |= CLK_MUX_INDEX_ONE;
160
161 if (mux->flags & CLKF_SET_RATE_PARENT)
162 flags |= CLK_SET_RATE_PARENT;
163
164 return _register_mux(NULL, setup->name, mux->parents, mux->num_parents,
165 flags, &reg, mux->bit_shift, mask,
166 mux_flags, NULL);
167 }
168
169 /**
170 * of_mux_clk_setup - Setup function for simple mux rate clock
171 * @node: DT node for the clock
172 *
173 * Sets up a basic clock multiplexer.
174 */
175 static void of_mux_clk_setup(struct device_node *node)
176 {
177 struct clk *clk;
178 struct clk_omap_reg reg;
179 unsigned int num_parents;
180 const char **parent_names;
181 u8 clk_mux_flags = 0;
182 u32 mask = 0;
183 u32 shift = 0;
184 u32 flags = CLK_SET_RATE_NO_REPARENT;
185
186 num_parents = of_clk_get_parent_count(node);
187 if (num_parents < 2) {
188 pr_err("mux-clock %s must have parents\n", node->name);
189 return;
190 }
191 parent_names = kzalloc((sizeof(char *) * num_parents), GFP_KERNEL);
192 if (!parent_names)
193 goto cleanup;
194
195 of_clk_parent_fill(node, parent_names, num_parents);
196
197 if (ti_clk_get_reg_addr(node, 0, &reg))
198 goto cleanup;
199
200 of_property_read_u32(node, "ti,bit-shift", &shift);
201
202 if (of_property_read_bool(node, "ti,index-starts-at-one"))
203 clk_mux_flags |= CLK_MUX_INDEX_ONE;
204
205 if (of_property_read_bool(node, "ti,set-rate-parent"))
206 flags |= CLK_SET_RATE_PARENT;
207
208 /* Generate bit-mask based on parent info */
209 mask = num_parents;
210 if (!(clk_mux_flags & CLK_MUX_INDEX_ONE))
211 mask--;
212
213 mask = (1 << fls(mask)) - 1;
214
215 clk = _register_mux(NULL, node->name, parent_names, num_parents,
216 flags, &reg, shift, mask, clk_mux_flags, NULL);
217
218 if (!IS_ERR(clk))
219 of_clk_add_provider(node, of_clk_src_simple_get, clk);
220
221 cleanup:
222 kfree(parent_names);
223 }
224 CLK_OF_DECLARE(mux_clk, "ti,mux-clock", of_mux_clk_setup);
225
226 struct clk_hw *ti_clk_build_component_mux(struct ti_clk_mux *setup)
227 {
228 struct clk_omap_mux *mux;
229 int num_parents;
230
231 if (!setup)
232 return NULL;
233
234 mux = kzalloc(sizeof(*mux), GFP_KERNEL);
235 if (!mux)
236 return ERR_PTR(-ENOMEM);
237
238 mux->shift = setup->bit_shift;
239
240 mux->reg.index = setup->module;
241 mux->reg.offset = setup->reg;
242
243 if (setup->flags & CLKF_INDEX_STARTS_AT_ONE)
244 mux->flags |= CLK_MUX_INDEX_ONE;
245
246 num_parents = setup->num_parents;
247
248 mux->mask = num_parents - 1;
249 mux->mask = (1 << fls(mux->mask)) - 1;
250
251 return &mux->hw;
252 }
253
254 static void __init of_ti_composite_mux_clk_setup(struct device_node *node)
255 {
256 struct clk_omap_mux *mux;
257 unsigned int num_parents;
258 u32 val;
259
260 mux = kzalloc(sizeof(*mux), GFP_KERNEL);
261 if (!mux)
262 return;
263
264 if (ti_clk_get_reg_addr(node, 0, &mux->reg))
265 goto cleanup;
266
267 if (!of_property_read_u32(node, "ti,bit-shift", &val))
268 mux->shift = val;
269
270 if (of_property_read_bool(node, "ti,index-starts-at-one"))
271 mux->flags |= CLK_MUX_INDEX_ONE;
272
273 num_parents = of_clk_get_parent_count(node);
274
275 if (num_parents < 2) {
276 pr_err("%s must have parents\n", node->name);
277 goto cleanup;
278 }
279
280 mux->mask = num_parents - 1;
281 mux->mask = (1 << fls(mux->mask)) - 1;
282
283 if (!ti_clk_add_component(node, &mux->hw, CLK_COMPONENT_TYPE_MUX))
284 return;
285
286 cleanup:
287 kfree(mux);
288 }
289 CLK_OF_DECLARE(ti_composite_mux_clk_setup, "ti,composite-mux-clock",
290 of_ti_composite_mux_clk_setup);