2 * Copyright 2009 Jerome Glisse.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
32 #include <linux/list.h>
33 #include <linux/slab.h>
35 #include <drm/amdgpu_drm.h>
37 #include "amdgpu_trace.h"
40 int amdgpu_ttm_init(struct amdgpu_device
*adev
);
41 void amdgpu_ttm_fini(struct amdgpu_device
*adev
);
43 static u64
amdgpu_get_vis_part_size(struct amdgpu_device
*adev
,
44 struct ttm_mem_reg
*mem
)
47 if (mem
->start
<< PAGE_SHIFT
< adev
->mc
.visible_vram_size
) {
48 ret
= (u64
)((mem
->start
<< PAGE_SHIFT
) + mem
->size
) >
49 adev
->mc
.visible_vram_size
?
50 adev
->mc
.visible_vram_size
- (mem
->start
<< PAGE_SHIFT
) :
56 static void amdgpu_update_memory_usage(struct amdgpu_device
*adev
,
57 struct ttm_mem_reg
*old_mem
,
58 struct ttm_mem_reg
*new_mem
)
65 switch (new_mem
->mem_type
) {
67 atomic64_add(new_mem
->size
, &adev
->gtt_usage
);
70 atomic64_add(new_mem
->size
, &adev
->vram_usage
);
71 vis_size
= amdgpu_get_vis_part_size(adev
, new_mem
);
72 atomic64_add(vis_size
, &adev
->vram_vis_usage
);
78 switch (old_mem
->mem_type
) {
80 atomic64_sub(old_mem
->size
, &adev
->gtt_usage
);
83 atomic64_sub(old_mem
->size
, &adev
->vram_usage
);
84 vis_size
= amdgpu_get_vis_part_size(adev
, old_mem
);
85 atomic64_sub(vis_size
, &adev
->vram_vis_usage
);
91 static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object
*tbo
)
95 bo
= container_of(tbo
, struct amdgpu_bo
, tbo
);
97 amdgpu_update_memory_usage(bo
->adev
, &bo
->tbo
.mem
, NULL
);
99 mutex_lock(&bo
->adev
->gem
.mutex
);
100 list_del_init(&bo
->list
);
101 mutex_unlock(&bo
->adev
->gem
.mutex
);
102 drm_gem_object_release(&bo
->gem_base
);
107 bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object
*bo
)
109 if (bo
->destroy
== &amdgpu_ttm_bo_destroy
)
114 static void amdgpu_ttm_placement_init(struct amdgpu_device
*adev
,
115 struct ttm_placement
*placement
,
116 struct ttm_place
*placements
,
117 u32 domain
, u64 flags
)
121 placement
->placement
= placements
;
122 placement
->busy_placement
= placements
;
124 if (domain
& AMDGPU_GEM_DOMAIN_VRAM
) {
125 if (flags
& AMDGPU_GEM_CREATE_NO_CPU_ACCESS
&&
126 adev
->mc
.visible_vram_size
< adev
->mc
.real_vram_size
) {
128 adev
->mc
.visible_vram_size
>> PAGE_SHIFT
;
129 placements
[c
++].flags
= TTM_PL_FLAG_WC
| TTM_PL_FLAG_UNCACHED
|
130 TTM_PL_FLAG_VRAM
| TTM_PL_FLAG_TOPDOWN
;
132 placements
[c
].fpfn
= 0;
133 placements
[c
++].flags
= TTM_PL_FLAG_WC
| TTM_PL_FLAG_UNCACHED
|
137 if (domain
& AMDGPU_GEM_DOMAIN_GTT
) {
138 if (flags
& AMDGPU_GEM_CREATE_CPU_GTT_USWC
) {
139 placements
[c
].fpfn
= 0;
140 placements
[c
++].flags
= TTM_PL_FLAG_WC
| TTM_PL_FLAG_TT
|
141 TTM_PL_FLAG_UNCACHED
;
143 placements
[c
].fpfn
= 0;
144 placements
[c
++].flags
= TTM_PL_FLAG_CACHED
| TTM_PL_FLAG_TT
;
148 if (domain
& AMDGPU_GEM_DOMAIN_CPU
) {
149 if (flags
& AMDGPU_GEM_CREATE_CPU_GTT_USWC
) {
150 placements
[c
].fpfn
= 0;
151 placements
[c
++].flags
= TTM_PL_FLAG_WC
| TTM_PL_FLAG_SYSTEM
|
152 TTM_PL_FLAG_UNCACHED
;
154 placements
[c
].fpfn
= 0;
155 placements
[c
++].flags
= TTM_PL_FLAG_CACHED
| TTM_PL_FLAG_SYSTEM
;
159 if (domain
& AMDGPU_GEM_DOMAIN_GDS
) {
160 placements
[c
].fpfn
= 0;
161 placements
[c
++].flags
= TTM_PL_FLAG_UNCACHED
|
164 if (domain
& AMDGPU_GEM_DOMAIN_GWS
) {
165 placements
[c
].fpfn
= 0;
166 placements
[c
++].flags
= TTM_PL_FLAG_UNCACHED
|
169 if (domain
& AMDGPU_GEM_DOMAIN_OA
) {
170 placements
[c
].fpfn
= 0;
171 placements
[c
++].flags
= TTM_PL_FLAG_UNCACHED
|
176 placements
[c
].fpfn
= 0;
177 placements
[c
++].flags
= TTM_PL_MASK_CACHING
|
180 placement
->num_placement
= c
;
181 placement
->num_busy_placement
= c
;
183 for (i
= 0; i
< c
; i
++) {
184 if ((flags
& AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED
) &&
185 (placements
[i
].flags
& TTM_PL_FLAG_VRAM
) &&
188 adev
->mc
.visible_vram_size
>> PAGE_SHIFT
;
190 placements
[i
].lpfn
= 0;
194 void amdgpu_ttm_placement_from_domain(struct amdgpu_bo
*rbo
, u32 domain
)
196 amdgpu_ttm_placement_init(rbo
->adev
, &rbo
->placement
,
197 rbo
->placements
, domain
, rbo
->flags
);
200 static void amdgpu_fill_placement_to_bo(struct amdgpu_bo
*bo
,
201 struct ttm_placement
*placement
)
203 BUG_ON(placement
->num_placement
> (AMDGPU_GEM_DOMAIN_MAX
+ 1));
205 memcpy(bo
->placements
, placement
->placement
,
206 placement
->num_placement
* sizeof(struct ttm_place
));
207 bo
->placement
.num_placement
= placement
->num_placement
;
208 bo
->placement
.num_busy_placement
= placement
->num_busy_placement
;
209 bo
->placement
.placement
= bo
->placements
;
210 bo
->placement
.busy_placement
= bo
->placements
;
213 int amdgpu_bo_create_restricted(struct amdgpu_device
*adev
,
214 unsigned long size
, int byte_align
,
215 bool kernel
, u32 domain
, u64 flags
,
217 struct ttm_placement
*placement
,
218 struct reservation_object
*resv
,
219 struct amdgpu_bo
**bo_ptr
)
221 struct amdgpu_bo
*bo
;
222 enum ttm_bo_type type
;
223 unsigned long page_align
;
227 page_align
= roundup(byte_align
, PAGE_SIZE
) >> PAGE_SHIFT
;
228 size
= ALIGN(size
, PAGE_SIZE
);
231 type
= ttm_bo_type_kernel
;
233 type
= ttm_bo_type_sg
;
235 type
= ttm_bo_type_device
;
239 acc_size
= ttm_bo_dma_acc_size(&adev
->mman
.bdev
, size
,
240 sizeof(struct amdgpu_bo
));
242 bo
= kzalloc(sizeof(struct amdgpu_bo
), GFP_KERNEL
);
245 r
= drm_gem_object_init(adev
->ddev
, &bo
->gem_base
, size
);
251 INIT_LIST_HEAD(&bo
->list
);
252 INIT_LIST_HEAD(&bo
->va
);
253 bo
->initial_domain
= domain
& (AMDGPU_GEM_DOMAIN_VRAM
|
254 AMDGPU_GEM_DOMAIN_GTT
|
255 AMDGPU_GEM_DOMAIN_CPU
|
256 AMDGPU_GEM_DOMAIN_GDS
|
257 AMDGPU_GEM_DOMAIN_GWS
|
258 AMDGPU_GEM_DOMAIN_OA
);
261 amdgpu_fill_placement_to_bo(bo
, placement
);
262 /* Kernel allocation are uninterruptible */
263 r
= ttm_bo_init(&adev
->mman
.bdev
, &bo
->tbo
, size
, type
,
264 &bo
->placement
, page_align
, !kernel
, NULL
,
265 acc_size
, sg
, resv
, &amdgpu_ttm_bo_destroy
);
266 if (unlikely(r
!= 0)) {
271 trace_amdgpu_bo_create(bo
);
276 int amdgpu_bo_create(struct amdgpu_device
*adev
,
277 unsigned long size
, int byte_align
,
278 bool kernel
, u32 domain
, u64 flags
,
280 struct reservation_object
*resv
,
281 struct amdgpu_bo
**bo_ptr
)
283 struct ttm_placement placement
= {0};
284 struct ttm_place placements
[AMDGPU_GEM_DOMAIN_MAX
+ 1];
286 memset(&placements
, 0,
287 (AMDGPU_GEM_DOMAIN_MAX
+ 1) * sizeof(struct ttm_place
));
289 amdgpu_ttm_placement_init(adev
, &placement
,
290 placements
, domain
, flags
);
292 return amdgpu_bo_create_restricted(adev
, size
, byte_align
, kernel
,
293 domain
, flags
, sg
, &placement
,
297 int amdgpu_bo_kmap(struct amdgpu_bo
*bo
, void **ptr
)
302 if (bo
->flags
& AMDGPU_GEM_CREATE_NO_CPU_ACCESS
)
311 r
= ttm_bo_kmap(&bo
->tbo
, 0, bo
->tbo
.num_pages
, &bo
->kmap
);
315 bo
->kptr
= ttm_kmap_obj_virtual(&bo
->kmap
, &is_iomem
);
322 void amdgpu_bo_kunmap(struct amdgpu_bo
*bo
)
324 if (bo
->kptr
== NULL
)
327 ttm_bo_kunmap(&bo
->kmap
);
330 struct amdgpu_bo
*amdgpu_bo_ref(struct amdgpu_bo
*bo
)
335 ttm_bo_reference(&bo
->tbo
);
339 void amdgpu_bo_unref(struct amdgpu_bo
**bo
)
341 struct ttm_buffer_object
*tbo
;
352 int amdgpu_bo_pin_restricted(struct amdgpu_bo
*bo
, u32 domain
,
353 u64 min_offset
, u64 max_offset
,
359 if (amdgpu_ttm_tt_has_userptr(bo
->tbo
.ttm
))
362 if (WARN_ON_ONCE(min_offset
> max_offset
))
368 *gpu_addr
= amdgpu_bo_gpu_offset(bo
);
370 if (max_offset
!= 0) {
372 if (domain
== AMDGPU_GEM_DOMAIN_VRAM
)
373 domain_start
= bo
->adev
->mc
.vram_start
;
375 domain_start
= bo
->adev
->mc
.gtt_start
;
376 WARN_ON_ONCE(max_offset
<
377 (amdgpu_bo_gpu_offset(bo
) - domain_start
));
382 amdgpu_ttm_placement_from_domain(bo
, domain
);
383 for (i
= 0; i
< bo
->placement
.num_placement
; i
++) {
384 /* force to pin into visible video ram */
385 if ((bo
->placements
[i
].flags
& TTM_PL_FLAG_VRAM
) &&
386 !(bo
->flags
& AMDGPU_GEM_CREATE_NO_CPU_ACCESS
) &&
387 (!max_offset
|| max_offset
> bo
->adev
->mc
.visible_vram_size
)) {
388 if (WARN_ON_ONCE(min_offset
>
389 bo
->adev
->mc
.visible_vram_size
))
391 fpfn
= min_offset
>> PAGE_SHIFT
;
392 lpfn
= bo
->adev
->mc
.visible_vram_size
>> PAGE_SHIFT
;
394 fpfn
= min_offset
>> PAGE_SHIFT
;
395 lpfn
= max_offset
>> PAGE_SHIFT
;
397 if (fpfn
> bo
->placements
[i
].fpfn
)
398 bo
->placements
[i
].fpfn
= fpfn
;
399 if (lpfn
&& lpfn
< bo
->placements
[i
].lpfn
)
400 bo
->placements
[i
].lpfn
= lpfn
;
401 bo
->placements
[i
].flags
|= TTM_PL_FLAG_NO_EVICT
;
404 r
= ttm_bo_validate(&bo
->tbo
, &bo
->placement
, false, false);
405 if (likely(r
== 0)) {
407 if (gpu_addr
!= NULL
)
408 *gpu_addr
= amdgpu_bo_gpu_offset(bo
);
409 if (domain
== AMDGPU_GEM_DOMAIN_VRAM
)
410 bo
->adev
->vram_pin_size
+= amdgpu_bo_size(bo
);
412 bo
->adev
->gart_pin_size
+= amdgpu_bo_size(bo
);
414 dev_err(bo
->adev
->dev
, "%p pin failed\n", bo
);
419 int amdgpu_bo_pin(struct amdgpu_bo
*bo
, u32 domain
, u64
*gpu_addr
)
421 return amdgpu_bo_pin_restricted(bo
, domain
, 0, 0, gpu_addr
);
424 int amdgpu_bo_unpin(struct amdgpu_bo
*bo
)
428 if (!bo
->pin_count
) {
429 dev_warn(bo
->adev
->dev
, "%p unpin not necessary\n", bo
);
435 for (i
= 0; i
< bo
->placement
.num_placement
; i
++) {
436 bo
->placements
[i
].lpfn
= 0;
437 bo
->placements
[i
].flags
&= ~TTM_PL_FLAG_NO_EVICT
;
439 r
= ttm_bo_validate(&bo
->tbo
, &bo
->placement
, false, false);
440 if (likely(r
== 0)) {
441 if (bo
->tbo
.mem
.mem_type
== TTM_PL_VRAM
)
442 bo
->adev
->vram_pin_size
-= amdgpu_bo_size(bo
);
444 bo
->adev
->gart_pin_size
-= amdgpu_bo_size(bo
);
446 dev_err(bo
->adev
->dev
, "%p validate failed for unpin\n", bo
);
451 int amdgpu_bo_evict_vram(struct amdgpu_device
*adev
)
453 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
454 if (0 && (adev
->flags
& AMD_IS_APU
)) {
455 /* Useless to evict on IGP chips */
458 return ttm_bo_evict_mm(&adev
->mman
.bdev
, TTM_PL_VRAM
);
461 void amdgpu_bo_force_delete(struct amdgpu_device
*adev
)
463 struct amdgpu_bo
*bo
, *n
;
465 if (list_empty(&adev
->gem
.objects
)) {
468 dev_err(adev
->dev
, "Userspace still has active objects !\n");
469 list_for_each_entry_safe(bo
, n
, &adev
->gem
.objects
, list
) {
470 dev_err(adev
->dev
, "%p %p %lu %lu force free\n",
471 &bo
->gem_base
, bo
, (unsigned long)bo
->gem_base
.size
,
472 *((unsigned long *)&bo
->gem_base
.refcount
));
473 mutex_lock(&bo
->adev
->gem
.mutex
);
474 list_del_init(&bo
->list
);
475 mutex_unlock(&bo
->adev
->gem
.mutex
);
476 /* this should unref the ttm bo */
477 drm_gem_object_unreference_unlocked(&bo
->gem_base
);
481 int amdgpu_bo_init(struct amdgpu_device
*adev
)
483 /* Add an MTRR for the VRAM */
484 adev
->mc
.vram_mtrr
= arch_phys_wc_add(adev
->mc
.aper_base
,
486 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
487 adev
->mc
.mc_vram_size
>> 20,
488 (unsigned long long)adev
->mc
.aper_size
>> 20);
489 DRM_INFO("RAM width %dbits DDR\n",
490 adev
->mc
.vram_width
);
491 return amdgpu_ttm_init(adev
);
494 void amdgpu_bo_fini(struct amdgpu_device
*adev
)
496 amdgpu_ttm_fini(adev
);
497 arch_phys_wc_del(adev
->mc
.vram_mtrr
);
500 int amdgpu_bo_fbdev_mmap(struct amdgpu_bo
*bo
,
501 struct vm_area_struct
*vma
)
503 return ttm_fbdev_mmap(vma
, &bo
->tbo
);
506 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo
*bo
, u64 tiling_flags
)
508 if (AMDGPU_TILING_GET(tiling_flags
, TILE_SPLIT
) > 6)
511 bo
->tiling_flags
= tiling_flags
;
515 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo
*bo
, u64
*tiling_flags
)
517 lockdep_assert_held(&bo
->tbo
.resv
->lock
.base
);
520 *tiling_flags
= bo
->tiling_flags
;
523 int amdgpu_bo_set_metadata (struct amdgpu_bo
*bo
, void *metadata
,
524 uint32_t metadata_size
, uint64_t flags
)
528 if (!metadata_size
) {
529 if (bo
->metadata_size
) {
531 bo
->metadata_size
= 0;
536 if (metadata
== NULL
)
539 buffer
= kmemdup(metadata
, metadata_size
, GFP_KERNEL
);
544 bo
->metadata_flags
= flags
;
545 bo
->metadata
= buffer
;
546 bo
->metadata_size
= metadata_size
;
551 int amdgpu_bo_get_metadata(struct amdgpu_bo
*bo
, void *buffer
,
552 size_t buffer_size
, uint32_t *metadata_size
,
555 if (!buffer
&& !metadata_size
)
559 if (buffer_size
< bo
->metadata_size
)
562 if (bo
->metadata_size
)
563 memcpy(buffer
, bo
->metadata
, bo
->metadata_size
);
567 *metadata_size
= bo
->metadata_size
;
569 *flags
= bo
->metadata_flags
;
574 void amdgpu_bo_move_notify(struct ttm_buffer_object
*bo
,
575 struct ttm_mem_reg
*new_mem
)
577 struct amdgpu_bo
*rbo
;
579 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo
))
582 rbo
= container_of(bo
, struct amdgpu_bo
, tbo
);
583 amdgpu_vm_bo_invalidate(rbo
->adev
, rbo
);
585 /* update statistics */
589 /* move_notify is called before move happens */
590 amdgpu_update_memory_usage(rbo
->adev
, &bo
->mem
, new_mem
);
593 int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object
*bo
)
595 struct amdgpu_device
*adev
;
596 struct amdgpu_bo
*abo
;
597 unsigned long offset
, size
, lpfn
;
600 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo
))
603 abo
= container_of(bo
, struct amdgpu_bo
, tbo
);
605 if (bo
->mem
.mem_type
!= TTM_PL_VRAM
)
608 size
= bo
->mem
.num_pages
<< PAGE_SHIFT
;
609 offset
= bo
->mem
.start
<< PAGE_SHIFT
;
610 if ((offset
+ size
) <= adev
->mc
.visible_vram_size
)
613 /* hurrah the memory is not visible ! */
614 amdgpu_ttm_placement_from_domain(abo
, AMDGPU_GEM_DOMAIN_VRAM
);
615 lpfn
= adev
->mc
.visible_vram_size
>> PAGE_SHIFT
;
616 for (i
= 0; i
< abo
->placement
.num_placement
; i
++) {
617 /* Force into visible VRAM */
618 if ((abo
->placements
[i
].flags
& TTM_PL_FLAG_VRAM
) &&
619 (!abo
->placements
[i
].lpfn
|| abo
->placements
[i
].lpfn
> lpfn
))
620 abo
->placements
[i
].lpfn
= lpfn
;
622 r
= ttm_bo_validate(bo
, &abo
->placement
, false, false);
623 if (unlikely(r
== -ENOMEM
)) {
624 amdgpu_ttm_placement_from_domain(abo
, AMDGPU_GEM_DOMAIN_GTT
);
625 return ttm_bo_validate(bo
, &abo
->placement
, false, false);
626 } else if (unlikely(r
!= 0)) {
630 offset
= bo
->mem
.start
<< PAGE_SHIFT
;
631 /* this should never happen */
632 if ((offset
+ size
) > adev
->mc
.visible_vram_size
)
639 * amdgpu_bo_fence - add fence to buffer object
641 * @bo: buffer object in question
642 * @fence: fence to add
643 * @shared: true if fence should be added shared
646 void amdgpu_bo_fence(struct amdgpu_bo
*bo
, struct fence
*fence
,
649 struct reservation_object
*resv
= bo
->tbo
.resv
;
652 reservation_object_add_shared_fence(resv
, fence
);
654 reservation_object_add_excl_fence(resv
, fence
);