2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
27 #include "nbio_v6_1.h"
28 #include "nbio_v7_0.h"
29 #include "nbio_v7_4.h"
31 #define SOC15_FLUSH_GPU_TLB_NUM_WREG 6
32 #define SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT 3
34 extern const struct amd_ip_funcs soc15_common_ip_funcs
;
36 struct soc15_reg_golden
{
45 struct soc15_reg_rlcg
{
52 struct soc15_reg_entry
{
62 struct soc15_allowed_register_entry
{
70 struct soc15_ras_field_entry
{
76 uint32_t sec_count_mask
;
77 uint32_t sec_count_shift
;
78 uint32_t ded_count_mask
;
79 uint32_t ded_count_shift
;
82 #define SOC15_REG_ENTRY(ip, inst, reg) ip##_HWIP, inst, reg##_BASE_IDX, reg
84 #define SOC15_REG_ENTRY_OFFSET(entry) (adev->reg_offset[entry.hwip][entry.inst][entry.seg] + entry.reg_offset)
86 #define SOC15_REG_GOLDEN_VALUE(ip, inst, reg, and_mask, or_mask) \
87 { ip##_HWIP, inst, reg##_BASE_IDX, reg, and_mask, or_mask }
89 #define SOC15_REG_FIELD(reg, field) reg##__##field##_MASK, reg##__##field##__SHIFT
91 void soc15_grbm_select(struct amdgpu_device
*adev
,
92 u32 me
, u32 pipe
, u32 queue
, u32 vmid
);
93 void soc15_set_virt_ops(struct amdgpu_device
*adev
);
94 int soc15_set_ip_blocks(struct amdgpu_device
*adev
);
96 void soc15_program_register_sequence(struct amdgpu_device
*adev
,
97 const struct soc15_reg_golden
*registers
,
98 const u32 array_size
);
100 int vega10_reg_base_init(struct amdgpu_device
*adev
);
101 int vega20_reg_base_init(struct amdgpu_device
*adev
);
102 int arct_reg_base_init(struct amdgpu_device
*adev
);
104 void vega10_doorbell_index_init(struct amdgpu_device
*adev
);
105 void vega20_doorbell_index_init(struct amdgpu_device
*adev
);