]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blob - drivers/gpu/drm/amd/display/dc/dcn20/dcn20_init.c
Merge tag 'asoc-v5.7' of https://git.kernel.org/pub/scm/linux/kernel/git/broonie...
[mirror_ubuntu-hirsute-kernel.git] / drivers / gpu / drm / amd / display / dc / dcn20 / dcn20_init.c
1 /*
2 * Copyright 2016 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26 #include "dce110/dce110_hw_sequencer.h"
27 #include "dcn10/dcn10_hw_sequencer.h"
28 #include "dcn20_hwseq.h"
29
30 static const struct hw_sequencer_funcs dcn20_funcs = {
31 .program_gamut_remap = dcn10_program_gamut_remap,
32 .init_hw = dcn10_init_hw,
33 .apply_ctx_to_hw = dce110_apply_ctx_to_hw,
34 .apply_ctx_for_surface = NULL,
35 .program_front_end_for_ctx = dcn20_program_front_end_for_ctx,
36 .update_plane_addr = dcn20_update_plane_addr,
37 .update_dchub = dcn10_update_dchub,
38 .update_pending_status = dcn10_update_pending_status,
39 .program_output_csc = dcn20_program_output_csc,
40 .enable_accelerated_mode = dce110_enable_accelerated_mode,
41 .enable_timing_synchronization = dcn10_enable_timing_synchronization,
42 .enable_per_frame_crtc_position_reset = dcn10_enable_per_frame_crtc_position_reset,
43 .update_info_frame = dce110_update_info_frame,
44 .send_immediate_sdp_message = dcn10_send_immediate_sdp_message,
45 .enable_stream = dcn20_enable_stream,
46 .disable_stream = dce110_disable_stream,
47 .unblank_stream = dcn20_unblank_stream,
48 .blank_stream = dce110_blank_stream,
49 .enable_audio_stream = dce110_enable_audio_stream,
50 .disable_audio_stream = dce110_disable_audio_stream,
51 .disable_plane = dcn20_disable_plane,
52 .pipe_control_lock = dcn20_pipe_control_lock,
53 .pipe_control_lock_global = dcn20_pipe_control_lock_global,
54 .prepare_bandwidth = dcn20_prepare_bandwidth,
55 .optimize_bandwidth = dcn20_optimize_bandwidth,
56 .update_bandwidth = dcn20_update_bandwidth,
57 .set_drr = dcn10_set_drr,
58 .get_position = dcn10_get_position,
59 .set_static_screen_control = dcn10_set_static_screen_control,
60 .setup_stereo = dcn10_setup_stereo,
61 .set_avmute = dce110_set_avmute,
62 .log_hw_state = dcn10_log_hw_state,
63 .get_hw_state = dcn10_get_hw_state,
64 .clear_status_bits = dcn10_clear_status_bits,
65 .wait_for_mpcc_disconnect = dcn10_wait_for_mpcc_disconnect,
66 .edp_power_control = dce110_edp_power_control,
67 .edp_wait_for_hpd_ready = dce110_edp_wait_for_hpd_ready,
68 .set_cursor_position = dcn10_set_cursor_position,
69 .set_cursor_attribute = dcn10_set_cursor_attribute,
70 .set_cursor_sdr_white_level = dcn10_set_cursor_sdr_white_level,
71 .setup_periodic_interrupt = dcn10_setup_periodic_interrupt,
72 .set_clock = dcn10_set_clock,
73 .get_clock = dcn10_get_clock,
74 .program_triplebuffer = dcn20_program_triple_buffer,
75 .enable_writeback = dcn20_enable_writeback,
76 .disable_writeback = dcn20_disable_writeback,
77 .dmdata_status_done = dcn20_dmdata_status_done,
78 .program_dmdata_engine = dcn20_program_dmdata_engine,
79 .set_dmdata_attributes = dcn20_set_dmdata_attributes,
80 .init_sys_ctx = dcn20_init_sys_ctx,
81 .init_vm_ctx = dcn20_init_vm_ctx,
82 .set_flip_control_gsl = dcn20_set_flip_control_gsl,
83 .get_vupdate_offset_from_vsync = dcn10_get_vupdate_offset_from_vsync,
84 };
85
86 static const struct hwseq_private_funcs dcn20_private_funcs = {
87 .init_pipes = dcn10_init_pipes,
88 .update_plane_addr = dcn20_update_plane_addr,
89 .plane_atomic_disconnect = dcn10_plane_atomic_disconnect,
90 .update_mpcc = dcn20_update_mpcc,
91 .set_input_transfer_func = dcn20_set_input_transfer_func,
92 .set_output_transfer_func = dcn20_set_output_transfer_func,
93 .power_down = dce110_power_down,
94 .enable_display_power_gating = dcn10_dummy_display_power_gating,
95 .blank_pixel_data = dcn20_blank_pixel_data,
96 .reset_hw_ctx_wrap = dcn20_reset_hw_ctx_wrap,
97 .enable_stream_timing = dcn20_enable_stream_timing,
98 .edp_backlight_control = dce110_edp_backlight_control,
99 .disable_stream_gating = dcn20_disable_stream_gating,
100 .enable_stream_gating = dcn20_enable_stream_gating,
101 .setup_vupdate_interrupt = dcn20_setup_vupdate_interrupt,
102 .did_underflow_occur = dcn10_did_underflow_occur,
103 .init_blank = dcn20_init_blank,
104 .disable_vga = dcn20_disable_vga,
105 .bios_golden_init = dcn10_bios_golden_init,
106 .plane_atomic_disable = dcn20_plane_atomic_disable,
107 .plane_atomic_power_down = dcn10_plane_atomic_power_down,
108 .enable_power_gating_plane = dcn20_enable_power_gating_plane,
109 .dpp_pg_control = dcn20_dpp_pg_control,
110 .hubp_pg_control = dcn20_hubp_pg_control,
111 .update_odm = dcn20_update_odm,
112 .dsc_pg_control = dcn20_dsc_pg_control,
113 .get_surface_visual_confirm_color = dcn10_get_surface_visual_confirm_color,
114 .get_hdr_visual_confirm_color = dcn10_get_hdr_visual_confirm_color,
115 .set_hdr_multiplier = dcn10_set_hdr_multiplier,
116 .verify_allow_pstate_change_high = dcn10_verify_allow_pstate_change_high,
117 .wait_for_blank_complete = dcn20_wait_for_blank_complete,
118 .dccg_init = dcn20_dccg_init,
119 .set_blend_lut = dcn20_set_blend_lut,
120 .set_shaper_3dlut = dcn20_set_shaper_3dlut,
121 };
122
123 void dcn20_hw_sequencer_construct(struct dc *dc)
124 {
125 dc->hwss = dcn20_funcs;
126 dc->hwseq->funcs = dcn20_private_funcs;
127
128 if (IS_FPGA_MAXIMUS_DC(dc->ctx->dce_environment)) {
129 dc->hwss.init_hw = dcn20_fpga_init_hw;
130 dc->hwseq->funcs.init_pipes = NULL;
131 }
132 }