2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
24 * Kevin Tian <kevin.tian@intel.com>
25 * Eddie Dong <eddie.dong@intel.com>
28 * Niu Bing <bing.niu@intel.com>
29 * Zhi Wang <zhi.a.wang@intel.com>
37 #include "hypercall.h"
40 #include "interrupt.h"
45 #include "scheduler.h"
46 #include "sched_policy.h"
48 #include "cmd_parser.h"
50 #define GVT_MAX_VGPU 8
53 INTEL_GVT_HYPERVISOR_XEN
= 0,
54 INTEL_GVT_HYPERVISOR_KVM
,
57 struct intel_gvt_host
{
60 struct intel_gvt_mpt
*mpt
;
63 extern struct intel_gvt_host intel_gvt_host
;
65 /* Describe per-platform limitations. */
66 struct intel_gvt_device_info
{
67 u32 max_support_vgpus
;
71 unsigned long msi_cap_offset
;
74 u32 gtt_entry_size_shift
;
75 int gmadr_bytes_in_cmd
;
79 /* GM resources owned by a vGPU */
80 struct intel_vgpu_gm
{
83 struct drm_mm_node low_gm_node
;
84 struct drm_mm_node high_gm_node
;
87 #define INTEL_GVT_MAX_NUM_FENCES 32
89 /* Fences owned by a vGPU */
90 struct intel_vgpu_fence
{
91 struct drm_i915_fence_reg
*regs
[INTEL_GVT_MAX_NUM_FENCES
];
96 struct intel_vgpu_mmio
{
99 bool disable_warn_untrack
;
102 #define INTEL_GVT_MAX_CFG_SPACE_SZ 256
103 #define INTEL_GVT_MAX_BAR_NUM 4
105 struct intel_vgpu_pci_bar
{
110 struct intel_vgpu_cfg_space
{
111 unsigned char virtual_cfg_space
[INTEL_GVT_MAX_CFG_SPACE_SZ
];
112 struct intel_vgpu_pci_bar bar
[INTEL_GVT_MAX_BAR_NUM
];
115 #define vgpu_cfg_space(vgpu) ((vgpu)->cfg_space.virtual_cfg_space)
117 #define INTEL_GVT_MAX_PIPE 4
119 struct intel_vgpu_irq
{
120 bool irq_warn_once
[INTEL_GVT_EVENT_MAX
];
121 DECLARE_BITMAP(flip_done_event
[INTEL_GVT_MAX_PIPE
],
122 INTEL_GVT_EVENT_MAX
);
125 struct intel_vgpu_opregion
{
127 u32 gfn
[INTEL_GVT_OPREGION_PAGES
];
128 struct page
*pages
[INTEL_GVT_OPREGION_PAGES
];
131 #define vgpu_opregion(vgpu) (&(vgpu->opregion))
133 #define INTEL_GVT_MAX_PORT 5
135 struct intel_vgpu_display
{
136 struct intel_vgpu_i2c_edid i2c_edid
;
137 struct intel_vgpu_port ports
[INTEL_GVT_MAX_PORT
];
138 struct intel_vgpu_sbi sbi
;
141 struct vgpu_sched_ctl
{
146 struct intel_gvt
*gvt
;
148 unsigned long handle
; /* vGPU handle used by hypervisor MPT modules */
154 struct vgpu_sched_ctl sched_ctl
;
156 struct intel_vgpu_fence fence
;
157 struct intel_vgpu_gm gm
;
158 struct intel_vgpu_cfg_space cfg_space
;
159 struct intel_vgpu_mmio mmio
;
160 struct intel_vgpu_irq irq
;
161 struct intel_vgpu_gtt gtt
;
162 struct intel_vgpu_opregion opregion
;
163 struct intel_vgpu_display display
;
164 struct intel_vgpu_execlist execlist
[I915_NUM_ENGINES
];
165 struct list_head workload_q_head
[I915_NUM_ENGINES
];
166 struct kmem_cache
*workloads
;
167 atomic_t running_workload_num
;
168 DECLARE_BITMAP(tlb_handle_pending
, I915_NUM_ENGINES
);
169 struct i915_gem_context
*shadow_ctx
;
171 #if IS_ENABLED(CONFIG_DRM_I915_GVT_KVMGT)
173 struct mdev_device
*mdev
;
174 struct vfio_region
*region
;
176 struct eventfd_ctx
*intx_trigger
;
177 struct eventfd_ctx
*msi_trigger
;
178 struct rb_root cache
;
179 struct mutex cache_lock
;
180 struct notifier_block iommu_notifier
;
181 struct notifier_block group_notifier
;
183 struct work_struct release_work
;
185 struct work_struct unpin_work
;
186 spinlock_t unpin_lock
; /* To protect unpin_list */
187 struct list_head unpin_list
;
192 struct intel_gvt_gm
{
193 unsigned long vgpu_allocated_low_gm_size
;
194 unsigned long vgpu_allocated_high_gm_size
;
197 struct intel_gvt_fence
{
198 unsigned long vgpu_allocated_fence_num
;
201 #define INTEL_GVT_MMIO_HASH_BITS 11
203 struct intel_gvt_mmio
{
205 /* Register contains RO bits */
206 #define F_RO (1 << 0)
207 /* Register contains graphics address */
208 #define F_GMADR (1 << 1)
209 /* Mode mask registers with high 16 bits as the mask bits */
210 #define F_MODE_MASK (1 << 2)
211 /* This reg can be accessed by GPU commands */
212 #define F_CMD_ACCESS (1 << 3)
213 /* This reg has been accessed by a VM */
214 #define F_ACCESSED (1 << 4)
215 /* This reg has been accessed through GPU commands */
216 #define F_CMD_ACCESSED (1 << 5)
217 /* This reg could be accessed by unaligned address */
218 #define F_UNALIGN (1 << 6)
220 DECLARE_HASHTABLE(mmio_info_table
, INTEL_GVT_MMIO_HASH_BITS
);
221 unsigned int num_tracked_mmio
;
224 struct intel_gvt_firmware
{
227 bool firmware_loaded
;
230 struct intel_gvt_opregion
{
235 #define NR_MAX_INTEL_VGPU_TYPES 20
236 struct intel_vgpu_type
{
238 unsigned int avail_instance
;
239 unsigned int low_gm_size
;
240 unsigned int high_gm_size
;
243 enum intel_vgpu_edid resolution
;
248 struct drm_i915_private
*dev_priv
;
249 struct idr vgpu_idr
; /* vGPU IDR pool */
251 struct intel_gvt_device_info device_info
;
252 struct intel_gvt_gm gm
;
253 struct intel_gvt_fence fence
;
254 struct intel_gvt_mmio mmio
;
255 struct intel_gvt_firmware firmware
;
256 struct intel_gvt_irq irq
;
257 struct intel_gvt_gtt gtt
;
258 struct intel_gvt_opregion opregion
;
259 struct intel_gvt_workload_scheduler scheduler
;
260 struct notifier_block shadow_ctx_notifier_block
[I915_NUM_ENGINES
];
261 DECLARE_HASHTABLE(cmd_table
, GVT_CMD_HASH_BITS
);
262 struct intel_vgpu_type
*types
;
263 unsigned int num_types
;
264 struct intel_vgpu
*idle_vgpu
;
266 struct task_struct
*service_thread
;
267 wait_queue_head_t service_thread_wq
;
268 unsigned long service_request
;
271 static inline struct intel_gvt
*to_gvt(struct drm_i915_private
*i915
)
277 INTEL_GVT_REQUEST_EMULATE_VBLANK
= 0,
279 /* Scheduling trigger by timer */
280 INTEL_GVT_REQUEST_SCHED
= 1,
282 /* Scheduling trigger by event */
283 INTEL_GVT_REQUEST_EVENT_SCHED
= 2,
286 static inline void intel_gvt_request_service(struct intel_gvt
*gvt
,
289 set_bit(service
, (void *)&gvt
->service_request
);
290 wake_up(&gvt
->service_thread_wq
);
293 void intel_gvt_free_firmware(struct intel_gvt
*gvt
);
294 int intel_gvt_load_firmware(struct intel_gvt
*gvt
);
296 /* Aperture/GM space definitions for GVT device */
297 #define MB_TO_BYTES(mb) ((mb) << 20ULL)
298 #define BYTES_TO_MB(b) ((b) >> 20ULL)
300 #define HOST_LOW_GM_SIZE MB_TO_BYTES(128)
301 #define HOST_HIGH_GM_SIZE MB_TO_BYTES(384)
304 /* Aperture/GM space definitions for GVT device */
305 #define gvt_aperture_sz(gvt) (gvt->dev_priv->ggtt.mappable_end)
306 #define gvt_aperture_pa_base(gvt) (gvt->dev_priv->ggtt.mappable_base)
308 #define gvt_ggtt_gm_sz(gvt) (gvt->dev_priv->ggtt.base.total)
309 #define gvt_ggtt_sz(gvt) \
310 ((gvt->dev_priv->ggtt.base.total >> PAGE_SHIFT) << 3)
311 #define gvt_hidden_sz(gvt) (gvt_ggtt_gm_sz(gvt) - gvt_aperture_sz(gvt))
313 #define gvt_aperture_gmadr_base(gvt) (0)
314 #define gvt_aperture_gmadr_end(gvt) (gvt_aperture_gmadr_base(gvt) \
315 + gvt_aperture_sz(gvt) - 1)
317 #define gvt_hidden_gmadr_base(gvt) (gvt_aperture_gmadr_base(gvt) \
318 + gvt_aperture_sz(gvt))
319 #define gvt_hidden_gmadr_end(gvt) (gvt_hidden_gmadr_base(gvt) \
320 + gvt_hidden_sz(gvt) - 1)
322 #define gvt_fence_sz(gvt) (gvt->dev_priv->num_fence_regs)
324 /* Aperture/GM space definitions for vGPU */
325 #define vgpu_aperture_offset(vgpu) ((vgpu)->gm.low_gm_node.start)
326 #define vgpu_hidden_offset(vgpu) ((vgpu)->gm.high_gm_node.start)
327 #define vgpu_aperture_sz(vgpu) ((vgpu)->gm.aperture_sz)
328 #define vgpu_hidden_sz(vgpu) ((vgpu)->gm.hidden_sz)
330 #define vgpu_aperture_pa_base(vgpu) \
331 (gvt_aperture_pa_base(vgpu->gvt) + vgpu_aperture_offset(vgpu))
333 #define vgpu_ggtt_gm_sz(vgpu) ((vgpu)->gm.aperture_sz + (vgpu)->gm.hidden_sz)
335 #define vgpu_aperture_pa_end(vgpu) \
336 (vgpu_aperture_pa_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
338 #define vgpu_aperture_gmadr_base(vgpu) (vgpu_aperture_offset(vgpu))
339 #define vgpu_aperture_gmadr_end(vgpu) \
340 (vgpu_aperture_gmadr_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
342 #define vgpu_hidden_gmadr_base(vgpu) (vgpu_hidden_offset(vgpu))
343 #define vgpu_hidden_gmadr_end(vgpu) \
344 (vgpu_hidden_gmadr_base(vgpu) + vgpu_hidden_sz(vgpu) - 1)
346 #define vgpu_fence_base(vgpu) (vgpu->fence.base)
347 #define vgpu_fence_sz(vgpu) (vgpu->fence.size)
349 struct intel_vgpu_creation_params
{
351 __u64 low_gm_sz
; /* in MB */
352 __u64 high_gm_sz
; /* in MB */
361 int intel_vgpu_alloc_resource(struct intel_vgpu
*vgpu
,
362 struct intel_vgpu_creation_params
*param
);
363 void intel_vgpu_reset_resource(struct intel_vgpu
*vgpu
);
364 void intel_vgpu_free_resource(struct intel_vgpu
*vgpu
);
365 void intel_vgpu_write_fence(struct intel_vgpu
*vgpu
,
366 u32 fence
, u64 value
);
368 /* Macros for easily accessing vGPU virtual/shadow register */
369 #define vgpu_vreg(vgpu, reg) \
370 (*(u32 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
371 #define vgpu_vreg8(vgpu, reg) \
372 (*(u8 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
373 #define vgpu_vreg16(vgpu, reg) \
374 (*(u16 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
375 #define vgpu_vreg64(vgpu, reg) \
376 (*(u64 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
377 #define vgpu_sreg(vgpu, reg) \
378 (*(u32 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
379 #define vgpu_sreg8(vgpu, reg) \
380 (*(u8 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
381 #define vgpu_sreg16(vgpu, reg) \
382 (*(u16 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
383 #define vgpu_sreg64(vgpu, reg) \
384 (*(u64 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
386 #define for_each_active_vgpu(gvt, vgpu, id) \
387 idr_for_each_entry((&(gvt)->vgpu_idr), (vgpu), (id)) \
388 for_each_if(vgpu->active)
390 static inline void intel_vgpu_write_pci_bar(struct intel_vgpu
*vgpu
,
391 u32 offset
, u32 val
, bool low
)
395 /* BAR offset should be 32 bits algiend */
396 offset
= rounddown(offset
, 4);
397 pval
= (u32
*)(vgpu_cfg_space(vgpu
) + offset
);
401 * only update bit 31 - bit 4,
402 * leave the bit 3 - bit 0 unchanged.
404 *pval
= (val
& GENMASK(31, 4)) | (*pval
& GENMASK(3, 0));
410 int intel_gvt_init_vgpu_types(struct intel_gvt
*gvt
);
411 void intel_gvt_clean_vgpu_types(struct intel_gvt
*gvt
);
413 struct intel_vgpu
*intel_gvt_create_idle_vgpu(struct intel_gvt
*gvt
);
414 void intel_gvt_destroy_idle_vgpu(struct intel_vgpu
*vgpu
);
415 struct intel_vgpu
*intel_gvt_create_vgpu(struct intel_gvt
*gvt
,
416 struct intel_vgpu_type
*type
);
417 void intel_gvt_destroy_vgpu(struct intel_vgpu
*vgpu
);
418 void intel_gvt_reset_vgpu_locked(struct intel_vgpu
*vgpu
, bool dmlr
,
419 unsigned int engine_mask
);
420 void intel_gvt_reset_vgpu(struct intel_vgpu
*vgpu
);
421 void intel_gvt_activate_vgpu(struct intel_vgpu
*vgpu
);
422 void intel_gvt_deactivate_vgpu(struct intel_vgpu
*vgpu
);
424 /* validating GM functions */
425 #define vgpu_gmadr_is_aperture(vgpu, gmadr) \
426 ((gmadr >= vgpu_aperture_gmadr_base(vgpu)) && \
427 (gmadr <= vgpu_aperture_gmadr_end(vgpu)))
429 #define vgpu_gmadr_is_hidden(vgpu, gmadr) \
430 ((gmadr >= vgpu_hidden_gmadr_base(vgpu)) && \
431 (gmadr <= vgpu_hidden_gmadr_end(vgpu)))
433 #define vgpu_gmadr_is_valid(vgpu, gmadr) \
434 ((vgpu_gmadr_is_aperture(vgpu, gmadr) || \
435 (vgpu_gmadr_is_hidden(vgpu, gmadr))))
437 #define gvt_gmadr_is_aperture(gvt, gmadr) \
438 ((gmadr >= gvt_aperture_gmadr_base(gvt)) && \
439 (gmadr <= gvt_aperture_gmadr_end(gvt)))
441 #define gvt_gmadr_is_hidden(gvt, gmadr) \
442 ((gmadr >= gvt_hidden_gmadr_base(gvt)) && \
443 (gmadr <= gvt_hidden_gmadr_end(gvt)))
445 #define gvt_gmadr_is_valid(gvt, gmadr) \
446 (gvt_gmadr_is_aperture(gvt, gmadr) || \
447 gvt_gmadr_is_hidden(gvt, gmadr))
449 bool intel_gvt_ggtt_validate_range(struct intel_vgpu
*vgpu
, u64 addr
, u32 size
);
450 int intel_gvt_ggtt_gmadr_g2h(struct intel_vgpu
*vgpu
, u64 g_addr
, u64
*h_addr
);
451 int intel_gvt_ggtt_gmadr_h2g(struct intel_vgpu
*vgpu
, u64 h_addr
, u64
*g_addr
);
452 int intel_gvt_ggtt_index_g2h(struct intel_vgpu
*vgpu
, unsigned long g_index
,
453 unsigned long *h_index
);
454 int intel_gvt_ggtt_h2g_index(struct intel_vgpu
*vgpu
, unsigned long h_index
,
455 unsigned long *g_index
);
457 void intel_vgpu_init_cfg_space(struct intel_vgpu
*vgpu
,
459 void intel_vgpu_reset_cfg_space(struct intel_vgpu
*vgpu
);
461 int intel_vgpu_emulate_cfg_read(struct intel_vgpu
*vgpu
, unsigned int offset
,
462 void *p_data
, unsigned int bytes
);
464 int intel_vgpu_emulate_cfg_write(struct intel_vgpu
*vgpu
, unsigned int offset
,
465 void *p_data
, unsigned int bytes
);
467 void intel_gvt_clean_opregion(struct intel_gvt
*gvt
);
468 int intel_gvt_init_opregion(struct intel_gvt
*gvt
);
470 void intel_vgpu_clean_opregion(struct intel_vgpu
*vgpu
);
471 int intel_vgpu_init_opregion(struct intel_vgpu
*vgpu
, u32 gpa
);
473 int intel_vgpu_emulate_opregion_request(struct intel_vgpu
*vgpu
, u32 swsci
);
474 void populate_pvinfo_page(struct intel_vgpu
*vgpu
);
476 struct intel_gvt_ops
{
477 int (*emulate_cfg_read
)(struct intel_vgpu
*, unsigned int, void *,
479 int (*emulate_cfg_write
)(struct intel_vgpu
*, unsigned int, void *,
481 int (*emulate_mmio_read
)(struct intel_vgpu
*, u64
, void *,
483 int (*emulate_mmio_write
)(struct intel_vgpu
*, u64
, void *,
485 struct intel_vgpu
*(*vgpu_create
)(struct intel_gvt
*,
486 struct intel_vgpu_type
*);
487 void (*vgpu_destroy
)(struct intel_vgpu
*);
488 void (*vgpu_reset
)(struct intel_vgpu
*);
489 void (*vgpu_activate
)(struct intel_vgpu
*);
490 void (*vgpu_deactivate
)(struct intel_vgpu
*);
495 GVT_FAILSAFE_UNSUPPORTED_GUEST
,
496 GVT_FAILSAFE_INSUFFICIENT_RESOURCE
,
499 static inline void mmio_hw_access_pre(struct drm_i915_private
*dev_priv
)
501 intel_runtime_pm_get(dev_priv
);
504 static inline void mmio_hw_access_post(struct drm_i915_private
*dev_priv
)
506 intel_runtime_pm_put(dev_priv
);
510 * intel_gvt_mmio_set_accessed - mark a MMIO has been accessed
512 * @offset: register offset
515 static inline void intel_gvt_mmio_set_accessed(
516 struct intel_gvt
*gvt
, unsigned int offset
)
518 gvt
->mmio
.mmio_attribute
[offset
>> 2] |= F_ACCESSED
;
522 * intel_gvt_mmio_is_cmd_accessed - mark a MMIO could be accessed by command
524 * @offset: register offset
527 static inline bool intel_gvt_mmio_is_cmd_access(
528 struct intel_gvt
*gvt
, unsigned int offset
)
530 return gvt
->mmio
.mmio_attribute
[offset
>> 2] & F_CMD_ACCESS
;
534 * intel_gvt_mmio_is_unalign - mark a MMIO could be accessed unaligned
536 * @offset: register offset
539 static inline bool intel_gvt_mmio_is_unalign(
540 struct intel_gvt
*gvt
, unsigned int offset
)
542 return gvt
->mmio
.mmio_attribute
[offset
>> 2] & F_UNALIGN
;
546 * intel_gvt_mmio_set_cmd_accessed - mark a MMIO has been accessed by command
548 * @offset: register offset
551 static inline void intel_gvt_mmio_set_cmd_accessed(
552 struct intel_gvt
*gvt
, unsigned int offset
)
554 gvt
->mmio
.mmio_attribute
[offset
>> 2] |= F_CMD_ACCESSED
;
558 * intel_gvt_mmio_has_mode_mask - if a MMIO has a mode mask
560 * @offset: register offset
563 * True if a MMIO has a mode mask in its higher 16 bits, false if it isn't.
566 static inline bool intel_gvt_mmio_has_mode_mask(
567 struct intel_gvt
*gvt
, unsigned int offset
)
569 return gvt
->mmio
.mmio_attribute
[offset
>> 2] & F_MODE_MASK
;