]> git.proxmox.com Git - mirror_ubuntu-kernels.git/blob - drivers/gpu/drm/i915/i915_dma.c
drm/kms: move driver specific fb common code to helper functions (v2)
[mirror_ubuntu-kernels.git] / drivers / gpu / drm / i915 / i915_dma.c
1 /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
2 */
3 /*
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
27 */
28
29 #include "drmP.h"
30 #include "drm.h"
31 #include "drm_crtc_helper.h"
32 #include "drm_fb_helper.h"
33 #include "intel_drv.h"
34 #include "i915_drm.h"
35 #include "i915_drv.h"
36
37 /* Really want an OS-independent resettable timer. Would like to have
38 * this loop run for (eg) 3 sec, but have the timer reset every time
39 * the head pointer changes, so that EBUSY only happens if the ring
40 * actually stalls for (eg) 3 seconds.
41 */
42 int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
43 {
44 drm_i915_private_t *dev_priv = dev->dev_private;
45 drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
46 u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
47 u32 last_acthd = I915_READ(acthd_reg);
48 u32 acthd;
49 u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
50 int i;
51
52 for (i = 0; i < 100000; i++) {
53 ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
54 acthd = I915_READ(acthd_reg);
55 ring->space = ring->head - (ring->tail + 8);
56 if (ring->space < 0)
57 ring->space += ring->Size;
58 if (ring->space >= n)
59 return 0;
60
61 if (dev->primary->master) {
62 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
63 if (master_priv->sarea_priv)
64 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
65 }
66
67
68 if (ring->head != last_head)
69 i = 0;
70 if (acthd != last_acthd)
71 i = 0;
72
73 last_head = ring->head;
74 last_acthd = acthd;
75 msleep_interruptible(10);
76
77 }
78
79 return -EBUSY;
80 }
81
82 /**
83 * Sets up the hardware status page for devices that need a physical address
84 * in the register.
85 */
86 static int i915_init_phys_hws(struct drm_device *dev)
87 {
88 drm_i915_private_t *dev_priv = dev->dev_private;
89 /* Program Hardware Status Page */
90 dev_priv->status_page_dmah =
91 drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE, 0xffffffff);
92
93 if (!dev_priv->status_page_dmah) {
94 DRM_ERROR("Can not allocate hardware status page\n");
95 return -ENOMEM;
96 }
97 dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
98 dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
99
100 memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
101
102 I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
103 DRM_DEBUG_DRIVER("Enabled hardware status page\n");
104 return 0;
105 }
106
107 /**
108 * Frees the hardware status page, whether it's a physical address or a virtual
109 * address set up by the X Server.
110 */
111 static void i915_free_hws(struct drm_device *dev)
112 {
113 drm_i915_private_t *dev_priv = dev->dev_private;
114 if (dev_priv->status_page_dmah) {
115 drm_pci_free(dev, dev_priv->status_page_dmah);
116 dev_priv->status_page_dmah = NULL;
117 }
118
119 if (dev_priv->status_gfx_addr) {
120 dev_priv->status_gfx_addr = 0;
121 drm_core_ioremapfree(&dev_priv->hws_map, dev);
122 }
123
124 /* Need to rewrite hardware status page */
125 I915_WRITE(HWS_PGA, 0x1ffff000);
126 }
127
128 void i915_kernel_lost_context(struct drm_device * dev)
129 {
130 drm_i915_private_t *dev_priv = dev->dev_private;
131 struct drm_i915_master_private *master_priv;
132 drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
133
134 /*
135 * We should never lose context on the ring with modesetting
136 * as we don't expose it to userspace
137 */
138 if (drm_core_check_feature(dev, DRIVER_MODESET))
139 return;
140
141 ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
142 ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
143 ring->space = ring->head - (ring->tail + 8);
144 if (ring->space < 0)
145 ring->space += ring->Size;
146
147 if (!dev->primary->master)
148 return;
149
150 master_priv = dev->primary->master->driver_priv;
151 if (ring->head == ring->tail && master_priv->sarea_priv)
152 master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
153 }
154
155 static int i915_dma_cleanup(struct drm_device * dev)
156 {
157 drm_i915_private_t *dev_priv = dev->dev_private;
158 /* Make sure interrupts are disabled here because the uninstall ioctl
159 * may not have been called from userspace and after dev_private
160 * is freed, it's too late.
161 */
162 if (dev->irq_enabled)
163 drm_irq_uninstall(dev);
164
165 if (dev_priv->ring.virtual_start) {
166 drm_core_ioremapfree(&dev_priv->ring.map, dev);
167 dev_priv->ring.virtual_start = NULL;
168 dev_priv->ring.map.handle = NULL;
169 dev_priv->ring.map.size = 0;
170 }
171
172 /* Clear the HWS virtual address at teardown */
173 if (I915_NEED_GFX_HWS(dev))
174 i915_free_hws(dev);
175
176 return 0;
177 }
178
179 static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
180 {
181 drm_i915_private_t *dev_priv = dev->dev_private;
182 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
183
184 master_priv->sarea = drm_getsarea(dev);
185 if (master_priv->sarea) {
186 master_priv->sarea_priv = (drm_i915_sarea_t *)
187 ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
188 } else {
189 DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
190 }
191
192 if (init->ring_size != 0) {
193 if (dev_priv->ring.ring_obj != NULL) {
194 i915_dma_cleanup(dev);
195 DRM_ERROR("Client tried to initialize ringbuffer in "
196 "GEM mode\n");
197 return -EINVAL;
198 }
199
200 dev_priv->ring.Size = init->ring_size;
201 dev_priv->ring.tail_mask = dev_priv->ring.Size - 1;
202
203 dev_priv->ring.map.offset = init->ring_start;
204 dev_priv->ring.map.size = init->ring_size;
205 dev_priv->ring.map.type = 0;
206 dev_priv->ring.map.flags = 0;
207 dev_priv->ring.map.mtrr = 0;
208
209 drm_core_ioremap_wc(&dev_priv->ring.map, dev);
210
211 if (dev_priv->ring.map.handle == NULL) {
212 i915_dma_cleanup(dev);
213 DRM_ERROR("can not ioremap virtual address for"
214 " ring buffer\n");
215 return -ENOMEM;
216 }
217 }
218
219 dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
220
221 dev_priv->cpp = init->cpp;
222 dev_priv->back_offset = init->back_offset;
223 dev_priv->front_offset = init->front_offset;
224 dev_priv->current_page = 0;
225 if (master_priv->sarea_priv)
226 master_priv->sarea_priv->pf_current_page = 0;
227
228 /* Allow hardware batchbuffers unless told otherwise.
229 */
230 dev_priv->allow_batchbuffer = 1;
231
232 return 0;
233 }
234
235 static int i915_dma_resume(struct drm_device * dev)
236 {
237 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
238
239 DRM_DEBUG_DRIVER("%s\n", __func__);
240
241 if (dev_priv->ring.map.handle == NULL) {
242 DRM_ERROR("can not ioremap virtual address for"
243 " ring buffer\n");
244 return -ENOMEM;
245 }
246
247 /* Program Hardware Status Page */
248 if (!dev_priv->hw_status_page) {
249 DRM_ERROR("Can not find hardware status page\n");
250 return -EINVAL;
251 }
252 DRM_DEBUG_DRIVER("hw status page @ %p\n",
253 dev_priv->hw_status_page);
254
255 if (dev_priv->status_gfx_addr != 0)
256 I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
257 else
258 I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
259 DRM_DEBUG_DRIVER("Enabled hardware status page\n");
260
261 return 0;
262 }
263
264 static int i915_dma_init(struct drm_device *dev, void *data,
265 struct drm_file *file_priv)
266 {
267 drm_i915_init_t *init = data;
268 int retcode = 0;
269
270 switch (init->func) {
271 case I915_INIT_DMA:
272 retcode = i915_initialize(dev, init);
273 break;
274 case I915_CLEANUP_DMA:
275 retcode = i915_dma_cleanup(dev);
276 break;
277 case I915_RESUME_DMA:
278 retcode = i915_dma_resume(dev);
279 break;
280 default:
281 retcode = -EINVAL;
282 break;
283 }
284
285 return retcode;
286 }
287
288 /* Implement basically the same security restrictions as hardware does
289 * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
290 *
291 * Most of the calculations below involve calculating the size of a
292 * particular instruction. It's important to get the size right as
293 * that tells us where the next instruction to check is. Any illegal
294 * instruction detected will be given a size of zero, which is a
295 * signal to abort the rest of the buffer.
296 */
297 static int do_validate_cmd(int cmd)
298 {
299 switch (((cmd >> 29) & 0x7)) {
300 case 0x0:
301 switch ((cmd >> 23) & 0x3f) {
302 case 0x0:
303 return 1; /* MI_NOOP */
304 case 0x4:
305 return 1; /* MI_FLUSH */
306 default:
307 return 0; /* disallow everything else */
308 }
309 break;
310 case 0x1:
311 return 0; /* reserved */
312 case 0x2:
313 return (cmd & 0xff) + 2; /* 2d commands */
314 case 0x3:
315 if (((cmd >> 24) & 0x1f) <= 0x18)
316 return 1;
317
318 switch ((cmd >> 24) & 0x1f) {
319 case 0x1c:
320 return 1;
321 case 0x1d:
322 switch ((cmd >> 16) & 0xff) {
323 case 0x3:
324 return (cmd & 0x1f) + 2;
325 case 0x4:
326 return (cmd & 0xf) + 2;
327 default:
328 return (cmd & 0xffff) + 2;
329 }
330 case 0x1e:
331 if (cmd & (1 << 23))
332 return (cmd & 0xffff) + 1;
333 else
334 return 1;
335 case 0x1f:
336 if ((cmd & (1 << 23)) == 0) /* inline vertices */
337 return (cmd & 0x1ffff) + 2;
338 else if (cmd & (1 << 17)) /* indirect random */
339 if ((cmd & 0xffff) == 0)
340 return 0; /* unknown length, too hard */
341 else
342 return (((cmd & 0xffff) + 1) / 2) + 1;
343 else
344 return 2; /* indirect sequential */
345 default:
346 return 0;
347 }
348 default:
349 return 0;
350 }
351
352 return 0;
353 }
354
355 static int validate_cmd(int cmd)
356 {
357 int ret = do_validate_cmd(cmd);
358
359 /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
360
361 return ret;
362 }
363
364 static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
365 {
366 drm_i915_private_t *dev_priv = dev->dev_private;
367 int i;
368 RING_LOCALS;
369
370 if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
371 return -EINVAL;
372
373 BEGIN_LP_RING((dwords+1)&~1);
374
375 for (i = 0; i < dwords;) {
376 int cmd, sz;
377
378 cmd = buffer[i];
379
380 if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
381 return -EINVAL;
382
383 OUT_RING(cmd);
384
385 while (++i, --sz) {
386 OUT_RING(buffer[i]);
387 }
388 }
389
390 if (dwords & 1)
391 OUT_RING(0);
392
393 ADVANCE_LP_RING();
394
395 return 0;
396 }
397
398 int
399 i915_emit_box(struct drm_device *dev,
400 struct drm_clip_rect *boxes,
401 int i, int DR1, int DR4)
402 {
403 drm_i915_private_t *dev_priv = dev->dev_private;
404 struct drm_clip_rect box = boxes[i];
405 RING_LOCALS;
406
407 if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
408 DRM_ERROR("Bad box %d,%d..%d,%d\n",
409 box.x1, box.y1, box.x2, box.y2);
410 return -EINVAL;
411 }
412
413 if (IS_I965G(dev)) {
414 BEGIN_LP_RING(4);
415 OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
416 OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
417 OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
418 OUT_RING(DR4);
419 ADVANCE_LP_RING();
420 } else {
421 BEGIN_LP_RING(6);
422 OUT_RING(GFX_OP_DRAWRECT_INFO);
423 OUT_RING(DR1);
424 OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
425 OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
426 OUT_RING(DR4);
427 OUT_RING(0);
428 ADVANCE_LP_RING();
429 }
430
431 return 0;
432 }
433
434 /* XXX: Emitting the counter should really be moved to part of the IRQ
435 * emit. For now, do it in both places:
436 */
437
438 static void i915_emit_breadcrumb(struct drm_device *dev)
439 {
440 drm_i915_private_t *dev_priv = dev->dev_private;
441 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
442 RING_LOCALS;
443
444 dev_priv->counter++;
445 if (dev_priv->counter > 0x7FFFFFFFUL)
446 dev_priv->counter = 0;
447 if (master_priv->sarea_priv)
448 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
449
450 BEGIN_LP_RING(4);
451 OUT_RING(MI_STORE_DWORD_INDEX);
452 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
453 OUT_RING(dev_priv->counter);
454 OUT_RING(0);
455 ADVANCE_LP_RING();
456 }
457
458 static int i915_dispatch_cmdbuffer(struct drm_device * dev,
459 drm_i915_cmdbuffer_t *cmd,
460 struct drm_clip_rect *cliprects,
461 void *cmdbuf)
462 {
463 int nbox = cmd->num_cliprects;
464 int i = 0, count, ret;
465
466 if (cmd->sz & 0x3) {
467 DRM_ERROR("alignment");
468 return -EINVAL;
469 }
470
471 i915_kernel_lost_context(dev);
472
473 count = nbox ? nbox : 1;
474
475 for (i = 0; i < count; i++) {
476 if (i < nbox) {
477 ret = i915_emit_box(dev, cliprects, i,
478 cmd->DR1, cmd->DR4);
479 if (ret)
480 return ret;
481 }
482
483 ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
484 if (ret)
485 return ret;
486 }
487
488 i915_emit_breadcrumb(dev);
489 return 0;
490 }
491
492 static int i915_dispatch_batchbuffer(struct drm_device * dev,
493 drm_i915_batchbuffer_t * batch,
494 struct drm_clip_rect *cliprects)
495 {
496 drm_i915_private_t *dev_priv = dev->dev_private;
497 int nbox = batch->num_cliprects;
498 int i = 0, count;
499 RING_LOCALS;
500
501 if ((batch->start | batch->used) & 0x7) {
502 DRM_ERROR("alignment");
503 return -EINVAL;
504 }
505
506 i915_kernel_lost_context(dev);
507
508 count = nbox ? nbox : 1;
509
510 for (i = 0; i < count; i++) {
511 if (i < nbox) {
512 int ret = i915_emit_box(dev, cliprects, i,
513 batch->DR1, batch->DR4);
514 if (ret)
515 return ret;
516 }
517
518 if (!IS_I830(dev) && !IS_845G(dev)) {
519 BEGIN_LP_RING(2);
520 if (IS_I965G(dev)) {
521 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
522 OUT_RING(batch->start);
523 } else {
524 OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
525 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
526 }
527 ADVANCE_LP_RING();
528 } else {
529 BEGIN_LP_RING(4);
530 OUT_RING(MI_BATCH_BUFFER);
531 OUT_RING(batch->start | MI_BATCH_NON_SECURE);
532 OUT_RING(batch->start + batch->used - 4);
533 OUT_RING(0);
534 ADVANCE_LP_RING();
535 }
536 }
537
538 i915_emit_breadcrumb(dev);
539
540 return 0;
541 }
542
543 static int i915_dispatch_flip(struct drm_device * dev)
544 {
545 drm_i915_private_t *dev_priv = dev->dev_private;
546 struct drm_i915_master_private *master_priv =
547 dev->primary->master->driver_priv;
548 RING_LOCALS;
549
550 if (!master_priv->sarea_priv)
551 return -EINVAL;
552
553 DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
554 __func__,
555 dev_priv->current_page,
556 master_priv->sarea_priv->pf_current_page);
557
558 i915_kernel_lost_context(dev);
559
560 BEGIN_LP_RING(2);
561 OUT_RING(MI_FLUSH | MI_READ_FLUSH);
562 OUT_RING(0);
563 ADVANCE_LP_RING();
564
565 BEGIN_LP_RING(6);
566 OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
567 OUT_RING(0);
568 if (dev_priv->current_page == 0) {
569 OUT_RING(dev_priv->back_offset);
570 dev_priv->current_page = 1;
571 } else {
572 OUT_RING(dev_priv->front_offset);
573 dev_priv->current_page = 0;
574 }
575 OUT_RING(0);
576 ADVANCE_LP_RING();
577
578 BEGIN_LP_RING(2);
579 OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
580 OUT_RING(0);
581 ADVANCE_LP_RING();
582
583 master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
584
585 BEGIN_LP_RING(4);
586 OUT_RING(MI_STORE_DWORD_INDEX);
587 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
588 OUT_RING(dev_priv->counter);
589 OUT_RING(0);
590 ADVANCE_LP_RING();
591
592 master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
593 return 0;
594 }
595
596 static int i915_quiescent(struct drm_device * dev)
597 {
598 drm_i915_private_t *dev_priv = dev->dev_private;
599
600 i915_kernel_lost_context(dev);
601 return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
602 }
603
604 static int i915_flush_ioctl(struct drm_device *dev, void *data,
605 struct drm_file *file_priv)
606 {
607 int ret;
608
609 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
610
611 mutex_lock(&dev->struct_mutex);
612 ret = i915_quiescent(dev);
613 mutex_unlock(&dev->struct_mutex);
614
615 return ret;
616 }
617
618 static int i915_batchbuffer(struct drm_device *dev, void *data,
619 struct drm_file *file_priv)
620 {
621 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
622 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
623 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
624 master_priv->sarea_priv;
625 drm_i915_batchbuffer_t *batch = data;
626 int ret;
627 struct drm_clip_rect *cliprects = NULL;
628
629 if (!dev_priv->allow_batchbuffer) {
630 DRM_ERROR("Batchbuffer ioctl disabled\n");
631 return -EINVAL;
632 }
633
634 DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
635 batch->start, batch->used, batch->num_cliprects);
636
637 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
638
639 if (batch->num_cliprects < 0)
640 return -EINVAL;
641
642 if (batch->num_cliprects) {
643 cliprects = kcalloc(batch->num_cliprects,
644 sizeof(struct drm_clip_rect),
645 GFP_KERNEL);
646 if (cliprects == NULL)
647 return -ENOMEM;
648
649 ret = copy_from_user(cliprects, batch->cliprects,
650 batch->num_cliprects *
651 sizeof(struct drm_clip_rect));
652 if (ret != 0)
653 goto fail_free;
654 }
655
656 mutex_lock(&dev->struct_mutex);
657 ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
658 mutex_unlock(&dev->struct_mutex);
659
660 if (sarea_priv)
661 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
662
663 fail_free:
664 kfree(cliprects);
665
666 return ret;
667 }
668
669 static int i915_cmdbuffer(struct drm_device *dev, void *data,
670 struct drm_file *file_priv)
671 {
672 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
673 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
674 drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
675 master_priv->sarea_priv;
676 drm_i915_cmdbuffer_t *cmdbuf = data;
677 struct drm_clip_rect *cliprects = NULL;
678 void *batch_data;
679 int ret;
680
681 DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
682 cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
683
684 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
685
686 if (cmdbuf->num_cliprects < 0)
687 return -EINVAL;
688
689 batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
690 if (batch_data == NULL)
691 return -ENOMEM;
692
693 ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
694 if (ret != 0)
695 goto fail_batch_free;
696
697 if (cmdbuf->num_cliprects) {
698 cliprects = kcalloc(cmdbuf->num_cliprects,
699 sizeof(struct drm_clip_rect), GFP_KERNEL);
700 if (cliprects == NULL)
701 goto fail_batch_free;
702
703 ret = copy_from_user(cliprects, cmdbuf->cliprects,
704 cmdbuf->num_cliprects *
705 sizeof(struct drm_clip_rect));
706 if (ret != 0)
707 goto fail_clip_free;
708 }
709
710 mutex_lock(&dev->struct_mutex);
711 ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
712 mutex_unlock(&dev->struct_mutex);
713 if (ret) {
714 DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
715 goto fail_clip_free;
716 }
717
718 if (sarea_priv)
719 sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
720
721 fail_clip_free:
722 kfree(cliprects);
723 fail_batch_free:
724 kfree(batch_data);
725
726 return ret;
727 }
728
729 static int i915_flip_bufs(struct drm_device *dev, void *data,
730 struct drm_file *file_priv)
731 {
732 int ret;
733
734 DRM_DEBUG_DRIVER("%s\n", __func__);
735
736 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
737
738 mutex_lock(&dev->struct_mutex);
739 ret = i915_dispatch_flip(dev);
740 mutex_unlock(&dev->struct_mutex);
741
742 return ret;
743 }
744
745 static int i915_getparam(struct drm_device *dev, void *data,
746 struct drm_file *file_priv)
747 {
748 drm_i915_private_t *dev_priv = dev->dev_private;
749 drm_i915_getparam_t *param = data;
750 int value;
751
752 if (!dev_priv) {
753 DRM_ERROR("called with no initialization\n");
754 return -EINVAL;
755 }
756
757 switch (param->param) {
758 case I915_PARAM_IRQ_ACTIVE:
759 value = dev->pdev->irq ? 1 : 0;
760 break;
761 case I915_PARAM_ALLOW_BATCHBUFFER:
762 value = dev_priv->allow_batchbuffer ? 1 : 0;
763 break;
764 case I915_PARAM_LAST_DISPATCH:
765 value = READ_BREADCRUMB(dev_priv);
766 break;
767 case I915_PARAM_CHIPSET_ID:
768 value = dev->pci_device;
769 break;
770 case I915_PARAM_HAS_GEM:
771 value = dev_priv->has_gem;
772 break;
773 case I915_PARAM_NUM_FENCES_AVAIL:
774 value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
775 break;
776 default:
777 DRM_DEBUG_DRIVER("Unknown parameter %d\n",
778 param->param);
779 return -EINVAL;
780 }
781
782 if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
783 DRM_ERROR("DRM_COPY_TO_USER failed\n");
784 return -EFAULT;
785 }
786
787 return 0;
788 }
789
790 static int i915_setparam(struct drm_device *dev, void *data,
791 struct drm_file *file_priv)
792 {
793 drm_i915_private_t *dev_priv = dev->dev_private;
794 drm_i915_setparam_t *param = data;
795
796 if (!dev_priv) {
797 DRM_ERROR("called with no initialization\n");
798 return -EINVAL;
799 }
800
801 switch (param->param) {
802 case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
803 break;
804 case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
805 dev_priv->tex_lru_log_granularity = param->value;
806 break;
807 case I915_SETPARAM_ALLOW_BATCHBUFFER:
808 dev_priv->allow_batchbuffer = param->value;
809 break;
810 case I915_SETPARAM_NUM_USED_FENCES:
811 if (param->value > dev_priv->num_fence_regs ||
812 param->value < 0)
813 return -EINVAL;
814 /* Userspace can use first N regs */
815 dev_priv->fence_reg_start = param->value;
816 break;
817 default:
818 DRM_DEBUG_DRIVER("unknown parameter %d\n",
819 param->param);
820 return -EINVAL;
821 }
822
823 return 0;
824 }
825
826 static int i915_set_status_page(struct drm_device *dev, void *data,
827 struct drm_file *file_priv)
828 {
829 drm_i915_private_t *dev_priv = dev->dev_private;
830 drm_i915_hws_addr_t *hws = data;
831
832 if (!I915_NEED_GFX_HWS(dev))
833 return -EINVAL;
834
835 if (!dev_priv) {
836 DRM_ERROR("called with no initialization\n");
837 return -EINVAL;
838 }
839
840 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
841 WARN(1, "tried to set status page when mode setting active\n");
842 return 0;
843 }
844
845 DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
846
847 dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
848
849 dev_priv->hws_map.offset = dev->agp->base + hws->addr;
850 dev_priv->hws_map.size = 4*1024;
851 dev_priv->hws_map.type = 0;
852 dev_priv->hws_map.flags = 0;
853 dev_priv->hws_map.mtrr = 0;
854
855 drm_core_ioremap_wc(&dev_priv->hws_map, dev);
856 if (dev_priv->hws_map.handle == NULL) {
857 i915_dma_cleanup(dev);
858 dev_priv->status_gfx_addr = 0;
859 DRM_ERROR("can not ioremap virtual address for"
860 " G33 hw status page\n");
861 return -ENOMEM;
862 }
863 dev_priv->hw_status_page = dev_priv->hws_map.handle;
864
865 memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
866 I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
867 DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
868 dev_priv->status_gfx_addr);
869 DRM_DEBUG_DRIVER("load hws at %p\n",
870 dev_priv->hw_status_page);
871 return 0;
872 }
873
874 /**
875 * i915_probe_agp - get AGP bootup configuration
876 * @pdev: PCI device
877 * @aperture_size: returns AGP aperture configured size
878 * @preallocated_size: returns size of BIOS preallocated AGP space
879 *
880 * Since Intel integrated graphics are UMA, the BIOS has to set aside
881 * some RAM for the framebuffer at early boot. This code figures out
882 * how much was set aside so we can use it for our own purposes.
883 */
884 static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
885 uint32_t *preallocated_size)
886 {
887 struct pci_dev *bridge_dev;
888 u16 tmp = 0;
889 unsigned long overhead;
890 unsigned long stolen;
891
892 bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
893 if (!bridge_dev) {
894 DRM_ERROR("bridge device not found\n");
895 return -1;
896 }
897
898 /* Get the fb aperture size and "stolen" memory amount. */
899 pci_read_config_word(bridge_dev, INTEL_GMCH_CTRL, &tmp);
900 pci_dev_put(bridge_dev);
901
902 *aperture_size = 1024 * 1024;
903 *preallocated_size = 1024 * 1024;
904
905 switch (dev->pdev->device) {
906 case PCI_DEVICE_ID_INTEL_82830_CGC:
907 case PCI_DEVICE_ID_INTEL_82845G_IG:
908 case PCI_DEVICE_ID_INTEL_82855GM_IG:
909 case PCI_DEVICE_ID_INTEL_82865_IG:
910 if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
911 *aperture_size *= 64;
912 else
913 *aperture_size *= 128;
914 break;
915 default:
916 /* 9xx supports large sizes, just look at the length */
917 *aperture_size = pci_resource_len(dev->pdev, 2);
918 break;
919 }
920
921 /*
922 * Some of the preallocated space is taken by the GTT
923 * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
924 */
925 if (IS_G4X(dev) || IS_IGD(dev) || IS_IGDNG(dev))
926 overhead = 4096;
927 else
928 overhead = (*aperture_size / 1024) + 4096;
929
930 switch (tmp & INTEL_GMCH_GMS_MASK) {
931 case INTEL_855_GMCH_GMS_DISABLED:
932 DRM_ERROR("video memory is disabled\n");
933 return -1;
934 case INTEL_855_GMCH_GMS_STOLEN_1M:
935 stolen = 1 * 1024 * 1024;
936 break;
937 case INTEL_855_GMCH_GMS_STOLEN_4M:
938 stolen = 4 * 1024 * 1024;
939 break;
940 case INTEL_855_GMCH_GMS_STOLEN_8M:
941 stolen = 8 * 1024 * 1024;
942 break;
943 case INTEL_855_GMCH_GMS_STOLEN_16M:
944 stolen = 16 * 1024 * 1024;
945 break;
946 case INTEL_855_GMCH_GMS_STOLEN_32M:
947 stolen = 32 * 1024 * 1024;
948 break;
949 case INTEL_915G_GMCH_GMS_STOLEN_48M:
950 stolen = 48 * 1024 * 1024;
951 break;
952 case INTEL_915G_GMCH_GMS_STOLEN_64M:
953 stolen = 64 * 1024 * 1024;
954 break;
955 case INTEL_GMCH_GMS_STOLEN_128M:
956 stolen = 128 * 1024 * 1024;
957 break;
958 case INTEL_GMCH_GMS_STOLEN_256M:
959 stolen = 256 * 1024 * 1024;
960 break;
961 case INTEL_GMCH_GMS_STOLEN_96M:
962 stolen = 96 * 1024 * 1024;
963 break;
964 case INTEL_GMCH_GMS_STOLEN_160M:
965 stolen = 160 * 1024 * 1024;
966 break;
967 case INTEL_GMCH_GMS_STOLEN_224M:
968 stolen = 224 * 1024 * 1024;
969 break;
970 case INTEL_GMCH_GMS_STOLEN_352M:
971 stolen = 352 * 1024 * 1024;
972 break;
973 default:
974 DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
975 tmp & INTEL_GMCH_GMS_MASK);
976 return -1;
977 }
978 *preallocated_size = stolen - overhead;
979
980 return 0;
981 }
982
983 static int i915_load_modeset_init(struct drm_device *dev,
984 unsigned long prealloc_size,
985 unsigned long agp_size)
986 {
987 struct drm_i915_private *dev_priv = dev->dev_private;
988 int fb_bar = IS_I9XX(dev) ? 2 : 0;
989 int ret = 0;
990
991 dev->mode_config.fb_base = drm_get_resource_start(dev, fb_bar) &
992 0xff000000;
993
994 if (IS_MOBILE(dev) || IS_I9XX(dev))
995 dev_priv->cursor_needs_physical = true;
996 else
997 dev_priv->cursor_needs_physical = false;
998
999 if (IS_I965G(dev) || IS_G33(dev))
1000 dev_priv->cursor_needs_physical = false;
1001
1002 /* Basic memrange allocator for stolen space (aka vram) */
1003 drm_mm_init(&dev_priv->vram, 0, prealloc_size);
1004
1005 /* Let GEM Manage from end of prealloc space to end of aperture.
1006 *
1007 * However, leave one page at the end still bound to the scratch page.
1008 * There are a number of places where the hardware apparently
1009 * prefetches past the end of the object, and we've seen multiple
1010 * hangs with the GPU head pointer stuck in a batchbuffer bound
1011 * at the last page of the aperture. One page should be enough to
1012 * keep any prefetching inside of the aperture.
1013 */
1014 i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
1015
1016 ret = i915_gem_init_ringbuffer(dev);
1017 if (ret)
1018 goto out;
1019
1020 /* Allow hardware batchbuffers unless told otherwise.
1021 */
1022 dev_priv->allow_batchbuffer = 1;
1023
1024 ret = intel_init_bios(dev);
1025 if (ret)
1026 DRM_INFO("failed to find VBIOS tables\n");
1027
1028 ret = drm_irq_install(dev);
1029 if (ret)
1030 goto destroy_ringbuffer;
1031
1032 /* Always safe in the mode setting case. */
1033 /* FIXME: do pre/post-mode set stuff in core KMS code */
1034 dev->vblank_disable_allowed = 1;
1035
1036 /*
1037 * Initialize the hardware status page IRQ location.
1038 */
1039
1040 I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
1041
1042 intel_modeset_init(dev);
1043
1044 drm_helper_initial_config(dev);
1045
1046 return 0;
1047
1048 destroy_ringbuffer:
1049 i915_gem_cleanup_ringbuffer(dev);
1050 out:
1051 return ret;
1052 }
1053
1054 int i915_master_create(struct drm_device *dev, struct drm_master *master)
1055 {
1056 struct drm_i915_master_private *master_priv;
1057
1058 master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
1059 if (!master_priv)
1060 return -ENOMEM;
1061
1062 master->driver_priv = master_priv;
1063 return 0;
1064 }
1065
1066 void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
1067 {
1068 struct drm_i915_master_private *master_priv = master->driver_priv;
1069
1070 if (!master_priv)
1071 return;
1072
1073 kfree(master_priv);
1074
1075 master->driver_priv = NULL;
1076 }
1077
1078 static void i915_get_mem_freq(struct drm_device *dev)
1079 {
1080 drm_i915_private_t *dev_priv = dev->dev_private;
1081 u32 tmp;
1082
1083 if (!IS_IGD(dev))
1084 return;
1085
1086 tmp = I915_READ(CLKCFG);
1087
1088 switch (tmp & CLKCFG_FSB_MASK) {
1089 case CLKCFG_FSB_533:
1090 dev_priv->fsb_freq = 533; /* 133*4 */
1091 break;
1092 case CLKCFG_FSB_800:
1093 dev_priv->fsb_freq = 800; /* 200*4 */
1094 break;
1095 case CLKCFG_FSB_667:
1096 dev_priv->fsb_freq = 667; /* 167*4 */
1097 break;
1098 case CLKCFG_FSB_400:
1099 dev_priv->fsb_freq = 400; /* 100*4 */
1100 break;
1101 }
1102
1103 switch (tmp & CLKCFG_MEM_MASK) {
1104 case CLKCFG_MEM_533:
1105 dev_priv->mem_freq = 533;
1106 break;
1107 case CLKCFG_MEM_667:
1108 dev_priv->mem_freq = 667;
1109 break;
1110 case CLKCFG_MEM_800:
1111 dev_priv->mem_freq = 800;
1112 break;
1113 }
1114 }
1115
1116 /**
1117 * i915_driver_load - setup chip and create an initial config
1118 * @dev: DRM device
1119 * @flags: startup flags
1120 *
1121 * The driver load routine has to do several things:
1122 * - drive output discovery via intel_modeset_init()
1123 * - initialize the memory manager
1124 * - allocate initial config memory
1125 * - setup the DRM framebuffer with the allocated memory
1126 */
1127 int i915_driver_load(struct drm_device *dev, unsigned long flags)
1128 {
1129 struct drm_i915_private *dev_priv = dev->dev_private;
1130 resource_size_t base, size;
1131 int ret = 0, mmio_bar = IS_I9XX(dev) ? 0 : 1;
1132 uint32_t agp_size, prealloc_size;
1133
1134 /* i915 has 4 more counters */
1135 dev->counters += 4;
1136 dev->types[6] = _DRM_STAT_IRQ;
1137 dev->types[7] = _DRM_STAT_PRIMARY;
1138 dev->types[8] = _DRM_STAT_SECONDARY;
1139 dev->types[9] = _DRM_STAT_DMA;
1140
1141 dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
1142 if (dev_priv == NULL)
1143 return -ENOMEM;
1144
1145 dev->dev_private = (void *)dev_priv;
1146 dev_priv->dev = dev;
1147
1148 /* Add register map (needed for suspend/resume) */
1149 base = drm_get_resource_start(dev, mmio_bar);
1150 size = drm_get_resource_len(dev, mmio_bar);
1151
1152 dev_priv->regs = ioremap(base, size);
1153 if (!dev_priv->regs) {
1154 DRM_ERROR("failed to map registers\n");
1155 ret = -EIO;
1156 goto free_priv;
1157 }
1158
1159 dev_priv->mm.gtt_mapping =
1160 io_mapping_create_wc(dev->agp->base,
1161 dev->agp->agp_info.aper_size * 1024*1024);
1162 if (dev_priv->mm.gtt_mapping == NULL) {
1163 ret = -EIO;
1164 goto out_rmmap;
1165 }
1166
1167 /* Set up a WC MTRR for non-PAT systems. This is more common than
1168 * one would think, because the kernel disables PAT on first
1169 * generation Core chips because WC PAT gets overridden by a UC
1170 * MTRR if present. Even if a UC MTRR isn't present.
1171 */
1172 dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
1173 dev->agp->agp_info.aper_size *
1174 1024 * 1024,
1175 MTRR_TYPE_WRCOMB, 1);
1176 if (dev_priv->mm.gtt_mtrr < 0) {
1177 DRM_INFO("MTRR allocation failed. Graphics "
1178 "performance may suffer.\n");
1179 }
1180
1181 ret = i915_probe_agp(dev, &agp_size, &prealloc_size);
1182 if (ret)
1183 goto out_iomapfree;
1184
1185 dev_priv->wq = create_workqueue("i915");
1186 if (dev_priv->wq == NULL) {
1187 DRM_ERROR("Failed to create our workqueue.\n");
1188 ret = -ENOMEM;
1189 goto out_iomapfree;
1190 }
1191
1192 /* enable GEM by default */
1193 dev_priv->has_gem = 1;
1194
1195 if (prealloc_size > agp_size * 3 / 4) {
1196 DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
1197 "memory stolen.\n",
1198 prealloc_size / 1024, agp_size / 1024);
1199 DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
1200 "updating the BIOS to fix).\n");
1201 dev_priv->has_gem = 0;
1202 }
1203
1204 dev->driver->get_vblank_counter = i915_get_vblank_counter;
1205 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
1206 if (IS_G4X(dev) || IS_IGDNG(dev)) {
1207 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
1208 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
1209 }
1210
1211 i915_gem_load(dev);
1212
1213 /* Init HWS */
1214 if (!I915_NEED_GFX_HWS(dev)) {
1215 ret = i915_init_phys_hws(dev);
1216 if (ret != 0)
1217 goto out_workqueue_free;
1218 }
1219
1220 i915_get_mem_freq(dev);
1221
1222 /* On the 945G/GM, the chipset reports the MSI capability on the
1223 * integrated graphics even though the support isn't actually there
1224 * according to the published specs. It doesn't appear to function
1225 * correctly in testing on 945G.
1226 * This may be a side effect of MSI having been made available for PEG
1227 * and the registers being closely associated.
1228 *
1229 * According to chipset errata, on the 965GM, MSI interrupts may
1230 * be lost or delayed, but we use them anyways to avoid
1231 * stuck interrupts on some machines.
1232 */
1233 if (!IS_I945G(dev) && !IS_I945GM(dev))
1234 pci_enable_msi(dev->pdev);
1235
1236 spin_lock_init(&dev_priv->user_irq_lock);
1237 spin_lock_init(&dev_priv->error_lock);
1238 dev_priv->user_irq_refcount = 0;
1239
1240 ret = drm_vblank_init(dev, I915_NUM_PIPE);
1241
1242 if (ret) {
1243 (void) i915_driver_unload(dev);
1244 return ret;
1245 }
1246
1247 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1248 ret = i915_load_modeset_init(dev, prealloc_size, agp_size);
1249 if (ret < 0) {
1250 DRM_ERROR("failed to init modeset\n");
1251 goto out_workqueue_free;
1252 }
1253 }
1254
1255 /* Must be done after probing outputs */
1256 /* FIXME: verify on IGDNG */
1257 if (!IS_IGDNG(dev))
1258 intel_opregion_init(dev, 0);
1259
1260 return 0;
1261
1262 out_workqueue_free:
1263 destroy_workqueue(dev_priv->wq);
1264 out_iomapfree:
1265 io_mapping_free(dev_priv->mm.gtt_mapping);
1266 out_rmmap:
1267 iounmap(dev_priv->regs);
1268 free_priv:
1269 kfree(dev_priv);
1270 return ret;
1271 }
1272
1273 int i915_driver_unload(struct drm_device *dev)
1274 {
1275 struct drm_i915_private *dev_priv = dev->dev_private;
1276
1277 destroy_workqueue(dev_priv->wq);
1278
1279 io_mapping_free(dev_priv->mm.gtt_mapping);
1280 if (dev_priv->mm.gtt_mtrr >= 0) {
1281 mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
1282 dev->agp->agp_info.aper_size * 1024 * 1024);
1283 dev_priv->mm.gtt_mtrr = -1;
1284 }
1285
1286 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1287 drm_irq_uninstall(dev);
1288 }
1289
1290 if (dev->pdev->msi_enabled)
1291 pci_disable_msi(dev->pdev);
1292
1293 if (dev_priv->regs != NULL)
1294 iounmap(dev_priv->regs);
1295
1296 if (!IS_IGDNG(dev))
1297 intel_opregion_free(dev, 0);
1298
1299 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
1300 intel_modeset_cleanup(dev);
1301
1302 i915_gem_free_all_phys_object(dev);
1303
1304 mutex_lock(&dev->struct_mutex);
1305 i915_gem_cleanup_ringbuffer(dev);
1306 mutex_unlock(&dev->struct_mutex);
1307 drm_mm_takedown(&dev_priv->vram);
1308 i915_gem_lastclose(dev);
1309 }
1310
1311 kfree(dev->dev_private);
1312
1313 return 0;
1314 }
1315
1316 int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
1317 {
1318 struct drm_i915_file_private *i915_file_priv;
1319
1320 DRM_DEBUG_DRIVER("\n");
1321 i915_file_priv = (struct drm_i915_file_private *)
1322 kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
1323
1324 if (!i915_file_priv)
1325 return -ENOMEM;
1326
1327 file_priv->driver_priv = i915_file_priv;
1328
1329 INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
1330
1331 return 0;
1332 }
1333
1334 /**
1335 * i915_driver_lastclose - clean up after all DRM clients have exited
1336 * @dev: DRM device
1337 *
1338 * Take care of cleaning up after all DRM clients have exited. In the
1339 * mode setting case, we want to restore the kernel's initial mode (just
1340 * in case the last client left us in a bad state).
1341 *
1342 * Additionally, in the non-mode setting case, we'll tear down the AGP
1343 * and DMA structures, since the kernel won't be using them, and clea
1344 * up any GEM state.
1345 */
1346 void i915_driver_lastclose(struct drm_device * dev)
1347 {
1348 drm_i915_private_t *dev_priv = dev->dev_private;
1349
1350 if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
1351 drm_fb_helper_restore();
1352 return;
1353 }
1354
1355 i915_gem_lastclose(dev);
1356
1357 if (dev_priv->agp_heap)
1358 i915_mem_takedown(&(dev_priv->agp_heap));
1359
1360 i915_dma_cleanup(dev);
1361 }
1362
1363 void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
1364 {
1365 drm_i915_private_t *dev_priv = dev->dev_private;
1366 i915_gem_release(dev, file_priv);
1367 if (!drm_core_check_feature(dev, DRIVER_MODESET))
1368 i915_mem_release(dev, file_priv, dev_priv->agp_heap);
1369 }
1370
1371 void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
1372 {
1373 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
1374
1375 kfree(i915_file_priv);
1376 }
1377
1378 struct drm_ioctl_desc i915_ioctls[] = {
1379 DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1380 DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
1381 DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
1382 DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
1383 DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
1384 DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
1385 DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
1386 DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1387 DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
1388 DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
1389 DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1390 DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
1391 DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
1392 DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
1393 DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
1394 DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
1395 DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1396 DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1397 DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
1398 DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1399 DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
1400 DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH),
1401 DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH),
1402 DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1403 DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
1404 DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, 0),
1405 DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, 0),
1406 DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, 0),
1407 DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, 0),
1408 DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, 0),
1409 DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, 0),
1410 DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, 0),
1411 DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, 0),
1412 DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, 0),
1413 DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, 0),
1414 DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
1415 };
1416
1417 int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
1418
1419 /**
1420 * Determine if the device really is AGP or not.
1421 *
1422 * All Intel graphics chipsets are treated as AGP, even if they are really
1423 * PCI-e.
1424 *
1425 * \param dev The device to be tested.
1426 *
1427 * \returns
1428 * A value of 1 is always retured to indictate every i9x5 is AGP.
1429 */
1430 int i915_driver_device_is_agp(struct drm_device * dev)
1431 {
1432 return 1;
1433 }