]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blob - drivers/gpu/drm/i915/i915_drv.c
Merge remote-tracking branch 'airlied/drm-fixes' into drm-intel-next-queued
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / i915 / i915_drv.c
1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #include <linux/device.h>
31 #include "drmP.h"
32 #include "drm.h"
33 #include "i915_drm.h"
34 #include "i915_drv.h"
35 #include "intel_drv.h"
36
37 #include <linux/console.h>
38 #include <linux/module.h>
39 #include "drm_crtc_helper.h"
40
41 static int i915_modeset __read_mostly = -1;
42 module_param_named(modeset, i915_modeset, int, 0400);
43 MODULE_PARM_DESC(modeset,
44 "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
45 "1=on, -1=force vga console preference [default])");
46
47 unsigned int i915_fbpercrtc __always_unused = 0;
48 module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
49
50 int i915_panel_ignore_lid __read_mostly = 0;
51 module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
52 MODULE_PARM_DESC(panel_ignore_lid,
53 "Override lid status (0=autodetect [default], 1=lid open, "
54 "-1=lid closed)");
55
56 unsigned int i915_powersave __read_mostly = 1;
57 module_param_named(powersave, i915_powersave, int, 0600);
58 MODULE_PARM_DESC(powersave,
59 "Enable powersavings, fbc, downclocking, etc. (default: true)");
60
61 int i915_semaphores __read_mostly = -1;
62 module_param_named(semaphores, i915_semaphores, int, 0600);
63 MODULE_PARM_DESC(semaphores,
64 "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
65
66 int i915_enable_rc6 __read_mostly = -1;
67 module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
68 MODULE_PARM_DESC(i915_enable_rc6,
69 "Enable power-saving render C-state 6 (default: -1 (use per-chip default)");
70
71 int i915_enable_fbc __read_mostly = -1;
72 module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
73 MODULE_PARM_DESC(i915_enable_fbc,
74 "Enable frame buffer compression for power savings "
75 "(default: -1 (use per-chip default))");
76
77 unsigned int i915_lvds_downclock __read_mostly = 0;
78 module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
79 MODULE_PARM_DESC(lvds_downclock,
80 "Use panel (LVDS/eDP) downclocking for power savings "
81 "(default: false)");
82
83 int i915_panel_use_ssc __read_mostly = -1;
84 module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
85 MODULE_PARM_DESC(lvds_use_ssc,
86 "Use Spread Spectrum Clock with panels [LVDS/eDP] "
87 "(default: auto from VBT)");
88
89 int i915_vbt_sdvo_panel_type __read_mostly = -1;
90 module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
91 MODULE_PARM_DESC(vbt_sdvo_panel_type,
92 "Override selection of SDVO panel mode in the VBT "
93 "(default: auto)");
94
95 static bool i915_try_reset __read_mostly = true;
96 module_param_named(reset, i915_try_reset, bool, 0600);
97 MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
98
99 bool i915_enable_hangcheck __read_mostly = true;
100 module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
101 MODULE_PARM_DESC(enable_hangcheck,
102 "Periodically check GPU activity for detecting hangs. "
103 "WARNING: Disabling this can cause system wide hangs. "
104 "(default: true)");
105
106 bool i915_enable_ppgtt __read_mostly = 1;
107 module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, bool, 0600);
108 MODULE_PARM_DESC(i915_enable_ppgtt,
109 "Enable PPGTT (default: true)");
110
111 static struct drm_driver driver;
112 extern int intel_agp_enabled;
113
114 #define INTEL_VGA_DEVICE(id, info) { \
115 .class = PCI_BASE_CLASS_DISPLAY << 16, \
116 .class_mask = 0xff0000, \
117 .vendor = 0x8086, \
118 .device = id, \
119 .subvendor = PCI_ANY_ID, \
120 .subdevice = PCI_ANY_ID, \
121 .driver_data = (unsigned long) info }
122
123 static const struct intel_device_info intel_i830_info = {
124 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
125 .has_overlay = 1, .overlay_needs_physical = 1,
126 };
127
128 static const struct intel_device_info intel_845g_info = {
129 .gen = 2,
130 .has_overlay = 1, .overlay_needs_physical = 1,
131 };
132
133 static const struct intel_device_info intel_i85x_info = {
134 .gen = 2, .is_i85x = 1, .is_mobile = 1,
135 .cursor_needs_physical = 1,
136 .has_overlay = 1, .overlay_needs_physical = 1,
137 };
138
139 static const struct intel_device_info intel_i865g_info = {
140 .gen = 2,
141 .has_overlay = 1, .overlay_needs_physical = 1,
142 };
143
144 static const struct intel_device_info intel_i915g_info = {
145 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
146 .has_overlay = 1, .overlay_needs_physical = 1,
147 };
148 static const struct intel_device_info intel_i915gm_info = {
149 .gen = 3, .is_mobile = 1,
150 .cursor_needs_physical = 1,
151 .has_overlay = 1, .overlay_needs_physical = 1,
152 .supports_tv = 1,
153 };
154 static const struct intel_device_info intel_i945g_info = {
155 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
156 .has_overlay = 1, .overlay_needs_physical = 1,
157 };
158 static const struct intel_device_info intel_i945gm_info = {
159 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
160 .has_hotplug = 1, .cursor_needs_physical = 1,
161 .has_overlay = 1, .overlay_needs_physical = 1,
162 .supports_tv = 1,
163 };
164
165 static const struct intel_device_info intel_i965g_info = {
166 .gen = 4, .is_broadwater = 1,
167 .has_hotplug = 1,
168 .has_overlay = 1,
169 };
170
171 static const struct intel_device_info intel_i965gm_info = {
172 .gen = 4, .is_crestline = 1,
173 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
174 .has_overlay = 1,
175 .supports_tv = 1,
176 };
177
178 static const struct intel_device_info intel_g33_info = {
179 .gen = 3, .is_g33 = 1,
180 .need_gfx_hws = 1, .has_hotplug = 1,
181 .has_overlay = 1,
182 };
183
184 static const struct intel_device_info intel_g45_info = {
185 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
186 .has_pipe_cxsr = 1, .has_hotplug = 1,
187 .has_bsd_ring = 1,
188 };
189
190 static const struct intel_device_info intel_gm45_info = {
191 .gen = 4, .is_g4x = 1,
192 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
193 .has_pipe_cxsr = 1, .has_hotplug = 1,
194 .supports_tv = 1,
195 .has_bsd_ring = 1,
196 };
197
198 static const struct intel_device_info intel_pineview_info = {
199 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
200 .need_gfx_hws = 1, .has_hotplug = 1,
201 .has_overlay = 1,
202 };
203
204 static const struct intel_device_info intel_ironlake_d_info = {
205 .gen = 5,
206 .need_gfx_hws = 1, .has_hotplug = 1,
207 .has_bsd_ring = 1,
208 };
209
210 static const struct intel_device_info intel_ironlake_m_info = {
211 .gen = 5, .is_mobile = 1,
212 .need_gfx_hws = 1, .has_hotplug = 1,
213 .has_fbc = 1,
214 .has_bsd_ring = 1,
215 };
216
217 static const struct intel_device_info intel_sandybridge_d_info = {
218 .gen = 6,
219 .need_gfx_hws = 1, .has_hotplug = 1,
220 .has_bsd_ring = 1,
221 .has_blt_ring = 1,
222 .has_llc = 1,
223 };
224
225 static const struct intel_device_info intel_sandybridge_m_info = {
226 .gen = 6, .is_mobile = 1,
227 .need_gfx_hws = 1, .has_hotplug = 1,
228 .has_fbc = 1,
229 .has_bsd_ring = 1,
230 .has_blt_ring = 1,
231 .has_llc = 1,
232 };
233
234 static const struct intel_device_info intel_ivybridge_d_info = {
235 .is_ivybridge = 1, .gen = 7,
236 .need_gfx_hws = 1, .has_hotplug = 1,
237 .has_bsd_ring = 1,
238 .has_blt_ring = 1,
239 .has_llc = 1,
240 };
241
242 static const struct intel_device_info intel_ivybridge_m_info = {
243 .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
244 .need_gfx_hws = 1, .has_hotplug = 1,
245 .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
246 .has_bsd_ring = 1,
247 .has_blt_ring = 1,
248 .has_llc = 1,
249 };
250
251 static const struct pci_device_id pciidlist[] = { /* aka */
252 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
253 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
254 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
255 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
256 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
257 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
258 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
259 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
260 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
261 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
262 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
263 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
264 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
265 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
266 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
267 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
268 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
269 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
270 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
271 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
272 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
273 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
274 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
275 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
276 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
277 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
278 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
279 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
280 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
281 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
282 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
283 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
284 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
285 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
286 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
287 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
288 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
289 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
290 INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
291 INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
292 INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
293 INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
294 INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
295 {0, 0, 0}
296 };
297
298 #if defined(CONFIG_DRM_I915_KMS)
299 MODULE_DEVICE_TABLE(pci, pciidlist);
300 #endif
301
302 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
303 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
304 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
305 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
306
307 void intel_detect_pch(struct drm_device *dev)
308 {
309 struct drm_i915_private *dev_priv = dev->dev_private;
310 struct pci_dev *pch;
311
312 /*
313 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
314 * make graphics device passthrough work easy for VMM, that only
315 * need to expose ISA bridge to let driver know the real hardware
316 * underneath. This is a requirement from virtualization team.
317 */
318 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
319 if (pch) {
320 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
321 int id;
322 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
323
324 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
325 dev_priv->pch_type = PCH_IBX;
326 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
327 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
328 dev_priv->pch_type = PCH_CPT;
329 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
330 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
331 /* PantherPoint is CPT compatible */
332 dev_priv->pch_type = PCH_CPT;
333 DRM_DEBUG_KMS("Found PatherPoint PCH\n");
334 }
335 }
336 pci_dev_put(pch);
337 }
338 }
339
340 void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
341 {
342 int count;
343
344 count = 0;
345 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
346 udelay(10);
347
348 I915_WRITE_NOTRACE(FORCEWAKE, 1);
349 POSTING_READ(FORCEWAKE);
350
351 count = 0;
352 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
353 udelay(10);
354 }
355
356 void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
357 {
358 int count;
359
360 count = 0;
361 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
362 udelay(10);
363
364 I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
365 POSTING_READ(FORCEWAKE_MT);
366
367 count = 0;
368 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
369 udelay(10);
370 }
371
372 /*
373 * Generally this is called implicitly by the register read function. However,
374 * if some sequence requires the GT to not power down then this function should
375 * be called at the beginning of the sequence followed by a call to
376 * gen6_gt_force_wake_put() at the end of the sequence.
377 */
378 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
379 {
380 unsigned long irqflags;
381
382 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
383 if (dev_priv->forcewake_count++ == 0)
384 dev_priv->display.force_wake_get(dev_priv);
385 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
386 }
387
388 void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
389 {
390 I915_WRITE_NOTRACE(FORCEWAKE, 0);
391 POSTING_READ(FORCEWAKE);
392 }
393
394 void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
395 {
396 I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
397 POSTING_READ(FORCEWAKE_MT);
398 }
399
400 /*
401 * see gen6_gt_force_wake_get()
402 */
403 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
404 {
405 unsigned long irqflags;
406
407 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
408 if (--dev_priv->forcewake_count == 0)
409 dev_priv->display.force_wake_put(dev_priv);
410 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
411 }
412
413 void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
414 {
415 if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
416 int loop = 500;
417 u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
418 while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
419 udelay(10);
420 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
421 }
422 WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES);
423 dev_priv->gt_fifo_count = fifo;
424 }
425 dev_priv->gt_fifo_count--;
426 }
427
428 static int i915_drm_freeze(struct drm_device *dev)
429 {
430 struct drm_i915_private *dev_priv = dev->dev_private;
431
432 drm_kms_helper_poll_disable(dev);
433
434 pci_save_state(dev->pdev);
435
436 /* If KMS is active, we do the leavevt stuff here */
437 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
438 int error = i915_gem_idle(dev);
439 if (error) {
440 dev_err(&dev->pdev->dev,
441 "GEM idle failed, resume might fail\n");
442 return error;
443 }
444 drm_irq_uninstall(dev);
445 }
446
447 i915_save_state(dev);
448
449 intel_opregion_fini(dev);
450
451 /* Modeset on resume, not lid events */
452 dev_priv->modeset_on_lid = 0;
453
454 return 0;
455 }
456
457 int i915_suspend(struct drm_device *dev, pm_message_t state)
458 {
459 int error;
460
461 if (!dev || !dev->dev_private) {
462 DRM_ERROR("dev: %p\n", dev);
463 DRM_ERROR("DRM not initialized, aborting suspend.\n");
464 return -ENODEV;
465 }
466
467 if (state.event == PM_EVENT_PRETHAW)
468 return 0;
469
470
471 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
472 return 0;
473
474 error = i915_drm_freeze(dev);
475 if (error)
476 return error;
477
478 if (state.event == PM_EVENT_SUSPEND) {
479 /* Shut down the device */
480 pci_disable_device(dev->pdev);
481 pci_set_power_state(dev->pdev, PCI_D3hot);
482 }
483
484 return 0;
485 }
486
487 static int i915_drm_thaw(struct drm_device *dev)
488 {
489 struct drm_i915_private *dev_priv = dev->dev_private;
490 int error = 0;
491
492 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
493 mutex_lock(&dev->struct_mutex);
494 i915_gem_restore_gtt_mappings(dev);
495 mutex_unlock(&dev->struct_mutex);
496 }
497
498 i915_restore_state(dev);
499 intel_opregion_setup(dev);
500
501 /* KMS EnterVT equivalent */
502 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
503 mutex_lock(&dev->struct_mutex);
504 dev_priv->mm.suspended = 0;
505
506 error = i915_gem_init_hw(dev);
507 mutex_unlock(&dev->struct_mutex);
508
509 if (HAS_PCH_SPLIT(dev))
510 ironlake_init_pch_refclk(dev);
511
512 drm_mode_config_reset(dev);
513 drm_irq_install(dev);
514
515 /* Resume the modeset for every activated CRTC */
516 drm_helper_resume_force_mode(dev);
517
518 if (IS_IRONLAKE_M(dev))
519 ironlake_enable_rc6(dev);
520 }
521
522 intel_opregion_init(dev);
523
524 dev_priv->modeset_on_lid = 0;
525
526 return error;
527 }
528
529 int i915_resume(struct drm_device *dev)
530 {
531 int ret;
532
533 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
534 return 0;
535
536 if (pci_enable_device(dev->pdev))
537 return -EIO;
538
539 pci_set_master(dev->pdev);
540
541 ret = i915_drm_thaw(dev);
542 if (ret)
543 return ret;
544
545 drm_kms_helper_poll_enable(dev);
546 return 0;
547 }
548
549 static int i8xx_do_reset(struct drm_device *dev, u8 flags)
550 {
551 struct drm_i915_private *dev_priv = dev->dev_private;
552
553 if (IS_I85X(dev))
554 return -ENODEV;
555
556 I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
557 POSTING_READ(D_STATE);
558
559 if (IS_I830(dev) || IS_845G(dev)) {
560 I915_WRITE(DEBUG_RESET_I830,
561 DEBUG_RESET_DISPLAY |
562 DEBUG_RESET_RENDER |
563 DEBUG_RESET_FULL);
564 POSTING_READ(DEBUG_RESET_I830);
565 msleep(1);
566
567 I915_WRITE(DEBUG_RESET_I830, 0);
568 POSTING_READ(DEBUG_RESET_I830);
569 }
570
571 msleep(1);
572
573 I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
574 POSTING_READ(D_STATE);
575
576 return 0;
577 }
578
579 static int i965_reset_complete(struct drm_device *dev)
580 {
581 u8 gdrst;
582 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
583 return gdrst & 0x1;
584 }
585
586 static int i965_do_reset(struct drm_device *dev, u8 flags)
587 {
588 u8 gdrst;
589
590 /*
591 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
592 * well as the reset bit (GR/bit 0). Setting the GR bit
593 * triggers the reset; when done, the hardware will clear it.
594 */
595 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
596 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
597
598 return wait_for(i965_reset_complete(dev), 500);
599 }
600
601 static int ironlake_do_reset(struct drm_device *dev, u8 flags)
602 {
603 struct drm_i915_private *dev_priv = dev->dev_private;
604 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
605 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
606 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
607 }
608
609 static int gen6_do_reset(struct drm_device *dev, u8 flags)
610 {
611 struct drm_i915_private *dev_priv = dev->dev_private;
612 int ret;
613 unsigned long irqflags;
614
615 /* Hold gt_lock across reset to prevent any register access
616 * with forcewake not set correctly
617 */
618 spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
619
620 /* Reset the chip */
621
622 /* GEN6_GDRST is not in the gt power well, no need to check
623 * for fifo space for the write or forcewake the chip for
624 * the read
625 */
626 I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
627
628 /* Spin waiting for the device to ack the reset request */
629 ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
630
631 /* If reset with a user forcewake, try to restore, otherwise turn it off */
632 if (dev_priv->forcewake_count)
633 dev_priv->display.force_wake_get(dev_priv);
634 else
635 dev_priv->display.force_wake_put(dev_priv);
636
637 /* Restore fifo count */
638 dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
639
640 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
641 return ret;
642 }
643
644 /**
645 * i915_reset - reset chip after a hang
646 * @dev: drm device to reset
647 * @flags: reset domains
648 *
649 * Reset the chip. Useful if a hang is detected. Returns zero on successful
650 * reset or otherwise an error code.
651 *
652 * Procedure is fairly simple:
653 * - reset the chip using the reset reg
654 * - re-init context state
655 * - re-init hardware status page
656 * - re-init ring buffer
657 * - re-init interrupt state
658 * - re-init display
659 */
660 int i915_reset(struct drm_device *dev, u8 flags)
661 {
662 drm_i915_private_t *dev_priv = dev->dev_private;
663 /*
664 * We really should only reset the display subsystem if we actually
665 * need to
666 */
667 bool need_display = true;
668 int ret;
669
670 if (!i915_try_reset)
671 return 0;
672
673 if (!mutex_trylock(&dev->struct_mutex))
674 return -EBUSY;
675
676 i915_gem_reset(dev);
677
678 ret = -ENODEV;
679 if (get_seconds() - dev_priv->last_gpu_reset < 5) {
680 DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
681 } else switch (INTEL_INFO(dev)->gen) {
682 case 7:
683 case 6:
684 ret = gen6_do_reset(dev, flags);
685 break;
686 case 5:
687 ret = ironlake_do_reset(dev, flags);
688 break;
689 case 4:
690 ret = i965_do_reset(dev, flags);
691 break;
692 case 2:
693 ret = i8xx_do_reset(dev, flags);
694 break;
695 }
696 dev_priv->last_gpu_reset = get_seconds();
697 if (ret) {
698 DRM_ERROR("Failed to reset chip.\n");
699 mutex_unlock(&dev->struct_mutex);
700 return ret;
701 }
702
703 /* Ok, now get things going again... */
704
705 /*
706 * Everything depends on having the GTT running, so we need to start
707 * there. Fortunately we don't need to do this unless we reset the
708 * chip at a PCI level.
709 *
710 * Next we need to restore the context, but we don't use those
711 * yet either...
712 *
713 * Ring buffer needs to be re-initialized in the KMS case, or if X
714 * was running at the time of the reset (i.e. we weren't VT
715 * switched away).
716 */
717 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
718 !dev_priv->mm.suspended) {
719 dev_priv->mm.suspended = 0;
720
721 i915_gem_init_swizzling(dev);
722
723 dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
724 if (HAS_BSD(dev))
725 dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
726 if (HAS_BLT(dev))
727 dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
728
729 i915_gem_init_ppgtt(dev);
730
731 mutex_unlock(&dev->struct_mutex);
732 drm_irq_uninstall(dev);
733 drm_mode_config_reset(dev);
734 drm_irq_install(dev);
735 mutex_lock(&dev->struct_mutex);
736 }
737
738 mutex_unlock(&dev->struct_mutex);
739
740 /*
741 * Perform a full modeset as on later generations, e.g. Ironlake, we may
742 * need to retrain the display link and cannot just restore the register
743 * values.
744 */
745 if (need_display) {
746 mutex_lock(&dev->mode_config.mutex);
747 drm_helper_resume_force_mode(dev);
748 mutex_unlock(&dev->mode_config.mutex);
749 }
750
751 return 0;
752 }
753
754
755 static int __devinit
756 i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
757 {
758 /* Only bind to function 0 of the device. Early generations
759 * used function 1 as a placeholder for multi-head. This causes
760 * us confusion instead, especially on the systems where both
761 * functions have the same PCI-ID!
762 */
763 if (PCI_FUNC(pdev->devfn))
764 return -ENODEV;
765
766 return drm_get_pci_dev(pdev, ent, &driver);
767 }
768
769 static void
770 i915_pci_remove(struct pci_dev *pdev)
771 {
772 struct drm_device *dev = pci_get_drvdata(pdev);
773
774 drm_put_dev(dev);
775 }
776
777 static int i915_pm_suspend(struct device *dev)
778 {
779 struct pci_dev *pdev = to_pci_dev(dev);
780 struct drm_device *drm_dev = pci_get_drvdata(pdev);
781 int error;
782
783 if (!drm_dev || !drm_dev->dev_private) {
784 dev_err(dev, "DRM not initialized, aborting suspend.\n");
785 return -ENODEV;
786 }
787
788 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
789 return 0;
790
791 error = i915_drm_freeze(drm_dev);
792 if (error)
793 return error;
794
795 pci_disable_device(pdev);
796 pci_set_power_state(pdev, PCI_D3hot);
797
798 return 0;
799 }
800
801 static int i915_pm_resume(struct device *dev)
802 {
803 struct pci_dev *pdev = to_pci_dev(dev);
804 struct drm_device *drm_dev = pci_get_drvdata(pdev);
805
806 return i915_resume(drm_dev);
807 }
808
809 static int i915_pm_freeze(struct device *dev)
810 {
811 struct pci_dev *pdev = to_pci_dev(dev);
812 struct drm_device *drm_dev = pci_get_drvdata(pdev);
813
814 if (!drm_dev || !drm_dev->dev_private) {
815 dev_err(dev, "DRM not initialized, aborting suspend.\n");
816 return -ENODEV;
817 }
818
819 return i915_drm_freeze(drm_dev);
820 }
821
822 static int i915_pm_thaw(struct device *dev)
823 {
824 struct pci_dev *pdev = to_pci_dev(dev);
825 struct drm_device *drm_dev = pci_get_drvdata(pdev);
826
827 return i915_drm_thaw(drm_dev);
828 }
829
830 static int i915_pm_poweroff(struct device *dev)
831 {
832 struct pci_dev *pdev = to_pci_dev(dev);
833 struct drm_device *drm_dev = pci_get_drvdata(pdev);
834
835 return i915_drm_freeze(drm_dev);
836 }
837
838 static const struct dev_pm_ops i915_pm_ops = {
839 .suspend = i915_pm_suspend,
840 .resume = i915_pm_resume,
841 .freeze = i915_pm_freeze,
842 .thaw = i915_pm_thaw,
843 .poweroff = i915_pm_poweroff,
844 .restore = i915_pm_resume,
845 };
846
847 static struct vm_operations_struct i915_gem_vm_ops = {
848 .fault = i915_gem_fault,
849 .open = drm_gem_vm_open,
850 .close = drm_gem_vm_close,
851 };
852
853 static const struct file_operations i915_driver_fops = {
854 .owner = THIS_MODULE,
855 .open = drm_open,
856 .release = drm_release,
857 .unlocked_ioctl = drm_ioctl,
858 .mmap = drm_gem_mmap,
859 .poll = drm_poll,
860 .fasync = drm_fasync,
861 .read = drm_read,
862 #ifdef CONFIG_COMPAT
863 .compat_ioctl = i915_compat_ioctl,
864 #endif
865 .llseek = noop_llseek,
866 };
867
868 static struct drm_driver driver = {
869 /* Don't use MTRRs here; the Xserver or userspace app should
870 * deal with them for Intel hardware.
871 */
872 .driver_features =
873 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
874 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
875 .load = i915_driver_load,
876 .unload = i915_driver_unload,
877 .open = i915_driver_open,
878 .lastclose = i915_driver_lastclose,
879 .preclose = i915_driver_preclose,
880 .postclose = i915_driver_postclose,
881
882 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
883 .suspend = i915_suspend,
884 .resume = i915_resume,
885
886 .device_is_agp = i915_driver_device_is_agp,
887 .reclaim_buffers = drm_core_reclaim_buffers,
888 .master_create = i915_master_create,
889 .master_destroy = i915_master_destroy,
890 #if defined(CONFIG_DEBUG_FS)
891 .debugfs_init = i915_debugfs_init,
892 .debugfs_cleanup = i915_debugfs_cleanup,
893 #endif
894 .gem_init_object = i915_gem_init_object,
895 .gem_free_object = i915_gem_free_object,
896 .gem_vm_ops = &i915_gem_vm_ops,
897 .dumb_create = i915_gem_dumb_create,
898 .dumb_map_offset = i915_gem_mmap_gtt,
899 .dumb_destroy = i915_gem_dumb_destroy,
900 .ioctls = i915_ioctls,
901 .fops = &i915_driver_fops,
902 .name = DRIVER_NAME,
903 .desc = DRIVER_DESC,
904 .date = DRIVER_DATE,
905 .major = DRIVER_MAJOR,
906 .minor = DRIVER_MINOR,
907 .patchlevel = DRIVER_PATCHLEVEL,
908 };
909
910 static struct pci_driver i915_pci_driver = {
911 .name = DRIVER_NAME,
912 .id_table = pciidlist,
913 .probe = i915_pci_probe,
914 .remove = i915_pci_remove,
915 .driver.pm = &i915_pm_ops,
916 };
917
918 static int __init i915_init(void)
919 {
920 if (!intel_agp_enabled) {
921 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
922 return -ENODEV;
923 }
924
925 driver.num_ioctls = i915_max_ioctl;
926
927 /*
928 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
929 * explicitly disabled with the module pararmeter.
930 *
931 * Otherwise, just follow the parameter (defaulting to off).
932 *
933 * Allow optional vga_text_mode_force boot option to override
934 * the default behavior.
935 */
936 #if defined(CONFIG_DRM_I915_KMS)
937 if (i915_modeset != 0)
938 driver.driver_features |= DRIVER_MODESET;
939 #endif
940 if (i915_modeset == 1)
941 driver.driver_features |= DRIVER_MODESET;
942
943 #ifdef CONFIG_VGA_CONSOLE
944 if (vgacon_text_force() && i915_modeset == -1)
945 driver.driver_features &= ~DRIVER_MODESET;
946 #endif
947
948 if (!(driver.driver_features & DRIVER_MODESET))
949 driver.get_vblank_timestamp = NULL;
950
951 return drm_pci_init(&driver, &i915_pci_driver);
952 }
953
954 static void __exit i915_exit(void)
955 {
956 drm_pci_exit(&driver, &i915_pci_driver);
957 }
958
959 module_init(i915_init);
960 module_exit(i915_exit);
961
962 MODULE_AUTHOR(DRIVER_AUTHOR);
963 MODULE_DESCRIPTION(DRIVER_DESC);
964 MODULE_LICENSE("GPL and additional rights");
965
966 #define __i915_read(x, y) \
967 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
968 u##x val = 0; \
969 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
970 unsigned long irqflags; \
971 spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
972 if (dev_priv->forcewake_count == 0) \
973 dev_priv->display.force_wake_get(dev_priv); \
974 val = read##y(dev_priv->regs + reg); \
975 if (dev_priv->forcewake_count == 0) \
976 dev_priv->display.force_wake_put(dev_priv); \
977 spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
978 } else { \
979 val = read##y(dev_priv->regs + reg); \
980 } \
981 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
982 return val; \
983 }
984
985 __i915_read(8, b)
986 __i915_read(16, w)
987 __i915_read(32, l)
988 __i915_read(64, q)
989 #undef __i915_read
990
991 #define __i915_write(x, y) \
992 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
993 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
994 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
995 __gen6_gt_wait_for_fifo(dev_priv); \
996 } \
997 write##y(val, dev_priv->regs + reg); \
998 }
999 __i915_write(8, b)
1000 __i915_write(16, w)
1001 __i915_write(32, l)
1002 __i915_write(64, q)
1003 #undef __i915_write