]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - drivers/gpu/drm/i915/i915_drv.c
Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/jikos/trivial
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.c
1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #include <linux/device.h>
31 #include <linux/acpi.h>
32 #include <drm/drmP.h>
33 #include <drm/i915_drm.h>
34 #include "i915_drv.h"
35 #include "i915_trace.h"
36 #include "intel_drv.h"
37
38 #include <linux/console.h>
39 #include <linux/module.h>
40 #include <linux/pm_runtime.h>
41 #include <drm/drm_crtc_helper.h>
42
43 static struct drm_driver driver;
44
45 #define GEN_DEFAULT_PIPEOFFSETS \
46 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
47 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
48 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
49 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
50 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
51
52 #define GEN_CHV_PIPEOFFSETS \
53 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
54 CHV_PIPE_C_OFFSET }, \
55 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
56 CHV_TRANSCODER_C_OFFSET, }, \
57 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
58 CHV_PALETTE_C_OFFSET }
59
60 #define CURSOR_OFFSETS \
61 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
62
63 #define IVB_CURSOR_OFFSETS \
64 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
65
66 static const struct intel_device_info intel_i830_info = {
67 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
68 .has_overlay = 1, .overlay_needs_physical = 1,
69 .ring_mask = RENDER_RING,
70 GEN_DEFAULT_PIPEOFFSETS,
71 CURSOR_OFFSETS,
72 };
73
74 static const struct intel_device_info intel_845g_info = {
75 .gen = 2, .num_pipes = 1,
76 .has_overlay = 1, .overlay_needs_physical = 1,
77 .ring_mask = RENDER_RING,
78 GEN_DEFAULT_PIPEOFFSETS,
79 CURSOR_OFFSETS,
80 };
81
82 static const struct intel_device_info intel_i85x_info = {
83 .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
84 .cursor_needs_physical = 1,
85 .has_overlay = 1, .overlay_needs_physical = 1,
86 .has_fbc = 1,
87 .ring_mask = RENDER_RING,
88 GEN_DEFAULT_PIPEOFFSETS,
89 CURSOR_OFFSETS,
90 };
91
92 static const struct intel_device_info intel_i865g_info = {
93 .gen = 2, .num_pipes = 1,
94 .has_overlay = 1, .overlay_needs_physical = 1,
95 .ring_mask = RENDER_RING,
96 GEN_DEFAULT_PIPEOFFSETS,
97 CURSOR_OFFSETS,
98 };
99
100 static const struct intel_device_info intel_i915g_info = {
101 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
102 .has_overlay = 1, .overlay_needs_physical = 1,
103 .ring_mask = RENDER_RING,
104 GEN_DEFAULT_PIPEOFFSETS,
105 CURSOR_OFFSETS,
106 };
107 static const struct intel_device_info intel_i915gm_info = {
108 .gen = 3, .is_mobile = 1, .num_pipes = 2,
109 .cursor_needs_physical = 1,
110 .has_overlay = 1, .overlay_needs_physical = 1,
111 .supports_tv = 1,
112 .has_fbc = 1,
113 .ring_mask = RENDER_RING,
114 GEN_DEFAULT_PIPEOFFSETS,
115 CURSOR_OFFSETS,
116 };
117 static const struct intel_device_info intel_i945g_info = {
118 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
119 .has_overlay = 1, .overlay_needs_physical = 1,
120 .ring_mask = RENDER_RING,
121 GEN_DEFAULT_PIPEOFFSETS,
122 CURSOR_OFFSETS,
123 };
124 static const struct intel_device_info intel_i945gm_info = {
125 .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
126 .has_hotplug = 1, .cursor_needs_physical = 1,
127 .has_overlay = 1, .overlay_needs_physical = 1,
128 .supports_tv = 1,
129 .has_fbc = 1,
130 .ring_mask = RENDER_RING,
131 GEN_DEFAULT_PIPEOFFSETS,
132 CURSOR_OFFSETS,
133 };
134
135 static const struct intel_device_info intel_i965g_info = {
136 .gen = 4, .is_broadwater = 1, .num_pipes = 2,
137 .has_hotplug = 1,
138 .has_overlay = 1,
139 .ring_mask = RENDER_RING,
140 GEN_DEFAULT_PIPEOFFSETS,
141 CURSOR_OFFSETS,
142 };
143
144 static const struct intel_device_info intel_i965gm_info = {
145 .gen = 4, .is_crestline = 1, .num_pipes = 2,
146 .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
147 .has_overlay = 1,
148 .supports_tv = 1,
149 .ring_mask = RENDER_RING,
150 GEN_DEFAULT_PIPEOFFSETS,
151 CURSOR_OFFSETS,
152 };
153
154 static const struct intel_device_info intel_g33_info = {
155 .gen = 3, .is_g33 = 1, .num_pipes = 2,
156 .need_gfx_hws = 1, .has_hotplug = 1,
157 .has_overlay = 1,
158 .ring_mask = RENDER_RING,
159 GEN_DEFAULT_PIPEOFFSETS,
160 CURSOR_OFFSETS,
161 };
162
163 static const struct intel_device_info intel_g45_info = {
164 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
165 .has_pipe_cxsr = 1, .has_hotplug = 1,
166 .ring_mask = RENDER_RING | BSD_RING,
167 GEN_DEFAULT_PIPEOFFSETS,
168 CURSOR_OFFSETS,
169 };
170
171 static const struct intel_device_info intel_gm45_info = {
172 .gen = 4, .is_g4x = 1, .num_pipes = 2,
173 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
174 .has_pipe_cxsr = 1, .has_hotplug = 1,
175 .supports_tv = 1,
176 .ring_mask = RENDER_RING | BSD_RING,
177 GEN_DEFAULT_PIPEOFFSETS,
178 CURSOR_OFFSETS,
179 };
180
181 static const struct intel_device_info intel_pineview_info = {
182 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
183 .need_gfx_hws = 1, .has_hotplug = 1,
184 .has_overlay = 1,
185 GEN_DEFAULT_PIPEOFFSETS,
186 CURSOR_OFFSETS,
187 };
188
189 static const struct intel_device_info intel_ironlake_d_info = {
190 .gen = 5, .num_pipes = 2,
191 .need_gfx_hws = 1, .has_hotplug = 1,
192 .ring_mask = RENDER_RING | BSD_RING,
193 GEN_DEFAULT_PIPEOFFSETS,
194 CURSOR_OFFSETS,
195 };
196
197 static const struct intel_device_info intel_ironlake_m_info = {
198 .gen = 5, .is_mobile = 1, .num_pipes = 2,
199 .need_gfx_hws = 1, .has_hotplug = 1,
200 .has_fbc = 1,
201 .ring_mask = RENDER_RING | BSD_RING,
202 GEN_DEFAULT_PIPEOFFSETS,
203 CURSOR_OFFSETS,
204 };
205
206 static const struct intel_device_info intel_sandybridge_d_info = {
207 .gen = 6, .num_pipes = 2,
208 .need_gfx_hws = 1, .has_hotplug = 1,
209 .has_fbc = 1,
210 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
211 .has_llc = 1,
212 GEN_DEFAULT_PIPEOFFSETS,
213 CURSOR_OFFSETS,
214 };
215
216 static const struct intel_device_info intel_sandybridge_m_info = {
217 .gen = 6, .is_mobile = 1, .num_pipes = 2,
218 .need_gfx_hws = 1, .has_hotplug = 1,
219 .has_fbc = 1,
220 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
221 .has_llc = 1,
222 GEN_DEFAULT_PIPEOFFSETS,
223 CURSOR_OFFSETS,
224 };
225
226 #define GEN7_FEATURES \
227 .gen = 7, .num_pipes = 3, \
228 .need_gfx_hws = 1, .has_hotplug = 1, \
229 .has_fbc = 1, \
230 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
231 .has_llc = 1
232
233 static const struct intel_device_info intel_ivybridge_d_info = {
234 GEN7_FEATURES,
235 .is_ivybridge = 1,
236 GEN_DEFAULT_PIPEOFFSETS,
237 IVB_CURSOR_OFFSETS,
238 };
239
240 static const struct intel_device_info intel_ivybridge_m_info = {
241 GEN7_FEATURES,
242 .is_ivybridge = 1,
243 .is_mobile = 1,
244 GEN_DEFAULT_PIPEOFFSETS,
245 IVB_CURSOR_OFFSETS,
246 };
247
248 static const struct intel_device_info intel_ivybridge_q_info = {
249 GEN7_FEATURES,
250 .is_ivybridge = 1,
251 .num_pipes = 0, /* legal, last one wins */
252 GEN_DEFAULT_PIPEOFFSETS,
253 IVB_CURSOR_OFFSETS,
254 };
255
256 static const struct intel_device_info intel_valleyview_m_info = {
257 GEN7_FEATURES,
258 .is_mobile = 1,
259 .num_pipes = 2,
260 .is_valleyview = 1,
261 .display_mmio_offset = VLV_DISPLAY_BASE,
262 .has_fbc = 0, /* legal, last one wins */
263 .has_llc = 0, /* legal, last one wins */
264 GEN_DEFAULT_PIPEOFFSETS,
265 CURSOR_OFFSETS,
266 };
267
268 static const struct intel_device_info intel_valleyview_d_info = {
269 GEN7_FEATURES,
270 .num_pipes = 2,
271 .is_valleyview = 1,
272 .display_mmio_offset = VLV_DISPLAY_BASE,
273 .has_fbc = 0, /* legal, last one wins */
274 .has_llc = 0, /* legal, last one wins */
275 GEN_DEFAULT_PIPEOFFSETS,
276 CURSOR_OFFSETS,
277 };
278
279 static const struct intel_device_info intel_haswell_d_info = {
280 GEN7_FEATURES,
281 .is_haswell = 1,
282 .has_ddi = 1,
283 .has_fpga_dbg = 1,
284 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
285 GEN_DEFAULT_PIPEOFFSETS,
286 IVB_CURSOR_OFFSETS,
287 };
288
289 static const struct intel_device_info intel_haswell_m_info = {
290 GEN7_FEATURES,
291 .is_haswell = 1,
292 .is_mobile = 1,
293 .has_ddi = 1,
294 .has_fpga_dbg = 1,
295 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
296 GEN_DEFAULT_PIPEOFFSETS,
297 IVB_CURSOR_OFFSETS,
298 };
299
300 static const struct intel_device_info intel_broadwell_d_info = {
301 .gen = 8, .num_pipes = 3,
302 .need_gfx_hws = 1, .has_hotplug = 1,
303 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
304 .has_llc = 1,
305 .has_ddi = 1,
306 .has_fpga_dbg = 1,
307 .has_fbc = 1,
308 GEN_DEFAULT_PIPEOFFSETS,
309 IVB_CURSOR_OFFSETS,
310 };
311
312 static const struct intel_device_info intel_broadwell_m_info = {
313 .gen = 8, .is_mobile = 1, .num_pipes = 3,
314 .need_gfx_hws = 1, .has_hotplug = 1,
315 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
316 .has_llc = 1,
317 .has_ddi = 1,
318 .has_fpga_dbg = 1,
319 .has_fbc = 1,
320 GEN_DEFAULT_PIPEOFFSETS,
321 IVB_CURSOR_OFFSETS,
322 };
323
324 static const struct intel_device_info intel_broadwell_gt3d_info = {
325 .gen = 8, .num_pipes = 3,
326 .need_gfx_hws = 1, .has_hotplug = 1,
327 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
328 .has_llc = 1,
329 .has_ddi = 1,
330 .has_fpga_dbg = 1,
331 .has_fbc = 1,
332 GEN_DEFAULT_PIPEOFFSETS,
333 IVB_CURSOR_OFFSETS,
334 };
335
336 static const struct intel_device_info intel_broadwell_gt3m_info = {
337 .gen = 8, .is_mobile = 1, .num_pipes = 3,
338 .need_gfx_hws = 1, .has_hotplug = 1,
339 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
340 .has_llc = 1,
341 .has_ddi = 1,
342 .has_fpga_dbg = 1,
343 .has_fbc = 1,
344 GEN_DEFAULT_PIPEOFFSETS,
345 IVB_CURSOR_OFFSETS,
346 };
347
348 static const struct intel_device_info intel_cherryview_info = {
349 .is_preliminary = 1,
350 .gen = 8, .num_pipes = 3,
351 .need_gfx_hws = 1, .has_hotplug = 1,
352 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
353 .is_valleyview = 1,
354 .display_mmio_offset = VLV_DISPLAY_BASE,
355 GEN_CHV_PIPEOFFSETS,
356 CURSOR_OFFSETS,
357 };
358
359 static const struct intel_device_info intel_skylake_info = {
360 .is_preliminary = 1,
361 .is_skylake = 1,
362 .gen = 9, .num_pipes = 3,
363 .need_gfx_hws = 1, .has_hotplug = 1,
364 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
365 .has_llc = 1,
366 .has_ddi = 1,
367 .has_fbc = 1,
368 GEN_DEFAULT_PIPEOFFSETS,
369 IVB_CURSOR_OFFSETS,
370 };
371
372 /*
373 * Make sure any device matches here are from most specific to most
374 * general. For example, since the Quanta match is based on the subsystem
375 * and subvendor IDs, we need it to come before the more general IVB
376 * PCI ID matches, otherwise we'll use the wrong info struct above.
377 */
378 #define INTEL_PCI_IDS \
379 INTEL_I830_IDS(&intel_i830_info), \
380 INTEL_I845G_IDS(&intel_845g_info), \
381 INTEL_I85X_IDS(&intel_i85x_info), \
382 INTEL_I865G_IDS(&intel_i865g_info), \
383 INTEL_I915G_IDS(&intel_i915g_info), \
384 INTEL_I915GM_IDS(&intel_i915gm_info), \
385 INTEL_I945G_IDS(&intel_i945g_info), \
386 INTEL_I945GM_IDS(&intel_i945gm_info), \
387 INTEL_I965G_IDS(&intel_i965g_info), \
388 INTEL_G33_IDS(&intel_g33_info), \
389 INTEL_I965GM_IDS(&intel_i965gm_info), \
390 INTEL_GM45_IDS(&intel_gm45_info), \
391 INTEL_G45_IDS(&intel_g45_info), \
392 INTEL_PINEVIEW_IDS(&intel_pineview_info), \
393 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info), \
394 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info), \
395 INTEL_SNB_D_IDS(&intel_sandybridge_d_info), \
396 INTEL_SNB_M_IDS(&intel_sandybridge_m_info), \
397 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */ \
398 INTEL_IVB_M_IDS(&intel_ivybridge_m_info), \
399 INTEL_IVB_D_IDS(&intel_ivybridge_d_info), \
400 INTEL_HSW_D_IDS(&intel_haswell_d_info), \
401 INTEL_HSW_M_IDS(&intel_haswell_m_info), \
402 INTEL_VLV_M_IDS(&intel_valleyview_m_info), \
403 INTEL_VLV_D_IDS(&intel_valleyview_d_info), \
404 INTEL_BDW_GT12M_IDS(&intel_broadwell_m_info), \
405 INTEL_BDW_GT12D_IDS(&intel_broadwell_d_info), \
406 INTEL_BDW_GT3M_IDS(&intel_broadwell_gt3m_info), \
407 INTEL_BDW_GT3D_IDS(&intel_broadwell_gt3d_info), \
408 INTEL_CHV_IDS(&intel_cherryview_info), \
409 INTEL_SKL_IDS(&intel_skylake_info)
410
411 static const struct pci_device_id pciidlist[] = { /* aka */
412 INTEL_PCI_IDS,
413 {0, 0, 0}
414 };
415
416 #if defined(CONFIG_DRM_I915_KMS)
417 MODULE_DEVICE_TABLE(pci, pciidlist);
418 #endif
419
420 void intel_detect_pch(struct drm_device *dev)
421 {
422 struct drm_i915_private *dev_priv = dev->dev_private;
423 struct pci_dev *pch = NULL;
424
425 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
426 * (which really amounts to a PCH but no South Display).
427 */
428 if (INTEL_INFO(dev)->num_pipes == 0) {
429 dev_priv->pch_type = PCH_NOP;
430 return;
431 }
432
433 /*
434 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
435 * make graphics device passthrough work easy for VMM, that only
436 * need to expose ISA bridge to let driver know the real hardware
437 * underneath. This is a requirement from virtualization team.
438 *
439 * In some virtualized environments (e.g. XEN), there is irrelevant
440 * ISA bridge in the system. To work reliably, we should scan trhough
441 * all the ISA bridge devices and check for the first match, instead
442 * of only checking the first one.
443 */
444 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
445 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
446 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
447 dev_priv->pch_id = id;
448
449 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
450 dev_priv->pch_type = PCH_IBX;
451 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
452 WARN_ON(!IS_GEN5(dev));
453 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
454 dev_priv->pch_type = PCH_CPT;
455 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
456 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
457 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
458 /* PantherPoint is CPT compatible */
459 dev_priv->pch_type = PCH_CPT;
460 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
461 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
462 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
463 dev_priv->pch_type = PCH_LPT;
464 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
465 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
466 WARN_ON(IS_HSW_ULT(dev) || IS_BDW_ULT(dev));
467 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
468 dev_priv->pch_type = PCH_LPT;
469 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
470 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
471 WARN_ON(!IS_HSW_ULT(dev) && !IS_BDW_ULT(dev));
472 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
473 dev_priv->pch_type = PCH_SPT;
474 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
475 WARN_ON(!IS_SKYLAKE(dev));
476 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
477 dev_priv->pch_type = PCH_SPT;
478 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
479 WARN_ON(!IS_SKYLAKE(dev));
480 } else
481 continue;
482
483 break;
484 }
485 }
486 if (!pch)
487 DRM_DEBUG_KMS("No PCH found.\n");
488
489 pci_dev_put(pch);
490 }
491
492 bool i915_semaphore_is_enabled(struct drm_device *dev)
493 {
494 if (INTEL_INFO(dev)->gen < 6)
495 return false;
496
497 if (i915.semaphores >= 0)
498 return i915.semaphores;
499
500 /* TODO: make semaphores and Execlists play nicely together */
501 if (i915.enable_execlists)
502 return false;
503
504 /* Until we get further testing... */
505 if (IS_GEN8(dev))
506 return false;
507
508 #ifdef CONFIG_INTEL_IOMMU
509 /* Enable semaphores on SNB when IO remapping is off */
510 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
511 return false;
512 #endif
513
514 return true;
515 }
516
517 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv)
518 {
519 spin_lock_irq(&dev_priv->irq_lock);
520
521 dev_priv->long_hpd_port_mask = 0;
522 dev_priv->short_hpd_port_mask = 0;
523 dev_priv->hpd_event_bits = 0;
524
525 spin_unlock_irq(&dev_priv->irq_lock);
526
527 cancel_work_sync(&dev_priv->dig_port_work);
528 cancel_work_sync(&dev_priv->hotplug_work);
529 cancel_delayed_work_sync(&dev_priv->hotplug_reenable_work);
530 }
531
532 static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
533 {
534 struct drm_device *dev = dev_priv->dev;
535 struct drm_encoder *encoder;
536
537 drm_modeset_lock_all(dev);
538 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
539 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
540
541 if (intel_encoder->suspend)
542 intel_encoder->suspend(intel_encoder);
543 }
544 drm_modeset_unlock_all(dev);
545 }
546
547 static int intel_suspend_complete(struct drm_i915_private *dev_priv);
548 static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
549 bool rpm_resume);
550
551 static int i915_drm_suspend(struct drm_device *dev)
552 {
553 struct drm_i915_private *dev_priv = dev->dev_private;
554 struct drm_crtc *crtc;
555 pci_power_t opregion_target_state;
556
557 /* ignore lid events during suspend */
558 mutex_lock(&dev_priv->modeset_restore_lock);
559 dev_priv->modeset_restore = MODESET_SUSPENDED;
560 mutex_unlock(&dev_priv->modeset_restore_lock);
561
562 /* We do a lot of poking in a lot of registers, make sure they work
563 * properly. */
564 intel_display_set_init_power(dev_priv, true);
565
566 drm_kms_helper_poll_disable(dev);
567
568 pci_save_state(dev->pdev);
569
570 /* If KMS is active, we do the leavevt stuff here */
571 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
572 int error;
573
574 error = i915_gem_suspend(dev);
575 if (error) {
576 dev_err(&dev->pdev->dev,
577 "GEM idle failed, resume might fail\n");
578 return error;
579 }
580
581 intel_suspend_gt_powersave(dev);
582
583 /*
584 * Disable CRTCs directly since we want to preserve sw state
585 * for _thaw. Also, power gate the CRTC power wells.
586 */
587 drm_modeset_lock_all(dev);
588 for_each_crtc(dev, crtc)
589 intel_crtc_control(crtc, false);
590 drm_modeset_unlock_all(dev);
591
592 intel_dp_mst_suspend(dev);
593
594 intel_runtime_pm_disable_interrupts(dev_priv);
595 intel_hpd_cancel_work(dev_priv);
596
597 intel_suspend_encoders(dev_priv);
598
599 intel_suspend_hw(dev);
600 }
601
602 i915_gem_suspend_gtt_mappings(dev);
603
604 i915_save_state(dev);
605
606 opregion_target_state = PCI_D3cold;
607 #if IS_ENABLED(CONFIG_ACPI_SLEEP)
608 if (acpi_target_system_state() < ACPI_STATE_S3)
609 opregion_target_state = PCI_D1;
610 #endif
611 intel_opregion_notify_adapter(dev, opregion_target_state);
612
613 intel_uncore_forcewake_reset(dev, false);
614 intel_opregion_fini(dev);
615
616 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
617
618 dev_priv->suspend_count++;
619
620 intel_display_set_init_power(dev_priv, false);
621
622 return 0;
623 }
624
625 static int i915_drm_suspend_late(struct drm_device *drm_dev)
626 {
627 struct drm_i915_private *dev_priv = drm_dev->dev_private;
628 int ret;
629
630 ret = intel_suspend_complete(dev_priv);
631
632 if (ret) {
633 DRM_ERROR("Suspend complete failed: %d\n", ret);
634
635 return ret;
636 }
637
638 pci_disable_device(drm_dev->pdev);
639 pci_set_power_state(drm_dev->pdev, PCI_D3hot);
640
641 return 0;
642 }
643
644 int i915_suspend_legacy(struct drm_device *dev, pm_message_t state)
645 {
646 int error;
647
648 if (!dev || !dev->dev_private) {
649 DRM_ERROR("dev: %p\n", dev);
650 DRM_ERROR("DRM not initialized, aborting suspend.\n");
651 return -ENODEV;
652 }
653
654 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
655 state.event != PM_EVENT_FREEZE))
656 return -EINVAL;
657
658 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
659 return 0;
660
661 error = i915_drm_suspend(dev);
662 if (error)
663 return error;
664
665 return i915_drm_suspend_late(dev);
666 }
667
668 static int i915_drm_resume(struct drm_device *dev)
669 {
670 struct drm_i915_private *dev_priv = dev->dev_private;
671
672 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
673 mutex_lock(&dev->struct_mutex);
674 i915_gem_restore_gtt_mappings(dev);
675 mutex_unlock(&dev->struct_mutex);
676 }
677
678 i915_restore_state(dev);
679 intel_opregion_setup(dev);
680
681 /* KMS EnterVT equivalent */
682 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
683 intel_init_pch_refclk(dev);
684 drm_mode_config_reset(dev);
685
686 mutex_lock(&dev->struct_mutex);
687 if (i915_gem_init_hw(dev)) {
688 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
689 atomic_set_mask(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
690 }
691 mutex_unlock(&dev->struct_mutex);
692
693 /* We need working interrupts for modeset enabling ... */
694 intel_runtime_pm_enable_interrupts(dev_priv);
695
696 intel_modeset_init_hw(dev);
697
698 spin_lock_irq(&dev_priv->irq_lock);
699 if (dev_priv->display.hpd_irq_setup)
700 dev_priv->display.hpd_irq_setup(dev);
701 spin_unlock_irq(&dev_priv->irq_lock);
702
703 drm_modeset_lock_all(dev);
704 intel_modeset_setup_hw_state(dev, true);
705 drm_modeset_unlock_all(dev);
706
707 intel_dp_mst_resume(dev);
708
709 /*
710 * ... but also need to make sure that hotplug processing
711 * doesn't cause havoc. Like in the driver load code we don't
712 * bother with the tiny race here where we might loose hotplug
713 * notifications.
714 * */
715 intel_hpd_init(dev_priv);
716 /* Config may have changed between suspend and resume */
717 drm_helper_hpd_irq_event(dev);
718 }
719
720 intel_opregion_init(dev);
721
722 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
723
724 mutex_lock(&dev_priv->modeset_restore_lock);
725 dev_priv->modeset_restore = MODESET_DONE;
726 mutex_unlock(&dev_priv->modeset_restore_lock);
727
728 intel_opregion_notify_adapter(dev, PCI_D0);
729
730 drm_kms_helper_poll_enable(dev);
731
732 return 0;
733 }
734
735 static int i915_drm_resume_early(struct drm_device *dev)
736 {
737 struct drm_i915_private *dev_priv = dev->dev_private;
738 int ret = 0;
739
740 /*
741 * We have a resume ordering issue with the snd-hda driver also
742 * requiring our device to be power up. Due to the lack of a
743 * parent/child relationship we currently solve this with an early
744 * resume hook.
745 *
746 * FIXME: This should be solved with a special hdmi sink device or
747 * similar so that power domains can be employed.
748 */
749 if (pci_enable_device(dev->pdev))
750 return -EIO;
751
752 pci_set_master(dev->pdev);
753
754 if (IS_VALLEYVIEW(dev_priv))
755 ret = vlv_resume_prepare(dev_priv, false);
756 if (ret)
757 DRM_ERROR("Resume prepare failed: %d,Continuing resume\n", ret);
758
759 intel_uncore_early_sanitize(dev, true);
760
761 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
762 hsw_disable_pc8(dev_priv);
763
764 intel_uncore_sanitize(dev);
765 intel_power_domains_init_hw(dev_priv);
766
767 return ret;
768 }
769
770 int i915_resume_legacy(struct drm_device *dev)
771 {
772 int ret;
773
774 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
775 return 0;
776
777 ret = i915_drm_resume_early(dev);
778 if (ret)
779 return ret;
780
781 return i915_drm_resume(dev);
782 }
783
784 /**
785 * i915_reset - reset chip after a hang
786 * @dev: drm device to reset
787 *
788 * Reset the chip. Useful if a hang is detected. Returns zero on successful
789 * reset or otherwise an error code.
790 *
791 * Procedure is fairly simple:
792 * - reset the chip using the reset reg
793 * - re-init context state
794 * - re-init hardware status page
795 * - re-init ring buffer
796 * - re-init interrupt state
797 * - re-init display
798 */
799 int i915_reset(struct drm_device *dev)
800 {
801 struct drm_i915_private *dev_priv = dev->dev_private;
802 bool simulated;
803 int ret;
804
805 if (!i915.reset)
806 return 0;
807
808 intel_reset_gt_powersave(dev);
809
810 mutex_lock(&dev->struct_mutex);
811
812 i915_gem_reset(dev);
813
814 simulated = dev_priv->gpu_error.stop_rings != 0;
815
816 ret = intel_gpu_reset(dev);
817
818 /* Also reset the gpu hangman. */
819 if (simulated) {
820 DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
821 dev_priv->gpu_error.stop_rings = 0;
822 if (ret == -ENODEV) {
823 DRM_INFO("Reset not implemented, but ignoring "
824 "error for simulated gpu hangs\n");
825 ret = 0;
826 }
827 }
828
829 if (i915_stop_ring_allow_warn(dev_priv))
830 pr_notice("drm/i915: Resetting chip after gpu hang\n");
831
832 if (ret) {
833 DRM_ERROR("Failed to reset chip: %i\n", ret);
834 mutex_unlock(&dev->struct_mutex);
835 return ret;
836 }
837
838 /* Ok, now get things going again... */
839
840 /*
841 * Everything depends on having the GTT running, so we need to start
842 * there. Fortunately we don't need to do this unless we reset the
843 * chip at a PCI level.
844 *
845 * Next we need to restore the context, but we don't use those
846 * yet either...
847 *
848 * Ring buffer needs to be re-initialized in the KMS case, or if X
849 * was running at the time of the reset (i.e. we weren't VT
850 * switched away).
851 */
852 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
853 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
854 dev_priv->gpu_error.reload_in_reset = true;
855
856 ret = i915_gem_init_hw(dev);
857
858 dev_priv->gpu_error.reload_in_reset = false;
859
860 mutex_unlock(&dev->struct_mutex);
861 if (ret) {
862 DRM_ERROR("Failed hw init on reset %d\n", ret);
863 return ret;
864 }
865
866 /*
867 * FIXME: This races pretty badly against concurrent holders of
868 * ring interrupts. This is possible since we've started to drop
869 * dev->struct_mutex in select places when waiting for the gpu.
870 */
871
872 /*
873 * rps/rc6 re-init is necessary to restore state lost after the
874 * reset and the re-install of gt irqs. Skip for ironlake per
875 * previous concerns that it doesn't respond well to some forms
876 * of re-init after reset.
877 */
878 if (INTEL_INFO(dev)->gen > 5)
879 intel_enable_gt_powersave(dev);
880 } else {
881 mutex_unlock(&dev->struct_mutex);
882 }
883
884 return 0;
885 }
886
887 static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
888 {
889 struct intel_device_info *intel_info =
890 (struct intel_device_info *) ent->driver_data;
891
892 if (IS_PRELIMINARY_HW(intel_info) && !i915.preliminary_hw_support) {
893 DRM_INFO("This hardware requires preliminary hardware support.\n"
894 "See CONFIG_DRM_I915_PRELIMINARY_HW_SUPPORT, and/or modparam preliminary_hw_support\n");
895 return -ENODEV;
896 }
897
898 /* Only bind to function 0 of the device. Early generations
899 * used function 1 as a placeholder for multi-head. This causes
900 * us confusion instead, especially on the systems where both
901 * functions have the same PCI-ID!
902 */
903 if (PCI_FUNC(pdev->devfn))
904 return -ENODEV;
905
906 driver.driver_features &= ~(DRIVER_USE_AGP);
907
908 return drm_get_pci_dev(pdev, ent, &driver);
909 }
910
911 static void
912 i915_pci_remove(struct pci_dev *pdev)
913 {
914 struct drm_device *dev = pci_get_drvdata(pdev);
915
916 drm_put_dev(dev);
917 }
918
919 static int i915_pm_suspend(struct device *dev)
920 {
921 struct pci_dev *pdev = to_pci_dev(dev);
922 struct drm_device *drm_dev = pci_get_drvdata(pdev);
923
924 if (!drm_dev || !drm_dev->dev_private) {
925 dev_err(dev, "DRM not initialized, aborting suspend.\n");
926 return -ENODEV;
927 }
928
929 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
930 return 0;
931
932 return i915_drm_suspend(drm_dev);
933 }
934
935 static int i915_pm_suspend_late(struct device *dev)
936 {
937 struct pci_dev *pdev = to_pci_dev(dev);
938 struct drm_device *drm_dev = pci_get_drvdata(pdev);
939
940 /*
941 * We have a suspedn ordering issue with the snd-hda driver also
942 * requiring our device to be power up. Due to the lack of a
943 * parent/child relationship we currently solve this with an late
944 * suspend hook.
945 *
946 * FIXME: This should be solved with a special hdmi sink device or
947 * similar so that power domains can be employed.
948 */
949 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
950 return 0;
951
952 return i915_drm_suspend_late(drm_dev);
953 }
954
955 static int i915_pm_resume_early(struct device *dev)
956 {
957 struct pci_dev *pdev = to_pci_dev(dev);
958 struct drm_device *drm_dev = pci_get_drvdata(pdev);
959
960 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
961 return 0;
962
963 return i915_drm_resume_early(drm_dev);
964 }
965
966 static int i915_pm_resume(struct device *dev)
967 {
968 struct pci_dev *pdev = to_pci_dev(dev);
969 struct drm_device *drm_dev = pci_get_drvdata(pdev);
970
971 if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
972 return 0;
973
974 return i915_drm_resume(drm_dev);
975 }
976
977 static int hsw_suspend_complete(struct drm_i915_private *dev_priv)
978 {
979 hsw_enable_pc8(dev_priv);
980
981 return 0;
982 }
983
984 /*
985 * Save all Gunit registers that may be lost after a D3 and a subsequent
986 * S0i[R123] transition. The list of registers needing a save/restore is
987 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
988 * registers in the following way:
989 * - Driver: saved/restored by the driver
990 * - Punit : saved/restored by the Punit firmware
991 * - No, w/o marking: no need to save/restore, since the register is R/O or
992 * used internally by the HW in a way that doesn't depend
993 * keeping the content across a suspend/resume.
994 * - Debug : used for debugging
995 *
996 * We save/restore all registers marked with 'Driver', with the following
997 * exceptions:
998 * - Registers out of use, including also registers marked with 'Debug'.
999 * These have no effect on the driver's operation, so we don't save/restore
1000 * them to reduce the overhead.
1001 * - Registers that are fully setup by an initialization function called from
1002 * the resume path. For example many clock gating and RPS/RC6 registers.
1003 * - Registers that provide the right functionality with their reset defaults.
1004 *
1005 * TODO: Except for registers that based on the above 3 criteria can be safely
1006 * ignored, we save/restore all others, practically treating the HW context as
1007 * a black-box for the driver. Further investigation is needed to reduce the
1008 * saved/restored registers even further, by following the same 3 criteria.
1009 */
1010 static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1011 {
1012 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1013 int i;
1014
1015 /* GAM 0x4000-0x4770 */
1016 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1017 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1018 s->arb_mode = I915_READ(ARB_MODE);
1019 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1020 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1021
1022 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1023 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS_BASE + i * 4);
1024
1025 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1026 s->gfx_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
1027
1028 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1029 s->ecochk = I915_READ(GAM_ECOCHK);
1030 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1031 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1032
1033 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1034
1035 /* MBC 0x9024-0x91D0, 0x8500 */
1036 s->g3dctl = I915_READ(VLV_G3DCTL);
1037 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1038 s->mbctl = I915_READ(GEN6_MBCTL);
1039
1040 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1041 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1042 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1043 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1044 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1045 s->rstctl = I915_READ(GEN6_RSTCTL);
1046 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1047
1048 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1049 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1050 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1051 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1052 s->ecobus = I915_READ(ECOBUS);
1053 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1054 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1055 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1056 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1057 s->rcedata = I915_READ(VLV_RCEDATA);
1058 s->spare2gh = I915_READ(VLV_SPAREG2H);
1059
1060 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1061 s->gt_imr = I915_READ(GTIMR);
1062 s->gt_ier = I915_READ(GTIER);
1063 s->pm_imr = I915_READ(GEN6_PMIMR);
1064 s->pm_ier = I915_READ(GEN6_PMIER);
1065
1066 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1067 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH_BASE + i * 4);
1068
1069 /* GT SA CZ domain, 0x100000-0x138124 */
1070 s->tilectl = I915_READ(TILECTL);
1071 s->gt_fifoctl = I915_READ(GTFIFOCTL);
1072 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
1073 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1074 s->pmwgicz = I915_READ(VLV_PMWGICZ);
1075
1076 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1077 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
1078 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
1079 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
1080
1081 /*
1082 * Not saving any of:
1083 * DFT, 0x9800-0x9EC0
1084 * SARB, 0xB000-0xB1FC
1085 * GAC, 0x5208-0x524C, 0x14000-0x14C000
1086 * PCI CFG
1087 */
1088 }
1089
1090 static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1091 {
1092 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1093 u32 val;
1094 int i;
1095
1096 /* GAM 0x4000-0x4770 */
1097 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
1098 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
1099 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
1100 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
1101 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
1102
1103 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
1104 I915_WRITE(GEN7_LRA_LIMITS_BASE + i * 4, s->lra_limits[i]);
1105
1106 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
1107 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->gfx_max_req_count);
1108
1109 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
1110 I915_WRITE(GAM_ECOCHK, s->ecochk);
1111 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
1112 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
1113
1114 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
1115
1116 /* MBC 0x9024-0x91D0, 0x8500 */
1117 I915_WRITE(VLV_G3DCTL, s->g3dctl);
1118 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
1119 I915_WRITE(GEN6_MBCTL, s->mbctl);
1120
1121 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1122 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
1123 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
1124 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
1125 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
1126 I915_WRITE(GEN6_RSTCTL, s->rstctl);
1127 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
1128
1129 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1130 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
1131 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
1132 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
1133 I915_WRITE(ECOBUS, s->ecobus);
1134 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
1135 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
1136 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
1137 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
1138 I915_WRITE(VLV_RCEDATA, s->rcedata);
1139 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
1140
1141 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1142 I915_WRITE(GTIMR, s->gt_imr);
1143 I915_WRITE(GTIER, s->gt_ier);
1144 I915_WRITE(GEN6_PMIMR, s->pm_imr);
1145 I915_WRITE(GEN6_PMIER, s->pm_ier);
1146
1147 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
1148 I915_WRITE(GEN7_GT_SCRATCH_BASE + i * 4, s->gt_scratch[i]);
1149
1150 /* GT SA CZ domain, 0x100000-0x138124 */
1151 I915_WRITE(TILECTL, s->tilectl);
1152 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
1153 /*
1154 * Preserve the GT allow wake and GFX force clock bit, they are not
1155 * be restored, as they are used to control the s0ix suspend/resume
1156 * sequence by the caller.
1157 */
1158 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1159 val &= VLV_GTLC_ALLOWWAKEREQ;
1160 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
1161 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1162
1163 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1164 val &= VLV_GFX_CLK_FORCE_ON_BIT;
1165 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
1166 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1167
1168 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
1169
1170 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
1171 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
1172 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
1173 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
1174 }
1175
1176 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
1177 {
1178 u32 val;
1179 int err;
1180
1181 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1182 WARN_ON(!!(val & VLV_GFX_CLK_FORCE_ON_BIT) == force_on);
1183
1184 #define COND (I915_READ(VLV_GTLC_SURVIVABILITY_REG) & VLV_GFX_CLK_STATUS_BIT)
1185 /* Wait for a previous force-off to settle */
1186 if (force_on) {
1187 err = wait_for(!COND, 20);
1188 if (err) {
1189 DRM_ERROR("timeout waiting for GFX clock force-off (%08x)\n",
1190 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1191 return err;
1192 }
1193 }
1194
1195 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
1196 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
1197 if (force_on)
1198 val |= VLV_GFX_CLK_FORCE_ON_BIT;
1199 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
1200
1201 if (!force_on)
1202 return 0;
1203
1204 err = wait_for(COND, 20);
1205 if (err)
1206 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
1207 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
1208
1209 return err;
1210 #undef COND
1211 }
1212
1213 static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
1214 {
1215 u32 val;
1216 int err = 0;
1217
1218 val = I915_READ(VLV_GTLC_WAKE_CTRL);
1219 val &= ~VLV_GTLC_ALLOWWAKEREQ;
1220 if (allow)
1221 val |= VLV_GTLC_ALLOWWAKEREQ;
1222 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
1223 POSTING_READ(VLV_GTLC_WAKE_CTRL);
1224
1225 #define COND (!!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEACK) == \
1226 allow)
1227 err = wait_for(COND, 1);
1228 if (err)
1229 DRM_ERROR("timeout disabling GT waking\n");
1230 return err;
1231 #undef COND
1232 }
1233
1234 static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
1235 bool wait_for_on)
1236 {
1237 u32 mask;
1238 u32 val;
1239 int err;
1240
1241 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
1242 val = wait_for_on ? mask : 0;
1243 #define COND ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
1244 if (COND)
1245 return 0;
1246
1247 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
1248 wait_for_on ? "on" : "off",
1249 I915_READ(VLV_GTLC_PW_STATUS));
1250
1251 /*
1252 * RC6 transitioning can be delayed up to 2 msec (see
1253 * valleyview_enable_rps), use 3 msec for safety.
1254 */
1255 err = wait_for(COND, 3);
1256 if (err)
1257 DRM_ERROR("timeout waiting for GT wells to go %s\n",
1258 wait_for_on ? "on" : "off");
1259
1260 return err;
1261 #undef COND
1262 }
1263
1264 static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
1265 {
1266 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
1267 return;
1268
1269 DRM_ERROR("GT register access while GT waking disabled\n");
1270 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
1271 }
1272
1273 static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
1274 {
1275 u32 mask;
1276 int err;
1277
1278 /*
1279 * Bspec defines the following GT well on flags as debug only, so
1280 * don't treat them as hard failures.
1281 */
1282 (void)vlv_wait_for_gt_wells(dev_priv, false);
1283
1284 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
1285 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
1286
1287 vlv_check_no_gt_access(dev_priv);
1288
1289 err = vlv_force_gfx_clock(dev_priv, true);
1290 if (err)
1291 goto err1;
1292
1293 err = vlv_allow_gt_wake(dev_priv, false);
1294 if (err)
1295 goto err2;
1296 vlv_save_gunit_s0ix_state(dev_priv);
1297
1298 err = vlv_force_gfx_clock(dev_priv, false);
1299 if (err)
1300 goto err2;
1301
1302 return 0;
1303
1304 err2:
1305 /* For safety always re-enable waking and disable gfx clock forcing */
1306 vlv_allow_gt_wake(dev_priv, true);
1307 err1:
1308 vlv_force_gfx_clock(dev_priv, false);
1309
1310 return err;
1311 }
1312
1313 static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1314 bool rpm_resume)
1315 {
1316 struct drm_device *dev = dev_priv->dev;
1317 int err;
1318 int ret;
1319
1320 /*
1321 * If any of the steps fail just try to continue, that's the best we
1322 * can do at this point. Return the first error code (which will also
1323 * leave RPM permanently disabled).
1324 */
1325 ret = vlv_force_gfx_clock(dev_priv, true);
1326
1327 vlv_restore_gunit_s0ix_state(dev_priv);
1328
1329 err = vlv_allow_gt_wake(dev_priv, true);
1330 if (!ret)
1331 ret = err;
1332
1333 err = vlv_force_gfx_clock(dev_priv, false);
1334 if (!ret)
1335 ret = err;
1336
1337 vlv_check_no_gt_access(dev_priv);
1338
1339 if (rpm_resume) {
1340 intel_init_clock_gating(dev);
1341 i915_gem_restore_fences(dev);
1342 }
1343
1344 return ret;
1345 }
1346
1347 static int intel_runtime_suspend(struct device *device)
1348 {
1349 struct pci_dev *pdev = to_pci_dev(device);
1350 struct drm_device *dev = pci_get_drvdata(pdev);
1351 struct drm_i915_private *dev_priv = dev->dev_private;
1352 int ret;
1353
1354 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6(dev))))
1355 return -ENODEV;
1356
1357 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1358 return -ENODEV;
1359
1360 assert_force_wake_inactive(dev_priv);
1361
1362 DRM_DEBUG_KMS("Suspending device\n");
1363
1364 /*
1365 * We could deadlock here in case another thread holding struct_mutex
1366 * calls RPM suspend concurrently, since the RPM suspend will wait
1367 * first for this RPM suspend to finish. In this case the concurrent
1368 * RPM resume will be followed by its RPM suspend counterpart. Still
1369 * for consistency return -EAGAIN, which will reschedule this suspend.
1370 */
1371 if (!mutex_trylock(&dev->struct_mutex)) {
1372 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
1373 /*
1374 * Bump the expiration timestamp, otherwise the suspend won't
1375 * be rescheduled.
1376 */
1377 pm_runtime_mark_last_busy(device);
1378
1379 return -EAGAIN;
1380 }
1381 /*
1382 * We are safe here against re-faults, since the fault handler takes
1383 * an RPM reference.
1384 */
1385 i915_gem_release_all_mmaps(dev_priv);
1386 mutex_unlock(&dev->struct_mutex);
1387
1388 intel_suspend_gt_powersave(dev);
1389 intel_runtime_pm_disable_interrupts(dev_priv);
1390
1391 ret = intel_suspend_complete(dev_priv);
1392 if (ret) {
1393 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
1394 intel_runtime_pm_enable_interrupts(dev_priv);
1395
1396 return ret;
1397 }
1398
1399 del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
1400 dev_priv->pm.suspended = true;
1401
1402 /*
1403 * FIXME: We really should find a document that references the arguments
1404 * used below!
1405 */
1406 if (IS_HASWELL(dev)) {
1407 /*
1408 * current versions of firmware which depend on this opregion
1409 * notification have repurposed the D1 definition to mean
1410 * "runtime suspended" vs. what you would normally expect (D3)
1411 * to distinguish it from notifications that might be sent via
1412 * the suspend path.
1413 */
1414 intel_opregion_notify_adapter(dev, PCI_D1);
1415 } else {
1416 /*
1417 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
1418 * being detected, and the call we do at intel_runtime_resume()
1419 * won't be able to restore them. Since PCI_D3hot matches the
1420 * actual specification and appears to be working, use it. Let's
1421 * assume the other non-Haswell platforms will stay the same as
1422 * Broadwell.
1423 */
1424 intel_opregion_notify_adapter(dev, PCI_D3hot);
1425 }
1426
1427 DRM_DEBUG_KMS("Device suspended\n");
1428 return 0;
1429 }
1430
1431 static int intel_runtime_resume(struct device *device)
1432 {
1433 struct pci_dev *pdev = to_pci_dev(device);
1434 struct drm_device *dev = pci_get_drvdata(pdev);
1435 struct drm_i915_private *dev_priv = dev->dev_private;
1436 int ret = 0;
1437
1438 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev)))
1439 return -ENODEV;
1440
1441 DRM_DEBUG_KMS("Resuming device\n");
1442
1443 intel_opregion_notify_adapter(dev, PCI_D0);
1444 dev_priv->pm.suspended = false;
1445
1446 if (IS_GEN6(dev_priv))
1447 intel_init_pch_refclk(dev);
1448 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1449 hsw_disable_pc8(dev_priv);
1450 else if (IS_VALLEYVIEW(dev_priv))
1451 ret = vlv_resume_prepare(dev_priv, true);
1452
1453 /*
1454 * No point of rolling back things in case of an error, as the best
1455 * we can do is to hope that things will still work (and disable RPM).
1456 */
1457 i915_gem_init_swizzling(dev);
1458 gen6_update_ring_freq(dev);
1459
1460 intel_runtime_pm_enable_interrupts(dev_priv);
1461 intel_enable_gt_powersave(dev);
1462
1463 if (ret)
1464 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
1465 else
1466 DRM_DEBUG_KMS("Device resumed\n");
1467
1468 return ret;
1469 }
1470
1471 /*
1472 * This function implements common functionality of runtime and system
1473 * suspend sequence.
1474 */
1475 static int intel_suspend_complete(struct drm_i915_private *dev_priv)
1476 {
1477 struct drm_device *dev = dev_priv->dev;
1478 int ret;
1479
1480 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1481 ret = hsw_suspend_complete(dev_priv);
1482 else if (IS_VALLEYVIEW(dev))
1483 ret = vlv_suspend_complete(dev_priv);
1484 else
1485 ret = 0;
1486
1487 return ret;
1488 }
1489
1490 static const struct dev_pm_ops i915_pm_ops = {
1491 /*
1492 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
1493 * PMSG_RESUME]
1494 */
1495 .suspend = i915_pm_suspend,
1496 .suspend_late = i915_pm_suspend_late,
1497 .resume_early = i915_pm_resume_early,
1498 .resume = i915_pm_resume,
1499
1500 /*
1501 * S4 event handlers
1502 * @freeze, @freeze_late : called (1) before creating the
1503 * hibernation image [PMSG_FREEZE] and
1504 * (2) after rebooting, before restoring
1505 * the image [PMSG_QUIESCE]
1506 * @thaw, @thaw_early : called (1) after creating the hibernation
1507 * image, before writing it [PMSG_THAW]
1508 * and (2) after failing to create or
1509 * restore the image [PMSG_RECOVER]
1510 * @poweroff, @poweroff_late: called after writing the hibernation
1511 * image, before rebooting [PMSG_HIBERNATE]
1512 * @restore, @restore_early : called after rebooting and restoring the
1513 * hibernation image [PMSG_RESTORE]
1514 */
1515 .freeze = i915_pm_suspend,
1516 .freeze_late = i915_pm_suspend_late,
1517 .thaw_early = i915_pm_resume_early,
1518 .thaw = i915_pm_resume,
1519 .poweroff = i915_pm_suspend,
1520 .poweroff_late = i915_pm_suspend_late,
1521 .restore_early = i915_pm_resume_early,
1522 .restore = i915_pm_resume,
1523
1524 /* S0ix (via runtime suspend) event handlers */
1525 .runtime_suspend = intel_runtime_suspend,
1526 .runtime_resume = intel_runtime_resume,
1527 };
1528
1529 static const struct vm_operations_struct i915_gem_vm_ops = {
1530 .fault = i915_gem_fault,
1531 .open = drm_gem_vm_open,
1532 .close = drm_gem_vm_close,
1533 };
1534
1535 static const struct file_operations i915_driver_fops = {
1536 .owner = THIS_MODULE,
1537 .open = drm_open,
1538 .release = drm_release,
1539 .unlocked_ioctl = drm_ioctl,
1540 .mmap = drm_gem_mmap,
1541 .poll = drm_poll,
1542 .read = drm_read,
1543 #ifdef CONFIG_COMPAT
1544 .compat_ioctl = i915_compat_ioctl,
1545 #endif
1546 .llseek = noop_llseek,
1547 };
1548
1549 static struct drm_driver driver = {
1550 /* Don't use MTRRs here; the Xserver or userspace app should
1551 * deal with them for Intel hardware.
1552 */
1553 .driver_features =
1554 DRIVER_USE_AGP |
1555 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
1556 DRIVER_RENDER,
1557 .load = i915_driver_load,
1558 .unload = i915_driver_unload,
1559 .open = i915_driver_open,
1560 .lastclose = i915_driver_lastclose,
1561 .preclose = i915_driver_preclose,
1562 .postclose = i915_driver_postclose,
1563 .set_busid = drm_pci_set_busid,
1564
1565 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
1566 .suspend = i915_suspend_legacy,
1567 .resume = i915_resume_legacy,
1568
1569 .device_is_agp = i915_driver_device_is_agp,
1570 #if defined(CONFIG_DEBUG_FS)
1571 .debugfs_init = i915_debugfs_init,
1572 .debugfs_cleanup = i915_debugfs_cleanup,
1573 #endif
1574 .gem_free_object = i915_gem_free_object,
1575 .gem_vm_ops = &i915_gem_vm_ops,
1576
1577 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
1578 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
1579 .gem_prime_export = i915_gem_prime_export,
1580 .gem_prime_import = i915_gem_prime_import,
1581
1582 .dumb_create = i915_gem_dumb_create,
1583 .dumb_map_offset = i915_gem_mmap_gtt,
1584 .dumb_destroy = drm_gem_dumb_destroy,
1585 .ioctls = i915_ioctls,
1586 .fops = &i915_driver_fops,
1587 .name = DRIVER_NAME,
1588 .desc = DRIVER_DESC,
1589 .date = DRIVER_DATE,
1590 .major = DRIVER_MAJOR,
1591 .minor = DRIVER_MINOR,
1592 .patchlevel = DRIVER_PATCHLEVEL,
1593 };
1594
1595 static struct pci_driver i915_pci_driver = {
1596 .name = DRIVER_NAME,
1597 .id_table = pciidlist,
1598 .probe = i915_pci_probe,
1599 .remove = i915_pci_remove,
1600 .driver.pm = &i915_pm_ops,
1601 };
1602
1603 static int __init i915_init(void)
1604 {
1605 driver.num_ioctls = i915_max_ioctl;
1606
1607 /*
1608 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
1609 * explicitly disabled with the module pararmeter.
1610 *
1611 * Otherwise, just follow the parameter (defaulting to off).
1612 *
1613 * Allow optional vga_text_mode_force boot option to override
1614 * the default behavior.
1615 */
1616 #if defined(CONFIG_DRM_I915_KMS)
1617 if (i915.modeset != 0)
1618 driver.driver_features |= DRIVER_MODESET;
1619 #endif
1620 if (i915.modeset == 1)
1621 driver.driver_features |= DRIVER_MODESET;
1622
1623 #ifdef CONFIG_VGA_CONSOLE
1624 if (vgacon_text_force() && i915.modeset == -1)
1625 driver.driver_features &= ~DRIVER_MODESET;
1626 #endif
1627
1628 if (!(driver.driver_features & DRIVER_MODESET)) {
1629 driver.get_vblank_timestamp = NULL;
1630 #ifndef CONFIG_DRM_I915_UMS
1631 /* Silently fail loading to not upset userspace. */
1632 DRM_DEBUG_DRIVER("KMS and UMS disabled.\n");
1633 return 0;
1634 #endif
1635 }
1636
1637 return drm_pci_init(&driver, &i915_pci_driver);
1638 }
1639
1640 static void __exit i915_exit(void)
1641 {
1642 #ifndef CONFIG_DRM_I915_UMS
1643 if (!(driver.driver_features & DRIVER_MODESET))
1644 return; /* Never loaded a driver. */
1645 #endif
1646
1647 drm_pci_exit(&driver, &i915_pci_driver);
1648 }
1649
1650 module_init(i915_init);
1651 module_exit(i915_exit);
1652
1653 MODULE_AUTHOR("Tungsten Graphics, Inc.");
1654 MODULE_AUTHOR("Intel Corporation");
1655
1656 MODULE_DESCRIPTION(DRIVER_DESC);
1657 MODULE_LICENSE("GPL and additional rights");