1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
30 #include <linux/acpi.h>
31 #include <linux/device.h>
32 #include <linux/oom.h>
33 #include <linux/module.h>
34 #include <linux/pci.h>
36 #include <linux/pm_runtime.h>
37 #include <linux/pnp.h>
38 #include <linux/slab.h>
39 #include <linux/vgaarb.h>
40 #include <linux/vga_switcheroo.h>
42 #include <acpi/video.h>
45 #include <drm/drm_crtc_helper.h>
46 #include <drm/i915_drm.h>
49 #include "i915_trace.h"
50 #include "i915_vgpu.h"
51 #include "intel_drv.h"
53 static struct drm_driver driver
;
55 static unsigned int i915_load_fail_count
;
57 bool __i915_inject_load_failure(const char *func
, int line
)
59 if (i915_load_fail_count
>= i915
.inject_load_failure
)
62 if (++i915_load_fail_count
== i915
.inject_load_failure
) {
63 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
64 i915
.inject_load_failure
, func
, line
);
71 #define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
72 #define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
73 "providing the dmesg log by booting with drm.debug=0xf"
76 __i915_printk(struct drm_i915_private
*dev_priv
, const char *level
,
79 static bool shown_bug_once
;
80 struct device
*kdev
= dev_priv
->drm
.dev
;
81 bool is_error
= level
[1] <= KERN_ERR
[1];
82 bool is_debug
= level
[1] == KERN_DEBUG
[1];
86 if (is_debug
&& !(drm_debug
& DRM_UT_DRIVER
))
94 dev_printk(level
, kdev
, "[" DRM_NAME
":%ps] %pV",
95 __builtin_return_address(0), &vaf
);
97 if (is_error
&& !shown_bug_once
) {
98 dev_notice(kdev
, "%s", FDO_BUG_MSG
);
99 shown_bug_once
= true;
105 static bool i915_error_injected(struct drm_i915_private
*dev_priv
)
107 return i915
.inject_load_failure
&&
108 i915_load_fail_count
== i915
.inject_load_failure
;
111 #define i915_load_error(dev_priv, fmt, ...) \
112 __i915_printk(dev_priv, \
113 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
117 static enum intel_pch
intel_virt_detect_pch(struct drm_i915_private
*dev_priv
)
119 enum intel_pch ret
= PCH_NOP
;
122 * In a virtualized passthrough environment we can be in a
123 * setup where the ISA bridge is not able to be passed through.
124 * In this case, a south bridge can be emulated and we have to
125 * make an educated guess as to which PCH is really there.
128 if (IS_GEN5(dev_priv
)) {
130 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
131 } else if (IS_GEN6(dev_priv
) || IS_IVYBRIDGE(dev_priv
)) {
133 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
134 } else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
)) {
136 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
137 } else if (IS_SKYLAKE(dev_priv
) || IS_KABYLAKE(dev_priv
)) {
139 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
145 static void intel_detect_pch(struct drm_device
*dev
)
147 struct drm_i915_private
*dev_priv
= to_i915(dev
);
148 struct pci_dev
*pch
= NULL
;
150 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
151 * (which really amounts to a PCH but no South Display).
153 if (INTEL_INFO(dev_priv
)->num_pipes
== 0) {
154 dev_priv
->pch_type
= PCH_NOP
;
159 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
160 * make graphics device passthrough work easy for VMM, that only
161 * need to expose ISA bridge to let driver know the real hardware
162 * underneath. This is a requirement from virtualization team.
164 * In some virtualized environments (e.g. XEN), there is irrelevant
165 * ISA bridge in the system. To work reliably, we should scan trhough
166 * all the ISA bridge devices and check for the first match, instead
167 * of only checking the first one.
169 while ((pch
= pci_get_class(PCI_CLASS_BRIDGE_ISA
<< 8, pch
))) {
170 if (pch
->vendor
== PCI_VENDOR_ID_INTEL
) {
171 unsigned short id
= pch
->device
& INTEL_PCH_DEVICE_ID_MASK
;
172 dev_priv
->pch_id
= id
;
174 if (id
== INTEL_PCH_IBX_DEVICE_ID_TYPE
) {
175 dev_priv
->pch_type
= PCH_IBX
;
176 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
177 WARN_ON(!IS_GEN5(dev_priv
));
178 } else if (id
== INTEL_PCH_CPT_DEVICE_ID_TYPE
) {
179 dev_priv
->pch_type
= PCH_CPT
;
180 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
181 WARN_ON(!(IS_GEN6(dev_priv
) ||
182 IS_IVYBRIDGE(dev_priv
)));
183 } else if (id
== INTEL_PCH_PPT_DEVICE_ID_TYPE
) {
184 /* PantherPoint is CPT compatible */
185 dev_priv
->pch_type
= PCH_CPT
;
186 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
187 WARN_ON(!(IS_GEN6(dev_priv
) ||
188 IS_IVYBRIDGE(dev_priv
)));
189 } else if (id
== INTEL_PCH_LPT_DEVICE_ID_TYPE
) {
190 dev_priv
->pch_type
= PCH_LPT
;
191 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
192 WARN_ON(!IS_HASWELL(dev_priv
) &&
193 !IS_BROADWELL(dev_priv
));
194 WARN_ON(IS_HSW_ULT(dev_priv
) ||
195 IS_BDW_ULT(dev_priv
));
196 } else if (id
== INTEL_PCH_LPT_LP_DEVICE_ID_TYPE
) {
197 dev_priv
->pch_type
= PCH_LPT
;
198 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
199 WARN_ON(!IS_HASWELL(dev_priv
) &&
200 !IS_BROADWELL(dev_priv
));
201 WARN_ON(!IS_HSW_ULT(dev_priv
) &&
202 !IS_BDW_ULT(dev_priv
));
203 } else if (id
== INTEL_PCH_SPT_DEVICE_ID_TYPE
) {
204 dev_priv
->pch_type
= PCH_SPT
;
205 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
206 WARN_ON(!IS_SKYLAKE(dev_priv
) &&
207 !IS_KABYLAKE(dev_priv
));
208 } else if (id
== INTEL_PCH_SPT_LP_DEVICE_ID_TYPE
) {
209 dev_priv
->pch_type
= PCH_SPT
;
210 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
211 WARN_ON(!IS_SKYLAKE(dev_priv
) &&
212 !IS_KABYLAKE(dev_priv
));
213 } else if (id
== INTEL_PCH_KBP_DEVICE_ID_TYPE
) {
214 dev_priv
->pch_type
= PCH_KBP
;
215 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
216 WARN_ON(!IS_KABYLAKE(dev_priv
));
217 } else if ((id
== INTEL_PCH_P2X_DEVICE_ID_TYPE
) ||
218 (id
== INTEL_PCH_P3X_DEVICE_ID_TYPE
) ||
219 ((id
== INTEL_PCH_QEMU_DEVICE_ID_TYPE
) &&
220 pch
->subsystem_vendor
==
221 PCI_SUBVENDOR_ID_REDHAT_QUMRANET
&&
222 pch
->subsystem_device
==
223 PCI_SUBDEVICE_ID_QEMU
)) {
225 intel_virt_detect_pch(dev_priv
);
233 DRM_DEBUG_KMS("No PCH found.\n");
238 static int i915_getparam(struct drm_device
*dev
, void *data
,
239 struct drm_file
*file_priv
)
241 struct drm_i915_private
*dev_priv
= to_i915(dev
);
242 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
243 drm_i915_getparam_t
*param
= data
;
246 switch (param
->param
) {
247 case I915_PARAM_IRQ_ACTIVE
:
248 case I915_PARAM_ALLOW_BATCHBUFFER
:
249 case I915_PARAM_LAST_DISPATCH
:
250 /* Reject all old ums/dri params. */
252 case I915_PARAM_CHIPSET_ID
:
253 value
= pdev
->device
;
255 case I915_PARAM_REVISION
:
256 value
= pdev
->revision
;
258 case I915_PARAM_NUM_FENCES_AVAIL
:
259 value
= dev_priv
->num_fence_regs
;
261 case I915_PARAM_HAS_OVERLAY
:
262 value
= dev_priv
->overlay
? 1 : 0;
264 case I915_PARAM_HAS_BSD
:
265 value
= !!dev_priv
->engine
[VCS
];
267 case I915_PARAM_HAS_BLT
:
268 value
= !!dev_priv
->engine
[BCS
];
270 case I915_PARAM_HAS_VEBOX
:
271 value
= !!dev_priv
->engine
[VECS
];
273 case I915_PARAM_HAS_BSD2
:
274 value
= !!dev_priv
->engine
[VCS2
];
276 case I915_PARAM_HAS_EXEC_CONSTANTS
:
277 value
= INTEL_GEN(dev_priv
) >= 4;
279 case I915_PARAM_HAS_LLC
:
280 value
= HAS_LLC(dev_priv
);
282 case I915_PARAM_HAS_WT
:
283 value
= HAS_WT(dev_priv
);
285 case I915_PARAM_HAS_ALIASING_PPGTT
:
286 value
= USES_PPGTT(dev_priv
);
288 case I915_PARAM_HAS_SEMAPHORES
:
289 value
= i915
.semaphores
;
291 case I915_PARAM_HAS_SECURE_BATCHES
:
292 value
= capable(CAP_SYS_ADMIN
);
294 case I915_PARAM_CMD_PARSER_VERSION
:
295 value
= i915_cmd_parser_get_version(dev_priv
);
297 case I915_PARAM_SUBSLICE_TOTAL
:
298 value
= sseu_subslice_total(&INTEL_INFO(dev_priv
)->sseu
);
302 case I915_PARAM_EU_TOTAL
:
303 value
= INTEL_INFO(dev_priv
)->sseu
.eu_total
;
307 case I915_PARAM_HAS_GPU_RESET
:
308 value
= i915
.enable_hangcheck
&& intel_has_gpu_reset(dev_priv
);
310 case I915_PARAM_HAS_RESOURCE_STREAMER
:
311 value
= HAS_RESOURCE_STREAMER(dev_priv
);
313 case I915_PARAM_HAS_POOLED_EU
:
314 value
= HAS_POOLED_EU(dev_priv
);
316 case I915_PARAM_MIN_EU_IN_POOL
:
317 value
= INTEL_INFO(dev_priv
)->sseu
.min_eu_in_pool
;
319 case I915_PARAM_MMAP_GTT_VERSION
:
320 /* Though we've started our numbering from 1, and so class all
321 * earlier versions as 0, in effect their value is undefined as
322 * the ioctl will report EINVAL for the unknown param!
324 value
= i915_gem_mmap_gtt_version();
326 case I915_PARAM_HAS_SCHEDULER
:
327 value
= dev_priv
->engine
[RCS
] &&
328 dev_priv
->engine
[RCS
]->schedule
;
330 case I915_PARAM_MMAP_VERSION
:
331 /* Remember to bump this if the version changes! */
332 case I915_PARAM_HAS_GEM
:
333 case I915_PARAM_HAS_PAGEFLIPPING
:
334 case I915_PARAM_HAS_EXECBUF2
: /* depends on GEM */
335 case I915_PARAM_HAS_RELAXED_FENCING
:
336 case I915_PARAM_HAS_COHERENT_RINGS
:
337 case I915_PARAM_HAS_RELAXED_DELTA
:
338 case I915_PARAM_HAS_GEN7_SOL_RESET
:
339 case I915_PARAM_HAS_WAIT_TIMEOUT
:
340 case I915_PARAM_HAS_PRIME_VMAP_FLUSH
:
341 case I915_PARAM_HAS_PINNED_BATCHES
:
342 case I915_PARAM_HAS_EXEC_NO_RELOC
:
343 case I915_PARAM_HAS_EXEC_HANDLE_LUT
:
344 case I915_PARAM_HAS_COHERENT_PHYS_GTT
:
345 case I915_PARAM_HAS_EXEC_SOFTPIN
:
346 /* For the time being all of these are always true;
347 * if some supported hardware does not have one of these
348 * features this value needs to be provided from
349 * INTEL_INFO(), a feature macro, or similar.
354 DRM_DEBUG("Unknown parameter %d\n", param
->param
);
358 if (put_user(value
, param
->value
))
364 static int i915_get_bridge_dev(struct drm_device
*dev
)
366 struct drm_i915_private
*dev_priv
= to_i915(dev
);
368 dev_priv
->bridge_dev
= pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
369 if (!dev_priv
->bridge_dev
) {
370 DRM_ERROR("bridge device not found\n");
376 /* Allocate space for the MCH regs if needed, return nonzero on error */
378 intel_alloc_mchbar_resource(struct drm_device
*dev
)
380 struct drm_i915_private
*dev_priv
= to_i915(dev
);
381 int reg
= INTEL_GEN(dev_priv
) >= 4 ? MCHBAR_I965
: MCHBAR_I915
;
382 u32 temp_lo
, temp_hi
= 0;
386 if (INTEL_GEN(dev_priv
) >= 4)
387 pci_read_config_dword(dev_priv
->bridge_dev
, reg
+ 4, &temp_hi
);
388 pci_read_config_dword(dev_priv
->bridge_dev
, reg
, &temp_lo
);
389 mchbar_addr
= ((u64
)temp_hi
<< 32) | temp_lo
;
391 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
394 pnp_range_reserved(mchbar_addr
, mchbar_addr
+ MCHBAR_SIZE
))
398 /* Get some space for it */
399 dev_priv
->mch_res
.name
= "i915 MCHBAR";
400 dev_priv
->mch_res
.flags
= IORESOURCE_MEM
;
401 ret
= pci_bus_alloc_resource(dev_priv
->bridge_dev
->bus
,
403 MCHBAR_SIZE
, MCHBAR_SIZE
,
405 0, pcibios_align_resource
,
406 dev_priv
->bridge_dev
);
408 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret
);
409 dev_priv
->mch_res
.start
= 0;
413 if (INTEL_GEN(dev_priv
) >= 4)
414 pci_write_config_dword(dev_priv
->bridge_dev
, reg
+ 4,
415 upper_32_bits(dev_priv
->mch_res
.start
));
417 pci_write_config_dword(dev_priv
->bridge_dev
, reg
,
418 lower_32_bits(dev_priv
->mch_res
.start
));
422 /* Setup MCHBAR if possible, return true if we should disable it again */
424 intel_setup_mchbar(struct drm_device
*dev
)
426 struct drm_i915_private
*dev_priv
= to_i915(dev
);
427 int mchbar_reg
= INTEL_GEN(dev_priv
) >= 4 ? MCHBAR_I965
: MCHBAR_I915
;
431 if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
))
434 dev_priv
->mchbar_need_disable
= false;
436 if (IS_I915G(dev_priv
) || IS_I915GM(dev_priv
)) {
437 pci_read_config_dword(dev_priv
->bridge_dev
, DEVEN
, &temp
);
438 enabled
= !!(temp
& DEVEN_MCHBAR_EN
);
440 pci_read_config_dword(dev_priv
->bridge_dev
, mchbar_reg
, &temp
);
444 /* If it's already enabled, don't have to do anything */
448 if (intel_alloc_mchbar_resource(dev
))
451 dev_priv
->mchbar_need_disable
= true;
453 /* Space is allocated or reserved, so enable it. */
454 if (IS_I915G(dev_priv
) || IS_I915GM(dev_priv
)) {
455 pci_write_config_dword(dev_priv
->bridge_dev
, DEVEN
,
456 temp
| DEVEN_MCHBAR_EN
);
458 pci_read_config_dword(dev_priv
->bridge_dev
, mchbar_reg
, &temp
);
459 pci_write_config_dword(dev_priv
->bridge_dev
, mchbar_reg
, temp
| 1);
464 intel_teardown_mchbar(struct drm_device
*dev
)
466 struct drm_i915_private
*dev_priv
= to_i915(dev
);
467 int mchbar_reg
= INTEL_GEN(dev_priv
) >= 4 ? MCHBAR_I965
: MCHBAR_I915
;
469 if (dev_priv
->mchbar_need_disable
) {
470 if (IS_I915G(dev_priv
) || IS_I915GM(dev_priv
)) {
473 pci_read_config_dword(dev_priv
->bridge_dev
, DEVEN
,
475 deven_val
&= ~DEVEN_MCHBAR_EN
;
476 pci_write_config_dword(dev_priv
->bridge_dev
, DEVEN
,
481 pci_read_config_dword(dev_priv
->bridge_dev
, mchbar_reg
,
484 pci_write_config_dword(dev_priv
->bridge_dev
, mchbar_reg
,
489 if (dev_priv
->mch_res
.start
)
490 release_resource(&dev_priv
->mch_res
);
493 /* true = enable decode, false = disable decoder */
494 static unsigned int i915_vga_set_decode(void *cookie
, bool state
)
496 struct drm_device
*dev
= cookie
;
498 intel_modeset_vga_set_state(to_i915(dev
), state
);
500 return VGA_RSRC_LEGACY_IO
| VGA_RSRC_LEGACY_MEM
|
501 VGA_RSRC_NORMAL_IO
| VGA_RSRC_NORMAL_MEM
;
503 return VGA_RSRC_NORMAL_IO
| VGA_RSRC_NORMAL_MEM
;
506 static void i915_switcheroo_set_state(struct pci_dev
*pdev
, enum vga_switcheroo_state state
)
508 struct drm_device
*dev
= pci_get_drvdata(pdev
);
509 pm_message_t pmm
= { .event
= PM_EVENT_SUSPEND
};
511 if (state
== VGA_SWITCHEROO_ON
) {
512 pr_info("switched on\n");
513 dev
->switch_power_state
= DRM_SWITCH_POWER_CHANGING
;
514 /* i915 resume handler doesn't set to D0 */
515 pci_set_power_state(pdev
, PCI_D0
);
516 i915_resume_switcheroo(dev
);
517 dev
->switch_power_state
= DRM_SWITCH_POWER_ON
;
519 pr_info("switched off\n");
520 dev
->switch_power_state
= DRM_SWITCH_POWER_CHANGING
;
521 i915_suspend_switcheroo(dev
, pmm
);
522 dev
->switch_power_state
= DRM_SWITCH_POWER_OFF
;
526 static bool i915_switcheroo_can_switch(struct pci_dev
*pdev
)
528 struct drm_device
*dev
= pci_get_drvdata(pdev
);
531 * FIXME: open_count is protected by drm_global_mutex but that would lead to
532 * locking inversion with the driver load path. And the access here is
533 * completely racy anyway. So don't bother with locking for now.
535 return dev
->open_count
== 0;
538 static const struct vga_switcheroo_client_ops i915_switcheroo_ops
= {
539 .set_gpu_state
= i915_switcheroo_set_state
,
541 .can_switch
= i915_switcheroo_can_switch
,
544 static void i915_gem_fini(struct drm_i915_private
*dev_priv
)
546 mutex_lock(&dev_priv
->drm
.struct_mutex
);
547 i915_gem_cleanup_engines(&dev_priv
->drm
);
548 i915_gem_context_fini(&dev_priv
->drm
);
549 mutex_unlock(&dev_priv
->drm
.struct_mutex
);
552 flush_work(&dev_priv
->mm
.free_work
);
554 WARN_ON(!list_empty(&dev_priv
->context_list
));
557 static int i915_load_modeset_init(struct drm_device
*dev
)
559 struct drm_i915_private
*dev_priv
= to_i915(dev
);
560 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
563 if (i915_inject_load_failure())
566 ret
= intel_bios_init(dev_priv
);
568 DRM_INFO("failed to find VBIOS tables\n");
570 /* If we have > 1 VGA cards, then we need to arbitrate access
571 * to the common VGA resources.
573 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
574 * then we do not take part in VGA arbitration and the
575 * vga_client_register() fails with -ENODEV.
577 ret
= vga_client_register(pdev
, dev
, NULL
, i915_vga_set_decode
);
578 if (ret
&& ret
!= -ENODEV
)
581 intel_register_dsm_handler();
583 ret
= vga_switcheroo_register_client(pdev
, &i915_switcheroo_ops
, false);
585 goto cleanup_vga_client
;
587 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
588 intel_update_rawclk(dev_priv
);
590 intel_power_domains_init_hw(dev_priv
, false);
592 intel_csr_ucode_init(dev_priv
);
594 ret
= intel_irq_install(dev_priv
);
598 intel_setup_gmbus(dev
);
600 /* Important: The output setup functions called by modeset_init need
601 * working irqs for e.g. gmbus and dp aux transfers. */
602 ret
= intel_modeset_init(dev
);
608 ret
= i915_gem_init(dev
);
612 intel_modeset_gem_init(dev
);
614 if (INTEL_INFO(dev_priv
)->num_pipes
== 0)
617 ret
= intel_fbdev_init(dev
);
621 /* Only enable hotplug handling once the fbdev is fully set up. */
622 intel_hpd_init(dev_priv
);
624 drm_kms_helper_poll_init(dev
);
629 if (i915_gem_suspend(dev
))
630 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
631 i915_gem_fini(dev_priv
);
634 drm_irq_uninstall(dev
);
635 intel_teardown_gmbus(dev
);
637 intel_csr_ucode_fini(dev_priv
);
638 intel_power_domains_fini(dev_priv
);
639 vga_switcheroo_unregister_client(pdev
);
641 vga_client_register(pdev
, NULL
, NULL
, NULL
);
646 #if IS_ENABLED(CONFIG_FB)
647 static int i915_kick_out_firmware_fb(struct drm_i915_private
*dev_priv
)
649 struct apertures_struct
*ap
;
650 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
651 struct i915_ggtt
*ggtt
= &dev_priv
->ggtt
;
655 ap
= alloc_apertures(1);
659 ap
->ranges
[0].base
= ggtt
->mappable_base
;
660 ap
->ranges
[0].size
= ggtt
->mappable_end
;
663 pdev
->resource
[PCI_ROM_RESOURCE
].flags
& IORESOURCE_ROM_SHADOW
;
665 ret
= drm_fb_helper_remove_conflicting_framebuffers(ap
, "inteldrmfb", primary
);
672 static int i915_kick_out_firmware_fb(struct drm_i915_private
*dev_priv
)
678 #if !defined(CONFIG_VGA_CONSOLE)
679 static int i915_kick_out_vgacon(struct drm_i915_private
*dev_priv
)
683 #elif !defined(CONFIG_DUMMY_CONSOLE)
684 static int i915_kick_out_vgacon(struct drm_i915_private
*dev_priv
)
689 static int i915_kick_out_vgacon(struct drm_i915_private
*dev_priv
)
693 DRM_INFO("Replacing VGA console driver\n");
696 if (con_is_bound(&vga_con
))
697 ret
= do_take_over_console(&dummy_con
, 0, MAX_NR_CONSOLES
- 1, 1);
699 ret
= do_unregister_con_driver(&vga_con
);
701 /* Ignore "already unregistered". */
711 static void intel_init_dpio(struct drm_i915_private
*dev_priv
)
714 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
715 * CHV x1 PHY (DP/HDMI D)
716 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
718 if (IS_CHERRYVIEW(dev_priv
)) {
719 DPIO_PHY_IOSF_PORT(DPIO_PHY0
) = IOSF_PORT_DPIO_2
;
720 DPIO_PHY_IOSF_PORT(DPIO_PHY1
) = IOSF_PORT_DPIO
;
721 } else if (IS_VALLEYVIEW(dev_priv
)) {
722 DPIO_PHY_IOSF_PORT(DPIO_PHY0
) = IOSF_PORT_DPIO
;
726 static int i915_workqueues_init(struct drm_i915_private
*dev_priv
)
729 * The i915 workqueue is primarily used for batched retirement of
730 * requests (and thus managing bo) once the task has been completed
731 * by the GPU. i915_gem_retire_requests() is called directly when we
732 * need high-priority retirement, such as waiting for an explicit
735 * It is also used for periodic low-priority events, such as
736 * idle-timers and recording error state.
738 * All tasks on the workqueue are expected to acquire the dev mutex
739 * so there is no point in running more than one instance of the
740 * workqueue at any time. Use an ordered one.
742 dev_priv
->wq
= alloc_ordered_workqueue("i915", 0);
743 if (dev_priv
->wq
== NULL
)
746 dev_priv
->hotplug
.dp_wq
= alloc_ordered_workqueue("i915-dp", 0);
747 if (dev_priv
->hotplug
.dp_wq
== NULL
)
753 destroy_workqueue(dev_priv
->wq
);
755 DRM_ERROR("Failed to allocate workqueues.\n");
760 static void i915_workqueues_cleanup(struct drm_i915_private
*dev_priv
)
762 destroy_workqueue(dev_priv
->hotplug
.dp_wq
);
763 destroy_workqueue(dev_priv
->wq
);
767 * We don't keep the workarounds for pre-production hardware, so we expect our
768 * driver to fail on these machines in one way or another. A little warning on
769 * dmesg may help both the user and the bug triagers.
771 static void intel_detect_preproduction_hw(struct drm_i915_private
*dev_priv
)
773 if (IS_HSW_EARLY_SDV(dev_priv
) ||
774 IS_SKL_REVID(dev_priv
, 0, SKL_REVID_F0
))
775 DRM_ERROR("This is a pre-production stepping. "
776 "It may not be fully functional.\n");
780 * i915_driver_init_early - setup state not requiring device access
781 * @dev_priv: device private
783 * Initialize everything that is a "SW-only" state, that is state not
784 * requiring accessing the device or exposing the driver via kernel internal
785 * or userspace interfaces. Example steps belonging here: lock initialization,
786 * system memory allocation, setting up device specific attributes and
787 * function hooks not requiring accessing the device.
789 static int i915_driver_init_early(struct drm_i915_private
*dev_priv
,
790 const struct pci_device_id
*ent
)
792 const struct intel_device_info
*match_info
=
793 (struct intel_device_info
*)ent
->driver_data
;
794 struct intel_device_info
*device_info
;
797 if (i915_inject_load_failure())
800 /* Setup the write-once "constant" device info */
801 device_info
= mkwrite_device_info(dev_priv
);
802 memcpy(device_info
, match_info
, sizeof(*device_info
));
803 device_info
->device_id
= dev_priv
->drm
.pdev
->device
;
805 BUG_ON(device_info
->gen
> sizeof(device_info
->gen_mask
) * BITS_PER_BYTE
);
806 device_info
->gen_mask
= BIT(device_info
->gen
- 1);
808 spin_lock_init(&dev_priv
->irq_lock
);
809 spin_lock_init(&dev_priv
->gpu_error
.lock
);
810 mutex_init(&dev_priv
->backlight_lock
);
811 spin_lock_init(&dev_priv
->uncore
.lock
);
812 spin_lock_init(&dev_priv
->mm
.object_stat_lock
);
813 spin_lock_init(&dev_priv
->mmio_flip_lock
);
814 mutex_init(&dev_priv
->sb_lock
);
815 mutex_init(&dev_priv
->modeset_restore_lock
);
816 mutex_init(&dev_priv
->av_mutex
);
817 mutex_init(&dev_priv
->wm
.wm_mutex
);
818 mutex_init(&dev_priv
->pps_mutex
);
820 i915_memcpy_init_early(dev_priv
);
822 ret
= i915_workqueues_init(dev_priv
);
826 ret
= intel_gvt_init(dev_priv
);
830 /* This must be called before any calls to HAS_PCH_* */
831 intel_detect_pch(&dev_priv
->drm
);
833 intel_pm_setup(&dev_priv
->drm
);
834 intel_init_dpio(dev_priv
);
835 intel_power_domains_init(dev_priv
);
836 intel_irq_init(dev_priv
);
837 intel_hangcheck_init(dev_priv
);
838 intel_init_display_hooks(dev_priv
);
839 intel_init_clock_gating_hooks(dev_priv
);
840 intel_init_audio_hooks(dev_priv
);
841 ret
= i915_gem_load_init(&dev_priv
->drm
);
845 intel_display_crc_init(dev_priv
);
847 intel_device_info_dump(dev_priv
);
849 intel_detect_preproduction_hw(dev_priv
);
854 intel_gvt_cleanup(dev_priv
);
856 i915_workqueues_cleanup(dev_priv
);
861 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
862 * @dev_priv: device private
864 static void i915_driver_cleanup_early(struct drm_i915_private
*dev_priv
)
866 i915_gem_load_cleanup(&dev_priv
->drm
);
867 i915_workqueues_cleanup(dev_priv
);
870 static int i915_mmio_setup(struct drm_device
*dev
)
872 struct drm_i915_private
*dev_priv
= to_i915(dev
);
873 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
877 mmio_bar
= IS_GEN2(dev_priv
) ? 1 : 0;
879 * Before gen4, the registers and the GTT are behind different BARs.
880 * However, from gen4 onwards, the registers and the GTT are shared
881 * in the same BAR, so we want to restrict this ioremap from
882 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
883 * the register BAR remains the same size for all the earlier
884 * generations up to Ironlake.
886 if (INTEL_GEN(dev_priv
) < 5)
887 mmio_size
= 512 * 1024;
889 mmio_size
= 2 * 1024 * 1024;
890 dev_priv
->regs
= pci_iomap(pdev
, mmio_bar
, mmio_size
);
891 if (dev_priv
->regs
== NULL
) {
892 DRM_ERROR("failed to map registers\n");
897 /* Try to make sure MCHBAR is enabled before poking at it */
898 intel_setup_mchbar(dev
);
903 static void i915_mmio_cleanup(struct drm_device
*dev
)
905 struct drm_i915_private
*dev_priv
= to_i915(dev
);
906 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
908 intel_teardown_mchbar(dev
);
909 pci_iounmap(pdev
, dev_priv
->regs
);
913 * i915_driver_init_mmio - setup device MMIO
914 * @dev_priv: device private
916 * Setup minimal device state necessary for MMIO accesses later in the
917 * initialization sequence. The setup here should avoid any other device-wide
918 * side effects or exposing the driver via kernel internal or user space
921 static int i915_driver_init_mmio(struct drm_i915_private
*dev_priv
)
923 struct drm_device
*dev
= &dev_priv
->drm
;
926 if (i915_inject_load_failure())
929 if (i915_get_bridge_dev(dev
))
932 ret
= i915_mmio_setup(dev
);
936 intel_uncore_init(dev_priv
);
941 pci_dev_put(dev_priv
->bridge_dev
);
947 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
948 * @dev_priv: device private
950 static void i915_driver_cleanup_mmio(struct drm_i915_private
*dev_priv
)
952 struct drm_device
*dev
= &dev_priv
->drm
;
954 intel_uncore_fini(dev_priv
);
955 i915_mmio_cleanup(dev
);
956 pci_dev_put(dev_priv
->bridge_dev
);
959 static void intel_sanitize_options(struct drm_i915_private
*dev_priv
)
961 i915
.enable_execlists
=
962 intel_sanitize_enable_execlists(dev_priv
,
963 i915
.enable_execlists
);
966 * i915.enable_ppgtt is read-only, so do an early pass to validate the
967 * user's requested state against the hardware/driver capabilities. We
968 * do this now so that we can print out any log messages once rather
969 * than every time we check intel_enable_ppgtt().
972 intel_sanitize_enable_ppgtt(dev_priv
, i915
.enable_ppgtt
);
973 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915
.enable_ppgtt
);
975 i915
.semaphores
= intel_sanitize_semaphores(dev_priv
, i915
.semaphores
);
976 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915
.semaphores
));
980 * i915_driver_init_hw - setup state requiring device access
981 * @dev_priv: device private
983 * Setup state that requires accessing the device, but doesn't require
984 * exposing the driver via kernel internal or userspace interfaces.
986 static int i915_driver_init_hw(struct drm_i915_private
*dev_priv
)
988 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
991 if (i915_inject_load_failure())
994 intel_device_info_runtime_init(dev_priv
);
996 intel_sanitize_options(dev_priv
);
998 ret
= i915_ggtt_probe_hw(dev_priv
);
1002 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1003 * otherwise the vga fbdev driver falls over. */
1004 ret
= i915_kick_out_firmware_fb(dev_priv
);
1006 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1010 ret
= i915_kick_out_vgacon(dev_priv
);
1012 DRM_ERROR("failed to remove conflicting VGA console\n");
1016 ret
= i915_ggtt_init_hw(dev_priv
);
1020 ret
= i915_ggtt_enable_hw(dev_priv
);
1022 DRM_ERROR("failed to enable GGTT\n");
1026 pci_set_master(pdev
);
1028 /* overlay on gen2 is broken and can't address above 1G */
1029 if (IS_GEN2(dev_priv
)) {
1030 ret
= dma_set_coherent_mask(&pdev
->dev
, DMA_BIT_MASK(30));
1032 DRM_ERROR("failed to set DMA mask\n");
1038 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1039 * using 32bit addressing, overwriting memory if HWS is located
1042 * The documentation also mentions an issue with undefined
1043 * behaviour if any general state is accessed within a page above 4GB,
1044 * which also needs to be handled carefully.
1046 if (IS_BROADWATER(dev_priv
) || IS_CRESTLINE(dev_priv
)) {
1047 ret
= dma_set_coherent_mask(&pdev
->dev
, DMA_BIT_MASK(32));
1050 DRM_ERROR("failed to set DMA mask\n");
1056 pm_qos_add_request(&dev_priv
->pm_qos
, PM_QOS_CPU_DMA_LATENCY
,
1057 PM_QOS_DEFAULT_VALUE
);
1059 intel_uncore_sanitize(dev_priv
);
1061 intel_opregion_setup(dev_priv
);
1063 i915_gem_load_init_fences(dev_priv
);
1065 /* On the 945G/GM, the chipset reports the MSI capability on the
1066 * integrated graphics even though the support isn't actually there
1067 * according to the published specs. It doesn't appear to function
1068 * correctly in testing on 945G.
1069 * This may be a side effect of MSI having been made available for PEG
1070 * and the registers being closely associated.
1072 * According to chipset errata, on the 965GM, MSI interrupts may
1073 * be lost or delayed, but we use them anyways to avoid
1074 * stuck interrupts on some machines.
1076 if (!IS_I945G(dev_priv
) && !IS_I945GM(dev_priv
)) {
1077 if (pci_enable_msi(pdev
) < 0)
1078 DRM_DEBUG_DRIVER("can't enable MSI");
1084 i915_ggtt_cleanup_hw(dev_priv
);
1090 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1091 * @dev_priv: device private
1093 static void i915_driver_cleanup_hw(struct drm_i915_private
*dev_priv
)
1095 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1097 if (pdev
->msi_enabled
)
1098 pci_disable_msi(pdev
);
1100 pm_qos_remove_request(&dev_priv
->pm_qos
);
1101 i915_ggtt_cleanup_hw(dev_priv
);
1105 * i915_driver_register - register the driver with the rest of the system
1106 * @dev_priv: device private
1108 * Perform any steps necessary to make the driver available via kernel
1109 * internal or userspace interfaces.
1111 static void i915_driver_register(struct drm_i915_private
*dev_priv
)
1113 struct drm_device
*dev
= &dev_priv
->drm
;
1115 i915_gem_shrinker_init(dev_priv
);
1118 * Notify a valid surface after modesetting,
1119 * when running inside a VM.
1121 if (intel_vgpu_active(dev_priv
))
1122 I915_WRITE(vgtif_reg(display_ready
), VGT_DRV_DISPLAY_READY
);
1124 /* Reveal our presence to userspace */
1125 if (drm_dev_register(dev
, 0) == 0) {
1126 i915_debugfs_register(dev_priv
);
1127 i915_guc_register(dev_priv
);
1128 i915_setup_sysfs(dev_priv
);
1130 DRM_ERROR("Failed to register driver for userspace access!\n");
1132 if (INTEL_INFO(dev_priv
)->num_pipes
) {
1133 /* Must be done after probing outputs */
1134 intel_opregion_register(dev_priv
);
1135 acpi_video_register();
1138 if (IS_GEN5(dev_priv
))
1139 intel_gpu_ips_init(dev_priv
);
1141 i915_audio_component_init(dev_priv
);
1144 * Some ports require correctly set-up hpd registers for detection to
1145 * work properly (leading to ghost connected connector status), e.g. VGA
1146 * on gm45. Hence we can only set up the initial fbdev config after hpd
1147 * irqs are fully enabled. We do it last so that the async config
1148 * cannot run before the connectors are registered.
1150 intel_fbdev_initial_config_async(dev
);
1154 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1155 * @dev_priv: device private
1157 static void i915_driver_unregister(struct drm_i915_private
*dev_priv
)
1159 i915_audio_component_cleanup(dev_priv
);
1161 intel_gpu_ips_teardown();
1162 acpi_video_unregister();
1163 intel_opregion_unregister(dev_priv
);
1165 i915_teardown_sysfs(dev_priv
);
1166 i915_guc_unregister(dev_priv
);
1167 i915_debugfs_unregister(dev_priv
);
1168 drm_dev_unregister(&dev_priv
->drm
);
1170 i915_gem_shrinker_cleanup(dev_priv
);
1174 * i915_driver_load - setup chip and create an initial config
1176 * @ent: matching PCI ID entry
1178 * The driver load routine has to do several things:
1179 * - drive output discovery via intel_modeset_init()
1180 * - initialize the memory manager
1181 * - allocate initial config memory
1182 * - setup the DRM framebuffer with the allocated memory
1184 int i915_driver_load(struct pci_dev
*pdev
, const struct pci_device_id
*ent
)
1186 struct drm_i915_private
*dev_priv
;
1189 if (i915
.nuclear_pageflip
)
1190 driver
.driver_features
|= DRIVER_ATOMIC
;
1193 dev_priv
= kzalloc(sizeof(*dev_priv
), GFP_KERNEL
);
1195 ret
= drm_dev_init(&dev_priv
->drm
, &driver
, &pdev
->dev
);
1197 dev_printk(KERN_ERR
, &pdev
->dev
,
1198 "[" DRM_NAME
":%s] allocation failed\n", __func__
);
1203 dev_priv
->drm
.pdev
= pdev
;
1204 dev_priv
->drm
.dev_private
= dev_priv
;
1206 ret
= pci_enable_device(pdev
);
1210 pci_set_drvdata(pdev
, &dev_priv
->drm
);
1212 ret
= i915_driver_init_early(dev_priv
, ent
);
1214 goto out_pci_disable
;
1216 intel_runtime_pm_get(dev_priv
);
1218 ret
= i915_driver_init_mmio(dev_priv
);
1220 goto out_runtime_pm_put
;
1222 ret
= i915_driver_init_hw(dev_priv
);
1224 goto out_cleanup_mmio
;
1227 * TODO: move the vblank init and parts of modeset init steps into one
1228 * of the i915_driver_init_/i915_driver_register functions according
1229 * to the role/effect of the given init step.
1231 if (INTEL_INFO(dev_priv
)->num_pipes
) {
1232 ret
= drm_vblank_init(&dev_priv
->drm
,
1233 INTEL_INFO(dev_priv
)->num_pipes
);
1235 goto out_cleanup_hw
;
1238 ret
= i915_load_modeset_init(&dev_priv
->drm
);
1240 goto out_cleanup_vblank
;
1242 i915_driver_register(dev_priv
);
1244 intel_runtime_pm_enable(dev_priv
);
1246 /* Everything is in place, we can now relax! */
1247 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1248 driver
.name
, driver
.major
, driver
.minor
, driver
.patchlevel
,
1249 driver
.date
, pci_name(pdev
), dev_priv
->drm
.primary
->index
);
1250 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG
))
1251 DRM_INFO("DRM_I915_DEBUG enabled\n");
1252 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM
))
1253 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1255 intel_runtime_pm_put(dev_priv
);
1260 drm_vblank_cleanup(&dev_priv
->drm
);
1262 i915_driver_cleanup_hw(dev_priv
);
1264 i915_driver_cleanup_mmio(dev_priv
);
1266 intel_runtime_pm_put(dev_priv
);
1267 i915_driver_cleanup_early(dev_priv
);
1269 pci_disable_device(pdev
);
1271 i915_load_error(dev_priv
, "Device initialization failed (%d)\n", ret
);
1272 drm_dev_unref(&dev_priv
->drm
);
1276 void i915_driver_unload(struct drm_device
*dev
)
1278 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1279 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1281 intel_fbdev_fini(dev
);
1283 if (i915_gem_suspend(dev
))
1284 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
1286 intel_display_power_get(dev_priv
, POWER_DOMAIN_INIT
);
1288 i915_driver_unregister(dev_priv
);
1290 drm_vblank_cleanup(dev
);
1292 intel_modeset_cleanup(dev
);
1295 * free the memory space allocated for the child device
1296 * config parsed from VBT
1298 if (dev_priv
->vbt
.child_dev
&& dev_priv
->vbt
.child_dev_num
) {
1299 kfree(dev_priv
->vbt
.child_dev
);
1300 dev_priv
->vbt
.child_dev
= NULL
;
1301 dev_priv
->vbt
.child_dev_num
= 0;
1303 kfree(dev_priv
->vbt
.sdvo_lvds_vbt_mode
);
1304 dev_priv
->vbt
.sdvo_lvds_vbt_mode
= NULL
;
1305 kfree(dev_priv
->vbt
.lfp_lvds_vbt_mode
);
1306 dev_priv
->vbt
.lfp_lvds_vbt_mode
= NULL
;
1308 vga_switcheroo_unregister_client(pdev
);
1309 vga_client_register(pdev
, NULL
, NULL
, NULL
);
1311 intel_csr_ucode_fini(dev_priv
);
1313 /* Free error state after interrupts are fully disabled. */
1314 cancel_delayed_work_sync(&dev_priv
->gpu_error
.hangcheck_work
);
1315 i915_destroy_error_state(dev
);
1317 /* Flush any outstanding unpin_work. */
1318 drain_workqueue(dev_priv
->wq
);
1320 intel_guc_fini(dev
);
1321 i915_gem_fini(dev_priv
);
1322 intel_fbc_cleanup_cfb(dev_priv
);
1324 intel_power_domains_fini(dev_priv
);
1326 i915_driver_cleanup_hw(dev_priv
);
1327 i915_driver_cleanup_mmio(dev_priv
);
1329 intel_display_power_put(dev_priv
, POWER_DOMAIN_INIT
);
1331 i915_driver_cleanup_early(dev_priv
);
1334 static int i915_driver_open(struct drm_device
*dev
, struct drm_file
*file
)
1338 ret
= i915_gem_open(dev
, file
);
1346 * i915_driver_lastclose - clean up after all DRM clients have exited
1349 * Take care of cleaning up after all DRM clients have exited. In the
1350 * mode setting case, we want to restore the kernel's initial mode (just
1351 * in case the last client left us in a bad state).
1353 * Additionally, in the non-mode setting case, we'll tear down the GTT
1354 * and DMA structures, since the kernel won't be using them, and clea
1357 static void i915_driver_lastclose(struct drm_device
*dev
)
1359 intel_fbdev_restore_mode(dev
);
1360 vga_switcheroo_process_delayed_switch();
1363 static void i915_driver_preclose(struct drm_device
*dev
, struct drm_file
*file
)
1365 mutex_lock(&dev
->struct_mutex
);
1366 i915_gem_context_close(dev
, file
);
1367 i915_gem_release(dev
, file
);
1368 mutex_unlock(&dev
->struct_mutex
);
1371 static void i915_driver_postclose(struct drm_device
*dev
, struct drm_file
*file
)
1373 struct drm_i915_file_private
*file_priv
= file
->driver_priv
;
1378 static void intel_suspend_encoders(struct drm_i915_private
*dev_priv
)
1380 struct drm_device
*dev
= &dev_priv
->drm
;
1381 struct intel_encoder
*encoder
;
1383 drm_modeset_lock_all(dev
);
1384 for_each_intel_encoder(dev
, encoder
)
1385 if (encoder
->suspend
)
1386 encoder
->suspend(encoder
);
1387 drm_modeset_unlock_all(dev
);
1390 static int vlv_resume_prepare(struct drm_i915_private
*dev_priv
,
1392 static int vlv_suspend_complete(struct drm_i915_private
*dev_priv
);
1394 static bool suspend_to_idle(struct drm_i915_private
*dev_priv
)
1396 #if IS_ENABLED(CONFIG_ACPI_SLEEP)
1397 if (acpi_target_system_state() < ACPI_STATE_S3
)
1403 static int i915_drm_suspend(struct drm_device
*dev
)
1405 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1406 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1407 pci_power_t opregion_target_state
;
1410 /* ignore lid events during suspend */
1411 mutex_lock(&dev_priv
->modeset_restore_lock
);
1412 dev_priv
->modeset_restore
= MODESET_SUSPENDED
;
1413 mutex_unlock(&dev_priv
->modeset_restore_lock
);
1415 disable_rpm_wakeref_asserts(dev_priv
);
1417 /* We do a lot of poking in a lot of registers, make sure they work
1419 intel_display_set_init_power(dev_priv
, true);
1421 drm_kms_helper_poll_disable(dev
);
1423 pci_save_state(pdev
);
1425 error
= i915_gem_suspend(dev
);
1428 "GEM idle failed, resume might fail\n");
1432 intel_guc_suspend(dev
);
1434 intel_display_suspend(dev
);
1436 intel_dp_mst_suspend(dev
);
1438 intel_runtime_pm_disable_interrupts(dev_priv
);
1439 intel_hpd_cancel_work(dev_priv
);
1441 intel_suspend_encoders(dev_priv
);
1443 intel_suspend_hw(dev_priv
);
1445 i915_gem_suspend_gtt_mappings(dev_priv
);
1447 i915_save_state(dev
);
1449 opregion_target_state
= suspend_to_idle(dev_priv
) ? PCI_D1
: PCI_D3cold
;
1450 intel_opregion_notify_adapter(dev_priv
, opregion_target_state
);
1452 intel_uncore_forcewake_reset(dev_priv
, false);
1453 intel_opregion_unregister(dev_priv
);
1455 intel_fbdev_set_suspend(dev
, FBINFO_STATE_SUSPENDED
, true);
1457 dev_priv
->suspend_count
++;
1459 intel_csr_ucode_suspend(dev_priv
);
1462 enable_rpm_wakeref_asserts(dev_priv
);
1467 static int i915_drm_suspend_late(struct drm_device
*dev
, bool hibernation
)
1469 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1470 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1474 disable_rpm_wakeref_asserts(dev_priv
);
1476 intel_display_set_init_power(dev_priv
, false);
1478 fw_csr
= !IS_BROXTON(dev_priv
) &&
1479 suspend_to_idle(dev_priv
) && dev_priv
->csr
.dmc_payload
;
1481 * In case of firmware assisted context save/restore don't manually
1482 * deinit the power domains. This also means the CSR/DMC firmware will
1483 * stay active, it will power down any HW resources as required and
1484 * also enable deeper system power states that would be blocked if the
1485 * firmware was inactive.
1488 intel_power_domains_suspend(dev_priv
);
1491 if (IS_BROXTON(dev_priv
))
1492 bxt_enable_dc9(dev_priv
);
1493 else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
))
1494 hsw_enable_pc8(dev_priv
);
1495 else if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
))
1496 ret
= vlv_suspend_complete(dev_priv
);
1499 DRM_ERROR("Suspend complete failed: %d\n", ret
);
1501 intel_power_domains_init_hw(dev_priv
, true);
1506 pci_disable_device(pdev
);
1508 * During hibernation on some platforms the BIOS may try to access
1509 * the device even though it's already in D3 and hang the machine. So
1510 * leave the device in D0 on those platforms and hope the BIOS will
1511 * power down the device properly. The issue was seen on multiple old
1512 * GENs with different BIOS vendors, so having an explicit blacklist
1513 * is inpractical; apply the workaround on everything pre GEN6. The
1514 * platforms where the issue was seen:
1515 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1519 if (!(hibernation
&& INTEL_GEN(dev_priv
) < 6))
1520 pci_set_power_state(pdev
, PCI_D3hot
);
1522 dev_priv
->suspended_to_idle
= suspend_to_idle(dev_priv
);
1525 enable_rpm_wakeref_asserts(dev_priv
);
1530 int i915_suspend_switcheroo(struct drm_device
*dev
, pm_message_t state
)
1535 DRM_ERROR("dev: %p\n", dev
);
1536 DRM_ERROR("DRM not initialized, aborting suspend.\n");
1540 if (WARN_ON_ONCE(state
.event
!= PM_EVENT_SUSPEND
&&
1541 state
.event
!= PM_EVENT_FREEZE
))
1544 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
1547 error
= i915_drm_suspend(dev
);
1551 return i915_drm_suspend_late(dev
, false);
1554 static int i915_drm_resume(struct drm_device
*dev
)
1556 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1559 disable_rpm_wakeref_asserts(dev_priv
);
1560 intel_sanitize_gt_powersave(dev_priv
);
1562 ret
= i915_ggtt_enable_hw(dev_priv
);
1564 DRM_ERROR("failed to re-enable GGTT\n");
1566 intel_csr_ucode_resume(dev_priv
);
1568 i915_gem_resume(dev
);
1570 i915_restore_state(dev
);
1571 intel_pps_unlock_regs_wa(dev_priv
);
1572 intel_opregion_setup(dev_priv
);
1574 intel_init_pch_refclk(dev
);
1575 drm_mode_config_reset(dev
);
1578 * Interrupts have to be enabled before any batches are run. If not the
1579 * GPU will hang. i915_gem_init_hw() will initiate batches to
1580 * update/restore the context.
1582 * Modeset enabling in intel_modeset_init_hw() also needs working
1585 intel_runtime_pm_enable_interrupts(dev_priv
);
1587 mutex_lock(&dev
->struct_mutex
);
1588 if (i915_gem_init_hw(dev
)) {
1589 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
1590 i915_gem_set_wedged(dev_priv
);
1592 mutex_unlock(&dev
->struct_mutex
);
1594 intel_guc_resume(dev
);
1596 intel_modeset_init_hw(dev
);
1598 spin_lock_irq(&dev_priv
->irq_lock
);
1599 if (dev_priv
->display
.hpd_irq_setup
)
1600 dev_priv
->display
.hpd_irq_setup(dev_priv
);
1601 spin_unlock_irq(&dev_priv
->irq_lock
);
1603 intel_dp_mst_resume(dev
);
1605 intel_display_resume(dev
);
1607 drm_kms_helper_poll_enable(dev
);
1610 * ... but also need to make sure that hotplug processing
1611 * doesn't cause havoc. Like in the driver load code we don't
1612 * bother with the tiny race here where we might loose hotplug
1615 intel_hpd_init(dev_priv
);
1617 intel_opregion_register(dev_priv
);
1619 intel_fbdev_set_suspend(dev
, FBINFO_STATE_RUNNING
, false);
1621 mutex_lock(&dev_priv
->modeset_restore_lock
);
1622 dev_priv
->modeset_restore
= MODESET_DONE
;
1623 mutex_unlock(&dev_priv
->modeset_restore_lock
);
1625 intel_opregion_notify_adapter(dev_priv
, PCI_D0
);
1627 intel_autoenable_gt_powersave(dev_priv
);
1629 enable_rpm_wakeref_asserts(dev_priv
);
1634 static int i915_drm_resume_early(struct drm_device
*dev
)
1636 struct drm_i915_private
*dev_priv
= to_i915(dev
);
1637 struct pci_dev
*pdev
= dev_priv
->drm
.pdev
;
1641 * We have a resume ordering issue with the snd-hda driver also
1642 * requiring our device to be power up. Due to the lack of a
1643 * parent/child relationship we currently solve this with an early
1646 * FIXME: This should be solved with a special hdmi sink device or
1647 * similar so that power domains can be employed.
1651 * Note that we need to set the power state explicitly, since we
1652 * powered off the device during freeze and the PCI core won't power
1653 * it back up for us during thaw. Powering off the device during
1654 * freeze is not a hard requirement though, and during the
1655 * suspend/resume phases the PCI core makes sure we get here with the
1656 * device powered on. So in case we change our freeze logic and keep
1657 * the device powered we can also remove the following set power state
1660 ret
= pci_set_power_state(pdev
, PCI_D0
);
1662 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret
);
1667 * Note that pci_enable_device() first enables any parent bridge
1668 * device and only then sets the power state for this device. The
1669 * bridge enabling is a nop though, since bridge devices are resumed
1670 * first. The order of enabling power and enabling the device is
1671 * imposed by the PCI core as described above, so here we preserve the
1672 * same order for the freeze/thaw phases.
1674 * TODO: eventually we should remove pci_disable_device() /
1675 * pci_enable_enable_device() from suspend/resume. Due to how they
1676 * depend on the device enable refcount we can't anyway depend on them
1677 * disabling/enabling the device.
1679 if (pci_enable_device(pdev
)) {
1684 pci_set_master(pdev
);
1686 disable_rpm_wakeref_asserts(dev_priv
);
1688 if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
))
1689 ret
= vlv_resume_prepare(dev_priv
, false);
1691 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1694 intel_uncore_early_sanitize(dev_priv
, true);
1696 if (IS_BROXTON(dev_priv
)) {
1697 if (!dev_priv
->suspended_to_idle
)
1698 gen9_sanitize_dc_state(dev_priv
);
1699 bxt_disable_dc9(dev_priv
);
1700 } else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
)) {
1701 hsw_disable_pc8(dev_priv
);
1704 intel_uncore_sanitize(dev_priv
);
1706 if (IS_BROXTON(dev_priv
) ||
1707 !(dev_priv
->suspended_to_idle
&& dev_priv
->csr
.dmc_payload
))
1708 intel_power_domains_init_hw(dev_priv
, true);
1710 enable_rpm_wakeref_asserts(dev_priv
);
1713 dev_priv
->suspended_to_idle
= false;
1718 int i915_resume_switcheroo(struct drm_device
*dev
)
1722 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
1725 ret
= i915_drm_resume_early(dev
);
1729 return i915_drm_resume(dev
);
1732 static void disable_engines_irq(struct drm_i915_private
*dev_priv
)
1734 struct intel_engine_cs
*engine
;
1735 enum intel_engine_id id
;
1737 /* Ensure irq handler finishes, and not run again. */
1738 disable_irq(dev_priv
->drm
.irq
);
1739 for_each_engine(engine
, dev_priv
, id
)
1740 tasklet_kill(&engine
->irq_tasklet
);
1743 static void enable_engines_irq(struct drm_i915_private
*dev_priv
)
1745 enable_irq(dev_priv
->drm
.irq
);
1749 * i915_reset - reset chip after a hang
1750 * @dev: drm device to reset
1752 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1755 * Caller must hold the struct_mutex.
1757 * Procedure is fairly simple:
1758 * - reset the chip using the reset reg
1759 * - re-init context state
1760 * - re-init hardware status page
1761 * - re-init ring buffer
1762 * - re-init interrupt state
1765 void i915_reset(struct drm_i915_private
*dev_priv
)
1767 struct drm_device
*dev
= &dev_priv
->drm
;
1768 struct i915_gpu_error
*error
= &dev_priv
->gpu_error
;
1771 lockdep_assert_held(&dev
->struct_mutex
);
1773 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS
, &error
->flags
))
1776 /* Clear any previous failed attempts at recovery. Time to try again. */
1777 __clear_bit(I915_WEDGED
, &error
->flags
);
1778 error
->reset_count
++;
1780 pr_notice("drm/i915: Resetting chip after gpu hang\n");
1782 disable_engines_irq(dev_priv
);
1783 ret
= intel_gpu_reset(dev_priv
, ALL_ENGINES
);
1784 enable_engines_irq(dev_priv
);
1788 DRM_ERROR("Failed to reset chip: %i\n", ret
);
1790 DRM_DEBUG_DRIVER("GPU reset disabled\n");
1794 i915_gem_reset(dev_priv
);
1795 intel_overlay_reset(dev_priv
);
1797 /* Ok, now get things going again... */
1800 * Everything depends on having the GTT running, so we need to start
1801 * there. Fortunately we don't need to do this unless we reset the
1802 * chip at a PCI level.
1804 * Next we need to restore the context, but we don't use those
1807 * Ring buffer needs to be re-initialized in the KMS case, or if X
1808 * was running at the time of the reset (i.e. we weren't VT
1811 ret
= i915_gem_init_hw(dev
);
1813 DRM_ERROR("Failed hw init on reset %d\n", ret
);
1818 wake_up_bit(&error
->flags
, I915_RESET_IN_PROGRESS
);
1822 i915_gem_set_wedged(dev_priv
);
1826 static int i915_pm_suspend(struct device
*kdev
)
1828 struct pci_dev
*pdev
= to_pci_dev(kdev
);
1829 struct drm_device
*dev
= pci_get_drvdata(pdev
);
1832 dev_err(kdev
, "DRM not initialized, aborting suspend.\n");
1836 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
1839 return i915_drm_suspend(dev
);
1842 static int i915_pm_suspend_late(struct device
*kdev
)
1844 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
1847 * We have a suspend ordering issue with the snd-hda driver also
1848 * requiring our device to be power up. Due to the lack of a
1849 * parent/child relationship we currently solve this with an late
1852 * FIXME: This should be solved with a special hdmi sink device or
1853 * similar so that power domains can be employed.
1855 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
1858 return i915_drm_suspend_late(dev
, false);
1861 static int i915_pm_poweroff_late(struct device
*kdev
)
1863 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
1865 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
1868 return i915_drm_suspend_late(dev
, true);
1871 static int i915_pm_resume_early(struct device
*kdev
)
1873 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
1875 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
1878 return i915_drm_resume_early(dev
);
1881 static int i915_pm_resume(struct device
*kdev
)
1883 struct drm_device
*dev
= &kdev_to_i915(kdev
)->drm
;
1885 if (dev
->switch_power_state
== DRM_SWITCH_POWER_OFF
)
1888 return i915_drm_resume(dev
);
1891 /* freeze: before creating the hibernation_image */
1892 static int i915_pm_freeze(struct device
*kdev
)
1896 ret
= i915_pm_suspend(kdev
);
1900 ret
= i915_gem_freeze(kdev_to_i915(kdev
));
1907 static int i915_pm_freeze_late(struct device
*kdev
)
1911 ret
= i915_pm_suspend_late(kdev
);
1915 ret
= i915_gem_freeze_late(kdev_to_i915(kdev
));
1922 /* thaw: called after creating the hibernation image, but before turning off. */
1923 static int i915_pm_thaw_early(struct device
*kdev
)
1925 return i915_pm_resume_early(kdev
);
1928 static int i915_pm_thaw(struct device
*kdev
)
1930 return i915_pm_resume(kdev
);
1933 /* restore: called after loading the hibernation image. */
1934 static int i915_pm_restore_early(struct device
*kdev
)
1936 return i915_pm_resume_early(kdev
);
1939 static int i915_pm_restore(struct device
*kdev
)
1941 return i915_pm_resume(kdev
);
1945 * Save all Gunit registers that may be lost after a D3 and a subsequent
1946 * S0i[R123] transition. The list of registers needing a save/restore is
1947 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1948 * registers in the following way:
1949 * - Driver: saved/restored by the driver
1950 * - Punit : saved/restored by the Punit firmware
1951 * - No, w/o marking: no need to save/restore, since the register is R/O or
1952 * used internally by the HW in a way that doesn't depend
1953 * keeping the content across a suspend/resume.
1954 * - Debug : used for debugging
1956 * We save/restore all registers marked with 'Driver', with the following
1958 * - Registers out of use, including also registers marked with 'Debug'.
1959 * These have no effect on the driver's operation, so we don't save/restore
1960 * them to reduce the overhead.
1961 * - Registers that are fully setup by an initialization function called from
1962 * the resume path. For example many clock gating and RPS/RC6 registers.
1963 * - Registers that provide the right functionality with their reset defaults.
1965 * TODO: Except for registers that based on the above 3 criteria can be safely
1966 * ignored, we save/restore all others, practically treating the HW context as
1967 * a black-box for the driver. Further investigation is needed to reduce the
1968 * saved/restored registers even further, by following the same 3 criteria.
1970 static void vlv_save_gunit_s0ix_state(struct drm_i915_private
*dev_priv
)
1972 struct vlv_s0ix_state
*s
= &dev_priv
->vlv_s0ix_state
;
1975 /* GAM 0x4000-0x4770 */
1976 s
->wr_watermark
= I915_READ(GEN7_WR_WATERMARK
);
1977 s
->gfx_prio_ctrl
= I915_READ(GEN7_GFX_PRIO_CTRL
);
1978 s
->arb_mode
= I915_READ(ARB_MODE
);
1979 s
->gfx_pend_tlb0
= I915_READ(GEN7_GFX_PEND_TLB0
);
1980 s
->gfx_pend_tlb1
= I915_READ(GEN7_GFX_PEND_TLB1
);
1982 for (i
= 0; i
< ARRAY_SIZE(s
->lra_limits
); i
++)
1983 s
->lra_limits
[i
] = I915_READ(GEN7_LRA_LIMITS(i
));
1985 s
->media_max_req_count
= I915_READ(GEN7_MEDIA_MAX_REQ_COUNT
);
1986 s
->gfx_max_req_count
= I915_READ(GEN7_GFX_MAX_REQ_COUNT
);
1988 s
->render_hwsp
= I915_READ(RENDER_HWS_PGA_GEN7
);
1989 s
->ecochk
= I915_READ(GAM_ECOCHK
);
1990 s
->bsd_hwsp
= I915_READ(BSD_HWS_PGA_GEN7
);
1991 s
->blt_hwsp
= I915_READ(BLT_HWS_PGA_GEN7
);
1993 s
->tlb_rd_addr
= I915_READ(GEN7_TLB_RD_ADDR
);
1995 /* MBC 0x9024-0x91D0, 0x8500 */
1996 s
->g3dctl
= I915_READ(VLV_G3DCTL
);
1997 s
->gsckgctl
= I915_READ(VLV_GSCKGCTL
);
1998 s
->mbctl
= I915_READ(GEN6_MBCTL
);
2000 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2001 s
->ucgctl1
= I915_READ(GEN6_UCGCTL1
);
2002 s
->ucgctl3
= I915_READ(GEN6_UCGCTL3
);
2003 s
->rcgctl1
= I915_READ(GEN6_RCGCTL1
);
2004 s
->rcgctl2
= I915_READ(GEN6_RCGCTL2
);
2005 s
->rstctl
= I915_READ(GEN6_RSTCTL
);
2006 s
->misccpctl
= I915_READ(GEN7_MISCCPCTL
);
2008 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2009 s
->gfxpause
= I915_READ(GEN6_GFXPAUSE
);
2010 s
->rpdeuhwtc
= I915_READ(GEN6_RPDEUHWTC
);
2011 s
->rpdeuc
= I915_READ(GEN6_RPDEUC
);
2012 s
->ecobus
= I915_READ(ECOBUS
);
2013 s
->pwrdwnupctl
= I915_READ(VLV_PWRDWNUPCTL
);
2014 s
->rp_down_timeout
= I915_READ(GEN6_RP_DOWN_TIMEOUT
);
2015 s
->rp_deucsw
= I915_READ(GEN6_RPDEUCSW
);
2016 s
->rcubmabdtmr
= I915_READ(GEN6_RCUBMABDTMR
);
2017 s
->rcedata
= I915_READ(VLV_RCEDATA
);
2018 s
->spare2gh
= I915_READ(VLV_SPAREG2H
);
2020 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2021 s
->gt_imr
= I915_READ(GTIMR
);
2022 s
->gt_ier
= I915_READ(GTIER
);
2023 s
->pm_imr
= I915_READ(GEN6_PMIMR
);
2024 s
->pm_ier
= I915_READ(GEN6_PMIER
);
2026 for (i
= 0; i
< ARRAY_SIZE(s
->gt_scratch
); i
++)
2027 s
->gt_scratch
[i
] = I915_READ(GEN7_GT_SCRATCH(i
));
2029 /* GT SA CZ domain, 0x100000-0x138124 */
2030 s
->tilectl
= I915_READ(TILECTL
);
2031 s
->gt_fifoctl
= I915_READ(GTFIFOCTL
);
2032 s
->gtlc_wake_ctrl
= I915_READ(VLV_GTLC_WAKE_CTRL
);
2033 s
->gtlc_survive
= I915_READ(VLV_GTLC_SURVIVABILITY_REG
);
2034 s
->pmwgicz
= I915_READ(VLV_PMWGICZ
);
2036 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2037 s
->gu_ctl0
= I915_READ(VLV_GU_CTL0
);
2038 s
->gu_ctl1
= I915_READ(VLV_GU_CTL1
);
2039 s
->pcbr
= I915_READ(VLV_PCBR
);
2040 s
->clock_gate_dis2
= I915_READ(VLV_GUNIT_CLOCK_GATE2
);
2043 * Not saving any of:
2044 * DFT, 0x9800-0x9EC0
2045 * SARB, 0xB000-0xB1FC
2046 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2051 static void vlv_restore_gunit_s0ix_state(struct drm_i915_private
*dev_priv
)
2053 struct vlv_s0ix_state
*s
= &dev_priv
->vlv_s0ix_state
;
2057 /* GAM 0x4000-0x4770 */
2058 I915_WRITE(GEN7_WR_WATERMARK
, s
->wr_watermark
);
2059 I915_WRITE(GEN7_GFX_PRIO_CTRL
, s
->gfx_prio_ctrl
);
2060 I915_WRITE(ARB_MODE
, s
->arb_mode
| (0xffff << 16));
2061 I915_WRITE(GEN7_GFX_PEND_TLB0
, s
->gfx_pend_tlb0
);
2062 I915_WRITE(GEN7_GFX_PEND_TLB1
, s
->gfx_pend_tlb1
);
2064 for (i
= 0; i
< ARRAY_SIZE(s
->lra_limits
); i
++)
2065 I915_WRITE(GEN7_LRA_LIMITS(i
), s
->lra_limits
[i
]);
2067 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT
, s
->media_max_req_count
);
2068 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT
, s
->gfx_max_req_count
);
2070 I915_WRITE(RENDER_HWS_PGA_GEN7
, s
->render_hwsp
);
2071 I915_WRITE(GAM_ECOCHK
, s
->ecochk
);
2072 I915_WRITE(BSD_HWS_PGA_GEN7
, s
->bsd_hwsp
);
2073 I915_WRITE(BLT_HWS_PGA_GEN7
, s
->blt_hwsp
);
2075 I915_WRITE(GEN7_TLB_RD_ADDR
, s
->tlb_rd_addr
);
2077 /* MBC 0x9024-0x91D0, 0x8500 */
2078 I915_WRITE(VLV_G3DCTL
, s
->g3dctl
);
2079 I915_WRITE(VLV_GSCKGCTL
, s
->gsckgctl
);
2080 I915_WRITE(GEN6_MBCTL
, s
->mbctl
);
2082 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2083 I915_WRITE(GEN6_UCGCTL1
, s
->ucgctl1
);
2084 I915_WRITE(GEN6_UCGCTL3
, s
->ucgctl3
);
2085 I915_WRITE(GEN6_RCGCTL1
, s
->rcgctl1
);
2086 I915_WRITE(GEN6_RCGCTL2
, s
->rcgctl2
);
2087 I915_WRITE(GEN6_RSTCTL
, s
->rstctl
);
2088 I915_WRITE(GEN7_MISCCPCTL
, s
->misccpctl
);
2090 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2091 I915_WRITE(GEN6_GFXPAUSE
, s
->gfxpause
);
2092 I915_WRITE(GEN6_RPDEUHWTC
, s
->rpdeuhwtc
);
2093 I915_WRITE(GEN6_RPDEUC
, s
->rpdeuc
);
2094 I915_WRITE(ECOBUS
, s
->ecobus
);
2095 I915_WRITE(VLV_PWRDWNUPCTL
, s
->pwrdwnupctl
);
2096 I915_WRITE(GEN6_RP_DOWN_TIMEOUT
,s
->rp_down_timeout
);
2097 I915_WRITE(GEN6_RPDEUCSW
, s
->rp_deucsw
);
2098 I915_WRITE(GEN6_RCUBMABDTMR
, s
->rcubmabdtmr
);
2099 I915_WRITE(VLV_RCEDATA
, s
->rcedata
);
2100 I915_WRITE(VLV_SPAREG2H
, s
->spare2gh
);
2102 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2103 I915_WRITE(GTIMR
, s
->gt_imr
);
2104 I915_WRITE(GTIER
, s
->gt_ier
);
2105 I915_WRITE(GEN6_PMIMR
, s
->pm_imr
);
2106 I915_WRITE(GEN6_PMIER
, s
->pm_ier
);
2108 for (i
= 0; i
< ARRAY_SIZE(s
->gt_scratch
); i
++)
2109 I915_WRITE(GEN7_GT_SCRATCH(i
), s
->gt_scratch
[i
]);
2111 /* GT SA CZ domain, 0x100000-0x138124 */
2112 I915_WRITE(TILECTL
, s
->tilectl
);
2113 I915_WRITE(GTFIFOCTL
, s
->gt_fifoctl
);
2115 * Preserve the GT allow wake and GFX force clock bit, they are not
2116 * be restored, as they are used to control the s0ix suspend/resume
2117 * sequence by the caller.
2119 val
= I915_READ(VLV_GTLC_WAKE_CTRL
);
2120 val
&= VLV_GTLC_ALLOWWAKEREQ
;
2121 val
|= s
->gtlc_wake_ctrl
& ~VLV_GTLC_ALLOWWAKEREQ
;
2122 I915_WRITE(VLV_GTLC_WAKE_CTRL
, val
);
2124 val
= I915_READ(VLV_GTLC_SURVIVABILITY_REG
);
2125 val
&= VLV_GFX_CLK_FORCE_ON_BIT
;
2126 val
|= s
->gtlc_survive
& ~VLV_GFX_CLK_FORCE_ON_BIT
;
2127 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG
, val
);
2129 I915_WRITE(VLV_PMWGICZ
, s
->pmwgicz
);
2131 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2132 I915_WRITE(VLV_GU_CTL0
, s
->gu_ctl0
);
2133 I915_WRITE(VLV_GU_CTL1
, s
->gu_ctl1
);
2134 I915_WRITE(VLV_PCBR
, s
->pcbr
);
2135 I915_WRITE(VLV_GUNIT_CLOCK_GATE2
, s
->clock_gate_dis2
);
2138 int vlv_force_gfx_clock(struct drm_i915_private
*dev_priv
, bool force_on
)
2143 val
= I915_READ(VLV_GTLC_SURVIVABILITY_REG
);
2144 val
&= ~VLV_GFX_CLK_FORCE_ON_BIT
;
2146 val
|= VLV_GFX_CLK_FORCE_ON_BIT
;
2147 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG
, val
);
2152 err
= intel_wait_for_register(dev_priv
,
2153 VLV_GTLC_SURVIVABILITY_REG
,
2154 VLV_GFX_CLK_STATUS_BIT
,
2155 VLV_GFX_CLK_STATUS_BIT
,
2158 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2159 I915_READ(VLV_GTLC_SURVIVABILITY_REG
));
2164 static int vlv_allow_gt_wake(struct drm_i915_private
*dev_priv
, bool allow
)
2169 val
= I915_READ(VLV_GTLC_WAKE_CTRL
);
2170 val
&= ~VLV_GTLC_ALLOWWAKEREQ
;
2172 val
|= VLV_GTLC_ALLOWWAKEREQ
;
2173 I915_WRITE(VLV_GTLC_WAKE_CTRL
, val
);
2174 POSTING_READ(VLV_GTLC_WAKE_CTRL
);
2176 err
= intel_wait_for_register(dev_priv
,
2178 VLV_GTLC_ALLOWWAKEACK
,
2182 DRM_ERROR("timeout disabling GT waking\n");
2187 static int vlv_wait_for_gt_wells(struct drm_i915_private
*dev_priv
,
2194 mask
= VLV_GTLC_PW_MEDIA_STATUS_MASK
| VLV_GTLC_PW_RENDER_STATUS_MASK
;
2195 val
= wait_for_on
? mask
: 0;
2196 if ((I915_READ(VLV_GTLC_PW_STATUS
) & mask
) == val
)
2199 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
2201 I915_READ(VLV_GTLC_PW_STATUS
));
2204 * RC6 transitioning can be delayed up to 2 msec (see
2205 * valleyview_enable_rps), use 3 msec for safety.
2207 err
= intel_wait_for_register(dev_priv
,
2208 VLV_GTLC_PW_STATUS
, mask
, val
,
2211 DRM_ERROR("timeout waiting for GT wells to go %s\n",
2212 onoff(wait_for_on
));
2217 static void vlv_check_no_gt_access(struct drm_i915_private
*dev_priv
)
2219 if (!(I915_READ(VLV_GTLC_PW_STATUS
) & VLV_GTLC_ALLOWWAKEERR
))
2222 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
2223 I915_WRITE(VLV_GTLC_PW_STATUS
, VLV_GTLC_ALLOWWAKEERR
);
2226 static int vlv_suspend_complete(struct drm_i915_private
*dev_priv
)
2232 * Bspec defines the following GT well on flags as debug only, so
2233 * don't treat them as hard failures.
2235 (void)vlv_wait_for_gt_wells(dev_priv
, false);
2237 mask
= VLV_GTLC_RENDER_CTX_EXISTS
| VLV_GTLC_MEDIA_CTX_EXISTS
;
2238 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL
) & mask
) != mask
);
2240 vlv_check_no_gt_access(dev_priv
);
2242 err
= vlv_force_gfx_clock(dev_priv
, true);
2246 err
= vlv_allow_gt_wake(dev_priv
, false);
2250 if (!IS_CHERRYVIEW(dev_priv
))
2251 vlv_save_gunit_s0ix_state(dev_priv
);
2253 err
= vlv_force_gfx_clock(dev_priv
, false);
2260 /* For safety always re-enable waking and disable gfx clock forcing */
2261 vlv_allow_gt_wake(dev_priv
, true);
2263 vlv_force_gfx_clock(dev_priv
, false);
2268 static int vlv_resume_prepare(struct drm_i915_private
*dev_priv
,
2275 * If any of the steps fail just try to continue, that's the best we
2276 * can do at this point. Return the first error code (which will also
2277 * leave RPM permanently disabled).
2279 ret
= vlv_force_gfx_clock(dev_priv
, true);
2281 if (!IS_CHERRYVIEW(dev_priv
))
2282 vlv_restore_gunit_s0ix_state(dev_priv
);
2284 err
= vlv_allow_gt_wake(dev_priv
, true);
2288 err
= vlv_force_gfx_clock(dev_priv
, false);
2292 vlv_check_no_gt_access(dev_priv
);
2295 intel_init_clock_gating(dev_priv
);
2300 static int intel_runtime_suspend(struct device
*kdev
)
2302 struct pci_dev
*pdev
= to_pci_dev(kdev
);
2303 struct drm_device
*dev
= pci_get_drvdata(pdev
);
2304 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2307 if (WARN_ON_ONCE(!(dev_priv
->rps
.enabled
&& intel_enable_rc6())))
2310 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv
)))
2313 DRM_DEBUG_KMS("Suspending device\n");
2315 disable_rpm_wakeref_asserts(dev_priv
);
2318 * We are safe here against re-faults, since the fault handler takes
2321 i915_gem_runtime_suspend(dev_priv
);
2323 intel_guc_suspend(dev
);
2325 intel_runtime_pm_disable_interrupts(dev_priv
);
2328 if (IS_BROXTON(dev_priv
)) {
2329 bxt_display_core_uninit(dev_priv
);
2330 bxt_enable_dc9(dev_priv
);
2331 } else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
)) {
2332 hsw_enable_pc8(dev_priv
);
2333 } else if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
)) {
2334 ret
= vlv_suspend_complete(dev_priv
);
2338 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret
);
2339 intel_runtime_pm_enable_interrupts(dev_priv
);
2341 enable_rpm_wakeref_asserts(dev_priv
);
2346 intel_uncore_forcewake_reset(dev_priv
, false);
2348 enable_rpm_wakeref_asserts(dev_priv
);
2349 WARN_ON_ONCE(atomic_read(&dev_priv
->pm
.wakeref_count
));
2351 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv
))
2352 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2354 dev_priv
->pm
.suspended
= true;
2357 * FIXME: We really should find a document that references the arguments
2360 if (IS_BROADWELL(dev_priv
)) {
2362 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2363 * being detected, and the call we do at intel_runtime_resume()
2364 * won't be able to restore them. Since PCI_D3hot matches the
2365 * actual specification and appears to be working, use it.
2367 intel_opregion_notify_adapter(dev_priv
, PCI_D3hot
);
2370 * current versions of firmware which depend on this opregion
2371 * notification have repurposed the D1 definition to mean
2372 * "runtime suspended" vs. what you would normally expect (D3)
2373 * to distinguish it from notifications that might be sent via
2376 intel_opregion_notify_adapter(dev_priv
, PCI_D1
);
2379 assert_forcewakes_inactive(dev_priv
);
2381 if (!IS_VALLEYVIEW(dev_priv
) || !IS_CHERRYVIEW(dev_priv
))
2382 intel_hpd_poll_init(dev_priv
);
2384 DRM_DEBUG_KMS("Device suspended\n");
2388 static int intel_runtime_resume(struct device
*kdev
)
2390 struct pci_dev
*pdev
= to_pci_dev(kdev
);
2391 struct drm_device
*dev
= pci_get_drvdata(pdev
);
2392 struct drm_i915_private
*dev_priv
= to_i915(dev
);
2395 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv
)))
2398 DRM_DEBUG_KMS("Resuming device\n");
2400 WARN_ON_ONCE(atomic_read(&dev_priv
->pm
.wakeref_count
));
2401 disable_rpm_wakeref_asserts(dev_priv
);
2403 intel_opregion_notify_adapter(dev_priv
, PCI_D0
);
2404 dev_priv
->pm
.suspended
= false;
2405 if (intel_uncore_unclaimed_mmio(dev_priv
))
2406 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
2408 intel_guc_resume(dev
);
2410 if (IS_GEN6(dev_priv
))
2411 intel_init_pch_refclk(dev
);
2413 if (IS_BROXTON(dev_priv
)) {
2414 bxt_disable_dc9(dev_priv
);
2415 bxt_display_core_init(dev_priv
, true);
2416 if (dev_priv
->csr
.dmc_payload
&&
2417 (dev_priv
->csr
.allowed_dc_mask
& DC_STATE_EN_UPTO_DC5
))
2418 gen9_enable_dc5(dev_priv
);
2419 } else if (IS_HASWELL(dev_priv
) || IS_BROADWELL(dev_priv
)) {
2420 hsw_disable_pc8(dev_priv
);
2421 } else if (IS_VALLEYVIEW(dev_priv
) || IS_CHERRYVIEW(dev_priv
)) {
2422 ret
= vlv_resume_prepare(dev_priv
, true);
2426 * No point of rolling back things in case of an error, as the best
2427 * we can do is to hope that things will still work (and disable RPM).
2429 i915_gem_init_swizzling(dev_priv
);
2431 intel_runtime_pm_enable_interrupts(dev_priv
);
2434 * On VLV/CHV display interrupts are part of the display
2435 * power well, so hpd is reinitialized from there. For
2436 * everyone else do it here.
2438 if (!IS_VALLEYVIEW(dev_priv
) && !IS_CHERRYVIEW(dev_priv
))
2439 intel_hpd_init(dev_priv
);
2441 enable_rpm_wakeref_asserts(dev_priv
);
2444 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret
);
2446 DRM_DEBUG_KMS("Device resumed\n");
2451 const struct dev_pm_ops i915_pm_ops
= {
2453 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2456 .suspend
= i915_pm_suspend
,
2457 .suspend_late
= i915_pm_suspend_late
,
2458 .resume_early
= i915_pm_resume_early
,
2459 .resume
= i915_pm_resume
,
2463 * @freeze, @freeze_late : called (1) before creating the
2464 * hibernation image [PMSG_FREEZE] and
2465 * (2) after rebooting, before restoring
2466 * the image [PMSG_QUIESCE]
2467 * @thaw, @thaw_early : called (1) after creating the hibernation
2468 * image, before writing it [PMSG_THAW]
2469 * and (2) after failing to create or
2470 * restore the image [PMSG_RECOVER]
2471 * @poweroff, @poweroff_late: called after writing the hibernation
2472 * image, before rebooting [PMSG_HIBERNATE]
2473 * @restore, @restore_early : called after rebooting and restoring the
2474 * hibernation image [PMSG_RESTORE]
2476 .freeze
= i915_pm_freeze
,
2477 .freeze_late
= i915_pm_freeze_late
,
2478 .thaw_early
= i915_pm_thaw_early
,
2479 .thaw
= i915_pm_thaw
,
2480 .poweroff
= i915_pm_suspend
,
2481 .poweroff_late
= i915_pm_poweroff_late
,
2482 .restore_early
= i915_pm_restore_early
,
2483 .restore
= i915_pm_restore
,
2485 /* S0ix (via runtime suspend) event handlers */
2486 .runtime_suspend
= intel_runtime_suspend
,
2487 .runtime_resume
= intel_runtime_resume
,
2490 static const struct vm_operations_struct i915_gem_vm_ops
= {
2491 .fault
= i915_gem_fault
,
2492 .open
= drm_gem_vm_open
,
2493 .close
= drm_gem_vm_close
,
2496 static const struct file_operations i915_driver_fops
= {
2497 .owner
= THIS_MODULE
,
2499 .release
= drm_release
,
2500 .unlocked_ioctl
= drm_ioctl
,
2501 .mmap
= drm_gem_mmap
,
2504 .compat_ioctl
= i915_compat_ioctl
,
2505 .llseek
= noop_llseek
,
2509 i915_gem_reject_pin_ioctl(struct drm_device
*dev
, void *data
,
2510 struct drm_file
*file
)
2515 static const struct drm_ioctl_desc i915_ioctls
[] = {
2516 DRM_IOCTL_DEF_DRV(I915_INIT
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2517 DRM_IOCTL_DEF_DRV(I915_FLUSH
, drm_noop
, DRM_AUTH
),
2518 DRM_IOCTL_DEF_DRV(I915_FLIP
, drm_noop
, DRM_AUTH
),
2519 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER
, drm_noop
, DRM_AUTH
),
2520 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT
, drm_noop
, DRM_AUTH
),
2521 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT
, drm_noop
, DRM_AUTH
),
2522 DRM_IOCTL_DEF_DRV(I915_GETPARAM
, i915_getparam
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2523 DRM_IOCTL_DEF_DRV(I915_SETPARAM
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2524 DRM_IOCTL_DEF_DRV(I915_ALLOC
, drm_noop
, DRM_AUTH
),
2525 DRM_IOCTL_DEF_DRV(I915_FREE
, drm_noop
, DRM_AUTH
),
2526 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2527 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER
, drm_noop
, DRM_AUTH
),
2528 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2529 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2530 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE
, drm_noop
, DRM_AUTH
),
2531 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP
, drm_noop
, DRM_AUTH
),
2532 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2533 DRM_IOCTL_DEF_DRV(I915_GEM_INIT
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2534 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER
, i915_gem_execbuffer
, DRM_AUTH
),
2535 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2
, i915_gem_execbuffer2
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2536 DRM_IOCTL_DEF_DRV(I915_GEM_PIN
, i915_gem_reject_pin_ioctl
, DRM_AUTH
|DRM_ROOT_ONLY
),
2537 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN
, i915_gem_reject_pin_ioctl
, DRM_AUTH
|DRM_ROOT_ONLY
),
2538 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY
, i915_gem_busy_ioctl
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2539 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING
, i915_gem_set_caching_ioctl
, DRM_RENDER_ALLOW
),
2540 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING
, i915_gem_get_caching_ioctl
, DRM_RENDER_ALLOW
),
2541 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE
, i915_gem_throttle_ioctl
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2542 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2543 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT
, drm_noop
, DRM_AUTH
|DRM_MASTER
|DRM_ROOT_ONLY
),
2544 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE
, i915_gem_create_ioctl
, DRM_RENDER_ALLOW
),
2545 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD
, i915_gem_pread_ioctl
, DRM_RENDER_ALLOW
),
2546 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE
, i915_gem_pwrite_ioctl
, DRM_RENDER_ALLOW
),
2547 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP
, i915_gem_mmap_ioctl
, DRM_RENDER_ALLOW
),
2548 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT
, i915_gem_mmap_gtt_ioctl
, DRM_RENDER_ALLOW
),
2549 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN
, i915_gem_set_domain_ioctl
, DRM_RENDER_ALLOW
),
2550 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH
, i915_gem_sw_finish_ioctl
, DRM_RENDER_ALLOW
),
2551 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING
, i915_gem_set_tiling
, DRM_RENDER_ALLOW
),
2552 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING
, i915_gem_get_tiling
, DRM_RENDER_ALLOW
),
2553 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE
, i915_gem_get_aperture_ioctl
, DRM_RENDER_ALLOW
),
2554 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID
, intel_get_pipe_from_crtc_id
, 0),
2555 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE
, i915_gem_madvise_ioctl
, DRM_RENDER_ALLOW
),
2556 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE
, intel_overlay_put_image_ioctl
, DRM_MASTER
|DRM_CONTROL_ALLOW
),
2557 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS
, intel_overlay_attrs_ioctl
, DRM_MASTER
|DRM_CONTROL_ALLOW
),
2558 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY
, intel_sprite_set_colorkey
, DRM_MASTER
|DRM_CONTROL_ALLOW
),
2559 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY
, drm_noop
, DRM_MASTER
|DRM_CONTROL_ALLOW
),
2560 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT
, i915_gem_wait_ioctl
, DRM_AUTH
|DRM_RENDER_ALLOW
),
2561 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE
, i915_gem_context_create_ioctl
, DRM_RENDER_ALLOW
),
2562 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY
, i915_gem_context_destroy_ioctl
, DRM_RENDER_ALLOW
),
2563 DRM_IOCTL_DEF_DRV(I915_REG_READ
, i915_reg_read_ioctl
, DRM_RENDER_ALLOW
),
2564 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS
, i915_gem_context_reset_stats_ioctl
, DRM_RENDER_ALLOW
),
2565 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR
, i915_gem_userptr_ioctl
, DRM_RENDER_ALLOW
),
2566 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM
, i915_gem_context_getparam_ioctl
, DRM_RENDER_ALLOW
),
2567 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM
, i915_gem_context_setparam_ioctl
, DRM_RENDER_ALLOW
),
2570 static struct drm_driver driver
= {
2571 /* Don't use MTRRs here; the Xserver or userspace app should
2572 * deal with them for Intel hardware.
2575 DRIVER_HAVE_IRQ
| DRIVER_IRQ_SHARED
| DRIVER_GEM
| DRIVER_PRIME
|
2576 DRIVER_RENDER
| DRIVER_MODESET
,
2577 .open
= i915_driver_open
,
2578 .lastclose
= i915_driver_lastclose
,
2579 .preclose
= i915_driver_preclose
,
2580 .postclose
= i915_driver_postclose
,
2581 .set_busid
= drm_pci_set_busid
,
2583 .gem_close_object
= i915_gem_close_object
,
2584 .gem_free_object_unlocked
= i915_gem_free_object
,
2585 .gem_vm_ops
= &i915_gem_vm_ops
,
2587 .prime_handle_to_fd
= drm_gem_prime_handle_to_fd
,
2588 .prime_fd_to_handle
= drm_gem_prime_fd_to_handle
,
2589 .gem_prime_export
= i915_gem_prime_export
,
2590 .gem_prime_import
= i915_gem_prime_import
,
2592 .dumb_create
= i915_gem_dumb_create
,
2593 .dumb_map_offset
= i915_gem_mmap_gtt
,
2594 .dumb_destroy
= drm_gem_dumb_destroy
,
2595 .ioctls
= i915_ioctls
,
2596 .num_ioctls
= ARRAY_SIZE(i915_ioctls
),
2597 .fops
= &i915_driver_fops
,
2598 .name
= DRIVER_NAME
,
2599 .desc
= DRIVER_DESC
,
2600 .date
= DRIVER_DATE
,
2601 .major
= DRIVER_MAJOR
,
2602 .minor
= DRIVER_MINOR
,
2603 .patchlevel
= DRIVER_PATCHLEVEL
,