1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
37 #include "intel_bios.h"
38 #include "intel_ringbuffer.h"
39 #include "intel_lrc.h"
40 #include "i915_gem_gtt.h"
41 #include "i915_gem_render_state.h"
42 #include <linux/io-mapping.h>
43 #include <linux/i2c.h>
44 #include <linux/i2c-algo-bit.h>
45 #include <drm/intel-gtt.h>
46 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
47 #include <drm/drm_gem.h>
48 #include <linux/backlight.h>
49 #include <linux/hashtable.h>
50 #include <linux/intel-iommu.h>
51 #include <linux/kref.h>
52 #include <linux/pm_qos.h>
54 /* General customization:
57 #define DRIVER_NAME "i915"
58 #define DRIVER_DESC "Intel Graphics"
59 #define DRIVER_DATE "20150227"
62 /* Many gcc seem to no see through this and fall over :( */
64 #define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
70 #define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
73 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
74 (long) (x), __func__);
76 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
77 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
78 * which may not necessarily be a user visible problem. This will either
79 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
80 * enable distros and users to tailor their preferred amount of i915 abrt
83 #define I915_STATE_WARN(condition, format...) ({ \
84 int __ret_warn_on = !!(condition); \
85 if (unlikely(__ret_warn_on)) { \
86 if (i915.verbose_state_checks) \
91 unlikely(__ret_warn_on); \
94 #define I915_STATE_WARN_ON(condition) ({ \
95 int __ret_warn_on = !!(condition); \
96 if (unlikely(__ret_warn_on)) { \
97 if (i915.verbose_state_checks) \
98 WARN(1, "WARN_ON(" #condition ")\n"); \
100 DRM_ERROR("WARN_ON(" #condition ")\n"); \
102 unlikely(__ret_warn_on); \
111 I915_MAX_PIPES
= _PIPE_EDP
113 #define pipe_name(p) ((p) + 'A')
122 #define transcoder_name(t) ((t) + 'A')
125 * This is the maximum (across all platforms) number of planes (primary +
126 * sprites) that can be active at the same time on one pipe.
128 * This value doesn't count the cursor plane.
130 #define I915_MAX_PLANES 3
137 #define plane_name(p) ((p) + 'A')
139 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
149 #define port_name(p) ((p) + 'A')
151 #define I915_NUM_PHYS_VLV 2
163 enum intel_display_power_domain
{
167 POWER_DOMAIN_PIPE_A_PANEL_FITTER
,
168 POWER_DOMAIN_PIPE_B_PANEL_FITTER
,
169 POWER_DOMAIN_PIPE_C_PANEL_FITTER
,
170 POWER_DOMAIN_TRANSCODER_A
,
171 POWER_DOMAIN_TRANSCODER_B
,
172 POWER_DOMAIN_TRANSCODER_C
,
173 POWER_DOMAIN_TRANSCODER_EDP
,
174 POWER_DOMAIN_PORT_DDI_A_2_LANES
,
175 POWER_DOMAIN_PORT_DDI_A_4_LANES
,
176 POWER_DOMAIN_PORT_DDI_B_2_LANES
,
177 POWER_DOMAIN_PORT_DDI_B_4_LANES
,
178 POWER_DOMAIN_PORT_DDI_C_2_LANES
,
179 POWER_DOMAIN_PORT_DDI_C_4_LANES
,
180 POWER_DOMAIN_PORT_DDI_D_2_LANES
,
181 POWER_DOMAIN_PORT_DDI_D_4_LANES
,
182 POWER_DOMAIN_PORT_DSI
,
183 POWER_DOMAIN_PORT_CRT
,
184 POWER_DOMAIN_PORT_OTHER
,
197 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
198 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
199 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
200 #define POWER_DOMAIN_TRANSCODER(tran) \
201 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
202 (tran) + POWER_DOMAIN_TRANSCODER_A)
206 HPD_PORT_A
= HPD_NONE
, /* PORT_A is internal */
207 HPD_TV
= HPD_NONE
, /* TV is known to be unreliable */
217 #define I915_GEM_GPU_DOMAINS \
218 (I915_GEM_DOMAIN_RENDER | \
219 I915_GEM_DOMAIN_SAMPLER | \
220 I915_GEM_DOMAIN_COMMAND | \
221 I915_GEM_DOMAIN_INSTRUCTION | \
222 I915_GEM_DOMAIN_VERTEX)
224 #define for_each_pipe(__dev_priv, __p) \
225 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
226 #define for_each_plane(__dev_priv, __pipe, __p) \
228 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
230 #define for_each_sprite(__dev_priv, __p, __s) \
232 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
235 #define for_each_crtc(dev, crtc) \
236 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
238 #define for_each_intel_crtc(dev, intel_crtc) \
239 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
241 #define for_each_intel_encoder(dev, intel_encoder) \
242 list_for_each_entry(intel_encoder, \
243 &(dev)->mode_config.encoder_list, \
246 #define for_each_intel_connector(dev, intel_connector) \
247 list_for_each_entry(intel_connector, \
248 &dev->mode_config.connector_list, \
252 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
253 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
254 if ((intel_encoder)->base.crtc == (__crtc))
256 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
257 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
258 if ((intel_connector)->base.encoder == (__encoder))
260 #define for_each_power_domain(domain, mask) \
261 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
262 if ((1 << (domain)) & (mask))
264 struct drm_i915_private
;
265 struct i915_mm_struct
;
266 struct i915_mmu_object
;
269 DPLL_ID_PRIVATE
= -1, /* non-shared dpll in use */
270 /* real shared dpll ids must be >= 0 */
271 DPLL_ID_PCH_PLL_A
= 0,
272 DPLL_ID_PCH_PLL_B
= 1,
277 DPLL_ID_SKL_DPLL1
= 0,
278 DPLL_ID_SKL_DPLL2
= 1,
279 DPLL_ID_SKL_DPLL3
= 2,
281 #define I915_NUM_PLLS 3
283 struct intel_dpll_hw_state
{
295 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
296 * lower part of crtl1 and they get shifted into position when writing
297 * the register. This allows us to easily compare the state to share
301 /* HDMI only, 0 when used for DP */
302 uint32_t cfgcr1
, cfgcr2
;
305 struct intel_shared_dpll_config
{
306 unsigned crtc_mask
; /* mask of CRTCs sharing this PLL */
307 struct intel_dpll_hw_state hw_state
;
310 struct intel_shared_dpll
{
311 struct intel_shared_dpll_config config
;
312 struct intel_shared_dpll_config
*new_config
;
314 int active
; /* count of number of active CRTCs (i.e. DPMS on) */
315 bool on
; /* is the PLL actually active? Disabled during modeset */
317 /* should match the index in the dev_priv->shared_dplls array */
318 enum intel_dpll_id id
;
319 /* The mode_set hook is optional and should be used together with the
320 * intel_prepare_shared_dpll function. */
321 void (*mode_set
)(struct drm_i915_private
*dev_priv
,
322 struct intel_shared_dpll
*pll
);
323 void (*enable
)(struct drm_i915_private
*dev_priv
,
324 struct intel_shared_dpll
*pll
);
325 void (*disable
)(struct drm_i915_private
*dev_priv
,
326 struct intel_shared_dpll
*pll
);
327 bool (*get_hw_state
)(struct drm_i915_private
*dev_priv
,
328 struct intel_shared_dpll
*pll
,
329 struct intel_dpll_hw_state
*hw_state
);
337 /* Used by dp and fdi links */
338 struct intel_link_m_n
{
346 void intel_link_compute_m_n(int bpp
, int nlanes
,
347 int pixel_clock
, int link_clock
,
348 struct intel_link_m_n
*m_n
);
350 /* Interface history:
353 * 1.2: Add Power Management
354 * 1.3: Add vblank support
355 * 1.4: Fix cmdbuffer path, add heap destroy
356 * 1.5: Add vblank pipe configuration
357 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
358 * - Support vertical blank on secondary display pipe
360 #define DRIVER_MAJOR 1
361 #define DRIVER_MINOR 6
362 #define DRIVER_PATCHLEVEL 0
364 #define WATCH_LISTS 0
366 struct opregion_header
;
367 struct opregion_acpi
;
368 struct opregion_swsci
;
369 struct opregion_asle
;
371 struct intel_opregion
{
372 struct opregion_header __iomem
*header
;
373 struct opregion_acpi __iomem
*acpi
;
374 struct opregion_swsci __iomem
*swsci
;
375 u32 swsci_gbda_sub_functions
;
376 u32 swsci_sbcb_sub_functions
;
377 struct opregion_asle __iomem
*asle
;
379 u32 __iomem
*lid_state
;
380 struct work_struct asle_work
;
382 #define OPREGION_SIZE (8*1024)
384 struct intel_overlay
;
385 struct intel_overlay_error_state
;
387 #define I915_FENCE_REG_NONE -1
388 #define I915_MAX_NUM_FENCES 32
389 /* 32 fences + sign bit for FENCE_REG_NONE */
390 #define I915_MAX_NUM_FENCE_BITS 6
392 struct drm_i915_fence_reg
{
393 struct list_head lru_list
;
394 struct drm_i915_gem_object
*obj
;
398 struct sdvo_device_mapping
{
407 struct intel_display_error_state
;
409 struct drm_i915_error_state
{
417 /* Generic register state */
425 u32 error
; /* gen6+ */
426 u32 err_int
; /* gen7 */
432 u32 extra_instdone
[I915_NUM_INSTDONE_REG
];
433 u64 fence
[I915_MAX_NUM_FENCES
];
434 struct intel_overlay_error_state
*overlay
;
435 struct intel_display_error_state
*display
;
436 struct drm_i915_error_object
*semaphore_obj
;
438 struct drm_i915_error_ring
{
440 /* Software tracked state */
443 enum intel_ring_hangcheck_action hangcheck_action
;
446 /* our own tracking of ring head and tail */
450 u32 semaphore_seqno
[I915_NUM_RINGS
- 1];
468 u32 rc_psmi
; /* sleep state */
469 u32 semaphore_mboxes
[I915_NUM_RINGS
- 1];
471 struct drm_i915_error_object
{
475 } *ringbuffer
, *batchbuffer
, *wa_batchbuffer
, *ctx
, *hws_page
;
477 struct drm_i915_error_request
{
492 char comm
[TASK_COMM_LEN
];
493 } ring
[I915_NUM_RINGS
];
495 struct drm_i915_error_buffer
{
502 s32 fence_reg
:I915_MAX_NUM_FENCE_BITS
;
510 } **active_bo
, **pinned_bo
;
512 u32
*active_bo_count
, *pinned_bo_count
;
516 struct intel_connector
;
517 struct intel_encoder
;
518 struct intel_crtc_state
;
519 struct intel_initial_plane_config
;
524 struct drm_i915_display_funcs
{
525 bool (*fbc_enabled
)(struct drm_device
*dev
);
526 void (*enable_fbc
)(struct drm_crtc
*crtc
);
527 void (*disable_fbc
)(struct drm_device
*dev
);
528 int (*get_display_clock_speed
)(struct drm_device
*dev
);
529 int (*get_fifo_size
)(struct drm_device
*dev
, int plane
);
531 * find_dpll() - Find the best values for the PLL
532 * @limit: limits for the PLL
533 * @crtc: current CRTC
534 * @target: target frequency in kHz
535 * @refclk: reference clock frequency in kHz
536 * @match_clock: if provided, @best_clock P divider must
537 * match the P divider from @match_clock
538 * used for LVDS downclocking
539 * @best_clock: best PLL values found
541 * Returns true on success, false on failure.
543 bool (*find_dpll
)(const struct intel_limit
*limit
,
544 struct intel_crtc
*crtc
,
545 int target
, int refclk
,
546 struct dpll
*match_clock
,
547 struct dpll
*best_clock
);
548 void (*update_wm
)(struct drm_crtc
*crtc
);
549 void (*update_sprite_wm
)(struct drm_plane
*plane
,
550 struct drm_crtc
*crtc
,
551 uint32_t sprite_width
, uint32_t sprite_height
,
552 int pixel_size
, bool enable
, bool scaled
);
553 void (*modeset_global_resources
)(struct drm_device
*dev
);
554 /* Returns the active state of the crtc, and if the crtc is active,
555 * fills out the pipe-config with the hw state. */
556 bool (*get_pipe_config
)(struct intel_crtc
*,
557 struct intel_crtc_state
*);
558 void (*get_initial_plane_config
)(struct intel_crtc
*,
559 struct intel_initial_plane_config
*);
560 int (*crtc_compute_clock
)(struct intel_crtc
*crtc
,
561 struct intel_crtc_state
*crtc_state
);
562 void (*crtc_enable
)(struct drm_crtc
*crtc
);
563 void (*crtc_disable
)(struct drm_crtc
*crtc
);
564 void (*off
)(struct drm_crtc
*crtc
);
565 void (*audio_codec_enable
)(struct drm_connector
*connector
,
566 struct intel_encoder
*encoder
,
567 struct drm_display_mode
*mode
);
568 void (*audio_codec_disable
)(struct intel_encoder
*encoder
);
569 void (*fdi_link_train
)(struct drm_crtc
*crtc
);
570 void (*init_clock_gating
)(struct drm_device
*dev
);
571 int (*queue_flip
)(struct drm_device
*dev
, struct drm_crtc
*crtc
,
572 struct drm_framebuffer
*fb
,
573 struct drm_i915_gem_object
*obj
,
574 struct intel_engine_cs
*ring
,
576 void (*update_primary_plane
)(struct drm_crtc
*crtc
,
577 struct drm_framebuffer
*fb
,
579 void (*hpd_irq_setup
)(struct drm_device
*dev
);
580 /* clock updates for mode set */
582 /* render clock increase/decrease */
583 /* display clock increase/decrease */
584 /* pll clock increase/decrease */
586 int (*setup_backlight
)(struct intel_connector
*connector
, enum pipe pipe
);
587 uint32_t (*get_backlight
)(struct intel_connector
*connector
);
588 void (*set_backlight
)(struct intel_connector
*connector
,
590 void (*disable_backlight
)(struct intel_connector
*connector
);
591 void (*enable_backlight
)(struct intel_connector
*connector
);
594 enum forcewake_domain_id
{
595 FW_DOMAIN_ID_RENDER
= 0,
596 FW_DOMAIN_ID_BLITTER
,
602 enum forcewake_domains
{
603 FORCEWAKE_RENDER
= (1 << FW_DOMAIN_ID_RENDER
),
604 FORCEWAKE_BLITTER
= (1 << FW_DOMAIN_ID_BLITTER
),
605 FORCEWAKE_MEDIA
= (1 << FW_DOMAIN_ID_MEDIA
),
606 FORCEWAKE_ALL
= (FORCEWAKE_RENDER
|
611 struct intel_uncore_funcs
{
612 void (*force_wake_get
)(struct drm_i915_private
*dev_priv
,
613 enum forcewake_domains domains
);
614 void (*force_wake_put
)(struct drm_i915_private
*dev_priv
,
615 enum forcewake_domains domains
);
617 uint8_t (*mmio_readb
)(struct drm_i915_private
*dev_priv
, off_t offset
, bool trace
);
618 uint16_t (*mmio_readw
)(struct drm_i915_private
*dev_priv
, off_t offset
, bool trace
);
619 uint32_t (*mmio_readl
)(struct drm_i915_private
*dev_priv
, off_t offset
, bool trace
);
620 uint64_t (*mmio_readq
)(struct drm_i915_private
*dev_priv
, off_t offset
, bool trace
);
622 void (*mmio_writeb
)(struct drm_i915_private
*dev_priv
, off_t offset
,
623 uint8_t val
, bool trace
);
624 void (*mmio_writew
)(struct drm_i915_private
*dev_priv
, off_t offset
,
625 uint16_t val
, bool trace
);
626 void (*mmio_writel
)(struct drm_i915_private
*dev_priv
, off_t offset
,
627 uint32_t val
, bool trace
);
628 void (*mmio_writeq
)(struct drm_i915_private
*dev_priv
, off_t offset
,
629 uint64_t val
, bool trace
);
632 struct intel_uncore
{
633 spinlock_t lock
; /** lock is also taken in irq contexts. */
635 struct intel_uncore_funcs funcs
;
638 enum forcewake_domains fw_domains
;
640 struct intel_uncore_forcewake_domain
{
641 struct drm_i915_private
*i915
;
642 enum forcewake_domain_id id
;
644 struct timer_list timer
;
651 } fw_domain
[FW_DOMAIN_ID_COUNT
];
654 /* Iterate over initialised fw domains */
655 #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
656 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
657 (i__) < FW_DOMAIN_ID_COUNT; \
658 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
659 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
661 #define for_each_fw_domain(domain__, dev_priv__, i__) \
662 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
664 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
665 func(is_mobile) sep \
668 func(is_i945gm) sep \
670 func(need_gfx_hws) sep \
672 func(is_pineview) sep \
673 func(is_broadwater) sep \
674 func(is_crestline) sep \
675 func(is_ivybridge) sep \
676 func(is_valleyview) sep \
677 func(is_haswell) sep \
678 func(is_skylake) sep \
679 func(is_preliminary) sep \
681 func(has_pipe_cxsr) sep \
682 func(has_hotplug) sep \
683 func(cursor_needs_physical) sep \
684 func(has_overlay) sep \
685 func(overlay_needs_physical) sep \
686 func(supports_tv) sep \
691 #define DEFINE_FLAG(name) u8 name:1
692 #define SEP_SEMICOLON ;
694 struct intel_device_info
{
695 u32 display_mmio_offset
;
698 u8 num_sprites
[I915_MAX_PIPES
];
700 u8 ring_mask
; /* Rings supported by the HW */
701 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG
, SEP_SEMICOLON
);
702 /* Register offsets for the various display pipes and transcoders */
703 int pipe_offsets
[I915_MAX_TRANSCODERS
];
704 int trans_offsets
[I915_MAX_TRANSCODERS
];
705 int palette_offsets
[I915_MAX_PIPES
];
706 int cursor_offsets
[I915_MAX_PIPES
];
708 /* Slice/subslice/EU info */
711 u8 subslice_per_slice
;
714 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
717 u8 has_subslice_pg
:1;
724 enum i915_cache_level
{
726 I915_CACHE_LLC
, /* also used for snoopable memory on non-LLC */
727 I915_CACHE_L3_LLC
, /* gen7+, L3 sits between the domain specifc
728 caches, eg sampler/render caches, and the
729 large Last-Level-Cache. LLC is coherent with
730 the CPU, but L3 is only visible to the GPU. */
731 I915_CACHE_WT
, /* hsw:gt3e WriteThrough for scanouts */
734 struct i915_ctx_hang_stats
{
735 /* This context had batch pending when hang was declared */
736 unsigned batch_pending
;
738 /* This context had batch active when hang was declared */
739 unsigned batch_active
;
741 /* Time when this context was last blamed for a GPU reset */
742 unsigned long guilty_ts
;
744 /* If the contexts causes a second GPU hang within this time,
745 * it is permanently banned from submitting any more work.
747 unsigned long ban_period_seconds
;
749 /* This context is banned to submit more work */
753 /* This must match up with the value previously used for execbuf2.rsvd1. */
754 #define DEFAULT_CONTEXT_HANDLE 0
756 * struct intel_context - as the name implies, represents a context.
757 * @ref: reference count.
758 * @user_handle: userspace tracking identity for this context.
759 * @remap_slice: l3 row remapping information.
760 * @file_priv: filp associated with this context (NULL for global default
762 * @hang_stats: information about the role of this context in possible GPU
764 * @vm: virtual memory space used by this context.
765 * @legacy_hw_ctx: render context backing object and whether it is correctly
766 * initialized (legacy ring submission mechanism only).
767 * @link: link in the global list of contexts.
769 * Contexts are memory images used by the hardware to store copies of their
772 struct intel_context
{
776 struct drm_i915_file_private
*file_priv
;
777 struct i915_ctx_hang_stats hang_stats
;
778 struct i915_hw_ppgtt
*ppgtt
;
780 /* Legacy ring buffer submission */
782 struct drm_i915_gem_object
*rcs_state
;
787 bool rcs_initialized
;
789 struct drm_i915_gem_object
*state
;
790 struct intel_ringbuffer
*ringbuf
;
792 } engine
[I915_NUM_RINGS
];
794 struct list_head link
;
805 unsigned long uncompressed_size
;
808 unsigned int possible_framebuffer_bits
;
809 unsigned int busy_bits
;
810 struct intel_crtc
*crtc
;
813 struct drm_mm_node compressed_fb
;
814 struct drm_mm_node
*compressed_llb
;
818 /* Tracks whether the HW is actually enabled, not whether the feature is
822 struct intel_fbc_work
{
823 struct delayed_work work
;
824 struct drm_crtc
*crtc
;
825 struct drm_framebuffer
*fb
;
829 FBC_OK
, /* FBC is enabled */
830 FBC_UNSUPPORTED
, /* FBC is not supported by this chipset */
831 FBC_NO_OUTPUT
, /* no outputs enabled to compress */
832 FBC_STOLEN_TOO_SMALL
, /* not enough space for buffers */
833 FBC_UNSUPPORTED_MODE
, /* interlace or doublescanned mode */
834 FBC_MODE_TOO_LARGE
, /* mode too large for compression */
835 FBC_BAD_PLANE
, /* fbc not supported on plane */
836 FBC_NOT_TILED
, /* buffer not tiled */
837 FBC_MULTIPLE_PIPES
, /* more than one pipe active */
839 FBC_CHIP_DEFAULT
, /* disabled by default on this chip */
844 * HIGH_RR is the highest eDP panel refresh rate read from EDID
845 * LOW_RR is the lowest eDP panel refresh rate found from EDID
846 * parsing for same resolution.
848 enum drrs_refresh_rate_type
{
851 DRRS_MAX_RR
, /* RR count */
854 enum drrs_support_type
{
855 DRRS_NOT_SUPPORTED
= 0,
856 STATIC_DRRS_SUPPORT
= 1,
857 SEAMLESS_DRRS_SUPPORT
= 2
863 struct delayed_work work
;
865 unsigned busy_frontbuffer_bits
;
866 enum drrs_refresh_rate_type refresh_rate_type
;
867 enum drrs_support_type type
;
874 struct intel_dp
*enabled
;
876 struct delayed_work work
;
877 unsigned busy_frontbuffer_bits
;
882 PCH_NONE
= 0, /* No PCH present */
883 PCH_IBX
, /* Ibexpeak PCH */
884 PCH_CPT
, /* Cougarpoint PCH */
885 PCH_LPT
, /* Lynxpoint PCH */
886 PCH_SPT
, /* Sunrisepoint PCH */
890 enum intel_sbi_destination
{
895 #define QUIRK_PIPEA_FORCE (1<<0)
896 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
897 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
898 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
899 #define QUIRK_PIPEB_FORCE (1<<4)
900 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
903 struct intel_fbc_work
;
906 struct i2c_adapter adapter
;
910 struct i2c_algo_bit_data bit_algo
;
911 struct drm_i915_private
*dev_priv
;
914 struct i915_suspend_saved_registers
{
917 u32 savePP_ON_DELAYS
;
918 u32 savePP_OFF_DELAYS
;
924 u32 saveCACHE_MODE_0
;
925 u32 saveMI_ARB_STATE
;
929 uint64_t saveFENCE
[I915_MAX_NUM_FENCES
];
930 u32 savePCH_PORT_HOTPLUG
;
934 struct vlv_s0ix_state
{
941 u32 lra_limits
[GEN7_LRA_LIMITS_REG_NUM
];
942 u32 media_max_req_count
;
943 u32 gfx_max_req_count
;
975 /* Display 1 CZ domain */
980 u32 gt_scratch
[GEN7_GT_SCRATCH_REG_NUM
];
982 /* GT SA CZ domain */
989 /* Display 2 CZ domain */
995 struct intel_rps_ei
{
1001 struct intel_gen6_power_mgmt
{
1003 * work, interrupts_enabled and pm_iir are protected by
1004 * dev_priv->irq_lock
1006 struct work_struct work
;
1007 bool interrupts_enabled
;
1010 /* Frequencies are stored in potentially platform dependent multiples.
1011 * In other words, *_freq needs to be multiplied by X to be interesting.
1012 * Soft limits are those which are used for the dynamic reclocking done
1013 * by the driver (raise frequencies under heavy loads, and lower for
1014 * lighter loads). Hard limits are those imposed by the hardware.
1016 * A distinction is made for overclocking, which is never enabled by
1017 * default, and is considered to be above the hard limit if it's
1020 u8 cur_freq
; /* Current frequency (cached, may not == HW) */
1021 u8 min_freq_softlimit
; /* Minimum frequency permitted by the driver */
1022 u8 max_freq_softlimit
; /* Max frequency permitted by the driver */
1023 u8 max_freq
; /* Maximum frequency, RP0 if not overclocking */
1024 u8 min_freq
; /* AKA RPn. Minimum frequency */
1025 u8 efficient_freq
; /* AKA RPe. Pre-determined balanced frequency */
1026 u8 rp1_freq
; /* "less than" RP0 power/freqency */
1027 u8 rp0_freq
; /* Non-overclocked max frequency. */
1030 u32 ei_interrupt_count
;
1033 enum { LOW_POWER
, BETWEEN
, HIGH_POWER
} power
;
1036 struct delayed_work delayed_resume_work
;
1038 /* manual wa residency calculations */
1039 struct intel_rps_ei up_ei
, down_ei
;
1042 * Protects RPS/RC6 register access and PCU communication.
1043 * Must be taken after struct_mutex if nested.
1045 struct mutex hw_lock
;
1048 /* defined intel_pm.c */
1049 extern spinlock_t mchdev_lock
;
1051 struct intel_ilk_power_mgmt
{
1059 unsigned long last_time1
;
1060 unsigned long chipset_power
;
1063 unsigned long gfx_power
;
1070 struct drm_i915_private
;
1071 struct i915_power_well
;
1073 struct i915_power_well_ops
{
1075 * Synchronize the well's hw state to match the current sw state, for
1076 * example enable/disable it based on the current refcount. Called
1077 * during driver init and resume time, possibly after first calling
1078 * the enable/disable handlers.
1080 void (*sync_hw
)(struct drm_i915_private
*dev_priv
,
1081 struct i915_power_well
*power_well
);
1083 * Enable the well and resources that depend on it (for example
1084 * interrupts located on the well). Called after the 0->1 refcount
1087 void (*enable
)(struct drm_i915_private
*dev_priv
,
1088 struct i915_power_well
*power_well
);
1090 * Disable the well and resources that depend on it. Called after
1091 * the 1->0 refcount transition.
1093 void (*disable
)(struct drm_i915_private
*dev_priv
,
1094 struct i915_power_well
*power_well
);
1095 /* Returns the hw enabled state. */
1096 bool (*is_enabled
)(struct drm_i915_private
*dev_priv
,
1097 struct i915_power_well
*power_well
);
1100 /* Power well structure for haswell */
1101 struct i915_power_well
{
1104 /* power well enable/disable usage count */
1106 /* cached hw enabled state */
1108 unsigned long domains
;
1110 const struct i915_power_well_ops
*ops
;
1113 struct i915_power_domains
{
1115 * Power wells needed for initialization at driver init and suspend
1116 * time are on. They are kept on until after the first modeset.
1120 int power_well_count
;
1123 int domain_use_count
[POWER_DOMAIN_NUM
];
1124 struct i915_power_well
*power_wells
;
1127 #define MAX_L3_SLICES 2
1128 struct intel_l3_parity
{
1129 u32
*remap_info
[MAX_L3_SLICES
];
1130 struct work_struct error_work
;
1134 struct i915_gem_batch_pool
{
1135 struct drm_device
*dev
;
1136 struct list_head cache_list
;
1139 struct i915_gem_mm
{
1140 /** Memory allocator for GTT stolen memory */
1141 struct drm_mm stolen
;
1142 /** List of all objects in gtt_space. Used to restore gtt
1143 * mappings on resume */
1144 struct list_head bound_list
;
1146 * List of objects which are not bound to the GTT (thus
1147 * are idle and not used by the GPU) but still have
1148 * (presumably uncached) pages still attached.
1150 struct list_head unbound_list
;
1153 * A pool of objects to use as shadow copies of client batch buffers
1154 * when the command parser is enabled. Prevents the client from
1155 * modifying the batch contents after software parsing.
1157 struct i915_gem_batch_pool batch_pool
;
1159 /** Usable portion of the GTT for GEM */
1160 unsigned long stolen_base
; /* limited to low memory (32-bit) */
1162 /** PPGTT used for aliasing the PPGTT with the GTT */
1163 struct i915_hw_ppgtt
*aliasing_ppgtt
;
1165 struct notifier_block oom_notifier
;
1166 struct shrinker shrinker
;
1167 bool shrinker_no_lock_stealing
;
1169 /** LRU list of objects with fence regs on them. */
1170 struct list_head fence_list
;
1173 * We leave the user IRQ off as much as possible,
1174 * but this means that requests will finish and never
1175 * be retired once the system goes idle. Set a timer to
1176 * fire periodically while the ring is running. When it
1177 * fires, go retire requests.
1179 struct delayed_work retire_work
;
1182 * When we detect an idle GPU, we want to turn on
1183 * powersaving features. So once we see that there
1184 * are no more requests outstanding and no more
1185 * arrive within a small period of time, we fire
1186 * off the idle_work.
1188 struct delayed_work idle_work
;
1191 * Are we in a non-interruptible section of code like
1197 * Is the GPU currently considered idle, or busy executing userspace
1198 * requests? Whilst idle, we attempt to power down the hardware and
1199 * display clocks. In order to reduce the effect on performance, there
1200 * is a slight delay before we do so.
1204 /* the indicator for dispatch video commands on two BSD rings */
1205 int bsd_ring_dispatch_index
;
1207 /** Bit 6 swizzling required for X tiling */
1208 uint32_t bit_6_swizzle_x
;
1209 /** Bit 6 swizzling required for Y tiling */
1210 uint32_t bit_6_swizzle_y
;
1212 /* accounting, useful for userland debugging */
1213 spinlock_t object_stat_lock
;
1214 size_t object_memory
;
1218 struct drm_i915_error_state_buf
{
1219 struct drm_i915_private
*i915
;
1228 struct i915_error_state_file_priv
{
1229 struct drm_device
*dev
;
1230 struct drm_i915_error_state
*error
;
1233 struct i915_gpu_error
{
1234 /* For hangcheck timer */
1235 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1236 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1237 /* Hang gpu twice in this window and your context gets banned */
1238 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1240 struct workqueue_struct
*hangcheck_wq
;
1241 struct delayed_work hangcheck_work
;
1243 /* For reset and error_state handling. */
1245 /* Protected by the above dev->gpu_error.lock. */
1246 struct drm_i915_error_state
*first_error
;
1248 unsigned long missed_irq_rings
;
1251 * State variable controlling the reset flow and count
1253 * This is a counter which gets incremented when reset is triggered,
1254 * and again when reset has been handled. So odd values (lowest bit set)
1255 * means that reset is in progress and even values that
1256 * (reset_counter >> 1):th reset was successfully completed.
1258 * If reset is not completed succesfully, the I915_WEDGE bit is
1259 * set meaning that hardware is terminally sour and there is no
1260 * recovery. All waiters on the reset_queue will be woken when
1263 * This counter is used by the wait_seqno code to notice that reset
1264 * event happened and it needs to restart the entire ioctl (since most
1265 * likely the seqno it waited for won't ever signal anytime soon).
1267 * This is important for lock-free wait paths, where no contended lock
1268 * naturally enforces the correct ordering between the bail-out of the
1269 * waiter and the gpu reset work code.
1271 atomic_t reset_counter
;
1273 #define I915_RESET_IN_PROGRESS_FLAG 1
1274 #define I915_WEDGED (1 << 31)
1277 * Waitqueue to signal when the reset has completed. Used by clients
1278 * that wait for dev_priv->mm.wedged to settle.
1280 wait_queue_head_t reset_queue
;
1282 /* Userspace knobs for gpu hang simulation;
1283 * combines both a ring mask, and extra flags
1286 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1287 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1289 /* For missed irq/seqno simulation. */
1290 unsigned int test_irq_rings
;
1292 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1293 bool reload_in_reset
;
1296 enum modeset_restore
{
1297 MODESET_ON_LID_OPEN
,
1302 struct ddi_vbt_port_info
{
1304 * This is an index in the HDMI/DVI DDI buffer translation table.
1305 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1306 * populate this field.
1308 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1309 uint8_t hdmi_level_shift
;
1311 uint8_t supports_dvi
:1;
1312 uint8_t supports_hdmi
:1;
1313 uint8_t supports_dp
:1;
1316 enum psr_lines_to_wait
{
1317 PSR_0_LINES_TO_WAIT
= 0,
1319 PSR_4_LINES_TO_WAIT
,
1323 struct intel_vbt_data
{
1324 struct drm_display_mode
*lfp_lvds_vbt_mode
; /* if any */
1325 struct drm_display_mode
*sdvo_lvds_vbt_mode
; /* if any */
1328 unsigned int int_tv_support
:1;
1329 unsigned int lvds_dither
:1;
1330 unsigned int lvds_vbt
:1;
1331 unsigned int int_crt_support
:1;
1332 unsigned int lvds_use_ssc
:1;
1333 unsigned int display_clock_mode
:1;
1334 unsigned int fdi_rx_polarity_inverted
:1;
1335 unsigned int has_mipi
:1;
1337 unsigned int bios_lvds_val
; /* initial [PCH_]LVDS reg val in VBIOS */
1339 enum drrs_support_type drrs_type
;
1344 int edp_preemphasis
;
1346 bool edp_initialized
;
1349 bool edp_low_vswing
;
1350 struct edp_power_seq edp_pps
;
1354 bool require_aux_wakeup
;
1356 enum psr_lines_to_wait lines_to_wait
;
1357 int tp1_wakeup_time
;
1358 int tp2_tp3_wakeup_time
;
1364 bool active_low_pwm
;
1365 u8 min_brightness
; /* min_brightness/255 of max */
1372 struct mipi_config
*config
;
1373 struct mipi_pps_data
*pps
;
1377 u8
*sequence
[MIPI_SEQ_MAX
];
1383 union child_device_config
*child_dev
;
1385 struct ddi_vbt_port_info ddi_port_info
[I915_MAX_PORTS
];
1388 enum intel_ddb_partitioning
{
1390 INTEL_DDB_PART_5_6
, /* IVB+ */
1393 struct intel_wm_level
{
1401 struct ilk_wm_values
{
1402 uint32_t wm_pipe
[3];
1404 uint32_t wm_lp_spr
[3];
1405 uint32_t wm_linetime
[3];
1407 enum intel_ddb_partitioning partitioning
;
1410 struct vlv_wm_values
{
1429 struct skl_ddb_entry
{
1430 uint16_t start
, end
; /* in number of blocks, 'end' is exclusive */
1433 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry
*entry
)
1435 return entry
->end
- entry
->start
;
1438 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry
*e1
,
1439 const struct skl_ddb_entry
*e2
)
1441 if (e1
->start
== e2
->start
&& e1
->end
== e2
->end
)
1447 struct skl_ddb_allocation
{
1448 struct skl_ddb_entry pipe
[I915_MAX_PIPES
];
1449 struct skl_ddb_entry plane
[I915_MAX_PIPES
][I915_MAX_PLANES
];
1450 struct skl_ddb_entry cursor
[I915_MAX_PIPES
];
1453 struct skl_wm_values
{
1454 bool dirty
[I915_MAX_PIPES
];
1455 struct skl_ddb_allocation ddb
;
1456 uint32_t wm_linetime
[I915_MAX_PIPES
];
1457 uint32_t plane
[I915_MAX_PIPES
][I915_MAX_PLANES
][8];
1458 uint32_t cursor
[I915_MAX_PIPES
][8];
1459 uint32_t plane_trans
[I915_MAX_PIPES
][I915_MAX_PLANES
];
1460 uint32_t cursor_trans
[I915_MAX_PIPES
];
1463 struct skl_wm_level
{
1464 bool plane_en
[I915_MAX_PLANES
];
1466 uint16_t plane_res_b
[I915_MAX_PLANES
];
1467 uint8_t plane_res_l
[I915_MAX_PLANES
];
1468 uint16_t cursor_res_b
;
1469 uint8_t cursor_res_l
;
1473 * This struct helps tracking the state needed for runtime PM, which puts the
1474 * device in PCI D3 state. Notice that when this happens, nothing on the
1475 * graphics device works, even register access, so we don't get interrupts nor
1478 * Every piece of our code that needs to actually touch the hardware needs to
1479 * either call intel_runtime_pm_get or call intel_display_power_get with the
1480 * appropriate power domain.
1482 * Our driver uses the autosuspend delay feature, which means we'll only really
1483 * suspend if we stay with zero refcount for a certain amount of time. The
1484 * default value is currently very conservative (see intel_runtime_pm_enable), but
1485 * it can be changed with the standard runtime PM files from sysfs.
1487 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1488 * goes back to false exactly before we reenable the IRQs. We use this variable
1489 * to check if someone is trying to enable/disable IRQs while they're supposed
1490 * to be disabled. This shouldn't happen and we'll print some error messages in
1493 * For more, read the Documentation/power/runtime_pm.txt.
1495 struct i915_runtime_pm
{
1500 enum intel_pipe_crc_source
{
1501 INTEL_PIPE_CRC_SOURCE_NONE
,
1502 INTEL_PIPE_CRC_SOURCE_PLANE1
,
1503 INTEL_PIPE_CRC_SOURCE_PLANE2
,
1504 INTEL_PIPE_CRC_SOURCE_PF
,
1505 INTEL_PIPE_CRC_SOURCE_PIPE
,
1506 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1507 INTEL_PIPE_CRC_SOURCE_TV
,
1508 INTEL_PIPE_CRC_SOURCE_DP_B
,
1509 INTEL_PIPE_CRC_SOURCE_DP_C
,
1510 INTEL_PIPE_CRC_SOURCE_DP_D
,
1511 INTEL_PIPE_CRC_SOURCE_AUTO
,
1512 INTEL_PIPE_CRC_SOURCE_MAX
,
1515 struct intel_pipe_crc_entry
{
1520 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1521 struct intel_pipe_crc
{
1523 bool opened
; /* exclusive access to the result file */
1524 struct intel_pipe_crc_entry
*entries
;
1525 enum intel_pipe_crc_source source
;
1527 wait_queue_head_t wq
;
1530 struct i915_frontbuffer_tracking
{
1534 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1541 struct i915_wa_reg
{
1544 /* bitmask representing WA bits */
1548 #define I915_MAX_WA_REGS 16
1550 struct i915_workarounds
{
1551 struct i915_wa_reg reg
[I915_MAX_WA_REGS
];
1555 struct i915_virtual_gpu
{
1559 struct drm_i915_private
{
1560 struct drm_device
*dev
;
1561 struct kmem_cache
*slab
;
1563 const struct intel_device_info info
;
1565 int relative_constants_mode
;
1569 struct intel_uncore uncore
;
1571 struct i915_virtual_gpu vgpu
;
1573 struct intel_gmbus gmbus
[GMBUS_NUM_PORTS
];
1576 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1577 * controller on different i2c buses. */
1578 struct mutex gmbus_mutex
;
1581 * Base address of the gmbus and gpio block.
1583 uint32_t gpio_mmio_base
;
1585 /* MMIO base address for MIPI regs */
1586 uint32_t mipi_mmio_base
;
1588 wait_queue_head_t gmbus_wait_queue
;
1590 struct pci_dev
*bridge_dev
;
1591 struct intel_engine_cs ring
[I915_NUM_RINGS
];
1592 struct drm_i915_gem_object
*semaphore_obj
;
1593 uint32_t last_seqno
, next_seqno
;
1595 struct drm_dma_handle
*status_page_dmah
;
1596 struct resource mch_res
;
1598 /* protects the irq masks */
1599 spinlock_t irq_lock
;
1601 /* protects the mmio flip data */
1602 spinlock_t mmio_flip_lock
;
1604 bool display_irqs_enabled
;
1606 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1607 struct pm_qos_request pm_qos
;
1609 /* DPIO indirect register protection */
1610 struct mutex dpio_lock
;
1612 /** Cached value of IMR to avoid reads in updating the bitfield */
1615 u32 de_irq_mask
[I915_MAX_PIPES
];
1620 u32 pipestat_irq_mask
[I915_MAX_PIPES
];
1622 struct work_struct hotplug_work
;
1624 unsigned long hpd_last_jiffies
;
1629 HPD_MARK_DISABLED
= 2
1631 } hpd_stats
[HPD_NUM_PINS
];
1633 struct delayed_work hotplug_reenable_work
;
1635 struct i915_fbc fbc
;
1636 struct i915_drrs drrs
;
1637 struct intel_opregion opregion
;
1638 struct intel_vbt_data vbt
;
1640 bool preserve_bios_swizzle
;
1643 struct intel_overlay
*overlay
;
1645 /* backlight registers and fields in struct intel_panel */
1646 struct mutex backlight_lock
;
1649 bool no_aux_handshake
;
1651 /* protects panel power sequencer state */
1652 struct mutex pps_mutex
;
1654 struct drm_i915_fence_reg fence_regs
[I915_MAX_NUM_FENCES
]; /* assume 965 */
1655 int fence_reg_start
; /* 4 if userland hasn't ioctl'd us yet */
1656 int num_fence_regs
; /* 8 on pre-965, 16 otherwise */
1658 unsigned int fsb_freq
, mem_freq
, is_ddr3
;
1659 unsigned int vlv_cdclk_freq
;
1660 unsigned int hpll_freq
;
1663 * wq - Driver workqueue for GEM.
1665 * NOTE: Work items scheduled here are not allowed to grab any modeset
1666 * locks, for otherwise the flushing done in the pageflip code will
1667 * result in deadlocks.
1669 struct workqueue_struct
*wq
;
1671 /* Display functions */
1672 struct drm_i915_display_funcs display
;
1674 /* PCH chipset type */
1675 enum intel_pch pch_type
;
1676 unsigned short pch_id
;
1678 unsigned long quirks
;
1680 enum modeset_restore modeset_restore
;
1681 struct mutex modeset_restore_lock
;
1683 struct list_head vm_list
; /* Global list of all address spaces */
1684 struct i915_gtt gtt
; /* VM representing the global address space */
1686 struct i915_gem_mm mm
;
1687 DECLARE_HASHTABLE(mm_structs
, 7);
1688 struct mutex mm_lock
;
1690 /* Kernel Modesetting */
1692 struct sdvo_device_mapping sdvo_mappings
[2];
1694 struct drm_crtc
*plane_to_crtc_mapping
[I915_MAX_PIPES
];
1695 struct drm_crtc
*pipe_to_crtc_mapping
[I915_MAX_PIPES
];
1696 wait_queue_head_t pending_flip_queue
;
1698 #ifdef CONFIG_DEBUG_FS
1699 struct intel_pipe_crc pipe_crc
[I915_MAX_PIPES
];
1702 int num_shared_dpll
;
1703 struct intel_shared_dpll shared_dplls
[I915_NUM_PLLS
];
1704 int dpio_phy_iosf_port
[I915_NUM_PHYS_VLV
];
1706 struct i915_workarounds workarounds
;
1708 /* Reclocking support */
1709 bool render_reclock_avail
;
1710 bool lvds_downclock_avail
;
1711 /* indicates the reduced downclock for LVDS*/
1714 struct i915_frontbuffer_tracking fb_tracking
;
1718 bool mchbar_need_disable
;
1720 struct intel_l3_parity l3_parity
;
1722 /* Cannot be determined by PCIID. You must always read a register. */
1725 /* gen6+ rps state */
1726 struct intel_gen6_power_mgmt rps
;
1728 /* ilk-only ips/rps state. Everything in here is protected by the global
1729 * mchdev_lock in intel_pm.c */
1730 struct intel_ilk_power_mgmt ips
;
1732 struct i915_power_domains power_domains
;
1734 struct i915_psr psr
;
1736 struct i915_gpu_error gpu_error
;
1738 struct drm_i915_gem_object
*vlv_pctx
;
1740 #ifdef CONFIG_DRM_I915_FBDEV
1741 /* list of fbdev register on this device */
1742 struct intel_fbdev
*fbdev
;
1743 struct work_struct fbdev_suspend_work
;
1746 struct drm_property
*broadcast_rgb_property
;
1747 struct drm_property
*force_audio_property
;
1749 /* hda/i915 audio component */
1750 bool audio_component_registered
;
1752 uint32_t hw_context_size
;
1753 struct list_head context_list
;
1758 struct i915_suspend_saved_registers regfile
;
1759 struct vlv_s0ix_state vlv_s0ix_state
;
1763 * Raw watermark latency values:
1764 * in 0.1us units for WM0,
1765 * in 0.5us units for WM1+.
1768 uint16_t pri_latency
[5];
1770 uint16_t spr_latency
[5];
1772 uint16_t cur_latency
[5];
1774 * Raw watermark memory latency values
1775 * for SKL for all 8 levels
1778 uint16_t skl_latency
[8];
1781 * The skl_wm_values structure is a bit too big for stack
1782 * allocation, so we keep the staging struct where we store
1783 * intermediate results here instead.
1785 struct skl_wm_values skl_results
;
1787 /* current hardware state */
1789 struct ilk_wm_values hw
;
1790 struct skl_wm_values skl_hw
;
1791 struct vlv_wm_values vlv
;
1795 struct i915_runtime_pm pm
;
1797 struct intel_digital_port
*hpd_irq_port
[I915_MAX_PORTS
];
1798 u32 long_hpd_port_mask
;
1799 u32 short_hpd_port_mask
;
1800 struct work_struct dig_port_work
;
1803 * if we get a HPD irq from DP and a HPD irq from non-DP
1804 * the non-DP HPD could block the workqueue on a mode config
1805 * mutex getting, that userspace may have taken. However
1806 * userspace is waiting on the DP workqueue to run which is
1807 * blocked behind the non-DP one.
1809 struct workqueue_struct
*dp_wq
;
1811 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1813 int (*do_execbuf
)(struct drm_device
*dev
, struct drm_file
*file
,
1814 struct intel_engine_cs
*ring
,
1815 struct intel_context
*ctx
,
1816 struct drm_i915_gem_execbuffer2
*args
,
1817 struct list_head
*vmas
,
1818 struct drm_i915_gem_object
*batch_obj
,
1819 u64 exec_start
, u32 flags
);
1820 int (*init_rings
)(struct drm_device
*dev
);
1821 void (*cleanup_ring
)(struct intel_engine_cs
*ring
);
1822 void (*stop_ring
)(struct intel_engine_cs
*ring
);
1825 uint32_t request_uniq
;
1828 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1829 * will be rejected. Instead look for a better place.
1833 static inline struct drm_i915_private
*to_i915(const struct drm_device
*dev
)
1835 return dev
->dev_private
;
1838 static inline struct drm_i915_private
*dev_to_i915(struct device
*dev
)
1840 return to_i915(dev_get_drvdata(dev
));
1843 /* Iterate over initialised rings */
1844 #define for_each_ring(ring__, dev_priv__, i__) \
1845 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1846 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1848 enum hdmi_force_audio
{
1849 HDMI_AUDIO_OFF_DVI
= -2, /* no aux data for HDMI-DVI converter */
1850 HDMI_AUDIO_OFF
, /* force turn off HDMI audio */
1851 HDMI_AUDIO_AUTO
, /* trust EDID */
1852 HDMI_AUDIO_ON
, /* force turn on HDMI audio */
1855 #define I915_GTT_OFFSET_NONE ((u32)-1)
1857 struct drm_i915_gem_object_ops
{
1858 /* Interface between the GEM object and its backing storage.
1859 * get_pages() is called once prior to the use of the associated set
1860 * of pages before to binding them into the GTT, and put_pages() is
1861 * called after we no longer need them. As we expect there to be
1862 * associated cost with migrating pages between the backing storage
1863 * and making them available for the GPU (e.g. clflush), we may hold
1864 * onto the pages after they are no longer referenced by the GPU
1865 * in case they may be used again shortly (for example migrating the
1866 * pages to a different memory domain within the GTT). put_pages()
1867 * will therefore most likely be called when the object itself is
1868 * being released or under memory pressure (where we attempt to
1869 * reap pages for the shrinker).
1871 int (*get_pages
)(struct drm_i915_gem_object
*);
1872 void (*put_pages
)(struct drm_i915_gem_object
*);
1873 int (*dmabuf_export
)(struct drm_i915_gem_object
*);
1874 void (*release
)(struct drm_i915_gem_object
*);
1878 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1879 * considered to be the frontbuffer for the given plane interface-vise. This
1880 * doesn't mean that the hw necessarily already scans it out, but that any
1881 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1883 * We have one bit per pipe and per scanout plane type.
1885 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1886 #define INTEL_FRONTBUFFER_BITS \
1887 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1888 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1889 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1890 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1891 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1892 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1893 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1894 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1895 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1896 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1897 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1899 struct drm_i915_gem_object
{
1900 struct drm_gem_object base
;
1902 const struct drm_i915_gem_object_ops
*ops
;
1904 /** List of VMAs backed by this object */
1905 struct list_head vma_list
;
1907 /** Stolen memory for this object, instead of being backed by shmem. */
1908 struct drm_mm_node
*stolen
;
1909 struct list_head global_list
;
1911 struct list_head ring_list
;
1912 /** Used in execbuf to temporarily hold a ref */
1913 struct list_head obj_exec_link
;
1915 struct list_head batch_pool_list
;
1918 * This is set if the object is on the active lists (has pending
1919 * rendering and so a non-zero seqno), and is not set if it i s on
1920 * inactive (ready to be unbound) list.
1922 unsigned int active
:1;
1925 * This is set if the object has been written to since last bound
1928 unsigned int dirty
:1;
1931 * Fence register bits (if any) for this object. Will be set
1932 * as needed when mapped into the GTT.
1933 * Protected by dev->struct_mutex.
1935 signed int fence_reg
:I915_MAX_NUM_FENCE_BITS
;
1938 * Advice: are the backing pages purgeable?
1940 unsigned int madv
:2;
1943 * Current tiling mode for the object.
1945 unsigned int tiling_mode
:2;
1947 * Whether the tiling parameters for the currently associated fence
1948 * register have changed. Note that for the purposes of tracking
1949 * tiling changes we also treat the unfenced register, the register
1950 * slot that the object occupies whilst it executes a fenced
1951 * command (such as BLT on gen2/3), as a "fence".
1953 unsigned int fence_dirty
:1;
1956 * Is the object at the current location in the gtt mappable and
1957 * fenceable? Used to avoid costly recalculations.
1959 unsigned int map_and_fenceable
:1;
1962 * Whether the current gtt mapping needs to be mappable (and isn't just
1963 * mappable by accident). Track pin and fault separate for a more
1964 * accurate mappable working set.
1966 unsigned int fault_mappable
:1;
1967 unsigned int pin_mappable
:1;
1968 unsigned int pin_display
:1;
1971 * Is the object to be mapped as read-only to the GPU
1972 * Only honoured if hardware has relevant pte bit
1974 unsigned long gt_ro
:1;
1975 unsigned int cache_level
:3;
1976 unsigned int cache_dirty
:1;
1978 unsigned int has_dma_mapping
:1;
1980 unsigned int frontbuffer_bits
:INTEL_FRONTBUFFER_BITS
;
1982 struct sg_table
*pages
;
1983 int pages_pin_count
;
1985 /* prime dma-buf support */
1986 void *dma_buf_vmapping
;
1989 /** Breadcrumb of last rendering to the buffer. */
1990 struct drm_i915_gem_request
*last_read_req
;
1991 struct drm_i915_gem_request
*last_write_req
;
1992 /** Breadcrumb of last fenced GPU access to the buffer. */
1993 struct drm_i915_gem_request
*last_fenced_req
;
1995 /** Current tiling stride for the object, if it's tiled. */
1998 /** References from framebuffers, locks out tiling changes. */
1999 unsigned long framebuffer_references
;
2001 /** Record of address bit 17 of each page at last unbind. */
2002 unsigned long *bit_17
;
2005 /** for phy allocated objects */
2006 struct drm_dma_handle
*phys_handle
;
2008 struct i915_gem_userptr
{
2010 unsigned read_only
:1;
2011 unsigned workers
:4;
2012 #define I915_GEM_USERPTR_MAX_WORKERS 15
2014 struct i915_mm_struct
*mm
;
2015 struct i915_mmu_object
*mmu_object
;
2016 struct work_struct
*work
;
2020 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2022 void i915_gem_track_fb(struct drm_i915_gem_object
*old
,
2023 struct drm_i915_gem_object
*new,
2024 unsigned frontbuffer_bits
);
2027 * Request queue structure.
2029 * The request queue allows us to note sequence numbers that have been emitted
2030 * and may be associated with active buffers to be retired.
2032 * By keeping this list, we can avoid having to do questionable sequence
2033 * number comparisons on buffer last_read|write_seqno. It also allows an
2034 * emission time to be associated with the request for tracking how far ahead
2035 * of the GPU the submission is.
2037 * The requests are reference counted, so upon creation they should have an
2038 * initial reference taken using kref_init
2040 struct drm_i915_gem_request
{
2043 /** On Which ring this request was generated */
2044 struct intel_engine_cs
*ring
;
2046 /** GEM sequence number associated with this request. */
2049 /** Position in the ringbuffer of the start of the request */
2053 * Position in the ringbuffer of the start of the postfix.
2054 * This is required to calculate the maximum available ringbuffer
2055 * space without overwriting the postfix.
2059 /** Position in the ringbuffer of the end of the whole request */
2063 * Context and ring buffer related to this request
2064 * Contexts are refcounted, so when this request is associated with a
2065 * context, we must increment the context's refcount, to guarantee that
2066 * it persists while any request is linked to it. Requests themselves
2067 * are also refcounted, so the request will only be freed when the last
2068 * reference to it is dismissed, and the code in
2069 * i915_gem_request_free() will then decrement the refcount on the
2072 struct intel_context
*ctx
;
2073 struct intel_ringbuffer
*ringbuf
;
2075 /** Batch buffer related to this request if any */
2076 struct drm_i915_gem_object
*batch_obj
;
2078 /** Time at which this request was emitted, in jiffies. */
2079 unsigned long emitted_jiffies
;
2081 /** global list entry for this request */
2082 struct list_head list
;
2084 struct drm_i915_file_private
*file_priv
;
2085 /** file_priv list entry for this request */
2086 struct list_head client_list
;
2088 /** process identifier submitting this request */
2094 * The ELSP only accepts two elements at a time, so we queue
2095 * context/tail pairs on a given queue (ring->execlist_queue) until the
2096 * hardware is available. The queue serves a double purpose: we also use
2097 * it to keep track of the up to 2 contexts currently in the hardware
2098 * (usually one in execution and the other queued up by the GPU): We
2099 * only remove elements from the head of the queue when the hardware
2100 * informs us that an element has been completed.
2102 * All accesses to the queue are mediated by a spinlock
2103 * (ring->execlist_lock).
2106 /** Execlist link in the submission queue.*/
2107 struct list_head execlist_link
;
2109 /** Execlists no. of times this request has been sent to the ELSP */
2114 void i915_gem_request_free(struct kref
*req_ref
);
2116 static inline uint32_t
2117 i915_gem_request_get_seqno(struct drm_i915_gem_request
*req
)
2119 return req
? req
->seqno
: 0;
2122 static inline struct intel_engine_cs
*
2123 i915_gem_request_get_ring(struct drm_i915_gem_request
*req
)
2125 return req
? req
->ring
: NULL
;
2129 i915_gem_request_reference(struct drm_i915_gem_request
*req
)
2131 kref_get(&req
->ref
);
2135 i915_gem_request_unreference(struct drm_i915_gem_request
*req
)
2137 WARN_ON(!mutex_is_locked(&req
->ring
->dev
->struct_mutex
));
2138 kref_put(&req
->ref
, i915_gem_request_free
);
2141 static inline void i915_gem_request_assign(struct drm_i915_gem_request
**pdst
,
2142 struct drm_i915_gem_request
*src
)
2145 i915_gem_request_reference(src
);
2148 i915_gem_request_unreference(*pdst
);
2154 * XXX: i915_gem_request_completed should be here but currently needs the
2155 * definition of i915_seqno_passed() which is below. It will be moved in
2156 * a later patch when the call to i915_seqno_passed() is obsoleted...
2159 struct drm_i915_file_private
{
2160 struct drm_i915_private
*dev_priv
;
2161 struct drm_file
*file
;
2165 struct list_head request_list
;
2166 struct delayed_work idle_work
;
2168 struct idr context_idr
;
2170 atomic_t rps_wait_boost
;
2171 struct intel_engine_cs
*bsd_ring
;
2175 * A command that requires special handling by the command parser.
2177 struct drm_i915_cmd_descriptor
{
2179 * Flags describing how the command parser processes the command.
2181 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2182 * a length mask if not set
2183 * CMD_DESC_SKIP: The command is allowed but does not follow the
2184 * standard length encoding for the opcode range in
2186 * CMD_DESC_REJECT: The command is never allowed
2187 * CMD_DESC_REGISTER: The command should be checked against the
2188 * register whitelist for the appropriate ring
2189 * CMD_DESC_MASTER: The command is allowed if the submitting process
2193 #define CMD_DESC_FIXED (1<<0)
2194 #define CMD_DESC_SKIP (1<<1)
2195 #define CMD_DESC_REJECT (1<<2)
2196 #define CMD_DESC_REGISTER (1<<3)
2197 #define CMD_DESC_BITMASK (1<<4)
2198 #define CMD_DESC_MASTER (1<<5)
2201 * The command's unique identification bits and the bitmask to get them.
2202 * This isn't strictly the opcode field as defined in the spec and may
2203 * also include type, subtype, and/or subop fields.
2211 * The command's length. The command is either fixed length (i.e. does
2212 * not include a length field) or has a length field mask. The flag
2213 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2214 * a length mask. All command entries in a command table must include
2215 * length information.
2223 * Describes where to find a register address in the command to check
2224 * against the ring's register whitelist. Only valid if flags has the
2225 * CMD_DESC_REGISTER bit set.
2232 #define MAX_CMD_DESC_BITMASKS 3
2234 * Describes command checks where a particular dword is masked and
2235 * compared against an expected value. If the command does not match
2236 * the expected value, the parser rejects it. Only valid if flags has
2237 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2240 * If the check specifies a non-zero condition_mask then the parser
2241 * only performs the check when the bits specified by condition_mask
2248 u32 condition_offset
;
2250 } bits
[MAX_CMD_DESC_BITMASKS
];
2254 * A table of commands requiring special handling by the command parser.
2256 * Each ring has an array of tables. Each table consists of an array of command
2257 * descriptors, which must be sorted with command opcodes in ascending order.
2259 struct drm_i915_cmd_table
{
2260 const struct drm_i915_cmd_descriptor
*table
;
2264 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2265 #define __I915__(p) ({ \
2266 struct drm_i915_private *__p; \
2267 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2268 __p = (struct drm_i915_private *)p; \
2269 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2270 __p = to_i915((struct drm_device *)p); \
2275 #define INTEL_INFO(p) (&__I915__(p)->info)
2276 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2277 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2279 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2280 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2281 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2282 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2283 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2284 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2285 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2286 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2287 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2288 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2289 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2290 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2291 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2292 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2293 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2294 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2295 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2296 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2297 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2298 INTEL_DEVID(dev) == 0x0152 || \
2299 INTEL_DEVID(dev) == 0x015a)
2300 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2301 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2302 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2303 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2304 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2305 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2306 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2307 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2308 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2309 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2310 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2311 (INTEL_DEVID(dev) & 0xf) == 0xe))
2312 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2313 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2314 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2315 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2316 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2317 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2318 /* ULX machines are also considered ULT. */
2319 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2320 INTEL_DEVID(dev) == 0x0A1E)
2321 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2323 #define SKL_REVID_A0 (0x0)
2324 #define SKL_REVID_B0 (0x1)
2325 #define SKL_REVID_C0 (0x2)
2326 #define SKL_REVID_D0 (0x3)
2327 #define SKL_REVID_E0 (0x4)
2330 * The genX designation typically refers to the render engine, so render
2331 * capability related checks should use IS_GEN, while display and other checks
2332 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2335 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2336 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2337 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2338 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2339 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2340 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2341 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2342 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2344 #define RENDER_RING (1<<RCS)
2345 #define BSD_RING (1<<VCS)
2346 #define BLT_RING (1<<BCS)
2347 #define VEBOX_RING (1<<VECS)
2348 #define BSD2_RING (1<<VCS2)
2349 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2350 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2351 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2352 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2353 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2354 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2355 __I915__(dev)->ellc_size)
2356 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2358 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2359 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2360 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2361 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2363 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2364 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2366 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2367 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2369 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2370 * even when in MSI mode. This results in spurious interrupt warnings if the
2371 * legacy irq no. is shared with another device. The kernel then disables that
2372 * interrupt source and so prevents the other device from working properly.
2374 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2375 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2377 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2378 * rows, which changed the alignment requirements and fence programming.
2380 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2382 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2383 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2384 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2385 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2386 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2388 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2389 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2390 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2392 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2394 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2395 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2396 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2397 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2399 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2400 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2401 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2402 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2404 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2405 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2406 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2407 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2408 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2409 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2410 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2411 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2413 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2414 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2415 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2416 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2417 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2418 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2419 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2421 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2423 /* DPF == dynamic parity feature */
2424 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2425 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2427 #define GT_FREQUENCY_MULTIPLIER 50
2428 #define GEN9_FREQ_SCALER 3
2430 #include "i915_trace.h"
2432 extern const struct drm_ioctl_desc i915_ioctls
[];
2433 extern int i915_max_ioctl
;
2435 extern int i915_suspend_legacy(struct drm_device
*dev
, pm_message_t state
);
2436 extern int i915_resume_legacy(struct drm_device
*dev
);
2439 struct i915_params
{
2441 int panel_ignore_lid
;
2442 unsigned int powersave
;
2444 unsigned int lvds_downclock
;
2445 int lvds_channel_mode
;
2447 int vbt_sdvo_panel_type
;
2451 int enable_execlists
;
2453 unsigned int preliminary_hw_support
;
2454 int disable_power_well
;
2456 int invert_brightness
;
2457 int enable_cmd_parser
;
2458 /* leave bools at the end to not create holes */
2459 bool enable_hangcheck
;
2461 bool prefault_disable
;
2463 bool disable_display
;
2464 bool disable_vtd_wa
;
2467 bool verbose_state_checks
;
2468 bool nuclear_pageflip
;
2470 extern struct i915_params i915 __read_mostly
;
2473 extern int i915_driver_load(struct drm_device
*, unsigned long flags
);
2474 extern int i915_driver_unload(struct drm_device
*);
2475 extern int i915_driver_open(struct drm_device
*dev
, struct drm_file
*file
);
2476 extern void i915_driver_lastclose(struct drm_device
* dev
);
2477 extern void i915_driver_preclose(struct drm_device
*dev
,
2478 struct drm_file
*file
);
2479 extern void i915_driver_postclose(struct drm_device
*dev
,
2480 struct drm_file
*file
);
2481 extern int i915_driver_device_is_agp(struct drm_device
* dev
);
2482 #ifdef CONFIG_COMPAT
2483 extern long i915_compat_ioctl(struct file
*filp
, unsigned int cmd
,
2486 extern int intel_gpu_reset(struct drm_device
*dev
);
2487 extern int i915_reset(struct drm_device
*dev
);
2488 extern unsigned long i915_chipset_val(struct drm_i915_private
*dev_priv
);
2489 extern unsigned long i915_mch_val(struct drm_i915_private
*dev_priv
);
2490 extern unsigned long i915_gfx_val(struct drm_i915_private
*dev_priv
);
2491 extern void i915_update_gfx_val(struct drm_i915_private
*dev_priv
);
2492 int vlv_force_gfx_clock(struct drm_i915_private
*dev_priv
, bool on
);
2493 void intel_hpd_cancel_work(struct drm_i915_private
*dev_priv
);
2496 void i915_queue_hangcheck(struct drm_device
*dev
);
2498 void i915_handle_error(struct drm_device
*dev
, bool wedged
,
2499 const char *fmt
, ...);
2501 extern void intel_irq_init(struct drm_i915_private
*dev_priv
);
2502 extern void intel_hpd_init(struct drm_i915_private
*dev_priv
);
2503 int intel_irq_install(struct drm_i915_private
*dev_priv
);
2504 void intel_irq_uninstall(struct drm_i915_private
*dev_priv
);
2506 extern void intel_uncore_sanitize(struct drm_device
*dev
);
2507 extern void intel_uncore_early_sanitize(struct drm_device
*dev
,
2508 bool restore_forcewake
);
2509 extern void intel_uncore_init(struct drm_device
*dev
);
2510 extern void intel_uncore_check_errors(struct drm_device
*dev
);
2511 extern void intel_uncore_fini(struct drm_device
*dev
);
2512 extern void intel_uncore_forcewake_reset(struct drm_device
*dev
, bool restore
);
2513 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id
);
2514 void intel_uncore_forcewake_get(struct drm_i915_private
*dev_priv
,
2515 enum forcewake_domains domains
);
2516 void intel_uncore_forcewake_put(struct drm_i915_private
*dev_priv
,
2517 enum forcewake_domains domains
);
2518 void assert_forcewakes_inactive(struct drm_i915_private
*dev_priv
);
2519 static inline bool intel_vgpu_active(struct drm_device
*dev
)
2521 return to_i915(dev
)->vgpu
.active
;
2525 i915_enable_pipestat(struct drm_i915_private
*dev_priv
, enum pipe pipe
,
2529 i915_disable_pipestat(struct drm_i915_private
*dev_priv
, enum pipe pipe
,
2532 void valleyview_enable_display_irqs(struct drm_i915_private
*dev_priv
);
2533 void valleyview_disable_display_irqs(struct drm_i915_private
*dev_priv
);
2535 ironlake_enable_display_irq(struct drm_i915_private
*dev_priv
, u32 mask
);
2537 ironlake_disable_display_irq(struct drm_i915_private
*dev_priv
, u32 mask
);
2538 void ibx_display_interrupt_update(struct drm_i915_private
*dev_priv
,
2539 uint32_t interrupt_mask
,
2540 uint32_t enabled_irq_mask
);
2541 #define ibx_enable_display_interrupt(dev_priv, bits) \
2542 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2543 #define ibx_disable_display_interrupt(dev_priv, bits) \
2544 ibx_display_interrupt_update((dev_priv), (bits), 0)
2547 int i915_gem_create_ioctl(struct drm_device
*dev
, void *data
,
2548 struct drm_file
*file_priv
);
2549 int i915_gem_pread_ioctl(struct drm_device
*dev
, void *data
,
2550 struct drm_file
*file_priv
);
2551 int i915_gem_pwrite_ioctl(struct drm_device
*dev
, void *data
,
2552 struct drm_file
*file_priv
);
2553 int i915_gem_mmap_ioctl(struct drm_device
*dev
, void *data
,
2554 struct drm_file
*file_priv
);
2555 int i915_gem_mmap_gtt_ioctl(struct drm_device
*dev
, void *data
,
2556 struct drm_file
*file_priv
);
2557 int i915_gem_set_domain_ioctl(struct drm_device
*dev
, void *data
,
2558 struct drm_file
*file_priv
);
2559 int i915_gem_sw_finish_ioctl(struct drm_device
*dev
, void *data
,
2560 struct drm_file
*file_priv
);
2561 void i915_gem_execbuffer_move_to_active(struct list_head
*vmas
,
2562 struct intel_engine_cs
*ring
);
2563 void i915_gem_execbuffer_retire_commands(struct drm_device
*dev
,
2564 struct drm_file
*file
,
2565 struct intel_engine_cs
*ring
,
2566 struct drm_i915_gem_object
*obj
);
2567 int i915_gem_ringbuffer_submission(struct drm_device
*dev
,
2568 struct drm_file
*file
,
2569 struct intel_engine_cs
*ring
,
2570 struct intel_context
*ctx
,
2571 struct drm_i915_gem_execbuffer2
*args
,
2572 struct list_head
*vmas
,
2573 struct drm_i915_gem_object
*batch_obj
,
2574 u64 exec_start
, u32 flags
);
2575 int i915_gem_execbuffer(struct drm_device
*dev
, void *data
,
2576 struct drm_file
*file_priv
);
2577 int i915_gem_execbuffer2(struct drm_device
*dev
, void *data
,
2578 struct drm_file
*file_priv
);
2579 int i915_gem_busy_ioctl(struct drm_device
*dev
, void *data
,
2580 struct drm_file
*file_priv
);
2581 int i915_gem_get_caching_ioctl(struct drm_device
*dev
, void *data
,
2582 struct drm_file
*file
);
2583 int i915_gem_set_caching_ioctl(struct drm_device
*dev
, void *data
,
2584 struct drm_file
*file
);
2585 int i915_gem_throttle_ioctl(struct drm_device
*dev
, void *data
,
2586 struct drm_file
*file_priv
);
2587 int i915_gem_madvise_ioctl(struct drm_device
*dev
, void *data
,
2588 struct drm_file
*file_priv
);
2589 int i915_gem_set_tiling(struct drm_device
*dev
, void *data
,
2590 struct drm_file
*file_priv
);
2591 int i915_gem_get_tiling(struct drm_device
*dev
, void *data
,
2592 struct drm_file
*file_priv
);
2593 int i915_gem_init_userptr(struct drm_device
*dev
);
2594 int i915_gem_userptr_ioctl(struct drm_device
*dev
, void *data
,
2595 struct drm_file
*file
);
2596 int i915_gem_get_aperture_ioctl(struct drm_device
*dev
, void *data
,
2597 struct drm_file
*file_priv
);
2598 int i915_gem_wait_ioctl(struct drm_device
*dev
, void *data
,
2599 struct drm_file
*file_priv
);
2600 void i915_gem_load(struct drm_device
*dev
);
2601 unsigned long i915_gem_shrink(struct drm_i915_private
*dev_priv
,
2604 #define I915_SHRINK_PURGEABLE 0x1
2605 #define I915_SHRINK_UNBOUND 0x2
2606 #define I915_SHRINK_BOUND 0x4
2607 void *i915_gem_object_alloc(struct drm_device
*dev
);
2608 void i915_gem_object_free(struct drm_i915_gem_object
*obj
);
2609 void i915_gem_object_init(struct drm_i915_gem_object
*obj
,
2610 const struct drm_i915_gem_object_ops
*ops
);
2611 struct drm_i915_gem_object
*i915_gem_alloc_object(struct drm_device
*dev
,
2613 void i915_init_vm(struct drm_i915_private
*dev_priv
,
2614 struct i915_address_space
*vm
);
2615 void i915_gem_free_object(struct drm_gem_object
*obj
);
2616 void i915_gem_vma_destroy(struct i915_vma
*vma
);
2618 #define PIN_MAPPABLE 0x1
2619 #define PIN_NONBLOCK 0x2
2620 #define PIN_GLOBAL 0x4
2621 #define PIN_OFFSET_BIAS 0x8
2622 #define PIN_OFFSET_MASK (~4095)
2623 int __must_check
i915_gem_object_pin_view(struct drm_i915_gem_object
*obj
,
2624 struct i915_address_space
*vm
,
2627 const struct i915_ggtt_view
*view
);
2629 int __must_check
i915_gem_object_pin(struct drm_i915_gem_object
*obj
,
2630 struct i915_address_space
*vm
,
2634 return i915_gem_object_pin_view(obj
, vm
, alignment
, flags
,
2635 &i915_ggtt_view_normal
);
2638 int i915_vma_bind(struct i915_vma
*vma
, enum i915_cache_level cache_level
,
2640 int __must_check
i915_vma_unbind(struct i915_vma
*vma
);
2641 int i915_gem_object_put_pages(struct drm_i915_gem_object
*obj
);
2642 void i915_gem_release_all_mmaps(struct drm_i915_private
*dev_priv
);
2643 void i915_gem_release_mmap(struct drm_i915_gem_object
*obj
);
2645 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object
*obj
,
2646 int *needs_clflush
);
2648 int __must_check
i915_gem_object_get_pages(struct drm_i915_gem_object
*obj
);
2649 static inline struct page
*i915_gem_object_get_page(struct drm_i915_gem_object
*obj
, int n
)
2651 struct sg_page_iter sg_iter
;
2653 for_each_sg_page(obj
->pages
->sgl
, &sg_iter
, obj
->pages
->nents
, n
)
2654 return sg_page_iter_page(&sg_iter
);
2658 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object
*obj
)
2660 BUG_ON(obj
->pages
== NULL
);
2661 obj
->pages_pin_count
++;
2663 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object
*obj
)
2665 BUG_ON(obj
->pages_pin_count
== 0);
2666 obj
->pages_pin_count
--;
2669 int __must_check
i915_mutex_lock_interruptible(struct drm_device
*dev
);
2670 int i915_gem_object_sync(struct drm_i915_gem_object
*obj
,
2671 struct intel_engine_cs
*to
);
2672 void i915_vma_move_to_active(struct i915_vma
*vma
,
2673 struct intel_engine_cs
*ring
);
2674 int i915_gem_dumb_create(struct drm_file
*file_priv
,
2675 struct drm_device
*dev
,
2676 struct drm_mode_create_dumb
*args
);
2677 int i915_gem_mmap_gtt(struct drm_file
*file_priv
, struct drm_device
*dev
,
2678 uint32_t handle
, uint64_t *offset
);
2680 * Returns true if seq1 is later than seq2.
2683 i915_seqno_passed(uint32_t seq1
, uint32_t seq2
)
2685 return (int32_t)(seq1
- seq2
) >= 0;
2688 static inline bool i915_gem_request_completed(struct drm_i915_gem_request
*req
,
2689 bool lazy_coherency
)
2693 BUG_ON(req
== NULL
);
2695 seqno
= req
->ring
->get_seqno(req
->ring
, lazy_coherency
);
2697 return i915_seqno_passed(seqno
, req
->seqno
);
2700 int __must_check
i915_gem_get_seqno(struct drm_device
*dev
, u32
*seqno
);
2701 int __must_check
i915_gem_set_seqno(struct drm_device
*dev
, u32 seqno
);
2702 int __must_check
i915_gem_object_get_fence(struct drm_i915_gem_object
*obj
);
2703 int __must_check
i915_gem_object_put_fence(struct drm_i915_gem_object
*obj
);
2705 bool i915_gem_object_pin_fence(struct drm_i915_gem_object
*obj
);
2706 void i915_gem_object_unpin_fence(struct drm_i915_gem_object
*obj
);
2708 struct drm_i915_gem_request
*
2709 i915_gem_find_active_request(struct intel_engine_cs
*ring
);
2711 bool i915_gem_retire_requests(struct drm_device
*dev
);
2712 void i915_gem_retire_requests_ring(struct intel_engine_cs
*ring
);
2713 int __must_check
i915_gem_check_wedge(struct i915_gpu_error
*error
,
2714 bool interruptible
);
2715 int __must_check
i915_gem_check_olr(struct drm_i915_gem_request
*req
);
2717 static inline bool i915_reset_in_progress(struct i915_gpu_error
*error
)
2719 return unlikely(atomic_read(&error
->reset_counter
)
2720 & (I915_RESET_IN_PROGRESS_FLAG
| I915_WEDGED
));
2723 static inline bool i915_terminally_wedged(struct i915_gpu_error
*error
)
2725 return atomic_read(&error
->reset_counter
) & I915_WEDGED
;
2728 static inline u32
i915_reset_count(struct i915_gpu_error
*error
)
2730 return ((atomic_read(&error
->reset_counter
) & ~I915_WEDGED
) + 1) / 2;
2733 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private
*dev_priv
)
2735 return dev_priv
->gpu_error
.stop_rings
== 0 ||
2736 dev_priv
->gpu_error
.stop_rings
& I915_STOP_RING_ALLOW_BAN
;
2739 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private
*dev_priv
)
2741 return dev_priv
->gpu_error
.stop_rings
== 0 ||
2742 dev_priv
->gpu_error
.stop_rings
& I915_STOP_RING_ALLOW_WARN
;
2745 void i915_gem_reset(struct drm_device
*dev
);
2746 bool i915_gem_clflush_object(struct drm_i915_gem_object
*obj
, bool force
);
2747 int __must_check
i915_gem_object_finish_gpu(struct drm_i915_gem_object
*obj
);
2748 int __must_check
i915_gem_init(struct drm_device
*dev
);
2749 int i915_gem_init_rings(struct drm_device
*dev
);
2750 int __must_check
i915_gem_init_hw(struct drm_device
*dev
);
2751 int i915_gem_l3_remap(struct intel_engine_cs
*ring
, int slice
);
2752 void i915_gem_init_swizzling(struct drm_device
*dev
);
2753 void i915_gem_cleanup_ringbuffer(struct drm_device
*dev
);
2754 int __must_check
i915_gpu_idle(struct drm_device
*dev
);
2755 int __must_check
i915_gem_suspend(struct drm_device
*dev
);
2756 int __i915_add_request(struct intel_engine_cs
*ring
,
2757 struct drm_file
*file
,
2758 struct drm_i915_gem_object
*batch_obj
);
2759 #define i915_add_request(ring) \
2760 __i915_add_request(ring, NULL, NULL)
2761 int __i915_wait_request(struct drm_i915_gem_request
*req
,
2762 unsigned reset_counter
,
2765 struct drm_i915_file_private
*file_priv
);
2766 int __must_check
i915_wait_request(struct drm_i915_gem_request
*req
);
2767 int i915_gem_fault(struct vm_area_struct
*vma
, struct vm_fault
*vmf
);
2769 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object
*obj
,
2772 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object
*obj
, bool write
);
2774 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object
*obj
,
2776 struct intel_engine_cs
*pipelined
);
2777 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object
*obj
);
2778 int i915_gem_object_attach_phys(struct drm_i915_gem_object
*obj
,
2780 int i915_gem_open(struct drm_device
*dev
, struct drm_file
*file
);
2781 void i915_gem_release(struct drm_device
*dev
, struct drm_file
*file
);
2784 i915_gem_get_gtt_size(struct drm_device
*dev
, uint32_t size
, int tiling_mode
);
2786 i915_gem_get_gtt_alignment(struct drm_device
*dev
, uint32_t size
,
2787 int tiling_mode
, bool fenced
);
2789 int i915_gem_object_set_cache_level(struct drm_i915_gem_object
*obj
,
2790 enum i915_cache_level cache_level
);
2792 struct drm_gem_object
*i915_gem_prime_import(struct drm_device
*dev
,
2793 struct dma_buf
*dma_buf
);
2795 struct dma_buf
*i915_gem_prime_export(struct drm_device
*dev
,
2796 struct drm_gem_object
*gem_obj
, int flags
);
2798 void i915_gem_restore_fences(struct drm_device
*dev
);
2800 unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object
*o
,
2801 struct i915_address_space
*vm
,
2802 enum i915_ggtt_view_type view
);
2804 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object
*o
,
2805 struct i915_address_space
*vm
)
2807 return i915_gem_obj_offset_view(o
, vm
, I915_GGTT_VIEW_NORMAL
);
2809 bool i915_gem_obj_bound_any(struct drm_i915_gem_object
*o
);
2810 bool i915_gem_obj_bound_view(struct drm_i915_gem_object
*o
,
2811 struct i915_address_space
*vm
,
2812 enum i915_ggtt_view_type view
);
2814 bool i915_gem_obj_bound(struct drm_i915_gem_object
*o
,
2815 struct i915_address_space
*vm
)
2817 return i915_gem_obj_bound_view(o
, vm
, I915_GGTT_VIEW_NORMAL
);
2820 unsigned long i915_gem_obj_size(struct drm_i915_gem_object
*o
,
2821 struct i915_address_space
*vm
);
2822 struct i915_vma
*i915_gem_obj_to_vma_view(struct drm_i915_gem_object
*obj
,
2823 struct i915_address_space
*vm
,
2824 const struct i915_ggtt_view
*view
);
2826 struct i915_vma
*i915_gem_obj_to_vma(struct drm_i915_gem_object
*obj
,
2827 struct i915_address_space
*vm
)
2829 return i915_gem_obj_to_vma_view(obj
, vm
, &i915_ggtt_view_normal
);
2833 i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object
*obj
,
2834 struct i915_address_space
*vm
,
2835 const struct i915_ggtt_view
*view
);
2839 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object
*obj
,
2840 struct i915_address_space
*vm
)
2842 return i915_gem_obj_lookup_or_create_vma_view(obj
, vm
,
2843 &i915_ggtt_view_normal
);
2846 struct i915_vma
*i915_gem_obj_to_ggtt(struct drm_i915_gem_object
*obj
);
2847 static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object
*obj
) {
2848 struct i915_vma
*vma
;
2849 list_for_each_entry(vma
, &obj
->vma_list
, vma_link
)
2850 if (vma
->pin_count
> 0)
2855 /* Some GGTT VM helpers */
2856 #define i915_obj_to_ggtt(obj) \
2857 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2858 static inline bool i915_is_ggtt(struct i915_address_space
*vm
)
2860 struct i915_address_space
*ggtt
=
2861 &((struct drm_i915_private
*)(vm
)->dev
->dev_private
)->gtt
.base
;
2865 static inline struct i915_hw_ppgtt
*
2866 i915_vm_to_ppgtt(struct i915_address_space
*vm
)
2868 WARN_ON(i915_is_ggtt(vm
));
2870 return container_of(vm
, struct i915_hw_ppgtt
, base
);
2874 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object
*obj
)
2876 return i915_gem_obj_bound(obj
, i915_obj_to_ggtt(obj
));
2879 static inline unsigned long
2880 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object
*obj
)
2882 return i915_gem_obj_offset(obj
, i915_obj_to_ggtt(obj
));
2885 static inline unsigned long
2886 i915_gem_obj_ggtt_size(struct drm_i915_gem_object
*obj
)
2888 return i915_gem_obj_size(obj
, i915_obj_to_ggtt(obj
));
2891 static inline int __must_check
2892 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object
*obj
,
2896 return i915_gem_object_pin(obj
, i915_obj_to_ggtt(obj
),
2897 alignment
, flags
| PIN_GLOBAL
);
2901 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object
*obj
)
2903 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj
));
2906 void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object
*obj
);
2908 /* i915_gem_context.c */
2909 int __must_check
i915_gem_context_init(struct drm_device
*dev
);
2910 void i915_gem_context_fini(struct drm_device
*dev
);
2911 void i915_gem_context_reset(struct drm_device
*dev
);
2912 int i915_gem_context_open(struct drm_device
*dev
, struct drm_file
*file
);
2913 int i915_gem_context_enable(struct drm_i915_private
*dev_priv
);
2914 void i915_gem_context_close(struct drm_device
*dev
, struct drm_file
*file
);
2915 int i915_switch_context(struct intel_engine_cs
*ring
,
2916 struct intel_context
*to
);
2917 struct intel_context
*
2918 i915_gem_context_get(struct drm_i915_file_private
*file_priv
, u32 id
);
2919 void i915_gem_context_free(struct kref
*ctx_ref
);
2920 struct drm_i915_gem_object
*
2921 i915_gem_alloc_context_obj(struct drm_device
*dev
, size_t size
);
2922 static inline void i915_gem_context_reference(struct intel_context
*ctx
)
2924 kref_get(&ctx
->ref
);
2927 static inline void i915_gem_context_unreference(struct intel_context
*ctx
)
2929 kref_put(&ctx
->ref
, i915_gem_context_free
);
2932 static inline bool i915_gem_context_is_default(const struct intel_context
*c
)
2934 return c
->user_handle
== DEFAULT_CONTEXT_HANDLE
;
2937 int i915_gem_context_create_ioctl(struct drm_device
*dev
, void *data
,
2938 struct drm_file
*file
);
2939 int i915_gem_context_destroy_ioctl(struct drm_device
*dev
, void *data
,
2940 struct drm_file
*file
);
2941 int i915_gem_context_getparam_ioctl(struct drm_device
*dev
, void *data
,
2942 struct drm_file
*file_priv
);
2943 int i915_gem_context_setparam_ioctl(struct drm_device
*dev
, void *data
,
2944 struct drm_file
*file_priv
);
2946 /* i915_gem_evict.c */
2947 int __must_check
i915_gem_evict_something(struct drm_device
*dev
,
2948 struct i915_address_space
*vm
,
2951 unsigned cache_level
,
2952 unsigned long start
,
2955 int i915_gem_evict_vm(struct i915_address_space
*vm
, bool do_idle
);
2956 int i915_gem_evict_everything(struct drm_device
*dev
);
2958 /* belongs in i915_gem_gtt.h */
2959 static inline void i915_gem_chipset_flush(struct drm_device
*dev
)
2961 if (INTEL_INFO(dev
)->gen
< 6)
2962 intel_gtt_chipset_flush();
2965 /* i915_gem_stolen.c */
2966 int i915_gem_init_stolen(struct drm_device
*dev
);
2967 int i915_gem_stolen_setup_compression(struct drm_device
*dev
, int size
, int fb_cpp
);
2968 void i915_gem_stolen_cleanup_compression(struct drm_device
*dev
);
2969 void i915_gem_cleanup_stolen(struct drm_device
*dev
);
2970 struct drm_i915_gem_object
*
2971 i915_gem_object_create_stolen(struct drm_device
*dev
, u32 size
);
2972 struct drm_i915_gem_object
*
2973 i915_gem_object_create_stolen_for_preallocated(struct drm_device
*dev
,
2978 /* i915_gem_tiling.c */
2979 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object
*obj
)
2981 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
2983 return dev_priv
->mm
.bit_6_swizzle_x
== I915_BIT_6_SWIZZLE_9_10_17
&&
2984 obj
->tiling_mode
!= I915_TILING_NONE
;
2987 void i915_gem_detect_bit_6_swizzle(struct drm_device
*dev
);
2988 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object
*obj
);
2989 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object
*obj
);
2991 /* i915_gem_debug.c */
2993 int i915_verify_lists(struct drm_device
*dev
);
2995 #define i915_verify_lists(dev) 0
2998 /* i915_debugfs.c */
2999 int i915_debugfs_init(struct drm_minor
*minor
);
3000 void i915_debugfs_cleanup(struct drm_minor
*minor
);
3001 #ifdef CONFIG_DEBUG_FS
3002 void intel_display_crc_init(struct drm_device
*dev
);
3004 static inline void intel_display_crc_init(struct drm_device
*dev
) {}
3007 /* i915_gpu_error.c */
3009 void i915_error_printf(struct drm_i915_error_state_buf
*e
, const char *f
, ...);
3010 int i915_error_state_to_str(struct drm_i915_error_state_buf
*estr
,
3011 const struct i915_error_state_file_priv
*error
);
3012 int i915_error_state_buf_init(struct drm_i915_error_state_buf
*eb
,
3013 struct drm_i915_private
*i915
,
3014 size_t count
, loff_t pos
);
3015 static inline void i915_error_state_buf_release(
3016 struct drm_i915_error_state_buf
*eb
)
3020 void i915_capture_error_state(struct drm_device
*dev
, bool wedge
,
3021 const char *error_msg
);
3022 void i915_error_state_get(struct drm_device
*dev
,
3023 struct i915_error_state_file_priv
*error_priv
);
3024 void i915_error_state_put(struct i915_error_state_file_priv
*error_priv
);
3025 void i915_destroy_error_state(struct drm_device
*dev
);
3027 void i915_get_extra_instdone(struct drm_device
*dev
, uint32_t *instdone
);
3028 const char *i915_cache_level_str(struct drm_i915_private
*i915
, int type
);
3030 /* i915_gem_batch_pool.c */
3031 void i915_gem_batch_pool_init(struct drm_device
*dev
,
3032 struct i915_gem_batch_pool
*pool
);
3033 void i915_gem_batch_pool_fini(struct i915_gem_batch_pool
*pool
);
3034 struct drm_i915_gem_object
*
3035 i915_gem_batch_pool_get(struct i915_gem_batch_pool
*pool
, size_t size
);
3037 /* i915_cmd_parser.c */
3038 int i915_cmd_parser_get_version(void);
3039 int i915_cmd_parser_init_ring(struct intel_engine_cs
*ring
);
3040 void i915_cmd_parser_fini_ring(struct intel_engine_cs
*ring
);
3041 bool i915_needs_cmd_parser(struct intel_engine_cs
*ring
);
3042 int i915_parse_cmds(struct intel_engine_cs
*ring
,
3043 struct drm_i915_gem_object
*batch_obj
,
3044 struct drm_i915_gem_object
*shadow_batch_obj
,
3045 u32 batch_start_offset
,
3049 /* i915_suspend.c */
3050 extern int i915_save_state(struct drm_device
*dev
);
3051 extern int i915_restore_state(struct drm_device
*dev
);
3054 void i915_setup_sysfs(struct drm_device
*dev_priv
);
3055 void i915_teardown_sysfs(struct drm_device
*dev_priv
);
3058 extern int intel_setup_gmbus(struct drm_device
*dev
);
3059 extern void intel_teardown_gmbus(struct drm_device
*dev
);
3060 static inline bool intel_gmbus_is_port_valid(unsigned port
)
3062 return (port
>= GMBUS_PORT_SSC
&& port
<= GMBUS_PORT_DPD
);
3065 extern struct i2c_adapter
*intel_gmbus_get_adapter(
3066 struct drm_i915_private
*dev_priv
, unsigned port
);
3067 extern void intel_gmbus_set_speed(struct i2c_adapter
*adapter
, int speed
);
3068 extern void intel_gmbus_force_bit(struct i2c_adapter
*adapter
, bool force_bit
);
3069 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter
*adapter
)
3071 return container_of(adapter
, struct intel_gmbus
, adapter
)->force_bit
;
3073 extern void intel_i2c_reset(struct drm_device
*dev
);
3075 /* intel_opregion.c */
3077 extern int intel_opregion_setup(struct drm_device
*dev
);
3078 extern void intel_opregion_init(struct drm_device
*dev
);
3079 extern void intel_opregion_fini(struct drm_device
*dev
);
3080 extern void intel_opregion_asle_intr(struct drm_device
*dev
);
3081 extern int intel_opregion_notify_encoder(struct intel_encoder
*intel_encoder
,
3083 extern int intel_opregion_notify_adapter(struct drm_device
*dev
,
3086 static inline int intel_opregion_setup(struct drm_device
*dev
) { return 0; }
3087 static inline void intel_opregion_init(struct drm_device
*dev
) { return; }
3088 static inline void intel_opregion_fini(struct drm_device
*dev
) { return; }
3089 static inline void intel_opregion_asle_intr(struct drm_device
*dev
) { return; }
3091 intel_opregion_notify_encoder(struct intel_encoder
*intel_encoder
, bool enable
)
3096 intel_opregion_notify_adapter(struct drm_device
*dev
, pci_power_t state
)
3104 extern void intel_register_dsm_handler(void);
3105 extern void intel_unregister_dsm_handler(void);
3107 static inline void intel_register_dsm_handler(void) { return; }
3108 static inline void intel_unregister_dsm_handler(void) { return; }
3109 #endif /* CONFIG_ACPI */
3112 extern void intel_modeset_init_hw(struct drm_device
*dev
);
3113 extern void intel_modeset_init(struct drm_device
*dev
);
3114 extern void intel_modeset_gem_init(struct drm_device
*dev
);
3115 extern void intel_modeset_cleanup(struct drm_device
*dev
);
3116 extern void intel_connector_unregister(struct intel_connector
*);
3117 extern int intel_modeset_vga_set_state(struct drm_device
*dev
, bool state
);
3118 extern void intel_modeset_setup_hw_state(struct drm_device
*dev
,
3119 bool force_restore
);
3120 extern void i915_redisable_vga(struct drm_device
*dev
);
3121 extern void i915_redisable_vga_power_on(struct drm_device
*dev
);
3122 extern bool ironlake_set_drps(struct drm_device
*dev
, u8 val
);
3123 extern void intel_init_pch_refclk(struct drm_device
*dev
);
3124 extern void intel_set_rps(struct drm_device
*dev
, u8 val
);
3125 extern void intel_set_memory_cxsr(struct drm_i915_private
*dev_priv
,
3127 extern void intel_detect_pch(struct drm_device
*dev
);
3128 extern int intel_trans_dp_port_sel(struct drm_crtc
*crtc
);
3129 extern int intel_enable_rc6(const struct drm_device
*dev
);
3131 extern bool i915_semaphore_is_enabled(struct drm_device
*dev
);
3132 int i915_reg_read_ioctl(struct drm_device
*dev
, void *data
,
3133 struct drm_file
*file
);
3134 int i915_get_reset_stats_ioctl(struct drm_device
*dev
, void *data
,
3135 struct drm_file
*file
);
3138 extern struct intel_overlay_error_state
*intel_overlay_capture_error_state(struct drm_device
*dev
);
3139 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf
*e
,
3140 struct intel_overlay_error_state
*error
);
3142 extern struct intel_display_error_state
*intel_display_capture_error_state(struct drm_device
*dev
);
3143 extern void intel_display_print_error_state(struct drm_i915_error_state_buf
*e
,
3144 struct drm_device
*dev
,
3145 struct intel_display_error_state
*error
);
3147 int sandybridge_pcode_read(struct drm_i915_private
*dev_priv
, u32 mbox
, u32
*val
);
3148 int sandybridge_pcode_write(struct drm_i915_private
*dev_priv
, u32 mbox
, u32 val
);
3150 /* intel_sideband.c */
3151 u32
vlv_punit_read(struct drm_i915_private
*dev_priv
, u32 addr
);
3152 void vlv_punit_write(struct drm_i915_private
*dev_priv
, u32 addr
, u32 val
);
3153 u32
vlv_nc_read(struct drm_i915_private
*dev_priv
, u8 addr
);
3154 u32
vlv_gpio_nc_read(struct drm_i915_private
*dev_priv
, u32 reg
);
3155 void vlv_gpio_nc_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
3156 u32
vlv_cck_read(struct drm_i915_private
*dev_priv
, u32 reg
);
3157 void vlv_cck_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
3158 u32
vlv_ccu_read(struct drm_i915_private
*dev_priv
, u32 reg
);
3159 void vlv_ccu_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
3160 u32
vlv_bunit_read(struct drm_i915_private
*dev_priv
, u32 reg
);
3161 void vlv_bunit_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
3162 u32
vlv_gps_core_read(struct drm_i915_private
*dev_priv
, u32 reg
);
3163 void vlv_gps_core_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
3164 u32
vlv_dpio_read(struct drm_i915_private
*dev_priv
, enum pipe pipe
, int reg
);
3165 void vlv_dpio_write(struct drm_i915_private
*dev_priv
, enum pipe pipe
, int reg
, u32 val
);
3166 u32
intel_sbi_read(struct drm_i915_private
*dev_priv
, u16 reg
,
3167 enum intel_sbi_destination destination
);
3168 void intel_sbi_write(struct drm_i915_private
*dev_priv
, u16 reg
, u32 value
,
3169 enum intel_sbi_destination destination
);
3170 u32
vlv_flisdsi_read(struct drm_i915_private
*dev_priv
, u32 reg
);
3171 void vlv_flisdsi_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
3173 int intel_gpu_freq(struct drm_i915_private
*dev_priv
, int val
);
3174 int intel_freq_opcode(struct drm_i915_private
*dev_priv
, int val
);
3176 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3177 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3179 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3180 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3181 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3182 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3184 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3185 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3186 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3187 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3189 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3190 * will be implemented using 2 32-bit writes in an arbitrary order with
3191 * an arbitrary delay between them. This can cause the hardware to
3192 * act upon the intermediate value, possibly leading to corruption and
3193 * machine death. You have been warned.
3195 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3196 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3198 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3199 u32 upper = I915_READ(upper_reg); \
3200 u32 lower = I915_READ(lower_reg); \
3201 u32 tmp = I915_READ(upper_reg); \
3202 if (upper != tmp) { \
3204 lower = I915_READ(lower_reg); \
3205 WARN_ON(I915_READ(upper_reg) != upper); \
3207 (u64)upper << 32 | lower; })
3209 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3210 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3212 /* "Broadcast RGB" property */
3213 #define INTEL_BROADCAST_RGB_AUTO 0
3214 #define INTEL_BROADCAST_RGB_FULL 1
3215 #define INTEL_BROADCAST_RGB_LIMITED 2
3217 static inline uint32_t i915_vgacntrl_reg(struct drm_device
*dev
)
3219 if (IS_VALLEYVIEW(dev
))
3220 return VLV_VGACNTRL
;
3221 else if (INTEL_INFO(dev
)->gen
>= 5)
3222 return CPU_VGACNTRL
;
3227 static inline void __user
*to_user_ptr(u64 address
)
3229 return (void __user
*)(uintptr_t)address
;
3232 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m
)
3234 unsigned long j
= msecs_to_jiffies(m
);
3236 return min_t(unsigned long, MAX_JIFFY_OFFSET
, j
+ 1);
3239 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n
)
3241 return min_t(u64
, MAX_JIFFY_OFFSET
, nsecs_to_jiffies64(n
) + 1);
3244 static inline unsigned long
3245 timespec_to_jiffies_timeout(const struct timespec
*value
)
3247 unsigned long j
= timespec_to_jiffies(value
);
3249 return min_t(unsigned long, MAX_JIFFY_OFFSET
, j
+ 1);
3253 * If you need to wait X milliseconds between events A and B, but event B
3254 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3255 * when event A happened, then just before event B you call this function and
3256 * pass the timestamp as the first argument, and X as the second argument.
3259 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies
, int to_wait_ms
)
3261 unsigned long target_jiffies
, tmp_jiffies
, remaining_jiffies
;
3264 * Don't re-read the value of "jiffies" every time since it may change
3265 * behind our back and break the math.
3267 tmp_jiffies
= jiffies
;
3268 target_jiffies
= timestamp_jiffies
+
3269 msecs_to_jiffies_timeout(to_wait_ms
);
3271 if (time_after(target_jiffies
, tmp_jiffies
)) {
3272 remaining_jiffies
= target_jiffies
- tmp_jiffies
;
3273 while (remaining_jiffies
)
3275 schedule_timeout_uninterruptible(remaining_jiffies
);
3279 static inline void i915_trace_irq_get(struct intel_engine_cs
*ring
,
3280 struct drm_i915_gem_request
*req
)
3282 if (ring
->trace_irq_req
== NULL
&& ring
->irq_get(ring
))
3283 i915_gem_request_assign(&ring
->trace_irq_req
, req
);