]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Update DRIVER_DATE to 20160822
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hashtable.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/pm_qos.h>
44 #include <linux/shmem_fs.h>
45
46 #include <drm/drmP.h>
47 #include <drm/intel-gtt.h>
48 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49 #include <drm/drm_gem.h>
50 #include <drm/drm_auth.h>
51
52 #include "i915_params.h"
53 #include "i915_reg.h"
54
55 #include "intel_bios.h"
56 #include "intel_dpll_mgr.h"
57 #include "intel_guc.h"
58 #include "intel_lrc.h"
59 #include "intel_ringbuffer.h"
60
61 #include "i915_gem.h"
62 #include "i915_gem_gtt.h"
63 #include "i915_gem_render_state.h"
64 #include "i915_gem_request.h"
65
66 #include "intel_gvt.h"
67
68 /* General customization:
69 */
70
71 #define DRIVER_NAME "i915"
72 #define DRIVER_DESC "Intel Graphics"
73 #define DRIVER_DATE "20160822"
74
75 #undef WARN_ON
76 /* Many gcc seem to no see through this and fall over :( */
77 #if 0
78 #define WARN_ON(x) ({ \
79 bool __i915_warn_cond = (x); \
80 if (__builtin_constant_p(__i915_warn_cond)) \
81 BUILD_BUG_ON(__i915_warn_cond); \
82 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
83 #else
84 #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
85 #endif
86
87 #undef WARN_ON_ONCE
88 #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
89
90 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
91 (long) (x), __func__);
92
93 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
94 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
95 * which may not necessarily be a user visible problem. This will either
96 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
97 * enable distros and users to tailor their preferred amount of i915 abrt
98 * spam.
99 */
100 #define I915_STATE_WARN(condition, format...) ({ \
101 int __ret_warn_on = !!(condition); \
102 if (unlikely(__ret_warn_on)) \
103 if (!WARN(i915.verbose_state_checks, format)) \
104 DRM_ERROR(format); \
105 unlikely(__ret_warn_on); \
106 })
107
108 #define I915_STATE_WARN_ON(x) \
109 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
110
111 bool __i915_inject_load_failure(const char *func, int line);
112 #define i915_inject_load_failure() \
113 __i915_inject_load_failure(__func__, __LINE__)
114
115 static inline const char *yesno(bool v)
116 {
117 return v ? "yes" : "no";
118 }
119
120 static inline const char *onoff(bool v)
121 {
122 return v ? "on" : "off";
123 }
124
125 enum pipe {
126 INVALID_PIPE = -1,
127 PIPE_A = 0,
128 PIPE_B,
129 PIPE_C,
130 _PIPE_EDP,
131 I915_MAX_PIPES = _PIPE_EDP
132 };
133 #define pipe_name(p) ((p) + 'A')
134
135 enum transcoder {
136 TRANSCODER_A = 0,
137 TRANSCODER_B,
138 TRANSCODER_C,
139 TRANSCODER_EDP,
140 TRANSCODER_DSI_A,
141 TRANSCODER_DSI_C,
142 I915_MAX_TRANSCODERS
143 };
144
145 static inline const char *transcoder_name(enum transcoder transcoder)
146 {
147 switch (transcoder) {
148 case TRANSCODER_A:
149 return "A";
150 case TRANSCODER_B:
151 return "B";
152 case TRANSCODER_C:
153 return "C";
154 case TRANSCODER_EDP:
155 return "EDP";
156 case TRANSCODER_DSI_A:
157 return "DSI A";
158 case TRANSCODER_DSI_C:
159 return "DSI C";
160 default:
161 return "<invalid>";
162 }
163 }
164
165 static inline bool transcoder_is_dsi(enum transcoder transcoder)
166 {
167 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
168 }
169
170 /*
171 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
172 * number of planes per CRTC. Not all platforms really have this many planes,
173 * which means some arrays of size I915_MAX_PLANES may have unused entries
174 * between the topmost sprite plane and the cursor plane.
175 */
176 enum plane {
177 PLANE_A = 0,
178 PLANE_B,
179 PLANE_C,
180 PLANE_CURSOR,
181 I915_MAX_PLANES,
182 };
183 #define plane_name(p) ((p) + 'A')
184
185 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
186
187 enum port {
188 PORT_A = 0,
189 PORT_B,
190 PORT_C,
191 PORT_D,
192 PORT_E,
193 I915_MAX_PORTS
194 };
195 #define port_name(p) ((p) + 'A')
196
197 #define I915_NUM_PHYS_VLV 2
198
199 enum dpio_channel {
200 DPIO_CH0,
201 DPIO_CH1
202 };
203
204 enum dpio_phy {
205 DPIO_PHY0,
206 DPIO_PHY1
207 };
208
209 enum intel_display_power_domain {
210 POWER_DOMAIN_PIPE_A,
211 POWER_DOMAIN_PIPE_B,
212 POWER_DOMAIN_PIPE_C,
213 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
215 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
216 POWER_DOMAIN_TRANSCODER_A,
217 POWER_DOMAIN_TRANSCODER_B,
218 POWER_DOMAIN_TRANSCODER_C,
219 POWER_DOMAIN_TRANSCODER_EDP,
220 POWER_DOMAIN_TRANSCODER_DSI_A,
221 POWER_DOMAIN_TRANSCODER_DSI_C,
222 POWER_DOMAIN_PORT_DDI_A_LANES,
223 POWER_DOMAIN_PORT_DDI_B_LANES,
224 POWER_DOMAIN_PORT_DDI_C_LANES,
225 POWER_DOMAIN_PORT_DDI_D_LANES,
226 POWER_DOMAIN_PORT_DDI_E_LANES,
227 POWER_DOMAIN_PORT_DSI,
228 POWER_DOMAIN_PORT_CRT,
229 POWER_DOMAIN_PORT_OTHER,
230 POWER_DOMAIN_VGA,
231 POWER_DOMAIN_AUDIO,
232 POWER_DOMAIN_PLLS,
233 POWER_DOMAIN_AUX_A,
234 POWER_DOMAIN_AUX_B,
235 POWER_DOMAIN_AUX_C,
236 POWER_DOMAIN_AUX_D,
237 POWER_DOMAIN_GMBUS,
238 POWER_DOMAIN_MODESET,
239 POWER_DOMAIN_INIT,
240
241 POWER_DOMAIN_NUM,
242 };
243
244 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
245 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
246 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
247 #define POWER_DOMAIN_TRANSCODER(tran) \
248 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
249 (tran) + POWER_DOMAIN_TRANSCODER_A)
250
251 enum hpd_pin {
252 HPD_NONE = 0,
253 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
254 HPD_CRT,
255 HPD_SDVO_B,
256 HPD_SDVO_C,
257 HPD_PORT_A,
258 HPD_PORT_B,
259 HPD_PORT_C,
260 HPD_PORT_D,
261 HPD_PORT_E,
262 HPD_NUM_PINS
263 };
264
265 #define for_each_hpd_pin(__pin) \
266 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
267
268 struct i915_hotplug {
269 struct work_struct hotplug_work;
270
271 struct {
272 unsigned long last_jiffies;
273 int count;
274 enum {
275 HPD_ENABLED = 0,
276 HPD_DISABLED = 1,
277 HPD_MARK_DISABLED = 2
278 } state;
279 } stats[HPD_NUM_PINS];
280 u32 event_bits;
281 struct delayed_work reenable_work;
282
283 struct intel_digital_port *irq_port[I915_MAX_PORTS];
284 u32 long_port_mask;
285 u32 short_port_mask;
286 struct work_struct dig_port_work;
287
288 struct work_struct poll_init_work;
289 bool poll_enabled;
290
291 /*
292 * if we get a HPD irq from DP and a HPD irq from non-DP
293 * the non-DP HPD could block the workqueue on a mode config
294 * mutex getting, that userspace may have taken. However
295 * userspace is waiting on the DP workqueue to run which is
296 * blocked behind the non-DP one.
297 */
298 struct workqueue_struct *dp_wq;
299 };
300
301 #define I915_GEM_GPU_DOMAINS \
302 (I915_GEM_DOMAIN_RENDER | \
303 I915_GEM_DOMAIN_SAMPLER | \
304 I915_GEM_DOMAIN_COMMAND | \
305 I915_GEM_DOMAIN_INSTRUCTION | \
306 I915_GEM_DOMAIN_VERTEX)
307
308 #define for_each_pipe(__dev_priv, __p) \
309 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
310 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
311 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
312 for_each_if ((__mask) & (1 << (__p)))
313 #define for_each_plane(__dev_priv, __pipe, __p) \
314 for ((__p) = 0; \
315 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
316 (__p)++)
317 #define for_each_sprite(__dev_priv, __p, __s) \
318 for ((__s) = 0; \
319 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
320 (__s)++)
321
322 #define for_each_port_masked(__port, __ports_mask) \
323 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
324 for_each_if ((__ports_mask) & (1 << (__port)))
325
326 #define for_each_crtc(dev, crtc) \
327 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
328
329 #define for_each_intel_plane(dev, intel_plane) \
330 list_for_each_entry(intel_plane, \
331 &(dev)->mode_config.plane_list, \
332 base.head)
333
334 #define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
335 list_for_each_entry(intel_plane, \
336 &(dev)->mode_config.plane_list, \
337 base.head) \
338 for_each_if ((plane_mask) & \
339 (1 << drm_plane_index(&intel_plane->base)))
340
341 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
342 list_for_each_entry(intel_plane, \
343 &(dev)->mode_config.plane_list, \
344 base.head) \
345 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
346
347 #define for_each_intel_crtc(dev, intel_crtc) \
348 list_for_each_entry(intel_crtc, \
349 &(dev)->mode_config.crtc_list, \
350 base.head)
351
352 #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
353 list_for_each_entry(intel_crtc, \
354 &(dev)->mode_config.crtc_list, \
355 base.head) \
356 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
357
358 #define for_each_intel_encoder(dev, intel_encoder) \
359 list_for_each_entry(intel_encoder, \
360 &(dev)->mode_config.encoder_list, \
361 base.head)
362
363 #define for_each_intel_connector(dev, intel_connector) \
364 list_for_each_entry(intel_connector, \
365 &(dev)->mode_config.connector_list, \
366 base.head)
367
368 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
369 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
370 for_each_if ((intel_encoder)->base.crtc == (__crtc))
371
372 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
373 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
374 for_each_if ((intel_connector)->base.encoder == (__encoder))
375
376 #define for_each_power_domain(domain, mask) \
377 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
378 for_each_if ((1 << (domain)) & (mask))
379
380 struct drm_i915_private;
381 struct i915_mm_struct;
382 struct i915_mmu_object;
383
384 struct drm_i915_file_private {
385 struct drm_i915_private *dev_priv;
386 struct drm_file *file;
387
388 struct {
389 spinlock_t lock;
390 struct list_head request_list;
391 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
392 * chosen to prevent the CPU getting more than a frame ahead of the GPU
393 * (when using lax throttling for the frontbuffer). We also use it to
394 * offer free GPU waitboosts for severely congested workloads.
395 */
396 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
397 } mm;
398 struct idr context_idr;
399
400 struct intel_rps_client {
401 struct list_head link;
402 unsigned boosts;
403 } rps;
404
405 unsigned int bsd_engine;
406 };
407
408 /* Used by dp and fdi links */
409 struct intel_link_m_n {
410 uint32_t tu;
411 uint32_t gmch_m;
412 uint32_t gmch_n;
413 uint32_t link_m;
414 uint32_t link_n;
415 };
416
417 void intel_link_compute_m_n(int bpp, int nlanes,
418 int pixel_clock, int link_clock,
419 struct intel_link_m_n *m_n);
420
421 /* Interface history:
422 *
423 * 1.1: Original.
424 * 1.2: Add Power Management
425 * 1.3: Add vblank support
426 * 1.4: Fix cmdbuffer path, add heap destroy
427 * 1.5: Add vblank pipe configuration
428 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
429 * - Support vertical blank on secondary display pipe
430 */
431 #define DRIVER_MAJOR 1
432 #define DRIVER_MINOR 6
433 #define DRIVER_PATCHLEVEL 0
434
435 struct opregion_header;
436 struct opregion_acpi;
437 struct opregion_swsci;
438 struct opregion_asle;
439
440 struct intel_opregion {
441 struct opregion_header *header;
442 struct opregion_acpi *acpi;
443 struct opregion_swsci *swsci;
444 u32 swsci_gbda_sub_functions;
445 u32 swsci_sbcb_sub_functions;
446 struct opregion_asle *asle;
447 void *rvda;
448 const void *vbt;
449 u32 vbt_size;
450 u32 *lid_state;
451 struct work_struct asle_work;
452 };
453 #define OPREGION_SIZE (8*1024)
454
455 struct intel_overlay;
456 struct intel_overlay_error_state;
457
458 struct drm_i915_fence_reg {
459 struct list_head link;
460 struct drm_i915_private *i915;
461 struct i915_vma *vma;
462 int pin_count;
463 int id;
464 /**
465 * Whether the tiling parameters for the currently
466 * associated fence register have changed. Note that
467 * for the purposes of tracking tiling changes we also
468 * treat the unfenced register, the register slot that
469 * the object occupies whilst it executes a fenced
470 * command (such as BLT on gen2/3), as a "fence".
471 */
472 bool dirty;
473 };
474
475 struct sdvo_device_mapping {
476 u8 initialized;
477 u8 dvo_port;
478 u8 slave_addr;
479 u8 dvo_wiring;
480 u8 i2c_pin;
481 u8 ddc_pin;
482 };
483
484 struct intel_connector;
485 struct intel_encoder;
486 struct intel_crtc_state;
487 struct intel_initial_plane_config;
488 struct intel_crtc;
489 struct intel_limit;
490 struct dpll;
491
492 struct drm_i915_display_funcs {
493 int (*get_display_clock_speed)(struct drm_device *dev);
494 int (*get_fifo_size)(struct drm_device *dev, int plane);
495 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
496 int (*compute_intermediate_wm)(struct drm_device *dev,
497 struct intel_crtc *intel_crtc,
498 struct intel_crtc_state *newstate);
499 void (*initial_watermarks)(struct intel_crtc_state *cstate);
500 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
501 int (*compute_global_watermarks)(struct drm_atomic_state *state);
502 void (*update_wm)(struct drm_crtc *crtc);
503 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
504 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
505 /* Returns the active state of the crtc, and if the crtc is active,
506 * fills out the pipe-config with the hw state. */
507 bool (*get_pipe_config)(struct intel_crtc *,
508 struct intel_crtc_state *);
509 void (*get_initial_plane_config)(struct intel_crtc *,
510 struct intel_initial_plane_config *);
511 int (*crtc_compute_clock)(struct intel_crtc *crtc,
512 struct intel_crtc_state *crtc_state);
513 void (*crtc_enable)(struct drm_crtc *crtc);
514 void (*crtc_disable)(struct drm_crtc *crtc);
515 void (*audio_codec_enable)(struct drm_connector *connector,
516 struct intel_encoder *encoder,
517 const struct drm_display_mode *adjusted_mode);
518 void (*audio_codec_disable)(struct intel_encoder *encoder);
519 void (*fdi_link_train)(struct drm_crtc *crtc);
520 void (*init_clock_gating)(struct drm_device *dev);
521 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
522 struct drm_framebuffer *fb,
523 struct drm_i915_gem_object *obj,
524 struct drm_i915_gem_request *req,
525 uint32_t flags);
526 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
527 /* clock updates for mode set */
528 /* cursor updates */
529 /* render clock increase/decrease */
530 /* display clock increase/decrease */
531 /* pll clock increase/decrease */
532
533 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
534 void (*load_luts)(struct drm_crtc_state *crtc_state);
535 };
536
537 enum forcewake_domain_id {
538 FW_DOMAIN_ID_RENDER = 0,
539 FW_DOMAIN_ID_BLITTER,
540 FW_DOMAIN_ID_MEDIA,
541
542 FW_DOMAIN_ID_COUNT
543 };
544
545 enum forcewake_domains {
546 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
547 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
548 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
549 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
550 FORCEWAKE_BLITTER |
551 FORCEWAKE_MEDIA)
552 };
553
554 #define FW_REG_READ (1)
555 #define FW_REG_WRITE (2)
556
557 enum forcewake_domains
558 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
559 i915_reg_t reg, unsigned int op);
560
561 struct intel_uncore_funcs {
562 void (*force_wake_get)(struct drm_i915_private *dev_priv,
563 enum forcewake_domains domains);
564 void (*force_wake_put)(struct drm_i915_private *dev_priv,
565 enum forcewake_domains domains);
566
567 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
568 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
569 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
570 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
571
572 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
573 uint8_t val, bool trace);
574 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
575 uint16_t val, bool trace);
576 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
577 uint32_t val, bool trace);
578 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
579 uint64_t val, bool trace);
580 };
581
582 struct intel_uncore {
583 spinlock_t lock; /** lock is also taken in irq contexts. */
584
585 struct intel_uncore_funcs funcs;
586
587 unsigned fifo_count;
588 enum forcewake_domains fw_domains;
589
590 struct intel_uncore_forcewake_domain {
591 struct drm_i915_private *i915;
592 enum forcewake_domain_id id;
593 enum forcewake_domains mask;
594 unsigned wake_count;
595 struct hrtimer timer;
596 i915_reg_t reg_set;
597 u32 val_set;
598 u32 val_clear;
599 i915_reg_t reg_ack;
600 i915_reg_t reg_post;
601 u32 val_reset;
602 } fw_domain[FW_DOMAIN_ID_COUNT];
603
604 int unclaimed_mmio_check;
605 };
606
607 /* Iterate over initialised fw domains */
608 #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
609 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
610 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
611 (domain__)++) \
612 for_each_if ((mask__) & (domain__)->mask)
613
614 #define for_each_fw_domain(domain__, dev_priv__) \
615 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
616
617 #define CSR_VERSION(major, minor) ((major) << 16 | (minor))
618 #define CSR_VERSION_MAJOR(version) ((version) >> 16)
619 #define CSR_VERSION_MINOR(version) ((version) & 0xffff)
620
621 struct intel_csr {
622 struct work_struct work;
623 const char *fw_path;
624 uint32_t *dmc_payload;
625 uint32_t dmc_fw_size;
626 uint32_t version;
627 uint32_t mmio_count;
628 i915_reg_t mmioaddr[8];
629 uint32_t mmiodata[8];
630 uint32_t dc_state;
631 uint32_t allowed_dc_mask;
632 };
633
634 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
635 func(is_mobile) sep \
636 func(is_i85x) sep \
637 func(is_i915g) sep \
638 func(is_i945gm) sep \
639 func(is_g33) sep \
640 func(need_gfx_hws) sep \
641 func(is_g4x) sep \
642 func(is_pineview) sep \
643 func(is_broadwater) sep \
644 func(is_crestline) sep \
645 func(is_ivybridge) sep \
646 func(is_valleyview) sep \
647 func(is_cherryview) sep \
648 func(is_haswell) sep \
649 func(is_broadwell) sep \
650 func(is_skylake) sep \
651 func(is_broxton) sep \
652 func(is_kabylake) sep \
653 func(is_preliminary) sep \
654 func(has_fbc) sep \
655 func(has_pipe_cxsr) sep \
656 func(has_hotplug) sep \
657 func(cursor_needs_physical) sep \
658 func(has_overlay) sep \
659 func(overlay_needs_physical) sep \
660 func(supports_tv) sep \
661 func(has_llc) sep \
662 func(has_snoop) sep \
663 func(has_ddi) sep \
664 func(has_fpga_dbg) sep \
665 func(has_pooled_eu)
666
667 #define DEFINE_FLAG(name) u8 name:1
668 #define SEP_SEMICOLON ;
669
670 struct intel_device_info {
671 u32 display_mmio_offset;
672 u16 device_id;
673 u8 num_pipes;
674 u8 num_sprites[I915_MAX_PIPES];
675 u8 gen;
676 u16 gen_mask;
677 u8 ring_mask; /* Rings supported by the HW */
678 u8 num_rings;
679 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
680 /* Register offsets for the various display pipes and transcoders */
681 int pipe_offsets[I915_MAX_TRANSCODERS];
682 int trans_offsets[I915_MAX_TRANSCODERS];
683 int palette_offsets[I915_MAX_PIPES];
684 int cursor_offsets[I915_MAX_PIPES];
685
686 /* Slice/subslice/EU info */
687 u8 slice_total;
688 u8 subslice_total;
689 u8 subslice_per_slice;
690 u8 eu_total;
691 u8 eu_per_subslice;
692 u8 min_eu_in_pool;
693 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
694 u8 subslice_7eu[3];
695 u8 has_slice_pg:1;
696 u8 has_subslice_pg:1;
697 u8 has_eu_pg:1;
698
699 struct color_luts {
700 u16 degamma_lut_size;
701 u16 gamma_lut_size;
702 } color;
703 };
704
705 #undef DEFINE_FLAG
706 #undef SEP_SEMICOLON
707
708 struct intel_display_error_state;
709
710 struct drm_i915_error_state {
711 struct kref ref;
712 struct timeval time;
713
714 char error_msg[128];
715 bool simulated;
716 int iommu;
717 u32 reset_count;
718 u32 suspend_count;
719 struct intel_device_info device_info;
720
721 /* Generic register state */
722 u32 eir;
723 u32 pgtbl_er;
724 u32 ier;
725 u32 gtier[4];
726 u32 ccid;
727 u32 derrmr;
728 u32 forcewake;
729 u32 error; /* gen6+ */
730 u32 err_int; /* gen7 */
731 u32 fault_data0; /* gen8, gen9 */
732 u32 fault_data1; /* gen8, gen9 */
733 u32 done_reg;
734 u32 gac_eco;
735 u32 gam_ecochk;
736 u32 gab_ctl;
737 u32 gfx_mode;
738 u32 extra_instdone[I915_NUM_INSTDONE_REG];
739 u64 fence[I915_MAX_NUM_FENCES];
740 struct intel_overlay_error_state *overlay;
741 struct intel_display_error_state *display;
742 struct drm_i915_error_object *semaphore;
743
744 struct drm_i915_error_engine {
745 int engine_id;
746 /* Software tracked state */
747 bool waiting;
748 int num_waiters;
749 int hangcheck_score;
750 enum intel_engine_hangcheck_action hangcheck_action;
751 struct i915_address_space *vm;
752 int num_requests;
753
754 /* our own tracking of ring head and tail */
755 u32 cpu_ring_head;
756 u32 cpu_ring_tail;
757
758 u32 last_seqno;
759 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
760
761 /* Register state */
762 u32 start;
763 u32 tail;
764 u32 head;
765 u32 ctl;
766 u32 mode;
767 u32 hws;
768 u32 ipeir;
769 u32 ipehr;
770 u32 instdone;
771 u32 bbstate;
772 u32 instpm;
773 u32 instps;
774 u32 seqno;
775 u64 bbaddr;
776 u64 acthd;
777 u32 fault_reg;
778 u64 faddr;
779 u32 rc_psmi; /* sleep state */
780 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
781
782 struct drm_i915_error_object {
783 int page_count;
784 u64 gtt_offset;
785 u64 gtt_size;
786 u32 *pages[0];
787 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
788
789 struct drm_i915_error_object *wa_ctx;
790
791 struct drm_i915_error_request {
792 long jiffies;
793 pid_t pid;
794 u32 seqno;
795 u32 head;
796 u32 tail;
797 } *requests;
798
799 struct drm_i915_error_waiter {
800 char comm[TASK_COMM_LEN];
801 pid_t pid;
802 u32 seqno;
803 } *waiters;
804
805 struct {
806 u32 gfx_mode;
807 union {
808 u64 pdp[4];
809 u32 pp_dir_base;
810 };
811 } vm_info;
812
813 pid_t pid;
814 char comm[TASK_COMM_LEN];
815 } engine[I915_NUM_ENGINES];
816
817 struct drm_i915_error_buffer {
818 u32 size;
819 u32 name;
820 u32 rseqno[I915_NUM_ENGINES], wseqno;
821 u64 gtt_offset;
822 u32 read_domains;
823 u32 write_domain;
824 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
825 u32 tiling:2;
826 u32 dirty:1;
827 u32 purgeable:1;
828 u32 userptr:1;
829 s32 engine:4;
830 u32 cache_level:3;
831 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
832 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
833 struct i915_address_space *active_vm[I915_NUM_ENGINES];
834 };
835
836 enum i915_cache_level {
837 I915_CACHE_NONE = 0,
838 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
839 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
840 caches, eg sampler/render caches, and the
841 large Last-Level-Cache. LLC is coherent with
842 the CPU, but L3 is only visible to the GPU. */
843 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
844 };
845
846 struct i915_ctx_hang_stats {
847 /* This context had batch pending when hang was declared */
848 unsigned batch_pending;
849
850 /* This context had batch active when hang was declared */
851 unsigned batch_active;
852
853 /* Time when this context was last blamed for a GPU reset */
854 unsigned long guilty_ts;
855
856 /* If the contexts causes a second GPU hang within this time,
857 * it is permanently banned from submitting any more work.
858 */
859 unsigned long ban_period_seconds;
860
861 /* This context is banned to submit more work */
862 bool banned;
863 };
864
865 /* This must match up with the value previously used for execbuf2.rsvd1. */
866 #define DEFAULT_CONTEXT_HANDLE 0
867
868 /**
869 * struct i915_gem_context - as the name implies, represents a context.
870 * @ref: reference count.
871 * @user_handle: userspace tracking identity for this context.
872 * @remap_slice: l3 row remapping information.
873 * @flags: context specific flags:
874 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
875 * @file_priv: filp associated with this context (NULL for global default
876 * context).
877 * @hang_stats: information about the role of this context in possible GPU
878 * hangs.
879 * @ppgtt: virtual memory space used by this context.
880 * @legacy_hw_ctx: render context backing object and whether it is correctly
881 * initialized (legacy ring submission mechanism only).
882 * @link: link in the global list of contexts.
883 *
884 * Contexts are memory images used by the hardware to store copies of their
885 * internal state.
886 */
887 struct i915_gem_context {
888 struct kref ref;
889 struct drm_i915_private *i915;
890 struct drm_i915_file_private *file_priv;
891 struct i915_hw_ppgtt *ppgtt;
892 struct pid *pid;
893
894 struct i915_ctx_hang_stats hang_stats;
895
896 unsigned long flags;
897 #define CONTEXT_NO_ZEROMAP BIT(0)
898 #define CONTEXT_NO_ERROR_CAPTURE BIT(1)
899
900 /* Unique identifier for this context, used by the hw for tracking */
901 unsigned int hw_id;
902 u32 user_handle;
903
904 u32 ggtt_alignment;
905
906 struct intel_context {
907 struct i915_vma *state;
908 struct intel_ring *ring;
909 uint32_t *lrc_reg_state;
910 u64 lrc_desc;
911 int pin_count;
912 bool initialised;
913 } engine[I915_NUM_ENGINES];
914 u32 ring_size;
915 u32 desc_template;
916 struct atomic_notifier_head status_notifier;
917 bool execlists_force_single_submission;
918
919 struct list_head link;
920
921 u8 remap_slice;
922 bool closed:1;
923 };
924
925 enum fb_op_origin {
926 ORIGIN_GTT,
927 ORIGIN_CPU,
928 ORIGIN_CS,
929 ORIGIN_FLIP,
930 ORIGIN_DIRTYFB,
931 };
932
933 struct intel_fbc {
934 /* This is always the inner lock when overlapping with struct_mutex and
935 * it's the outer lock when overlapping with stolen_lock. */
936 struct mutex lock;
937 unsigned threshold;
938 unsigned int possible_framebuffer_bits;
939 unsigned int busy_bits;
940 unsigned int visible_pipes_mask;
941 struct intel_crtc *crtc;
942
943 struct drm_mm_node compressed_fb;
944 struct drm_mm_node *compressed_llb;
945
946 bool false_color;
947
948 bool enabled;
949 bool active;
950
951 struct intel_fbc_state_cache {
952 struct {
953 unsigned int mode_flags;
954 uint32_t hsw_bdw_pixel_rate;
955 } crtc;
956
957 struct {
958 unsigned int rotation;
959 int src_w;
960 int src_h;
961 bool visible;
962 } plane;
963
964 struct {
965 u64 ilk_ggtt_offset;
966 uint32_t pixel_format;
967 unsigned int stride;
968 int fence_reg;
969 unsigned int tiling_mode;
970 } fb;
971 } state_cache;
972
973 struct intel_fbc_reg_params {
974 struct {
975 enum pipe pipe;
976 enum plane plane;
977 unsigned int fence_y_offset;
978 } crtc;
979
980 struct {
981 u64 ggtt_offset;
982 uint32_t pixel_format;
983 unsigned int stride;
984 int fence_reg;
985 } fb;
986
987 int cfb_size;
988 } params;
989
990 struct intel_fbc_work {
991 bool scheduled;
992 u32 scheduled_vblank;
993 struct work_struct work;
994 } work;
995
996 const char *no_fbc_reason;
997 };
998
999 /**
1000 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1001 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1002 * parsing for same resolution.
1003 */
1004 enum drrs_refresh_rate_type {
1005 DRRS_HIGH_RR,
1006 DRRS_LOW_RR,
1007 DRRS_MAX_RR, /* RR count */
1008 };
1009
1010 enum drrs_support_type {
1011 DRRS_NOT_SUPPORTED = 0,
1012 STATIC_DRRS_SUPPORT = 1,
1013 SEAMLESS_DRRS_SUPPORT = 2
1014 };
1015
1016 struct intel_dp;
1017 struct i915_drrs {
1018 struct mutex mutex;
1019 struct delayed_work work;
1020 struct intel_dp *dp;
1021 unsigned busy_frontbuffer_bits;
1022 enum drrs_refresh_rate_type refresh_rate_type;
1023 enum drrs_support_type type;
1024 };
1025
1026 struct i915_psr {
1027 struct mutex lock;
1028 bool sink_support;
1029 bool source_ok;
1030 struct intel_dp *enabled;
1031 bool active;
1032 struct delayed_work work;
1033 unsigned busy_frontbuffer_bits;
1034 bool psr2_support;
1035 bool aux_frame_sync;
1036 bool link_standby;
1037 };
1038
1039 enum intel_pch {
1040 PCH_NONE = 0, /* No PCH present */
1041 PCH_IBX, /* Ibexpeak PCH */
1042 PCH_CPT, /* Cougarpoint PCH */
1043 PCH_LPT, /* Lynxpoint PCH */
1044 PCH_SPT, /* Sunrisepoint PCH */
1045 PCH_KBP, /* Kabypoint PCH */
1046 PCH_NOP,
1047 };
1048
1049 enum intel_sbi_destination {
1050 SBI_ICLK,
1051 SBI_MPHY,
1052 };
1053
1054 #define QUIRK_PIPEA_FORCE (1<<0)
1055 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1056 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1057 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1058 #define QUIRK_PIPEB_FORCE (1<<4)
1059 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1060
1061 struct intel_fbdev;
1062 struct intel_fbc_work;
1063
1064 struct intel_gmbus {
1065 struct i2c_adapter adapter;
1066 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
1067 u32 force_bit;
1068 u32 reg0;
1069 i915_reg_t gpio_reg;
1070 struct i2c_algo_bit_data bit_algo;
1071 struct drm_i915_private *dev_priv;
1072 };
1073
1074 struct i915_suspend_saved_registers {
1075 u32 saveDSPARB;
1076 u32 saveFBC_CONTROL;
1077 u32 saveCACHE_MODE_0;
1078 u32 saveMI_ARB_STATE;
1079 u32 saveSWF0[16];
1080 u32 saveSWF1[16];
1081 u32 saveSWF3[3];
1082 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1083 u32 savePCH_PORT_HOTPLUG;
1084 u16 saveGCDGMBUS;
1085 };
1086
1087 struct vlv_s0ix_state {
1088 /* GAM */
1089 u32 wr_watermark;
1090 u32 gfx_prio_ctrl;
1091 u32 arb_mode;
1092 u32 gfx_pend_tlb0;
1093 u32 gfx_pend_tlb1;
1094 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1095 u32 media_max_req_count;
1096 u32 gfx_max_req_count;
1097 u32 render_hwsp;
1098 u32 ecochk;
1099 u32 bsd_hwsp;
1100 u32 blt_hwsp;
1101 u32 tlb_rd_addr;
1102
1103 /* MBC */
1104 u32 g3dctl;
1105 u32 gsckgctl;
1106 u32 mbctl;
1107
1108 /* GCP */
1109 u32 ucgctl1;
1110 u32 ucgctl3;
1111 u32 rcgctl1;
1112 u32 rcgctl2;
1113 u32 rstctl;
1114 u32 misccpctl;
1115
1116 /* GPM */
1117 u32 gfxpause;
1118 u32 rpdeuhwtc;
1119 u32 rpdeuc;
1120 u32 ecobus;
1121 u32 pwrdwnupctl;
1122 u32 rp_down_timeout;
1123 u32 rp_deucsw;
1124 u32 rcubmabdtmr;
1125 u32 rcedata;
1126 u32 spare2gh;
1127
1128 /* Display 1 CZ domain */
1129 u32 gt_imr;
1130 u32 gt_ier;
1131 u32 pm_imr;
1132 u32 pm_ier;
1133 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1134
1135 /* GT SA CZ domain */
1136 u32 tilectl;
1137 u32 gt_fifoctl;
1138 u32 gtlc_wake_ctrl;
1139 u32 gtlc_survive;
1140 u32 pmwgicz;
1141
1142 /* Display 2 CZ domain */
1143 u32 gu_ctl0;
1144 u32 gu_ctl1;
1145 u32 pcbr;
1146 u32 clock_gate_dis2;
1147 };
1148
1149 struct intel_rps_ei {
1150 u32 cz_clock;
1151 u32 render_c0;
1152 u32 media_c0;
1153 };
1154
1155 struct intel_gen6_power_mgmt {
1156 /*
1157 * work, interrupts_enabled and pm_iir are protected by
1158 * dev_priv->irq_lock
1159 */
1160 struct work_struct work;
1161 bool interrupts_enabled;
1162 u32 pm_iir;
1163
1164 u32 pm_intr_keep;
1165
1166 /* Frequencies are stored in potentially platform dependent multiples.
1167 * In other words, *_freq needs to be multiplied by X to be interesting.
1168 * Soft limits are those which are used for the dynamic reclocking done
1169 * by the driver (raise frequencies under heavy loads, and lower for
1170 * lighter loads). Hard limits are those imposed by the hardware.
1171 *
1172 * A distinction is made for overclocking, which is never enabled by
1173 * default, and is considered to be above the hard limit if it's
1174 * possible at all.
1175 */
1176 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1177 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1178 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1179 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1180 u8 min_freq; /* AKA RPn. Minimum frequency */
1181 u8 boost_freq; /* Frequency to request when wait boosting */
1182 u8 idle_freq; /* Frequency to request when we are idle */
1183 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1184 u8 rp1_freq; /* "less than" RP0 power/freqency */
1185 u8 rp0_freq; /* Non-overclocked max frequency. */
1186 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1187
1188 u8 up_threshold; /* Current %busy required to uplock */
1189 u8 down_threshold; /* Current %busy required to downclock */
1190
1191 int last_adj;
1192 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1193
1194 spinlock_t client_lock;
1195 struct list_head clients;
1196 bool client_boost;
1197
1198 bool enabled;
1199 struct delayed_work autoenable_work;
1200 unsigned boosts;
1201
1202 /* manual wa residency calculations */
1203 struct intel_rps_ei up_ei, down_ei;
1204
1205 /*
1206 * Protects RPS/RC6 register access and PCU communication.
1207 * Must be taken after struct_mutex if nested. Note that
1208 * this lock may be held for long periods of time when
1209 * talking to hw - so only take it when talking to hw!
1210 */
1211 struct mutex hw_lock;
1212 };
1213
1214 /* defined intel_pm.c */
1215 extern spinlock_t mchdev_lock;
1216
1217 struct intel_ilk_power_mgmt {
1218 u8 cur_delay;
1219 u8 min_delay;
1220 u8 max_delay;
1221 u8 fmax;
1222 u8 fstart;
1223
1224 u64 last_count1;
1225 unsigned long last_time1;
1226 unsigned long chipset_power;
1227 u64 last_count2;
1228 u64 last_time2;
1229 unsigned long gfx_power;
1230 u8 corr;
1231
1232 int c_m;
1233 int r_t;
1234 };
1235
1236 struct drm_i915_private;
1237 struct i915_power_well;
1238
1239 struct i915_power_well_ops {
1240 /*
1241 * Synchronize the well's hw state to match the current sw state, for
1242 * example enable/disable it based on the current refcount. Called
1243 * during driver init and resume time, possibly after first calling
1244 * the enable/disable handlers.
1245 */
1246 void (*sync_hw)(struct drm_i915_private *dev_priv,
1247 struct i915_power_well *power_well);
1248 /*
1249 * Enable the well and resources that depend on it (for example
1250 * interrupts located on the well). Called after the 0->1 refcount
1251 * transition.
1252 */
1253 void (*enable)(struct drm_i915_private *dev_priv,
1254 struct i915_power_well *power_well);
1255 /*
1256 * Disable the well and resources that depend on it. Called after
1257 * the 1->0 refcount transition.
1258 */
1259 void (*disable)(struct drm_i915_private *dev_priv,
1260 struct i915_power_well *power_well);
1261 /* Returns the hw enabled state. */
1262 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1263 struct i915_power_well *power_well);
1264 };
1265
1266 /* Power well structure for haswell */
1267 struct i915_power_well {
1268 const char *name;
1269 bool always_on;
1270 /* power well enable/disable usage count */
1271 int count;
1272 /* cached hw enabled state */
1273 bool hw_enabled;
1274 unsigned long domains;
1275 unsigned long data;
1276 const struct i915_power_well_ops *ops;
1277 };
1278
1279 struct i915_power_domains {
1280 /*
1281 * Power wells needed for initialization at driver init and suspend
1282 * time are on. They are kept on until after the first modeset.
1283 */
1284 bool init_power_on;
1285 bool initializing;
1286 int power_well_count;
1287
1288 struct mutex lock;
1289 int domain_use_count[POWER_DOMAIN_NUM];
1290 struct i915_power_well *power_wells;
1291 };
1292
1293 #define MAX_L3_SLICES 2
1294 struct intel_l3_parity {
1295 u32 *remap_info[MAX_L3_SLICES];
1296 struct work_struct error_work;
1297 int which_slice;
1298 };
1299
1300 struct i915_gem_mm {
1301 /** Memory allocator for GTT stolen memory */
1302 struct drm_mm stolen;
1303 /** Protects the usage of the GTT stolen memory allocator. This is
1304 * always the inner lock when overlapping with struct_mutex. */
1305 struct mutex stolen_lock;
1306
1307 /** List of all objects in gtt_space. Used to restore gtt
1308 * mappings on resume */
1309 struct list_head bound_list;
1310 /**
1311 * List of objects which are not bound to the GTT (thus
1312 * are idle and not used by the GPU) but still have
1313 * (presumably uncached) pages still attached.
1314 */
1315 struct list_head unbound_list;
1316
1317 /** Usable portion of the GTT for GEM */
1318 unsigned long stolen_base; /* limited to low memory (32-bit) */
1319
1320 /** PPGTT used for aliasing the PPGTT with the GTT */
1321 struct i915_hw_ppgtt *aliasing_ppgtt;
1322
1323 struct notifier_block oom_notifier;
1324 struct notifier_block vmap_notifier;
1325 struct shrinker shrinker;
1326
1327 /** LRU list of objects with fence regs on them. */
1328 struct list_head fence_list;
1329
1330 /**
1331 * Are we in a non-interruptible section of code like
1332 * modesetting?
1333 */
1334 bool interruptible;
1335
1336 /* the indicator for dispatch video commands on two BSD rings */
1337 unsigned int bsd_engine_dispatch_index;
1338
1339 /** Bit 6 swizzling required for X tiling */
1340 uint32_t bit_6_swizzle_x;
1341 /** Bit 6 swizzling required for Y tiling */
1342 uint32_t bit_6_swizzle_y;
1343
1344 /* accounting, useful for userland debugging */
1345 spinlock_t object_stat_lock;
1346 size_t object_memory;
1347 u32 object_count;
1348 };
1349
1350 struct drm_i915_error_state_buf {
1351 struct drm_i915_private *i915;
1352 unsigned bytes;
1353 unsigned size;
1354 int err;
1355 u8 *buf;
1356 loff_t start;
1357 loff_t pos;
1358 };
1359
1360 struct i915_error_state_file_priv {
1361 struct drm_device *dev;
1362 struct drm_i915_error_state *error;
1363 };
1364
1365 struct i915_gpu_error {
1366 /* For hangcheck timer */
1367 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1368 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1369 /* Hang gpu twice in this window and your context gets banned */
1370 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1371
1372 struct delayed_work hangcheck_work;
1373
1374 /* For reset and error_state handling. */
1375 spinlock_t lock;
1376 /* Protected by the above dev->gpu_error.lock. */
1377 struct drm_i915_error_state *first_error;
1378
1379 unsigned long missed_irq_rings;
1380
1381 /**
1382 * State variable controlling the reset flow and count
1383 *
1384 * This is a counter which gets incremented when reset is triggered,
1385 * and again when reset has been handled. So odd values (lowest bit set)
1386 * means that reset is in progress and even values that
1387 * (reset_counter >> 1):th reset was successfully completed.
1388 *
1389 * If reset is not completed succesfully, the I915_WEDGE bit is
1390 * set meaning that hardware is terminally sour and there is no
1391 * recovery. All waiters on the reset_queue will be woken when
1392 * that happens.
1393 *
1394 * This counter is used by the wait_seqno code to notice that reset
1395 * event happened and it needs to restart the entire ioctl (since most
1396 * likely the seqno it waited for won't ever signal anytime soon).
1397 *
1398 * This is important for lock-free wait paths, where no contended lock
1399 * naturally enforces the correct ordering between the bail-out of the
1400 * waiter and the gpu reset work code.
1401 */
1402 atomic_t reset_counter;
1403
1404 #define I915_RESET_IN_PROGRESS_FLAG 1
1405 #define I915_WEDGED (1 << 31)
1406
1407 /**
1408 * Waitqueue to signal when a hang is detected. Used to for waiters
1409 * to release the struct_mutex for the reset to procede.
1410 */
1411 wait_queue_head_t wait_queue;
1412
1413 /**
1414 * Waitqueue to signal when the reset has completed. Used by clients
1415 * that wait for dev_priv->mm.wedged to settle.
1416 */
1417 wait_queue_head_t reset_queue;
1418
1419 /* For missed irq/seqno simulation. */
1420 unsigned long test_irq_rings;
1421 };
1422
1423 enum modeset_restore {
1424 MODESET_ON_LID_OPEN,
1425 MODESET_DONE,
1426 MODESET_SUSPENDED,
1427 };
1428
1429 #define DP_AUX_A 0x40
1430 #define DP_AUX_B 0x10
1431 #define DP_AUX_C 0x20
1432 #define DP_AUX_D 0x30
1433
1434 #define DDC_PIN_B 0x05
1435 #define DDC_PIN_C 0x04
1436 #define DDC_PIN_D 0x06
1437
1438 struct ddi_vbt_port_info {
1439 /*
1440 * This is an index in the HDMI/DVI DDI buffer translation table.
1441 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1442 * populate this field.
1443 */
1444 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1445 uint8_t hdmi_level_shift;
1446
1447 uint8_t supports_dvi:1;
1448 uint8_t supports_hdmi:1;
1449 uint8_t supports_dp:1;
1450
1451 uint8_t alternate_aux_channel;
1452 uint8_t alternate_ddc_pin;
1453
1454 uint8_t dp_boost_level;
1455 uint8_t hdmi_boost_level;
1456 };
1457
1458 enum psr_lines_to_wait {
1459 PSR_0_LINES_TO_WAIT = 0,
1460 PSR_1_LINE_TO_WAIT,
1461 PSR_4_LINES_TO_WAIT,
1462 PSR_8_LINES_TO_WAIT
1463 };
1464
1465 struct intel_vbt_data {
1466 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1467 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1468
1469 /* Feature bits */
1470 unsigned int int_tv_support:1;
1471 unsigned int lvds_dither:1;
1472 unsigned int lvds_vbt:1;
1473 unsigned int int_crt_support:1;
1474 unsigned int lvds_use_ssc:1;
1475 unsigned int display_clock_mode:1;
1476 unsigned int fdi_rx_polarity_inverted:1;
1477 unsigned int panel_type:4;
1478 int lvds_ssc_freq;
1479 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1480
1481 enum drrs_support_type drrs_type;
1482
1483 struct {
1484 int rate;
1485 int lanes;
1486 int preemphasis;
1487 int vswing;
1488 bool low_vswing;
1489 bool initialized;
1490 bool support;
1491 int bpp;
1492 struct edp_power_seq pps;
1493 } edp;
1494
1495 struct {
1496 bool full_link;
1497 bool require_aux_wakeup;
1498 int idle_frames;
1499 enum psr_lines_to_wait lines_to_wait;
1500 int tp1_wakeup_time;
1501 int tp2_tp3_wakeup_time;
1502 } psr;
1503
1504 struct {
1505 u16 pwm_freq_hz;
1506 bool present;
1507 bool active_low_pwm;
1508 u8 min_brightness; /* min_brightness/255 of max */
1509 enum intel_backlight_type type;
1510 } backlight;
1511
1512 /* MIPI DSI */
1513 struct {
1514 u16 panel_id;
1515 struct mipi_config *config;
1516 struct mipi_pps_data *pps;
1517 u8 seq_version;
1518 u32 size;
1519 u8 *data;
1520 const u8 *sequence[MIPI_SEQ_MAX];
1521 } dsi;
1522
1523 int crt_ddc_pin;
1524
1525 int child_dev_num;
1526 union child_device_config *child_dev;
1527
1528 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1529 struct sdvo_device_mapping sdvo_mappings[2];
1530 };
1531
1532 enum intel_ddb_partitioning {
1533 INTEL_DDB_PART_1_2,
1534 INTEL_DDB_PART_5_6, /* IVB+ */
1535 };
1536
1537 struct intel_wm_level {
1538 bool enable;
1539 uint32_t pri_val;
1540 uint32_t spr_val;
1541 uint32_t cur_val;
1542 uint32_t fbc_val;
1543 };
1544
1545 struct ilk_wm_values {
1546 uint32_t wm_pipe[3];
1547 uint32_t wm_lp[3];
1548 uint32_t wm_lp_spr[3];
1549 uint32_t wm_linetime[3];
1550 bool enable_fbc_wm;
1551 enum intel_ddb_partitioning partitioning;
1552 };
1553
1554 struct vlv_pipe_wm {
1555 uint16_t primary;
1556 uint16_t sprite[2];
1557 uint8_t cursor;
1558 };
1559
1560 struct vlv_sr_wm {
1561 uint16_t plane;
1562 uint8_t cursor;
1563 };
1564
1565 struct vlv_wm_values {
1566 struct vlv_pipe_wm pipe[3];
1567 struct vlv_sr_wm sr;
1568 struct {
1569 uint8_t cursor;
1570 uint8_t sprite[2];
1571 uint8_t primary;
1572 } ddl[3];
1573 uint8_t level;
1574 bool cxsr;
1575 };
1576
1577 struct skl_ddb_entry {
1578 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1579 };
1580
1581 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1582 {
1583 return entry->end - entry->start;
1584 }
1585
1586 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1587 const struct skl_ddb_entry *e2)
1588 {
1589 if (e1->start == e2->start && e1->end == e2->end)
1590 return true;
1591
1592 return false;
1593 }
1594
1595 struct skl_ddb_allocation {
1596 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1597 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1598 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1599 };
1600
1601 struct skl_wm_values {
1602 unsigned dirty_pipes;
1603 struct skl_ddb_allocation ddb;
1604 uint32_t wm_linetime[I915_MAX_PIPES];
1605 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1606 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1607 };
1608
1609 struct skl_wm_level {
1610 bool plane_en[I915_MAX_PLANES];
1611 uint16_t plane_res_b[I915_MAX_PLANES];
1612 uint8_t plane_res_l[I915_MAX_PLANES];
1613 };
1614
1615 /*
1616 * This struct helps tracking the state needed for runtime PM, which puts the
1617 * device in PCI D3 state. Notice that when this happens, nothing on the
1618 * graphics device works, even register access, so we don't get interrupts nor
1619 * anything else.
1620 *
1621 * Every piece of our code that needs to actually touch the hardware needs to
1622 * either call intel_runtime_pm_get or call intel_display_power_get with the
1623 * appropriate power domain.
1624 *
1625 * Our driver uses the autosuspend delay feature, which means we'll only really
1626 * suspend if we stay with zero refcount for a certain amount of time. The
1627 * default value is currently very conservative (see intel_runtime_pm_enable), but
1628 * it can be changed with the standard runtime PM files from sysfs.
1629 *
1630 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1631 * goes back to false exactly before we reenable the IRQs. We use this variable
1632 * to check if someone is trying to enable/disable IRQs while they're supposed
1633 * to be disabled. This shouldn't happen and we'll print some error messages in
1634 * case it happens.
1635 *
1636 * For more, read the Documentation/power/runtime_pm.txt.
1637 */
1638 struct i915_runtime_pm {
1639 atomic_t wakeref_count;
1640 atomic_t atomic_seq;
1641 bool suspended;
1642 bool irqs_enabled;
1643 };
1644
1645 enum intel_pipe_crc_source {
1646 INTEL_PIPE_CRC_SOURCE_NONE,
1647 INTEL_PIPE_CRC_SOURCE_PLANE1,
1648 INTEL_PIPE_CRC_SOURCE_PLANE2,
1649 INTEL_PIPE_CRC_SOURCE_PF,
1650 INTEL_PIPE_CRC_SOURCE_PIPE,
1651 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1652 INTEL_PIPE_CRC_SOURCE_TV,
1653 INTEL_PIPE_CRC_SOURCE_DP_B,
1654 INTEL_PIPE_CRC_SOURCE_DP_C,
1655 INTEL_PIPE_CRC_SOURCE_DP_D,
1656 INTEL_PIPE_CRC_SOURCE_AUTO,
1657 INTEL_PIPE_CRC_SOURCE_MAX,
1658 };
1659
1660 struct intel_pipe_crc_entry {
1661 uint32_t frame;
1662 uint32_t crc[5];
1663 };
1664
1665 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1666 struct intel_pipe_crc {
1667 spinlock_t lock;
1668 bool opened; /* exclusive access to the result file */
1669 struct intel_pipe_crc_entry *entries;
1670 enum intel_pipe_crc_source source;
1671 int head, tail;
1672 wait_queue_head_t wq;
1673 };
1674
1675 struct i915_frontbuffer_tracking {
1676 spinlock_t lock;
1677
1678 /*
1679 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1680 * scheduled flips.
1681 */
1682 unsigned busy_bits;
1683 unsigned flip_bits;
1684 };
1685
1686 struct i915_wa_reg {
1687 i915_reg_t addr;
1688 u32 value;
1689 /* bitmask representing WA bits */
1690 u32 mask;
1691 };
1692
1693 /*
1694 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1695 * allowing it for RCS as we don't foresee any requirement of having
1696 * a whitelist for other engines. When it is really required for
1697 * other engines then the limit need to be increased.
1698 */
1699 #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1700
1701 struct i915_workarounds {
1702 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1703 u32 count;
1704 u32 hw_whitelist_count[I915_NUM_ENGINES];
1705 };
1706
1707 struct i915_virtual_gpu {
1708 bool active;
1709 };
1710
1711 /* used in computing the new watermarks state */
1712 struct intel_wm_config {
1713 unsigned int num_pipes_active;
1714 bool sprites_enabled;
1715 bool sprites_scaled;
1716 };
1717
1718 struct drm_i915_private {
1719 struct drm_device drm;
1720
1721 struct kmem_cache *objects;
1722 struct kmem_cache *vmas;
1723 struct kmem_cache *requests;
1724
1725 const struct intel_device_info info;
1726
1727 int relative_constants_mode;
1728
1729 void __iomem *regs;
1730
1731 struct intel_uncore uncore;
1732
1733 struct i915_virtual_gpu vgpu;
1734
1735 struct intel_gvt gvt;
1736
1737 struct intel_guc guc;
1738
1739 struct intel_csr csr;
1740
1741 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1742
1743 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1744 * controller on different i2c buses. */
1745 struct mutex gmbus_mutex;
1746
1747 /**
1748 * Base address of the gmbus and gpio block.
1749 */
1750 uint32_t gpio_mmio_base;
1751
1752 /* MMIO base address for MIPI regs */
1753 uint32_t mipi_mmio_base;
1754
1755 uint32_t psr_mmio_base;
1756
1757 uint32_t pps_mmio_base;
1758
1759 wait_queue_head_t gmbus_wait_queue;
1760
1761 struct pci_dev *bridge_dev;
1762 struct i915_gem_context *kernel_context;
1763 struct intel_engine_cs engine[I915_NUM_ENGINES];
1764 struct i915_vma *semaphore;
1765 u32 next_seqno;
1766
1767 struct drm_dma_handle *status_page_dmah;
1768 struct resource mch_res;
1769
1770 /* protects the irq masks */
1771 spinlock_t irq_lock;
1772
1773 /* protects the mmio flip data */
1774 spinlock_t mmio_flip_lock;
1775
1776 bool display_irqs_enabled;
1777
1778 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1779 struct pm_qos_request pm_qos;
1780
1781 /* Sideband mailbox protection */
1782 struct mutex sb_lock;
1783
1784 /** Cached value of IMR to avoid reads in updating the bitfield */
1785 union {
1786 u32 irq_mask;
1787 u32 de_irq_mask[I915_MAX_PIPES];
1788 };
1789 u32 gt_irq_mask;
1790 u32 pm_irq_mask;
1791 u32 pm_rps_events;
1792 u32 pipestat_irq_mask[I915_MAX_PIPES];
1793
1794 struct i915_hotplug hotplug;
1795 struct intel_fbc fbc;
1796 struct i915_drrs drrs;
1797 struct intel_opregion opregion;
1798 struct intel_vbt_data vbt;
1799
1800 bool preserve_bios_swizzle;
1801
1802 /* overlay */
1803 struct intel_overlay *overlay;
1804
1805 /* backlight registers and fields in struct intel_panel */
1806 struct mutex backlight_lock;
1807
1808 /* LVDS info */
1809 bool no_aux_handshake;
1810
1811 /* protects panel power sequencer state */
1812 struct mutex pps_mutex;
1813
1814 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1815 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1816
1817 unsigned int fsb_freq, mem_freq, is_ddr3;
1818 unsigned int skl_preferred_vco_freq;
1819 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
1820 unsigned int max_dotclk_freq;
1821 unsigned int rawclk_freq;
1822 unsigned int hpll_freq;
1823 unsigned int czclk_freq;
1824
1825 struct {
1826 unsigned int vco, ref;
1827 } cdclk_pll;
1828
1829 /**
1830 * wq - Driver workqueue for GEM.
1831 *
1832 * NOTE: Work items scheduled here are not allowed to grab any modeset
1833 * locks, for otherwise the flushing done in the pageflip code will
1834 * result in deadlocks.
1835 */
1836 struct workqueue_struct *wq;
1837
1838 /* Display functions */
1839 struct drm_i915_display_funcs display;
1840
1841 /* PCH chipset type */
1842 enum intel_pch pch_type;
1843 unsigned short pch_id;
1844
1845 unsigned long quirks;
1846
1847 enum modeset_restore modeset_restore;
1848 struct mutex modeset_restore_lock;
1849 struct drm_atomic_state *modeset_restore_state;
1850 struct drm_modeset_acquire_ctx reset_ctx;
1851
1852 struct list_head vm_list; /* Global list of all address spaces */
1853 struct i915_ggtt ggtt; /* VM representing the global address space */
1854
1855 struct i915_gem_mm mm;
1856 DECLARE_HASHTABLE(mm_structs, 7);
1857 struct mutex mm_lock;
1858
1859 /* The hw wants to have a stable context identifier for the lifetime
1860 * of the context (for OA, PASID, faults, etc). This is limited
1861 * in execlists to 21 bits.
1862 */
1863 struct ida context_hw_ida;
1864 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1865
1866 /* Kernel Modesetting */
1867
1868 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1869 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1870 wait_queue_head_t pending_flip_queue;
1871
1872 #ifdef CONFIG_DEBUG_FS
1873 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1874 #endif
1875
1876 /* dpll and cdclk state is protected by connection_mutex */
1877 int num_shared_dpll;
1878 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1879 const struct intel_dpll_mgr *dpll_mgr;
1880
1881 /*
1882 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1883 * Must be global rather than per dpll, because on some platforms
1884 * plls share registers.
1885 */
1886 struct mutex dpll_lock;
1887
1888 unsigned int active_crtcs;
1889 unsigned int min_pixclk[I915_MAX_PIPES];
1890
1891 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1892
1893 struct i915_workarounds workarounds;
1894
1895 struct i915_frontbuffer_tracking fb_tracking;
1896
1897 u16 orig_clock;
1898
1899 bool mchbar_need_disable;
1900
1901 struct intel_l3_parity l3_parity;
1902
1903 /* Cannot be determined by PCIID. You must always read a register. */
1904 u32 edram_cap;
1905
1906 /* gen6+ rps state */
1907 struct intel_gen6_power_mgmt rps;
1908
1909 /* ilk-only ips/rps state. Everything in here is protected by the global
1910 * mchdev_lock in intel_pm.c */
1911 struct intel_ilk_power_mgmt ips;
1912
1913 struct i915_power_domains power_domains;
1914
1915 struct i915_psr psr;
1916
1917 struct i915_gpu_error gpu_error;
1918
1919 struct drm_i915_gem_object *vlv_pctx;
1920
1921 #ifdef CONFIG_DRM_FBDEV_EMULATION
1922 /* list of fbdev register on this device */
1923 struct intel_fbdev *fbdev;
1924 struct work_struct fbdev_suspend_work;
1925 #endif
1926
1927 struct drm_property *broadcast_rgb_property;
1928 struct drm_property *force_audio_property;
1929
1930 /* hda/i915 audio component */
1931 struct i915_audio_component *audio_component;
1932 bool audio_component_registered;
1933 /**
1934 * av_mutex - mutex for audio/video sync
1935 *
1936 */
1937 struct mutex av_mutex;
1938
1939 uint32_t hw_context_size;
1940 struct list_head context_list;
1941
1942 u32 fdi_rx_config;
1943
1944 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1945 u32 chv_phy_control;
1946 /*
1947 * Shadows for CHV DPLL_MD regs to keep the state
1948 * checker somewhat working in the presence hardware
1949 * crappiness (can't read out DPLL_MD for pipes B & C).
1950 */
1951 u32 chv_dpll_md[I915_MAX_PIPES];
1952 u32 bxt_phy_grc;
1953
1954 u32 suspend_count;
1955 bool suspended_to_idle;
1956 struct i915_suspend_saved_registers regfile;
1957 struct vlv_s0ix_state vlv_s0ix_state;
1958
1959 struct {
1960 /*
1961 * Raw watermark latency values:
1962 * in 0.1us units for WM0,
1963 * in 0.5us units for WM1+.
1964 */
1965 /* primary */
1966 uint16_t pri_latency[5];
1967 /* sprite */
1968 uint16_t spr_latency[5];
1969 /* cursor */
1970 uint16_t cur_latency[5];
1971 /*
1972 * Raw watermark memory latency values
1973 * for SKL for all 8 levels
1974 * in 1us units.
1975 */
1976 uint16_t skl_latency[8];
1977
1978 /*
1979 * The skl_wm_values structure is a bit too big for stack
1980 * allocation, so we keep the staging struct where we store
1981 * intermediate results here instead.
1982 */
1983 struct skl_wm_values skl_results;
1984
1985 /* current hardware state */
1986 union {
1987 struct ilk_wm_values hw;
1988 struct skl_wm_values skl_hw;
1989 struct vlv_wm_values vlv;
1990 };
1991
1992 uint8_t max_level;
1993
1994 /*
1995 * Should be held around atomic WM register writing; also
1996 * protects * intel_crtc->wm.active and
1997 * cstate->wm.need_postvbl_update.
1998 */
1999 struct mutex wm_mutex;
2000
2001 /*
2002 * Set during HW readout of watermarks/DDB. Some platforms
2003 * need to know when we're still using BIOS-provided values
2004 * (which we don't fully trust).
2005 */
2006 bool distrust_bios_wm;
2007 } wm;
2008
2009 struct i915_runtime_pm pm;
2010
2011 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2012 struct {
2013 void (*cleanup_engine)(struct intel_engine_cs *engine);
2014
2015 /**
2016 * Is the GPU currently considered idle, or busy executing
2017 * userspace requests? Whilst idle, we allow runtime power
2018 * management to power down the hardware and display clocks.
2019 * In order to reduce the effect on performance, there
2020 * is a slight delay before we do so.
2021 */
2022 unsigned int active_engines;
2023 bool awake;
2024
2025 /**
2026 * We leave the user IRQ off as much as possible,
2027 * but this means that requests will finish and never
2028 * be retired once the system goes idle. Set a timer to
2029 * fire periodically while the ring is running. When it
2030 * fires, go retire requests.
2031 */
2032 struct delayed_work retire_work;
2033
2034 /**
2035 * When we detect an idle GPU, we want to turn on
2036 * powersaving features. So once we see that there
2037 * are no more requests outstanding and no more
2038 * arrive within a small period of time, we fire
2039 * off the idle_work.
2040 */
2041 struct delayed_work idle_work;
2042 } gt;
2043
2044 /* perform PHY state sanity checks? */
2045 bool chv_phy_assert[2];
2046
2047 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2048
2049 /*
2050 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2051 * will be rejected. Instead look for a better place.
2052 */
2053 };
2054
2055 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2056 {
2057 return container_of(dev, struct drm_i915_private, drm);
2058 }
2059
2060 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2061 {
2062 return to_i915(dev_get_drvdata(dev));
2063 }
2064
2065 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2066 {
2067 return container_of(guc, struct drm_i915_private, guc);
2068 }
2069
2070 /* Simple iterator over all initialised engines */
2071 #define for_each_engine(engine__, dev_priv__) \
2072 for ((engine__) = &(dev_priv__)->engine[0]; \
2073 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2074 (engine__)++) \
2075 for_each_if (intel_engine_initialized(engine__))
2076
2077 /* Iterator with engine_id */
2078 #define for_each_engine_id(engine__, dev_priv__, id__) \
2079 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2080 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2081 (engine__)++) \
2082 for_each_if (((id__) = (engine__)->id, \
2083 intel_engine_initialized(engine__)))
2084
2085 /* Iterator over subset of engines selected by mask */
2086 #define for_each_engine_masked(engine__, dev_priv__, mask__) \
2087 for ((engine__) = &(dev_priv__)->engine[0]; \
2088 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2089 (engine__)++) \
2090 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2091 intel_engine_initialized(engine__))
2092
2093 enum hdmi_force_audio {
2094 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2095 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2096 HDMI_AUDIO_AUTO, /* trust EDID */
2097 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2098 };
2099
2100 #define I915_GTT_OFFSET_NONE ((u32)-1)
2101
2102 struct drm_i915_gem_object_ops {
2103 unsigned int flags;
2104 #define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2105
2106 /* Interface between the GEM object and its backing storage.
2107 * get_pages() is called once prior to the use of the associated set
2108 * of pages before to binding them into the GTT, and put_pages() is
2109 * called after we no longer need them. As we expect there to be
2110 * associated cost with migrating pages between the backing storage
2111 * and making them available for the GPU (e.g. clflush), we may hold
2112 * onto the pages after they are no longer referenced by the GPU
2113 * in case they may be used again shortly (for example migrating the
2114 * pages to a different memory domain within the GTT). put_pages()
2115 * will therefore most likely be called when the object itself is
2116 * being released or under memory pressure (where we attempt to
2117 * reap pages for the shrinker).
2118 */
2119 int (*get_pages)(struct drm_i915_gem_object *);
2120 void (*put_pages)(struct drm_i915_gem_object *);
2121
2122 int (*dmabuf_export)(struct drm_i915_gem_object *);
2123 void (*release)(struct drm_i915_gem_object *);
2124 };
2125
2126 /*
2127 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2128 * considered to be the frontbuffer for the given plane interface-wise. This
2129 * doesn't mean that the hw necessarily already scans it out, but that any
2130 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2131 *
2132 * We have one bit per pipe and per scanout plane type.
2133 */
2134 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2135 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2136 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2137 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2138 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2139 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2140 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2141 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2142 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2143 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2144 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2145 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2146
2147 struct drm_i915_gem_object {
2148 struct drm_gem_object base;
2149
2150 const struct drm_i915_gem_object_ops *ops;
2151
2152 /** List of VMAs backed by this object */
2153 struct list_head vma_list;
2154
2155 /** Stolen memory for this object, instead of being backed by shmem. */
2156 struct drm_mm_node *stolen;
2157 struct list_head global_list;
2158
2159 /** Used in execbuf to temporarily hold a ref */
2160 struct list_head obj_exec_link;
2161
2162 struct list_head batch_pool_link;
2163
2164 unsigned long flags;
2165 /**
2166 * This is set if the object is on the active lists (has pending
2167 * rendering and so a non-zero seqno), and is not set if it i s on
2168 * inactive (ready to be unbound) list.
2169 */
2170 #define I915_BO_ACTIVE_SHIFT 0
2171 #define I915_BO_ACTIVE_MASK ((1 << I915_NUM_ENGINES) - 1)
2172 #define __I915_BO_ACTIVE(bo) \
2173 ((READ_ONCE((bo)->flags) >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK)
2174
2175 /**
2176 * This is set if the object has been written to since last bound
2177 * to the GTT
2178 */
2179 unsigned int dirty:1;
2180
2181 /**
2182 * Advice: are the backing pages purgeable?
2183 */
2184 unsigned int madv:2;
2185
2186 /**
2187 * Whether the current gtt mapping needs to be mappable (and isn't just
2188 * mappable by accident). Track pin and fault separate for a more
2189 * accurate mappable working set.
2190 */
2191 unsigned int fault_mappable:1;
2192
2193 /*
2194 * Is the object to be mapped as read-only to the GPU
2195 * Only honoured if hardware has relevant pte bit
2196 */
2197 unsigned long gt_ro:1;
2198 unsigned int cache_level:3;
2199 unsigned int cache_dirty:1;
2200
2201 atomic_t frontbuffer_bits;
2202 unsigned int frontbuffer_ggtt_origin; /* write once */
2203
2204 /** Current tiling stride for the object, if it's tiled. */
2205 unsigned int tiling_and_stride;
2206 #define FENCE_MINIMUM_STRIDE 128 /* See i915_tiling_ok() */
2207 #define TILING_MASK (FENCE_MINIMUM_STRIDE-1)
2208 #define STRIDE_MASK (~TILING_MASK)
2209
2210 /** Count of VMA actually bound by this object */
2211 unsigned int bind_count;
2212 unsigned int pin_display;
2213
2214 struct sg_table *pages;
2215 int pages_pin_count;
2216 struct get_page {
2217 struct scatterlist *sg;
2218 int last;
2219 } get_page;
2220 void *mapping;
2221
2222 /** Breadcrumb of last rendering to the buffer.
2223 * There can only be one writer, but we allow for multiple readers.
2224 * If there is a writer that necessarily implies that all other
2225 * read requests are complete - but we may only be lazily clearing
2226 * the read requests. A read request is naturally the most recent
2227 * request on a ring, so we may have two different write and read
2228 * requests on one ring where the write request is older than the
2229 * read request. This allows for the CPU to read from an active
2230 * buffer by only waiting for the write to complete.
2231 */
2232 struct i915_gem_active last_read[I915_NUM_ENGINES];
2233 struct i915_gem_active last_write;
2234
2235 /** References from framebuffers, locks out tiling changes. */
2236 unsigned long framebuffer_references;
2237
2238 /** Record of address bit 17 of each page at last unbind. */
2239 unsigned long *bit_17;
2240
2241 union {
2242 /** for phy allocated objects */
2243 struct drm_dma_handle *phys_handle;
2244
2245 struct i915_gem_userptr {
2246 uintptr_t ptr;
2247 unsigned read_only :1;
2248 unsigned workers :4;
2249 #define I915_GEM_USERPTR_MAX_WORKERS 15
2250
2251 struct i915_mm_struct *mm;
2252 struct i915_mmu_object *mmu_object;
2253 struct work_struct *work;
2254 } userptr;
2255 };
2256 };
2257
2258 static inline struct drm_i915_gem_object *
2259 to_intel_bo(struct drm_gem_object *gem)
2260 {
2261 /* Assert that to_intel_bo(NULL) == NULL */
2262 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2263
2264 return container_of(gem, struct drm_i915_gem_object, base);
2265 }
2266
2267 static inline struct drm_i915_gem_object *
2268 i915_gem_object_lookup(struct drm_file *file, u32 handle)
2269 {
2270 return to_intel_bo(drm_gem_object_lookup(file, handle));
2271 }
2272
2273 __deprecated
2274 extern struct drm_gem_object *
2275 drm_gem_object_lookup(struct drm_file *file, u32 handle);
2276
2277 __attribute__((nonnull))
2278 static inline struct drm_i915_gem_object *
2279 i915_gem_object_get(struct drm_i915_gem_object *obj)
2280 {
2281 drm_gem_object_reference(&obj->base);
2282 return obj;
2283 }
2284
2285 __deprecated
2286 extern void drm_gem_object_reference(struct drm_gem_object *);
2287
2288 __attribute__((nonnull))
2289 static inline void
2290 i915_gem_object_put(struct drm_i915_gem_object *obj)
2291 {
2292 drm_gem_object_unreference(&obj->base);
2293 }
2294
2295 __deprecated
2296 extern void drm_gem_object_unreference(struct drm_gem_object *);
2297
2298 __attribute__((nonnull))
2299 static inline void
2300 i915_gem_object_put_unlocked(struct drm_i915_gem_object *obj)
2301 {
2302 drm_gem_object_unreference_unlocked(&obj->base);
2303 }
2304
2305 __deprecated
2306 extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2307
2308 static inline bool
2309 i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2310 {
2311 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2312 }
2313
2314 static inline unsigned long
2315 i915_gem_object_get_active(const struct drm_i915_gem_object *obj)
2316 {
2317 return (obj->flags >> I915_BO_ACTIVE_SHIFT) & I915_BO_ACTIVE_MASK;
2318 }
2319
2320 static inline bool
2321 i915_gem_object_is_active(const struct drm_i915_gem_object *obj)
2322 {
2323 return i915_gem_object_get_active(obj);
2324 }
2325
2326 static inline void
2327 i915_gem_object_set_active(struct drm_i915_gem_object *obj, int engine)
2328 {
2329 obj->flags |= BIT(engine + I915_BO_ACTIVE_SHIFT);
2330 }
2331
2332 static inline void
2333 i915_gem_object_clear_active(struct drm_i915_gem_object *obj, int engine)
2334 {
2335 obj->flags &= ~BIT(engine + I915_BO_ACTIVE_SHIFT);
2336 }
2337
2338 static inline bool
2339 i915_gem_object_has_active_engine(const struct drm_i915_gem_object *obj,
2340 int engine)
2341 {
2342 return obj->flags & BIT(engine + I915_BO_ACTIVE_SHIFT);
2343 }
2344
2345 static inline unsigned int
2346 i915_gem_object_get_tiling(struct drm_i915_gem_object *obj)
2347 {
2348 return obj->tiling_and_stride & TILING_MASK;
2349 }
2350
2351 static inline bool
2352 i915_gem_object_is_tiled(struct drm_i915_gem_object *obj)
2353 {
2354 return i915_gem_object_get_tiling(obj) != I915_TILING_NONE;
2355 }
2356
2357 static inline unsigned int
2358 i915_gem_object_get_stride(struct drm_i915_gem_object *obj)
2359 {
2360 return obj->tiling_and_stride & STRIDE_MASK;
2361 }
2362
2363 static inline struct i915_vma *i915_vma_get(struct i915_vma *vma)
2364 {
2365 i915_gem_object_get(vma->obj);
2366 return vma;
2367 }
2368
2369 static inline void i915_vma_put(struct i915_vma *vma)
2370 {
2371 lockdep_assert_held(&vma->vm->dev->struct_mutex);
2372 i915_gem_object_put(vma->obj);
2373 }
2374
2375 /*
2376 * Optimised SGL iterator for GEM objects
2377 */
2378 static __always_inline struct sgt_iter {
2379 struct scatterlist *sgp;
2380 union {
2381 unsigned long pfn;
2382 dma_addr_t dma;
2383 };
2384 unsigned int curr;
2385 unsigned int max;
2386 } __sgt_iter(struct scatterlist *sgl, bool dma) {
2387 struct sgt_iter s = { .sgp = sgl };
2388
2389 if (s.sgp) {
2390 s.max = s.curr = s.sgp->offset;
2391 s.max += s.sgp->length;
2392 if (dma)
2393 s.dma = sg_dma_address(s.sgp);
2394 else
2395 s.pfn = page_to_pfn(sg_page(s.sgp));
2396 }
2397
2398 return s;
2399 }
2400
2401 /**
2402 * __sg_next - return the next scatterlist entry in a list
2403 * @sg: The current sg entry
2404 *
2405 * Description:
2406 * If the entry is the last, return NULL; otherwise, step to the next
2407 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2408 * otherwise just return the pointer to the current element.
2409 **/
2410 static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2411 {
2412 #ifdef CONFIG_DEBUG_SG
2413 BUG_ON(sg->sg_magic != SG_MAGIC);
2414 #endif
2415 return sg_is_last(sg) ? NULL :
2416 likely(!sg_is_chain(++sg)) ? sg :
2417 sg_chain_ptr(sg);
2418 }
2419
2420 /**
2421 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2422 * @__dmap: DMA address (output)
2423 * @__iter: 'struct sgt_iter' (iterator state, internal)
2424 * @__sgt: sg_table to iterate over (input)
2425 */
2426 #define for_each_sgt_dma(__dmap, __iter, __sgt) \
2427 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2428 ((__dmap) = (__iter).dma + (__iter).curr); \
2429 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
2430 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2431
2432 /**
2433 * for_each_sgt_page - iterate over the pages of the given sg_table
2434 * @__pp: page pointer (output)
2435 * @__iter: 'struct sgt_iter' (iterator state, internal)
2436 * @__sgt: sg_table to iterate over (input)
2437 */
2438 #define for_each_sgt_page(__pp, __iter, __sgt) \
2439 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2440 ((__pp) = (__iter).pfn == 0 ? NULL : \
2441 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2442 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
2443 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2444
2445 /*
2446 * A command that requires special handling by the command parser.
2447 */
2448 struct drm_i915_cmd_descriptor {
2449 /*
2450 * Flags describing how the command parser processes the command.
2451 *
2452 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2453 * a length mask if not set
2454 * CMD_DESC_SKIP: The command is allowed but does not follow the
2455 * standard length encoding for the opcode range in
2456 * which it falls
2457 * CMD_DESC_REJECT: The command is never allowed
2458 * CMD_DESC_REGISTER: The command should be checked against the
2459 * register whitelist for the appropriate ring
2460 * CMD_DESC_MASTER: The command is allowed if the submitting process
2461 * is the DRM master
2462 */
2463 u32 flags;
2464 #define CMD_DESC_FIXED (1<<0)
2465 #define CMD_DESC_SKIP (1<<1)
2466 #define CMD_DESC_REJECT (1<<2)
2467 #define CMD_DESC_REGISTER (1<<3)
2468 #define CMD_DESC_BITMASK (1<<4)
2469 #define CMD_DESC_MASTER (1<<5)
2470
2471 /*
2472 * The command's unique identification bits and the bitmask to get them.
2473 * This isn't strictly the opcode field as defined in the spec and may
2474 * also include type, subtype, and/or subop fields.
2475 */
2476 struct {
2477 u32 value;
2478 u32 mask;
2479 } cmd;
2480
2481 /*
2482 * The command's length. The command is either fixed length (i.e. does
2483 * not include a length field) or has a length field mask. The flag
2484 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2485 * a length mask. All command entries in a command table must include
2486 * length information.
2487 */
2488 union {
2489 u32 fixed;
2490 u32 mask;
2491 } length;
2492
2493 /*
2494 * Describes where to find a register address in the command to check
2495 * against the ring's register whitelist. Only valid if flags has the
2496 * CMD_DESC_REGISTER bit set.
2497 *
2498 * A non-zero step value implies that the command may access multiple
2499 * registers in sequence (e.g. LRI), in that case step gives the
2500 * distance in dwords between individual offset fields.
2501 */
2502 struct {
2503 u32 offset;
2504 u32 mask;
2505 u32 step;
2506 } reg;
2507
2508 #define MAX_CMD_DESC_BITMASKS 3
2509 /*
2510 * Describes command checks where a particular dword is masked and
2511 * compared against an expected value. If the command does not match
2512 * the expected value, the parser rejects it. Only valid if flags has
2513 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2514 * are valid.
2515 *
2516 * If the check specifies a non-zero condition_mask then the parser
2517 * only performs the check when the bits specified by condition_mask
2518 * are non-zero.
2519 */
2520 struct {
2521 u32 offset;
2522 u32 mask;
2523 u32 expected;
2524 u32 condition_offset;
2525 u32 condition_mask;
2526 } bits[MAX_CMD_DESC_BITMASKS];
2527 };
2528
2529 /*
2530 * A table of commands requiring special handling by the command parser.
2531 *
2532 * Each engine has an array of tables. Each table consists of an array of
2533 * command descriptors, which must be sorted with command opcodes in
2534 * ascending order.
2535 */
2536 struct drm_i915_cmd_table {
2537 const struct drm_i915_cmd_descriptor *table;
2538 int count;
2539 };
2540
2541 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2542 #define __I915__(p) ({ \
2543 struct drm_i915_private *__p; \
2544 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2545 __p = (struct drm_i915_private *)p; \
2546 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2547 __p = to_i915((struct drm_device *)p); \
2548 else \
2549 BUILD_BUG(); \
2550 __p; \
2551 })
2552 #define INTEL_INFO(p) (&__I915__(p)->info)
2553 #define INTEL_GEN(p) (INTEL_INFO(p)->gen)
2554 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2555
2556 #define REVID_FOREVER 0xff
2557 #define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
2558
2559 #define GEN_FOREVER (0)
2560 /*
2561 * Returns true if Gen is in inclusive range [Start, End].
2562 *
2563 * Use GEN_FOREVER for unbound start and or end.
2564 */
2565 #define IS_GEN(p, s, e) ({ \
2566 unsigned int __s = (s), __e = (e); \
2567 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2568 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2569 if ((__s) != GEN_FOREVER) \
2570 __s = (s) - 1; \
2571 if ((__e) == GEN_FOREVER) \
2572 __e = BITS_PER_LONG - 1; \
2573 else \
2574 __e = (e) - 1; \
2575 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2576 })
2577
2578 /*
2579 * Return true if revision is in range [since,until] inclusive.
2580 *
2581 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2582 */
2583 #define IS_REVID(p, since, until) \
2584 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2585
2586 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2587 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2588 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2589 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2590 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2591 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2592 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2593 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2594 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2595 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2596 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2597 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2598 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2599 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2600 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2601 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2602 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2603 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2604 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2605 INTEL_DEVID(dev) == 0x0152 || \
2606 INTEL_DEVID(dev) == 0x015a)
2607 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2608 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
2609 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2610 #define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
2611 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2612 #define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
2613 #define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
2614 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2615 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2616 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2617 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2618 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2619 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2620 (INTEL_DEVID(dev) & 0xf) == 0xe))
2621 /* ULX machines are also considered ULT. */
2622 #define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2623 (INTEL_DEVID(dev) & 0xf) == 0xe)
2624 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2625 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2626 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2627 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2628 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2629 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2630 /* ULX machines are also considered ULT. */
2631 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2632 INTEL_DEVID(dev) == 0x0A1E)
2633 #define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2634 INTEL_DEVID(dev) == 0x1913 || \
2635 INTEL_DEVID(dev) == 0x1916 || \
2636 INTEL_DEVID(dev) == 0x1921 || \
2637 INTEL_DEVID(dev) == 0x1926)
2638 #define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2639 INTEL_DEVID(dev) == 0x1915 || \
2640 INTEL_DEVID(dev) == 0x191E)
2641 #define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2642 INTEL_DEVID(dev) == 0x5913 || \
2643 INTEL_DEVID(dev) == 0x5916 || \
2644 INTEL_DEVID(dev) == 0x5921 || \
2645 INTEL_DEVID(dev) == 0x5926)
2646 #define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2647 INTEL_DEVID(dev) == 0x5915 || \
2648 INTEL_DEVID(dev) == 0x591E)
2649 #define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2650 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2651 #define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2652 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2653
2654 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2655
2656 #define SKL_REVID_A0 0x0
2657 #define SKL_REVID_B0 0x1
2658 #define SKL_REVID_C0 0x2
2659 #define SKL_REVID_D0 0x3
2660 #define SKL_REVID_E0 0x4
2661 #define SKL_REVID_F0 0x5
2662 #define SKL_REVID_G0 0x6
2663 #define SKL_REVID_H0 0x7
2664
2665 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2666
2667 #define BXT_REVID_A0 0x0
2668 #define BXT_REVID_A1 0x1
2669 #define BXT_REVID_B0 0x3
2670 #define BXT_REVID_C0 0x9
2671
2672 #define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2673
2674 #define KBL_REVID_A0 0x0
2675 #define KBL_REVID_B0 0x1
2676 #define KBL_REVID_C0 0x2
2677 #define KBL_REVID_D0 0x3
2678 #define KBL_REVID_E0 0x4
2679
2680 #define IS_KBL_REVID(p, since, until) \
2681 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2682
2683 /*
2684 * The genX designation typically refers to the render engine, so render
2685 * capability related checks should use IS_GEN, while display and other checks
2686 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2687 * chips, etc.).
2688 */
2689 #define IS_GEN2(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(1)))
2690 #define IS_GEN3(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(2)))
2691 #define IS_GEN4(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(3)))
2692 #define IS_GEN5(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(4)))
2693 #define IS_GEN6(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(5)))
2694 #define IS_GEN7(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(6)))
2695 #define IS_GEN8(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(7)))
2696 #define IS_GEN9(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(8)))
2697
2698 #define ENGINE_MASK(id) BIT(id)
2699 #define RENDER_RING ENGINE_MASK(RCS)
2700 #define BSD_RING ENGINE_MASK(VCS)
2701 #define BLT_RING ENGINE_MASK(BCS)
2702 #define VEBOX_RING ENGINE_MASK(VECS)
2703 #define BSD2_RING ENGINE_MASK(VCS2)
2704 #define ALL_ENGINES (~0)
2705
2706 #define HAS_ENGINE(dev_priv, id) \
2707 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
2708
2709 #define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2710 #define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2711 #define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2712 #define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2713
2714 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2715 #define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
2716 #define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
2717 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2718 HAS_EDRAM(dev))
2719 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2720
2721 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2722 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2723 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2724 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2725 #define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
2726
2727 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2728 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2729
2730 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2731 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2732
2733 /* WaRsDisableCoarsePowerGating:skl,bxt */
2734 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2735 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2736 IS_SKL_GT3(dev_priv) || \
2737 IS_SKL_GT4(dev_priv))
2738
2739 /*
2740 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2741 * even when in MSI mode. This results in spurious interrupt warnings if the
2742 * legacy irq no. is shared with another device. The kernel then disables that
2743 * interrupt source and so prevents the other device from working properly.
2744 */
2745 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2746 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2747
2748 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2749 * rows, which changed the alignment requirements and fence programming.
2750 */
2751 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2752 IS_I915GM(dev)))
2753 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2754 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2755
2756 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2757 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2758 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2759
2760 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2761
2762 #define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2763 INTEL_INFO(dev)->gen >= 9)
2764
2765 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2766 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2767 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2768 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2769 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
2770 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2771 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2772 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2773 IS_KABYLAKE(dev) || IS_BROXTON(dev))
2774 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2775 #define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
2776
2777 #define HAS_CSR(dev) (IS_GEN9(dev))
2778
2779 /*
2780 * For now, anything with a GuC requires uCode loading, and then supports
2781 * command submission once loaded. But these are logically independent
2782 * properties, so we have separate macros to test them.
2783 */
2784 #define HAS_GUC(dev) (IS_GEN9(dev))
2785 #define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2786 #define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
2787
2788 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2789 INTEL_INFO(dev)->gen >= 8)
2790
2791 #define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
2792 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2793 !IS_BROXTON(dev))
2794
2795 #define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2796
2797 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2798 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2799 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2800 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2801 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2802 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2803 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2804 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2805 #define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
2806 #define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
2807 #define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
2808 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
2809
2810 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2811 #define HAS_PCH_KBP(dev) (INTEL_PCH_TYPE(dev) == PCH_KBP)
2812 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2813 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2814 #define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2815 #define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2816 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2817 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2818 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2819 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2820
2821 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2822 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2823
2824 /* DPF == dynamic parity feature */
2825 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2826 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2827
2828 #define GT_FREQUENCY_MULTIPLIER 50
2829 #define GEN9_FREQ_SCALER 3
2830
2831 #include "i915_trace.h"
2832
2833 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2834 {
2835 #ifdef CONFIG_INTEL_IOMMU
2836 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2837 return true;
2838 #endif
2839 return false;
2840 }
2841
2842 extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2843 extern int i915_resume_switcheroo(struct drm_device *dev);
2844
2845 int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2846 int enable_ppgtt);
2847
2848 bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2849
2850 /* i915_drv.c */
2851 void __printf(3, 4)
2852 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2853 const char *fmt, ...);
2854
2855 #define i915_report_error(dev_priv, fmt, ...) \
2856 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2857
2858 #ifdef CONFIG_COMPAT
2859 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2860 unsigned long arg);
2861 #endif
2862 extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2863 extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2864 extern int i915_reset(struct drm_i915_private *dev_priv);
2865 extern int intel_guc_reset(struct drm_i915_private *dev_priv);
2866 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2867 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2868 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2869 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2870 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2871 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2872
2873 /* intel_hotplug.c */
2874 void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2875 u32 pin_mask, u32 long_mask);
2876 void intel_hpd_init(struct drm_i915_private *dev_priv);
2877 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2878 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2879 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2880 bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2881 void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2882
2883 /* i915_irq.c */
2884 static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2885 {
2886 unsigned long delay;
2887
2888 if (unlikely(!i915.enable_hangcheck))
2889 return;
2890
2891 /* Don't continually defer the hangcheck so that it is always run at
2892 * least once after work has been scheduled on any ring. Otherwise,
2893 * we will ignore a hung ring if a second ring is kept busy.
2894 */
2895
2896 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2897 queue_delayed_work(system_long_wq,
2898 &dev_priv->gpu_error.hangcheck_work, delay);
2899 }
2900
2901 __printf(3, 4)
2902 void i915_handle_error(struct drm_i915_private *dev_priv,
2903 u32 engine_mask,
2904 const char *fmt, ...);
2905
2906 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2907 int intel_irq_install(struct drm_i915_private *dev_priv);
2908 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2909
2910 extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2911 extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
2912 bool restore_forcewake);
2913 extern void intel_uncore_init(struct drm_i915_private *dev_priv);
2914 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
2915 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
2916 extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2917 extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2918 bool restore);
2919 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2920 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2921 enum forcewake_domains domains);
2922 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2923 enum forcewake_domains domains);
2924 /* Like above but the caller must manage the uncore.lock itself.
2925 * Must be used with I915_READ_FW and friends.
2926 */
2927 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2928 enum forcewake_domains domains);
2929 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2930 enum forcewake_domains domains);
2931 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2932
2933 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2934
2935 int intel_wait_for_register(struct drm_i915_private *dev_priv,
2936 i915_reg_t reg,
2937 const u32 mask,
2938 const u32 value,
2939 const unsigned long timeout_ms);
2940 int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2941 i915_reg_t reg,
2942 const u32 mask,
2943 const u32 value,
2944 const unsigned long timeout_ms);
2945
2946 static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2947 {
2948 return dev_priv->gvt.initialized;
2949 }
2950
2951 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2952 {
2953 return dev_priv->vgpu.active;
2954 }
2955
2956 void
2957 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2958 u32 status_mask);
2959
2960 void
2961 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2962 u32 status_mask);
2963
2964 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2965 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2966 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2967 uint32_t mask,
2968 uint32_t bits);
2969 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2970 uint32_t interrupt_mask,
2971 uint32_t enabled_irq_mask);
2972 static inline void
2973 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2974 {
2975 ilk_update_display_irq(dev_priv, bits, bits);
2976 }
2977 static inline void
2978 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2979 {
2980 ilk_update_display_irq(dev_priv, bits, 0);
2981 }
2982 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2983 enum pipe pipe,
2984 uint32_t interrupt_mask,
2985 uint32_t enabled_irq_mask);
2986 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2987 enum pipe pipe, uint32_t bits)
2988 {
2989 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2990 }
2991 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2992 enum pipe pipe, uint32_t bits)
2993 {
2994 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2995 }
2996 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2997 uint32_t interrupt_mask,
2998 uint32_t enabled_irq_mask);
2999 static inline void
3000 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3001 {
3002 ibx_display_interrupt_update(dev_priv, bits, bits);
3003 }
3004 static inline void
3005 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3006 {
3007 ibx_display_interrupt_update(dev_priv, bits, 0);
3008 }
3009
3010 /* i915_gem.c */
3011 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3012 struct drm_file *file_priv);
3013 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3014 struct drm_file *file_priv);
3015 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3016 struct drm_file *file_priv);
3017 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3018 struct drm_file *file_priv);
3019 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3020 struct drm_file *file_priv);
3021 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3022 struct drm_file *file_priv);
3023 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3024 struct drm_file *file_priv);
3025 int i915_gem_execbuffer(struct drm_device *dev, void *data,
3026 struct drm_file *file_priv);
3027 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3028 struct drm_file *file_priv);
3029 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3030 struct drm_file *file_priv);
3031 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3032 struct drm_file *file);
3033 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3034 struct drm_file *file);
3035 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3036 struct drm_file *file_priv);
3037 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3038 struct drm_file *file_priv);
3039 int i915_gem_set_tiling(struct drm_device *dev, void *data,
3040 struct drm_file *file_priv);
3041 int i915_gem_get_tiling(struct drm_device *dev, void *data,
3042 struct drm_file *file_priv);
3043 void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3044 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3045 struct drm_file *file);
3046 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3047 struct drm_file *file_priv);
3048 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3049 struct drm_file *file_priv);
3050 void i915_gem_load_init(struct drm_device *dev);
3051 void i915_gem_load_cleanup(struct drm_device *dev);
3052 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
3053 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3054
3055 void *i915_gem_object_alloc(struct drm_device *dev);
3056 void i915_gem_object_free(struct drm_i915_gem_object *obj);
3057 void i915_gem_object_init(struct drm_i915_gem_object *obj,
3058 const struct drm_i915_gem_object_ops *ops);
3059 struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
3060 size_t size);
3061 struct drm_i915_gem_object *i915_gem_object_create_from_data(
3062 struct drm_device *dev, const void *data, size_t size);
3063 void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
3064 void i915_gem_free_object(struct drm_gem_object *obj);
3065
3066 struct i915_vma * __must_check
3067 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3068 const struct i915_ggtt_view *view,
3069 u64 size,
3070 u64 alignment,
3071 u64 flags);
3072
3073 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3074 u32 flags);
3075 void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
3076 int __must_check i915_vma_unbind(struct i915_vma *vma);
3077 void i915_vma_close(struct i915_vma *vma);
3078 void i915_vma_destroy(struct i915_vma *vma);
3079
3080 int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
3081 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
3082 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
3083 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3084
3085 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3086
3087 static inline int __sg_page_count(struct scatterlist *sg)
3088 {
3089 return sg->length >> PAGE_SHIFT;
3090 }
3091
3092 struct page *
3093 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3094
3095 static inline dma_addr_t
3096 i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3097 {
3098 if (n < obj->get_page.last) {
3099 obj->get_page.sg = obj->pages->sgl;
3100 obj->get_page.last = 0;
3101 }
3102
3103 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3104 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3105 if (unlikely(sg_is_chain(obj->get_page.sg)))
3106 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3107 }
3108
3109 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3110 }
3111
3112 static inline struct page *
3113 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
3114 {
3115 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3116 return NULL;
3117
3118 if (n < obj->get_page.last) {
3119 obj->get_page.sg = obj->pages->sgl;
3120 obj->get_page.last = 0;
3121 }
3122
3123 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3124 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3125 if (unlikely(sg_is_chain(obj->get_page.sg)))
3126 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3127 }
3128
3129 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
3130 }
3131
3132 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3133 {
3134 BUG_ON(obj->pages == NULL);
3135 obj->pages_pin_count++;
3136 }
3137
3138 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3139 {
3140 BUG_ON(obj->pages_pin_count == 0);
3141 obj->pages_pin_count--;
3142 }
3143
3144 enum i915_map_type {
3145 I915_MAP_WB = 0,
3146 I915_MAP_WC,
3147 };
3148
3149 /**
3150 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3151 * @obj - the object to map into kernel address space
3152 * @type - the type of mapping, used to select pgprot_t
3153 *
3154 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3155 * pages and then returns a contiguous mapping of the backing storage into
3156 * the kernel address space. Based on the @type of mapping, the PTE will be
3157 * set to either WriteBack or WriteCombine (via pgprot_t).
3158 *
3159 * The caller must hold the struct_mutex, and is responsible for calling
3160 * i915_gem_object_unpin_map() when the mapping is no longer required.
3161 *
3162 * Returns the pointer through which to access the mapped object, or an
3163 * ERR_PTR() on error.
3164 */
3165 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3166 enum i915_map_type type);
3167
3168 /**
3169 * i915_gem_object_unpin_map - releases an earlier mapping
3170 * @obj - the object to unmap
3171 *
3172 * After pinning the object and mapping its pages, once you are finished
3173 * with your access, call i915_gem_object_unpin_map() to release the pin
3174 * upon the mapping. Once the pin count reaches zero, that mapping may be
3175 * removed.
3176 *
3177 * The caller must hold the struct_mutex.
3178 */
3179 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3180 {
3181 lockdep_assert_held(&obj->base.dev->struct_mutex);
3182 i915_gem_object_unpin_pages(obj);
3183 }
3184
3185 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3186 unsigned int *needs_clflush);
3187 int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3188 unsigned int *needs_clflush);
3189 #define CLFLUSH_BEFORE 0x1
3190 #define CLFLUSH_AFTER 0x2
3191 #define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3192
3193 static inline void
3194 i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3195 {
3196 i915_gem_object_unpin_pages(obj);
3197 }
3198
3199 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3200 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
3201 struct drm_i915_gem_request *to);
3202 void i915_vma_move_to_active(struct i915_vma *vma,
3203 struct drm_i915_gem_request *req,
3204 unsigned int flags);
3205 int i915_gem_dumb_create(struct drm_file *file_priv,
3206 struct drm_device *dev,
3207 struct drm_mode_create_dumb *args);
3208 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3209 uint32_t handle, uint64_t *offset);
3210
3211 void i915_gem_track_fb(struct drm_i915_gem_object *old,
3212 struct drm_i915_gem_object *new,
3213 unsigned frontbuffer_bits);
3214
3215 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
3216
3217 struct drm_i915_gem_request *
3218 i915_gem_find_active_request(struct intel_engine_cs *engine);
3219
3220 void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3221
3222 static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3223 {
3224 return atomic_read(&error->reset_counter);
3225 }
3226
3227 static inline bool __i915_reset_in_progress(u32 reset)
3228 {
3229 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3230 }
3231
3232 static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3233 {
3234 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3235 }
3236
3237 static inline bool __i915_terminally_wedged(u32 reset)
3238 {
3239 return unlikely(reset & I915_WEDGED);
3240 }
3241
3242 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3243 {
3244 return __i915_reset_in_progress(i915_reset_counter(error));
3245 }
3246
3247 static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3248 {
3249 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
3250 }
3251
3252 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3253 {
3254 return __i915_terminally_wedged(i915_reset_counter(error));
3255 }
3256
3257 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3258 {
3259 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
3260 }
3261
3262 void i915_gem_reset(struct drm_device *dev);
3263 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
3264 int __must_check i915_gem_init(struct drm_device *dev);
3265 int __must_check i915_gem_init_hw(struct drm_device *dev);
3266 void i915_gem_init_swizzling(struct drm_device *dev);
3267 void i915_gem_cleanup_engines(struct drm_device *dev);
3268 int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3269 bool interruptible);
3270 int __must_check i915_gem_suspend(struct drm_device *dev);
3271 void i915_gem_resume(struct drm_device *dev);
3272 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3273 int __must_check
3274 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3275 bool readonly);
3276 int __must_check
3277 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3278 bool write);
3279 int __must_check
3280 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3281 struct i915_vma * __must_check
3282 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3283 u32 alignment,
3284 const struct i915_ggtt_view *view);
3285 void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3286 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3287 int align);
3288 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3289 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3290
3291 u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv, u64 size,
3292 int tiling_mode);
3293 u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
3294 int tiling_mode, bool fenced);
3295
3296 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3297 enum i915_cache_level cache_level);
3298
3299 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3300 struct dma_buf *dma_buf);
3301
3302 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3303 struct drm_gem_object *gem_obj, int flags);
3304
3305 struct i915_vma *
3306 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3307 struct i915_address_space *vm,
3308 const struct i915_ggtt_view *view);
3309
3310 struct i915_vma *
3311 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3312 struct i915_address_space *vm,
3313 const struct i915_ggtt_view *view);
3314
3315 static inline struct i915_hw_ppgtt *
3316 i915_vm_to_ppgtt(struct i915_address_space *vm)
3317 {
3318 return container_of(vm, struct i915_hw_ppgtt, base);
3319 }
3320
3321 static inline struct i915_vma *
3322 i915_gem_object_to_ggtt(struct drm_i915_gem_object *obj,
3323 const struct i915_ggtt_view *view)
3324 {
3325 return i915_gem_obj_to_vma(obj, &to_i915(obj->base.dev)->ggtt.base, view);
3326 }
3327
3328 static inline unsigned long
3329 i915_gem_object_ggtt_offset(struct drm_i915_gem_object *o,
3330 const struct i915_ggtt_view *view)
3331 {
3332 return i915_ggtt_offset(i915_gem_object_to_ggtt(o, view));
3333 }
3334
3335 /* i915_gem_fence.c */
3336 int __must_check i915_vma_get_fence(struct i915_vma *vma);
3337 int __must_check i915_vma_put_fence(struct i915_vma *vma);
3338
3339 /**
3340 * i915_vma_pin_fence - pin fencing state
3341 * @vma: vma to pin fencing for
3342 *
3343 * This pins the fencing state (whether tiled or untiled) to make sure the
3344 * vma (and its object) is ready to be used as a scanout target. Fencing
3345 * status must be synchronize first by calling i915_vma_get_fence():
3346 *
3347 * The resulting fence pin reference must be released again with
3348 * i915_vma_unpin_fence().
3349 *
3350 * Returns:
3351 *
3352 * True if the vma has a fence, false otherwise.
3353 */
3354 static inline bool
3355 i915_vma_pin_fence(struct i915_vma *vma)
3356 {
3357 if (vma->fence) {
3358 vma->fence->pin_count++;
3359 return true;
3360 } else
3361 return false;
3362 }
3363
3364 /**
3365 * i915_vma_unpin_fence - unpin fencing state
3366 * @vma: vma to unpin fencing for
3367 *
3368 * This releases the fence pin reference acquired through
3369 * i915_vma_pin_fence. It will handle both objects with and without an
3370 * attached fence correctly, callers do not need to distinguish this.
3371 */
3372 static inline void
3373 i915_vma_unpin_fence(struct i915_vma *vma)
3374 {
3375 if (vma->fence) {
3376 GEM_BUG_ON(vma->fence->pin_count <= 0);
3377 vma->fence->pin_count--;
3378 }
3379 }
3380
3381 void i915_gem_restore_fences(struct drm_device *dev);
3382
3383 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3384 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3385 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3386
3387 /* i915_gem_context.c */
3388 int __must_check i915_gem_context_init(struct drm_device *dev);
3389 void i915_gem_context_lost(struct drm_i915_private *dev_priv);
3390 void i915_gem_context_fini(struct drm_device *dev);
3391 void i915_gem_context_reset(struct drm_device *dev);
3392 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3393 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3394 int i915_switch_context(struct drm_i915_gem_request *req);
3395 int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
3396 void i915_gem_context_free(struct kref *ctx_ref);
3397 struct drm_i915_gem_object *
3398 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3399 struct i915_gem_context *
3400 i915_gem_context_create_gvt(struct drm_device *dev);
3401
3402 static inline struct i915_gem_context *
3403 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3404 {
3405 struct i915_gem_context *ctx;
3406
3407 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
3408
3409 ctx = idr_find(&file_priv->context_idr, id);
3410 if (!ctx)
3411 return ERR_PTR(-ENOENT);
3412
3413 return ctx;
3414 }
3415
3416 static inline struct i915_gem_context *
3417 i915_gem_context_get(struct i915_gem_context *ctx)
3418 {
3419 kref_get(&ctx->ref);
3420 return ctx;
3421 }
3422
3423 static inline void i915_gem_context_put(struct i915_gem_context *ctx)
3424 {
3425 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
3426 kref_put(&ctx->ref, i915_gem_context_free);
3427 }
3428
3429 static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3430 {
3431 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3432 }
3433
3434 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3435 struct drm_file *file);
3436 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3437 struct drm_file *file);
3438 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3439 struct drm_file *file_priv);
3440 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3441 struct drm_file *file_priv);
3442 int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3443 struct drm_file *file);
3444
3445 /* i915_gem_evict.c */
3446 int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3447 u64 min_size, u64 alignment,
3448 unsigned cache_level,
3449 u64 start, u64 end,
3450 unsigned flags);
3451 int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
3452 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3453
3454 /* belongs in i915_gem_gtt.h */
3455 static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3456 {
3457 wmb();
3458 if (INTEL_GEN(dev_priv) < 6)
3459 intel_gtt_chipset_flush();
3460 }
3461
3462 /* i915_gem_stolen.c */
3463 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3464 struct drm_mm_node *node, u64 size,
3465 unsigned alignment);
3466 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3467 struct drm_mm_node *node, u64 size,
3468 unsigned alignment, u64 start,
3469 u64 end);
3470 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3471 struct drm_mm_node *node);
3472 int i915_gem_init_stolen(struct drm_device *dev);
3473 void i915_gem_cleanup_stolen(struct drm_device *dev);
3474 struct drm_i915_gem_object *
3475 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3476 struct drm_i915_gem_object *
3477 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3478 u32 stolen_offset,
3479 u32 gtt_offset,
3480 u32 size);
3481
3482 /* i915_gem_shrinker.c */
3483 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3484 unsigned long target,
3485 unsigned flags);
3486 #define I915_SHRINK_PURGEABLE 0x1
3487 #define I915_SHRINK_UNBOUND 0x2
3488 #define I915_SHRINK_BOUND 0x4
3489 #define I915_SHRINK_ACTIVE 0x8
3490 #define I915_SHRINK_VMAPS 0x10
3491 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3492 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3493 void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3494
3495
3496 /* i915_gem_tiling.c */
3497 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3498 {
3499 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3500
3501 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3502 i915_gem_object_is_tiled(obj);
3503 }
3504
3505 /* i915_debugfs.c */
3506 #ifdef CONFIG_DEBUG_FS
3507 int i915_debugfs_register(struct drm_i915_private *dev_priv);
3508 void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
3509 int i915_debugfs_connector_add(struct drm_connector *connector);
3510 void intel_display_crc_init(struct drm_device *dev);
3511 #else
3512 static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3513 static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
3514 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3515 { return 0; }
3516 static inline void intel_display_crc_init(struct drm_device *dev) {}
3517 #endif
3518
3519 /* i915_gpu_error.c */
3520 __printf(2, 3)
3521 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3522 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3523 const struct i915_error_state_file_priv *error);
3524 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3525 struct drm_i915_private *i915,
3526 size_t count, loff_t pos);
3527 static inline void i915_error_state_buf_release(
3528 struct drm_i915_error_state_buf *eb)
3529 {
3530 kfree(eb->buf);
3531 }
3532 void i915_capture_error_state(struct drm_i915_private *dev_priv,
3533 u32 engine_mask,
3534 const char *error_msg);
3535 void i915_error_state_get(struct drm_device *dev,
3536 struct i915_error_state_file_priv *error_priv);
3537 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3538 void i915_destroy_error_state(struct drm_device *dev);
3539
3540 void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
3541 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3542
3543 /* i915_cmd_parser.c */
3544 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3545 void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3546 void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3547 bool intel_engine_needs_cmd_parser(struct intel_engine_cs *engine);
3548 int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3549 struct drm_i915_gem_object *batch_obj,
3550 struct drm_i915_gem_object *shadow_batch_obj,
3551 u32 batch_start_offset,
3552 u32 batch_len,
3553 bool is_master);
3554
3555 /* i915_suspend.c */
3556 extern int i915_save_state(struct drm_device *dev);
3557 extern int i915_restore_state(struct drm_device *dev);
3558
3559 /* i915_sysfs.c */
3560 void i915_setup_sysfs(struct drm_device *dev_priv);
3561 void i915_teardown_sysfs(struct drm_device *dev_priv);
3562
3563 /* intel_i2c.c */
3564 extern int intel_setup_gmbus(struct drm_device *dev);
3565 extern void intel_teardown_gmbus(struct drm_device *dev);
3566 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3567 unsigned int pin);
3568
3569 extern struct i2c_adapter *
3570 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3571 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3572 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3573 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3574 {
3575 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3576 }
3577 extern void intel_i2c_reset(struct drm_device *dev);
3578
3579 /* intel_bios.c */
3580 int intel_bios_init(struct drm_i915_private *dev_priv);
3581 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3582 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3583 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3584 bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3585 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3586 bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3587 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3588 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3589 enum port port);
3590
3591 /* intel_opregion.c */
3592 #ifdef CONFIG_ACPI
3593 extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3594 extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3595 extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3596 extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3597 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3598 bool enable);
3599 extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3600 pci_power_t state);
3601 extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3602 #else
3603 static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3604 static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3605 static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
3606 static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3607 {
3608 }
3609 static inline int
3610 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3611 {
3612 return 0;
3613 }
3614 static inline int
3615 intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3616 {
3617 return 0;
3618 }
3619 static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3620 {
3621 return -ENODEV;
3622 }
3623 #endif
3624
3625 /* intel_acpi.c */
3626 #ifdef CONFIG_ACPI
3627 extern void intel_register_dsm_handler(void);
3628 extern void intel_unregister_dsm_handler(void);
3629 #else
3630 static inline void intel_register_dsm_handler(void) { return; }
3631 static inline void intel_unregister_dsm_handler(void) { return; }
3632 #endif /* CONFIG_ACPI */
3633
3634 /* intel_device_info.c */
3635 static inline struct intel_device_info *
3636 mkwrite_device_info(struct drm_i915_private *dev_priv)
3637 {
3638 return (struct intel_device_info *)&dev_priv->info;
3639 }
3640
3641 void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3642 void intel_device_info_dump(struct drm_i915_private *dev_priv);
3643
3644 /* modesetting */
3645 extern void intel_modeset_init_hw(struct drm_device *dev);
3646 extern void intel_modeset_init(struct drm_device *dev);
3647 extern void intel_modeset_gem_init(struct drm_device *dev);
3648 extern void intel_modeset_cleanup(struct drm_device *dev);
3649 extern int intel_connector_register(struct drm_connector *);
3650 extern void intel_connector_unregister(struct drm_connector *);
3651 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3652 extern void intel_display_resume(struct drm_device *dev);
3653 extern void i915_redisable_vga(struct drm_device *dev);
3654 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3655 extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3656 extern void intel_init_pch_refclk(struct drm_device *dev);
3657 extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3658 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3659 bool enable);
3660
3661 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3662 struct drm_file *file);
3663
3664 /* overlay */
3665 extern struct intel_overlay_error_state *
3666 intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3667 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3668 struct intel_overlay_error_state *error);
3669
3670 extern struct intel_display_error_state *
3671 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3672 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3673 struct drm_device *dev,
3674 struct intel_display_error_state *error);
3675
3676 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3677 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3678
3679 /* intel_sideband.c */
3680 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3681 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3682 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3683 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3684 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3685 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3686 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3687 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3688 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3689 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3690 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3691 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3692 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3693 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3694 enum intel_sbi_destination destination);
3695 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3696 enum intel_sbi_destination destination);
3697 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3698 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3699
3700 /* intel_dpio_phy.c */
3701 void chv_set_phy_signal_level(struct intel_encoder *encoder,
3702 u32 deemph_reg_value, u32 margin_reg_value,
3703 bool uniq_trans_scale);
3704 void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3705 bool reset);
3706 void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3707 void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3708 void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3709 void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3710
3711 void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3712 u32 demph_reg_value, u32 preemph_reg_value,
3713 u32 uniqtranscale_reg_value, u32 tx3_demph);
3714 void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3715 void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3716 void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3717
3718 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3719 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3720
3721 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3722 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3723
3724 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3725 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3726 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3727 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3728
3729 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3730 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3731 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3732 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3733
3734 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3735 * will be implemented using 2 32-bit writes in an arbitrary order with
3736 * an arbitrary delay between them. This can cause the hardware to
3737 * act upon the intermediate value, possibly leading to corruption and
3738 * machine death. You have been warned.
3739 */
3740 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3741 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3742
3743 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3744 u32 upper, lower, old_upper, loop = 0; \
3745 upper = I915_READ(upper_reg); \
3746 do { \
3747 old_upper = upper; \
3748 lower = I915_READ(lower_reg); \
3749 upper = I915_READ(upper_reg); \
3750 } while (upper != old_upper && loop++ < 2); \
3751 (u64)upper << 32 | lower; })
3752
3753 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3754 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3755
3756 #define __raw_read(x, s) \
3757 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3758 i915_reg_t reg) \
3759 { \
3760 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3761 }
3762
3763 #define __raw_write(x, s) \
3764 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3765 i915_reg_t reg, uint##x##_t val) \
3766 { \
3767 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3768 }
3769 __raw_read(8, b)
3770 __raw_read(16, w)
3771 __raw_read(32, l)
3772 __raw_read(64, q)
3773
3774 __raw_write(8, b)
3775 __raw_write(16, w)
3776 __raw_write(32, l)
3777 __raw_write(64, q)
3778
3779 #undef __raw_read
3780 #undef __raw_write
3781
3782 /* These are untraced mmio-accessors that are only valid to be used inside
3783 * criticial sections inside IRQ handlers where forcewake is explicitly
3784 * controlled.
3785 * Think twice, and think again, before using these.
3786 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3787 * intel_uncore_forcewake_irqunlock().
3788 */
3789 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3790 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3791 #define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3792 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3793
3794 /* "Broadcast RGB" property */
3795 #define INTEL_BROADCAST_RGB_AUTO 0
3796 #define INTEL_BROADCAST_RGB_FULL 1
3797 #define INTEL_BROADCAST_RGB_LIMITED 2
3798
3799 static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
3800 {
3801 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
3802 return VLV_VGACNTRL;
3803 else if (INTEL_INFO(dev)->gen >= 5)
3804 return CPU_VGACNTRL;
3805 else
3806 return VGACNTRL;
3807 }
3808
3809 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3810 {
3811 unsigned long j = msecs_to_jiffies(m);
3812
3813 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3814 }
3815
3816 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3817 {
3818 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3819 }
3820
3821 static inline unsigned long
3822 timespec_to_jiffies_timeout(const struct timespec *value)
3823 {
3824 unsigned long j = timespec_to_jiffies(value);
3825
3826 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3827 }
3828
3829 /*
3830 * If you need to wait X milliseconds between events A and B, but event B
3831 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3832 * when event A happened, then just before event B you call this function and
3833 * pass the timestamp as the first argument, and X as the second argument.
3834 */
3835 static inline void
3836 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3837 {
3838 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3839
3840 /*
3841 * Don't re-read the value of "jiffies" every time since it may change
3842 * behind our back and break the math.
3843 */
3844 tmp_jiffies = jiffies;
3845 target_jiffies = timestamp_jiffies +
3846 msecs_to_jiffies_timeout(to_wait_ms);
3847
3848 if (time_after(target_jiffies, tmp_jiffies)) {
3849 remaining_jiffies = target_jiffies - tmp_jiffies;
3850 while (remaining_jiffies)
3851 remaining_jiffies =
3852 schedule_timeout_uninterruptible(remaining_jiffies);
3853 }
3854 }
3855 static inline bool __i915_request_irq_complete(struct drm_i915_gem_request *req)
3856 {
3857 struct intel_engine_cs *engine = req->engine;
3858
3859 /* Before we do the heavier coherent read of the seqno,
3860 * check the value (hopefully) in the CPU cacheline.
3861 */
3862 if (i915_gem_request_completed(req))
3863 return true;
3864
3865 /* Ensure our read of the seqno is coherent so that we
3866 * do not "miss an interrupt" (i.e. if this is the last
3867 * request and the seqno write from the GPU is not visible
3868 * by the time the interrupt fires, we will see that the
3869 * request is incomplete and go back to sleep awaiting
3870 * another interrupt that will never come.)
3871 *
3872 * Strictly, we only need to do this once after an interrupt,
3873 * but it is easier and safer to do it every time the waiter
3874 * is woken.
3875 */
3876 if (engine->irq_seqno_barrier &&
3877 rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
3878 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
3879 struct task_struct *tsk;
3880
3881 /* The ordering of irq_posted versus applying the barrier
3882 * is crucial. The clearing of the current irq_posted must
3883 * be visible before we perform the barrier operation,
3884 * such that if a subsequent interrupt arrives, irq_posted
3885 * is reasserted and our task rewoken (which causes us to
3886 * do another __i915_request_irq_complete() immediately
3887 * and reapply the barrier). Conversely, if the clear
3888 * occurs after the barrier, then an interrupt that arrived
3889 * whilst we waited on the barrier would not trigger a
3890 * barrier on the next pass, and the read may not see the
3891 * seqno update.
3892 */
3893 engine->irq_seqno_barrier(engine);
3894
3895 /* If we consume the irq, but we are no longer the bottom-half,
3896 * the real bottom-half may not have serialised their own
3897 * seqno check with the irq-barrier (i.e. may have inspected
3898 * the seqno before we believe it coherent since they see
3899 * irq_posted == false but we are still running).
3900 */
3901 rcu_read_lock();
3902 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
3903 if (tsk && tsk != current)
3904 /* Note that if the bottom-half is changed as we
3905 * are sending the wake-up, the new bottom-half will
3906 * be woken by whomever made the change. We only have
3907 * to worry about when we steal the irq-posted for
3908 * ourself.
3909 */
3910 wake_up_process(tsk);
3911 rcu_read_unlock();
3912
3913 if (i915_gem_request_completed(req))
3914 return true;
3915 }
3916
3917 /* We need to check whether any gpu reset happened in between
3918 * the request being submitted and now. If a reset has occurred,
3919 * the seqno will have been advance past ours and our request
3920 * is complete. If we are in the process of handling a reset,
3921 * the request is effectively complete as the rendering will
3922 * be discarded, but we need to return in order to drop the
3923 * struct_mutex.
3924 */
3925 if (i915_reset_in_progress(&req->i915->gpu_error))
3926 return true;
3927
3928 return false;
3929 }
3930
3931 void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3932 bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3933
3934 /* i915_mm.c */
3935 int remap_io_mapping(struct vm_area_struct *vma,
3936 unsigned long addr, unsigned long pfn, unsigned long size,
3937 struct io_mapping *iomap);
3938
3939 #define ptr_mask_bits(ptr) ({ \
3940 unsigned long __v = (unsigned long)(ptr); \
3941 (typeof(ptr))(__v & PAGE_MASK); \
3942 })
3943
3944 #define ptr_unpack_bits(ptr, bits) ({ \
3945 unsigned long __v = (unsigned long)(ptr); \
3946 (bits) = __v & ~PAGE_MASK; \
3947 (typeof(ptr))(__v & PAGE_MASK); \
3948 })
3949
3950 #define ptr_pack_bits(ptr, bits) \
3951 ((typeof(ptr))((unsigned long)(ptr) | (bits)))
3952
3953 #define fetch_and_zero(ptr) ({ \
3954 typeof(*ptr) __T = *(ptr); \
3955 *(ptr) = (typeof(*ptr))0; \
3956 __T; \
3957 })
3958
3959 #endif