]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/gpu/drm/i915/i915_drv.h
Merge tag 'drm-intel-next-2015-04-23-fixed' of git://anongit.freedesktop.org/drm...
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include "i915_reg.h"
37 #include "intel_bios.h"
38 #include "intel_ringbuffer.h"
39 #include "intel_lrc.h"
40 #include "i915_gem_gtt.h"
41 #include "i915_gem_render_state.h"
42 #include <linux/io-mapping.h>
43 #include <linux/i2c.h>
44 #include <linux/i2c-algo-bit.h>
45 #include <drm/intel-gtt.h>
46 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
47 #include <drm/drm_gem.h>
48 #include <linux/backlight.h>
49 #include <linux/hashtable.h>
50 #include <linux/intel-iommu.h>
51 #include <linux/kref.h>
52 #include <linux/pm_qos.h>
53
54 /* General customization:
55 */
56
57 #define DRIVER_NAME "i915"
58 #define DRIVER_DESC "Intel Graphics"
59 #define DRIVER_DATE "20150423"
60
61 #undef WARN_ON
62 /* Many gcc seem to no see through this and fall over :( */
63 #if 0
64 #define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69 #else
70 #define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71 #endif
72
73 #undef WARN_ON_ONCE
74 #define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
76 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
78
79 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86 #define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
90 WARN(1, format); \
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95 })
96
97 #define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
101 WARN(1, "WARN_ON(" #condition ")\n"); \
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106 })
107
108 enum pipe {
109 INVALID_PIPE = -1,
110 PIPE_A = 0,
111 PIPE_B,
112 PIPE_C,
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
115 };
116 #define pipe_name(p) ((p) + 'A')
117
118 enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
124 };
125 #define transcoder_name(t) ((t) + 'A')
126
127 /*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
133 #define I915_MAX_PLANES 4
134
135 enum plane {
136 PLANE_A = 0,
137 PLANE_B,
138 PLANE_C,
139 };
140 #define plane_name(p) ((p) + 'A')
141
142 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
143
144 enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151 };
152 #define port_name(p) ((p) + 'A')
153
154 #define I915_NUM_PHYS_VLV 2
155
156 enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159 };
160
161 enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164 };
165
166 enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
176 POWER_DOMAIN_TRANSCODER_EDP,
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
188 POWER_DOMAIN_VGA,
189 POWER_DOMAIN_AUDIO,
190 POWER_DOMAIN_PLLS,
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
195 POWER_DOMAIN_INIT,
196
197 POWER_DOMAIN_NUM,
198 };
199
200 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
203 #define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
206
207 enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218 };
219
220 #define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
226
227 #define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
229 #define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
233 #define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
237
238 #define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
241 #define for_each_intel_crtc(dev, intel_crtc) \
242 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
243
244 #define for_each_intel_encoder(dev, intel_encoder) \
245 list_for_each_entry(intel_encoder, \
246 &(dev)->mode_config.encoder_list, \
247 base.head)
248
249 #define for_each_intel_connector(dev, intel_connector) \
250 list_for_each_entry(intel_connector, \
251 &dev->mode_config.connector_list, \
252 base.head)
253
254 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
255 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
256 if ((intel_encoder)->base.crtc == (__crtc))
257
258 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
259 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
260 if ((intel_connector)->base.encoder == (__encoder))
261
262 #define for_each_power_domain(domain, mask) \
263 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
264 if ((1 << (domain)) & (mask))
265
266 struct drm_i915_private;
267 struct i915_mm_struct;
268 struct i915_mmu_object;
269
270 enum intel_dpll_id {
271 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
272 /* real shared dpll ids must be >= 0 */
273 DPLL_ID_PCH_PLL_A = 0,
274 DPLL_ID_PCH_PLL_B = 1,
275 /* hsw/bdw */
276 DPLL_ID_WRPLL1 = 0,
277 DPLL_ID_WRPLL2 = 1,
278 /* skl */
279 DPLL_ID_SKL_DPLL1 = 0,
280 DPLL_ID_SKL_DPLL2 = 1,
281 DPLL_ID_SKL_DPLL3 = 2,
282 };
283 #define I915_NUM_PLLS 3
284
285 struct intel_dpll_hw_state {
286 /* i9xx, pch plls */
287 uint32_t dpll;
288 uint32_t dpll_md;
289 uint32_t fp0;
290 uint32_t fp1;
291
292 /* hsw, bdw */
293 uint32_t wrpll;
294
295 /* skl */
296 /*
297 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
298 * lower part of crtl1 and they get shifted into position when writing
299 * the register. This allows us to easily compare the state to share
300 * the DPLL.
301 */
302 uint32_t ctrl1;
303 /* HDMI only, 0 when used for DP */
304 uint32_t cfgcr1, cfgcr2;
305
306 /* bxt */
307 uint32_t ebb0, pll0, pll1, pll2, pll3, pll6, pll8, pcsdw12;
308 };
309
310 struct intel_shared_dpll_config {
311 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
312 struct intel_dpll_hw_state hw_state;
313 };
314
315 struct intel_shared_dpll {
316 struct intel_shared_dpll_config config;
317 struct intel_shared_dpll_config *new_config;
318
319 int active; /* count of number of active CRTCs (i.e. DPMS on) */
320 bool on; /* is the PLL actually active? Disabled during modeset */
321 const char *name;
322 /* should match the index in the dev_priv->shared_dplls array */
323 enum intel_dpll_id id;
324 /* The mode_set hook is optional and should be used together with the
325 * intel_prepare_shared_dpll function. */
326 void (*mode_set)(struct drm_i915_private *dev_priv,
327 struct intel_shared_dpll *pll);
328 void (*enable)(struct drm_i915_private *dev_priv,
329 struct intel_shared_dpll *pll);
330 void (*disable)(struct drm_i915_private *dev_priv,
331 struct intel_shared_dpll *pll);
332 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
333 struct intel_shared_dpll *pll,
334 struct intel_dpll_hw_state *hw_state);
335 };
336
337 #define SKL_DPLL0 0
338 #define SKL_DPLL1 1
339 #define SKL_DPLL2 2
340 #define SKL_DPLL3 3
341
342 /* Used by dp and fdi links */
343 struct intel_link_m_n {
344 uint32_t tu;
345 uint32_t gmch_m;
346 uint32_t gmch_n;
347 uint32_t link_m;
348 uint32_t link_n;
349 };
350
351 void intel_link_compute_m_n(int bpp, int nlanes,
352 int pixel_clock, int link_clock,
353 struct intel_link_m_n *m_n);
354
355 /* Interface history:
356 *
357 * 1.1: Original.
358 * 1.2: Add Power Management
359 * 1.3: Add vblank support
360 * 1.4: Fix cmdbuffer path, add heap destroy
361 * 1.5: Add vblank pipe configuration
362 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
363 * - Support vertical blank on secondary display pipe
364 */
365 #define DRIVER_MAJOR 1
366 #define DRIVER_MINOR 6
367 #define DRIVER_PATCHLEVEL 0
368
369 #define WATCH_LISTS 0
370
371 struct opregion_header;
372 struct opregion_acpi;
373 struct opregion_swsci;
374 struct opregion_asle;
375
376 struct intel_opregion {
377 struct opregion_header __iomem *header;
378 struct opregion_acpi __iomem *acpi;
379 struct opregion_swsci __iomem *swsci;
380 u32 swsci_gbda_sub_functions;
381 u32 swsci_sbcb_sub_functions;
382 struct opregion_asle __iomem *asle;
383 void __iomem *vbt;
384 u32 __iomem *lid_state;
385 struct work_struct asle_work;
386 };
387 #define OPREGION_SIZE (8*1024)
388
389 struct intel_overlay;
390 struct intel_overlay_error_state;
391
392 #define I915_FENCE_REG_NONE -1
393 #define I915_MAX_NUM_FENCES 32
394 /* 32 fences + sign bit for FENCE_REG_NONE */
395 #define I915_MAX_NUM_FENCE_BITS 6
396
397 struct drm_i915_fence_reg {
398 struct list_head lru_list;
399 struct drm_i915_gem_object *obj;
400 int pin_count;
401 };
402
403 struct sdvo_device_mapping {
404 u8 initialized;
405 u8 dvo_port;
406 u8 slave_addr;
407 u8 dvo_wiring;
408 u8 i2c_pin;
409 u8 ddc_pin;
410 };
411
412 struct intel_display_error_state;
413
414 struct drm_i915_error_state {
415 struct kref ref;
416 struct timeval time;
417
418 char error_msg[128];
419 u32 reset_count;
420 u32 suspend_count;
421
422 /* Generic register state */
423 u32 eir;
424 u32 pgtbl_er;
425 u32 ier;
426 u32 gtier[4];
427 u32 ccid;
428 u32 derrmr;
429 u32 forcewake;
430 u32 error; /* gen6+ */
431 u32 err_int; /* gen7 */
432 u32 fault_data0; /* gen8, gen9 */
433 u32 fault_data1; /* gen8, gen9 */
434 u32 done_reg;
435 u32 gac_eco;
436 u32 gam_ecochk;
437 u32 gab_ctl;
438 u32 gfx_mode;
439 u32 extra_instdone[I915_NUM_INSTDONE_REG];
440 u64 fence[I915_MAX_NUM_FENCES];
441 struct intel_overlay_error_state *overlay;
442 struct intel_display_error_state *display;
443 struct drm_i915_error_object *semaphore_obj;
444
445 struct drm_i915_error_ring {
446 bool valid;
447 /* Software tracked state */
448 bool waiting;
449 int hangcheck_score;
450 enum intel_ring_hangcheck_action hangcheck_action;
451 int num_requests;
452
453 /* our own tracking of ring head and tail */
454 u32 cpu_ring_head;
455 u32 cpu_ring_tail;
456
457 u32 semaphore_seqno[I915_NUM_RINGS - 1];
458
459 /* Register state */
460 u32 start;
461 u32 tail;
462 u32 head;
463 u32 ctl;
464 u32 hws;
465 u32 ipeir;
466 u32 ipehr;
467 u32 instdone;
468 u32 bbstate;
469 u32 instpm;
470 u32 instps;
471 u32 seqno;
472 u64 bbaddr;
473 u64 acthd;
474 u32 fault_reg;
475 u64 faddr;
476 u32 rc_psmi; /* sleep state */
477 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
478
479 struct drm_i915_error_object {
480 int page_count;
481 u32 gtt_offset;
482 u32 *pages[0];
483 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
484
485 struct drm_i915_error_request {
486 long jiffies;
487 u32 seqno;
488 u32 tail;
489 } *requests;
490
491 struct {
492 u32 gfx_mode;
493 union {
494 u64 pdp[4];
495 u32 pp_dir_base;
496 };
497 } vm_info;
498
499 pid_t pid;
500 char comm[TASK_COMM_LEN];
501 } ring[I915_NUM_RINGS];
502
503 struct drm_i915_error_buffer {
504 u32 size;
505 u32 name;
506 u32 rseqno, wseqno;
507 u32 gtt_offset;
508 u32 read_domains;
509 u32 write_domain;
510 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
511 s32 pinned:2;
512 u32 tiling:2;
513 u32 dirty:1;
514 u32 purgeable:1;
515 u32 userptr:1;
516 s32 ring:4;
517 u32 cache_level:3;
518 } **active_bo, **pinned_bo;
519
520 u32 *active_bo_count, *pinned_bo_count;
521 u32 vm_count;
522 };
523
524 struct intel_connector;
525 struct intel_encoder;
526 struct intel_crtc_state;
527 struct intel_initial_plane_config;
528 struct intel_crtc;
529 struct intel_limit;
530 struct dpll;
531
532 struct drm_i915_display_funcs {
533 bool (*fbc_enabled)(struct drm_device *dev);
534 void (*enable_fbc)(struct drm_crtc *crtc);
535 void (*disable_fbc)(struct drm_device *dev);
536 int (*get_display_clock_speed)(struct drm_device *dev);
537 int (*get_fifo_size)(struct drm_device *dev, int plane);
538 /**
539 * find_dpll() - Find the best values for the PLL
540 * @limit: limits for the PLL
541 * @crtc: current CRTC
542 * @target: target frequency in kHz
543 * @refclk: reference clock frequency in kHz
544 * @match_clock: if provided, @best_clock P divider must
545 * match the P divider from @match_clock
546 * used for LVDS downclocking
547 * @best_clock: best PLL values found
548 *
549 * Returns true on success, false on failure.
550 */
551 bool (*find_dpll)(const struct intel_limit *limit,
552 struct intel_crtc_state *crtc_state,
553 int target, int refclk,
554 struct dpll *match_clock,
555 struct dpll *best_clock);
556 void (*update_wm)(struct drm_crtc *crtc);
557 void (*update_sprite_wm)(struct drm_plane *plane,
558 struct drm_crtc *crtc,
559 uint32_t sprite_width, uint32_t sprite_height,
560 int pixel_size, bool enable, bool scaled);
561 void (*modeset_global_resources)(struct drm_atomic_state *state);
562 /* Returns the active state of the crtc, and if the crtc is active,
563 * fills out the pipe-config with the hw state. */
564 bool (*get_pipe_config)(struct intel_crtc *,
565 struct intel_crtc_state *);
566 void (*get_initial_plane_config)(struct intel_crtc *,
567 struct intel_initial_plane_config *);
568 int (*crtc_compute_clock)(struct intel_crtc *crtc,
569 struct intel_crtc_state *crtc_state);
570 void (*crtc_enable)(struct drm_crtc *crtc);
571 void (*crtc_disable)(struct drm_crtc *crtc);
572 void (*off)(struct drm_crtc *crtc);
573 void (*audio_codec_enable)(struct drm_connector *connector,
574 struct intel_encoder *encoder,
575 struct drm_display_mode *mode);
576 void (*audio_codec_disable)(struct intel_encoder *encoder);
577 void (*fdi_link_train)(struct drm_crtc *crtc);
578 void (*init_clock_gating)(struct drm_device *dev);
579 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
580 struct drm_framebuffer *fb,
581 struct drm_i915_gem_object *obj,
582 struct intel_engine_cs *ring,
583 uint32_t flags);
584 void (*update_primary_plane)(struct drm_crtc *crtc,
585 struct drm_framebuffer *fb,
586 int x, int y);
587 void (*hpd_irq_setup)(struct drm_device *dev);
588 /* clock updates for mode set */
589 /* cursor updates */
590 /* render clock increase/decrease */
591 /* display clock increase/decrease */
592 /* pll clock increase/decrease */
593
594 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
595 uint32_t (*get_backlight)(struct intel_connector *connector);
596 void (*set_backlight)(struct intel_connector *connector,
597 uint32_t level);
598 void (*disable_backlight)(struct intel_connector *connector);
599 void (*enable_backlight)(struct intel_connector *connector);
600 };
601
602 enum forcewake_domain_id {
603 FW_DOMAIN_ID_RENDER = 0,
604 FW_DOMAIN_ID_BLITTER,
605 FW_DOMAIN_ID_MEDIA,
606
607 FW_DOMAIN_ID_COUNT
608 };
609
610 enum forcewake_domains {
611 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
612 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
613 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
614 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
615 FORCEWAKE_BLITTER |
616 FORCEWAKE_MEDIA)
617 };
618
619 struct intel_uncore_funcs {
620 void (*force_wake_get)(struct drm_i915_private *dev_priv,
621 enum forcewake_domains domains);
622 void (*force_wake_put)(struct drm_i915_private *dev_priv,
623 enum forcewake_domains domains);
624
625 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
626 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
627 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
628 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
629
630 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
631 uint8_t val, bool trace);
632 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
633 uint16_t val, bool trace);
634 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
635 uint32_t val, bool trace);
636 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
637 uint64_t val, bool trace);
638 };
639
640 struct intel_uncore {
641 spinlock_t lock; /** lock is also taken in irq contexts. */
642
643 struct intel_uncore_funcs funcs;
644
645 unsigned fifo_count;
646 enum forcewake_domains fw_domains;
647
648 struct intel_uncore_forcewake_domain {
649 struct drm_i915_private *i915;
650 enum forcewake_domain_id id;
651 unsigned wake_count;
652 struct timer_list timer;
653 u32 reg_set;
654 u32 val_set;
655 u32 val_clear;
656 u32 reg_ack;
657 u32 reg_post;
658 u32 val_reset;
659 } fw_domain[FW_DOMAIN_ID_COUNT];
660 };
661
662 /* Iterate over initialised fw domains */
663 #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
664 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
665 (i__) < FW_DOMAIN_ID_COUNT; \
666 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
667 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
668
669 #define for_each_fw_domain(domain__, dev_priv__, i__) \
670 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
671
672 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
673 func(is_mobile) sep \
674 func(is_i85x) sep \
675 func(is_i915g) sep \
676 func(is_i945gm) sep \
677 func(is_g33) sep \
678 func(need_gfx_hws) sep \
679 func(is_g4x) sep \
680 func(is_pineview) sep \
681 func(is_broadwater) sep \
682 func(is_crestline) sep \
683 func(is_ivybridge) sep \
684 func(is_valleyview) sep \
685 func(is_haswell) sep \
686 func(is_skylake) sep \
687 func(is_preliminary) sep \
688 func(has_fbc) sep \
689 func(has_pipe_cxsr) sep \
690 func(has_hotplug) sep \
691 func(cursor_needs_physical) sep \
692 func(has_overlay) sep \
693 func(overlay_needs_physical) sep \
694 func(supports_tv) sep \
695 func(has_llc) sep \
696 func(has_ddi) sep \
697 func(has_fpga_dbg)
698
699 #define DEFINE_FLAG(name) u8 name:1
700 #define SEP_SEMICOLON ;
701
702 struct intel_device_info {
703 u32 display_mmio_offset;
704 u16 device_id;
705 u8 num_pipes:3;
706 u8 num_sprites[I915_MAX_PIPES];
707 u8 gen;
708 u8 ring_mask; /* Rings supported by the HW */
709 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
710 /* Register offsets for the various display pipes and transcoders */
711 int pipe_offsets[I915_MAX_TRANSCODERS];
712 int trans_offsets[I915_MAX_TRANSCODERS];
713 int palette_offsets[I915_MAX_PIPES];
714 int cursor_offsets[I915_MAX_PIPES];
715
716 /* Slice/subslice/EU info */
717 u8 slice_total;
718 u8 subslice_total;
719 u8 subslice_per_slice;
720 u8 eu_total;
721 u8 eu_per_subslice;
722 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
723 u8 subslice_7eu[3];
724 u8 has_slice_pg:1;
725 u8 has_subslice_pg:1;
726 u8 has_eu_pg:1;
727 };
728
729 #undef DEFINE_FLAG
730 #undef SEP_SEMICOLON
731
732 enum i915_cache_level {
733 I915_CACHE_NONE = 0,
734 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
735 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
736 caches, eg sampler/render caches, and the
737 large Last-Level-Cache. LLC is coherent with
738 the CPU, but L3 is only visible to the GPU. */
739 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
740 };
741
742 struct i915_ctx_hang_stats {
743 /* This context had batch pending when hang was declared */
744 unsigned batch_pending;
745
746 /* This context had batch active when hang was declared */
747 unsigned batch_active;
748
749 /* Time when this context was last blamed for a GPU reset */
750 unsigned long guilty_ts;
751
752 /* If the contexts causes a second GPU hang within this time,
753 * it is permanently banned from submitting any more work.
754 */
755 unsigned long ban_period_seconds;
756
757 /* This context is banned to submit more work */
758 bool banned;
759 };
760
761 /* This must match up with the value previously used for execbuf2.rsvd1. */
762 #define DEFAULT_CONTEXT_HANDLE 0
763 /**
764 * struct intel_context - as the name implies, represents a context.
765 * @ref: reference count.
766 * @user_handle: userspace tracking identity for this context.
767 * @remap_slice: l3 row remapping information.
768 * @file_priv: filp associated with this context (NULL for global default
769 * context).
770 * @hang_stats: information about the role of this context in possible GPU
771 * hangs.
772 * @ppgtt: virtual memory space used by this context.
773 * @legacy_hw_ctx: render context backing object and whether it is correctly
774 * initialized (legacy ring submission mechanism only).
775 * @link: link in the global list of contexts.
776 *
777 * Contexts are memory images used by the hardware to store copies of their
778 * internal state.
779 */
780 struct intel_context {
781 struct kref ref;
782 int user_handle;
783 uint8_t remap_slice;
784 struct drm_i915_file_private *file_priv;
785 struct i915_ctx_hang_stats hang_stats;
786 struct i915_hw_ppgtt *ppgtt;
787
788 /* Legacy ring buffer submission */
789 struct {
790 struct drm_i915_gem_object *rcs_state;
791 bool initialized;
792 } legacy_hw_ctx;
793
794 /* Execlists */
795 bool rcs_initialized;
796 struct {
797 struct drm_i915_gem_object *state;
798 struct intel_ringbuffer *ringbuf;
799 int pin_count;
800 } engine[I915_NUM_RINGS];
801
802 struct list_head link;
803 };
804
805 enum fb_op_origin {
806 ORIGIN_GTT,
807 ORIGIN_CPU,
808 ORIGIN_CS,
809 ORIGIN_FLIP,
810 };
811
812 struct i915_fbc {
813 unsigned long uncompressed_size;
814 unsigned threshold;
815 unsigned int fb_id;
816 unsigned int possible_framebuffer_bits;
817 unsigned int busy_bits;
818 struct intel_crtc *crtc;
819 int y;
820
821 struct drm_mm_node compressed_fb;
822 struct drm_mm_node *compressed_llb;
823
824 bool false_color;
825
826 /* Tracks whether the HW is actually enabled, not whether the feature is
827 * possible. */
828 bool enabled;
829
830 struct intel_fbc_work {
831 struct delayed_work work;
832 struct drm_crtc *crtc;
833 struct drm_framebuffer *fb;
834 } *fbc_work;
835
836 enum no_fbc_reason {
837 FBC_OK, /* FBC is enabled */
838 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
839 FBC_NO_OUTPUT, /* no outputs enabled to compress */
840 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
841 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
842 FBC_MODE_TOO_LARGE, /* mode too large for compression */
843 FBC_BAD_PLANE, /* fbc not supported on plane */
844 FBC_NOT_TILED, /* buffer not tiled */
845 FBC_MULTIPLE_PIPES, /* more than one pipe active */
846 FBC_MODULE_PARAM,
847 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
848 } no_fbc_reason;
849 };
850
851 /**
852 * HIGH_RR is the highest eDP panel refresh rate read from EDID
853 * LOW_RR is the lowest eDP panel refresh rate found from EDID
854 * parsing for same resolution.
855 */
856 enum drrs_refresh_rate_type {
857 DRRS_HIGH_RR,
858 DRRS_LOW_RR,
859 DRRS_MAX_RR, /* RR count */
860 };
861
862 enum drrs_support_type {
863 DRRS_NOT_SUPPORTED = 0,
864 STATIC_DRRS_SUPPORT = 1,
865 SEAMLESS_DRRS_SUPPORT = 2
866 };
867
868 struct intel_dp;
869 struct i915_drrs {
870 struct mutex mutex;
871 struct delayed_work work;
872 struct intel_dp *dp;
873 unsigned busy_frontbuffer_bits;
874 enum drrs_refresh_rate_type refresh_rate_type;
875 enum drrs_support_type type;
876 };
877
878 struct i915_psr {
879 struct mutex lock;
880 bool sink_support;
881 bool source_ok;
882 struct intel_dp *enabled;
883 bool active;
884 struct delayed_work work;
885 unsigned busy_frontbuffer_bits;
886 bool psr2_support;
887 bool aux_frame_sync;
888 };
889
890 enum intel_pch {
891 PCH_NONE = 0, /* No PCH present */
892 PCH_IBX, /* Ibexpeak PCH */
893 PCH_CPT, /* Cougarpoint PCH */
894 PCH_LPT, /* Lynxpoint PCH */
895 PCH_SPT, /* Sunrisepoint PCH */
896 PCH_NOP,
897 };
898
899 enum intel_sbi_destination {
900 SBI_ICLK,
901 SBI_MPHY,
902 };
903
904 #define QUIRK_PIPEA_FORCE (1<<0)
905 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
906 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
907 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
908 #define QUIRK_PIPEB_FORCE (1<<4)
909 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
910
911 struct intel_fbdev;
912 struct intel_fbc_work;
913
914 struct intel_gmbus {
915 struct i2c_adapter adapter;
916 u32 force_bit;
917 u32 reg0;
918 u32 gpio_reg;
919 struct i2c_algo_bit_data bit_algo;
920 struct drm_i915_private *dev_priv;
921 };
922
923 struct i915_suspend_saved_registers {
924 u32 saveDSPARB;
925 u32 saveLVDS;
926 u32 savePP_ON_DELAYS;
927 u32 savePP_OFF_DELAYS;
928 u32 savePP_ON;
929 u32 savePP_OFF;
930 u32 savePP_CONTROL;
931 u32 savePP_DIVISOR;
932 u32 saveFBC_CONTROL;
933 u32 saveCACHE_MODE_0;
934 u32 saveMI_ARB_STATE;
935 u32 saveSWF0[16];
936 u32 saveSWF1[16];
937 u32 saveSWF2[3];
938 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
939 u32 savePCH_PORT_HOTPLUG;
940 u16 saveGCDGMBUS;
941 };
942
943 struct vlv_s0ix_state {
944 /* GAM */
945 u32 wr_watermark;
946 u32 gfx_prio_ctrl;
947 u32 arb_mode;
948 u32 gfx_pend_tlb0;
949 u32 gfx_pend_tlb1;
950 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
951 u32 media_max_req_count;
952 u32 gfx_max_req_count;
953 u32 render_hwsp;
954 u32 ecochk;
955 u32 bsd_hwsp;
956 u32 blt_hwsp;
957 u32 tlb_rd_addr;
958
959 /* MBC */
960 u32 g3dctl;
961 u32 gsckgctl;
962 u32 mbctl;
963
964 /* GCP */
965 u32 ucgctl1;
966 u32 ucgctl3;
967 u32 rcgctl1;
968 u32 rcgctl2;
969 u32 rstctl;
970 u32 misccpctl;
971
972 /* GPM */
973 u32 gfxpause;
974 u32 rpdeuhwtc;
975 u32 rpdeuc;
976 u32 ecobus;
977 u32 pwrdwnupctl;
978 u32 rp_down_timeout;
979 u32 rp_deucsw;
980 u32 rcubmabdtmr;
981 u32 rcedata;
982 u32 spare2gh;
983
984 /* Display 1 CZ domain */
985 u32 gt_imr;
986 u32 gt_ier;
987 u32 pm_imr;
988 u32 pm_ier;
989 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
990
991 /* GT SA CZ domain */
992 u32 tilectl;
993 u32 gt_fifoctl;
994 u32 gtlc_wake_ctrl;
995 u32 gtlc_survive;
996 u32 pmwgicz;
997
998 /* Display 2 CZ domain */
999 u32 gu_ctl0;
1000 u32 gu_ctl1;
1001 u32 pcbr;
1002 u32 clock_gate_dis2;
1003 };
1004
1005 struct intel_rps_ei {
1006 u32 cz_clock;
1007 u32 render_c0;
1008 u32 media_c0;
1009 };
1010
1011 struct intel_gen6_power_mgmt {
1012 /*
1013 * work, interrupts_enabled and pm_iir are protected by
1014 * dev_priv->irq_lock
1015 */
1016 struct work_struct work;
1017 bool interrupts_enabled;
1018 u32 pm_iir;
1019
1020 /* Frequencies are stored in potentially platform dependent multiples.
1021 * In other words, *_freq needs to be multiplied by X to be interesting.
1022 * Soft limits are those which are used for the dynamic reclocking done
1023 * by the driver (raise frequencies under heavy loads, and lower for
1024 * lighter loads). Hard limits are those imposed by the hardware.
1025 *
1026 * A distinction is made for overclocking, which is never enabled by
1027 * default, and is considered to be above the hard limit if it's
1028 * possible at all.
1029 */
1030 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1031 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1032 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1033 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1034 u8 min_freq; /* AKA RPn. Minimum frequency */
1035 u8 idle_freq; /* Frequency to request when we are idle */
1036 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1037 u8 rp1_freq; /* "less than" RP0 power/freqency */
1038 u8 rp0_freq; /* Non-overclocked max frequency. */
1039 u32 cz_freq;
1040
1041 u8 up_threshold; /* Current %busy required to uplock */
1042 u8 down_threshold; /* Current %busy required to downclock */
1043
1044 int last_adj;
1045 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1046
1047 bool enabled;
1048 struct delayed_work delayed_resume_work;
1049 struct list_head clients;
1050 unsigned boosts;
1051
1052 /* manual wa residency calculations */
1053 struct intel_rps_ei up_ei, down_ei;
1054
1055 /*
1056 * Protects RPS/RC6 register access and PCU communication.
1057 * Must be taken after struct_mutex if nested.
1058 */
1059 struct mutex hw_lock;
1060 };
1061
1062 /* defined intel_pm.c */
1063 extern spinlock_t mchdev_lock;
1064
1065 struct intel_ilk_power_mgmt {
1066 u8 cur_delay;
1067 u8 min_delay;
1068 u8 max_delay;
1069 u8 fmax;
1070 u8 fstart;
1071
1072 u64 last_count1;
1073 unsigned long last_time1;
1074 unsigned long chipset_power;
1075 u64 last_count2;
1076 u64 last_time2;
1077 unsigned long gfx_power;
1078 u8 corr;
1079
1080 int c_m;
1081 int r_t;
1082 };
1083
1084 struct drm_i915_private;
1085 struct i915_power_well;
1086
1087 struct i915_power_well_ops {
1088 /*
1089 * Synchronize the well's hw state to match the current sw state, for
1090 * example enable/disable it based on the current refcount. Called
1091 * during driver init and resume time, possibly after first calling
1092 * the enable/disable handlers.
1093 */
1094 void (*sync_hw)(struct drm_i915_private *dev_priv,
1095 struct i915_power_well *power_well);
1096 /*
1097 * Enable the well and resources that depend on it (for example
1098 * interrupts located on the well). Called after the 0->1 refcount
1099 * transition.
1100 */
1101 void (*enable)(struct drm_i915_private *dev_priv,
1102 struct i915_power_well *power_well);
1103 /*
1104 * Disable the well and resources that depend on it. Called after
1105 * the 1->0 refcount transition.
1106 */
1107 void (*disable)(struct drm_i915_private *dev_priv,
1108 struct i915_power_well *power_well);
1109 /* Returns the hw enabled state. */
1110 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1111 struct i915_power_well *power_well);
1112 };
1113
1114 /* Power well structure for haswell */
1115 struct i915_power_well {
1116 const char *name;
1117 bool always_on;
1118 /* power well enable/disable usage count */
1119 int count;
1120 /* cached hw enabled state */
1121 bool hw_enabled;
1122 unsigned long domains;
1123 unsigned long data;
1124 const struct i915_power_well_ops *ops;
1125 };
1126
1127 struct i915_power_domains {
1128 /*
1129 * Power wells needed for initialization at driver init and suspend
1130 * time are on. They are kept on until after the first modeset.
1131 */
1132 bool init_power_on;
1133 bool initializing;
1134 int power_well_count;
1135
1136 struct mutex lock;
1137 int domain_use_count[POWER_DOMAIN_NUM];
1138 struct i915_power_well *power_wells;
1139 };
1140
1141 #define MAX_L3_SLICES 2
1142 struct intel_l3_parity {
1143 u32 *remap_info[MAX_L3_SLICES];
1144 struct work_struct error_work;
1145 int which_slice;
1146 };
1147
1148 struct i915_gem_mm {
1149 /** Memory allocator for GTT stolen memory */
1150 struct drm_mm stolen;
1151 /** List of all objects in gtt_space. Used to restore gtt
1152 * mappings on resume */
1153 struct list_head bound_list;
1154 /**
1155 * List of objects which are not bound to the GTT (thus
1156 * are idle and not used by the GPU) but still have
1157 * (presumably uncached) pages still attached.
1158 */
1159 struct list_head unbound_list;
1160
1161 /** Usable portion of the GTT for GEM */
1162 unsigned long stolen_base; /* limited to low memory (32-bit) */
1163
1164 /** PPGTT used for aliasing the PPGTT with the GTT */
1165 struct i915_hw_ppgtt *aliasing_ppgtt;
1166
1167 struct notifier_block oom_notifier;
1168 struct shrinker shrinker;
1169 bool shrinker_no_lock_stealing;
1170
1171 /** LRU list of objects with fence regs on them. */
1172 struct list_head fence_list;
1173
1174 /**
1175 * We leave the user IRQ off as much as possible,
1176 * but this means that requests will finish and never
1177 * be retired once the system goes idle. Set a timer to
1178 * fire periodically while the ring is running. When it
1179 * fires, go retire requests.
1180 */
1181 struct delayed_work retire_work;
1182
1183 /**
1184 * When we detect an idle GPU, we want to turn on
1185 * powersaving features. So once we see that there
1186 * are no more requests outstanding and no more
1187 * arrive within a small period of time, we fire
1188 * off the idle_work.
1189 */
1190 struct delayed_work idle_work;
1191
1192 /**
1193 * Are we in a non-interruptible section of code like
1194 * modesetting?
1195 */
1196 bool interruptible;
1197
1198 /**
1199 * Is the GPU currently considered idle, or busy executing userspace
1200 * requests? Whilst idle, we attempt to power down the hardware and
1201 * display clocks. In order to reduce the effect on performance, there
1202 * is a slight delay before we do so.
1203 */
1204 bool busy;
1205
1206 /* the indicator for dispatch video commands on two BSD rings */
1207 int bsd_ring_dispatch_index;
1208
1209 /** Bit 6 swizzling required for X tiling */
1210 uint32_t bit_6_swizzle_x;
1211 /** Bit 6 swizzling required for Y tiling */
1212 uint32_t bit_6_swizzle_y;
1213
1214 /* accounting, useful for userland debugging */
1215 spinlock_t object_stat_lock;
1216 size_t object_memory;
1217 u32 object_count;
1218 };
1219
1220 struct drm_i915_error_state_buf {
1221 struct drm_i915_private *i915;
1222 unsigned bytes;
1223 unsigned size;
1224 int err;
1225 u8 *buf;
1226 loff_t start;
1227 loff_t pos;
1228 };
1229
1230 struct i915_error_state_file_priv {
1231 struct drm_device *dev;
1232 struct drm_i915_error_state *error;
1233 };
1234
1235 struct i915_gpu_error {
1236 /* For hangcheck timer */
1237 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1238 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1239 /* Hang gpu twice in this window and your context gets banned */
1240 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1241
1242 struct workqueue_struct *hangcheck_wq;
1243 struct delayed_work hangcheck_work;
1244
1245 /* For reset and error_state handling. */
1246 spinlock_t lock;
1247 /* Protected by the above dev->gpu_error.lock. */
1248 struct drm_i915_error_state *first_error;
1249
1250 unsigned long missed_irq_rings;
1251
1252 /**
1253 * State variable controlling the reset flow and count
1254 *
1255 * This is a counter which gets incremented when reset is triggered,
1256 * and again when reset has been handled. So odd values (lowest bit set)
1257 * means that reset is in progress and even values that
1258 * (reset_counter >> 1):th reset was successfully completed.
1259 *
1260 * If reset is not completed succesfully, the I915_WEDGE bit is
1261 * set meaning that hardware is terminally sour and there is no
1262 * recovery. All waiters on the reset_queue will be woken when
1263 * that happens.
1264 *
1265 * This counter is used by the wait_seqno code to notice that reset
1266 * event happened and it needs to restart the entire ioctl (since most
1267 * likely the seqno it waited for won't ever signal anytime soon).
1268 *
1269 * This is important for lock-free wait paths, where no contended lock
1270 * naturally enforces the correct ordering between the bail-out of the
1271 * waiter and the gpu reset work code.
1272 */
1273 atomic_t reset_counter;
1274
1275 #define I915_RESET_IN_PROGRESS_FLAG 1
1276 #define I915_WEDGED (1 << 31)
1277
1278 /**
1279 * Waitqueue to signal when the reset has completed. Used by clients
1280 * that wait for dev_priv->mm.wedged to settle.
1281 */
1282 wait_queue_head_t reset_queue;
1283
1284 /* Userspace knobs for gpu hang simulation;
1285 * combines both a ring mask, and extra flags
1286 */
1287 u32 stop_rings;
1288 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1289 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1290
1291 /* For missed irq/seqno simulation. */
1292 unsigned int test_irq_rings;
1293
1294 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1295 bool reload_in_reset;
1296 };
1297
1298 enum modeset_restore {
1299 MODESET_ON_LID_OPEN,
1300 MODESET_DONE,
1301 MODESET_SUSPENDED,
1302 };
1303
1304 struct ddi_vbt_port_info {
1305 /*
1306 * This is an index in the HDMI/DVI DDI buffer translation table.
1307 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1308 * populate this field.
1309 */
1310 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1311 uint8_t hdmi_level_shift;
1312
1313 uint8_t supports_dvi:1;
1314 uint8_t supports_hdmi:1;
1315 uint8_t supports_dp:1;
1316 };
1317
1318 enum psr_lines_to_wait {
1319 PSR_0_LINES_TO_WAIT = 0,
1320 PSR_1_LINE_TO_WAIT,
1321 PSR_4_LINES_TO_WAIT,
1322 PSR_8_LINES_TO_WAIT
1323 };
1324
1325 struct intel_vbt_data {
1326 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1327 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1328
1329 /* Feature bits */
1330 unsigned int int_tv_support:1;
1331 unsigned int lvds_dither:1;
1332 unsigned int lvds_vbt:1;
1333 unsigned int int_crt_support:1;
1334 unsigned int lvds_use_ssc:1;
1335 unsigned int display_clock_mode:1;
1336 unsigned int fdi_rx_polarity_inverted:1;
1337 unsigned int has_mipi:1;
1338 int lvds_ssc_freq;
1339 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1340
1341 enum drrs_support_type drrs_type;
1342
1343 /* eDP */
1344 int edp_rate;
1345 int edp_lanes;
1346 int edp_preemphasis;
1347 int edp_vswing;
1348 bool edp_initialized;
1349 bool edp_support;
1350 int edp_bpp;
1351 bool edp_low_vswing;
1352 struct edp_power_seq edp_pps;
1353
1354 struct {
1355 bool full_link;
1356 bool require_aux_wakeup;
1357 int idle_frames;
1358 enum psr_lines_to_wait lines_to_wait;
1359 int tp1_wakeup_time;
1360 int tp2_tp3_wakeup_time;
1361 } psr;
1362
1363 struct {
1364 u16 pwm_freq_hz;
1365 bool present;
1366 bool active_low_pwm;
1367 u8 min_brightness; /* min_brightness/255 of max */
1368 } backlight;
1369
1370 /* MIPI DSI */
1371 struct {
1372 u16 port;
1373 u16 panel_id;
1374 struct mipi_config *config;
1375 struct mipi_pps_data *pps;
1376 u8 seq_version;
1377 u32 size;
1378 u8 *data;
1379 u8 *sequence[MIPI_SEQ_MAX];
1380 } dsi;
1381
1382 int crt_ddc_pin;
1383
1384 int child_dev_num;
1385 union child_device_config *child_dev;
1386
1387 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1388 };
1389
1390 enum intel_ddb_partitioning {
1391 INTEL_DDB_PART_1_2,
1392 INTEL_DDB_PART_5_6, /* IVB+ */
1393 };
1394
1395 struct intel_wm_level {
1396 bool enable;
1397 uint32_t pri_val;
1398 uint32_t spr_val;
1399 uint32_t cur_val;
1400 uint32_t fbc_val;
1401 };
1402
1403 struct ilk_wm_values {
1404 uint32_t wm_pipe[3];
1405 uint32_t wm_lp[3];
1406 uint32_t wm_lp_spr[3];
1407 uint32_t wm_linetime[3];
1408 bool enable_fbc_wm;
1409 enum intel_ddb_partitioning partitioning;
1410 };
1411
1412 struct vlv_wm_values {
1413 struct {
1414 uint16_t primary;
1415 uint16_t sprite[2];
1416 uint8_t cursor;
1417 } pipe[3];
1418
1419 struct {
1420 uint16_t plane;
1421 uint8_t cursor;
1422 } sr;
1423
1424 struct {
1425 uint8_t cursor;
1426 uint8_t sprite[2];
1427 uint8_t primary;
1428 } ddl[3];
1429 };
1430
1431 struct skl_ddb_entry {
1432 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1433 };
1434
1435 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1436 {
1437 return entry->end - entry->start;
1438 }
1439
1440 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1441 const struct skl_ddb_entry *e2)
1442 {
1443 if (e1->start == e2->start && e1->end == e2->end)
1444 return true;
1445
1446 return false;
1447 }
1448
1449 struct skl_ddb_allocation {
1450 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1451 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1452 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1453 };
1454
1455 struct skl_wm_values {
1456 bool dirty[I915_MAX_PIPES];
1457 struct skl_ddb_allocation ddb;
1458 uint32_t wm_linetime[I915_MAX_PIPES];
1459 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1460 uint32_t cursor[I915_MAX_PIPES][8];
1461 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1462 uint32_t cursor_trans[I915_MAX_PIPES];
1463 };
1464
1465 struct skl_wm_level {
1466 bool plane_en[I915_MAX_PLANES];
1467 bool cursor_en;
1468 uint16_t plane_res_b[I915_MAX_PLANES];
1469 uint8_t plane_res_l[I915_MAX_PLANES];
1470 uint16_t cursor_res_b;
1471 uint8_t cursor_res_l;
1472 };
1473
1474 /*
1475 * This struct helps tracking the state needed for runtime PM, which puts the
1476 * device in PCI D3 state. Notice that when this happens, nothing on the
1477 * graphics device works, even register access, so we don't get interrupts nor
1478 * anything else.
1479 *
1480 * Every piece of our code that needs to actually touch the hardware needs to
1481 * either call intel_runtime_pm_get or call intel_display_power_get with the
1482 * appropriate power domain.
1483 *
1484 * Our driver uses the autosuspend delay feature, which means we'll only really
1485 * suspend if we stay with zero refcount for a certain amount of time. The
1486 * default value is currently very conservative (see intel_runtime_pm_enable), but
1487 * it can be changed with the standard runtime PM files from sysfs.
1488 *
1489 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1490 * goes back to false exactly before we reenable the IRQs. We use this variable
1491 * to check if someone is trying to enable/disable IRQs while they're supposed
1492 * to be disabled. This shouldn't happen and we'll print some error messages in
1493 * case it happens.
1494 *
1495 * For more, read the Documentation/power/runtime_pm.txt.
1496 */
1497 struct i915_runtime_pm {
1498 bool suspended;
1499 bool irqs_enabled;
1500 };
1501
1502 enum intel_pipe_crc_source {
1503 INTEL_PIPE_CRC_SOURCE_NONE,
1504 INTEL_PIPE_CRC_SOURCE_PLANE1,
1505 INTEL_PIPE_CRC_SOURCE_PLANE2,
1506 INTEL_PIPE_CRC_SOURCE_PF,
1507 INTEL_PIPE_CRC_SOURCE_PIPE,
1508 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1509 INTEL_PIPE_CRC_SOURCE_TV,
1510 INTEL_PIPE_CRC_SOURCE_DP_B,
1511 INTEL_PIPE_CRC_SOURCE_DP_C,
1512 INTEL_PIPE_CRC_SOURCE_DP_D,
1513 INTEL_PIPE_CRC_SOURCE_AUTO,
1514 INTEL_PIPE_CRC_SOURCE_MAX,
1515 };
1516
1517 struct intel_pipe_crc_entry {
1518 uint32_t frame;
1519 uint32_t crc[5];
1520 };
1521
1522 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1523 struct intel_pipe_crc {
1524 spinlock_t lock;
1525 bool opened; /* exclusive access to the result file */
1526 struct intel_pipe_crc_entry *entries;
1527 enum intel_pipe_crc_source source;
1528 int head, tail;
1529 wait_queue_head_t wq;
1530 };
1531
1532 struct i915_frontbuffer_tracking {
1533 struct mutex lock;
1534
1535 /*
1536 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1537 * scheduled flips.
1538 */
1539 unsigned busy_bits;
1540 unsigned flip_bits;
1541 };
1542
1543 struct i915_wa_reg {
1544 u32 addr;
1545 u32 value;
1546 /* bitmask representing WA bits */
1547 u32 mask;
1548 };
1549
1550 #define I915_MAX_WA_REGS 16
1551
1552 struct i915_workarounds {
1553 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1554 u32 count;
1555 };
1556
1557 struct i915_virtual_gpu {
1558 bool active;
1559 };
1560
1561 struct drm_i915_private {
1562 struct drm_device *dev;
1563 struct kmem_cache *objects;
1564 struct kmem_cache *vmas;
1565 struct kmem_cache *requests;
1566
1567 const struct intel_device_info info;
1568
1569 int relative_constants_mode;
1570
1571 void __iomem *regs;
1572
1573 struct intel_uncore uncore;
1574
1575 struct i915_virtual_gpu vgpu;
1576
1577 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1578
1579 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1580 * controller on different i2c buses. */
1581 struct mutex gmbus_mutex;
1582
1583 /**
1584 * Base address of the gmbus and gpio block.
1585 */
1586 uint32_t gpio_mmio_base;
1587
1588 /* MMIO base address for MIPI regs */
1589 uint32_t mipi_mmio_base;
1590
1591 wait_queue_head_t gmbus_wait_queue;
1592
1593 struct pci_dev *bridge_dev;
1594 struct intel_engine_cs ring[I915_NUM_RINGS];
1595 struct drm_i915_gem_object *semaphore_obj;
1596 uint32_t last_seqno, next_seqno;
1597
1598 struct drm_dma_handle *status_page_dmah;
1599 struct resource mch_res;
1600
1601 /* protects the irq masks */
1602 spinlock_t irq_lock;
1603
1604 /* protects the mmio flip data */
1605 spinlock_t mmio_flip_lock;
1606
1607 bool display_irqs_enabled;
1608
1609 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1610 struct pm_qos_request pm_qos;
1611
1612 /* DPIO indirect register protection */
1613 struct mutex dpio_lock;
1614
1615 /** Cached value of IMR to avoid reads in updating the bitfield */
1616 union {
1617 u32 irq_mask;
1618 u32 de_irq_mask[I915_MAX_PIPES];
1619 };
1620 u32 gt_irq_mask;
1621 u32 pm_irq_mask;
1622 u32 pm_rps_events;
1623 u32 pipestat_irq_mask[I915_MAX_PIPES];
1624
1625 struct work_struct hotplug_work;
1626 struct {
1627 unsigned long hpd_last_jiffies;
1628 int hpd_cnt;
1629 enum {
1630 HPD_ENABLED = 0,
1631 HPD_DISABLED = 1,
1632 HPD_MARK_DISABLED = 2
1633 } hpd_mark;
1634 } hpd_stats[HPD_NUM_PINS];
1635 u32 hpd_event_bits;
1636 struct delayed_work hotplug_reenable_work;
1637
1638 struct i915_fbc fbc;
1639 struct i915_drrs drrs;
1640 struct intel_opregion opregion;
1641 struct intel_vbt_data vbt;
1642
1643 bool preserve_bios_swizzle;
1644
1645 /* overlay */
1646 struct intel_overlay *overlay;
1647
1648 /* backlight registers and fields in struct intel_panel */
1649 struct mutex backlight_lock;
1650
1651 /* LVDS info */
1652 bool no_aux_handshake;
1653
1654 /* protects panel power sequencer state */
1655 struct mutex pps_mutex;
1656
1657 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1658 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1659 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1660
1661 unsigned int fsb_freq, mem_freq, is_ddr3;
1662 unsigned int cdclk_freq;
1663 unsigned int hpll_freq;
1664
1665 /**
1666 * wq - Driver workqueue for GEM.
1667 *
1668 * NOTE: Work items scheduled here are not allowed to grab any modeset
1669 * locks, for otherwise the flushing done in the pageflip code will
1670 * result in deadlocks.
1671 */
1672 struct workqueue_struct *wq;
1673
1674 /* Display functions */
1675 struct drm_i915_display_funcs display;
1676
1677 /* PCH chipset type */
1678 enum intel_pch pch_type;
1679 unsigned short pch_id;
1680
1681 unsigned long quirks;
1682
1683 enum modeset_restore modeset_restore;
1684 struct mutex modeset_restore_lock;
1685
1686 struct list_head vm_list; /* Global list of all address spaces */
1687 struct i915_gtt gtt; /* VM representing the global address space */
1688
1689 struct i915_gem_mm mm;
1690 DECLARE_HASHTABLE(mm_structs, 7);
1691 struct mutex mm_lock;
1692
1693 /* Kernel Modesetting */
1694
1695 struct sdvo_device_mapping sdvo_mappings[2];
1696
1697 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1698 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1699 wait_queue_head_t pending_flip_queue;
1700
1701 #ifdef CONFIG_DEBUG_FS
1702 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1703 #endif
1704
1705 int num_shared_dpll;
1706 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1707 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1708
1709 struct i915_workarounds workarounds;
1710
1711 /* Reclocking support */
1712 bool render_reclock_avail;
1713 bool lvds_downclock_avail;
1714 /* indicates the reduced downclock for LVDS*/
1715 int lvds_downclock;
1716
1717 struct i915_frontbuffer_tracking fb_tracking;
1718
1719 u16 orig_clock;
1720
1721 bool mchbar_need_disable;
1722
1723 struct intel_l3_parity l3_parity;
1724
1725 /* Cannot be determined by PCIID. You must always read a register. */
1726 size_t ellc_size;
1727
1728 /* gen6+ rps state */
1729 struct intel_gen6_power_mgmt rps;
1730
1731 /* ilk-only ips/rps state. Everything in here is protected by the global
1732 * mchdev_lock in intel_pm.c */
1733 struct intel_ilk_power_mgmt ips;
1734
1735 struct i915_power_domains power_domains;
1736
1737 struct i915_psr psr;
1738
1739 struct i915_gpu_error gpu_error;
1740
1741 struct drm_i915_gem_object *vlv_pctx;
1742
1743 #ifdef CONFIG_DRM_I915_FBDEV
1744 /* list of fbdev register on this device */
1745 struct intel_fbdev *fbdev;
1746 struct work_struct fbdev_suspend_work;
1747 #endif
1748
1749 struct drm_property *broadcast_rgb_property;
1750 struct drm_property *force_audio_property;
1751
1752 /* hda/i915 audio component */
1753 bool audio_component_registered;
1754
1755 uint32_t hw_context_size;
1756 struct list_head context_list;
1757
1758 u32 fdi_rx_config;
1759
1760 u32 suspend_count;
1761 struct i915_suspend_saved_registers regfile;
1762 struct vlv_s0ix_state vlv_s0ix_state;
1763
1764 struct {
1765 /*
1766 * Raw watermark latency values:
1767 * in 0.1us units for WM0,
1768 * in 0.5us units for WM1+.
1769 */
1770 /* primary */
1771 uint16_t pri_latency[5];
1772 /* sprite */
1773 uint16_t spr_latency[5];
1774 /* cursor */
1775 uint16_t cur_latency[5];
1776 /*
1777 * Raw watermark memory latency values
1778 * for SKL for all 8 levels
1779 * in 1us units.
1780 */
1781 uint16_t skl_latency[8];
1782
1783 /*
1784 * The skl_wm_values structure is a bit too big for stack
1785 * allocation, so we keep the staging struct where we store
1786 * intermediate results here instead.
1787 */
1788 struct skl_wm_values skl_results;
1789
1790 /* current hardware state */
1791 union {
1792 struct ilk_wm_values hw;
1793 struct skl_wm_values skl_hw;
1794 struct vlv_wm_values vlv;
1795 };
1796 } wm;
1797
1798 struct i915_runtime_pm pm;
1799
1800 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1801 u32 long_hpd_port_mask;
1802 u32 short_hpd_port_mask;
1803 struct work_struct dig_port_work;
1804
1805 /*
1806 * if we get a HPD irq from DP and a HPD irq from non-DP
1807 * the non-DP HPD could block the workqueue on a mode config
1808 * mutex getting, that userspace may have taken. However
1809 * userspace is waiting on the DP workqueue to run which is
1810 * blocked behind the non-DP one.
1811 */
1812 struct workqueue_struct *dp_wq;
1813
1814 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1815 struct {
1816 int (*execbuf_submit)(struct drm_device *dev, struct drm_file *file,
1817 struct intel_engine_cs *ring,
1818 struct intel_context *ctx,
1819 struct drm_i915_gem_execbuffer2 *args,
1820 struct list_head *vmas,
1821 struct drm_i915_gem_object *batch_obj,
1822 u64 exec_start, u32 flags);
1823 int (*init_rings)(struct drm_device *dev);
1824 void (*cleanup_ring)(struct intel_engine_cs *ring);
1825 void (*stop_ring)(struct intel_engine_cs *ring);
1826 } gt;
1827
1828 /*
1829 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1830 * will be rejected. Instead look for a better place.
1831 */
1832 };
1833
1834 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1835 {
1836 return dev->dev_private;
1837 }
1838
1839 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1840 {
1841 return to_i915(dev_get_drvdata(dev));
1842 }
1843
1844 /* Iterate over initialised rings */
1845 #define for_each_ring(ring__, dev_priv__, i__) \
1846 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1847 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1848
1849 enum hdmi_force_audio {
1850 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1851 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1852 HDMI_AUDIO_AUTO, /* trust EDID */
1853 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1854 };
1855
1856 #define I915_GTT_OFFSET_NONE ((u32)-1)
1857
1858 struct drm_i915_gem_object_ops {
1859 /* Interface between the GEM object and its backing storage.
1860 * get_pages() is called once prior to the use of the associated set
1861 * of pages before to binding them into the GTT, and put_pages() is
1862 * called after we no longer need them. As we expect there to be
1863 * associated cost with migrating pages between the backing storage
1864 * and making them available for the GPU (e.g. clflush), we may hold
1865 * onto the pages after they are no longer referenced by the GPU
1866 * in case they may be used again shortly (for example migrating the
1867 * pages to a different memory domain within the GTT). put_pages()
1868 * will therefore most likely be called when the object itself is
1869 * being released or under memory pressure (where we attempt to
1870 * reap pages for the shrinker).
1871 */
1872 int (*get_pages)(struct drm_i915_gem_object *);
1873 void (*put_pages)(struct drm_i915_gem_object *);
1874 int (*dmabuf_export)(struct drm_i915_gem_object *);
1875 void (*release)(struct drm_i915_gem_object *);
1876 };
1877
1878 /*
1879 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1880 * considered to be the frontbuffer for the given plane interface-vise. This
1881 * doesn't mean that the hw necessarily already scans it out, but that any
1882 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1883 *
1884 * We have one bit per pipe and per scanout plane type.
1885 */
1886 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1887 #define INTEL_FRONTBUFFER_BITS \
1888 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1889 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1890 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1891 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1892 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1893 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1894 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1895 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1896 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1897 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1898 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1899
1900 struct drm_i915_gem_object {
1901 struct drm_gem_object base;
1902
1903 const struct drm_i915_gem_object_ops *ops;
1904
1905 /** List of VMAs backed by this object */
1906 struct list_head vma_list;
1907
1908 /** Stolen memory for this object, instead of being backed by shmem. */
1909 struct drm_mm_node *stolen;
1910 struct list_head global_list;
1911
1912 struct list_head ring_list;
1913 /** Used in execbuf to temporarily hold a ref */
1914 struct list_head obj_exec_link;
1915
1916 struct list_head batch_pool_link;
1917
1918 /**
1919 * This is set if the object is on the active lists (has pending
1920 * rendering and so a non-zero seqno), and is not set if it i s on
1921 * inactive (ready to be unbound) list.
1922 */
1923 unsigned int active:1;
1924
1925 /**
1926 * This is set if the object has been written to since last bound
1927 * to the GTT
1928 */
1929 unsigned int dirty:1;
1930
1931 /**
1932 * Fence register bits (if any) for this object. Will be set
1933 * as needed when mapped into the GTT.
1934 * Protected by dev->struct_mutex.
1935 */
1936 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1937
1938 /**
1939 * Advice: are the backing pages purgeable?
1940 */
1941 unsigned int madv:2;
1942
1943 /**
1944 * Current tiling mode for the object.
1945 */
1946 unsigned int tiling_mode:2;
1947 /**
1948 * Whether the tiling parameters for the currently associated fence
1949 * register have changed. Note that for the purposes of tracking
1950 * tiling changes we also treat the unfenced register, the register
1951 * slot that the object occupies whilst it executes a fenced
1952 * command (such as BLT on gen2/3), as a "fence".
1953 */
1954 unsigned int fence_dirty:1;
1955
1956 /**
1957 * Is the object at the current location in the gtt mappable and
1958 * fenceable? Used to avoid costly recalculations.
1959 */
1960 unsigned int map_and_fenceable:1;
1961
1962 /**
1963 * Whether the current gtt mapping needs to be mappable (and isn't just
1964 * mappable by accident). Track pin and fault separate for a more
1965 * accurate mappable working set.
1966 */
1967 unsigned int fault_mappable:1;
1968
1969 /*
1970 * Is the object to be mapped as read-only to the GPU
1971 * Only honoured if hardware has relevant pte bit
1972 */
1973 unsigned long gt_ro:1;
1974 unsigned int cache_level:3;
1975 unsigned int cache_dirty:1;
1976
1977 unsigned int has_dma_mapping:1;
1978
1979 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1980
1981 unsigned int pin_display;
1982
1983 struct sg_table *pages;
1984 int pages_pin_count;
1985 struct get_page {
1986 struct scatterlist *sg;
1987 int last;
1988 } get_page;
1989
1990 /* prime dma-buf support */
1991 void *dma_buf_vmapping;
1992 int vmapping_count;
1993
1994 /** Breadcrumb of last rendering to the buffer. */
1995 struct drm_i915_gem_request *last_read_req;
1996 struct drm_i915_gem_request *last_write_req;
1997 /** Breadcrumb of last fenced GPU access to the buffer. */
1998 struct drm_i915_gem_request *last_fenced_req;
1999
2000 /** Current tiling stride for the object, if it's tiled. */
2001 uint32_t stride;
2002
2003 /** References from framebuffers, locks out tiling changes. */
2004 unsigned long framebuffer_references;
2005
2006 /** Record of address bit 17 of each page at last unbind. */
2007 unsigned long *bit_17;
2008
2009 union {
2010 /** for phy allocated objects */
2011 struct drm_dma_handle *phys_handle;
2012
2013 struct i915_gem_userptr {
2014 uintptr_t ptr;
2015 unsigned read_only :1;
2016 unsigned workers :4;
2017 #define I915_GEM_USERPTR_MAX_WORKERS 15
2018
2019 struct i915_mm_struct *mm;
2020 struct i915_mmu_object *mmu_object;
2021 struct work_struct *work;
2022 } userptr;
2023 };
2024 };
2025 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2026
2027 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2028 struct drm_i915_gem_object *new,
2029 unsigned frontbuffer_bits);
2030
2031 /**
2032 * Request queue structure.
2033 *
2034 * The request queue allows us to note sequence numbers that have been emitted
2035 * and may be associated with active buffers to be retired.
2036 *
2037 * By keeping this list, we can avoid having to do questionable sequence
2038 * number comparisons on buffer last_read|write_seqno. It also allows an
2039 * emission time to be associated with the request for tracking how far ahead
2040 * of the GPU the submission is.
2041 *
2042 * The requests are reference counted, so upon creation they should have an
2043 * initial reference taken using kref_init
2044 */
2045 struct drm_i915_gem_request {
2046 struct kref ref;
2047
2048 /** On Which ring this request was generated */
2049 struct drm_i915_private *i915;
2050 struct intel_engine_cs *ring;
2051
2052 /** GEM sequence number associated with this request. */
2053 uint32_t seqno;
2054
2055 /** Position in the ringbuffer of the start of the request */
2056 u32 head;
2057
2058 /**
2059 * Position in the ringbuffer of the start of the postfix.
2060 * This is required to calculate the maximum available ringbuffer
2061 * space without overwriting the postfix.
2062 */
2063 u32 postfix;
2064
2065 /** Position in the ringbuffer of the end of the whole request */
2066 u32 tail;
2067
2068 /**
2069 * Context and ring buffer related to this request
2070 * Contexts are refcounted, so when this request is associated with a
2071 * context, we must increment the context's refcount, to guarantee that
2072 * it persists while any request is linked to it. Requests themselves
2073 * are also refcounted, so the request will only be freed when the last
2074 * reference to it is dismissed, and the code in
2075 * i915_gem_request_free() will then decrement the refcount on the
2076 * context.
2077 */
2078 struct intel_context *ctx;
2079 struct intel_ringbuffer *ringbuf;
2080
2081 /** Batch buffer related to this request if any */
2082 struct drm_i915_gem_object *batch_obj;
2083
2084 /** Time at which this request was emitted, in jiffies. */
2085 unsigned long emitted_jiffies;
2086
2087 /** global list entry for this request */
2088 struct list_head list;
2089
2090 struct drm_i915_file_private *file_priv;
2091 /** file_priv list entry for this request */
2092 struct list_head client_list;
2093
2094 /** process identifier submitting this request */
2095 struct pid *pid;
2096
2097 /**
2098 * The ELSP only accepts two elements at a time, so we queue
2099 * context/tail pairs on a given queue (ring->execlist_queue) until the
2100 * hardware is available. The queue serves a double purpose: we also use
2101 * it to keep track of the up to 2 contexts currently in the hardware
2102 * (usually one in execution and the other queued up by the GPU): We
2103 * only remove elements from the head of the queue when the hardware
2104 * informs us that an element has been completed.
2105 *
2106 * All accesses to the queue are mediated by a spinlock
2107 * (ring->execlist_lock).
2108 */
2109
2110 /** Execlist link in the submission queue.*/
2111 struct list_head execlist_link;
2112
2113 /** Execlists no. of times this request has been sent to the ELSP */
2114 int elsp_submitted;
2115
2116 };
2117
2118 int i915_gem_request_alloc(struct intel_engine_cs *ring,
2119 struct intel_context *ctx);
2120 void i915_gem_request_free(struct kref *req_ref);
2121
2122 static inline uint32_t
2123 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2124 {
2125 return req ? req->seqno : 0;
2126 }
2127
2128 static inline struct intel_engine_cs *
2129 i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2130 {
2131 return req ? req->ring : NULL;
2132 }
2133
2134 static inline void
2135 i915_gem_request_reference(struct drm_i915_gem_request *req)
2136 {
2137 kref_get(&req->ref);
2138 }
2139
2140 static inline void
2141 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2142 {
2143 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
2144 kref_put(&req->ref, i915_gem_request_free);
2145 }
2146
2147 static inline void
2148 i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2149 {
2150 struct drm_device *dev;
2151
2152 if (!req)
2153 return;
2154
2155 dev = req->ring->dev;
2156 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
2157 mutex_unlock(&dev->struct_mutex);
2158 }
2159
2160 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2161 struct drm_i915_gem_request *src)
2162 {
2163 if (src)
2164 i915_gem_request_reference(src);
2165
2166 if (*pdst)
2167 i915_gem_request_unreference(*pdst);
2168
2169 *pdst = src;
2170 }
2171
2172 /*
2173 * XXX: i915_gem_request_completed should be here but currently needs the
2174 * definition of i915_seqno_passed() which is below. It will be moved in
2175 * a later patch when the call to i915_seqno_passed() is obsoleted...
2176 */
2177
2178 struct drm_i915_file_private {
2179 struct drm_i915_private *dev_priv;
2180 struct drm_file *file;
2181
2182 struct {
2183 spinlock_t lock;
2184 struct list_head request_list;
2185 } mm;
2186 struct idr context_idr;
2187
2188 struct list_head rps_boost;
2189 struct intel_engine_cs *bsd_ring;
2190
2191 unsigned rps_boosts;
2192 };
2193
2194 /*
2195 * A command that requires special handling by the command parser.
2196 */
2197 struct drm_i915_cmd_descriptor {
2198 /*
2199 * Flags describing how the command parser processes the command.
2200 *
2201 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2202 * a length mask if not set
2203 * CMD_DESC_SKIP: The command is allowed but does not follow the
2204 * standard length encoding for the opcode range in
2205 * which it falls
2206 * CMD_DESC_REJECT: The command is never allowed
2207 * CMD_DESC_REGISTER: The command should be checked against the
2208 * register whitelist for the appropriate ring
2209 * CMD_DESC_MASTER: The command is allowed if the submitting process
2210 * is the DRM master
2211 */
2212 u32 flags;
2213 #define CMD_DESC_FIXED (1<<0)
2214 #define CMD_DESC_SKIP (1<<1)
2215 #define CMD_DESC_REJECT (1<<2)
2216 #define CMD_DESC_REGISTER (1<<3)
2217 #define CMD_DESC_BITMASK (1<<4)
2218 #define CMD_DESC_MASTER (1<<5)
2219
2220 /*
2221 * The command's unique identification bits and the bitmask to get them.
2222 * This isn't strictly the opcode field as defined in the spec and may
2223 * also include type, subtype, and/or subop fields.
2224 */
2225 struct {
2226 u32 value;
2227 u32 mask;
2228 } cmd;
2229
2230 /*
2231 * The command's length. The command is either fixed length (i.e. does
2232 * not include a length field) or has a length field mask. The flag
2233 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2234 * a length mask. All command entries in a command table must include
2235 * length information.
2236 */
2237 union {
2238 u32 fixed;
2239 u32 mask;
2240 } length;
2241
2242 /*
2243 * Describes where to find a register address in the command to check
2244 * against the ring's register whitelist. Only valid if flags has the
2245 * CMD_DESC_REGISTER bit set.
2246 */
2247 struct {
2248 u32 offset;
2249 u32 mask;
2250 } reg;
2251
2252 #define MAX_CMD_DESC_BITMASKS 3
2253 /*
2254 * Describes command checks where a particular dword is masked and
2255 * compared against an expected value. If the command does not match
2256 * the expected value, the parser rejects it. Only valid if flags has
2257 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2258 * are valid.
2259 *
2260 * If the check specifies a non-zero condition_mask then the parser
2261 * only performs the check when the bits specified by condition_mask
2262 * are non-zero.
2263 */
2264 struct {
2265 u32 offset;
2266 u32 mask;
2267 u32 expected;
2268 u32 condition_offset;
2269 u32 condition_mask;
2270 } bits[MAX_CMD_DESC_BITMASKS];
2271 };
2272
2273 /*
2274 * A table of commands requiring special handling by the command parser.
2275 *
2276 * Each ring has an array of tables. Each table consists of an array of command
2277 * descriptors, which must be sorted with command opcodes in ascending order.
2278 */
2279 struct drm_i915_cmd_table {
2280 const struct drm_i915_cmd_descriptor *table;
2281 int count;
2282 };
2283
2284 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2285 #define __I915__(p) ({ \
2286 struct drm_i915_private *__p; \
2287 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2288 __p = (struct drm_i915_private *)p; \
2289 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2290 __p = to_i915((struct drm_device *)p); \
2291 else \
2292 BUILD_BUG(); \
2293 __p; \
2294 })
2295 #define INTEL_INFO(p) (&__I915__(p)->info)
2296 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2297 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2298
2299 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2300 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2301 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2302 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2303 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2304 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2305 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2306 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2307 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2308 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2309 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2310 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2311 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2312 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2313 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2314 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2315 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2316 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2317 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2318 INTEL_DEVID(dev) == 0x0152 || \
2319 INTEL_DEVID(dev) == 0x015a)
2320 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2321 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2322 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2323 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2324 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2325 #define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
2326 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2327 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2328 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2329 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2330 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2331 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2332 (INTEL_DEVID(dev) & 0xf) == 0xe))
2333 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2334 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2335 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2336 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2337 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2338 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2339 /* ULX machines are also considered ULT. */
2340 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2341 INTEL_DEVID(dev) == 0x0A1E)
2342 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2343
2344 #define SKL_REVID_A0 (0x0)
2345 #define SKL_REVID_B0 (0x1)
2346 #define SKL_REVID_C0 (0x2)
2347 #define SKL_REVID_D0 (0x3)
2348 #define SKL_REVID_E0 (0x4)
2349
2350 #define BXT_REVID_A0 (0x0)
2351 #define BXT_REVID_B0 (0x3)
2352 #define BXT_REVID_C0 (0x6)
2353
2354 /*
2355 * The genX designation typically refers to the render engine, so render
2356 * capability related checks should use IS_GEN, while display and other checks
2357 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2358 * chips, etc.).
2359 */
2360 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2361 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2362 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2363 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2364 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2365 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2366 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2367 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2368
2369 #define RENDER_RING (1<<RCS)
2370 #define BSD_RING (1<<VCS)
2371 #define BLT_RING (1<<BCS)
2372 #define VEBOX_RING (1<<VECS)
2373 #define BSD2_RING (1<<VCS2)
2374 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2375 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2376 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2377 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2378 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2379 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2380 __I915__(dev)->ellc_size)
2381 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2382
2383 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2384 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2385 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2386 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2387
2388 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2389 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2390
2391 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2392 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2393 /*
2394 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2395 * even when in MSI mode. This results in spurious interrupt warnings if the
2396 * legacy irq no. is shared with another device. The kernel then disables that
2397 * interrupt source and so prevents the other device from working properly.
2398 */
2399 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2400 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2401
2402 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2403 * rows, which changed the alignment requirements and fence programming.
2404 */
2405 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2406 IS_I915GM(dev)))
2407 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2408 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2409 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2410 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2411 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2412
2413 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2414 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2415 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2416
2417 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2418
2419 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2420 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2421 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2422 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2423 IS_SKYLAKE(dev))
2424 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2425 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2426 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2427 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2428
2429 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2430 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2431 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2432 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2433 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2434 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2435 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2436 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2437
2438 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2439 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2440 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2441 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2442 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2443 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2444 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2445
2446 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2447
2448 /* DPF == dynamic parity feature */
2449 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2450 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2451
2452 #define GT_FREQUENCY_MULTIPLIER 50
2453 #define GEN9_FREQ_SCALER 3
2454
2455 #include "i915_trace.h"
2456
2457 extern const struct drm_ioctl_desc i915_ioctls[];
2458 extern int i915_max_ioctl;
2459
2460 extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2461 extern int i915_resume_legacy(struct drm_device *dev);
2462
2463 /* i915_params.c */
2464 struct i915_params {
2465 int modeset;
2466 int panel_ignore_lid;
2467 int semaphores;
2468 unsigned int lvds_downclock;
2469 int lvds_channel_mode;
2470 int panel_use_ssc;
2471 int vbt_sdvo_panel_type;
2472 int enable_rc6;
2473 int enable_fbc;
2474 int enable_ppgtt;
2475 int enable_execlists;
2476 int enable_psr;
2477 unsigned int preliminary_hw_support;
2478 int disable_power_well;
2479 int enable_ips;
2480 int invert_brightness;
2481 int enable_cmd_parser;
2482 /* leave bools at the end to not create holes */
2483 bool enable_hangcheck;
2484 bool fastboot;
2485 bool prefault_disable;
2486 bool load_detect_test;
2487 bool reset;
2488 bool disable_display;
2489 bool disable_vtd_wa;
2490 int use_mmio_flip;
2491 int mmio_debug;
2492 bool verbose_state_checks;
2493 bool nuclear_pageflip;
2494 };
2495 extern struct i915_params i915 __read_mostly;
2496
2497 /* i915_dma.c */
2498 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2499 extern int i915_driver_unload(struct drm_device *);
2500 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2501 extern void i915_driver_lastclose(struct drm_device * dev);
2502 extern void i915_driver_preclose(struct drm_device *dev,
2503 struct drm_file *file);
2504 extern void i915_driver_postclose(struct drm_device *dev,
2505 struct drm_file *file);
2506 extern int i915_driver_device_is_agp(struct drm_device * dev);
2507 #ifdef CONFIG_COMPAT
2508 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2509 unsigned long arg);
2510 #endif
2511 extern int intel_gpu_reset(struct drm_device *dev);
2512 extern int i915_reset(struct drm_device *dev);
2513 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2514 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2515 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2516 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2517 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2518 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2519
2520 /* i915_irq.c */
2521 void i915_queue_hangcheck(struct drm_device *dev);
2522 __printf(3, 4)
2523 void i915_handle_error(struct drm_device *dev, bool wedged,
2524 const char *fmt, ...);
2525
2526 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2527 extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2528 int intel_irq_install(struct drm_i915_private *dev_priv);
2529 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2530
2531 extern void intel_uncore_sanitize(struct drm_device *dev);
2532 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2533 bool restore_forcewake);
2534 extern void intel_uncore_init(struct drm_device *dev);
2535 extern void intel_uncore_check_errors(struct drm_device *dev);
2536 extern void intel_uncore_fini(struct drm_device *dev);
2537 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2538 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2539 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2540 enum forcewake_domains domains);
2541 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2542 enum forcewake_domains domains);
2543 /* Like above but the caller must manage the uncore.lock itself.
2544 * Must be used with I915_READ_FW and friends.
2545 */
2546 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2547 enum forcewake_domains domains);
2548 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2549 enum forcewake_domains domains);
2550 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2551 static inline bool intel_vgpu_active(struct drm_device *dev)
2552 {
2553 return to_i915(dev)->vgpu.active;
2554 }
2555
2556 void
2557 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2558 u32 status_mask);
2559
2560 void
2561 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2562 u32 status_mask);
2563
2564 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2565 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2566 void
2567 ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2568 void
2569 ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2570 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2571 uint32_t interrupt_mask,
2572 uint32_t enabled_irq_mask);
2573 #define ibx_enable_display_interrupt(dev_priv, bits) \
2574 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2575 #define ibx_disable_display_interrupt(dev_priv, bits) \
2576 ibx_display_interrupt_update((dev_priv), (bits), 0)
2577
2578 /* i915_gem.c */
2579 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2580 struct drm_file *file_priv);
2581 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2582 struct drm_file *file_priv);
2583 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2584 struct drm_file *file_priv);
2585 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2586 struct drm_file *file_priv);
2587 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2588 struct drm_file *file_priv);
2589 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2590 struct drm_file *file_priv);
2591 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2592 struct drm_file *file_priv);
2593 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2594 struct intel_engine_cs *ring);
2595 void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2596 struct drm_file *file,
2597 struct intel_engine_cs *ring,
2598 struct drm_i915_gem_object *obj);
2599 int i915_gem_ringbuffer_submission(struct drm_device *dev,
2600 struct drm_file *file,
2601 struct intel_engine_cs *ring,
2602 struct intel_context *ctx,
2603 struct drm_i915_gem_execbuffer2 *args,
2604 struct list_head *vmas,
2605 struct drm_i915_gem_object *batch_obj,
2606 u64 exec_start, u32 flags);
2607 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2608 struct drm_file *file_priv);
2609 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2610 struct drm_file *file_priv);
2611 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2612 struct drm_file *file_priv);
2613 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2614 struct drm_file *file);
2615 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2616 struct drm_file *file);
2617 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2618 struct drm_file *file_priv);
2619 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2620 struct drm_file *file_priv);
2621 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2622 struct drm_file *file_priv);
2623 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2624 struct drm_file *file_priv);
2625 int i915_gem_init_userptr(struct drm_device *dev);
2626 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2627 struct drm_file *file);
2628 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2629 struct drm_file *file_priv);
2630 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2631 struct drm_file *file_priv);
2632 void i915_gem_load(struct drm_device *dev);
2633 void *i915_gem_object_alloc(struct drm_device *dev);
2634 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2635 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2636 const struct drm_i915_gem_object_ops *ops);
2637 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2638 size_t size);
2639 void i915_init_vm(struct drm_i915_private *dev_priv,
2640 struct i915_address_space *vm);
2641 void i915_gem_free_object(struct drm_gem_object *obj);
2642 void i915_gem_vma_destroy(struct i915_vma *vma);
2643
2644 /* Flags used by pin/bind&friends. */
2645 #define PIN_MAPPABLE (1<<0)
2646 #define PIN_NONBLOCK (1<<1)
2647 #define PIN_GLOBAL (1<<2)
2648 #define PIN_OFFSET_BIAS (1<<3)
2649 #define PIN_USER (1<<4)
2650 #define PIN_UPDATE (1<<5)
2651 #define PIN_OFFSET_MASK (~4095)
2652 int __must_check
2653 i915_gem_object_pin(struct drm_i915_gem_object *obj,
2654 struct i915_address_space *vm,
2655 uint32_t alignment,
2656 uint64_t flags);
2657 int __must_check
2658 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2659 const struct i915_ggtt_view *view,
2660 uint32_t alignment,
2661 uint64_t flags);
2662
2663 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2664 u32 flags);
2665 int __must_check i915_vma_unbind(struct i915_vma *vma);
2666 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2667 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2668 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2669
2670 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2671 int *needs_clflush);
2672
2673 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2674
2675 static inline int __sg_page_count(struct scatterlist *sg)
2676 {
2677 return sg->length >> PAGE_SHIFT;
2678 }
2679
2680 static inline struct page *
2681 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2682 {
2683 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2684 return NULL;
2685
2686 if (n < obj->get_page.last) {
2687 obj->get_page.sg = obj->pages->sgl;
2688 obj->get_page.last = 0;
2689 }
2690
2691 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2692 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2693 if (unlikely(sg_is_chain(obj->get_page.sg)))
2694 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2695 }
2696
2697 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2698 }
2699
2700 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2701 {
2702 BUG_ON(obj->pages == NULL);
2703 obj->pages_pin_count++;
2704 }
2705 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2706 {
2707 BUG_ON(obj->pages_pin_count == 0);
2708 obj->pages_pin_count--;
2709 }
2710
2711 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2712 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2713 struct intel_engine_cs *to);
2714 void i915_vma_move_to_active(struct i915_vma *vma,
2715 struct intel_engine_cs *ring);
2716 int i915_gem_dumb_create(struct drm_file *file_priv,
2717 struct drm_device *dev,
2718 struct drm_mode_create_dumb *args);
2719 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2720 uint32_t handle, uint64_t *offset);
2721 /**
2722 * Returns true if seq1 is later than seq2.
2723 */
2724 static inline bool
2725 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2726 {
2727 return (int32_t)(seq1 - seq2) >= 0;
2728 }
2729
2730 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2731 bool lazy_coherency)
2732 {
2733 u32 seqno;
2734
2735 BUG_ON(req == NULL);
2736
2737 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2738
2739 return i915_seqno_passed(seqno, req->seqno);
2740 }
2741
2742 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2743 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2744 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2745 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2746
2747 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2748 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2749
2750 struct drm_i915_gem_request *
2751 i915_gem_find_active_request(struct intel_engine_cs *ring);
2752
2753 bool i915_gem_retire_requests(struct drm_device *dev);
2754 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2755 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2756 bool interruptible);
2757 int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
2758
2759 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2760 {
2761 return unlikely(atomic_read(&error->reset_counter)
2762 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2763 }
2764
2765 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2766 {
2767 return atomic_read(&error->reset_counter) & I915_WEDGED;
2768 }
2769
2770 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2771 {
2772 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2773 }
2774
2775 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2776 {
2777 return dev_priv->gpu_error.stop_rings == 0 ||
2778 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2779 }
2780
2781 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2782 {
2783 return dev_priv->gpu_error.stop_rings == 0 ||
2784 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2785 }
2786
2787 void i915_gem_reset(struct drm_device *dev);
2788 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2789 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2790 int __must_check i915_gem_init(struct drm_device *dev);
2791 int i915_gem_init_rings(struct drm_device *dev);
2792 int __must_check i915_gem_init_hw(struct drm_device *dev);
2793 int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2794 void i915_gem_init_swizzling(struct drm_device *dev);
2795 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2796 int __must_check i915_gpu_idle(struct drm_device *dev);
2797 int __must_check i915_gem_suspend(struct drm_device *dev);
2798 int __i915_add_request(struct intel_engine_cs *ring,
2799 struct drm_file *file,
2800 struct drm_i915_gem_object *batch_obj);
2801 #define i915_add_request(ring) \
2802 __i915_add_request(ring, NULL, NULL)
2803 int __i915_wait_request(struct drm_i915_gem_request *req,
2804 unsigned reset_counter,
2805 bool interruptible,
2806 s64 *timeout,
2807 struct drm_i915_file_private *file_priv);
2808 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
2809 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2810 int __must_check
2811 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2812 bool write);
2813 int __must_check
2814 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2815 int __must_check
2816 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2817 u32 alignment,
2818 struct intel_engine_cs *pipelined,
2819 const struct i915_ggtt_view *view);
2820 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2821 const struct i915_ggtt_view *view);
2822 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2823 int align);
2824 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2825 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2826
2827 uint32_t
2828 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2829 uint32_t
2830 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2831 int tiling_mode, bool fenced);
2832
2833 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2834 enum i915_cache_level cache_level);
2835
2836 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2837 struct dma_buf *dma_buf);
2838
2839 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2840 struct drm_gem_object *gem_obj, int flags);
2841
2842 void i915_gem_restore_fences(struct drm_device *dev);
2843
2844 unsigned long
2845 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
2846 const struct i915_ggtt_view *view);
2847 unsigned long
2848 i915_gem_obj_offset(struct drm_i915_gem_object *o,
2849 struct i915_address_space *vm);
2850 static inline unsigned long
2851 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
2852 {
2853 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
2854 }
2855
2856 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2857 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
2858 const struct i915_ggtt_view *view);
2859 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2860 struct i915_address_space *vm);
2861
2862 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2863 struct i915_address_space *vm);
2864 struct i915_vma *
2865 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2866 struct i915_address_space *vm);
2867 struct i915_vma *
2868 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2869 const struct i915_ggtt_view *view);
2870
2871 struct i915_vma *
2872 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2873 struct i915_address_space *vm);
2874 struct i915_vma *
2875 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2876 const struct i915_ggtt_view *view);
2877
2878 static inline struct i915_vma *
2879 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2880 {
2881 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
2882 }
2883 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
2884
2885 /* Some GGTT VM helpers */
2886 #define i915_obj_to_ggtt(obj) \
2887 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2888 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2889 {
2890 struct i915_address_space *ggtt =
2891 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2892 return vm == ggtt;
2893 }
2894
2895 static inline struct i915_hw_ppgtt *
2896 i915_vm_to_ppgtt(struct i915_address_space *vm)
2897 {
2898 WARN_ON(i915_is_ggtt(vm));
2899
2900 return container_of(vm, struct i915_hw_ppgtt, base);
2901 }
2902
2903
2904 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2905 {
2906 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
2907 }
2908
2909 static inline unsigned long
2910 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2911 {
2912 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2913 }
2914
2915 static inline int __must_check
2916 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2917 uint32_t alignment,
2918 unsigned flags)
2919 {
2920 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2921 alignment, flags | PIN_GLOBAL);
2922 }
2923
2924 static inline int
2925 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2926 {
2927 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2928 }
2929
2930 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
2931 const struct i915_ggtt_view *view);
2932 static inline void
2933 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
2934 {
2935 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
2936 }
2937
2938 /* i915_gem_context.c */
2939 int __must_check i915_gem_context_init(struct drm_device *dev);
2940 void i915_gem_context_fini(struct drm_device *dev);
2941 void i915_gem_context_reset(struct drm_device *dev);
2942 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2943 int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2944 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2945 int i915_switch_context(struct intel_engine_cs *ring,
2946 struct intel_context *to);
2947 struct intel_context *
2948 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2949 void i915_gem_context_free(struct kref *ctx_ref);
2950 struct drm_i915_gem_object *
2951 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
2952 static inline void i915_gem_context_reference(struct intel_context *ctx)
2953 {
2954 kref_get(&ctx->ref);
2955 }
2956
2957 static inline void i915_gem_context_unreference(struct intel_context *ctx)
2958 {
2959 kref_put(&ctx->ref, i915_gem_context_free);
2960 }
2961
2962 static inline bool i915_gem_context_is_default(const struct intel_context *c)
2963 {
2964 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
2965 }
2966
2967 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2968 struct drm_file *file);
2969 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2970 struct drm_file *file);
2971 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2972 struct drm_file *file_priv);
2973 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2974 struct drm_file *file_priv);
2975
2976 /* i915_gem_evict.c */
2977 int __must_check i915_gem_evict_something(struct drm_device *dev,
2978 struct i915_address_space *vm,
2979 int min_size,
2980 unsigned alignment,
2981 unsigned cache_level,
2982 unsigned long start,
2983 unsigned long end,
2984 unsigned flags);
2985 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2986 int i915_gem_evict_everything(struct drm_device *dev);
2987
2988 /* belongs in i915_gem_gtt.h */
2989 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2990 {
2991 if (INTEL_INFO(dev)->gen < 6)
2992 intel_gtt_chipset_flush();
2993 }
2994
2995 /* i915_gem_stolen.c */
2996 int i915_gem_init_stolen(struct drm_device *dev);
2997 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
2998 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2999 void i915_gem_cleanup_stolen(struct drm_device *dev);
3000 struct drm_i915_gem_object *
3001 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3002 struct drm_i915_gem_object *
3003 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3004 u32 stolen_offset,
3005 u32 gtt_offset,
3006 u32 size);
3007
3008 /* i915_gem_shrinker.c */
3009 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3010 long target,
3011 unsigned flags);
3012 #define I915_SHRINK_PURGEABLE 0x1
3013 #define I915_SHRINK_UNBOUND 0x2
3014 #define I915_SHRINK_BOUND 0x4
3015 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3016 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3017
3018
3019 /* i915_gem_tiling.c */
3020 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3021 {
3022 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3023
3024 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3025 obj->tiling_mode != I915_TILING_NONE;
3026 }
3027
3028 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3029 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3030 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3031
3032 /* i915_gem_debug.c */
3033 #if WATCH_LISTS
3034 int i915_verify_lists(struct drm_device *dev);
3035 #else
3036 #define i915_verify_lists(dev) 0
3037 #endif
3038
3039 /* i915_debugfs.c */
3040 int i915_debugfs_init(struct drm_minor *minor);
3041 void i915_debugfs_cleanup(struct drm_minor *minor);
3042 #ifdef CONFIG_DEBUG_FS
3043 int i915_debugfs_connector_add(struct drm_connector *connector);
3044 void intel_display_crc_init(struct drm_device *dev);
3045 #else
3046 static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
3047 static inline void intel_display_crc_init(struct drm_device *dev) {}
3048 #endif
3049
3050 /* i915_gpu_error.c */
3051 __printf(2, 3)
3052 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3053 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3054 const struct i915_error_state_file_priv *error);
3055 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3056 struct drm_i915_private *i915,
3057 size_t count, loff_t pos);
3058 static inline void i915_error_state_buf_release(
3059 struct drm_i915_error_state_buf *eb)
3060 {
3061 kfree(eb->buf);
3062 }
3063 void i915_capture_error_state(struct drm_device *dev, bool wedge,
3064 const char *error_msg);
3065 void i915_error_state_get(struct drm_device *dev,
3066 struct i915_error_state_file_priv *error_priv);
3067 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3068 void i915_destroy_error_state(struct drm_device *dev);
3069
3070 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
3071 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3072
3073 /* i915_cmd_parser.c */
3074 int i915_cmd_parser_get_version(void);
3075 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3076 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3077 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3078 int i915_parse_cmds(struct intel_engine_cs *ring,
3079 struct drm_i915_gem_object *batch_obj,
3080 struct drm_i915_gem_object *shadow_batch_obj,
3081 u32 batch_start_offset,
3082 u32 batch_len,
3083 bool is_master);
3084
3085 /* i915_suspend.c */
3086 extern int i915_save_state(struct drm_device *dev);
3087 extern int i915_restore_state(struct drm_device *dev);
3088
3089 /* i915_sysfs.c */
3090 void i915_setup_sysfs(struct drm_device *dev_priv);
3091 void i915_teardown_sysfs(struct drm_device *dev_priv);
3092
3093 /* intel_i2c.c */
3094 extern int intel_setup_gmbus(struct drm_device *dev);
3095 extern void intel_teardown_gmbus(struct drm_device *dev);
3096 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3097 unsigned int pin);
3098
3099 extern struct i2c_adapter *
3100 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3101 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3102 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3103 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3104 {
3105 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3106 }
3107 extern void intel_i2c_reset(struct drm_device *dev);
3108
3109 /* intel_opregion.c */
3110 #ifdef CONFIG_ACPI
3111 extern int intel_opregion_setup(struct drm_device *dev);
3112 extern void intel_opregion_init(struct drm_device *dev);
3113 extern void intel_opregion_fini(struct drm_device *dev);
3114 extern void intel_opregion_asle_intr(struct drm_device *dev);
3115 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3116 bool enable);
3117 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3118 pci_power_t state);
3119 #else
3120 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3121 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3122 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3123 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3124 static inline int
3125 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3126 {
3127 return 0;
3128 }
3129 static inline int
3130 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3131 {
3132 return 0;
3133 }
3134 #endif
3135
3136 /* intel_acpi.c */
3137 #ifdef CONFIG_ACPI
3138 extern void intel_register_dsm_handler(void);
3139 extern void intel_unregister_dsm_handler(void);
3140 #else
3141 static inline void intel_register_dsm_handler(void) { return; }
3142 static inline void intel_unregister_dsm_handler(void) { return; }
3143 #endif /* CONFIG_ACPI */
3144
3145 /* modesetting */
3146 extern void intel_modeset_init_hw(struct drm_device *dev);
3147 extern void intel_modeset_init(struct drm_device *dev);
3148 extern void intel_modeset_gem_init(struct drm_device *dev);
3149 extern void intel_modeset_cleanup(struct drm_device *dev);
3150 extern void intel_connector_unregister(struct intel_connector *);
3151 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3152 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3153 bool force_restore);
3154 extern void i915_redisable_vga(struct drm_device *dev);
3155 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3156 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3157 extern void intel_init_pch_refclk(struct drm_device *dev);
3158 extern void intel_set_rps(struct drm_device *dev, u8 val);
3159 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3160 bool enable);
3161 extern void intel_detect_pch(struct drm_device *dev);
3162 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3163 extern int intel_enable_rc6(const struct drm_device *dev);
3164
3165 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
3166 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3167 struct drm_file *file);
3168 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3169 struct drm_file *file);
3170
3171 /* overlay */
3172 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3173 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3174 struct intel_overlay_error_state *error);
3175
3176 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3177 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3178 struct drm_device *dev,
3179 struct intel_display_error_state *error);
3180
3181 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3182 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3183
3184 /* intel_sideband.c */
3185 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3186 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3187 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3188 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3189 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3190 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3191 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3192 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3193 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3194 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3195 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3196 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3197 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3198 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3199 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3200 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3201 enum intel_sbi_destination destination);
3202 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3203 enum intel_sbi_destination destination);
3204 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3205 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3206
3207 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3208 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3209
3210 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3211 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3212
3213 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3214 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3215 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3216 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3217
3218 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3219 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3220 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3221 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3222
3223 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3224 * will be implemented using 2 32-bit writes in an arbitrary order with
3225 * an arbitrary delay between them. This can cause the hardware to
3226 * act upon the intermediate value, possibly leading to corruption and
3227 * machine death. You have been warned.
3228 */
3229 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3230 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3231
3232 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3233 u32 upper = I915_READ(upper_reg); \
3234 u32 lower = I915_READ(lower_reg); \
3235 u32 tmp = I915_READ(upper_reg); \
3236 if (upper != tmp) { \
3237 upper = tmp; \
3238 lower = I915_READ(lower_reg); \
3239 WARN_ON(I915_READ(upper_reg) != upper); \
3240 } \
3241 (u64)upper << 32 | lower; })
3242
3243 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3244 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3245
3246 /* These are untraced mmio-accessors that are only valid to be used inside
3247 * criticial sections inside IRQ handlers where forcewake is explicitly
3248 * controlled.
3249 * Think twice, and think again, before using these.
3250 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3251 * intel_uncore_forcewake_irqunlock().
3252 */
3253 #define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3254 #define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3255 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3256
3257 /* "Broadcast RGB" property */
3258 #define INTEL_BROADCAST_RGB_AUTO 0
3259 #define INTEL_BROADCAST_RGB_FULL 1
3260 #define INTEL_BROADCAST_RGB_LIMITED 2
3261
3262 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3263 {
3264 if (IS_VALLEYVIEW(dev))
3265 return VLV_VGACNTRL;
3266 else if (INTEL_INFO(dev)->gen >= 5)
3267 return CPU_VGACNTRL;
3268 else
3269 return VGACNTRL;
3270 }
3271
3272 static inline void __user *to_user_ptr(u64 address)
3273 {
3274 return (void __user *)(uintptr_t)address;
3275 }
3276
3277 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3278 {
3279 unsigned long j = msecs_to_jiffies(m);
3280
3281 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3282 }
3283
3284 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3285 {
3286 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3287 }
3288
3289 static inline unsigned long
3290 timespec_to_jiffies_timeout(const struct timespec *value)
3291 {
3292 unsigned long j = timespec_to_jiffies(value);
3293
3294 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3295 }
3296
3297 /*
3298 * If you need to wait X milliseconds between events A and B, but event B
3299 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3300 * when event A happened, then just before event B you call this function and
3301 * pass the timestamp as the first argument, and X as the second argument.
3302 */
3303 static inline void
3304 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3305 {
3306 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3307
3308 /*
3309 * Don't re-read the value of "jiffies" every time since it may change
3310 * behind our back and break the math.
3311 */
3312 tmp_jiffies = jiffies;
3313 target_jiffies = timestamp_jiffies +
3314 msecs_to_jiffies_timeout(to_wait_ms);
3315
3316 if (time_after(target_jiffies, tmp_jiffies)) {
3317 remaining_jiffies = target_jiffies - tmp_jiffies;
3318 while (remaining_jiffies)
3319 remaining_jiffies =
3320 schedule_timeout_uninterruptible(remaining_jiffies);
3321 }
3322 }
3323
3324 static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3325 struct drm_i915_gem_request *req)
3326 {
3327 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3328 i915_gem_request_assign(&ring->trace_irq_req, req);
3329 }
3330
3331 #endif