]> git.proxmox.com Git - mirror_ubuntu-kernels.git/blob - drivers/gpu/drm/i915/i915_drv.h
PM / Runtime: Fix loops in pm_runtime_clk_notify()
[mirror_ubuntu-kernels.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include "i915_reg.h"
34 #include "intel_bios.h"
35 #include "intel_ringbuffer.h"
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <drm/intel-gtt.h>
39
40 /* General customization:
41 */
42
43 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45 #define DRIVER_NAME "i915"
46 #define DRIVER_DESC "Intel Graphics"
47 #define DRIVER_DATE "20080730"
48
49 enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
52 PIPE_C,
53 I915_MAX_PIPES
54 };
55 #define pipe_name(p) ((p) + 'A')
56
57 enum plane {
58 PLANE_A = 0,
59 PLANE_B,
60 PLANE_C,
61 };
62 #define plane_name(p) ((p) + 'A')
63
64 #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
65
66 #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
67
68 /* Interface history:
69 *
70 * 1.1: Original.
71 * 1.2: Add Power Management
72 * 1.3: Add vblank support
73 * 1.4: Fix cmdbuffer path, add heap destroy
74 * 1.5: Add vblank pipe configuration
75 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
76 * - Support vertical blank on secondary display pipe
77 */
78 #define DRIVER_MAJOR 1
79 #define DRIVER_MINOR 6
80 #define DRIVER_PATCHLEVEL 0
81
82 #define WATCH_COHERENCY 0
83 #define WATCH_LISTS 0
84
85 #define I915_GEM_PHYS_CURSOR_0 1
86 #define I915_GEM_PHYS_CURSOR_1 2
87 #define I915_GEM_PHYS_OVERLAY_REGS 3
88 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
89
90 struct drm_i915_gem_phys_object {
91 int id;
92 struct page **page_list;
93 drm_dma_handle_t *handle;
94 struct drm_i915_gem_object *cur_obj;
95 };
96
97 struct mem_block {
98 struct mem_block *next;
99 struct mem_block *prev;
100 int start;
101 int size;
102 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
103 };
104
105 struct opregion_header;
106 struct opregion_acpi;
107 struct opregion_swsci;
108 struct opregion_asle;
109
110 struct intel_opregion {
111 struct opregion_header *header;
112 struct opregion_acpi *acpi;
113 struct opregion_swsci *swsci;
114 struct opregion_asle *asle;
115 void *vbt;
116 u32 __iomem *lid_state;
117 };
118 #define OPREGION_SIZE (8*1024)
119
120 struct intel_overlay;
121 struct intel_overlay_error_state;
122
123 struct drm_i915_master_private {
124 drm_local_map_t *sarea;
125 struct _drm_i915_sarea *sarea_priv;
126 };
127 #define I915_FENCE_REG_NONE -1
128
129 struct drm_i915_fence_reg {
130 struct list_head lru_list;
131 struct drm_i915_gem_object *obj;
132 uint32_t setup_seqno;
133 };
134
135 struct sdvo_device_mapping {
136 u8 initialized;
137 u8 dvo_port;
138 u8 slave_addr;
139 u8 dvo_wiring;
140 u8 i2c_pin;
141 u8 i2c_speed;
142 u8 ddc_pin;
143 };
144
145 struct intel_display_error_state;
146
147 struct drm_i915_error_state {
148 u32 eir;
149 u32 pgtbl_er;
150 u32 pipestat[I915_MAX_PIPES];
151 u32 ipeir;
152 u32 ipehr;
153 u32 instdone;
154 u32 acthd;
155 u32 error; /* gen6+ */
156 u32 bcs_acthd; /* gen6+ blt engine */
157 u32 bcs_ipehr;
158 u32 bcs_ipeir;
159 u32 bcs_instdone;
160 u32 bcs_seqno;
161 u32 vcs_acthd; /* gen6+ bsd engine */
162 u32 vcs_ipehr;
163 u32 vcs_ipeir;
164 u32 vcs_instdone;
165 u32 vcs_seqno;
166 u32 instpm;
167 u32 instps;
168 u32 instdone1;
169 u32 seqno;
170 u64 bbaddr;
171 u64 fence[16];
172 struct timeval time;
173 struct drm_i915_error_object {
174 int page_count;
175 u32 gtt_offset;
176 u32 *pages[0];
177 } *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
178 struct drm_i915_error_buffer {
179 u32 size;
180 u32 name;
181 u32 seqno;
182 u32 gtt_offset;
183 u32 read_domains;
184 u32 write_domain;
185 s32 fence_reg:5;
186 s32 pinned:2;
187 u32 tiling:2;
188 u32 dirty:1;
189 u32 purgeable:1;
190 u32 ring:4;
191 u32 cache_level:2;
192 } *active_bo, *pinned_bo;
193 u32 active_bo_count, pinned_bo_count;
194 struct intel_overlay_error_state *overlay;
195 struct intel_display_error_state *display;
196 };
197
198 struct drm_i915_display_funcs {
199 void (*dpms)(struct drm_crtc *crtc, int mode);
200 bool (*fbc_enabled)(struct drm_device *dev);
201 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
202 void (*disable_fbc)(struct drm_device *dev);
203 int (*get_display_clock_speed)(struct drm_device *dev);
204 int (*get_fifo_size)(struct drm_device *dev, int plane);
205 void (*update_wm)(struct drm_device *dev);
206 int (*crtc_mode_set)(struct drm_crtc *crtc,
207 struct drm_display_mode *mode,
208 struct drm_display_mode *adjusted_mode,
209 int x, int y,
210 struct drm_framebuffer *old_fb);
211 void (*fdi_link_train)(struct drm_crtc *crtc);
212 void (*init_clock_gating)(struct drm_device *dev);
213 void (*init_pch_clock_gating)(struct drm_device *dev);
214 /* clock updates for mode set */
215 /* cursor updates */
216 /* render clock increase/decrease */
217 /* display clock increase/decrease */
218 /* pll clock increase/decrease */
219 };
220
221 struct intel_device_info {
222 u8 gen;
223 u8 is_mobile : 1;
224 u8 is_i85x : 1;
225 u8 is_i915g : 1;
226 u8 is_i945gm : 1;
227 u8 is_g33 : 1;
228 u8 need_gfx_hws : 1;
229 u8 is_g4x : 1;
230 u8 is_pineview : 1;
231 u8 is_broadwater : 1;
232 u8 is_crestline : 1;
233 u8 is_ivybridge : 1;
234 u8 has_fbc : 1;
235 u8 has_pipe_cxsr : 1;
236 u8 has_hotplug : 1;
237 u8 cursor_needs_physical : 1;
238 u8 has_overlay : 1;
239 u8 overlay_needs_physical : 1;
240 u8 supports_tv : 1;
241 u8 has_bsd_ring : 1;
242 u8 has_blt_ring : 1;
243 };
244
245 enum no_fbc_reason {
246 FBC_NO_OUTPUT, /* no outputs enabled to compress */
247 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
248 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
249 FBC_MODE_TOO_LARGE, /* mode too large for compression */
250 FBC_BAD_PLANE, /* fbc not supported on plane */
251 FBC_NOT_TILED, /* buffer not tiled */
252 FBC_MULTIPLE_PIPES, /* more than one pipe active */
253 FBC_MODULE_PARAM,
254 };
255
256 enum intel_pch {
257 PCH_IBX, /* Ibexpeak PCH */
258 PCH_CPT, /* Cougarpoint PCH */
259 };
260
261 #define QUIRK_PIPEA_FORCE (1<<0)
262
263 struct intel_fbdev;
264
265 typedef struct drm_i915_private {
266 struct drm_device *dev;
267
268 const struct intel_device_info *info;
269
270 int has_gem;
271 int relative_constants_mode;
272
273 void __iomem *regs;
274
275 struct intel_gmbus {
276 struct i2c_adapter adapter;
277 struct i2c_adapter *force_bit;
278 u32 reg0;
279 } *gmbus;
280
281 struct pci_dev *bridge_dev;
282 struct intel_ring_buffer ring[I915_NUM_RINGS];
283 uint32_t next_seqno;
284
285 drm_dma_handle_t *status_page_dmah;
286 uint32_t counter;
287 drm_local_map_t hws_map;
288 struct drm_i915_gem_object *pwrctx;
289 struct drm_i915_gem_object *renderctx;
290
291 struct resource mch_res;
292
293 unsigned int cpp;
294 int back_offset;
295 int front_offset;
296 int current_page;
297 int page_flipping;
298
299 atomic_t irq_received;
300
301 /* protects the irq masks */
302 spinlock_t irq_lock;
303 /** Cached value of IMR to avoid reads in updating the bitfield */
304 u32 pipestat[2];
305 u32 irq_mask;
306 u32 gt_irq_mask;
307 u32 pch_irq_mask;
308
309 u32 hotplug_supported_mask;
310 struct work_struct hotplug_work;
311
312 int tex_lru_log_granularity;
313 int allow_batchbuffer;
314 struct mem_block *agp_heap;
315 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
316 int vblank_pipe;
317 int num_pipe;
318
319 /* For hangcheck timer */
320 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
321 struct timer_list hangcheck_timer;
322 int hangcheck_count;
323 uint32_t last_acthd;
324 uint32_t last_instdone;
325 uint32_t last_instdone1;
326
327 unsigned long cfb_size;
328 unsigned long cfb_pitch;
329 unsigned long cfb_offset;
330 int cfb_fence;
331 int cfb_plane;
332 int cfb_y;
333
334 struct intel_opregion opregion;
335
336 /* overlay */
337 struct intel_overlay *overlay;
338
339 /* LVDS info */
340 int backlight_level; /* restore backlight to this value */
341 bool backlight_enabled;
342 struct drm_display_mode *panel_fixed_mode;
343 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
344 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
345
346 /* Feature bits from the VBIOS */
347 unsigned int int_tv_support:1;
348 unsigned int lvds_dither:1;
349 unsigned int lvds_vbt:1;
350 unsigned int int_crt_support:1;
351 unsigned int lvds_use_ssc:1;
352 int lvds_ssc_freq;
353 struct {
354 int rate;
355 int lanes;
356 int preemphasis;
357 int vswing;
358
359 bool initialized;
360 bool support;
361 int bpp;
362 struct edp_power_seq pps;
363 } edp;
364 bool no_aux_handshake;
365
366 struct notifier_block lid_notifier;
367
368 int crt_ddc_pin;
369 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
370 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
371 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
372
373 unsigned int fsb_freq, mem_freq, is_ddr3;
374
375 spinlock_t error_lock;
376 struct drm_i915_error_state *first_error;
377 struct work_struct error_work;
378 struct completion error_completion;
379 struct workqueue_struct *wq;
380
381 /* Display functions */
382 struct drm_i915_display_funcs display;
383
384 /* PCH chipset type */
385 enum intel_pch pch_type;
386
387 unsigned long quirks;
388
389 /* Register state */
390 bool modeset_on_lid;
391 u8 saveLBB;
392 u32 saveDSPACNTR;
393 u32 saveDSPBCNTR;
394 u32 saveDSPARB;
395 u32 saveHWS;
396 u32 savePIPEACONF;
397 u32 savePIPEBCONF;
398 u32 savePIPEASRC;
399 u32 savePIPEBSRC;
400 u32 saveFPA0;
401 u32 saveFPA1;
402 u32 saveDPLL_A;
403 u32 saveDPLL_A_MD;
404 u32 saveHTOTAL_A;
405 u32 saveHBLANK_A;
406 u32 saveHSYNC_A;
407 u32 saveVTOTAL_A;
408 u32 saveVBLANK_A;
409 u32 saveVSYNC_A;
410 u32 saveBCLRPAT_A;
411 u32 saveTRANSACONF;
412 u32 saveTRANS_HTOTAL_A;
413 u32 saveTRANS_HBLANK_A;
414 u32 saveTRANS_HSYNC_A;
415 u32 saveTRANS_VTOTAL_A;
416 u32 saveTRANS_VBLANK_A;
417 u32 saveTRANS_VSYNC_A;
418 u32 savePIPEASTAT;
419 u32 saveDSPASTRIDE;
420 u32 saveDSPASIZE;
421 u32 saveDSPAPOS;
422 u32 saveDSPAADDR;
423 u32 saveDSPASURF;
424 u32 saveDSPATILEOFF;
425 u32 savePFIT_PGM_RATIOS;
426 u32 saveBLC_HIST_CTL;
427 u32 saveBLC_PWM_CTL;
428 u32 saveBLC_PWM_CTL2;
429 u32 saveBLC_CPU_PWM_CTL;
430 u32 saveBLC_CPU_PWM_CTL2;
431 u32 saveFPB0;
432 u32 saveFPB1;
433 u32 saveDPLL_B;
434 u32 saveDPLL_B_MD;
435 u32 saveHTOTAL_B;
436 u32 saveHBLANK_B;
437 u32 saveHSYNC_B;
438 u32 saveVTOTAL_B;
439 u32 saveVBLANK_B;
440 u32 saveVSYNC_B;
441 u32 saveBCLRPAT_B;
442 u32 saveTRANSBCONF;
443 u32 saveTRANS_HTOTAL_B;
444 u32 saveTRANS_HBLANK_B;
445 u32 saveTRANS_HSYNC_B;
446 u32 saveTRANS_VTOTAL_B;
447 u32 saveTRANS_VBLANK_B;
448 u32 saveTRANS_VSYNC_B;
449 u32 savePIPEBSTAT;
450 u32 saveDSPBSTRIDE;
451 u32 saveDSPBSIZE;
452 u32 saveDSPBPOS;
453 u32 saveDSPBADDR;
454 u32 saveDSPBSURF;
455 u32 saveDSPBTILEOFF;
456 u32 saveVGA0;
457 u32 saveVGA1;
458 u32 saveVGA_PD;
459 u32 saveVGACNTRL;
460 u32 saveADPA;
461 u32 saveLVDS;
462 u32 savePP_ON_DELAYS;
463 u32 savePP_OFF_DELAYS;
464 u32 saveDVOA;
465 u32 saveDVOB;
466 u32 saveDVOC;
467 u32 savePP_ON;
468 u32 savePP_OFF;
469 u32 savePP_CONTROL;
470 u32 savePP_DIVISOR;
471 u32 savePFIT_CONTROL;
472 u32 save_palette_a[256];
473 u32 save_palette_b[256];
474 u32 saveDPFC_CB_BASE;
475 u32 saveFBC_CFB_BASE;
476 u32 saveFBC_LL_BASE;
477 u32 saveFBC_CONTROL;
478 u32 saveFBC_CONTROL2;
479 u32 saveIER;
480 u32 saveIIR;
481 u32 saveIMR;
482 u32 saveDEIER;
483 u32 saveDEIMR;
484 u32 saveGTIER;
485 u32 saveGTIMR;
486 u32 saveFDI_RXA_IMR;
487 u32 saveFDI_RXB_IMR;
488 u32 saveCACHE_MODE_0;
489 u32 saveMI_ARB_STATE;
490 u32 saveSWF0[16];
491 u32 saveSWF1[16];
492 u32 saveSWF2[3];
493 u8 saveMSR;
494 u8 saveSR[8];
495 u8 saveGR[25];
496 u8 saveAR_INDEX;
497 u8 saveAR[21];
498 u8 saveDACMASK;
499 u8 saveCR[37];
500 uint64_t saveFENCE[16];
501 u32 saveCURACNTR;
502 u32 saveCURAPOS;
503 u32 saveCURABASE;
504 u32 saveCURBCNTR;
505 u32 saveCURBPOS;
506 u32 saveCURBBASE;
507 u32 saveCURSIZE;
508 u32 saveDP_B;
509 u32 saveDP_C;
510 u32 saveDP_D;
511 u32 savePIPEA_GMCH_DATA_M;
512 u32 savePIPEB_GMCH_DATA_M;
513 u32 savePIPEA_GMCH_DATA_N;
514 u32 savePIPEB_GMCH_DATA_N;
515 u32 savePIPEA_DP_LINK_M;
516 u32 savePIPEB_DP_LINK_M;
517 u32 savePIPEA_DP_LINK_N;
518 u32 savePIPEB_DP_LINK_N;
519 u32 saveFDI_RXA_CTL;
520 u32 saveFDI_TXA_CTL;
521 u32 saveFDI_RXB_CTL;
522 u32 saveFDI_TXB_CTL;
523 u32 savePFA_CTL_1;
524 u32 savePFB_CTL_1;
525 u32 savePFA_WIN_SZ;
526 u32 savePFB_WIN_SZ;
527 u32 savePFA_WIN_POS;
528 u32 savePFB_WIN_POS;
529 u32 savePCH_DREF_CONTROL;
530 u32 saveDISP_ARB_CTL;
531 u32 savePIPEA_DATA_M1;
532 u32 savePIPEA_DATA_N1;
533 u32 savePIPEA_LINK_M1;
534 u32 savePIPEA_LINK_N1;
535 u32 savePIPEB_DATA_M1;
536 u32 savePIPEB_DATA_N1;
537 u32 savePIPEB_LINK_M1;
538 u32 savePIPEB_LINK_N1;
539 u32 saveMCHBAR_RENDER_STANDBY;
540
541 struct {
542 /** Bridge to intel-gtt-ko */
543 const struct intel_gtt *gtt;
544 /** Memory allocator for GTT stolen memory */
545 struct drm_mm stolen;
546 /** Memory allocator for GTT */
547 struct drm_mm gtt_space;
548 /** List of all objects in gtt_space. Used to restore gtt
549 * mappings on resume */
550 struct list_head gtt_list;
551
552 /** Usable portion of the GTT for GEM */
553 unsigned long gtt_start;
554 unsigned long gtt_mappable_end;
555 unsigned long gtt_end;
556
557 struct io_mapping *gtt_mapping;
558 int gtt_mtrr;
559
560 struct shrinker inactive_shrinker;
561
562 /**
563 * List of objects currently involved in rendering.
564 *
565 * Includes buffers having the contents of their GPU caches
566 * flushed, not necessarily primitives. last_rendering_seqno
567 * represents when the rendering involved will be completed.
568 *
569 * A reference is held on the buffer while on this list.
570 */
571 struct list_head active_list;
572
573 /**
574 * List of objects which are not in the ringbuffer but which
575 * still have a write_domain which needs to be flushed before
576 * unbinding.
577 *
578 * last_rendering_seqno is 0 while an object is in this list.
579 *
580 * A reference is held on the buffer while on this list.
581 */
582 struct list_head flushing_list;
583
584 /**
585 * LRU list of objects which are not in the ringbuffer and
586 * are ready to unbind, but are still in the GTT.
587 *
588 * last_rendering_seqno is 0 while an object is in this list.
589 *
590 * A reference is not held on the buffer while on this list,
591 * as merely being GTT-bound shouldn't prevent its being
592 * freed, and we'll pull it off the list in the free path.
593 */
594 struct list_head inactive_list;
595
596 /**
597 * LRU list of objects which are not in the ringbuffer but
598 * are still pinned in the GTT.
599 */
600 struct list_head pinned_list;
601
602 /** LRU list of objects with fence regs on them. */
603 struct list_head fence_list;
604
605 /**
606 * List of objects currently pending being freed.
607 *
608 * These objects are no longer in use, but due to a signal
609 * we were prevented from freeing them at the appointed time.
610 */
611 struct list_head deferred_free_list;
612
613 /**
614 * We leave the user IRQ off as much as possible,
615 * but this means that requests will finish and never
616 * be retired once the system goes idle. Set a timer to
617 * fire periodically while the ring is running. When it
618 * fires, go retire requests.
619 */
620 struct delayed_work retire_work;
621
622 /**
623 * Are we in a non-interruptible section of code like
624 * modesetting?
625 */
626 bool interruptible;
627
628 /**
629 * Flag if the X Server, and thus DRM, is not currently in
630 * control of the device.
631 *
632 * This is set between LeaveVT and EnterVT. It needs to be
633 * replaced with a semaphore. It also needs to be
634 * transitioned away from for kernel modesetting.
635 */
636 int suspended;
637
638 /**
639 * Flag if the hardware appears to be wedged.
640 *
641 * This is set when attempts to idle the device timeout.
642 * It prevents command submission from occurring and makes
643 * every pending request fail
644 */
645 atomic_t wedged;
646
647 /** Bit 6 swizzling required for X tiling */
648 uint32_t bit_6_swizzle_x;
649 /** Bit 6 swizzling required for Y tiling */
650 uint32_t bit_6_swizzle_y;
651
652 /* storage for physical objects */
653 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
654
655 /* accounting, useful for userland debugging */
656 size_t gtt_total;
657 size_t mappable_gtt_total;
658 size_t object_memory;
659 u32 object_count;
660 } mm;
661 struct sdvo_device_mapping sdvo_mappings[2];
662 /* indicate whether the LVDS_BORDER should be enabled or not */
663 unsigned int lvds_border_bits;
664 /* Panel fitter placement and size for Ironlake+ */
665 u32 pch_pf_pos, pch_pf_size;
666 int panel_t3, panel_t12;
667
668 struct drm_crtc *plane_to_crtc_mapping[2];
669 struct drm_crtc *pipe_to_crtc_mapping[2];
670 wait_queue_head_t pending_flip_queue;
671 bool flip_pending_is_done;
672
673 /* Reclocking support */
674 bool render_reclock_avail;
675 bool lvds_downclock_avail;
676 /* indicates the reduced downclock for LVDS*/
677 int lvds_downclock;
678 struct work_struct idle_work;
679 struct timer_list idle_timer;
680 bool busy;
681 u16 orig_clock;
682 int child_dev_num;
683 struct child_device_config *child_dev;
684 struct drm_connector *int_lvds_connector;
685
686 bool mchbar_need_disable;
687
688 struct work_struct rps_work;
689 spinlock_t rps_lock;
690 u32 pm_iir;
691
692 u8 cur_delay;
693 u8 min_delay;
694 u8 max_delay;
695 u8 fmax;
696 u8 fstart;
697
698 u64 last_count1;
699 unsigned long last_time1;
700 u64 last_count2;
701 struct timespec last_time2;
702 unsigned long gfx_power;
703 int c_m;
704 int r_t;
705 u8 corr;
706 spinlock_t *mchdev_lock;
707
708 enum no_fbc_reason no_fbc_reason;
709
710 struct drm_mm_node *compressed_fb;
711 struct drm_mm_node *compressed_llb;
712
713 unsigned long last_gpu_reset;
714
715 /* list of fbdev register on this device */
716 struct intel_fbdev *fbdev;
717
718 struct drm_property *broadcast_rgb_property;
719
720 atomic_t forcewake_count;
721 } drm_i915_private_t;
722
723 enum i915_cache_level {
724 I915_CACHE_NONE,
725 I915_CACHE_LLC,
726 I915_CACHE_LLC_MLC, /* gen6+ */
727 };
728
729 struct drm_i915_gem_object {
730 struct drm_gem_object base;
731
732 /** Current space allocated to this object in the GTT, if any. */
733 struct drm_mm_node *gtt_space;
734 struct list_head gtt_list;
735
736 /** This object's place on the active/flushing/inactive lists */
737 struct list_head ring_list;
738 struct list_head mm_list;
739 /** This object's place on GPU write list */
740 struct list_head gpu_write_list;
741 /** This object's place in the batchbuffer or on the eviction list */
742 struct list_head exec_list;
743
744 /**
745 * This is set if the object is on the active or flushing lists
746 * (has pending rendering), and is not set if it's on inactive (ready
747 * to be unbound).
748 */
749 unsigned int active : 1;
750
751 /**
752 * This is set if the object has been written to since last bound
753 * to the GTT
754 */
755 unsigned int dirty : 1;
756
757 /**
758 * This is set if the object has been written to since the last
759 * GPU flush.
760 */
761 unsigned int pending_gpu_write : 1;
762
763 /**
764 * Fence register bits (if any) for this object. Will be set
765 * as needed when mapped into the GTT.
766 * Protected by dev->struct_mutex.
767 *
768 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
769 */
770 signed int fence_reg : 5;
771
772 /**
773 * Advice: are the backing pages purgeable?
774 */
775 unsigned int madv : 2;
776
777 /**
778 * Current tiling mode for the object.
779 */
780 unsigned int tiling_mode : 2;
781 unsigned int tiling_changed : 1;
782
783 /** How many users have pinned this object in GTT space. The following
784 * users can each hold at most one reference: pwrite/pread, pin_ioctl
785 * (via user_pin_count), execbuffer (objects are not allowed multiple
786 * times for the same batchbuffer), and the framebuffer code. When
787 * switching/pageflipping, the framebuffer code has at most two buffers
788 * pinned per crtc.
789 *
790 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
791 * bits with absolutely no headroom. So use 4 bits. */
792 unsigned int pin_count : 4;
793 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
794
795 /**
796 * Is the object at the current location in the gtt mappable and
797 * fenceable? Used to avoid costly recalculations.
798 */
799 unsigned int map_and_fenceable : 1;
800
801 /**
802 * Whether the current gtt mapping needs to be mappable (and isn't just
803 * mappable by accident). Track pin and fault separate for a more
804 * accurate mappable working set.
805 */
806 unsigned int fault_mappable : 1;
807 unsigned int pin_mappable : 1;
808
809 /*
810 * Is the GPU currently using a fence to access this buffer,
811 */
812 unsigned int pending_fenced_gpu_access:1;
813 unsigned int fenced_gpu_access:1;
814
815 unsigned int cache_level:2;
816
817 struct page **pages;
818
819 /**
820 * DMAR support
821 */
822 struct scatterlist *sg_list;
823 int num_sg;
824
825 /**
826 * Used for performing relocations during execbuffer insertion.
827 */
828 struct hlist_node exec_node;
829 unsigned long exec_handle;
830 struct drm_i915_gem_exec_object2 *exec_entry;
831
832 /**
833 * Current offset of the object in GTT space.
834 *
835 * This is the same as gtt_space->start
836 */
837 uint32_t gtt_offset;
838
839 /** Breadcrumb of last rendering to the buffer. */
840 uint32_t last_rendering_seqno;
841 struct intel_ring_buffer *ring;
842
843 /** Breadcrumb of last fenced GPU access to the buffer. */
844 uint32_t last_fenced_seqno;
845 struct intel_ring_buffer *last_fenced_ring;
846
847 /** Current tiling stride for the object, if it's tiled. */
848 uint32_t stride;
849
850 /** Record of address bit 17 of each page at last unbind. */
851 unsigned long *bit_17;
852
853
854 /**
855 * If present, while GEM_DOMAIN_CPU is in the read domain this array
856 * flags which individual pages are valid.
857 */
858 uint8_t *page_cpu_valid;
859
860 /** User space pin count and filp owning the pin */
861 uint32_t user_pin_count;
862 struct drm_file *pin_filp;
863
864 /** for phy allocated objects */
865 struct drm_i915_gem_phys_object *phys_obj;
866
867 /**
868 * Number of crtcs where this object is currently the fb, but
869 * will be page flipped away on the next vblank. When it
870 * reaches 0, dev_priv->pending_flip_queue will be woken up.
871 */
872 atomic_t pending_flip;
873 };
874
875 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
876
877 /**
878 * Request queue structure.
879 *
880 * The request queue allows us to note sequence numbers that have been emitted
881 * and may be associated with active buffers to be retired.
882 *
883 * By keeping this list, we can avoid having to do questionable
884 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
885 * an emission time with seqnos for tracking how far ahead of the GPU we are.
886 */
887 struct drm_i915_gem_request {
888 /** On Which ring this request was generated */
889 struct intel_ring_buffer *ring;
890
891 /** GEM sequence number associated with this request. */
892 uint32_t seqno;
893
894 /** Time at which this request was emitted, in jiffies. */
895 unsigned long emitted_jiffies;
896
897 /** global list entry for this request */
898 struct list_head list;
899
900 struct drm_i915_file_private *file_priv;
901 /** file_priv list entry for this request */
902 struct list_head client_list;
903 };
904
905 struct drm_i915_file_private {
906 struct {
907 struct spinlock lock;
908 struct list_head request_list;
909 } mm;
910 };
911
912 enum intel_chip_family {
913 CHIP_I8XX = 0x01,
914 CHIP_I9XX = 0x02,
915 CHIP_I915 = 0x04,
916 CHIP_I965 = 0x08,
917 };
918
919 #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
920
921 #define IS_I830(dev) ((dev)->pci_device == 0x3577)
922 #define IS_845G(dev) ((dev)->pci_device == 0x2562)
923 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
924 #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
925 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
926 #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
927 #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
928 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
929 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
930 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
931 #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
932 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
933 #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
934 #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
935 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
936 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
937 #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
938 #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
939 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
940 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
941
942 /*
943 * The genX designation typically refers to the render engine, so render
944 * capability related checks should use IS_GEN, while display and other checks
945 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
946 * chips, etc.).
947 */
948 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
949 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
950 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
951 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
952 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
953 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
954
955 #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
956 #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
957 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
958
959 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
960 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
961
962 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
963 * rows, which changed the alignment requirements and fence programming.
964 */
965 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
966 IS_I915GM(dev)))
967 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
968 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
969 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
970 #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
971 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
972 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
973 /* dsparb controlled by hw only */
974 #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
975
976 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
977 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
978 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
979
980 #define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
981 #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
982
983 #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
984 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
985 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
986
987 #include "i915_trace.h"
988
989 extern struct drm_ioctl_desc i915_ioctls[];
990 extern int i915_max_ioctl;
991 extern unsigned int i915_fbpercrtc;
992 extern int i915_panel_ignore_lid;
993 extern unsigned int i915_powersave;
994 extern unsigned int i915_semaphores;
995 extern unsigned int i915_lvds_downclock;
996 extern unsigned int i915_panel_use_ssc;
997 extern int i915_vbt_sdvo_panel_type;
998 extern unsigned int i915_enable_rc6;
999 extern unsigned int i915_enable_fbc;
1000
1001 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1002 extern int i915_resume(struct drm_device *dev);
1003 extern void i915_save_display(struct drm_device *dev);
1004 extern void i915_restore_display(struct drm_device *dev);
1005 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1006 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1007
1008 /* i915_dma.c */
1009 extern void i915_kernel_lost_context(struct drm_device * dev);
1010 extern int i915_driver_load(struct drm_device *, unsigned long flags);
1011 extern int i915_driver_unload(struct drm_device *);
1012 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1013 extern void i915_driver_lastclose(struct drm_device * dev);
1014 extern void i915_driver_preclose(struct drm_device *dev,
1015 struct drm_file *file_priv);
1016 extern void i915_driver_postclose(struct drm_device *dev,
1017 struct drm_file *file_priv);
1018 extern int i915_driver_device_is_agp(struct drm_device * dev);
1019 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1020 unsigned long arg);
1021 extern int i915_emit_box(struct drm_device *dev,
1022 struct drm_clip_rect *box,
1023 int DR1, int DR4);
1024 extern int i915_reset(struct drm_device *dev, u8 flags);
1025 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1026 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1027 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1028 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1029
1030
1031 /* i915_irq.c */
1032 void i915_hangcheck_elapsed(unsigned long data);
1033 void i915_handle_error(struct drm_device *dev, bool wedged);
1034 extern int i915_irq_emit(struct drm_device *dev, void *data,
1035 struct drm_file *file_priv);
1036 extern int i915_irq_wait(struct drm_device *dev, void *data,
1037 struct drm_file *file_priv);
1038
1039 extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
1040 extern void i915_driver_irq_preinstall(struct drm_device * dev);
1041 extern int i915_driver_irq_postinstall(struct drm_device *dev);
1042 extern void i915_driver_irq_uninstall(struct drm_device * dev);
1043
1044 extern irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS);
1045 extern void ironlake_irq_preinstall(struct drm_device *dev);
1046 extern int ironlake_irq_postinstall(struct drm_device *dev);
1047 extern void ironlake_irq_uninstall(struct drm_device *dev);
1048
1049 extern irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS);
1050 extern void ivybridge_irq_preinstall(struct drm_device *dev);
1051 extern int ivybridge_irq_postinstall(struct drm_device *dev);
1052 extern void ivybridge_irq_uninstall(struct drm_device *dev);
1053
1054 extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1055 struct drm_file *file_priv);
1056 extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1057 struct drm_file *file_priv);
1058 extern int i915_enable_vblank(struct drm_device *dev, int crtc);
1059 extern void i915_disable_vblank(struct drm_device *dev, int crtc);
1060 extern int ironlake_enable_vblank(struct drm_device *dev, int crtc);
1061 extern void ironlake_disable_vblank(struct drm_device *dev, int crtc);
1062 extern int ivybridge_enable_vblank(struct drm_device *dev, int crtc);
1063 extern void ivybridge_disable_vblank(struct drm_device *dev, int crtc);
1064 extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
1065 extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
1066 extern int i915_vblank_swap(struct drm_device *dev, void *data,
1067 struct drm_file *file_priv);
1068
1069 void
1070 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1071
1072 void
1073 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1074
1075 void intel_enable_asle (struct drm_device *dev);
1076 int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
1077 int *max_error,
1078 struct timeval *vblank_time,
1079 unsigned flags);
1080
1081 int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1082 int *vpos, int *hpos);
1083
1084 #ifdef CONFIG_DEBUG_FS
1085 extern void i915_destroy_error_state(struct drm_device *dev);
1086 #else
1087 #define i915_destroy_error_state(x)
1088 #endif
1089
1090
1091 /* i915_mem.c */
1092 extern int i915_mem_alloc(struct drm_device *dev, void *data,
1093 struct drm_file *file_priv);
1094 extern int i915_mem_free(struct drm_device *dev, void *data,
1095 struct drm_file *file_priv);
1096 extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1097 struct drm_file *file_priv);
1098 extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1099 struct drm_file *file_priv);
1100 extern void i915_mem_takedown(struct mem_block **heap);
1101 extern void i915_mem_release(struct drm_device * dev,
1102 struct drm_file *file_priv, struct mem_block *heap);
1103 /* i915_gem.c */
1104 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1105 struct drm_file *file_priv);
1106 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1107 struct drm_file *file_priv);
1108 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1109 struct drm_file *file_priv);
1110 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1111 struct drm_file *file_priv);
1112 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1113 struct drm_file *file_priv);
1114 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1115 struct drm_file *file_priv);
1116 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1117 struct drm_file *file_priv);
1118 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1119 struct drm_file *file_priv);
1120 int i915_gem_execbuffer(struct drm_device *dev, void *data,
1121 struct drm_file *file_priv);
1122 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1123 struct drm_file *file_priv);
1124 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1125 struct drm_file *file_priv);
1126 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1127 struct drm_file *file_priv);
1128 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1129 struct drm_file *file_priv);
1130 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1131 struct drm_file *file_priv);
1132 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1133 struct drm_file *file_priv);
1134 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1135 struct drm_file *file_priv);
1136 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1137 struct drm_file *file_priv);
1138 int i915_gem_set_tiling(struct drm_device *dev, void *data,
1139 struct drm_file *file_priv);
1140 int i915_gem_get_tiling(struct drm_device *dev, void *data,
1141 struct drm_file *file_priv);
1142 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1143 struct drm_file *file_priv);
1144 void i915_gem_load(struct drm_device *dev);
1145 int i915_gem_init_object(struct drm_gem_object *obj);
1146 int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
1147 uint32_t invalidate_domains,
1148 uint32_t flush_domains);
1149 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1150 size_t size);
1151 void i915_gem_free_object(struct drm_gem_object *obj);
1152 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1153 uint32_t alignment,
1154 bool map_and_fenceable);
1155 void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1156 int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1157 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1158 void i915_gem_lastclose(struct drm_device *dev);
1159
1160 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1161 int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
1162 void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1163 struct intel_ring_buffer *ring,
1164 u32 seqno);
1165
1166 int i915_gem_dumb_create(struct drm_file *file_priv,
1167 struct drm_device *dev,
1168 struct drm_mode_create_dumb *args);
1169 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1170 uint32_t handle, uint64_t *offset);
1171 int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1172 uint32_t handle);
1173 /**
1174 * Returns true if seq1 is later than seq2.
1175 */
1176 static inline bool
1177 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1178 {
1179 return (int32_t)(seq1 - seq2) >= 0;
1180 }
1181
1182 static inline u32
1183 i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1184 {
1185 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1186 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1187 }
1188
1189 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
1190 struct intel_ring_buffer *pipelined);
1191 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1192
1193 void i915_gem_retire_requests(struct drm_device *dev);
1194 void i915_gem_reset(struct drm_device *dev);
1195 void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1196 int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1197 uint32_t read_domains,
1198 uint32_t write_domain);
1199 int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj);
1200 int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
1201 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1202 void i915_gem_do_init(struct drm_device *dev,
1203 unsigned long start,
1204 unsigned long mappable_end,
1205 unsigned long end);
1206 int __must_check i915_gpu_idle(struct drm_device *dev);
1207 int __must_check i915_gem_idle(struct drm_device *dev);
1208 int __must_check i915_add_request(struct intel_ring_buffer *ring,
1209 struct drm_file *file,
1210 struct drm_i915_gem_request *request);
1211 int __must_check i915_wait_request(struct intel_ring_buffer *ring,
1212 uint32_t seqno);
1213 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1214 int __must_check
1215 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1216 bool write);
1217 int __must_check
1218 i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
1219 struct intel_ring_buffer *pipelined);
1220 int i915_gem_attach_phys_object(struct drm_device *dev,
1221 struct drm_i915_gem_object *obj,
1222 int id,
1223 int align);
1224 void i915_gem_detach_phys_object(struct drm_device *dev,
1225 struct drm_i915_gem_object *obj);
1226 void i915_gem_free_all_phys_object(struct drm_device *dev);
1227 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1228
1229 uint32_t
1230 i915_gem_get_unfenced_gtt_alignment(struct drm_i915_gem_object *obj);
1231
1232 /* i915_gem_gtt.c */
1233 void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1234 int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
1235 void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1236
1237 /* i915_gem_evict.c */
1238 int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1239 unsigned alignment, bool mappable);
1240 int __must_check i915_gem_evict_everything(struct drm_device *dev,
1241 bool purgeable_only);
1242 int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1243 bool purgeable_only);
1244
1245 /* i915_gem_tiling.c */
1246 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1247 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1248 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1249
1250 /* i915_gem_debug.c */
1251 void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1252 const char *where, uint32_t mark);
1253 #if WATCH_LISTS
1254 int i915_verify_lists(struct drm_device *dev);
1255 #else
1256 #define i915_verify_lists(dev) 0
1257 #endif
1258 void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1259 int handle);
1260 void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1261 const char *where, uint32_t mark);
1262
1263 /* i915_debugfs.c */
1264 int i915_debugfs_init(struct drm_minor *minor);
1265 void i915_debugfs_cleanup(struct drm_minor *minor);
1266
1267 /* i915_suspend.c */
1268 extern int i915_save_state(struct drm_device *dev);
1269 extern int i915_restore_state(struct drm_device *dev);
1270
1271 /* i915_suspend.c */
1272 extern int i915_save_state(struct drm_device *dev);
1273 extern int i915_restore_state(struct drm_device *dev);
1274
1275 /* intel_i2c.c */
1276 extern int intel_setup_gmbus(struct drm_device *dev);
1277 extern void intel_teardown_gmbus(struct drm_device *dev);
1278 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1279 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1280 extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1281 {
1282 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1283 }
1284 extern void intel_i2c_reset(struct drm_device *dev);
1285
1286 /* intel_opregion.c */
1287 extern int intel_opregion_setup(struct drm_device *dev);
1288 #ifdef CONFIG_ACPI
1289 extern void intel_opregion_init(struct drm_device *dev);
1290 extern void intel_opregion_fini(struct drm_device *dev);
1291 extern void intel_opregion_asle_intr(struct drm_device *dev);
1292 extern void intel_opregion_gse_intr(struct drm_device *dev);
1293 extern void intel_opregion_enable_asle(struct drm_device *dev);
1294 #else
1295 static inline void intel_opregion_init(struct drm_device *dev) { return; }
1296 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1297 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1298 static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1299 static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
1300 #endif
1301
1302 /* intel_acpi.c */
1303 #ifdef CONFIG_ACPI
1304 extern void intel_register_dsm_handler(void);
1305 extern void intel_unregister_dsm_handler(void);
1306 #else
1307 static inline void intel_register_dsm_handler(void) { return; }
1308 static inline void intel_unregister_dsm_handler(void) { return; }
1309 #endif /* CONFIG_ACPI */
1310
1311 /* modesetting */
1312 extern void intel_modeset_init(struct drm_device *dev);
1313 extern void intel_modeset_gem_init(struct drm_device *dev);
1314 extern void intel_modeset_cleanup(struct drm_device *dev);
1315 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1316 extern void i8xx_disable_fbc(struct drm_device *dev);
1317 extern void g4x_disable_fbc(struct drm_device *dev);
1318 extern void ironlake_disable_fbc(struct drm_device *dev);
1319 extern void intel_disable_fbc(struct drm_device *dev);
1320 extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1321 extern bool intel_fbc_enabled(struct drm_device *dev);
1322 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1323 extern void ironlake_enable_rc6(struct drm_device *dev);
1324 extern void gen6_set_rps(struct drm_device *dev, u8 val);
1325 extern void intel_detect_pch (struct drm_device *dev);
1326 extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
1327
1328 /* overlay */
1329 #ifdef CONFIG_DEBUG_FS
1330 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1331 extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1332
1333 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1334 extern void intel_display_print_error_state(struct seq_file *m,
1335 struct drm_device *dev,
1336 struct intel_display_error_state *error);
1337 #endif
1338
1339 #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1340
1341 #define BEGIN_LP_RING(n) \
1342 intel_ring_begin(LP_RING(dev_priv), (n))
1343
1344 #define OUT_RING(x) \
1345 intel_ring_emit(LP_RING(dev_priv), x)
1346
1347 #define ADVANCE_LP_RING() \
1348 intel_ring_advance(LP_RING(dev_priv))
1349
1350 /**
1351 * Lock test for when it's just for synchronization of ring access.
1352 *
1353 * In that case, we don't need to do it when GEM is initialized as nobody else
1354 * has access to the ring.
1355 */
1356 #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1357 if (LP_RING(dev->dev_private)->obj == NULL) \
1358 LOCK_TEST_WITH_RETURN(dev, file); \
1359 } while (0)
1360
1361 /* On SNB platform, before reading ring registers forcewake bit
1362 * must be set to prevent GT core from power down and stale values being
1363 * returned.
1364 */
1365 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1366 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1367 void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
1368
1369 /* We give fast paths for the really cool registers */
1370 #define NEEDS_FORCE_WAKE(dev_priv, reg) \
1371 (((dev_priv)->info->gen >= 6) && \
1372 ((reg) < 0x40000) && \
1373 ((reg) != FORCEWAKE))
1374
1375 #define __i915_read(x, y) \
1376 static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1377 u##x val = 0; \
1378 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1379 gen6_gt_force_wake_get(dev_priv); \
1380 val = read##y(dev_priv->regs + reg); \
1381 gen6_gt_force_wake_put(dev_priv); \
1382 } else { \
1383 val = read##y(dev_priv->regs + reg); \
1384 } \
1385 trace_i915_reg_rw(false, reg, val, sizeof(val)); \
1386 return val; \
1387 }
1388
1389 __i915_read(8, b)
1390 __i915_read(16, w)
1391 __i915_read(32, l)
1392 __i915_read(64, q)
1393 #undef __i915_read
1394
1395 #define __i915_write(x, y) \
1396 static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1397 trace_i915_reg_rw(true, reg, val, sizeof(val)); \
1398 if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
1399 __gen6_gt_wait_for_fifo(dev_priv); \
1400 } \
1401 write##y(val, dev_priv->regs + reg); \
1402 }
1403 __i915_write(8, b)
1404 __i915_write(16, w)
1405 __i915_write(32, l)
1406 __i915_write(64, q)
1407 #undef __i915_write
1408
1409 #define I915_READ8(reg) i915_read8(dev_priv, (reg))
1410 #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1411
1412 #define I915_READ16(reg) i915_read16(dev_priv, (reg))
1413 #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1414 #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1415 #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1416
1417 #define I915_READ(reg) i915_read32(dev_priv, (reg))
1418 #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
1419 #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1420 #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
1421
1422 #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1423 #define I915_READ64(reg) i915_read64(dev_priv, (reg))
1424
1425 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1426 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1427
1428
1429 #endif