]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/gpu/drm/i915/i915_drv.h
drm/i915: shrinker_control->nr_to_scan is now unsigned long
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include "i915_reg.h"
37 #include "intel_bios.h"
38 #include "intel_ringbuffer.h"
39 #include "intel_lrc.h"
40 #include "i915_gem_gtt.h"
41 #include "i915_gem_render_state.h"
42 #include <linux/io-mapping.h>
43 #include <linux/i2c.h>
44 #include <linux/i2c-algo-bit.h>
45 #include <drm/intel-gtt.h>
46 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
47 #include <drm/drm_gem.h>
48 #include <linux/backlight.h>
49 #include <linux/hashtable.h>
50 #include <linux/intel-iommu.h>
51 #include <linux/kref.h>
52 #include <linux/pm_qos.h>
53 #include "intel_guc.h"
54
55 /* General customization:
56 */
57
58 #define DRIVER_NAME "i915"
59 #define DRIVER_DESC "Intel Graphics"
60 #define DRIVER_DATE "20150928"
61
62 #undef WARN_ON
63 /* Many gcc seem to no see through this and fall over :( */
64 #if 0
65 #define WARN_ON(x) ({ \
66 bool __i915_warn_cond = (x); \
67 if (__builtin_constant_p(__i915_warn_cond)) \
68 BUILD_BUG_ON(__i915_warn_cond); \
69 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
70 #else
71 #define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
72 #endif
73
74 #undef WARN_ON_ONCE
75 #define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
76
77 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
78 (long) (x), __func__);
79
80 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
81 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
82 * which may not necessarily be a user visible problem. This will either
83 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
84 * enable distros and users to tailor their preferred amount of i915 abrt
85 * spam.
86 */
87 #define I915_STATE_WARN(condition, format...) ({ \
88 int __ret_warn_on = !!(condition); \
89 if (unlikely(__ret_warn_on)) { \
90 if (i915.verbose_state_checks) \
91 WARN(1, format); \
92 else \
93 DRM_ERROR(format); \
94 } \
95 unlikely(__ret_warn_on); \
96 })
97
98 #define I915_STATE_WARN_ON(condition) ({ \
99 int __ret_warn_on = !!(condition); \
100 if (unlikely(__ret_warn_on)) { \
101 if (i915.verbose_state_checks) \
102 WARN(1, "WARN_ON(" #condition ")\n"); \
103 else \
104 DRM_ERROR("WARN_ON(" #condition ")\n"); \
105 } \
106 unlikely(__ret_warn_on); \
107 })
108
109 static inline const char *yesno(bool v)
110 {
111 return v ? "yes" : "no";
112 }
113
114 enum pipe {
115 INVALID_PIPE = -1,
116 PIPE_A = 0,
117 PIPE_B,
118 PIPE_C,
119 _PIPE_EDP,
120 I915_MAX_PIPES = _PIPE_EDP
121 };
122 #define pipe_name(p) ((p) + 'A')
123
124 enum transcoder {
125 TRANSCODER_A = 0,
126 TRANSCODER_B,
127 TRANSCODER_C,
128 TRANSCODER_EDP,
129 I915_MAX_TRANSCODERS
130 };
131 #define transcoder_name(t) ((t) + 'A')
132
133 /*
134 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
135 * number of planes per CRTC. Not all platforms really have this many planes,
136 * which means some arrays of size I915_MAX_PLANES may have unused entries
137 * between the topmost sprite plane and the cursor plane.
138 */
139 enum plane {
140 PLANE_A = 0,
141 PLANE_B,
142 PLANE_C,
143 PLANE_CURSOR,
144 I915_MAX_PLANES,
145 };
146 #define plane_name(p) ((p) + 'A')
147
148 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
149
150 enum port {
151 PORT_A = 0,
152 PORT_B,
153 PORT_C,
154 PORT_D,
155 PORT_E,
156 I915_MAX_PORTS
157 };
158 #define port_name(p) ((p) + 'A')
159
160 #define I915_NUM_PHYS_VLV 2
161
162 enum dpio_channel {
163 DPIO_CH0,
164 DPIO_CH1
165 };
166
167 enum dpio_phy {
168 DPIO_PHY0,
169 DPIO_PHY1
170 };
171
172 enum intel_display_power_domain {
173 POWER_DOMAIN_PIPE_A,
174 POWER_DOMAIN_PIPE_B,
175 POWER_DOMAIN_PIPE_C,
176 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
177 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
178 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
179 POWER_DOMAIN_TRANSCODER_A,
180 POWER_DOMAIN_TRANSCODER_B,
181 POWER_DOMAIN_TRANSCODER_C,
182 POWER_DOMAIN_TRANSCODER_EDP,
183 POWER_DOMAIN_PORT_DDI_A_2_LANES,
184 POWER_DOMAIN_PORT_DDI_A_4_LANES,
185 POWER_DOMAIN_PORT_DDI_B_2_LANES,
186 POWER_DOMAIN_PORT_DDI_B_4_LANES,
187 POWER_DOMAIN_PORT_DDI_C_2_LANES,
188 POWER_DOMAIN_PORT_DDI_C_4_LANES,
189 POWER_DOMAIN_PORT_DDI_D_2_LANES,
190 POWER_DOMAIN_PORT_DDI_D_4_LANES,
191 POWER_DOMAIN_PORT_DDI_E_2_LANES,
192 POWER_DOMAIN_PORT_DSI,
193 POWER_DOMAIN_PORT_CRT,
194 POWER_DOMAIN_PORT_OTHER,
195 POWER_DOMAIN_VGA,
196 POWER_DOMAIN_AUDIO,
197 POWER_DOMAIN_PLLS,
198 POWER_DOMAIN_AUX_A,
199 POWER_DOMAIN_AUX_B,
200 POWER_DOMAIN_AUX_C,
201 POWER_DOMAIN_AUX_D,
202 POWER_DOMAIN_INIT,
203
204 POWER_DOMAIN_NUM,
205 };
206
207 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
208 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
209 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
210 #define POWER_DOMAIN_TRANSCODER(tran) \
211 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
212 (tran) + POWER_DOMAIN_TRANSCODER_A)
213
214 enum hpd_pin {
215 HPD_NONE = 0,
216 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
217 HPD_CRT,
218 HPD_SDVO_B,
219 HPD_SDVO_C,
220 HPD_PORT_A,
221 HPD_PORT_B,
222 HPD_PORT_C,
223 HPD_PORT_D,
224 HPD_PORT_E,
225 HPD_NUM_PINS
226 };
227
228 #define for_each_hpd_pin(__pin) \
229 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
230
231 struct i915_hotplug {
232 struct work_struct hotplug_work;
233
234 struct {
235 unsigned long last_jiffies;
236 int count;
237 enum {
238 HPD_ENABLED = 0,
239 HPD_DISABLED = 1,
240 HPD_MARK_DISABLED = 2
241 } state;
242 } stats[HPD_NUM_PINS];
243 u32 event_bits;
244 struct delayed_work reenable_work;
245
246 struct intel_digital_port *irq_port[I915_MAX_PORTS];
247 u32 long_port_mask;
248 u32 short_port_mask;
249 struct work_struct dig_port_work;
250
251 /*
252 * if we get a HPD irq from DP and a HPD irq from non-DP
253 * the non-DP HPD could block the workqueue on a mode config
254 * mutex getting, that userspace may have taken. However
255 * userspace is waiting on the DP workqueue to run which is
256 * blocked behind the non-DP one.
257 */
258 struct workqueue_struct *dp_wq;
259 };
260
261 #define I915_GEM_GPU_DOMAINS \
262 (I915_GEM_DOMAIN_RENDER | \
263 I915_GEM_DOMAIN_SAMPLER | \
264 I915_GEM_DOMAIN_COMMAND | \
265 I915_GEM_DOMAIN_INSTRUCTION | \
266 I915_GEM_DOMAIN_VERTEX)
267
268 #define for_each_pipe(__dev_priv, __p) \
269 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
270 #define for_each_plane(__dev_priv, __pipe, __p) \
271 for ((__p) = 0; \
272 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
273 (__p)++)
274 #define for_each_sprite(__dev_priv, __p, __s) \
275 for ((__s) = 0; \
276 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
277 (__s)++)
278
279 #define for_each_crtc(dev, crtc) \
280 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
281
282 #define for_each_intel_plane(dev, intel_plane) \
283 list_for_each_entry(intel_plane, \
284 &dev->mode_config.plane_list, \
285 base.head)
286
287 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
288 list_for_each_entry(intel_plane, \
289 &(dev)->mode_config.plane_list, \
290 base.head) \
291 if ((intel_plane)->pipe == (intel_crtc)->pipe)
292
293 #define for_each_intel_crtc(dev, intel_crtc) \
294 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
295
296 #define for_each_intel_encoder(dev, intel_encoder) \
297 list_for_each_entry(intel_encoder, \
298 &(dev)->mode_config.encoder_list, \
299 base.head)
300
301 #define for_each_intel_connector(dev, intel_connector) \
302 list_for_each_entry(intel_connector, \
303 &dev->mode_config.connector_list, \
304 base.head)
305
306 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
307 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
308 if ((intel_encoder)->base.crtc == (__crtc))
309
310 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
311 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
312 if ((intel_connector)->base.encoder == (__encoder))
313
314 #define for_each_power_domain(domain, mask) \
315 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
316 if ((1 << (domain)) & (mask))
317
318 struct drm_i915_private;
319 struct i915_mm_struct;
320 struct i915_mmu_object;
321
322 struct drm_i915_file_private {
323 struct drm_i915_private *dev_priv;
324 struct drm_file *file;
325
326 struct {
327 spinlock_t lock;
328 struct list_head request_list;
329 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
330 * chosen to prevent the CPU getting more than a frame ahead of the GPU
331 * (when using lax throttling for the frontbuffer). We also use it to
332 * offer free GPU waitboosts for severely congested workloads.
333 */
334 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
335 } mm;
336 struct idr context_idr;
337
338 struct intel_rps_client {
339 struct list_head link;
340 unsigned boosts;
341 } rps;
342
343 struct intel_engine_cs *bsd_ring;
344 };
345
346 enum intel_dpll_id {
347 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
348 /* real shared dpll ids must be >= 0 */
349 DPLL_ID_PCH_PLL_A = 0,
350 DPLL_ID_PCH_PLL_B = 1,
351 /* hsw/bdw */
352 DPLL_ID_WRPLL1 = 0,
353 DPLL_ID_WRPLL2 = 1,
354 /* skl */
355 DPLL_ID_SKL_DPLL1 = 0,
356 DPLL_ID_SKL_DPLL2 = 1,
357 DPLL_ID_SKL_DPLL3 = 2,
358 };
359 #define I915_NUM_PLLS 3
360
361 struct intel_dpll_hw_state {
362 /* i9xx, pch plls */
363 uint32_t dpll;
364 uint32_t dpll_md;
365 uint32_t fp0;
366 uint32_t fp1;
367
368 /* hsw, bdw */
369 uint32_t wrpll;
370
371 /* skl */
372 /*
373 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
374 * lower part of ctrl1 and they get shifted into position when writing
375 * the register. This allows us to easily compare the state to share
376 * the DPLL.
377 */
378 uint32_t ctrl1;
379 /* HDMI only, 0 when used for DP */
380 uint32_t cfgcr1, cfgcr2;
381
382 /* bxt */
383 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
384 pcsdw12;
385 };
386
387 struct intel_shared_dpll_config {
388 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
389 struct intel_dpll_hw_state hw_state;
390 };
391
392 struct intel_shared_dpll {
393 struct intel_shared_dpll_config config;
394
395 int active; /* count of number of active CRTCs (i.e. DPMS on) */
396 bool on; /* is the PLL actually active? Disabled during modeset */
397 const char *name;
398 /* should match the index in the dev_priv->shared_dplls array */
399 enum intel_dpll_id id;
400 /* The mode_set hook is optional and should be used together with the
401 * intel_prepare_shared_dpll function. */
402 void (*mode_set)(struct drm_i915_private *dev_priv,
403 struct intel_shared_dpll *pll);
404 void (*enable)(struct drm_i915_private *dev_priv,
405 struct intel_shared_dpll *pll);
406 void (*disable)(struct drm_i915_private *dev_priv,
407 struct intel_shared_dpll *pll);
408 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
409 struct intel_shared_dpll *pll,
410 struct intel_dpll_hw_state *hw_state);
411 };
412
413 #define SKL_DPLL0 0
414 #define SKL_DPLL1 1
415 #define SKL_DPLL2 2
416 #define SKL_DPLL3 3
417
418 /* Used by dp and fdi links */
419 struct intel_link_m_n {
420 uint32_t tu;
421 uint32_t gmch_m;
422 uint32_t gmch_n;
423 uint32_t link_m;
424 uint32_t link_n;
425 };
426
427 void intel_link_compute_m_n(int bpp, int nlanes,
428 int pixel_clock, int link_clock,
429 struct intel_link_m_n *m_n);
430
431 /* Interface history:
432 *
433 * 1.1: Original.
434 * 1.2: Add Power Management
435 * 1.3: Add vblank support
436 * 1.4: Fix cmdbuffer path, add heap destroy
437 * 1.5: Add vblank pipe configuration
438 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
439 * - Support vertical blank on secondary display pipe
440 */
441 #define DRIVER_MAJOR 1
442 #define DRIVER_MINOR 6
443 #define DRIVER_PATCHLEVEL 0
444
445 #define WATCH_LISTS 0
446
447 struct opregion_header;
448 struct opregion_acpi;
449 struct opregion_swsci;
450 struct opregion_asle;
451
452 struct intel_opregion {
453 struct opregion_header __iomem *header;
454 struct opregion_acpi __iomem *acpi;
455 struct opregion_swsci __iomem *swsci;
456 u32 swsci_gbda_sub_functions;
457 u32 swsci_sbcb_sub_functions;
458 struct opregion_asle __iomem *asle;
459 void __iomem *vbt;
460 u32 __iomem *lid_state;
461 struct work_struct asle_work;
462 };
463 #define OPREGION_SIZE (8*1024)
464
465 struct intel_overlay;
466 struct intel_overlay_error_state;
467
468 #define I915_FENCE_REG_NONE -1
469 #define I915_MAX_NUM_FENCES 32
470 /* 32 fences + sign bit for FENCE_REG_NONE */
471 #define I915_MAX_NUM_FENCE_BITS 6
472
473 struct drm_i915_fence_reg {
474 struct list_head lru_list;
475 struct drm_i915_gem_object *obj;
476 int pin_count;
477 };
478
479 struct sdvo_device_mapping {
480 u8 initialized;
481 u8 dvo_port;
482 u8 slave_addr;
483 u8 dvo_wiring;
484 u8 i2c_pin;
485 u8 ddc_pin;
486 };
487
488 struct intel_display_error_state;
489
490 struct drm_i915_error_state {
491 struct kref ref;
492 struct timeval time;
493
494 char error_msg[128];
495 int iommu;
496 u32 reset_count;
497 u32 suspend_count;
498
499 /* Generic register state */
500 u32 eir;
501 u32 pgtbl_er;
502 u32 ier;
503 u32 gtier[4];
504 u32 ccid;
505 u32 derrmr;
506 u32 forcewake;
507 u32 error; /* gen6+ */
508 u32 err_int; /* gen7 */
509 u32 fault_data0; /* gen8, gen9 */
510 u32 fault_data1; /* gen8, gen9 */
511 u32 done_reg;
512 u32 gac_eco;
513 u32 gam_ecochk;
514 u32 gab_ctl;
515 u32 gfx_mode;
516 u32 extra_instdone[I915_NUM_INSTDONE_REG];
517 u64 fence[I915_MAX_NUM_FENCES];
518 struct intel_overlay_error_state *overlay;
519 struct intel_display_error_state *display;
520 struct drm_i915_error_object *semaphore_obj;
521
522 struct drm_i915_error_ring {
523 bool valid;
524 /* Software tracked state */
525 bool waiting;
526 int hangcheck_score;
527 enum intel_ring_hangcheck_action hangcheck_action;
528 int num_requests;
529
530 /* our own tracking of ring head and tail */
531 u32 cpu_ring_head;
532 u32 cpu_ring_tail;
533
534 u32 semaphore_seqno[I915_NUM_RINGS - 1];
535
536 /* Register state */
537 u32 start;
538 u32 tail;
539 u32 head;
540 u32 ctl;
541 u32 hws;
542 u32 ipeir;
543 u32 ipehr;
544 u32 instdone;
545 u32 bbstate;
546 u32 instpm;
547 u32 instps;
548 u32 seqno;
549 u64 bbaddr;
550 u64 acthd;
551 u32 fault_reg;
552 u64 faddr;
553 u32 rc_psmi; /* sleep state */
554 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
555
556 struct drm_i915_error_object {
557 int page_count;
558 u64 gtt_offset;
559 u32 *pages[0];
560 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
561
562 struct drm_i915_error_request {
563 long jiffies;
564 u32 seqno;
565 u32 tail;
566 } *requests;
567
568 struct {
569 u32 gfx_mode;
570 union {
571 u64 pdp[4];
572 u32 pp_dir_base;
573 };
574 } vm_info;
575
576 pid_t pid;
577 char comm[TASK_COMM_LEN];
578 } ring[I915_NUM_RINGS];
579
580 struct drm_i915_error_buffer {
581 u32 size;
582 u32 name;
583 u32 rseqno[I915_NUM_RINGS], wseqno;
584 u64 gtt_offset;
585 u32 read_domains;
586 u32 write_domain;
587 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
588 s32 pinned:2;
589 u32 tiling:2;
590 u32 dirty:1;
591 u32 purgeable:1;
592 u32 userptr:1;
593 s32 ring:4;
594 u32 cache_level:3;
595 } **active_bo, **pinned_bo;
596
597 u32 *active_bo_count, *pinned_bo_count;
598 u32 vm_count;
599 };
600
601 struct intel_connector;
602 struct intel_encoder;
603 struct intel_crtc_state;
604 struct intel_initial_plane_config;
605 struct intel_crtc;
606 struct intel_limit;
607 struct dpll;
608
609 struct drm_i915_display_funcs {
610 int (*get_display_clock_speed)(struct drm_device *dev);
611 int (*get_fifo_size)(struct drm_device *dev, int plane);
612 /**
613 * find_dpll() - Find the best values for the PLL
614 * @limit: limits for the PLL
615 * @crtc: current CRTC
616 * @target: target frequency in kHz
617 * @refclk: reference clock frequency in kHz
618 * @match_clock: if provided, @best_clock P divider must
619 * match the P divider from @match_clock
620 * used for LVDS downclocking
621 * @best_clock: best PLL values found
622 *
623 * Returns true on success, false on failure.
624 */
625 bool (*find_dpll)(const struct intel_limit *limit,
626 struct intel_crtc_state *crtc_state,
627 int target, int refclk,
628 struct dpll *match_clock,
629 struct dpll *best_clock);
630 int (*compute_pipe_wm)(struct intel_crtc *crtc,
631 struct drm_atomic_state *state);
632 void (*update_wm)(struct drm_crtc *crtc);
633 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
634 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
635 /* Returns the active state of the crtc, and if the crtc is active,
636 * fills out the pipe-config with the hw state. */
637 bool (*get_pipe_config)(struct intel_crtc *,
638 struct intel_crtc_state *);
639 void (*get_initial_plane_config)(struct intel_crtc *,
640 struct intel_initial_plane_config *);
641 int (*crtc_compute_clock)(struct intel_crtc *crtc,
642 struct intel_crtc_state *crtc_state);
643 void (*crtc_enable)(struct drm_crtc *crtc);
644 void (*crtc_disable)(struct drm_crtc *crtc);
645 void (*audio_codec_enable)(struct drm_connector *connector,
646 struct intel_encoder *encoder,
647 const struct drm_display_mode *adjusted_mode);
648 void (*audio_codec_disable)(struct intel_encoder *encoder);
649 void (*fdi_link_train)(struct drm_crtc *crtc);
650 void (*init_clock_gating)(struct drm_device *dev);
651 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
652 struct drm_framebuffer *fb,
653 struct drm_i915_gem_object *obj,
654 struct drm_i915_gem_request *req,
655 uint32_t flags);
656 void (*update_primary_plane)(struct drm_crtc *crtc,
657 struct drm_framebuffer *fb,
658 int x, int y);
659 void (*hpd_irq_setup)(struct drm_device *dev);
660 /* clock updates for mode set */
661 /* cursor updates */
662 /* render clock increase/decrease */
663 /* display clock increase/decrease */
664 /* pll clock increase/decrease */
665 };
666
667 enum forcewake_domain_id {
668 FW_DOMAIN_ID_RENDER = 0,
669 FW_DOMAIN_ID_BLITTER,
670 FW_DOMAIN_ID_MEDIA,
671
672 FW_DOMAIN_ID_COUNT
673 };
674
675 enum forcewake_domains {
676 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
677 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
678 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
679 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
680 FORCEWAKE_BLITTER |
681 FORCEWAKE_MEDIA)
682 };
683
684 struct intel_uncore_funcs {
685 void (*force_wake_get)(struct drm_i915_private *dev_priv,
686 enum forcewake_domains domains);
687 void (*force_wake_put)(struct drm_i915_private *dev_priv,
688 enum forcewake_domains domains);
689
690 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
691 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
692 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
693 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
694
695 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
696 uint8_t val, bool trace);
697 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
698 uint16_t val, bool trace);
699 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
700 uint32_t val, bool trace);
701 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
702 uint64_t val, bool trace);
703 };
704
705 struct intel_uncore {
706 spinlock_t lock; /** lock is also taken in irq contexts. */
707
708 struct intel_uncore_funcs funcs;
709
710 unsigned fifo_count;
711 enum forcewake_domains fw_domains;
712
713 struct intel_uncore_forcewake_domain {
714 struct drm_i915_private *i915;
715 enum forcewake_domain_id id;
716 unsigned wake_count;
717 struct timer_list timer;
718 u32 reg_set;
719 u32 val_set;
720 u32 val_clear;
721 u32 reg_ack;
722 u32 reg_post;
723 u32 val_reset;
724 } fw_domain[FW_DOMAIN_ID_COUNT];
725 };
726
727 /* Iterate over initialised fw domains */
728 #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
729 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
730 (i__) < FW_DOMAIN_ID_COUNT; \
731 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
732 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
733
734 #define for_each_fw_domain(domain__, dev_priv__, i__) \
735 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
736
737 enum csr_state {
738 FW_UNINITIALIZED = 0,
739 FW_LOADED,
740 FW_FAILED
741 };
742
743 struct intel_csr {
744 const char *fw_path;
745 uint32_t *dmc_payload;
746 uint32_t dmc_fw_size;
747 uint32_t mmio_count;
748 uint32_t mmioaddr[8];
749 uint32_t mmiodata[8];
750 enum csr_state state;
751 };
752
753 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
754 func(is_mobile) sep \
755 func(is_i85x) sep \
756 func(is_i915g) sep \
757 func(is_i945gm) sep \
758 func(is_g33) sep \
759 func(need_gfx_hws) sep \
760 func(is_g4x) sep \
761 func(is_pineview) sep \
762 func(is_broadwater) sep \
763 func(is_crestline) sep \
764 func(is_ivybridge) sep \
765 func(is_valleyview) sep \
766 func(is_haswell) sep \
767 func(is_skylake) sep \
768 func(is_preliminary) sep \
769 func(has_fbc) sep \
770 func(has_pipe_cxsr) sep \
771 func(has_hotplug) sep \
772 func(cursor_needs_physical) sep \
773 func(has_overlay) sep \
774 func(overlay_needs_physical) sep \
775 func(supports_tv) sep \
776 func(has_llc) sep \
777 func(has_ddi) sep \
778 func(has_fpga_dbg)
779
780 #define DEFINE_FLAG(name) u8 name:1
781 #define SEP_SEMICOLON ;
782
783 struct intel_device_info {
784 u32 display_mmio_offset;
785 u16 device_id;
786 u8 num_pipes:3;
787 u8 num_sprites[I915_MAX_PIPES];
788 u8 gen;
789 u8 ring_mask; /* Rings supported by the HW */
790 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
791 /* Register offsets for the various display pipes and transcoders */
792 int pipe_offsets[I915_MAX_TRANSCODERS];
793 int trans_offsets[I915_MAX_TRANSCODERS];
794 int palette_offsets[I915_MAX_PIPES];
795 int cursor_offsets[I915_MAX_PIPES];
796
797 /* Slice/subslice/EU info */
798 u8 slice_total;
799 u8 subslice_total;
800 u8 subslice_per_slice;
801 u8 eu_total;
802 u8 eu_per_subslice;
803 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
804 u8 subslice_7eu[3];
805 u8 has_slice_pg:1;
806 u8 has_subslice_pg:1;
807 u8 has_eu_pg:1;
808 };
809
810 #undef DEFINE_FLAG
811 #undef SEP_SEMICOLON
812
813 enum i915_cache_level {
814 I915_CACHE_NONE = 0,
815 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
816 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
817 caches, eg sampler/render caches, and the
818 large Last-Level-Cache. LLC is coherent with
819 the CPU, but L3 is only visible to the GPU. */
820 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
821 };
822
823 struct i915_ctx_hang_stats {
824 /* This context had batch pending when hang was declared */
825 unsigned batch_pending;
826
827 /* This context had batch active when hang was declared */
828 unsigned batch_active;
829
830 /* Time when this context was last blamed for a GPU reset */
831 unsigned long guilty_ts;
832
833 /* If the contexts causes a second GPU hang within this time,
834 * it is permanently banned from submitting any more work.
835 */
836 unsigned long ban_period_seconds;
837
838 /* This context is banned to submit more work */
839 bool banned;
840 };
841
842 /* This must match up with the value previously used for execbuf2.rsvd1. */
843 #define DEFAULT_CONTEXT_HANDLE 0
844
845 #define CONTEXT_NO_ZEROMAP (1<<0)
846 /**
847 * struct intel_context - as the name implies, represents a context.
848 * @ref: reference count.
849 * @user_handle: userspace tracking identity for this context.
850 * @remap_slice: l3 row remapping information.
851 * @flags: context specific flags:
852 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
853 * @file_priv: filp associated with this context (NULL for global default
854 * context).
855 * @hang_stats: information about the role of this context in possible GPU
856 * hangs.
857 * @ppgtt: virtual memory space used by this context.
858 * @legacy_hw_ctx: render context backing object and whether it is correctly
859 * initialized (legacy ring submission mechanism only).
860 * @link: link in the global list of contexts.
861 *
862 * Contexts are memory images used by the hardware to store copies of their
863 * internal state.
864 */
865 struct intel_context {
866 struct kref ref;
867 int user_handle;
868 uint8_t remap_slice;
869 struct drm_i915_private *i915;
870 int flags;
871 struct drm_i915_file_private *file_priv;
872 struct i915_ctx_hang_stats hang_stats;
873 struct i915_hw_ppgtt *ppgtt;
874
875 /* Legacy ring buffer submission */
876 struct {
877 struct drm_i915_gem_object *rcs_state;
878 bool initialized;
879 } legacy_hw_ctx;
880
881 /* Execlists */
882 struct {
883 struct drm_i915_gem_object *state;
884 struct intel_ringbuffer *ringbuf;
885 int pin_count;
886 } engine[I915_NUM_RINGS];
887
888 struct list_head link;
889 };
890
891 enum fb_op_origin {
892 ORIGIN_GTT,
893 ORIGIN_CPU,
894 ORIGIN_CS,
895 ORIGIN_FLIP,
896 ORIGIN_DIRTYFB,
897 };
898
899 struct i915_fbc {
900 /* This is always the inner lock when overlapping with struct_mutex and
901 * it's the outer lock when overlapping with stolen_lock. */
902 struct mutex lock;
903 unsigned long uncompressed_size;
904 unsigned threshold;
905 unsigned int fb_id;
906 unsigned int possible_framebuffer_bits;
907 unsigned int busy_bits;
908 struct intel_crtc *crtc;
909 int y;
910
911 struct drm_mm_node compressed_fb;
912 struct drm_mm_node *compressed_llb;
913
914 bool false_color;
915
916 /* Tracks whether the HW is actually enabled, not whether the feature is
917 * possible. */
918 bool enabled;
919
920 struct intel_fbc_work {
921 struct delayed_work work;
922 struct intel_crtc *crtc;
923 struct drm_framebuffer *fb;
924 } *fbc_work;
925
926 enum no_fbc_reason {
927 FBC_OK, /* FBC is enabled */
928 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
929 FBC_NO_OUTPUT, /* no outputs enabled to compress */
930 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
931 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
932 FBC_MODE_TOO_LARGE, /* mode too large for compression */
933 FBC_BAD_PLANE, /* fbc not supported on plane */
934 FBC_NOT_TILED, /* buffer not tiled */
935 FBC_MULTIPLE_PIPES, /* more than one pipe active */
936 FBC_MODULE_PARAM,
937 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
938 FBC_ROTATION, /* rotation is not supported */
939 FBC_IN_DBG_MASTER, /* kernel debugger is active */
940 FBC_BAD_STRIDE, /* stride is not supported */
941 FBC_PIXEL_RATE, /* pixel rate is too big */
942 FBC_PIXEL_FORMAT /* pixel format is invalid */
943 } no_fbc_reason;
944
945 bool (*fbc_enabled)(struct drm_i915_private *dev_priv);
946 void (*enable_fbc)(struct intel_crtc *crtc);
947 void (*disable_fbc)(struct drm_i915_private *dev_priv);
948 };
949
950 /**
951 * HIGH_RR is the highest eDP panel refresh rate read from EDID
952 * LOW_RR is the lowest eDP panel refresh rate found from EDID
953 * parsing for same resolution.
954 */
955 enum drrs_refresh_rate_type {
956 DRRS_HIGH_RR,
957 DRRS_LOW_RR,
958 DRRS_MAX_RR, /* RR count */
959 };
960
961 enum drrs_support_type {
962 DRRS_NOT_SUPPORTED = 0,
963 STATIC_DRRS_SUPPORT = 1,
964 SEAMLESS_DRRS_SUPPORT = 2
965 };
966
967 struct intel_dp;
968 struct i915_drrs {
969 struct mutex mutex;
970 struct delayed_work work;
971 struct intel_dp *dp;
972 unsigned busy_frontbuffer_bits;
973 enum drrs_refresh_rate_type refresh_rate_type;
974 enum drrs_support_type type;
975 };
976
977 struct i915_psr {
978 struct mutex lock;
979 bool sink_support;
980 bool source_ok;
981 struct intel_dp *enabled;
982 bool active;
983 struct delayed_work work;
984 unsigned busy_frontbuffer_bits;
985 bool psr2_support;
986 bool aux_frame_sync;
987 };
988
989 enum intel_pch {
990 PCH_NONE = 0, /* No PCH present */
991 PCH_IBX, /* Ibexpeak PCH */
992 PCH_CPT, /* Cougarpoint PCH */
993 PCH_LPT, /* Lynxpoint PCH */
994 PCH_SPT, /* Sunrisepoint PCH */
995 PCH_NOP,
996 };
997
998 enum intel_sbi_destination {
999 SBI_ICLK,
1000 SBI_MPHY,
1001 };
1002
1003 #define QUIRK_PIPEA_FORCE (1<<0)
1004 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1005 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1006 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1007 #define QUIRK_PIPEB_FORCE (1<<4)
1008 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1009
1010 struct intel_fbdev;
1011 struct intel_fbc_work;
1012
1013 struct intel_gmbus {
1014 struct i2c_adapter adapter;
1015 u32 force_bit;
1016 u32 reg0;
1017 u32 gpio_reg;
1018 struct i2c_algo_bit_data bit_algo;
1019 struct drm_i915_private *dev_priv;
1020 };
1021
1022 struct i915_suspend_saved_registers {
1023 u32 saveDSPARB;
1024 u32 saveLVDS;
1025 u32 savePP_ON_DELAYS;
1026 u32 savePP_OFF_DELAYS;
1027 u32 savePP_ON;
1028 u32 savePP_OFF;
1029 u32 savePP_CONTROL;
1030 u32 savePP_DIVISOR;
1031 u32 saveFBC_CONTROL;
1032 u32 saveCACHE_MODE_0;
1033 u32 saveMI_ARB_STATE;
1034 u32 saveSWF0[16];
1035 u32 saveSWF1[16];
1036 u32 saveSWF2[3];
1037 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1038 u32 savePCH_PORT_HOTPLUG;
1039 u16 saveGCDGMBUS;
1040 };
1041
1042 struct vlv_s0ix_state {
1043 /* GAM */
1044 u32 wr_watermark;
1045 u32 gfx_prio_ctrl;
1046 u32 arb_mode;
1047 u32 gfx_pend_tlb0;
1048 u32 gfx_pend_tlb1;
1049 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1050 u32 media_max_req_count;
1051 u32 gfx_max_req_count;
1052 u32 render_hwsp;
1053 u32 ecochk;
1054 u32 bsd_hwsp;
1055 u32 blt_hwsp;
1056 u32 tlb_rd_addr;
1057
1058 /* MBC */
1059 u32 g3dctl;
1060 u32 gsckgctl;
1061 u32 mbctl;
1062
1063 /* GCP */
1064 u32 ucgctl1;
1065 u32 ucgctl3;
1066 u32 rcgctl1;
1067 u32 rcgctl2;
1068 u32 rstctl;
1069 u32 misccpctl;
1070
1071 /* GPM */
1072 u32 gfxpause;
1073 u32 rpdeuhwtc;
1074 u32 rpdeuc;
1075 u32 ecobus;
1076 u32 pwrdwnupctl;
1077 u32 rp_down_timeout;
1078 u32 rp_deucsw;
1079 u32 rcubmabdtmr;
1080 u32 rcedata;
1081 u32 spare2gh;
1082
1083 /* Display 1 CZ domain */
1084 u32 gt_imr;
1085 u32 gt_ier;
1086 u32 pm_imr;
1087 u32 pm_ier;
1088 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1089
1090 /* GT SA CZ domain */
1091 u32 tilectl;
1092 u32 gt_fifoctl;
1093 u32 gtlc_wake_ctrl;
1094 u32 gtlc_survive;
1095 u32 pmwgicz;
1096
1097 /* Display 2 CZ domain */
1098 u32 gu_ctl0;
1099 u32 gu_ctl1;
1100 u32 pcbr;
1101 u32 clock_gate_dis2;
1102 };
1103
1104 struct intel_rps_ei {
1105 u32 cz_clock;
1106 u32 render_c0;
1107 u32 media_c0;
1108 };
1109
1110 struct intel_gen6_power_mgmt {
1111 /*
1112 * work, interrupts_enabled and pm_iir are protected by
1113 * dev_priv->irq_lock
1114 */
1115 struct work_struct work;
1116 bool interrupts_enabled;
1117 u32 pm_iir;
1118
1119 /* Frequencies are stored in potentially platform dependent multiples.
1120 * In other words, *_freq needs to be multiplied by X to be interesting.
1121 * Soft limits are those which are used for the dynamic reclocking done
1122 * by the driver (raise frequencies under heavy loads, and lower for
1123 * lighter loads). Hard limits are those imposed by the hardware.
1124 *
1125 * A distinction is made for overclocking, which is never enabled by
1126 * default, and is considered to be above the hard limit if it's
1127 * possible at all.
1128 */
1129 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1130 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1131 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1132 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1133 u8 min_freq; /* AKA RPn. Minimum frequency */
1134 u8 idle_freq; /* Frequency to request when we are idle */
1135 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1136 u8 rp1_freq; /* "less than" RP0 power/freqency */
1137 u8 rp0_freq; /* Non-overclocked max frequency. */
1138
1139 u8 up_threshold; /* Current %busy required to uplock */
1140 u8 down_threshold; /* Current %busy required to downclock */
1141
1142 int last_adj;
1143 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1144
1145 spinlock_t client_lock;
1146 struct list_head clients;
1147 bool client_boost;
1148
1149 bool enabled;
1150 struct delayed_work delayed_resume_work;
1151 unsigned boosts;
1152
1153 struct intel_rps_client semaphores, mmioflips;
1154
1155 /* manual wa residency calculations */
1156 struct intel_rps_ei up_ei, down_ei;
1157
1158 /*
1159 * Protects RPS/RC6 register access and PCU communication.
1160 * Must be taken after struct_mutex if nested. Note that
1161 * this lock may be held for long periods of time when
1162 * talking to hw - so only take it when talking to hw!
1163 */
1164 struct mutex hw_lock;
1165 };
1166
1167 /* defined intel_pm.c */
1168 extern spinlock_t mchdev_lock;
1169
1170 struct intel_ilk_power_mgmt {
1171 u8 cur_delay;
1172 u8 min_delay;
1173 u8 max_delay;
1174 u8 fmax;
1175 u8 fstart;
1176
1177 u64 last_count1;
1178 unsigned long last_time1;
1179 unsigned long chipset_power;
1180 u64 last_count2;
1181 u64 last_time2;
1182 unsigned long gfx_power;
1183 u8 corr;
1184
1185 int c_m;
1186 int r_t;
1187 };
1188
1189 struct drm_i915_private;
1190 struct i915_power_well;
1191
1192 struct i915_power_well_ops {
1193 /*
1194 * Synchronize the well's hw state to match the current sw state, for
1195 * example enable/disable it based on the current refcount. Called
1196 * during driver init and resume time, possibly after first calling
1197 * the enable/disable handlers.
1198 */
1199 void (*sync_hw)(struct drm_i915_private *dev_priv,
1200 struct i915_power_well *power_well);
1201 /*
1202 * Enable the well and resources that depend on it (for example
1203 * interrupts located on the well). Called after the 0->1 refcount
1204 * transition.
1205 */
1206 void (*enable)(struct drm_i915_private *dev_priv,
1207 struct i915_power_well *power_well);
1208 /*
1209 * Disable the well and resources that depend on it. Called after
1210 * the 1->0 refcount transition.
1211 */
1212 void (*disable)(struct drm_i915_private *dev_priv,
1213 struct i915_power_well *power_well);
1214 /* Returns the hw enabled state. */
1215 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1216 struct i915_power_well *power_well);
1217 };
1218
1219 /* Power well structure for haswell */
1220 struct i915_power_well {
1221 const char *name;
1222 bool always_on;
1223 /* power well enable/disable usage count */
1224 int count;
1225 /* cached hw enabled state */
1226 bool hw_enabled;
1227 unsigned long domains;
1228 unsigned long data;
1229 const struct i915_power_well_ops *ops;
1230 };
1231
1232 struct i915_power_domains {
1233 /*
1234 * Power wells needed for initialization at driver init and suspend
1235 * time are on. They are kept on until after the first modeset.
1236 */
1237 bool init_power_on;
1238 bool initializing;
1239 int power_well_count;
1240
1241 struct mutex lock;
1242 int domain_use_count[POWER_DOMAIN_NUM];
1243 struct i915_power_well *power_wells;
1244 };
1245
1246 #define MAX_L3_SLICES 2
1247 struct intel_l3_parity {
1248 u32 *remap_info[MAX_L3_SLICES];
1249 struct work_struct error_work;
1250 int which_slice;
1251 };
1252
1253 struct i915_gem_mm {
1254 /** Memory allocator for GTT stolen memory */
1255 struct drm_mm stolen;
1256 /** Protects the usage of the GTT stolen memory allocator. This is
1257 * always the inner lock when overlapping with struct_mutex. */
1258 struct mutex stolen_lock;
1259
1260 /** List of all objects in gtt_space. Used to restore gtt
1261 * mappings on resume */
1262 struct list_head bound_list;
1263 /**
1264 * List of objects which are not bound to the GTT (thus
1265 * are idle and not used by the GPU) but still have
1266 * (presumably uncached) pages still attached.
1267 */
1268 struct list_head unbound_list;
1269
1270 /** Usable portion of the GTT for GEM */
1271 unsigned long stolen_base; /* limited to low memory (32-bit) */
1272
1273 /** PPGTT used for aliasing the PPGTT with the GTT */
1274 struct i915_hw_ppgtt *aliasing_ppgtt;
1275
1276 struct notifier_block oom_notifier;
1277 struct shrinker shrinker;
1278 bool shrinker_no_lock_stealing;
1279
1280 /** LRU list of objects with fence regs on them. */
1281 struct list_head fence_list;
1282
1283 /**
1284 * We leave the user IRQ off as much as possible,
1285 * but this means that requests will finish and never
1286 * be retired once the system goes idle. Set a timer to
1287 * fire periodically while the ring is running. When it
1288 * fires, go retire requests.
1289 */
1290 struct delayed_work retire_work;
1291
1292 /**
1293 * When we detect an idle GPU, we want to turn on
1294 * powersaving features. So once we see that there
1295 * are no more requests outstanding and no more
1296 * arrive within a small period of time, we fire
1297 * off the idle_work.
1298 */
1299 struct delayed_work idle_work;
1300
1301 /**
1302 * Are we in a non-interruptible section of code like
1303 * modesetting?
1304 */
1305 bool interruptible;
1306
1307 /**
1308 * Is the GPU currently considered idle, or busy executing userspace
1309 * requests? Whilst idle, we attempt to power down the hardware and
1310 * display clocks. In order to reduce the effect on performance, there
1311 * is a slight delay before we do so.
1312 */
1313 bool busy;
1314
1315 /* the indicator for dispatch video commands on two BSD rings */
1316 int bsd_ring_dispatch_index;
1317
1318 /** Bit 6 swizzling required for X tiling */
1319 uint32_t bit_6_swizzle_x;
1320 /** Bit 6 swizzling required for Y tiling */
1321 uint32_t bit_6_swizzle_y;
1322
1323 /* accounting, useful for userland debugging */
1324 spinlock_t object_stat_lock;
1325 size_t object_memory;
1326 u32 object_count;
1327 };
1328
1329 struct drm_i915_error_state_buf {
1330 struct drm_i915_private *i915;
1331 unsigned bytes;
1332 unsigned size;
1333 int err;
1334 u8 *buf;
1335 loff_t start;
1336 loff_t pos;
1337 };
1338
1339 struct i915_error_state_file_priv {
1340 struct drm_device *dev;
1341 struct drm_i915_error_state *error;
1342 };
1343
1344 struct i915_gpu_error {
1345 /* For hangcheck timer */
1346 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1347 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1348 /* Hang gpu twice in this window and your context gets banned */
1349 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1350
1351 struct workqueue_struct *hangcheck_wq;
1352 struct delayed_work hangcheck_work;
1353
1354 /* For reset and error_state handling. */
1355 spinlock_t lock;
1356 /* Protected by the above dev->gpu_error.lock. */
1357 struct drm_i915_error_state *first_error;
1358
1359 unsigned long missed_irq_rings;
1360
1361 /**
1362 * State variable controlling the reset flow and count
1363 *
1364 * This is a counter which gets incremented when reset is triggered,
1365 * and again when reset has been handled. So odd values (lowest bit set)
1366 * means that reset is in progress and even values that
1367 * (reset_counter >> 1):th reset was successfully completed.
1368 *
1369 * If reset is not completed succesfully, the I915_WEDGE bit is
1370 * set meaning that hardware is terminally sour and there is no
1371 * recovery. All waiters on the reset_queue will be woken when
1372 * that happens.
1373 *
1374 * This counter is used by the wait_seqno code to notice that reset
1375 * event happened and it needs to restart the entire ioctl (since most
1376 * likely the seqno it waited for won't ever signal anytime soon).
1377 *
1378 * This is important for lock-free wait paths, where no contended lock
1379 * naturally enforces the correct ordering between the bail-out of the
1380 * waiter and the gpu reset work code.
1381 */
1382 atomic_t reset_counter;
1383
1384 #define I915_RESET_IN_PROGRESS_FLAG 1
1385 #define I915_WEDGED (1 << 31)
1386
1387 /**
1388 * Waitqueue to signal when the reset has completed. Used by clients
1389 * that wait for dev_priv->mm.wedged to settle.
1390 */
1391 wait_queue_head_t reset_queue;
1392
1393 /* Userspace knobs for gpu hang simulation;
1394 * combines both a ring mask, and extra flags
1395 */
1396 u32 stop_rings;
1397 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1398 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1399
1400 /* For missed irq/seqno simulation. */
1401 unsigned int test_irq_rings;
1402
1403 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1404 bool reload_in_reset;
1405 };
1406
1407 enum modeset_restore {
1408 MODESET_ON_LID_OPEN,
1409 MODESET_DONE,
1410 MODESET_SUSPENDED,
1411 };
1412
1413 #define DP_AUX_A 0x40
1414 #define DP_AUX_B 0x10
1415 #define DP_AUX_C 0x20
1416 #define DP_AUX_D 0x30
1417
1418 #define DDC_PIN_B 0x05
1419 #define DDC_PIN_C 0x04
1420 #define DDC_PIN_D 0x06
1421
1422 struct ddi_vbt_port_info {
1423 /*
1424 * This is an index in the HDMI/DVI DDI buffer translation table.
1425 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1426 * populate this field.
1427 */
1428 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1429 uint8_t hdmi_level_shift;
1430
1431 uint8_t supports_dvi:1;
1432 uint8_t supports_hdmi:1;
1433 uint8_t supports_dp:1;
1434
1435 uint8_t alternate_aux_channel;
1436 uint8_t alternate_ddc_pin;
1437
1438 uint8_t dp_boost_level;
1439 uint8_t hdmi_boost_level;
1440 };
1441
1442 enum psr_lines_to_wait {
1443 PSR_0_LINES_TO_WAIT = 0,
1444 PSR_1_LINE_TO_WAIT,
1445 PSR_4_LINES_TO_WAIT,
1446 PSR_8_LINES_TO_WAIT
1447 };
1448
1449 struct intel_vbt_data {
1450 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1451 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1452
1453 /* Feature bits */
1454 unsigned int int_tv_support:1;
1455 unsigned int lvds_dither:1;
1456 unsigned int lvds_vbt:1;
1457 unsigned int int_crt_support:1;
1458 unsigned int lvds_use_ssc:1;
1459 unsigned int display_clock_mode:1;
1460 unsigned int fdi_rx_polarity_inverted:1;
1461 unsigned int has_mipi:1;
1462 int lvds_ssc_freq;
1463 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1464
1465 enum drrs_support_type drrs_type;
1466
1467 /* eDP */
1468 int edp_rate;
1469 int edp_lanes;
1470 int edp_preemphasis;
1471 int edp_vswing;
1472 bool edp_initialized;
1473 bool edp_support;
1474 int edp_bpp;
1475 struct edp_power_seq edp_pps;
1476
1477 struct {
1478 bool full_link;
1479 bool require_aux_wakeup;
1480 int idle_frames;
1481 enum psr_lines_to_wait lines_to_wait;
1482 int tp1_wakeup_time;
1483 int tp2_tp3_wakeup_time;
1484 } psr;
1485
1486 struct {
1487 u16 pwm_freq_hz;
1488 bool present;
1489 bool active_low_pwm;
1490 u8 min_brightness; /* min_brightness/255 of max */
1491 } backlight;
1492
1493 /* MIPI DSI */
1494 struct {
1495 u16 port;
1496 u16 panel_id;
1497 struct mipi_config *config;
1498 struct mipi_pps_data *pps;
1499 u8 seq_version;
1500 u32 size;
1501 u8 *data;
1502 u8 *sequence[MIPI_SEQ_MAX];
1503 } dsi;
1504
1505 int crt_ddc_pin;
1506
1507 int child_dev_num;
1508 union child_device_config *child_dev;
1509
1510 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1511 };
1512
1513 enum intel_ddb_partitioning {
1514 INTEL_DDB_PART_1_2,
1515 INTEL_DDB_PART_5_6, /* IVB+ */
1516 };
1517
1518 struct intel_wm_level {
1519 bool enable;
1520 uint32_t pri_val;
1521 uint32_t spr_val;
1522 uint32_t cur_val;
1523 uint32_t fbc_val;
1524 };
1525
1526 struct ilk_wm_values {
1527 uint32_t wm_pipe[3];
1528 uint32_t wm_lp[3];
1529 uint32_t wm_lp_spr[3];
1530 uint32_t wm_linetime[3];
1531 bool enable_fbc_wm;
1532 enum intel_ddb_partitioning partitioning;
1533 };
1534
1535 struct vlv_pipe_wm {
1536 uint16_t primary;
1537 uint16_t sprite[2];
1538 uint8_t cursor;
1539 };
1540
1541 struct vlv_sr_wm {
1542 uint16_t plane;
1543 uint8_t cursor;
1544 };
1545
1546 struct vlv_wm_values {
1547 struct vlv_pipe_wm pipe[3];
1548 struct vlv_sr_wm sr;
1549 struct {
1550 uint8_t cursor;
1551 uint8_t sprite[2];
1552 uint8_t primary;
1553 } ddl[3];
1554 uint8_t level;
1555 bool cxsr;
1556 };
1557
1558 struct skl_ddb_entry {
1559 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1560 };
1561
1562 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1563 {
1564 return entry->end - entry->start;
1565 }
1566
1567 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1568 const struct skl_ddb_entry *e2)
1569 {
1570 if (e1->start == e2->start && e1->end == e2->end)
1571 return true;
1572
1573 return false;
1574 }
1575
1576 struct skl_ddb_allocation {
1577 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1578 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1579 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1580 };
1581
1582 struct skl_wm_values {
1583 bool dirty[I915_MAX_PIPES];
1584 struct skl_ddb_allocation ddb;
1585 uint32_t wm_linetime[I915_MAX_PIPES];
1586 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1587 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1588 };
1589
1590 struct skl_wm_level {
1591 bool plane_en[I915_MAX_PLANES];
1592 uint16_t plane_res_b[I915_MAX_PLANES];
1593 uint8_t plane_res_l[I915_MAX_PLANES];
1594 };
1595
1596 /*
1597 * This struct helps tracking the state needed for runtime PM, which puts the
1598 * device in PCI D3 state. Notice that when this happens, nothing on the
1599 * graphics device works, even register access, so we don't get interrupts nor
1600 * anything else.
1601 *
1602 * Every piece of our code that needs to actually touch the hardware needs to
1603 * either call intel_runtime_pm_get or call intel_display_power_get with the
1604 * appropriate power domain.
1605 *
1606 * Our driver uses the autosuspend delay feature, which means we'll only really
1607 * suspend if we stay with zero refcount for a certain amount of time. The
1608 * default value is currently very conservative (see intel_runtime_pm_enable), but
1609 * it can be changed with the standard runtime PM files from sysfs.
1610 *
1611 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1612 * goes back to false exactly before we reenable the IRQs. We use this variable
1613 * to check if someone is trying to enable/disable IRQs while they're supposed
1614 * to be disabled. This shouldn't happen and we'll print some error messages in
1615 * case it happens.
1616 *
1617 * For more, read the Documentation/power/runtime_pm.txt.
1618 */
1619 struct i915_runtime_pm {
1620 bool suspended;
1621 bool irqs_enabled;
1622 };
1623
1624 enum intel_pipe_crc_source {
1625 INTEL_PIPE_CRC_SOURCE_NONE,
1626 INTEL_PIPE_CRC_SOURCE_PLANE1,
1627 INTEL_PIPE_CRC_SOURCE_PLANE2,
1628 INTEL_PIPE_CRC_SOURCE_PF,
1629 INTEL_PIPE_CRC_SOURCE_PIPE,
1630 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1631 INTEL_PIPE_CRC_SOURCE_TV,
1632 INTEL_PIPE_CRC_SOURCE_DP_B,
1633 INTEL_PIPE_CRC_SOURCE_DP_C,
1634 INTEL_PIPE_CRC_SOURCE_DP_D,
1635 INTEL_PIPE_CRC_SOURCE_AUTO,
1636 INTEL_PIPE_CRC_SOURCE_MAX,
1637 };
1638
1639 struct intel_pipe_crc_entry {
1640 uint32_t frame;
1641 uint32_t crc[5];
1642 };
1643
1644 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1645 struct intel_pipe_crc {
1646 spinlock_t lock;
1647 bool opened; /* exclusive access to the result file */
1648 struct intel_pipe_crc_entry *entries;
1649 enum intel_pipe_crc_source source;
1650 int head, tail;
1651 wait_queue_head_t wq;
1652 };
1653
1654 struct i915_frontbuffer_tracking {
1655 struct mutex lock;
1656
1657 /*
1658 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1659 * scheduled flips.
1660 */
1661 unsigned busy_bits;
1662 unsigned flip_bits;
1663 };
1664
1665 struct i915_wa_reg {
1666 u32 addr;
1667 u32 value;
1668 /* bitmask representing WA bits */
1669 u32 mask;
1670 };
1671
1672 #define I915_MAX_WA_REGS 16
1673
1674 struct i915_workarounds {
1675 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1676 u32 count;
1677 };
1678
1679 struct i915_virtual_gpu {
1680 bool active;
1681 };
1682
1683 struct i915_execbuffer_params {
1684 struct drm_device *dev;
1685 struct drm_file *file;
1686 uint32_t dispatch_flags;
1687 uint32_t args_batch_start_offset;
1688 uint64_t batch_obj_vm_offset;
1689 struct intel_engine_cs *ring;
1690 struct drm_i915_gem_object *batch_obj;
1691 struct intel_context *ctx;
1692 struct drm_i915_gem_request *request;
1693 };
1694
1695 /* used in computing the new watermarks state */
1696 struct intel_wm_config {
1697 unsigned int num_pipes_active;
1698 bool sprites_enabled;
1699 bool sprites_scaled;
1700 };
1701
1702 struct drm_i915_private {
1703 struct drm_device *dev;
1704 struct kmem_cache *objects;
1705 struct kmem_cache *vmas;
1706 struct kmem_cache *requests;
1707
1708 const struct intel_device_info info;
1709
1710 int relative_constants_mode;
1711
1712 void __iomem *regs;
1713
1714 struct intel_uncore uncore;
1715
1716 struct i915_virtual_gpu vgpu;
1717
1718 struct intel_guc guc;
1719
1720 struct intel_csr csr;
1721
1722 /* Display CSR-related protection */
1723 struct mutex csr_lock;
1724
1725 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1726
1727 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1728 * controller on different i2c buses. */
1729 struct mutex gmbus_mutex;
1730
1731 /**
1732 * Base address of the gmbus and gpio block.
1733 */
1734 uint32_t gpio_mmio_base;
1735
1736 /* MMIO base address for MIPI regs */
1737 uint32_t mipi_mmio_base;
1738
1739 wait_queue_head_t gmbus_wait_queue;
1740
1741 struct pci_dev *bridge_dev;
1742 struct intel_engine_cs ring[I915_NUM_RINGS];
1743 struct drm_i915_gem_object *semaphore_obj;
1744 uint32_t last_seqno, next_seqno;
1745
1746 struct drm_dma_handle *status_page_dmah;
1747 struct resource mch_res;
1748
1749 /* protects the irq masks */
1750 spinlock_t irq_lock;
1751
1752 /* protects the mmio flip data */
1753 spinlock_t mmio_flip_lock;
1754
1755 bool display_irqs_enabled;
1756
1757 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1758 struct pm_qos_request pm_qos;
1759
1760 /* Sideband mailbox protection */
1761 struct mutex sb_lock;
1762
1763 /** Cached value of IMR to avoid reads in updating the bitfield */
1764 union {
1765 u32 irq_mask;
1766 u32 de_irq_mask[I915_MAX_PIPES];
1767 };
1768 u32 gt_irq_mask;
1769 u32 pm_irq_mask;
1770 u32 pm_rps_events;
1771 u32 pipestat_irq_mask[I915_MAX_PIPES];
1772
1773 struct i915_hotplug hotplug;
1774 struct i915_fbc fbc;
1775 struct i915_drrs drrs;
1776 struct intel_opregion opregion;
1777 struct intel_vbt_data vbt;
1778
1779 bool preserve_bios_swizzle;
1780
1781 /* overlay */
1782 struct intel_overlay *overlay;
1783
1784 /* backlight registers and fields in struct intel_panel */
1785 struct mutex backlight_lock;
1786
1787 /* LVDS info */
1788 bool no_aux_handshake;
1789
1790 /* protects panel power sequencer state */
1791 struct mutex pps_mutex;
1792
1793 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1794 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1795 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1796
1797 unsigned int fsb_freq, mem_freq, is_ddr3;
1798 unsigned int skl_boot_cdclk;
1799 unsigned int cdclk_freq, max_cdclk_freq;
1800 unsigned int max_dotclk_freq;
1801 unsigned int hpll_freq;
1802 unsigned int czclk_freq;
1803
1804 /**
1805 * wq - Driver workqueue for GEM.
1806 *
1807 * NOTE: Work items scheduled here are not allowed to grab any modeset
1808 * locks, for otherwise the flushing done in the pageflip code will
1809 * result in deadlocks.
1810 */
1811 struct workqueue_struct *wq;
1812
1813 /* Display functions */
1814 struct drm_i915_display_funcs display;
1815
1816 /* PCH chipset type */
1817 enum intel_pch pch_type;
1818 unsigned short pch_id;
1819
1820 unsigned long quirks;
1821
1822 enum modeset_restore modeset_restore;
1823 struct mutex modeset_restore_lock;
1824
1825 struct list_head vm_list; /* Global list of all address spaces */
1826 struct i915_gtt gtt; /* VM representing the global address space */
1827
1828 struct i915_gem_mm mm;
1829 DECLARE_HASHTABLE(mm_structs, 7);
1830 struct mutex mm_lock;
1831
1832 /* Kernel Modesetting */
1833
1834 struct sdvo_device_mapping sdvo_mappings[2];
1835
1836 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1837 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1838 wait_queue_head_t pending_flip_queue;
1839
1840 #ifdef CONFIG_DEBUG_FS
1841 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1842 #endif
1843
1844 int num_shared_dpll;
1845 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1846 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1847
1848 struct i915_workarounds workarounds;
1849
1850 /* Reclocking support */
1851 bool render_reclock_avail;
1852
1853 struct i915_frontbuffer_tracking fb_tracking;
1854
1855 u16 orig_clock;
1856
1857 bool mchbar_need_disable;
1858
1859 struct intel_l3_parity l3_parity;
1860
1861 /* Cannot be determined by PCIID. You must always read a register. */
1862 size_t ellc_size;
1863
1864 /* gen6+ rps state */
1865 struct intel_gen6_power_mgmt rps;
1866
1867 /* ilk-only ips/rps state. Everything in here is protected by the global
1868 * mchdev_lock in intel_pm.c */
1869 struct intel_ilk_power_mgmt ips;
1870
1871 struct i915_power_domains power_domains;
1872
1873 struct i915_psr psr;
1874
1875 struct i915_gpu_error gpu_error;
1876
1877 struct drm_i915_gem_object *vlv_pctx;
1878
1879 #ifdef CONFIG_DRM_FBDEV_EMULATION
1880 /* list of fbdev register on this device */
1881 struct intel_fbdev *fbdev;
1882 struct work_struct fbdev_suspend_work;
1883 #endif
1884
1885 struct drm_property *broadcast_rgb_property;
1886 struct drm_property *force_audio_property;
1887
1888 /* hda/i915 audio component */
1889 struct i915_audio_component *audio_component;
1890 bool audio_component_registered;
1891
1892 uint32_t hw_context_size;
1893 struct list_head context_list;
1894
1895 u32 fdi_rx_config;
1896
1897 u32 chv_phy_control;
1898
1899 u32 suspend_count;
1900 struct i915_suspend_saved_registers regfile;
1901 struct vlv_s0ix_state vlv_s0ix_state;
1902
1903 struct {
1904 /*
1905 * Raw watermark latency values:
1906 * in 0.1us units for WM0,
1907 * in 0.5us units for WM1+.
1908 */
1909 /* primary */
1910 uint16_t pri_latency[5];
1911 /* sprite */
1912 uint16_t spr_latency[5];
1913 /* cursor */
1914 uint16_t cur_latency[5];
1915 /*
1916 * Raw watermark memory latency values
1917 * for SKL for all 8 levels
1918 * in 1us units.
1919 */
1920 uint16_t skl_latency[8];
1921
1922 /* Committed wm config */
1923 struct intel_wm_config config;
1924
1925 /*
1926 * The skl_wm_values structure is a bit too big for stack
1927 * allocation, so we keep the staging struct where we store
1928 * intermediate results here instead.
1929 */
1930 struct skl_wm_values skl_results;
1931
1932 /* current hardware state */
1933 union {
1934 struct ilk_wm_values hw;
1935 struct skl_wm_values skl_hw;
1936 struct vlv_wm_values vlv;
1937 };
1938
1939 uint8_t max_level;
1940 } wm;
1941
1942 struct i915_runtime_pm pm;
1943
1944 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1945 struct {
1946 int (*execbuf_submit)(struct i915_execbuffer_params *params,
1947 struct drm_i915_gem_execbuffer2 *args,
1948 struct list_head *vmas);
1949 int (*init_rings)(struct drm_device *dev);
1950 void (*cleanup_ring)(struct intel_engine_cs *ring);
1951 void (*stop_ring)(struct intel_engine_cs *ring);
1952 } gt;
1953
1954 bool edp_low_vswing;
1955
1956 /* perform PHY state sanity checks? */
1957 bool chv_phy_assert[2];
1958
1959 /*
1960 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1961 * will be rejected. Instead look for a better place.
1962 */
1963 };
1964
1965 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1966 {
1967 return dev->dev_private;
1968 }
1969
1970 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1971 {
1972 return to_i915(dev_get_drvdata(dev));
1973 }
1974
1975 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1976 {
1977 return container_of(guc, struct drm_i915_private, guc);
1978 }
1979
1980 /* Iterate over initialised rings */
1981 #define for_each_ring(ring__, dev_priv__, i__) \
1982 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1983 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1984
1985 enum hdmi_force_audio {
1986 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1987 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1988 HDMI_AUDIO_AUTO, /* trust EDID */
1989 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1990 };
1991
1992 #define I915_GTT_OFFSET_NONE ((u32)-1)
1993
1994 struct drm_i915_gem_object_ops {
1995 /* Interface between the GEM object and its backing storage.
1996 * get_pages() is called once prior to the use of the associated set
1997 * of pages before to binding them into the GTT, and put_pages() is
1998 * called after we no longer need them. As we expect there to be
1999 * associated cost with migrating pages between the backing storage
2000 * and making them available for the GPU (e.g. clflush), we may hold
2001 * onto the pages after they are no longer referenced by the GPU
2002 * in case they may be used again shortly (for example migrating the
2003 * pages to a different memory domain within the GTT). put_pages()
2004 * will therefore most likely be called when the object itself is
2005 * being released or under memory pressure (where we attempt to
2006 * reap pages for the shrinker).
2007 */
2008 int (*get_pages)(struct drm_i915_gem_object *);
2009 void (*put_pages)(struct drm_i915_gem_object *);
2010 int (*dmabuf_export)(struct drm_i915_gem_object *);
2011 void (*release)(struct drm_i915_gem_object *);
2012 };
2013
2014 /*
2015 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2016 * considered to be the frontbuffer for the given plane interface-wise. This
2017 * doesn't mean that the hw necessarily already scans it out, but that any
2018 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2019 *
2020 * We have one bit per pipe and per scanout plane type.
2021 */
2022 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2023 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2024 #define INTEL_FRONTBUFFER_BITS \
2025 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2026 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2027 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2028 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2029 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2030 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2031 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2032 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2033 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2034 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2035 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2036
2037 struct drm_i915_gem_object {
2038 struct drm_gem_object base;
2039
2040 const struct drm_i915_gem_object_ops *ops;
2041
2042 /** List of VMAs backed by this object */
2043 struct list_head vma_list;
2044
2045 /** Stolen memory for this object, instead of being backed by shmem. */
2046 struct drm_mm_node *stolen;
2047 struct list_head global_list;
2048
2049 struct list_head ring_list[I915_NUM_RINGS];
2050 /** Used in execbuf to temporarily hold a ref */
2051 struct list_head obj_exec_link;
2052
2053 struct list_head batch_pool_link;
2054
2055 /**
2056 * This is set if the object is on the active lists (has pending
2057 * rendering and so a non-zero seqno), and is not set if it i s on
2058 * inactive (ready to be unbound) list.
2059 */
2060 unsigned int active:I915_NUM_RINGS;
2061
2062 /**
2063 * This is set if the object has been written to since last bound
2064 * to the GTT
2065 */
2066 unsigned int dirty:1;
2067
2068 /**
2069 * Fence register bits (if any) for this object. Will be set
2070 * as needed when mapped into the GTT.
2071 * Protected by dev->struct_mutex.
2072 */
2073 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2074
2075 /**
2076 * Advice: are the backing pages purgeable?
2077 */
2078 unsigned int madv:2;
2079
2080 /**
2081 * Current tiling mode for the object.
2082 */
2083 unsigned int tiling_mode:2;
2084 /**
2085 * Whether the tiling parameters for the currently associated fence
2086 * register have changed. Note that for the purposes of tracking
2087 * tiling changes we also treat the unfenced register, the register
2088 * slot that the object occupies whilst it executes a fenced
2089 * command (such as BLT on gen2/3), as a "fence".
2090 */
2091 unsigned int fence_dirty:1;
2092
2093 /**
2094 * Is the object at the current location in the gtt mappable and
2095 * fenceable? Used to avoid costly recalculations.
2096 */
2097 unsigned int map_and_fenceable:1;
2098
2099 /**
2100 * Whether the current gtt mapping needs to be mappable (and isn't just
2101 * mappable by accident). Track pin and fault separate for a more
2102 * accurate mappable working set.
2103 */
2104 unsigned int fault_mappable:1;
2105
2106 /*
2107 * Is the object to be mapped as read-only to the GPU
2108 * Only honoured if hardware has relevant pte bit
2109 */
2110 unsigned long gt_ro:1;
2111 unsigned int cache_level:3;
2112 unsigned int cache_dirty:1;
2113
2114 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2115
2116 unsigned int pin_display;
2117
2118 struct sg_table *pages;
2119 int pages_pin_count;
2120 struct get_page {
2121 struct scatterlist *sg;
2122 int last;
2123 } get_page;
2124
2125 /* prime dma-buf support */
2126 void *dma_buf_vmapping;
2127 int vmapping_count;
2128
2129 /** Breadcrumb of last rendering to the buffer.
2130 * There can only be one writer, but we allow for multiple readers.
2131 * If there is a writer that necessarily implies that all other
2132 * read requests are complete - but we may only be lazily clearing
2133 * the read requests. A read request is naturally the most recent
2134 * request on a ring, so we may have two different write and read
2135 * requests on one ring where the write request is older than the
2136 * read request. This allows for the CPU to read from an active
2137 * buffer by only waiting for the write to complete.
2138 * */
2139 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
2140 struct drm_i915_gem_request *last_write_req;
2141 /** Breadcrumb of last fenced GPU access to the buffer. */
2142 struct drm_i915_gem_request *last_fenced_req;
2143
2144 /** Current tiling stride for the object, if it's tiled. */
2145 uint32_t stride;
2146
2147 /** References from framebuffers, locks out tiling changes. */
2148 unsigned long framebuffer_references;
2149
2150 /** Record of address bit 17 of each page at last unbind. */
2151 unsigned long *bit_17;
2152
2153 union {
2154 /** for phy allocated objects */
2155 struct drm_dma_handle *phys_handle;
2156
2157 struct i915_gem_userptr {
2158 uintptr_t ptr;
2159 unsigned read_only :1;
2160 unsigned workers :4;
2161 #define I915_GEM_USERPTR_MAX_WORKERS 15
2162
2163 struct i915_mm_struct *mm;
2164 struct i915_mmu_object *mmu_object;
2165 struct work_struct *work;
2166 } userptr;
2167 };
2168 };
2169 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2170
2171 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2172 struct drm_i915_gem_object *new,
2173 unsigned frontbuffer_bits);
2174
2175 /**
2176 * Request queue structure.
2177 *
2178 * The request queue allows us to note sequence numbers that have been emitted
2179 * and may be associated with active buffers to be retired.
2180 *
2181 * By keeping this list, we can avoid having to do questionable sequence
2182 * number comparisons on buffer last_read|write_seqno. It also allows an
2183 * emission time to be associated with the request for tracking how far ahead
2184 * of the GPU the submission is.
2185 *
2186 * The requests are reference counted, so upon creation they should have an
2187 * initial reference taken using kref_init
2188 */
2189 struct drm_i915_gem_request {
2190 struct kref ref;
2191
2192 /** On Which ring this request was generated */
2193 struct drm_i915_private *i915;
2194 struct intel_engine_cs *ring;
2195
2196 /** GEM sequence number associated with this request. */
2197 uint32_t seqno;
2198
2199 /** Position in the ringbuffer of the start of the request */
2200 u32 head;
2201
2202 /**
2203 * Position in the ringbuffer of the start of the postfix.
2204 * This is required to calculate the maximum available ringbuffer
2205 * space without overwriting the postfix.
2206 */
2207 u32 postfix;
2208
2209 /** Position in the ringbuffer of the end of the whole request */
2210 u32 tail;
2211
2212 /**
2213 * Context and ring buffer related to this request
2214 * Contexts are refcounted, so when this request is associated with a
2215 * context, we must increment the context's refcount, to guarantee that
2216 * it persists while any request is linked to it. Requests themselves
2217 * are also refcounted, so the request will only be freed when the last
2218 * reference to it is dismissed, and the code in
2219 * i915_gem_request_free() will then decrement the refcount on the
2220 * context.
2221 */
2222 struct intel_context *ctx;
2223 struct intel_ringbuffer *ringbuf;
2224
2225 /** Batch buffer related to this request if any (used for
2226 error state dump only) */
2227 struct drm_i915_gem_object *batch_obj;
2228
2229 /** Time at which this request was emitted, in jiffies. */
2230 unsigned long emitted_jiffies;
2231
2232 /** global list entry for this request */
2233 struct list_head list;
2234
2235 struct drm_i915_file_private *file_priv;
2236 /** file_priv list entry for this request */
2237 struct list_head client_list;
2238
2239 /** process identifier submitting this request */
2240 struct pid *pid;
2241
2242 /**
2243 * The ELSP only accepts two elements at a time, so we queue
2244 * context/tail pairs on a given queue (ring->execlist_queue) until the
2245 * hardware is available. The queue serves a double purpose: we also use
2246 * it to keep track of the up to 2 contexts currently in the hardware
2247 * (usually one in execution and the other queued up by the GPU): We
2248 * only remove elements from the head of the queue when the hardware
2249 * informs us that an element has been completed.
2250 *
2251 * All accesses to the queue are mediated by a spinlock
2252 * (ring->execlist_lock).
2253 */
2254
2255 /** Execlist link in the submission queue.*/
2256 struct list_head execlist_link;
2257
2258 /** Execlists no. of times this request has been sent to the ELSP */
2259 int elsp_submitted;
2260
2261 };
2262
2263 int i915_gem_request_alloc(struct intel_engine_cs *ring,
2264 struct intel_context *ctx,
2265 struct drm_i915_gem_request **req_out);
2266 void i915_gem_request_cancel(struct drm_i915_gem_request *req);
2267 void i915_gem_request_free(struct kref *req_ref);
2268 int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2269 struct drm_file *file);
2270
2271 static inline uint32_t
2272 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2273 {
2274 return req ? req->seqno : 0;
2275 }
2276
2277 static inline struct intel_engine_cs *
2278 i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2279 {
2280 return req ? req->ring : NULL;
2281 }
2282
2283 static inline struct drm_i915_gem_request *
2284 i915_gem_request_reference(struct drm_i915_gem_request *req)
2285 {
2286 if (req)
2287 kref_get(&req->ref);
2288 return req;
2289 }
2290
2291 static inline void
2292 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2293 {
2294 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
2295 kref_put(&req->ref, i915_gem_request_free);
2296 }
2297
2298 static inline void
2299 i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2300 {
2301 struct drm_device *dev;
2302
2303 if (!req)
2304 return;
2305
2306 dev = req->ring->dev;
2307 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
2308 mutex_unlock(&dev->struct_mutex);
2309 }
2310
2311 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2312 struct drm_i915_gem_request *src)
2313 {
2314 if (src)
2315 i915_gem_request_reference(src);
2316
2317 if (*pdst)
2318 i915_gem_request_unreference(*pdst);
2319
2320 *pdst = src;
2321 }
2322
2323 /*
2324 * XXX: i915_gem_request_completed should be here but currently needs the
2325 * definition of i915_seqno_passed() which is below. It will be moved in
2326 * a later patch when the call to i915_seqno_passed() is obsoleted...
2327 */
2328
2329 /*
2330 * A command that requires special handling by the command parser.
2331 */
2332 struct drm_i915_cmd_descriptor {
2333 /*
2334 * Flags describing how the command parser processes the command.
2335 *
2336 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2337 * a length mask if not set
2338 * CMD_DESC_SKIP: The command is allowed but does not follow the
2339 * standard length encoding for the opcode range in
2340 * which it falls
2341 * CMD_DESC_REJECT: The command is never allowed
2342 * CMD_DESC_REGISTER: The command should be checked against the
2343 * register whitelist for the appropriate ring
2344 * CMD_DESC_MASTER: The command is allowed if the submitting process
2345 * is the DRM master
2346 */
2347 u32 flags;
2348 #define CMD_DESC_FIXED (1<<0)
2349 #define CMD_DESC_SKIP (1<<1)
2350 #define CMD_DESC_REJECT (1<<2)
2351 #define CMD_DESC_REGISTER (1<<3)
2352 #define CMD_DESC_BITMASK (1<<4)
2353 #define CMD_DESC_MASTER (1<<5)
2354
2355 /*
2356 * The command's unique identification bits and the bitmask to get them.
2357 * This isn't strictly the opcode field as defined in the spec and may
2358 * also include type, subtype, and/or subop fields.
2359 */
2360 struct {
2361 u32 value;
2362 u32 mask;
2363 } cmd;
2364
2365 /*
2366 * The command's length. The command is either fixed length (i.e. does
2367 * not include a length field) or has a length field mask. The flag
2368 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2369 * a length mask. All command entries in a command table must include
2370 * length information.
2371 */
2372 union {
2373 u32 fixed;
2374 u32 mask;
2375 } length;
2376
2377 /*
2378 * Describes where to find a register address in the command to check
2379 * against the ring's register whitelist. Only valid if flags has the
2380 * CMD_DESC_REGISTER bit set.
2381 *
2382 * A non-zero step value implies that the command may access multiple
2383 * registers in sequence (e.g. LRI), in that case step gives the
2384 * distance in dwords between individual offset fields.
2385 */
2386 struct {
2387 u32 offset;
2388 u32 mask;
2389 u32 step;
2390 } reg;
2391
2392 #define MAX_CMD_DESC_BITMASKS 3
2393 /*
2394 * Describes command checks where a particular dword is masked and
2395 * compared against an expected value. If the command does not match
2396 * the expected value, the parser rejects it. Only valid if flags has
2397 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2398 * are valid.
2399 *
2400 * If the check specifies a non-zero condition_mask then the parser
2401 * only performs the check when the bits specified by condition_mask
2402 * are non-zero.
2403 */
2404 struct {
2405 u32 offset;
2406 u32 mask;
2407 u32 expected;
2408 u32 condition_offset;
2409 u32 condition_mask;
2410 } bits[MAX_CMD_DESC_BITMASKS];
2411 };
2412
2413 /*
2414 * A table of commands requiring special handling by the command parser.
2415 *
2416 * Each ring has an array of tables. Each table consists of an array of command
2417 * descriptors, which must be sorted with command opcodes in ascending order.
2418 */
2419 struct drm_i915_cmd_table {
2420 const struct drm_i915_cmd_descriptor *table;
2421 int count;
2422 };
2423
2424 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2425 #define __I915__(p) ({ \
2426 struct drm_i915_private *__p; \
2427 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2428 __p = (struct drm_i915_private *)p; \
2429 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2430 __p = to_i915((struct drm_device *)p); \
2431 else \
2432 BUILD_BUG(); \
2433 __p; \
2434 })
2435 #define INTEL_INFO(p) (&__I915__(p)->info)
2436 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2437 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2438
2439 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2440 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2441 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2442 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2443 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2444 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2445 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2446 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2447 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2448 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2449 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2450 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2451 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2452 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2453 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2454 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2455 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2456 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2457 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2458 INTEL_DEVID(dev) == 0x0152 || \
2459 INTEL_DEVID(dev) == 0x015a)
2460 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2461 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2462 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2463 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2464 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2465 #define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
2466 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2467 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2468 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2469 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2470 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2471 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2472 (INTEL_DEVID(dev) & 0xf) == 0xe))
2473 /* ULX machines are also considered ULT. */
2474 #define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2475 (INTEL_DEVID(dev) & 0xf) == 0xe)
2476 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2477 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2478 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2479 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2480 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2481 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2482 /* ULX machines are also considered ULT. */
2483 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2484 INTEL_DEVID(dev) == 0x0A1E)
2485 #define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2486 INTEL_DEVID(dev) == 0x1913 || \
2487 INTEL_DEVID(dev) == 0x1916 || \
2488 INTEL_DEVID(dev) == 0x1921 || \
2489 INTEL_DEVID(dev) == 0x1926)
2490 #define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2491 INTEL_DEVID(dev) == 0x1915 || \
2492 INTEL_DEVID(dev) == 0x191E)
2493 #define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2494 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2495 #define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2496 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2497
2498 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2499
2500 #define SKL_REVID_A0 (0x0)
2501 #define SKL_REVID_B0 (0x1)
2502 #define SKL_REVID_C0 (0x2)
2503 #define SKL_REVID_D0 (0x3)
2504 #define SKL_REVID_E0 (0x4)
2505 #define SKL_REVID_F0 (0x5)
2506
2507 #define BXT_REVID_A0 (0x0)
2508 #define BXT_REVID_B0 (0x3)
2509 #define BXT_REVID_C0 (0x9)
2510
2511 /*
2512 * The genX designation typically refers to the render engine, so render
2513 * capability related checks should use IS_GEN, while display and other checks
2514 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2515 * chips, etc.).
2516 */
2517 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2518 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2519 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2520 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2521 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2522 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2523 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2524 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2525
2526 #define RENDER_RING (1<<RCS)
2527 #define BSD_RING (1<<VCS)
2528 #define BLT_RING (1<<BCS)
2529 #define VEBOX_RING (1<<VECS)
2530 #define BSD2_RING (1<<VCS2)
2531 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2532 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2533 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2534 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2535 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2536 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2537 __I915__(dev)->ellc_size)
2538 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2539
2540 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2541 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2542 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2543 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2544 #define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
2545
2546 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2547 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2548
2549 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2550 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2551 /*
2552 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2553 * even when in MSI mode. This results in spurious interrupt warnings if the
2554 * legacy irq no. is shared with another device. The kernel then disables that
2555 * interrupt source and so prevents the other device from working properly.
2556 */
2557 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2558 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2559
2560 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2561 * rows, which changed the alignment requirements and fence programming.
2562 */
2563 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2564 IS_I915GM(dev)))
2565 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2566 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2567
2568 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2569 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2570 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2571
2572 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2573
2574 #define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2575 INTEL_INFO(dev)->gen >= 9)
2576
2577 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2578 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2579 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2580 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2581 IS_SKYLAKE(dev))
2582 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2583 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2584 IS_SKYLAKE(dev))
2585 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2586 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2587
2588 #define HAS_CSR(dev) (IS_GEN9(dev))
2589
2590 #define HAS_GUC_UCODE(dev) (IS_GEN9(dev))
2591 #define HAS_GUC_SCHED(dev) (IS_GEN9(dev))
2592
2593 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2594 INTEL_INFO(dev)->gen >= 8)
2595
2596 #define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
2597 !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
2598
2599 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2600 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2601 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2602 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2603 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2604 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2605 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2606 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2607 #define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
2608
2609 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2610 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2611 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2612 #define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2613 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2614 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2615 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2616 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2617
2618 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2619
2620 /* DPF == dynamic parity feature */
2621 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2622 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2623
2624 #define GT_FREQUENCY_MULTIPLIER 50
2625 #define GEN9_FREQ_SCALER 3
2626
2627 #include "i915_trace.h"
2628
2629 extern const struct drm_ioctl_desc i915_ioctls[];
2630 extern int i915_max_ioctl;
2631
2632 extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2633 extern int i915_resume_switcheroo(struct drm_device *dev);
2634
2635 /* i915_params.c */
2636 struct i915_params {
2637 int modeset;
2638 int panel_ignore_lid;
2639 int semaphores;
2640 int lvds_channel_mode;
2641 int panel_use_ssc;
2642 int vbt_sdvo_panel_type;
2643 int enable_rc6;
2644 int enable_fbc;
2645 int enable_ppgtt;
2646 int enable_execlists;
2647 int enable_psr;
2648 unsigned int preliminary_hw_support;
2649 int disable_power_well;
2650 int enable_ips;
2651 int invert_brightness;
2652 int enable_cmd_parser;
2653 /* leave bools at the end to not create holes */
2654 bool enable_hangcheck;
2655 bool prefault_disable;
2656 bool load_detect_test;
2657 bool reset;
2658 bool disable_display;
2659 bool disable_vtd_wa;
2660 bool enable_guc_submission;
2661 int guc_log_level;
2662 int use_mmio_flip;
2663 int mmio_debug;
2664 bool verbose_state_checks;
2665 bool nuclear_pageflip;
2666 int edp_vswing;
2667 };
2668 extern struct i915_params i915 __read_mostly;
2669
2670 /* i915_dma.c */
2671 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2672 extern int i915_driver_unload(struct drm_device *);
2673 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2674 extern void i915_driver_lastclose(struct drm_device * dev);
2675 extern void i915_driver_preclose(struct drm_device *dev,
2676 struct drm_file *file);
2677 extern void i915_driver_postclose(struct drm_device *dev,
2678 struct drm_file *file);
2679 #ifdef CONFIG_COMPAT
2680 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2681 unsigned long arg);
2682 #endif
2683 extern int intel_gpu_reset(struct drm_device *dev);
2684 extern bool intel_has_gpu_reset(struct drm_device *dev);
2685 extern int i915_reset(struct drm_device *dev);
2686 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2687 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2688 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2689 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2690 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2691 void i915_firmware_load_error_print(const char *fw_path, int err);
2692
2693 /* intel_hotplug.c */
2694 void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2695 void intel_hpd_init(struct drm_i915_private *dev_priv);
2696 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2697 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2698 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2699
2700 /* i915_irq.c */
2701 void i915_queue_hangcheck(struct drm_device *dev);
2702 __printf(3, 4)
2703 void i915_handle_error(struct drm_device *dev, bool wedged,
2704 const char *fmt, ...);
2705
2706 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2707 int intel_irq_install(struct drm_i915_private *dev_priv);
2708 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2709
2710 extern void intel_uncore_sanitize(struct drm_device *dev);
2711 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2712 bool restore_forcewake);
2713 extern void intel_uncore_init(struct drm_device *dev);
2714 extern void intel_uncore_check_errors(struct drm_device *dev);
2715 extern void intel_uncore_fini(struct drm_device *dev);
2716 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2717 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2718 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2719 enum forcewake_domains domains);
2720 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2721 enum forcewake_domains domains);
2722 /* Like above but the caller must manage the uncore.lock itself.
2723 * Must be used with I915_READ_FW and friends.
2724 */
2725 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2726 enum forcewake_domains domains);
2727 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2728 enum forcewake_domains domains);
2729 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2730 static inline bool intel_vgpu_active(struct drm_device *dev)
2731 {
2732 return to_i915(dev)->vgpu.active;
2733 }
2734
2735 void
2736 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2737 u32 status_mask);
2738
2739 void
2740 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2741 u32 status_mask);
2742
2743 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2744 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2745 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2746 uint32_t mask,
2747 uint32_t bits);
2748 void
2749 ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2750 void
2751 ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2752 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2753 uint32_t interrupt_mask,
2754 uint32_t enabled_irq_mask);
2755 #define ibx_enable_display_interrupt(dev_priv, bits) \
2756 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2757 #define ibx_disable_display_interrupt(dev_priv, bits) \
2758 ibx_display_interrupt_update((dev_priv), (bits), 0)
2759
2760 /* i915_gem.c */
2761 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2762 struct drm_file *file_priv);
2763 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2764 struct drm_file *file_priv);
2765 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2766 struct drm_file *file_priv);
2767 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2768 struct drm_file *file_priv);
2769 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2770 struct drm_file *file_priv);
2771 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2772 struct drm_file *file_priv);
2773 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2774 struct drm_file *file_priv);
2775 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2776 struct drm_i915_gem_request *req);
2777 void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
2778 int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
2779 struct drm_i915_gem_execbuffer2 *args,
2780 struct list_head *vmas);
2781 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2782 struct drm_file *file_priv);
2783 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2784 struct drm_file *file_priv);
2785 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2786 struct drm_file *file_priv);
2787 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2788 struct drm_file *file);
2789 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2790 struct drm_file *file);
2791 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2792 struct drm_file *file_priv);
2793 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2794 struct drm_file *file_priv);
2795 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2796 struct drm_file *file_priv);
2797 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2798 struct drm_file *file_priv);
2799 int i915_gem_init_userptr(struct drm_device *dev);
2800 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2801 struct drm_file *file);
2802 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2803 struct drm_file *file_priv);
2804 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2805 struct drm_file *file_priv);
2806 void i915_gem_load(struct drm_device *dev);
2807 void *i915_gem_object_alloc(struct drm_device *dev);
2808 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2809 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2810 const struct drm_i915_gem_object_ops *ops);
2811 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2812 size_t size);
2813 struct drm_i915_gem_object *i915_gem_object_create_from_data(
2814 struct drm_device *dev, const void *data, size_t size);
2815 void i915_gem_free_object(struct drm_gem_object *obj);
2816 void i915_gem_vma_destroy(struct i915_vma *vma);
2817
2818 /* Flags used by pin/bind&friends. */
2819 #define PIN_MAPPABLE (1<<0)
2820 #define PIN_NONBLOCK (1<<1)
2821 #define PIN_GLOBAL (1<<2)
2822 #define PIN_OFFSET_BIAS (1<<3)
2823 #define PIN_USER (1<<4)
2824 #define PIN_UPDATE (1<<5)
2825 #define PIN_ZONE_4G (1<<6)
2826 #define PIN_HIGH (1<<7)
2827 #define PIN_OFFSET_MASK (~4095)
2828 int __must_check
2829 i915_gem_object_pin(struct drm_i915_gem_object *obj,
2830 struct i915_address_space *vm,
2831 uint32_t alignment,
2832 uint64_t flags);
2833 int __must_check
2834 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2835 const struct i915_ggtt_view *view,
2836 uint32_t alignment,
2837 uint64_t flags);
2838
2839 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2840 u32 flags);
2841 int __must_check i915_vma_unbind(struct i915_vma *vma);
2842 /*
2843 * BEWARE: Do not use the function below unless you can _absolutely_
2844 * _guarantee_ VMA in question is _not in use_ anywhere.
2845 */
2846 int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
2847 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2848 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2849 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2850
2851 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2852 int *needs_clflush);
2853
2854 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2855
2856 static inline int __sg_page_count(struct scatterlist *sg)
2857 {
2858 return sg->length >> PAGE_SHIFT;
2859 }
2860
2861 static inline struct page *
2862 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2863 {
2864 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2865 return NULL;
2866
2867 if (n < obj->get_page.last) {
2868 obj->get_page.sg = obj->pages->sgl;
2869 obj->get_page.last = 0;
2870 }
2871
2872 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2873 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2874 if (unlikely(sg_is_chain(obj->get_page.sg)))
2875 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2876 }
2877
2878 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2879 }
2880
2881 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2882 {
2883 BUG_ON(obj->pages == NULL);
2884 obj->pages_pin_count++;
2885 }
2886 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2887 {
2888 BUG_ON(obj->pages_pin_count == 0);
2889 obj->pages_pin_count--;
2890 }
2891
2892 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2893 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2894 struct intel_engine_cs *to,
2895 struct drm_i915_gem_request **to_req);
2896 void i915_vma_move_to_active(struct i915_vma *vma,
2897 struct drm_i915_gem_request *req);
2898 int i915_gem_dumb_create(struct drm_file *file_priv,
2899 struct drm_device *dev,
2900 struct drm_mode_create_dumb *args);
2901 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2902 uint32_t handle, uint64_t *offset);
2903 /**
2904 * Returns true if seq1 is later than seq2.
2905 */
2906 static inline bool
2907 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2908 {
2909 return (int32_t)(seq1 - seq2) >= 0;
2910 }
2911
2912 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2913 bool lazy_coherency)
2914 {
2915 u32 seqno;
2916
2917 BUG_ON(req == NULL);
2918
2919 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2920
2921 return i915_seqno_passed(seqno, req->seqno);
2922 }
2923
2924 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2925 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2926
2927 struct drm_i915_gem_request *
2928 i915_gem_find_active_request(struct intel_engine_cs *ring);
2929
2930 bool i915_gem_retire_requests(struct drm_device *dev);
2931 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2932 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2933 bool interruptible);
2934
2935 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2936 {
2937 return unlikely(atomic_read(&error->reset_counter)
2938 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2939 }
2940
2941 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2942 {
2943 return atomic_read(&error->reset_counter) & I915_WEDGED;
2944 }
2945
2946 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2947 {
2948 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2949 }
2950
2951 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2952 {
2953 return dev_priv->gpu_error.stop_rings == 0 ||
2954 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2955 }
2956
2957 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2958 {
2959 return dev_priv->gpu_error.stop_rings == 0 ||
2960 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2961 }
2962
2963 void i915_gem_reset(struct drm_device *dev);
2964 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2965 int __must_check i915_gem_init(struct drm_device *dev);
2966 int i915_gem_init_rings(struct drm_device *dev);
2967 int __must_check i915_gem_init_hw(struct drm_device *dev);
2968 int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
2969 void i915_gem_init_swizzling(struct drm_device *dev);
2970 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2971 int __must_check i915_gpu_idle(struct drm_device *dev);
2972 int __must_check i915_gem_suspend(struct drm_device *dev);
2973 void __i915_add_request(struct drm_i915_gem_request *req,
2974 struct drm_i915_gem_object *batch_obj,
2975 bool flush_caches);
2976 #define i915_add_request(req) \
2977 __i915_add_request(req, NULL, true)
2978 #define i915_add_request_no_flush(req) \
2979 __i915_add_request(req, NULL, false)
2980 int __i915_wait_request(struct drm_i915_gem_request *req,
2981 unsigned reset_counter,
2982 bool interruptible,
2983 s64 *timeout,
2984 struct intel_rps_client *rps);
2985 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
2986 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2987 int __must_check
2988 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2989 bool readonly);
2990 int __must_check
2991 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2992 bool write);
2993 int __must_check
2994 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2995 int __must_check
2996 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2997 u32 alignment,
2998 struct intel_engine_cs *pipelined,
2999 struct drm_i915_gem_request **pipelined_request,
3000 const struct i915_ggtt_view *view);
3001 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3002 const struct i915_ggtt_view *view);
3003 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3004 int align);
3005 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3006 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3007
3008 uint32_t
3009 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3010 uint32_t
3011 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3012 int tiling_mode, bool fenced);
3013
3014 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3015 enum i915_cache_level cache_level);
3016
3017 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3018 struct dma_buf *dma_buf);
3019
3020 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3021 struct drm_gem_object *gem_obj, int flags);
3022
3023 u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3024 const struct i915_ggtt_view *view);
3025 u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3026 struct i915_address_space *vm);
3027 static inline u64
3028 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
3029 {
3030 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
3031 }
3032
3033 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
3034 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
3035 const struct i915_ggtt_view *view);
3036 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
3037 struct i915_address_space *vm);
3038
3039 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3040 struct i915_address_space *vm);
3041 struct i915_vma *
3042 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3043 struct i915_address_space *vm);
3044 struct i915_vma *
3045 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3046 const struct i915_ggtt_view *view);
3047
3048 struct i915_vma *
3049 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3050 struct i915_address_space *vm);
3051 struct i915_vma *
3052 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3053 const struct i915_ggtt_view *view);
3054
3055 static inline struct i915_vma *
3056 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3057 {
3058 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
3059 }
3060 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
3061
3062 /* Some GGTT VM helpers */
3063 #define i915_obj_to_ggtt(obj) \
3064 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3065 static inline bool i915_is_ggtt(struct i915_address_space *vm)
3066 {
3067 struct i915_address_space *ggtt =
3068 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3069 return vm == ggtt;
3070 }
3071
3072 static inline struct i915_hw_ppgtt *
3073 i915_vm_to_ppgtt(struct i915_address_space *vm)
3074 {
3075 WARN_ON(i915_is_ggtt(vm));
3076
3077 return container_of(vm, struct i915_hw_ppgtt, base);
3078 }
3079
3080
3081 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3082 {
3083 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
3084 }
3085
3086 static inline unsigned long
3087 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3088 {
3089 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
3090 }
3091
3092 static inline int __must_check
3093 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3094 uint32_t alignment,
3095 unsigned flags)
3096 {
3097 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3098 alignment, flags | PIN_GLOBAL);
3099 }
3100
3101 static inline int
3102 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3103 {
3104 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3105 }
3106
3107 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3108 const struct i915_ggtt_view *view);
3109 static inline void
3110 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3111 {
3112 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3113 }
3114
3115 /* i915_gem_fence.c */
3116 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3117 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3118
3119 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3120 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3121
3122 void i915_gem_restore_fences(struct drm_device *dev);
3123
3124 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3125 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3126 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3127
3128 /* i915_gem_context.c */
3129 int __must_check i915_gem_context_init(struct drm_device *dev);
3130 void i915_gem_context_fini(struct drm_device *dev);
3131 void i915_gem_context_reset(struct drm_device *dev);
3132 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3133 int i915_gem_context_enable(struct drm_i915_gem_request *req);
3134 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3135 int i915_switch_context(struct drm_i915_gem_request *req);
3136 struct intel_context *
3137 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
3138 void i915_gem_context_free(struct kref *ctx_ref);
3139 struct drm_i915_gem_object *
3140 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3141 static inline void i915_gem_context_reference(struct intel_context *ctx)
3142 {
3143 kref_get(&ctx->ref);
3144 }
3145
3146 static inline void i915_gem_context_unreference(struct intel_context *ctx)
3147 {
3148 kref_put(&ctx->ref, i915_gem_context_free);
3149 }
3150
3151 static inline bool i915_gem_context_is_default(const struct intel_context *c)
3152 {
3153 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3154 }
3155
3156 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3157 struct drm_file *file);
3158 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3159 struct drm_file *file);
3160 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3161 struct drm_file *file_priv);
3162 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3163 struct drm_file *file_priv);
3164
3165 /* i915_gem_evict.c */
3166 int __must_check i915_gem_evict_something(struct drm_device *dev,
3167 struct i915_address_space *vm,
3168 int min_size,
3169 unsigned alignment,
3170 unsigned cache_level,
3171 unsigned long start,
3172 unsigned long end,
3173 unsigned flags);
3174 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3175 int i915_gem_evict_everything(struct drm_device *dev);
3176
3177 /* belongs in i915_gem_gtt.h */
3178 static inline void i915_gem_chipset_flush(struct drm_device *dev)
3179 {
3180 if (INTEL_INFO(dev)->gen < 6)
3181 intel_gtt_chipset_flush();
3182 }
3183
3184 /* i915_gem_stolen.c */
3185 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3186 struct drm_mm_node *node, u64 size,
3187 unsigned alignment);
3188 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3189 struct drm_mm_node *node, u64 size,
3190 unsigned alignment, u64 start,
3191 u64 end);
3192 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3193 struct drm_mm_node *node);
3194 int i915_gem_init_stolen(struct drm_device *dev);
3195 void i915_gem_cleanup_stolen(struct drm_device *dev);
3196 struct drm_i915_gem_object *
3197 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3198 struct drm_i915_gem_object *
3199 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3200 u32 stolen_offset,
3201 u32 gtt_offset,
3202 u32 size);
3203
3204 /* i915_gem_shrinker.c */
3205 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3206 unsigned long target,
3207 unsigned flags);
3208 #define I915_SHRINK_PURGEABLE 0x1
3209 #define I915_SHRINK_UNBOUND 0x2
3210 #define I915_SHRINK_BOUND 0x4
3211 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3212 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3213
3214
3215 /* i915_gem_tiling.c */
3216 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3217 {
3218 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3219
3220 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3221 obj->tiling_mode != I915_TILING_NONE;
3222 }
3223
3224 /* i915_gem_debug.c */
3225 #if WATCH_LISTS
3226 int i915_verify_lists(struct drm_device *dev);
3227 #else
3228 #define i915_verify_lists(dev) 0
3229 #endif
3230
3231 /* i915_debugfs.c */
3232 int i915_debugfs_init(struct drm_minor *minor);
3233 void i915_debugfs_cleanup(struct drm_minor *minor);
3234 #ifdef CONFIG_DEBUG_FS
3235 int i915_debugfs_connector_add(struct drm_connector *connector);
3236 void intel_display_crc_init(struct drm_device *dev);
3237 #else
3238 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3239 { return 0; }
3240 static inline void intel_display_crc_init(struct drm_device *dev) {}
3241 #endif
3242
3243 /* i915_gpu_error.c */
3244 __printf(2, 3)
3245 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3246 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3247 const struct i915_error_state_file_priv *error);
3248 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3249 struct drm_i915_private *i915,
3250 size_t count, loff_t pos);
3251 static inline void i915_error_state_buf_release(
3252 struct drm_i915_error_state_buf *eb)
3253 {
3254 kfree(eb->buf);
3255 }
3256 void i915_capture_error_state(struct drm_device *dev, bool wedge,
3257 const char *error_msg);
3258 void i915_error_state_get(struct drm_device *dev,
3259 struct i915_error_state_file_priv *error_priv);
3260 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3261 void i915_destroy_error_state(struct drm_device *dev);
3262
3263 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
3264 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3265
3266 /* i915_cmd_parser.c */
3267 int i915_cmd_parser_get_version(void);
3268 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3269 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3270 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3271 int i915_parse_cmds(struct intel_engine_cs *ring,
3272 struct drm_i915_gem_object *batch_obj,
3273 struct drm_i915_gem_object *shadow_batch_obj,
3274 u32 batch_start_offset,
3275 u32 batch_len,
3276 bool is_master);
3277
3278 /* i915_suspend.c */
3279 extern int i915_save_state(struct drm_device *dev);
3280 extern int i915_restore_state(struct drm_device *dev);
3281
3282 /* i915_sysfs.c */
3283 void i915_setup_sysfs(struct drm_device *dev_priv);
3284 void i915_teardown_sysfs(struct drm_device *dev_priv);
3285
3286 /* intel_i2c.c */
3287 extern int intel_setup_gmbus(struct drm_device *dev);
3288 extern void intel_teardown_gmbus(struct drm_device *dev);
3289 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3290 unsigned int pin);
3291
3292 extern struct i2c_adapter *
3293 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3294 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3295 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3296 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3297 {
3298 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3299 }
3300 extern void intel_i2c_reset(struct drm_device *dev);
3301
3302 /* intel_opregion.c */
3303 #ifdef CONFIG_ACPI
3304 extern int intel_opregion_setup(struct drm_device *dev);
3305 extern void intel_opregion_init(struct drm_device *dev);
3306 extern void intel_opregion_fini(struct drm_device *dev);
3307 extern void intel_opregion_asle_intr(struct drm_device *dev);
3308 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3309 bool enable);
3310 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3311 pci_power_t state);
3312 #else
3313 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3314 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3315 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3316 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3317 static inline int
3318 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3319 {
3320 return 0;
3321 }
3322 static inline int
3323 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3324 {
3325 return 0;
3326 }
3327 #endif
3328
3329 /* intel_acpi.c */
3330 #ifdef CONFIG_ACPI
3331 extern void intel_register_dsm_handler(void);
3332 extern void intel_unregister_dsm_handler(void);
3333 #else
3334 static inline void intel_register_dsm_handler(void) { return; }
3335 static inline void intel_unregister_dsm_handler(void) { return; }
3336 #endif /* CONFIG_ACPI */
3337
3338 /* modesetting */
3339 extern void intel_modeset_init_hw(struct drm_device *dev);
3340 extern void intel_modeset_init(struct drm_device *dev);
3341 extern void intel_modeset_gem_init(struct drm_device *dev);
3342 extern void intel_modeset_cleanup(struct drm_device *dev);
3343 extern void intel_connector_unregister(struct intel_connector *);
3344 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3345 extern void intel_display_resume(struct drm_device *dev);
3346 extern void i915_redisable_vga(struct drm_device *dev);
3347 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3348 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3349 extern void intel_init_pch_refclk(struct drm_device *dev);
3350 extern void intel_set_rps(struct drm_device *dev, u8 val);
3351 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3352 bool enable);
3353 extern void intel_detect_pch(struct drm_device *dev);
3354 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3355 extern int intel_enable_rc6(const struct drm_device *dev);
3356
3357 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
3358 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3359 struct drm_file *file);
3360 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3361 struct drm_file *file);
3362
3363 /* overlay */
3364 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3365 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3366 struct intel_overlay_error_state *error);
3367
3368 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3369 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3370 struct drm_device *dev,
3371 struct intel_display_error_state *error);
3372
3373 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3374 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3375
3376 /* intel_sideband.c */
3377 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3378 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3379 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3380 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3381 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3382 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3383 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3384 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3385 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3386 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3387 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3388 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3389 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3390 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3391 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3392 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3393 enum intel_sbi_destination destination);
3394 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3395 enum intel_sbi_destination destination);
3396 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3397 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3398
3399 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3400 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3401
3402 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3403 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3404
3405 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3406 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3407 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3408 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3409
3410 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3411 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3412 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3413 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3414
3415 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3416 * will be implemented using 2 32-bit writes in an arbitrary order with
3417 * an arbitrary delay between them. This can cause the hardware to
3418 * act upon the intermediate value, possibly leading to corruption and
3419 * machine death. You have been warned.
3420 */
3421 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3422 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3423
3424 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3425 u32 upper, lower, old_upper, loop = 0; \
3426 upper = I915_READ(upper_reg); \
3427 do { \
3428 old_upper = upper; \
3429 lower = I915_READ(lower_reg); \
3430 upper = I915_READ(upper_reg); \
3431 } while (upper != old_upper && loop++ < 2); \
3432 (u64)upper << 32 | lower; })
3433
3434 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3435 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3436
3437 /* These are untraced mmio-accessors that are only valid to be used inside
3438 * criticial sections inside IRQ handlers where forcewake is explicitly
3439 * controlled.
3440 * Think twice, and think again, before using these.
3441 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3442 * intel_uncore_forcewake_irqunlock().
3443 */
3444 #define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3445 #define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3446 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3447
3448 /* "Broadcast RGB" property */
3449 #define INTEL_BROADCAST_RGB_AUTO 0
3450 #define INTEL_BROADCAST_RGB_FULL 1
3451 #define INTEL_BROADCAST_RGB_LIMITED 2
3452
3453 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3454 {
3455 if (IS_VALLEYVIEW(dev))
3456 return VLV_VGACNTRL;
3457 else if (INTEL_INFO(dev)->gen >= 5)
3458 return CPU_VGACNTRL;
3459 else
3460 return VGACNTRL;
3461 }
3462
3463 static inline void __user *to_user_ptr(u64 address)
3464 {
3465 return (void __user *)(uintptr_t)address;
3466 }
3467
3468 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3469 {
3470 unsigned long j = msecs_to_jiffies(m);
3471
3472 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3473 }
3474
3475 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3476 {
3477 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3478 }
3479
3480 static inline unsigned long
3481 timespec_to_jiffies_timeout(const struct timespec *value)
3482 {
3483 unsigned long j = timespec_to_jiffies(value);
3484
3485 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3486 }
3487
3488 /*
3489 * If you need to wait X milliseconds between events A and B, but event B
3490 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3491 * when event A happened, then just before event B you call this function and
3492 * pass the timestamp as the first argument, and X as the second argument.
3493 */
3494 static inline void
3495 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3496 {
3497 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3498
3499 /*
3500 * Don't re-read the value of "jiffies" every time since it may change
3501 * behind our back and break the math.
3502 */
3503 tmp_jiffies = jiffies;
3504 target_jiffies = timestamp_jiffies +
3505 msecs_to_jiffies_timeout(to_wait_ms);
3506
3507 if (time_after(target_jiffies, tmp_jiffies)) {
3508 remaining_jiffies = target_jiffies - tmp_jiffies;
3509 while (remaining_jiffies)
3510 remaining_jiffies =
3511 schedule_timeout_uninterruptible(remaining_jiffies);
3512 }
3513 }
3514
3515 static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3516 struct drm_i915_gem_request *req)
3517 {
3518 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3519 i915_gem_request_assign(&ring->trace_irq_req, req);
3520 }
3521
3522 #endif