]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Add missing trace point to LRC execbuff code path
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include "i915_reg.h"
37 #include "intel_bios.h"
38 #include "intel_ringbuffer.h"
39 #include "intel_lrc.h"
40 #include "i915_gem_gtt.h"
41 #include "i915_gem_render_state.h"
42 #include <linux/io-mapping.h>
43 #include <linux/i2c.h>
44 #include <linux/i2c-algo-bit.h>
45 #include <drm/intel-gtt.h>
46 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
47 #include <drm/drm_gem.h>
48 #include <linux/backlight.h>
49 #include <linux/hashtable.h>
50 #include <linux/intel-iommu.h>
51 #include <linux/kref.h>
52 #include <linux/pm_qos.h>
53
54 /* General customization:
55 */
56
57 #define DRIVER_NAME "i915"
58 #define DRIVER_DESC "Intel Graphics"
59 #define DRIVER_DATE "20150214"
60
61 #undef WARN_ON
62 /* Many gcc seem to no see through this and fall over :( */
63 #if 0
64 #define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69 #else
70 #define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71 #endif
72
73 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
74 (long) (x), __func__);
75
76 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
77 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
78 * which may not necessarily be a user visible problem. This will either
79 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
80 * enable distros and users to tailor their preferred amount of i915 abrt
81 * spam.
82 */
83 #define I915_STATE_WARN(condition, format...) ({ \
84 int __ret_warn_on = !!(condition); \
85 if (unlikely(__ret_warn_on)) { \
86 if (i915.verbose_state_checks) \
87 WARN(1, format); \
88 else \
89 DRM_ERROR(format); \
90 } \
91 unlikely(__ret_warn_on); \
92 })
93
94 #define I915_STATE_WARN_ON(condition) ({ \
95 int __ret_warn_on = !!(condition); \
96 if (unlikely(__ret_warn_on)) { \
97 if (i915.verbose_state_checks) \
98 WARN(1, "WARN_ON(" #condition ")\n"); \
99 else \
100 DRM_ERROR("WARN_ON(" #condition ")\n"); \
101 } \
102 unlikely(__ret_warn_on); \
103 })
104
105 enum pipe {
106 INVALID_PIPE = -1,
107 PIPE_A = 0,
108 PIPE_B,
109 PIPE_C,
110 _PIPE_EDP,
111 I915_MAX_PIPES = _PIPE_EDP
112 };
113 #define pipe_name(p) ((p) + 'A')
114
115 enum transcoder {
116 TRANSCODER_A = 0,
117 TRANSCODER_B,
118 TRANSCODER_C,
119 TRANSCODER_EDP,
120 I915_MAX_TRANSCODERS
121 };
122 #define transcoder_name(t) ((t) + 'A')
123
124 /*
125 * This is the maximum (across all platforms) number of planes (primary +
126 * sprites) that can be active at the same time on one pipe.
127 *
128 * This value doesn't count the cursor plane.
129 */
130 #define I915_MAX_PLANES 3
131
132 enum plane {
133 PLANE_A = 0,
134 PLANE_B,
135 PLANE_C,
136 };
137 #define plane_name(p) ((p) + 'A')
138
139 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
140
141 enum port {
142 PORT_A = 0,
143 PORT_B,
144 PORT_C,
145 PORT_D,
146 PORT_E,
147 I915_MAX_PORTS
148 };
149 #define port_name(p) ((p) + 'A')
150
151 #define I915_NUM_PHYS_VLV 2
152
153 enum dpio_channel {
154 DPIO_CH0,
155 DPIO_CH1
156 };
157
158 enum dpio_phy {
159 DPIO_PHY0,
160 DPIO_PHY1
161 };
162
163 enum intel_display_power_domain {
164 POWER_DOMAIN_PIPE_A,
165 POWER_DOMAIN_PIPE_B,
166 POWER_DOMAIN_PIPE_C,
167 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
169 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
170 POWER_DOMAIN_TRANSCODER_A,
171 POWER_DOMAIN_TRANSCODER_B,
172 POWER_DOMAIN_TRANSCODER_C,
173 POWER_DOMAIN_TRANSCODER_EDP,
174 POWER_DOMAIN_PORT_DDI_A_2_LANES,
175 POWER_DOMAIN_PORT_DDI_A_4_LANES,
176 POWER_DOMAIN_PORT_DDI_B_2_LANES,
177 POWER_DOMAIN_PORT_DDI_B_4_LANES,
178 POWER_DOMAIN_PORT_DDI_C_2_LANES,
179 POWER_DOMAIN_PORT_DDI_C_4_LANES,
180 POWER_DOMAIN_PORT_DDI_D_2_LANES,
181 POWER_DOMAIN_PORT_DDI_D_4_LANES,
182 POWER_DOMAIN_PORT_DSI,
183 POWER_DOMAIN_PORT_CRT,
184 POWER_DOMAIN_PORT_OTHER,
185 POWER_DOMAIN_VGA,
186 POWER_DOMAIN_AUDIO,
187 POWER_DOMAIN_PLLS,
188 POWER_DOMAIN_AUX_A,
189 POWER_DOMAIN_AUX_B,
190 POWER_DOMAIN_AUX_C,
191 POWER_DOMAIN_AUX_D,
192 POWER_DOMAIN_INIT,
193
194 POWER_DOMAIN_NUM,
195 };
196
197 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
198 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
199 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
200 #define POWER_DOMAIN_TRANSCODER(tran) \
201 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
202 (tran) + POWER_DOMAIN_TRANSCODER_A)
203
204 enum hpd_pin {
205 HPD_NONE = 0,
206 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
207 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
208 HPD_CRT,
209 HPD_SDVO_B,
210 HPD_SDVO_C,
211 HPD_PORT_B,
212 HPD_PORT_C,
213 HPD_PORT_D,
214 HPD_NUM_PINS
215 };
216
217 #define I915_GEM_GPU_DOMAINS \
218 (I915_GEM_DOMAIN_RENDER | \
219 I915_GEM_DOMAIN_SAMPLER | \
220 I915_GEM_DOMAIN_COMMAND | \
221 I915_GEM_DOMAIN_INSTRUCTION | \
222 I915_GEM_DOMAIN_VERTEX)
223
224 #define for_each_pipe(__dev_priv, __p) \
225 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
226 #define for_each_plane(pipe, p) \
227 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
228 #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
229
230 #define for_each_crtc(dev, crtc) \
231 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
232
233 #define for_each_intel_crtc(dev, intel_crtc) \
234 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
235
236 #define for_each_intel_encoder(dev, intel_encoder) \
237 list_for_each_entry(intel_encoder, \
238 &(dev)->mode_config.encoder_list, \
239 base.head)
240
241 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
242 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
243 if ((intel_encoder)->base.crtc == (__crtc))
244
245 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
246 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
247 if ((intel_connector)->base.encoder == (__encoder))
248
249 #define for_each_power_domain(domain, mask) \
250 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
251 if ((1 << (domain)) & (mask))
252
253 struct drm_i915_private;
254 struct i915_mm_struct;
255 struct i915_mmu_object;
256
257 enum intel_dpll_id {
258 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
259 /* real shared dpll ids must be >= 0 */
260 DPLL_ID_PCH_PLL_A = 0,
261 DPLL_ID_PCH_PLL_B = 1,
262 /* hsw/bdw */
263 DPLL_ID_WRPLL1 = 0,
264 DPLL_ID_WRPLL2 = 1,
265 /* skl */
266 DPLL_ID_SKL_DPLL1 = 0,
267 DPLL_ID_SKL_DPLL2 = 1,
268 DPLL_ID_SKL_DPLL3 = 2,
269 };
270 #define I915_NUM_PLLS 3
271
272 struct intel_dpll_hw_state {
273 /* i9xx, pch plls */
274 uint32_t dpll;
275 uint32_t dpll_md;
276 uint32_t fp0;
277 uint32_t fp1;
278
279 /* hsw, bdw */
280 uint32_t wrpll;
281
282 /* skl */
283 /*
284 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
285 * lower part of crtl1 and they get shifted into position when writing
286 * the register. This allows us to easily compare the state to share
287 * the DPLL.
288 */
289 uint32_t ctrl1;
290 /* HDMI only, 0 when used for DP */
291 uint32_t cfgcr1, cfgcr2;
292 };
293
294 struct intel_shared_dpll_config {
295 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
296 struct intel_dpll_hw_state hw_state;
297 };
298
299 struct intel_shared_dpll {
300 struct intel_shared_dpll_config config;
301 struct intel_shared_dpll_config *new_config;
302
303 int active; /* count of number of active CRTCs (i.e. DPMS on) */
304 bool on; /* is the PLL actually active? Disabled during modeset */
305 const char *name;
306 /* should match the index in the dev_priv->shared_dplls array */
307 enum intel_dpll_id id;
308 /* The mode_set hook is optional and should be used together with the
309 * intel_prepare_shared_dpll function. */
310 void (*mode_set)(struct drm_i915_private *dev_priv,
311 struct intel_shared_dpll *pll);
312 void (*enable)(struct drm_i915_private *dev_priv,
313 struct intel_shared_dpll *pll);
314 void (*disable)(struct drm_i915_private *dev_priv,
315 struct intel_shared_dpll *pll);
316 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
317 struct intel_shared_dpll *pll,
318 struct intel_dpll_hw_state *hw_state);
319 };
320
321 #define SKL_DPLL0 0
322 #define SKL_DPLL1 1
323 #define SKL_DPLL2 2
324 #define SKL_DPLL3 3
325
326 /* Used by dp and fdi links */
327 struct intel_link_m_n {
328 uint32_t tu;
329 uint32_t gmch_m;
330 uint32_t gmch_n;
331 uint32_t link_m;
332 uint32_t link_n;
333 };
334
335 void intel_link_compute_m_n(int bpp, int nlanes,
336 int pixel_clock, int link_clock,
337 struct intel_link_m_n *m_n);
338
339 /* Interface history:
340 *
341 * 1.1: Original.
342 * 1.2: Add Power Management
343 * 1.3: Add vblank support
344 * 1.4: Fix cmdbuffer path, add heap destroy
345 * 1.5: Add vblank pipe configuration
346 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
347 * - Support vertical blank on secondary display pipe
348 */
349 #define DRIVER_MAJOR 1
350 #define DRIVER_MINOR 6
351 #define DRIVER_PATCHLEVEL 0
352
353 #define WATCH_LISTS 0
354
355 struct opregion_header;
356 struct opregion_acpi;
357 struct opregion_swsci;
358 struct opregion_asle;
359
360 struct intel_opregion {
361 struct opregion_header __iomem *header;
362 struct opregion_acpi __iomem *acpi;
363 struct opregion_swsci __iomem *swsci;
364 u32 swsci_gbda_sub_functions;
365 u32 swsci_sbcb_sub_functions;
366 struct opregion_asle __iomem *asle;
367 void __iomem *vbt;
368 u32 __iomem *lid_state;
369 struct work_struct asle_work;
370 };
371 #define OPREGION_SIZE (8*1024)
372
373 struct intel_overlay;
374 struct intel_overlay_error_state;
375
376 #define I915_FENCE_REG_NONE -1
377 #define I915_MAX_NUM_FENCES 32
378 /* 32 fences + sign bit for FENCE_REG_NONE */
379 #define I915_MAX_NUM_FENCE_BITS 6
380
381 struct drm_i915_fence_reg {
382 struct list_head lru_list;
383 struct drm_i915_gem_object *obj;
384 int pin_count;
385 };
386
387 struct sdvo_device_mapping {
388 u8 initialized;
389 u8 dvo_port;
390 u8 slave_addr;
391 u8 dvo_wiring;
392 u8 i2c_pin;
393 u8 ddc_pin;
394 };
395
396 struct intel_display_error_state;
397
398 struct drm_i915_error_state {
399 struct kref ref;
400 struct timeval time;
401
402 char error_msg[128];
403 u32 reset_count;
404 u32 suspend_count;
405
406 /* Generic register state */
407 u32 eir;
408 u32 pgtbl_er;
409 u32 ier;
410 u32 gtier[4];
411 u32 ccid;
412 u32 derrmr;
413 u32 forcewake;
414 u32 error; /* gen6+ */
415 u32 err_int; /* gen7 */
416 u32 done_reg;
417 u32 gac_eco;
418 u32 gam_ecochk;
419 u32 gab_ctl;
420 u32 gfx_mode;
421 u32 extra_instdone[I915_NUM_INSTDONE_REG];
422 u64 fence[I915_MAX_NUM_FENCES];
423 struct intel_overlay_error_state *overlay;
424 struct intel_display_error_state *display;
425 struct drm_i915_error_object *semaphore_obj;
426
427 struct drm_i915_error_ring {
428 bool valid;
429 /* Software tracked state */
430 bool waiting;
431 int hangcheck_score;
432 enum intel_ring_hangcheck_action hangcheck_action;
433 int num_requests;
434
435 /* our own tracking of ring head and tail */
436 u32 cpu_ring_head;
437 u32 cpu_ring_tail;
438
439 u32 semaphore_seqno[I915_NUM_RINGS - 1];
440
441 /* Register state */
442 u32 tail;
443 u32 head;
444 u32 ctl;
445 u32 hws;
446 u32 ipeir;
447 u32 ipehr;
448 u32 instdone;
449 u32 bbstate;
450 u32 instpm;
451 u32 instps;
452 u32 seqno;
453 u64 bbaddr;
454 u64 acthd;
455 u32 fault_reg;
456 u64 faddr;
457 u32 rc_psmi; /* sleep state */
458 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
459
460 struct drm_i915_error_object {
461 int page_count;
462 u32 gtt_offset;
463 u32 *pages[0];
464 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
465
466 struct drm_i915_error_request {
467 long jiffies;
468 u32 seqno;
469 u32 tail;
470 } *requests;
471
472 struct {
473 u32 gfx_mode;
474 union {
475 u64 pdp[4];
476 u32 pp_dir_base;
477 };
478 } vm_info;
479
480 pid_t pid;
481 char comm[TASK_COMM_LEN];
482 } ring[I915_NUM_RINGS];
483
484 struct drm_i915_error_buffer {
485 u32 size;
486 u32 name;
487 u32 rseqno, wseqno;
488 u32 gtt_offset;
489 u32 read_domains;
490 u32 write_domain;
491 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
492 s32 pinned:2;
493 u32 tiling:2;
494 u32 dirty:1;
495 u32 purgeable:1;
496 u32 userptr:1;
497 s32 ring:4;
498 u32 cache_level:3;
499 } **active_bo, **pinned_bo;
500
501 u32 *active_bo_count, *pinned_bo_count;
502 u32 vm_count;
503 };
504
505 struct intel_connector;
506 struct intel_encoder;
507 struct intel_crtc_state;
508 struct intel_initial_plane_config;
509 struct intel_crtc;
510 struct intel_limit;
511 struct dpll;
512
513 struct drm_i915_display_funcs {
514 bool (*fbc_enabled)(struct drm_device *dev);
515 void (*enable_fbc)(struct drm_crtc *crtc);
516 void (*disable_fbc)(struct drm_device *dev);
517 int (*get_display_clock_speed)(struct drm_device *dev);
518 int (*get_fifo_size)(struct drm_device *dev, int plane);
519 /**
520 * find_dpll() - Find the best values for the PLL
521 * @limit: limits for the PLL
522 * @crtc: current CRTC
523 * @target: target frequency in kHz
524 * @refclk: reference clock frequency in kHz
525 * @match_clock: if provided, @best_clock P divider must
526 * match the P divider from @match_clock
527 * used for LVDS downclocking
528 * @best_clock: best PLL values found
529 *
530 * Returns true on success, false on failure.
531 */
532 bool (*find_dpll)(const struct intel_limit *limit,
533 struct intel_crtc *crtc,
534 int target, int refclk,
535 struct dpll *match_clock,
536 struct dpll *best_clock);
537 void (*update_wm)(struct drm_crtc *crtc);
538 void (*update_sprite_wm)(struct drm_plane *plane,
539 struct drm_crtc *crtc,
540 uint32_t sprite_width, uint32_t sprite_height,
541 int pixel_size, bool enable, bool scaled);
542 void (*modeset_global_resources)(struct drm_device *dev);
543 /* Returns the active state of the crtc, and if the crtc is active,
544 * fills out the pipe-config with the hw state. */
545 bool (*get_pipe_config)(struct intel_crtc *,
546 struct intel_crtc_state *);
547 void (*get_initial_plane_config)(struct intel_crtc *,
548 struct intel_initial_plane_config *);
549 int (*crtc_compute_clock)(struct intel_crtc *crtc,
550 struct intel_crtc_state *crtc_state);
551 void (*crtc_enable)(struct drm_crtc *crtc);
552 void (*crtc_disable)(struct drm_crtc *crtc);
553 void (*off)(struct drm_crtc *crtc);
554 void (*audio_codec_enable)(struct drm_connector *connector,
555 struct intel_encoder *encoder,
556 struct drm_display_mode *mode);
557 void (*audio_codec_disable)(struct intel_encoder *encoder);
558 void (*fdi_link_train)(struct drm_crtc *crtc);
559 void (*init_clock_gating)(struct drm_device *dev);
560 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
561 struct drm_framebuffer *fb,
562 struct drm_i915_gem_object *obj,
563 struct intel_engine_cs *ring,
564 uint32_t flags);
565 void (*update_primary_plane)(struct drm_crtc *crtc,
566 struct drm_framebuffer *fb,
567 int x, int y);
568 void (*hpd_irq_setup)(struct drm_device *dev);
569 /* clock updates for mode set */
570 /* cursor updates */
571 /* render clock increase/decrease */
572 /* display clock increase/decrease */
573 /* pll clock increase/decrease */
574
575 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
576 uint32_t (*get_backlight)(struct intel_connector *connector);
577 void (*set_backlight)(struct intel_connector *connector,
578 uint32_t level);
579 void (*disable_backlight)(struct intel_connector *connector);
580 void (*enable_backlight)(struct intel_connector *connector);
581 };
582
583 enum forcewake_domain_id {
584 FW_DOMAIN_ID_RENDER = 0,
585 FW_DOMAIN_ID_BLITTER,
586 FW_DOMAIN_ID_MEDIA,
587
588 FW_DOMAIN_ID_COUNT
589 };
590
591 enum forcewake_domains {
592 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
593 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
594 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
595 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
596 FORCEWAKE_BLITTER |
597 FORCEWAKE_MEDIA)
598 };
599
600 struct intel_uncore_funcs {
601 void (*force_wake_get)(struct drm_i915_private *dev_priv,
602 enum forcewake_domains domains);
603 void (*force_wake_put)(struct drm_i915_private *dev_priv,
604 enum forcewake_domains domains);
605
606 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
607 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
608 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
609 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
610
611 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
612 uint8_t val, bool trace);
613 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
614 uint16_t val, bool trace);
615 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
616 uint32_t val, bool trace);
617 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
618 uint64_t val, bool trace);
619 };
620
621 struct intel_uncore {
622 spinlock_t lock; /** lock is also taken in irq contexts. */
623
624 struct intel_uncore_funcs funcs;
625
626 unsigned fifo_count;
627 enum forcewake_domains fw_domains;
628
629 struct intel_uncore_forcewake_domain {
630 struct drm_i915_private *i915;
631 enum forcewake_domain_id id;
632 unsigned wake_count;
633 struct timer_list timer;
634 u32 reg_set;
635 u32 val_set;
636 u32 val_clear;
637 u32 reg_ack;
638 u32 reg_post;
639 u32 val_reset;
640 } fw_domain[FW_DOMAIN_ID_COUNT];
641 };
642
643 /* Iterate over initialised fw domains */
644 #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
645 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
646 (i__) < FW_DOMAIN_ID_COUNT; \
647 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
648 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
649
650 #define for_each_fw_domain(domain__, dev_priv__, i__) \
651 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
652
653 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
654 func(is_mobile) sep \
655 func(is_i85x) sep \
656 func(is_i915g) sep \
657 func(is_i945gm) sep \
658 func(is_g33) sep \
659 func(need_gfx_hws) sep \
660 func(is_g4x) sep \
661 func(is_pineview) sep \
662 func(is_broadwater) sep \
663 func(is_crestline) sep \
664 func(is_ivybridge) sep \
665 func(is_valleyview) sep \
666 func(is_haswell) sep \
667 func(is_skylake) sep \
668 func(is_preliminary) sep \
669 func(has_fbc) sep \
670 func(has_pipe_cxsr) sep \
671 func(has_hotplug) sep \
672 func(cursor_needs_physical) sep \
673 func(has_overlay) sep \
674 func(overlay_needs_physical) sep \
675 func(supports_tv) sep \
676 func(has_llc) sep \
677 func(has_ddi) sep \
678 func(has_fpga_dbg)
679
680 #define DEFINE_FLAG(name) u8 name:1
681 #define SEP_SEMICOLON ;
682
683 struct intel_device_info {
684 u32 display_mmio_offset;
685 u16 device_id;
686 u8 num_pipes:3;
687 u8 num_sprites[I915_MAX_PIPES];
688 u8 gen;
689 u8 ring_mask; /* Rings supported by the HW */
690 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
691 /* Register offsets for the various display pipes and transcoders */
692 int pipe_offsets[I915_MAX_TRANSCODERS];
693 int trans_offsets[I915_MAX_TRANSCODERS];
694 int palette_offsets[I915_MAX_PIPES];
695 int cursor_offsets[I915_MAX_PIPES];
696
697 /* Slice/subslice/EU info */
698 u8 slice_total;
699 u8 subslice_total;
700 u8 subslice_per_slice;
701 u8 eu_total;
702 u8 eu_per_subslice;
703 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
704 u8 subslice_7eu[3];
705 u8 has_slice_pg:1;
706 u8 has_subslice_pg:1;
707 u8 has_eu_pg:1;
708 };
709
710 #undef DEFINE_FLAG
711 #undef SEP_SEMICOLON
712
713 enum i915_cache_level {
714 I915_CACHE_NONE = 0,
715 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
716 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
717 caches, eg sampler/render caches, and the
718 large Last-Level-Cache. LLC is coherent with
719 the CPU, but L3 is only visible to the GPU. */
720 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
721 };
722
723 struct i915_ctx_hang_stats {
724 /* This context had batch pending when hang was declared */
725 unsigned batch_pending;
726
727 /* This context had batch active when hang was declared */
728 unsigned batch_active;
729
730 /* Time when this context was last blamed for a GPU reset */
731 unsigned long guilty_ts;
732
733 /* If the contexts causes a second GPU hang within this time,
734 * it is permanently banned from submitting any more work.
735 */
736 unsigned long ban_period_seconds;
737
738 /* This context is banned to submit more work */
739 bool banned;
740 };
741
742 /* This must match up with the value previously used for execbuf2.rsvd1. */
743 #define DEFAULT_CONTEXT_HANDLE 0
744 /**
745 * struct intel_context - as the name implies, represents a context.
746 * @ref: reference count.
747 * @user_handle: userspace tracking identity for this context.
748 * @remap_slice: l3 row remapping information.
749 * @file_priv: filp associated with this context (NULL for global default
750 * context).
751 * @hang_stats: information about the role of this context in possible GPU
752 * hangs.
753 * @vm: virtual memory space used by this context.
754 * @legacy_hw_ctx: render context backing object and whether it is correctly
755 * initialized (legacy ring submission mechanism only).
756 * @link: link in the global list of contexts.
757 *
758 * Contexts are memory images used by the hardware to store copies of their
759 * internal state.
760 */
761 struct intel_context {
762 struct kref ref;
763 int user_handle;
764 uint8_t remap_slice;
765 struct drm_i915_file_private *file_priv;
766 struct i915_ctx_hang_stats hang_stats;
767 struct i915_hw_ppgtt *ppgtt;
768
769 /* Legacy ring buffer submission */
770 struct {
771 struct drm_i915_gem_object *rcs_state;
772 bool initialized;
773 } legacy_hw_ctx;
774
775 /* Execlists */
776 bool rcs_initialized;
777 struct {
778 struct drm_i915_gem_object *state;
779 struct intel_ringbuffer *ringbuf;
780 int pin_count;
781 } engine[I915_NUM_RINGS];
782
783 struct list_head link;
784 };
785
786 struct i915_fbc {
787 unsigned long uncompressed_size;
788 unsigned threshold;
789 unsigned int fb_id;
790 struct intel_crtc *crtc;
791 int y;
792
793 struct drm_mm_node compressed_fb;
794 struct drm_mm_node *compressed_llb;
795
796 bool false_color;
797
798 /* Tracks whether the HW is actually enabled, not whether the feature is
799 * possible. */
800 bool enabled;
801
802 /* On gen8 some rings cannont perform fbc clean operation so for now
803 * we are doing this on SW with mmio.
804 * This variable works in the opposite information direction
805 * of ring->fbc_dirty telling software on frontbuffer tracking
806 * to perform the cache clean on sw side.
807 */
808 bool need_sw_cache_clean;
809
810 struct intel_fbc_work {
811 struct delayed_work work;
812 struct drm_crtc *crtc;
813 struct drm_framebuffer *fb;
814 } *fbc_work;
815
816 enum no_fbc_reason {
817 FBC_OK, /* FBC is enabled */
818 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
819 FBC_NO_OUTPUT, /* no outputs enabled to compress */
820 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
821 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
822 FBC_MODE_TOO_LARGE, /* mode too large for compression */
823 FBC_BAD_PLANE, /* fbc not supported on plane */
824 FBC_NOT_TILED, /* buffer not tiled */
825 FBC_MULTIPLE_PIPES, /* more than one pipe active */
826 FBC_MODULE_PARAM,
827 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
828 } no_fbc_reason;
829 };
830
831 /**
832 * HIGH_RR is the highest eDP panel refresh rate read from EDID
833 * LOW_RR is the lowest eDP panel refresh rate found from EDID
834 * parsing for same resolution.
835 */
836 enum drrs_refresh_rate_type {
837 DRRS_HIGH_RR,
838 DRRS_LOW_RR,
839 DRRS_MAX_RR, /* RR count */
840 };
841
842 enum drrs_support_type {
843 DRRS_NOT_SUPPORTED = 0,
844 STATIC_DRRS_SUPPORT = 1,
845 SEAMLESS_DRRS_SUPPORT = 2
846 };
847
848 struct intel_dp;
849 struct i915_drrs {
850 struct mutex mutex;
851 struct delayed_work work;
852 struct intel_dp *dp;
853 unsigned busy_frontbuffer_bits;
854 enum drrs_refresh_rate_type refresh_rate_type;
855 enum drrs_support_type type;
856 };
857
858 struct i915_psr {
859 struct mutex lock;
860 bool sink_support;
861 bool source_ok;
862 struct intel_dp *enabled;
863 bool active;
864 struct delayed_work work;
865 unsigned busy_frontbuffer_bits;
866 bool link_standby;
867 };
868
869 enum intel_pch {
870 PCH_NONE = 0, /* No PCH present */
871 PCH_IBX, /* Ibexpeak PCH */
872 PCH_CPT, /* Cougarpoint PCH */
873 PCH_LPT, /* Lynxpoint PCH */
874 PCH_SPT, /* Sunrisepoint PCH */
875 PCH_NOP,
876 };
877
878 enum intel_sbi_destination {
879 SBI_ICLK,
880 SBI_MPHY,
881 };
882
883 #define QUIRK_PIPEA_FORCE (1<<0)
884 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
885 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
886 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
887 #define QUIRK_PIPEB_FORCE (1<<4)
888 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
889
890 struct intel_fbdev;
891 struct intel_fbc_work;
892
893 struct intel_gmbus {
894 struct i2c_adapter adapter;
895 u32 force_bit;
896 u32 reg0;
897 u32 gpio_reg;
898 struct i2c_algo_bit_data bit_algo;
899 struct drm_i915_private *dev_priv;
900 };
901
902 struct i915_suspend_saved_registers {
903 u8 saveLBB;
904 u32 saveDSPACNTR;
905 u32 saveDSPBCNTR;
906 u32 saveDSPARB;
907 u32 savePIPEACONF;
908 u32 savePIPEBCONF;
909 u32 savePIPEASRC;
910 u32 savePIPEBSRC;
911 u32 saveFPA0;
912 u32 saveFPA1;
913 u32 saveDPLL_A;
914 u32 saveDPLL_A_MD;
915 u32 saveHTOTAL_A;
916 u32 saveHBLANK_A;
917 u32 saveHSYNC_A;
918 u32 saveVTOTAL_A;
919 u32 saveVBLANK_A;
920 u32 saveVSYNC_A;
921 u32 saveBCLRPAT_A;
922 u32 saveTRANSACONF;
923 u32 saveTRANS_HTOTAL_A;
924 u32 saveTRANS_HBLANK_A;
925 u32 saveTRANS_HSYNC_A;
926 u32 saveTRANS_VTOTAL_A;
927 u32 saveTRANS_VBLANK_A;
928 u32 saveTRANS_VSYNC_A;
929 u32 savePIPEASTAT;
930 u32 saveDSPASTRIDE;
931 u32 saveDSPASIZE;
932 u32 saveDSPAPOS;
933 u32 saveDSPAADDR;
934 u32 saveDSPASURF;
935 u32 saveDSPATILEOFF;
936 u32 savePFIT_PGM_RATIOS;
937 u32 saveBLC_HIST_CTL;
938 u32 saveBLC_PWM_CTL;
939 u32 saveBLC_PWM_CTL2;
940 u32 saveBLC_CPU_PWM_CTL;
941 u32 saveBLC_CPU_PWM_CTL2;
942 u32 saveFPB0;
943 u32 saveFPB1;
944 u32 saveDPLL_B;
945 u32 saveDPLL_B_MD;
946 u32 saveHTOTAL_B;
947 u32 saveHBLANK_B;
948 u32 saveHSYNC_B;
949 u32 saveVTOTAL_B;
950 u32 saveVBLANK_B;
951 u32 saveVSYNC_B;
952 u32 saveBCLRPAT_B;
953 u32 saveTRANSBCONF;
954 u32 saveTRANS_HTOTAL_B;
955 u32 saveTRANS_HBLANK_B;
956 u32 saveTRANS_HSYNC_B;
957 u32 saveTRANS_VTOTAL_B;
958 u32 saveTRANS_VBLANK_B;
959 u32 saveTRANS_VSYNC_B;
960 u32 savePIPEBSTAT;
961 u32 saveDSPBSTRIDE;
962 u32 saveDSPBSIZE;
963 u32 saveDSPBPOS;
964 u32 saveDSPBADDR;
965 u32 saveDSPBSURF;
966 u32 saveDSPBTILEOFF;
967 u32 saveVGA0;
968 u32 saveVGA1;
969 u32 saveVGA_PD;
970 u32 saveVGACNTRL;
971 u32 saveADPA;
972 u32 saveLVDS;
973 u32 savePP_ON_DELAYS;
974 u32 savePP_OFF_DELAYS;
975 u32 saveDVOA;
976 u32 saveDVOB;
977 u32 saveDVOC;
978 u32 savePP_ON;
979 u32 savePP_OFF;
980 u32 savePP_CONTROL;
981 u32 savePP_DIVISOR;
982 u32 savePFIT_CONTROL;
983 u32 save_palette_a[256];
984 u32 save_palette_b[256];
985 u32 saveFBC_CONTROL;
986 u32 saveIER;
987 u32 saveIIR;
988 u32 saveIMR;
989 u32 saveDEIER;
990 u32 saveDEIMR;
991 u32 saveGTIER;
992 u32 saveGTIMR;
993 u32 saveFDI_RXA_IMR;
994 u32 saveFDI_RXB_IMR;
995 u32 saveCACHE_MODE_0;
996 u32 saveMI_ARB_STATE;
997 u32 saveSWF0[16];
998 u32 saveSWF1[16];
999 u32 saveSWF2[3];
1000 u8 saveMSR;
1001 u8 saveSR[8];
1002 u8 saveGR[25];
1003 u8 saveAR_INDEX;
1004 u8 saveAR[21];
1005 u8 saveDACMASK;
1006 u8 saveCR[37];
1007 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1008 u32 saveCURACNTR;
1009 u32 saveCURAPOS;
1010 u32 saveCURABASE;
1011 u32 saveCURBCNTR;
1012 u32 saveCURBPOS;
1013 u32 saveCURBBASE;
1014 u32 saveCURSIZE;
1015 u32 saveDP_B;
1016 u32 saveDP_C;
1017 u32 saveDP_D;
1018 u32 savePIPEA_GMCH_DATA_M;
1019 u32 savePIPEB_GMCH_DATA_M;
1020 u32 savePIPEA_GMCH_DATA_N;
1021 u32 savePIPEB_GMCH_DATA_N;
1022 u32 savePIPEA_DP_LINK_M;
1023 u32 savePIPEB_DP_LINK_M;
1024 u32 savePIPEA_DP_LINK_N;
1025 u32 savePIPEB_DP_LINK_N;
1026 u32 saveFDI_RXA_CTL;
1027 u32 saveFDI_TXA_CTL;
1028 u32 saveFDI_RXB_CTL;
1029 u32 saveFDI_TXB_CTL;
1030 u32 savePFA_CTL_1;
1031 u32 savePFB_CTL_1;
1032 u32 savePFA_WIN_SZ;
1033 u32 savePFB_WIN_SZ;
1034 u32 savePFA_WIN_POS;
1035 u32 savePFB_WIN_POS;
1036 u32 savePCH_DREF_CONTROL;
1037 u32 saveDISP_ARB_CTL;
1038 u32 savePIPEA_DATA_M1;
1039 u32 savePIPEA_DATA_N1;
1040 u32 savePIPEA_LINK_M1;
1041 u32 savePIPEA_LINK_N1;
1042 u32 savePIPEB_DATA_M1;
1043 u32 savePIPEB_DATA_N1;
1044 u32 savePIPEB_LINK_M1;
1045 u32 savePIPEB_LINK_N1;
1046 u32 saveMCHBAR_RENDER_STANDBY;
1047 u32 savePCH_PORT_HOTPLUG;
1048 u16 saveGCDGMBUS;
1049 };
1050
1051 struct vlv_s0ix_state {
1052 /* GAM */
1053 u32 wr_watermark;
1054 u32 gfx_prio_ctrl;
1055 u32 arb_mode;
1056 u32 gfx_pend_tlb0;
1057 u32 gfx_pend_tlb1;
1058 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1059 u32 media_max_req_count;
1060 u32 gfx_max_req_count;
1061 u32 render_hwsp;
1062 u32 ecochk;
1063 u32 bsd_hwsp;
1064 u32 blt_hwsp;
1065 u32 tlb_rd_addr;
1066
1067 /* MBC */
1068 u32 g3dctl;
1069 u32 gsckgctl;
1070 u32 mbctl;
1071
1072 /* GCP */
1073 u32 ucgctl1;
1074 u32 ucgctl3;
1075 u32 rcgctl1;
1076 u32 rcgctl2;
1077 u32 rstctl;
1078 u32 misccpctl;
1079
1080 /* GPM */
1081 u32 gfxpause;
1082 u32 rpdeuhwtc;
1083 u32 rpdeuc;
1084 u32 ecobus;
1085 u32 pwrdwnupctl;
1086 u32 rp_down_timeout;
1087 u32 rp_deucsw;
1088 u32 rcubmabdtmr;
1089 u32 rcedata;
1090 u32 spare2gh;
1091
1092 /* Display 1 CZ domain */
1093 u32 gt_imr;
1094 u32 gt_ier;
1095 u32 pm_imr;
1096 u32 pm_ier;
1097 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1098
1099 /* GT SA CZ domain */
1100 u32 tilectl;
1101 u32 gt_fifoctl;
1102 u32 gtlc_wake_ctrl;
1103 u32 gtlc_survive;
1104 u32 pmwgicz;
1105
1106 /* Display 2 CZ domain */
1107 u32 gu_ctl0;
1108 u32 gu_ctl1;
1109 u32 clock_gate_dis2;
1110 };
1111
1112 struct intel_rps_ei {
1113 u32 cz_clock;
1114 u32 render_c0;
1115 u32 media_c0;
1116 };
1117
1118 struct intel_gen6_power_mgmt {
1119 /*
1120 * work, interrupts_enabled and pm_iir are protected by
1121 * dev_priv->irq_lock
1122 */
1123 struct work_struct work;
1124 bool interrupts_enabled;
1125 u32 pm_iir;
1126
1127 /* Frequencies are stored in potentially platform dependent multiples.
1128 * In other words, *_freq needs to be multiplied by X to be interesting.
1129 * Soft limits are those which are used for the dynamic reclocking done
1130 * by the driver (raise frequencies under heavy loads, and lower for
1131 * lighter loads). Hard limits are those imposed by the hardware.
1132 *
1133 * A distinction is made for overclocking, which is never enabled by
1134 * default, and is considered to be above the hard limit if it's
1135 * possible at all.
1136 */
1137 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1138 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1139 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1140 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1141 u8 min_freq; /* AKA RPn. Minimum frequency */
1142 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1143 u8 rp1_freq; /* "less than" RP0 power/freqency */
1144 u8 rp0_freq; /* Non-overclocked max frequency. */
1145 u32 cz_freq;
1146
1147 u32 ei_interrupt_count;
1148
1149 int last_adj;
1150 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1151
1152 bool enabled;
1153 struct delayed_work delayed_resume_work;
1154
1155 /* manual wa residency calculations */
1156 struct intel_rps_ei up_ei, down_ei;
1157
1158 /*
1159 * Protects RPS/RC6 register access and PCU communication.
1160 * Must be taken after struct_mutex if nested.
1161 */
1162 struct mutex hw_lock;
1163 };
1164
1165 /* defined intel_pm.c */
1166 extern spinlock_t mchdev_lock;
1167
1168 struct intel_ilk_power_mgmt {
1169 u8 cur_delay;
1170 u8 min_delay;
1171 u8 max_delay;
1172 u8 fmax;
1173 u8 fstart;
1174
1175 u64 last_count1;
1176 unsigned long last_time1;
1177 unsigned long chipset_power;
1178 u64 last_count2;
1179 u64 last_time2;
1180 unsigned long gfx_power;
1181 u8 corr;
1182
1183 int c_m;
1184 int r_t;
1185
1186 struct drm_i915_gem_object *pwrctx;
1187 struct drm_i915_gem_object *renderctx;
1188 };
1189
1190 struct drm_i915_private;
1191 struct i915_power_well;
1192
1193 struct i915_power_well_ops {
1194 /*
1195 * Synchronize the well's hw state to match the current sw state, for
1196 * example enable/disable it based on the current refcount. Called
1197 * during driver init and resume time, possibly after first calling
1198 * the enable/disable handlers.
1199 */
1200 void (*sync_hw)(struct drm_i915_private *dev_priv,
1201 struct i915_power_well *power_well);
1202 /*
1203 * Enable the well and resources that depend on it (for example
1204 * interrupts located on the well). Called after the 0->1 refcount
1205 * transition.
1206 */
1207 void (*enable)(struct drm_i915_private *dev_priv,
1208 struct i915_power_well *power_well);
1209 /*
1210 * Disable the well and resources that depend on it. Called after
1211 * the 1->0 refcount transition.
1212 */
1213 void (*disable)(struct drm_i915_private *dev_priv,
1214 struct i915_power_well *power_well);
1215 /* Returns the hw enabled state. */
1216 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1217 struct i915_power_well *power_well);
1218 };
1219
1220 /* Power well structure for haswell */
1221 struct i915_power_well {
1222 const char *name;
1223 bool always_on;
1224 /* power well enable/disable usage count */
1225 int count;
1226 /* cached hw enabled state */
1227 bool hw_enabled;
1228 unsigned long domains;
1229 unsigned long data;
1230 const struct i915_power_well_ops *ops;
1231 };
1232
1233 struct i915_power_domains {
1234 /*
1235 * Power wells needed for initialization at driver init and suspend
1236 * time are on. They are kept on until after the first modeset.
1237 */
1238 bool init_power_on;
1239 bool initializing;
1240 int power_well_count;
1241
1242 struct mutex lock;
1243 int domain_use_count[POWER_DOMAIN_NUM];
1244 struct i915_power_well *power_wells;
1245 };
1246
1247 #define MAX_L3_SLICES 2
1248 struct intel_l3_parity {
1249 u32 *remap_info[MAX_L3_SLICES];
1250 struct work_struct error_work;
1251 int which_slice;
1252 };
1253
1254 struct i915_gem_batch_pool {
1255 struct drm_device *dev;
1256 struct list_head cache_list;
1257 };
1258
1259 struct i915_gem_mm {
1260 /** Memory allocator for GTT stolen memory */
1261 struct drm_mm stolen;
1262 /** List of all objects in gtt_space. Used to restore gtt
1263 * mappings on resume */
1264 struct list_head bound_list;
1265 /**
1266 * List of objects which are not bound to the GTT (thus
1267 * are idle and not used by the GPU) but still have
1268 * (presumably uncached) pages still attached.
1269 */
1270 struct list_head unbound_list;
1271
1272 /*
1273 * A pool of objects to use as shadow copies of client batch buffers
1274 * when the command parser is enabled. Prevents the client from
1275 * modifying the batch contents after software parsing.
1276 */
1277 struct i915_gem_batch_pool batch_pool;
1278
1279 /** Usable portion of the GTT for GEM */
1280 unsigned long stolen_base; /* limited to low memory (32-bit) */
1281
1282 /** PPGTT used for aliasing the PPGTT with the GTT */
1283 struct i915_hw_ppgtt *aliasing_ppgtt;
1284
1285 struct notifier_block oom_notifier;
1286 struct shrinker shrinker;
1287 bool shrinker_no_lock_stealing;
1288
1289 /** LRU list of objects with fence regs on them. */
1290 struct list_head fence_list;
1291
1292 /**
1293 * We leave the user IRQ off as much as possible,
1294 * but this means that requests will finish and never
1295 * be retired once the system goes idle. Set a timer to
1296 * fire periodically while the ring is running. When it
1297 * fires, go retire requests.
1298 */
1299 struct delayed_work retire_work;
1300
1301 /**
1302 * When we detect an idle GPU, we want to turn on
1303 * powersaving features. So once we see that there
1304 * are no more requests outstanding and no more
1305 * arrive within a small period of time, we fire
1306 * off the idle_work.
1307 */
1308 struct delayed_work idle_work;
1309
1310 /**
1311 * Are we in a non-interruptible section of code like
1312 * modesetting?
1313 */
1314 bool interruptible;
1315
1316 /**
1317 * Is the GPU currently considered idle, or busy executing userspace
1318 * requests? Whilst idle, we attempt to power down the hardware and
1319 * display clocks. In order to reduce the effect on performance, there
1320 * is a slight delay before we do so.
1321 */
1322 bool busy;
1323
1324 /* the indicator for dispatch video commands on two BSD rings */
1325 int bsd_ring_dispatch_index;
1326
1327 /** Bit 6 swizzling required for X tiling */
1328 uint32_t bit_6_swizzle_x;
1329 /** Bit 6 swizzling required for Y tiling */
1330 uint32_t bit_6_swizzle_y;
1331
1332 /* accounting, useful for userland debugging */
1333 spinlock_t object_stat_lock;
1334 size_t object_memory;
1335 u32 object_count;
1336 };
1337
1338 struct drm_i915_error_state_buf {
1339 struct drm_i915_private *i915;
1340 unsigned bytes;
1341 unsigned size;
1342 int err;
1343 u8 *buf;
1344 loff_t start;
1345 loff_t pos;
1346 };
1347
1348 struct i915_error_state_file_priv {
1349 struct drm_device *dev;
1350 struct drm_i915_error_state *error;
1351 };
1352
1353 struct i915_gpu_error {
1354 /* For hangcheck timer */
1355 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1356 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1357 /* Hang gpu twice in this window and your context gets banned */
1358 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1359
1360 struct workqueue_struct *hangcheck_wq;
1361 struct delayed_work hangcheck_work;
1362
1363 /* For reset and error_state handling. */
1364 spinlock_t lock;
1365 /* Protected by the above dev->gpu_error.lock. */
1366 struct drm_i915_error_state *first_error;
1367
1368 unsigned long missed_irq_rings;
1369
1370 /**
1371 * State variable controlling the reset flow and count
1372 *
1373 * This is a counter which gets incremented when reset is triggered,
1374 * and again when reset has been handled. So odd values (lowest bit set)
1375 * means that reset is in progress and even values that
1376 * (reset_counter >> 1):th reset was successfully completed.
1377 *
1378 * If reset is not completed succesfully, the I915_WEDGE bit is
1379 * set meaning that hardware is terminally sour and there is no
1380 * recovery. All waiters on the reset_queue will be woken when
1381 * that happens.
1382 *
1383 * This counter is used by the wait_seqno code to notice that reset
1384 * event happened and it needs to restart the entire ioctl (since most
1385 * likely the seqno it waited for won't ever signal anytime soon).
1386 *
1387 * This is important for lock-free wait paths, where no contended lock
1388 * naturally enforces the correct ordering between the bail-out of the
1389 * waiter and the gpu reset work code.
1390 */
1391 atomic_t reset_counter;
1392
1393 #define I915_RESET_IN_PROGRESS_FLAG 1
1394 #define I915_WEDGED (1 << 31)
1395
1396 /**
1397 * Waitqueue to signal when the reset has completed. Used by clients
1398 * that wait for dev_priv->mm.wedged to settle.
1399 */
1400 wait_queue_head_t reset_queue;
1401
1402 /* Userspace knobs for gpu hang simulation;
1403 * combines both a ring mask, and extra flags
1404 */
1405 u32 stop_rings;
1406 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1407 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1408
1409 /* For missed irq/seqno simulation. */
1410 unsigned int test_irq_rings;
1411
1412 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1413 bool reload_in_reset;
1414 };
1415
1416 enum modeset_restore {
1417 MODESET_ON_LID_OPEN,
1418 MODESET_DONE,
1419 MODESET_SUSPENDED,
1420 };
1421
1422 struct ddi_vbt_port_info {
1423 /*
1424 * This is an index in the HDMI/DVI DDI buffer translation table.
1425 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1426 * populate this field.
1427 */
1428 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1429 uint8_t hdmi_level_shift;
1430
1431 uint8_t supports_dvi:1;
1432 uint8_t supports_hdmi:1;
1433 uint8_t supports_dp:1;
1434 };
1435
1436 enum psr_lines_to_wait {
1437 PSR_0_LINES_TO_WAIT = 0,
1438 PSR_1_LINE_TO_WAIT,
1439 PSR_4_LINES_TO_WAIT,
1440 PSR_8_LINES_TO_WAIT
1441 };
1442
1443 struct intel_vbt_data {
1444 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1445 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1446
1447 /* Feature bits */
1448 unsigned int int_tv_support:1;
1449 unsigned int lvds_dither:1;
1450 unsigned int lvds_vbt:1;
1451 unsigned int int_crt_support:1;
1452 unsigned int lvds_use_ssc:1;
1453 unsigned int display_clock_mode:1;
1454 unsigned int fdi_rx_polarity_inverted:1;
1455 unsigned int has_mipi:1;
1456 int lvds_ssc_freq;
1457 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1458
1459 enum drrs_support_type drrs_type;
1460
1461 /* eDP */
1462 int edp_rate;
1463 int edp_lanes;
1464 int edp_preemphasis;
1465 int edp_vswing;
1466 bool edp_initialized;
1467 bool edp_support;
1468 int edp_bpp;
1469 bool edp_low_vswing;
1470 struct edp_power_seq edp_pps;
1471
1472 struct {
1473 bool full_link;
1474 bool require_aux_wakeup;
1475 int idle_frames;
1476 enum psr_lines_to_wait lines_to_wait;
1477 int tp1_wakeup_time;
1478 int tp2_tp3_wakeup_time;
1479 } psr;
1480
1481 struct {
1482 u16 pwm_freq_hz;
1483 bool present;
1484 bool active_low_pwm;
1485 u8 min_brightness; /* min_brightness/255 of max */
1486 } backlight;
1487
1488 /* MIPI DSI */
1489 struct {
1490 u16 port;
1491 u16 panel_id;
1492 struct mipi_config *config;
1493 struct mipi_pps_data *pps;
1494 u8 seq_version;
1495 u32 size;
1496 u8 *data;
1497 u8 *sequence[MIPI_SEQ_MAX];
1498 } dsi;
1499
1500 int crt_ddc_pin;
1501
1502 int child_dev_num;
1503 union child_device_config *child_dev;
1504
1505 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1506 };
1507
1508 enum intel_ddb_partitioning {
1509 INTEL_DDB_PART_1_2,
1510 INTEL_DDB_PART_5_6, /* IVB+ */
1511 };
1512
1513 struct intel_wm_level {
1514 bool enable;
1515 uint32_t pri_val;
1516 uint32_t spr_val;
1517 uint32_t cur_val;
1518 uint32_t fbc_val;
1519 };
1520
1521 struct ilk_wm_values {
1522 uint32_t wm_pipe[3];
1523 uint32_t wm_lp[3];
1524 uint32_t wm_lp_spr[3];
1525 uint32_t wm_linetime[3];
1526 bool enable_fbc_wm;
1527 enum intel_ddb_partitioning partitioning;
1528 };
1529
1530 struct skl_ddb_entry {
1531 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1532 };
1533
1534 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1535 {
1536 return entry->end - entry->start;
1537 }
1538
1539 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1540 const struct skl_ddb_entry *e2)
1541 {
1542 if (e1->start == e2->start && e1->end == e2->end)
1543 return true;
1544
1545 return false;
1546 }
1547
1548 struct skl_ddb_allocation {
1549 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1550 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1551 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1552 };
1553
1554 struct skl_wm_values {
1555 bool dirty[I915_MAX_PIPES];
1556 struct skl_ddb_allocation ddb;
1557 uint32_t wm_linetime[I915_MAX_PIPES];
1558 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1559 uint32_t cursor[I915_MAX_PIPES][8];
1560 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1561 uint32_t cursor_trans[I915_MAX_PIPES];
1562 };
1563
1564 struct skl_wm_level {
1565 bool plane_en[I915_MAX_PLANES];
1566 bool cursor_en;
1567 uint16_t plane_res_b[I915_MAX_PLANES];
1568 uint8_t plane_res_l[I915_MAX_PLANES];
1569 uint16_t cursor_res_b;
1570 uint8_t cursor_res_l;
1571 };
1572
1573 /*
1574 * This struct helps tracking the state needed for runtime PM, which puts the
1575 * device in PCI D3 state. Notice that when this happens, nothing on the
1576 * graphics device works, even register access, so we don't get interrupts nor
1577 * anything else.
1578 *
1579 * Every piece of our code that needs to actually touch the hardware needs to
1580 * either call intel_runtime_pm_get or call intel_display_power_get with the
1581 * appropriate power domain.
1582 *
1583 * Our driver uses the autosuspend delay feature, which means we'll only really
1584 * suspend if we stay with zero refcount for a certain amount of time. The
1585 * default value is currently very conservative (see intel_runtime_pm_enable), but
1586 * it can be changed with the standard runtime PM files from sysfs.
1587 *
1588 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1589 * goes back to false exactly before we reenable the IRQs. We use this variable
1590 * to check if someone is trying to enable/disable IRQs while they're supposed
1591 * to be disabled. This shouldn't happen and we'll print some error messages in
1592 * case it happens.
1593 *
1594 * For more, read the Documentation/power/runtime_pm.txt.
1595 */
1596 struct i915_runtime_pm {
1597 bool suspended;
1598 bool irqs_enabled;
1599 };
1600
1601 enum intel_pipe_crc_source {
1602 INTEL_PIPE_CRC_SOURCE_NONE,
1603 INTEL_PIPE_CRC_SOURCE_PLANE1,
1604 INTEL_PIPE_CRC_SOURCE_PLANE2,
1605 INTEL_PIPE_CRC_SOURCE_PF,
1606 INTEL_PIPE_CRC_SOURCE_PIPE,
1607 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1608 INTEL_PIPE_CRC_SOURCE_TV,
1609 INTEL_PIPE_CRC_SOURCE_DP_B,
1610 INTEL_PIPE_CRC_SOURCE_DP_C,
1611 INTEL_PIPE_CRC_SOURCE_DP_D,
1612 INTEL_PIPE_CRC_SOURCE_AUTO,
1613 INTEL_PIPE_CRC_SOURCE_MAX,
1614 };
1615
1616 struct intel_pipe_crc_entry {
1617 uint32_t frame;
1618 uint32_t crc[5];
1619 };
1620
1621 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1622 struct intel_pipe_crc {
1623 spinlock_t lock;
1624 bool opened; /* exclusive access to the result file */
1625 struct intel_pipe_crc_entry *entries;
1626 enum intel_pipe_crc_source source;
1627 int head, tail;
1628 wait_queue_head_t wq;
1629 };
1630
1631 struct i915_frontbuffer_tracking {
1632 struct mutex lock;
1633
1634 /*
1635 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1636 * scheduled flips.
1637 */
1638 unsigned busy_bits;
1639 unsigned flip_bits;
1640 };
1641
1642 struct i915_wa_reg {
1643 u32 addr;
1644 u32 value;
1645 /* bitmask representing WA bits */
1646 u32 mask;
1647 };
1648
1649 #define I915_MAX_WA_REGS 16
1650
1651 struct i915_workarounds {
1652 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1653 u32 count;
1654 };
1655
1656 struct i915_virtual_gpu {
1657 bool active;
1658 };
1659
1660 struct drm_i915_private {
1661 struct drm_device *dev;
1662 struct kmem_cache *slab;
1663
1664 const struct intel_device_info info;
1665
1666 int relative_constants_mode;
1667
1668 void __iomem *regs;
1669
1670 struct intel_uncore uncore;
1671
1672 struct i915_virtual_gpu vgpu;
1673
1674 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1675
1676
1677 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1678 * controller on different i2c buses. */
1679 struct mutex gmbus_mutex;
1680
1681 /**
1682 * Base address of the gmbus and gpio block.
1683 */
1684 uint32_t gpio_mmio_base;
1685
1686 /* MMIO base address for MIPI regs */
1687 uint32_t mipi_mmio_base;
1688
1689 wait_queue_head_t gmbus_wait_queue;
1690
1691 struct pci_dev *bridge_dev;
1692 struct intel_engine_cs ring[I915_NUM_RINGS];
1693 struct drm_i915_gem_object *semaphore_obj;
1694 uint32_t last_seqno, next_seqno;
1695
1696 struct drm_dma_handle *status_page_dmah;
1697 struct resource mch_res;
1698
1699 /* protects the irq masks */
1700 spinlock_t irq_lock;
1701
1702 /* protects the mmio flip data */
1703 spinlock_t mmio_flip_lock;
1704
1705 bool display_irqs_enabled;
1706
1707 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1708 struct pm_qos_request pm_qos;
1709
1710 /* DPIO indirect register protection */
1711 struct mutex dpio_lock;
1712
1713 /** Cached value of IMR to avoid reads in updating the bitfield */
1714 union {
1715 u32 irq_mask;
1716 u32 de_irq_mask[I915_MAX_PIPES];
1717 };
1718 u32 gt_irq_mask;
1719 u32 pm_irq_mask;
1720 u32 pm_rps_events;
1721 u32 pipestat_irq_mask[I915_MAX_PIPES];
1722
1723 struct work_struct hotplug_work;
1724 struct {
1725 unsigned long hpd_last_jiffies;
1726 int hpd_cnt;
1727 enum {
1728 HPD_ENABLED = 0,
1729 HPD_DISABLED = 1,
1730 HPD_MARK_DISABLED = 2
1731 } hpd_mark;
1732 } hpd_stats[HPD_NUM_PINS];
1733 u32 hpd_event_bits;
1734 struct delayed_work hotplug_reenable_work;
1735
1736 struct i915_fbc fbc;
1737 struct i915_drrs drrs;
1738 struct intel_opregion opregion;
1739 struct intel_vbt_data vbt;
1740
1741 bool preserve_bios_swizzle;
1742
1743 /* overlay */
1744 struct intel_overlay *overlay;
1745
1746 /* backlight registers and fields in struct intel_panel */
1747 struct mutex backlight_lock;
1748
1749 /* LVDS info */
1750 bool no_aux_handshake;
1751
1752 /* protects panel power sequencer state */
1753 struct mutex pps_mutex;
1754
1755 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1756 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1757 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1758
1759 unsigned int fsb_freq, mem_freq, is_ddr3;
1760 unsigned int vlv_cdclk_freq;
1761 unsigned int hpll_freq;
1762
1763 /**
1764 * wq - Driver workqueue for GEM.
1765 *
1766 * NOTE: Work items scheduled here are not allowed to grab any modeset
1767 * locks, for otherwise the flushing done in the pageflip code will
1768 * result in deadlocks.
1769 */
1770 struct workqueue_struct *wq;
1771
1772 /* Display functions */
1773 struct drm_i915_display_funcs display;
1774
1775 /* PCH chipset type */
1776 enum intel_pch pch_type;
1777 unsigned short pch_id;
1778
1779 unsigned long quirks;
1780
1781 enum modeset_restore modeset_restore;
1782 struct mutex modeset_restore_lock;
1783
1784 struct list_head vm_list; /* Global list of all address spaces */
1785 struct i915_gtt gtt; /* VM representing the global address space */
1786
1787 struct i915_gem_mm mm;
1788 DECLARE_HASHTABLE(mm_structs, 7);
1789 struct mutex mm_lock;
1790
1791 /* Kernel Modesetting */
1792
1793 struct sdvo_device_mapping sdvo_mappings[2];
1794
1795 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1796 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1797 wait_queue_head_t pending_flip_queue;
1798
1799 #ifdef CONFIG_DEBUG_FS
1800 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1801 #endif
1802
1803 int num_shared_dpll;
1804 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1805 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1806
1807 struct i915_workarounds workarounds;
1808
1809 /* Reclocking support */
1810 bool render_reclock_avail;
1811 bool lvds_downclock_avail;
1812 /* indicates the reduced downclock for LVDS*/
1813 int lvds_downclock;
1814
1815 struct i915_frontbuffer_tracking fb_tracking;
1816
1817 u16 orig_clock;
1818
1819 bool mchbar_need_disable;
1820
1821 struct intel_l3_parity l3_parity;
1822
1823 /* Cannot be determined by PCIID. You must always read a register. */
1824 size_t ellc_size;
1825
1826 /* gen6+ rps state */
1827 struct intel_gen6_power_mgmt rps;
1828
1829 /* ilk-only ips/rps state. Everything in here is protected by the global
1830 * mchdev_lock in intel_pm.c */
1831 struct intel_ilk_power_mgmt ips;
1832
1833 struct i915_power_domains power_domains;
1834
1835 struct i915_psr psr;
1836
1837 struct i915_gpu_error gpu_error;
1838
1839 struct drm_i915_gem_object *vlv_pctx;
1840
1841 #ifdef CONFIG_DRM_I915_FBDEV
1842 /* list of fbdev register on this device */
1843 struct intel_fbdev *fbdev;
1844 struct work_struct fbdev_suspend_work;
1845 #endif
1846
1847 struct drm_property *broadcast_rgb_property;
1848 struct drm_property *force_audio_property;
1849
1850 /* hda/i915 audio component */
1851 bool audio_component_registered;
1852
1853 uint32_t hw_context_size;
1854 struct list_head context_list;
1855
1856 u32 fdi_rx_config;
1857
1858 u32 suspend_count;
1859 struct i915_suspend_saved_registers regfile;
1860 struct vlv_s0ix_state vlv_s0ix_state;
1861
1862 struct {
1863 /*
1864 * Raw watermark latency values:
1865 * in 0.1us units for WM0,
1866 * in 0.5us units for WM1+.
1867 */
1868 /* primary */
1869 uint16_t pri_latency[5];
1870 /* sprite */
1871 uint16_t spr_latency[5];
1872 /* cursor */
1873 uint16_t cur_latency[5];
1874 /*
1875 * Raw watermark memory latency values
1876 * for SKL for all 8 levels
1877 * in 1us units.
1878 */
1879 uint16_t skl_latency[8];
1880
1881 /*
1882 * The skl_wm_values structure is a bit too big for stack
1883 * allocation, so we keep the staging struct where we store
1884 * intermediate results here instead.
1885 */
1886 struct skl_wm_values skl_results;
1887
1888 /* current hardware state */
1889 union {
1890 struct ilk_wm_values hw;
1891 struct skl_wm_values skl_hw;
1892 };
1893 } wm;
1894
1895 struct i915_runtime_pm pm;
1896
1897 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1898 u32 long_hpd_port_mask;
1899 u32 short_hpd_port_mask;
1900 struct work_struct dig_port_work;
1901
1902 /*
1903 * if we get a HPD irq from DP and a HPD irq from non-DP
1904 * the non-DP HPD could block the workqueue on a mode config
1905 * mutex getting, that userspace may have taken. However
1906 * userspace is waiting on the DP workqueue to run which is
1907 * blocked behind the non-DP one.
1908 */
1909 struct workqueue_struct *dp_wq;
1910
1911 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1912 struct {
1913 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1914 struct intel_engine_cs *ring,
1915 struct intel_context *ctx,
1916 struct drm_i915_gem_execbuffer2 *args,
1917 struct list_head *vmas,
1918 struct drm_i915_gem_object *batch_obj,
1919 u64 exec_start, u32 flags);
1920 int (*init_rings)(struct drm_device *dev);
1921 void (*cleanup_ring)(struct intel_engine_cs *ring);
1922 void (*stop_ring)(struct intel_engine_cs *ring);
1923 } gt;
1924
1925 uint32_t request_uniq;
1926
1927 /*
1928 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1929 * will be rejected. Instead look for a better place.
1930 */
1931 };
1932
1933 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1934 {
1935 return dev->dev_private;
1936 }
1937
1938 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1939 {
1940 return to_i915(dev_get_drvdata(dev));
1941 }
1942
1943 /* Iterate over initialised rings */
1944 #define for_each_ring(ring__, dev_priv__, i__) \
1945 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1946 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1947
1948 enum hdmi_force_audio {
1949 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1950 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1951 HDMI_AUDIO_AUTO, /* trust EDID */
1952 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1953 };
1954
1955 #define I915_GTT_OFFSET_NONE ((u32)-1)
1956
1957 struct drm_i915_gem_object_ops {
1958 /* Interface between the GEM object and its backing storage.
1959 * get_pages() is called once prior to the use of the associated set
1960 * of pages before to binding them into the GTT, and put_pages() is
1961 * called after we no longer need them. As we expect there to be
1962 * associated cost with migrating pages between the backing storage
1963 * and making them available for the GPU (e.g. clflush), we may hold
1964 * onto the pages after they are no longer referenced by the GPU
1965 * in case they may be used again shortly (for example migrating the
1966 * pages to a different memory domain within the GTT). put_pages()
1967 * will therefore most likely be called when the object itself is
1968 * being released or under memory pressure (where we attempt to
1969 * reap pages for the shrinker).
1970 */
1971 int (*get_pages)(struct drm_i915_gem_object *);
1972 void (*put_pages)(struct drm_i915_gem_object *);
1973 int (*dmabuf_export)(struct drm_i915_gem_object *);
1974 void (*release)(struct drm_i915_gem_object *);
1975 };
1976
1977 /*
1978 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1979 * considered to be the frontbuffer for the given plane interface-vise. This
1980 * doesn't mean that the hw necessarily already scans it out, but that any
1981 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1982 *
1983 * We have one bit per pipe and per scanout plane type.
1984 */
1985 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1986 #define INTEL_FRONTBUFFER_BITS \
1987 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1988 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1989 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1990 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1991 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1992 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1993 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1994 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1995 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1996 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1997 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1998
1999 struct drm_i915_gem_object {
2000 struct drm_gem_object base;
2001
2002 const struct drm_i915_gem_object_ops *ops;
2003
2004 /** List of VMAs backed by this object */
2005 struct list_head vma_list;
2006
2007 /** Stolen memory for this object, instead of being backed by shmem. */
2008 struct drm_mm_node *stolen;
2009 struct list_head global_list;
2010
2011 struct list_head ring_list;
2012 /** Used in execbuf to temporarily hold a ref */
2013 struct list_head obj_exec_link;
2014
2015 struct list_head batch_pool_list;
2016
2017 /**
2018 * This is set if the object is on the active lists (has pending
2019 * rendering and so a non-zero seqno), and is not set if it i s on
2020 * inactive (ready to be unbound) list.
2021 */
2022 unsigned int active:1;
2023
2024 /**
2025 * This is set if the object has been written to since last bound
2026 * to the GTT
2027 */
2028 unsigned int dirty:1;
2029
2030 /**
2031 * Fence register bits (if any) for this object. Will be set
2032 * as needed when mapped into the GTT.
2033 * Protected by dev->struct_mutex.
2034 */
2035 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2036
2037 /**
2038 * Advice: are the backing pages purgeable?
2039 */
2040 unsigned int madv:2;
2041
2042 /**
2043 * Current tiling mode for the object.
2044 */
2045 unsigned int tiling_mode:2;
2046 /**
2047 * Whether the tiling parameters for the currently associated fence
2048 * register have changed. Note that for the purposes of tracking
2049 * tiling changes we also treat the unfenced register, the register
2050 * slot that the object occupies whilst it executes a fenced
2051 * command (such as BLT on gen2/3), as a "fence".
2052 */
2053 unsigned int fence_dirty:1;
2054
2055 /**
2056 * Is the object at the current location in the gtt mappable and
2057 * fenceable? Used to avoid costly recalculations.
2058 */
2059 unsigned int map_and_fenceable:1;
2060
2061 /**
2062 * Whether the current gtt mapping needs to be mappable (and isn't just
2063 * mappable by accident). Track pin and fault separate for a more
2064 * accurate mappable working set.
2065 */
2066 unsigned int fault_mappable:1;
2067 unsigned int pin_mappable:1;
2068 unsigned int pin_display:1;
2069
2070 /*
2071 * Is the object to be mapped as read-only to the GPU
2072 * Only honoured if hardware has relevant pte bit
2073 */
2074 unsigned long gt_ro:1;
2075 unsigned int cache_level:3;
2076 unsigned int cache_dirty:1;
2077
2078 unsigned int has_dma_mapping:1;
2079
2080 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2081
2082 struct sg_table *pages;
2083 int pages_pin_count;
2084
2085 /* prime dma-buf support */
2086 void *dma_buf_vmapping;
2087 int vmapping_count;
2088
2089 /** Breadcrumb of last rendering to the buffer. */
2090 struct drm_i915_gem_request *last_read_req;
2091 struct drm_i915_gem_request *last_write_req;
2092 /** Breadcrumb of last fenced GPU access to the buffer. */
2093 struct drm_i915_gem_request *last_fenced_req;
2094
2095 /** Current tiling stride for the object, if it's tiled. */
2096 uint32_t stride;
2097
2098 /** References from framebuffers, locks out tiling changes. */
2099 unsigned long framebuffer_references;
2100
2101 /** Record of address bit 17 of each page at last unbind. */
2102 unsigned long *bit_17;
2103
2104 union {
2105 /** for phy allocated objects */
2106 struct drm_dma_handle *phys_handle;
2107
2108 struct i915_gem_userptr {
2109 uintptr_t ptr;
2110 unsigned read_only :1;
2111 unsigned workers :4;
2112 #define I915_GEM_USERPTR_MAX_WORKERS 15
2113
2114 struct i915_mm_struct *mm;
2115 struct i915_mmu_object *mmu_object;
2116 struct work_struct *work;
2117 } userptr;
2118 };
2119 };
2120 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2121
2122 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2123 struct drm_i915_gem_object *new,
2124 unsigned frontbuffer_bits);
2125
2126 /**
2127 * Request queue structure.
2128 *
2129 * The request queue allows us to note sequence numbers that have been emitted
2130 * and may be associated with active buffers to be retired.
2131 *
2132 * By keeping this list, we can avoid having to do questionable sequence
2133 * number comparisons on buffer last_read|write_seqno. It also allows an
2134 * emission time to be associated with the request for tracking how far ahead
2135 * of the GPU the submission is.
2136 */
2137 struct drm_i915_gem_request {
2138 struct kref ref;
2139
2140 /** On Which ring this request was generated */
2141 struct intel_engine_cs *ring;
2142
2143 /** GEM sequence number associated with this request. */
2144 uint32_t seqno;
2145
2146 /** Position in the ringbuffer of the start of the request */
2147 u32 head;
2148
2149 /**
2150 * Position in the ringbuffer of the start of the postfix.
2151 * This is required to calculate the maximum available ringbuffer
2152 * space without overwriting the postfix.
2153 */
2154 u32 postfix;
2155
2156 /** Position in the ringbuffer of the end of the whole request */
2157 u32 tail;
2158
2159 /** Context related to this request */
2160 struct intel_context *ctx;
2161
2162 /** Batch buffer related to this request if any */
2163 struct drm_i915_gem_object *batch_obj;
2164
2165 /** Time at which this request was emitted, in jiffies. */
2166 unsigned long emitted_jiffies;
2167
2168 /** global list entry for this request */
2169 struct list_head list;
2170
2171 struct drm_i915_file_private *file_priv;
2172 /** file_priv list entry for this request */
2173 struct list_head client_list;
2174
2175 /** process identifier submitting this request */
2176 struct pid *pid;
2177
2178 uint32_t uniq;
2179
2180 /**
2181 * The ELSP only accepts two elements at a time, so we queue
2182 * context/tail pairs on a given queue (ring->execlist_queue) until the
2183 * hardware is available. The queue serves a double purpose: we also use
2184 * it to keep track of the up to 2 contexts currently in the hardware
2185 * (usually one in execution and the other queued up by the GPU): We
2186 * only remove elements from the head of the queue when the hardware
2187 * informs us that an element has been completed.
2188 *
2189 * All accesses to the queue are mediated by a spinlock
2190 * (ring->execlist_lock).
2191 */
2192
2193 /** Execlist link in the submission queue.*/
2194 struct list_head execlist_link;
2195
2196 /** Execlists no. of times this request has been sent to the ELSP */
2197 int elsp_submitted;
2198
2199 };
2200
2201 void i915_gem_request_free(struct kref *req_ref);
2202
2203 static inline uint32_t
2204 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2205 {
2206 return req ? req->seqno : 0;
2207 }
2208
2209 static inline struct intel_engine_cs *
2210 i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2211 {
2212 return req ? req->ring : NULL;
2213 }
2214
2215 static inline void
2216 i915_gem_request_reference(struct drm_i915_gem_request *req)
2217 {
2218 kref_get(&req->ref);
2219 }
2220
2221 static inline void
2222 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2223 {
2224 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
2225 kref_put(&req->ref, i915_gem_request_free);
2226 }
2227
2228 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2229 struct drm_i915_gem_request *src)
2230 {
2231 if (src)
2232 i915_gem_request_reference(src);
2233
2234 if (*pdst)
2235 i915_gem_request_unreference(*pdst);
2236
2237 *pdst = src;
2238 }
2239
2240 /*
2241 * XXX: i915_gem_request_completed should be here but currently needs the
2242 * definition of i915_seqno_passed() which is below. It will be moved in
2243 * a later patch when the call to i915_seqno_passed() is obsoleted...
2244 */
2245
2246 struct drm_i915_file_private {
2247 struct drm_i915_private *dev_priv;
2248 struct drm_file *file;
2249
2250 struct {
2251 spinlock_t lock;
2252 struct list_head request_list;
2253 struct delayed_work idle_work;
2254 } mm;
2255 struct idr context_idr;
2256
2257 atomic_t rps_wait_boost;
2258 struct intel_engine_cs *bsd_ring;
2259 };
2260
2261 /*
2262 * A command that requires special handling by the command parser.
2263 */
2264 struct drm_i915_cmd_descriptor {
2265 /*
2266 * Flags describing how the command parser processes the command.
2267 *
2268 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2269 * a length mask if not set
2270 * CMD_DESC_SKIP: The command is allowed but does not follow the
2271 * standard length encoding for the opcode range in
2272 * which it falls
2273 * CMD_DESC_REJECT: The command is never allowed
2274 * CMD_DESC_REGISTER: The command should be checked against the
2275 * register whitelist for the appropriate ring
2276 * CMD_DESC_MASTER: The command is allowed if the submitting process
2277 * is the DRM master
2278 */
2279 u32 flags;
2280 #define CMD_DESC_FIXED (1<<0)
2281 #define CMD_DESC_SKIP (1<<1)
2282 #define CMD_DESC_REJECT (1<<2)
2283 #define CMD_DESC_REGISTER (1<<3)
2284 #define CMD_DESC_BITMASK (1<<4)
2285 #define CMD_DESC_MASTER (1<<5)
2286
2287 /*
2288 * The command's unique identification bits and the bitmask to get them.
2289 * This isn't strictly the opcode field as defined in the spec and may
2290 * also include type, subtype, and/or subop fields.
2291 */
2292 struct {
2293 u32 value;
2294 u32 mask;
2295 } cmd;
2296
2297 /*
2298 * The command's length. The command is either fixed length (i.e. does
2299 * not include a length field) or has a length field mask. The flag
2300 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2301 * a length mask. All command entries in a command table must include
2302 * length information.
2303 */
2304 union {
2305 u32 fixed;
2306 u32 mask;
2307 } length;
2308
2309 /*
2310 * Describes where to find a register address in the command to check
2311 * against the ring's register whitelist. Only valid if flags has the
2312 * CMD_DESC_REGISTER bit set.
2313 */
2314 struct {
2315 u32 offset;
2316 u32 mask;
2317 } reg;
2318
2319 #define MAX_CMD_DESC_BITMASKS 3
2320 /*
2321 * Describes command checks where a particular dword is masked and
2322 * compared against an expected value. If the command does not match
2323 * the expected value, the parser rejects it. Only valid if flags has
2324 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2325 * are valid.
2326 *
2327 * If the check specifies a non-zero condition_mask then the parser
2328 * only performs the check when the bits specified by condition_mask
2329 * are non-zero.
2330 */
2331 struct {
2332 u32 offset;
2333 u32 mask;
2334 u32 expected;
2335 u32 condition_offset;
2336 u32 condition_mask;
2337 } bits[MAX_CMD_DESC_BITMASKS];
2338 };
2339
2340 /*
2341 * A table of commands requiring special handling by the command parser.
2342 *
2343 * Each ring has an array of tables. Each table consists of an array of command
2344 * descriptors, which must be sorted with command opcodes in ascending order.
2345 */
2346 struct drm_i915_cmd_table {
2347 const struct drm_i915_cmd_descriptor *table;
2348 int count;
2349 };
2350
2351 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2352 #define __I915__(p) ({ \
2353 struct drm_i915_private *__p; \
2354 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2355 __p = (struct drm_i915_private *)p; \
2356 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2357 __p = to_i915((struct drm_device *)p); \
2358 else \
2359 BUILD_BUG(); \
2360 __p; \
2361 })
2362 #define INTEL_INFO(p) (&__I915__(p)->info)
2363 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2364 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2365
2366 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2367 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2368 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2369 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2370 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2371 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2372 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2373 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2374 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2375 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2376 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2377 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2378 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2379 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2380 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2381 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2382 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2383 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2384 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2385 INTEL_DEVID(dev) == 0x0152 || \
2386 INTEL_DEVID(dev) == 0x015a)
2387 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2388 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2389 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2390 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2391 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2392 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2393 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2394 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2395 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2396 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2397 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2398 (INTEL_DEVID(dev) & 0xf) == 0xe))
2399 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2400 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2401 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2402 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2403 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2404 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2405 /* ULX machines are also considered ULT. */
2406 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2407 INTEL_DEVID(dev) == 0x0A1E)
2408 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2409
2410 #define SKL_REVID_A0 (0x0)
2411 #define SKL_REVID_B0 (0x1)
2412 #define SKL_REVID_C0 (0x2)
2413 #define SKL_REVID_D0 (0x3)
2414 #define SKL_REVID_E0 (0x4)
2415
2416 /*
2417 * The genX designation typically refers to the render engine, so render
2418 * capability related checks should use IS_GEN, while display and other checks
2419 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2420 * chips, etc.).
2421 */
2422 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2423 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2424 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2425 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2426 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2427 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2428 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2429 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2430
2431 #define RENDER_RING (1<<RCS)
2432 #define BSD_RING (1<<VCS)
2433 #define BLT_RING (1<<BCS)
2434 #define VEBOX_RING (1<<VECS)
2435 #define BSD2_RING (1<<VCS2)
2436 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2437 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2438 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2439 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2440 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2441 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2442 __I915__(dev)->ellc_size)
2443 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2444
2445 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2446 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2447 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2448 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2449
2450 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2451 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2452
2453 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2454 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2455 /*
2456 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2457 * even when in MSI mode. This results in spurious interrupt warnings if the
2458 * legacy irq no. is shared with another device. The kernel then disables that
2459 * interrupt source and so prevents the other device from working properly.
2460 */
2461 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2462 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2463
2464 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2465 * rows, which changed the alignment requirements and fence programming.
2466 */
2467 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2468 IS_I915GM(dev)))
2469 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2470 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2471 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2472 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2473 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2474
2475 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2476 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2477 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2478
2479 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2480
2481 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2482 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2483 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2484 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2485 IS_SKYLAKE(dev))
2486 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2487 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2488 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2489 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2490
2491 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2492 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2493 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2494 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2495 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2496 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2497 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2498 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2499
2500 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2501 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2502 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2503 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2504 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2505 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2506 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2507
2508 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2509
2510 /* DPF == dynamic parity feature */
2511 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2512 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2513
2514 #define GT_FREQUENCY_MULTIPLIER 50
2515
2516 #include "i915_trace.h"
2517
2518 extern const struct drm_ioctl_desc i915_ioctls[];
2519 extern int i915_max_ioctl;
2520
2521 extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2522 extern int i915_resume_legacy(struct drm_device *dev);
2523
2524 /* i915_params.c */
2525 struct i915_params {
2526 int modeset;
2527 int panel_ignore_lid;
2528 unsigned int powersave;
2529 int semaphores;
2530 unsigned int lvds_downclock;
2531 int lvds_channel_mode;
2532 int panel_use_ssc;
2533 int vbt_sdvo_panel_type;
2534 int enable_rc6;
2535 int enable_fbc;
2536 int enable_ppgtt;
2537 int enable_execlists;
2538 int enable_psr;
2539 unsigned int preliminary_hw_support;
2540 int disable_power_well;
2541 int enable_ips;
2542 int invert_brightness;
2543 int enable_cmd_parser;
2544 /* leave bools at the end to not create holes */
2545 bool enable_hangcheck;
2546 bool fastboot;
2547 bool prefault_disable;
2548 bool reset;
2549 bool disable_display;
2550 bool disable_vtd_wa;
2551 int use_mmio_flip;
2552 bool mmio_debug;
2553 bool verbose_state_checks;
2554 bool nuclear_pageflip;
2555 };
2556 extern struct i915_params i915 __read_mostly;
2557
2558 /* i915_dma.c */
2559 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2560 extern int i915_driver_unload(struct drm_device *);
2561 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2562 extern void i915_driver_lastclose(struct drm_device * dev);
2563 extern void i915_driver_preclose(struct drm_device *dev,
2564 struct drm_file *file);
2565 extern void i915_driver_postclose(struct drm_device *dev,
2566 struct drm_file *file);
2567 extern int i915_driver_device_is_agp(struct drm_device * dev);
2568 #ifdef CONFIG_COMPAT
2569 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2570 unsigned long arg);
2571 #endif
2572 extern int intel_gpu_reset(struct drm_device *dev);
2573 extern int i915_reset(struct drm_device *dev);
2574 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2575 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2576 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2577 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2578 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2579 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2580
2581 /* i915_irq.c */
2582 void i915_queue_hangcheck(struct drm_device *dev);
2583 __printf(3, 4)
2584 void i915_handle_error(struct drm_device *dev, bool wedged,
2585 const char *fmt, ...);
2586
2587 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2588 extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2589 int intel_irq_install(struct drm_i915_private *dev_priv);
2590 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2591
2592 extern void intel_uncore_sanitize(struct drm_device *dev);
2593 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2594 bool restore_forcewake);
2595 extern void intel_uncore_init(struct drm_device *dev);
2596 extern void intel_uncore_check_errors(struct drm_device *dev);
2597 extern void intel_uncore_fini(struct drm_device *dev);
2598 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2599 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2600 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2601 enum forcewake_domains domains);
2602 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2603 enum forcewake_domains domains);
2604 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2605 static inline bool intel_vgpu_active(struct drm_device *dev)
2606 {
2607 return to_i915(dev)->vgpu.active;
2608 }
2609
2610 void
2611 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2612 u32 status_mask);
2613
2614 void
2615 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2616 u32 status_mask);
2617
2618 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2619 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2620 void
2621 ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2622 void
2623 ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2624 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2625 uint32_t interrupt_mask,
2626 uint32_t enabled_irq_mask);
2627 #define ibx_enable_display_interrupt(dev_priv, bits) \
2628 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2629 #define ibx_disable_display_interrupt(dev_priv, bits) \
2630 ibx_display_interrupt_update((dev_priv), (bits), 0)
2631
2632 /* i915_gem.c */
2633 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2634 struct drm_file *file_priv);
2635 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2636 struct drm_file *file_priv);
2637 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2638 struct drm_file *file_priv);
2639 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2640 struct drm_file *file_priv);
2641 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2642 struct drm_file *file_priv);
2643 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2644 struct drm_file *file_priv);
2645 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2646 struct drm_file *file_priv);
2647 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2648 struct intel_engine_cs *ring);
2649 void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2650 struct drm_file *file,
2651 struct intel_engine_cs *ring,
2652 struct drm_i915_gem_object *obj);
2653 int i915_gem_ringbuffer_submission(struct drm_device *dev,
2654 struct drm_file *file,
2655 struct intel_engine_cs *ring,
2656 struct intel_context *ctx,
2657 struct drm_i915_gem_execbuffer2 *args,
2658 struct list_head *vmas,
2659 struct drm_i915_gem_object *batch_obj,
2660 u64 exec_start, u32 flags);
2661 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2662 struct drm_file *file_priv);
2663 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2664 struct drm_file *file_priv);
2665 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2666 struct drm_file *file_priv);
2667 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2668 struct drm_file *file);
2669 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2670 struct drm_file *file);
2671 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2672 struct drm_file *file_priv);
2673 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2674 struct drm_file *file_priv);
2675 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2676 struct drm_file *file_priv);
2677 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2678 struct drm_file *file_priv);
2679 int i915_gem_init_userptr(struct drm_device *dev);
2680 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2681 struct drm_file *file);
2682 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2683 struct drm_file *file_priv);
2684 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2685 struct drm_file *file_priv);
2686 void i915_gem_load(struct drm_device *dev);
2687 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2688 long target,
2689 unsigned flags);
2690 #define I915_SHRINK_PURGEABLE 0x1
2691 #define I915_SHRINK_UNBOUND 0x2
2692 #define I915_SHRINK_BOUND 0x4
2693 void *i915_gem_object_alloc(struct drm_device *dev);
2694 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2695 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2696 const struct drm_i915_gem_object_ops *ops);
2697 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2698 size_t size);
2699 void i915_init_vm(struct drm_i915_private *dev_priv,
2700 struct i915_address_space *vm);
2701 void i915_gem_free_object(struct drm_gem_object *obj);
2702 void i915_gem_vma_destroy(struct i915_vma *vma);
2703
2704 #define PIN_MAPPABLE 0x1
2705 #define PIN_NONBLOCK 0x2
2706 #define PIN_GLOBAL 0x4
2707 #define PIN_OFFSET_BIAS 0x8
2708 #define PIN_OFFSET_MASK (~4095)
2709 int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2710 struct i915_address_space *vm,
2711 uint32_t alignment,
2712 uint64_t flags,
2713 const struct i915_ggtt_view *view);
2714 static inline
2715 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
2716 struct i915_address_space *vm,
2717 uint32_t alignment,
2718 uint64_t flags)
2719 {
2720 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2721 &i915_ggtt_view_normal);
2722 }
2723
2724 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2725 u32 flags);
2726 int __must_check i915_vma_unbind(struct i915_vma *vma);
2727 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2728 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2729 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2730
2731 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2732 int *needs_clflush);
2733
2734 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2735 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2736 {
2737 struct sg_page_iter sg_iter;
2738
2739 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2740 return sg_page_iter_page(&sg_iter);
2741
2742 return NULL;
2743 }
2744 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2745 {
2746 BUG_ON(obj->pages == NULL);
2747 obj->pages_pin_count++;
2748 }
2749 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2750 {
2751 BUG_ON(obj->pages_pin_count == 0);
2752 obj->pages_pin_count--;
2753 }
2754
2755 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2756 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2757 struct intel_engine_cs *to);
2758 void i915_vma_move_to_active(struct i915_vma *vma,
2759 struct intel_engine_cs *ring);
2760 int i915_gem_dumb_create(struct drm_file *file_priv,
2761 struct drm_device *dev,
2762 struct drm_mode_create_dumb *args);
2763 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2764 uint32_t handle, uint64_t *offset);
2765 /**
2766 * Returns true if seq1 is later than seq2.
2767 */
2768 static inline bool
2769 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2770 {
2771 return (int32_t)(seq1 - seq2) >= 0;
2772 }
2773
2774 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2775 bool lazy_coherency)
2776 {
2777 u32 seqno;
2778
2779 BUG_ON(req == NULL);
2780
2781 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2782
2783 return i915_seqno_passed(seqno, req->seqno);
2784 }
2785
2786 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2787 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2788 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2789 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2790
2791 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2792 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2793
2794 struct drm_i915_gem_request *
2795 i915_gem_find_active_request(struct intel_engine_cs *ring);
2796
2797 bool i915_gem_retire_requests(struct drm_device *dev);
2798 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2799 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2800 bool interruptible);
2801 int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
2802
2803 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2804 {
2805 return unlikely(atomic_read(&error->reset_counter)
2806 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2807 }
2808
2809 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2810 {
2811 return atomic_read(&error->reset_counter) & I915_WEDGED;
2812 }
2813
2814 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2815 {
2816 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2817 }
2818
2819 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2820 {
2821 return dev_priv->gpu_error.stop_rings == 0 ||
2822 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2823 }
2824
2825 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2826 {
2827 return dev_priv->gpu_error.stop_rings == 0 ||
2828 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2829 }
2830
2831 void i915_gem_reset(struct drm_device *dev);
2832 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2833 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2834 int __must_check i915_gem_init(struct drm_device *dev);
2835 int i915_gem_init_rings(struct drm_device *dev);
2836 int __must_check i915_gem_init_hw(struct drm_device *dev);
2837 int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2838 void i915_gem_init_swizzling(struct drm_device *dev);
2839 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2840 int __must_check i915_gpu_idle(struct drm_device *dev);
2841 int __must_check i915_gem_suspend(struct drm_device *dev);
2842 int __i915_add_request(struct intel_engine_cs *ring,
2843 struct drm_file *file,
2844 struct drm_i915_gem_object *batch_obj);
2845 #define i915_add_request(ring) \
2846 __i915_add_request(ring, NULL, NULL)
2847 int __i915_wait_request(struct drm_i915_gem_request *req,
2848 unsigned reset_counter,
2849 bool interruptible,
2850 s64 *timeout,
2851 struct drm_i915_file_private *file_priv);
2852 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
2853 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2854 int __must_check
2855 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2856 bool write);
2857 int __must_check
2858 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2859 int __must_check
2860 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2861 u32 alignment,
2862 struct intel_engine_cs *pipelined);
2863 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2864 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2865 int align);
2866 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2867 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2868
2869 uint32_t
2870 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2871 uint32_t
2872 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2873 int tiling_mode, bool fenced);
2874
2875 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2876 enum i915_cache_level cache_level);
2877
2878 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2879 struct dma_buf *dma_buf);
2880
2881 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2882 struct drm_gem_object *gem_obj, int flags);
2883
2884 void i915_gem_restore_fences(struct drm_device *dev);
2885
2886 unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2887 struct i915_address_space *vm,
2888 enum i915_ggtt_view_type view);
2889 static inline
2890 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2891 struct i915_address_space *vm)
2892 {
2893 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2894 }
2895 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2896 bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2897 struct i915_address_space *vm,
2898 enum i915_ggtt_view_type view);
2899 static inline
2900 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2901 struct i915_address_space *vm)
2902 {
2903 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2904 }
2905
2906 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2907 struct i915_address_space *vm);
2908 struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2909 struct i915_address_space *vm,
2910 const struct i915_ggtt_view *view);
2911 static inline
2912 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2913 struct i915_address_space *vm)
2914 {
2915 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2916 }
2917
2918 struct i915_vma *
2919 i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2920 struct i915_address_space *vm,
2921 const struct i915_ggtt_view *view);
2922
2923 static inline
2924 struct i915_vma *
2925 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2926 struct i915_address_space *vm)
2927 {
2928 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2929 &i915_ggtt_view_normal);
2930 }
2931
2932 struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2933 static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2934 struct i915_vma *vma;
2935 list_for_each_entry(vma, &obj->vma_list, vma_link)
2936 if (vma->pin_count > 0)
2937 return true;
2938 return false;
2939 }
2940
2941 /* Some GGTT VM helpers */
2942 #define i915_obj_to_ggtt(obj) \
2943 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2944 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2945 {
2946 struct i915_address_space *ggtt =
2947 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2948 return vm == ggtt;
2949 }
2950
2951 static inline struct i915_hw_ppgtt *
2952 i915_vm_to_ppgtt(struct i915_address_space *vm)
2953 {
2954 WARN_ON(i915_is_ggtt(vm));
2955
2956 return container_of(vm, struct i915_hw_ppgtt, base);
2957 }
2958
2959
2960 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2961 {
2962 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
2963 }
2964
2965 static inline unsigned long
2966 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2967 {
2968 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
2969 }
2970
2971 static inline unsigned long
2972 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2973 {
2974 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2975 }
2976
2977 static inline int __must_check
2978 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2979 uint32_t alignment,
2980 unsigned flags)
2981 {
2982 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2983 alignment, flags | PIN_GLOBAL);
2984 }
2985
2986 static inline int
2987 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2988 {
2989 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2990 }
2991
2992 void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2993
2994 /* i915_gem_context.c */
2995 int __must_check i915_gem_context_init(struct drm_device *dev);
2996 void i915_gem_context_fini(struct drm_device *dev);
2997 void i915_gem_context_reset(struct drm_device *dev);
2998 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2999 int i915_gem_context_enable(struct drm_i915_private *dev_priv);
3000 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3001 int i915_switch_context(struct intel_engine_cs *ring,
3002 struct intel_context *to);
3003 struct intel_context *
3004 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
3005 void i915_gem_context_free(struct kref *ctx_ref);
3006 struct drm_i915_gem_object *
3007 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3008 static inline void i915_gem_context_reference(struct intel_context *ctx)
3009 {
3010 kref_get(&ctx->ref);
3011 }
3012
3013 static inline void i915_gem_context_unreference(struct intel_context *ctx)
3014 {
3015 kref_put(&ctx->ref, i915_gem_context_free);
3016 }
3017
3018 static inline bool i915_gem_context_is_default(const struct intel_context *c)
3019 {
3020 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3021 }
3022
3023 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3024 struct drm_file *file);
3025 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3026 struct drm_file *file);
3027 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3028 struct drm_file *file_priv);
3029 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3030 struct drm_file *file_priv);
3031
3032 /* i915_gem_evict.c */
3033 int __must_check i915_gem_evict_something(struct drm_device *dev,
3034 struct i915_address_space *vm,
3035 int min_size,
3036 unsigned alignment,
3037 unsigned cache_level,
3038 unsigned long start,
3039 unsigned long end,
3040 unsigned flags);
3041 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3042 int i915_gem_evict_everything(struct drm_device *dev);
3043
3044 /* belongs in i915_gem_gtt.h */
3045 static inline void i915_gem_chipset_flush(struct drm_device *dev)
3046 {
3047 if (INTEL_INFO(dev)->gen < 6)
3048 intel_gtt_chipset_flush();
3049 }
3050
3051 /* i915_gem_stolen.c */
3052 int i915_gem_init_stolen(struct drm_device *dev);
3053 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
3054 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
3055 void i915_gem_cleanup_stolen(struct drm_device *dev);
3056 struct drm_i915_gem_object *
3057 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3058 struct drm_i915_gem_object *
3059 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3060 u32 stolen_offset,
3061 u32 gtt_offset,
3062 u32 size);
3063
3064 /* i915_gem_tiling.c */
3065 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3066 {
3067 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3068
3069 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3070 obj->tiling_mode != I915_TILING_NONE;
3071 }
3072
3073 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3074 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3075 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3076
3077 /* i915_gem_debug.c */
3078 #if WATCH_LISTS
3079 int i915_verify_lists(struct drm_device *dev);
3080 #else
3081 #define i915_verify_lists(dev) 0
3082 #endif
3083
3084 /* i915_debugfs.c */
3085 int i915_debugfs_init(struct drm_minor *minor);
3086 void i915_debugfs_cleanup(struct drm_minor *minor);
3087 #ifdef CONFIG_DEBUG_FS
3088 void intel_display_crc_init(struct drm_device *dev);
3089 #else
3090 static inline void intel_display_crc_init(struct drm_device *dev) {}
3091 #endif
3092
3093 /* i915_gpu_error.c */
3094 __printf(2, 3)
3095 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3096 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3097 const struct i915_error_state_file_priv *error);
3098 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3099 struct drm_i915_private *i915,
3100 size_t count, loff_t pos);
3101 static inline void i915_error_state_buf_release(
3102 struct drm_i915_error_state_buf *eb)
3103 {
3104 kfree(eb->buf);
3105 }
3106 void i915_capture_error_state(struct drm_device *dev, bool wedge,
3107 const char *error_msg);
3108 void i915_error_state_get(struct drm_device *dev,
3109 struct i915_error_state_file_priv *error_priv);
3110 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3111 void i915_destroy_error_state(struct drm_device *dev);
3112
3113 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
3114 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3115
3116 /* i915_gem_batch_pool.c */
3117 void i915_gem_batch_pool_init(struct drm_device *dev,
3118 struct i915_gem_batch_pool *pool);
3119 void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3120 struct drm_i915_gem_object*
3121 i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3122
3123 /* i915_cmd_parser.c */
3124 int i915_cmd_parser_get_version(void);
3125 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3126 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3127 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3128 int i915_parse_cmds(struct intel_engine_cs *ring,
3129 struct drm_i915_gem_object *batch_obj,
3130 struct drm_i915_gem_object *shadow_batch_obj,
3131 u32 batch_start_offset,
3132 u32 batch_len,
3133 bool is_master);
3134
3135 /* i915_suspend.c */
3136 extern int i915_save_state(struct drm_device *dev);
3137 extern int i915_restore_state(struct drm_device *dev);
3138
3139 /* i915_ums.c */
3140 void i915_save_display_reg(struct drm_device *dev);
3141 void i915_restore_display_reg(struct drm_device *dev);
3142
3143 /* i915_sysfs.c */
3144 void i915_setup_sysfs(struct drm_device *dev_priv);
3145 void i915_teardown_sysfs(struct drm_device *dev_priv);
3146
3147 /* intel_i2c.c */
3148 extern int intel_setup_gmbus(struct drm_device *dev);
3149 extern void intel_teardown_gmbus(struct drm_device *dev);
3150 static inline bool intel_gmbus_is_port_valid(unsigned port)
3151 {
3152 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3153 }
3154
3155 extern struct i2c_adapter *intel_gmbus_get_adapter(
3156 struct drm_i915_private *dev_priv, unsigned port);
3157 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3158 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3159 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3160 {
3161 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3162 }
3163 extern void intel_i2c_reset(struct drm_device *dev);
3164
3165 /* intel_opregion.c */
3166 #ifdef CONFIG_ACPI
3167 extern int intel_opregion_setup(struct drm_device *dev);
3168 extern void intel_opregion_init(struct drm_device *dev);
3169 extern void intel_opregion_fini(struct drm_device *dev);
3170 extern void intel_opregion_asle_intr(struct drm_device *dev);
3171 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3172 bool enable);
3173 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3174 pci_power_t state);
3175 #else
3176 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3177 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3178 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3179 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3180 static inline int
3181 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3182 {
3183 return 0;
3184 }
3185 static inline int
3186 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3187 {
3188 return 0;
3189 }
3190 #endif
3191
3192 /* intel_acpi.c */
3193 #ifdef CONFIG_ACPI
3194 extern void intel_register_dsm_handler(void);
3195 extern void intel_unregister_dsm_handler(void);
3196 #else
3197 static inline void intel_register_dsm_handler(void) { return; }
3198 static inline void intel_unregister_dsm_handler(void) { return; }
3199 #endif /* CONFIG_ACPI */
3200
3201 /* modesetting */
3202 extern void intel_modeset_init_hw(struct drm_device *dev);
3203 extern void intel_modeset_init(struct drm_device *dev);
3204 extern void intel_modeset_gem_init(struct drm_device *dev);
3205 extern void intel_modeset_cleanup(struct drm_device *dev);
3206 extern void intel_connector_unregister(struct intel_connector *);
3207 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3208 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3209 bool force_restore);
3210 extern void i915_redisable_vga(struct drm_device *dev);
3211 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3212 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3213 extern void intel_init_pch_refclk(struct drm_device *dev);
3214 extern void intel_set_rps(struct drm_device *dev, u8 val);
3215 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3216 bool enable);
3217 extern void intel_detect_pch(struct drm_device *dev);
3218 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3219 extern int intel_enable_rc6(const struct drm_device *dev);
3220
3221 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
3222 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3223 struct drm_file *file);
3224 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3225 struct drm_file *file);
3226
3227 /* overlay */
3228 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3229 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3230 struct intel_overlay_error_state *error);
3231
3232 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3233 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3234 struct drm_device *dev,
3235 struct intel_display_error_state *error);
3236
3237 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3238 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3239
3240 /* intel_sideband.c */
3241 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3242 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3243 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3244 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3245 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3246 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3247 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3248 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3249 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3250 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3251 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3252 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3253 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3254 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3255 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3256 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3257 enum intel_sbi_destination destination);
3258 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3259 enum intel_sbi_destination destination);
3260 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3261 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3262
3263 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3264 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3265
3266 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3267 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3268
3269 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3270 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3271 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3272 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3273
3274 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3275 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3276 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3277 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3278
3279 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3280 * will be implemented using 2 32-bit writes in an arbitrary order with
3281 * an arbitrary delay between them. This can cause the hardware to
3282 * act upon the intermediate value, possibly leading to corruption and
3283 * machine death. You have been warned.
3284 */
3285 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3286 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3287
3288 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3289 u32 upper = I915_READ(upper_reg); \
3290 u32 lower = I915_READ(lower_reg); \
3291 u32 tmp = I915_READ(upper_reg); \
3292 if (upper != tmp) { \
3293 upper = tmp; \
3294 lower = I915_READ(lower_reg); \
3295 WARN_ON(I915_READ(upper_reg) != upper); \
3296 } \
3297 (u64)upper << 32 | lower; })
3298
3299 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3300 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3301
3302 /* "Broadcast RGB" property */
3303 #define INTEL_BROADCAST_RGB_AUTO 0
3304 #define INTEL_BROADCAST_RGB_FULL 1
3305 #define INTEL_BROADCAST_RGB_LIMITED 2
3306
3307 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3308 {
3309 if (IS_VALLEYVIEW(dev))
3310 return VLV_VGACNTRL;
3311 else if (INTEL_INFO(dev)->gen >= 5)
3312 return CPU_VGACNTRL;
3313 else
3314 return VGACNTRL;
3315 }
3316
3317 static inline void __user *to_user_ptr(u64 address)
3318 {
3319 return (void __user *)(uintptr_t)address;
3320 }
3321
3322 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3323 {
3324 unsigned long j = msecs_to_jiffies(m);
3325
3326 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3327 }
3328
3329 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3330 {
3331 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3332 }
3333
3334 static inline unsigned long
3335 timespec_to_jiffies_timeout(const struct timespec *value)
3336 {
3337 unsigned long j = timespec_to_jiffies(value);
3338
3339 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3340 }
3341
3342 /*
3343 * If you need to wait X milliseconds between events A and B, but event B
3344 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3345 * when event A happened, then just before event B you call this function and
3346 * pass the timestamp as the first argument, and X as the second argument.
3347 */
3348 static inline void
3349 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3350 {
3351 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3352
3353 /*
3354 * Don't re-read the value of "jiffies" every time since it may change
3355 * behind our back and break the math.
3356 */
3357 tmp_jiffies = jiffies;
3358 target_jiffies = timestamp_jiffies +
3359 msecs_to_jiffies_timeout(to_wait_ms);
3360
3361 if (time_after(target_jiffies, tmp_jiffies)) {
3362 remaining_jiffies = target_jiffies - tmp_jiffies;
3363 while (remaining_jiffies)
3364 remaining_jiffies =
3365 schedule_timeout_uninterruptible(remaining_jiffies);
3366 }
3367 }
3368
3369 static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3370 struct drm_i915_gem_request *req)
3371 {
3372 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3373 i915_gem_request_assign(&ring->trace_irq_req, req);
3374 }
3375
3376 #endif