]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Update DRIVER_DATE to 20151010
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include "i915_reg.h"
37 #include "intel_bios.h"
38 #include "intel_ringbuffer.h"
39 #include "intel_lrc.h"
40 #include "i915_gem_gtt.h"
41 #include "i915_gem_render_state.h"
42 #include <linux/io-mapping.h>
43 #include <linux/i2c.h>
44 #include <linux/i2c-algo-bit.h>
45 #include <drm/intel-gtt.h>
46 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
47 #include <drm/drm_gem.h>
48 #include <linux/backlight.h>
49 #include <linux/hashtable.h>
50 #include <linux/intel-iommu.h>
51 #include <linux/kref.h>
52 #include <linux/pm_qos.h>
53 #include "intel_guc.h"
54
55 /* General customization:
56 */
57
58 #define DRIVER_NAME "i915"
59 #define DRIVER_DESC "Intel Graphics"
60 #define DRIVER_DATE "20151010"
61
62 #undef WARN_ON
63 /* Many gcc seem to no see through this and fall over :( */
64 #if 0
65 #define WARN_ON(x) ({ \
66 bool __i915_warn_cond = (x); \
67 if (__builtin_constant_p(__i915_warn_cond)) \
68 BUILD_BUG_ON(__i915_warn_cond); \
69 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
70 #else
71 #define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
72 #endif
73
74 #undef WARN_ON_ONCE
75 #define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
76
77 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
78 (long) (x), __func__);
79
80 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
81 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
82 * which may not necessarily be a user visible problem. This will either
83 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
84 * enable distros and users to tailor their preferred amount of i915 abrt
85 * spam.
86 */
87 #define I915_STATE_WARN(condition, format...) ({ \
88 int __ret_warn_on = !!(condition); \
89 if (unlikely(__ret_warn_on)) { \
90 if (i915.verbose_state_checks) \
91 WARN(1, format); \
92 else \
93 DRM_ERROR(format); \
94 } \
95 unlikely(__ret_warn_on); \
96 })
97
98 #define I915_STATE_WARN_ON(condition) ({ \
99 int __ret_warn_on = !!(condition); \
100 if (unlikely(__ret_warn_on)) { \
101 if (i915.verbose_state_checks) \
102 WARN(1, "WARN_ON(" #condition ")\n"); \
103 else \
104 DRM_ERROR("WARN_ON(" #condition ")\n"); \
105 } \
106 unlikely(__ret_warn_on); \
107 })
108
109 static inline const char *yesno(bool v)
110 {
111 return v ? "yes" : "no";
112 }
113
114 enum pipe {
115 INVALID_PIPE = -1,
116 PIPE_A = 0,
117 PIPE_B,
118 PIPE_C,
119 _PIPE_EDP,
120 I915_MAX_PIPES = _PIPE_EDP
121 };
122 #define pipe_name(p) ((p) + 'A')
123
124 enum transcoder {
125 TRANSCODER_A = 0,
126 TRANSCODER_B,
127 TRANSCODER_C,
128 TRANSCODER_EDP,
129 I915_MAX_TRANSCODERS
130 };
131 #define transcoder_name(t) ((t) + 'A')
132
133 /*
134 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
135 * number of planes per CRTC. Not all platforms really have this many planes,
136 * which means some arrays of size I915_MAX_PLANES may have unused entries
137 * between the topmost sprite plane and the cursor plane.
138 */
139 enum plane {
140 PLANE_A = 0,
141 PLANE_B,
142 PLANE_C,
143 PLANE_CURSOR,
144 I915_MAX_PLANES,
145 };
146 #define plane_name(p) ((p) + 'A')
147
148 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
149
150 enum port {
151 PORT_A = 0,
152 PORT_B,
153 PORT_C,
154 PORT_D,
155 PORT_E,
156 I915_MAX_PORTS
157 };
158 #define port_name(p) ((p) + 'A')
159
160 #define I915_NUM_PHYS_VLV 2
161
162 enum dpio_channel {
163 DPIO_CH0,
164 DPIO_CH1
165 };
166
167 enum dpio_phy {
168 DPIO_PHY0,
169 DPIO_PHY1
170 };
171
172 enum intel_display_power_domain {
173 POWER_DOMAIN_PIPE_A,
174 POWER_DOMAIN_PIPE_B,
175 POWER_DOMAIN_PIPE_C,
176 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
177 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
178 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
179 POWER_DOMAIN_TRANSCODER_A,
180 POWER_DOMAIN_TRANSCODER_B,
181 POWER_DOMAIN_TRANSCODER_C,
182 POWER_DOMAIN_TRANSCODER_EDP,
183 POWER_DOMAIN_PORT_DDI_A_2_LANES,
184 POWER_DOMAIN_PORT_DDI_A_4_LANES,
185 POWER_DOMAIN_PORT_DDI_B_2_LANES,
186 POWER_DOMAIN_PORT_DDI_B_4_LANES,
187 POWER_DOMAIN_PORT_DDI_C_2_LANES,
188 POWER_DOMAIN_PORT_DDI_C_4_LANES,
189 POWER_DOMAIN_PORT_DDI_D_2_LANES,
190 POWER_DOMAIN_PORT_DDI_D_4_LANES,
191 POWER_DOMAIN_PORT_DDI_E_2_LANES,
192 POWER_DOMAIN_PORT_DSI,
193 POWER_DOMAIN_PORT_CRT,
194 POWER_DOMAIN_PORT_OTHER,
195 POWER_DOMAIN_VGA,
196 POWER_DOMAIN_AUDIO,
197 POWER_DOMAIN_PLLS,
198 POWER_DOMAIN_AUX_A,
199 POWER_DOMAIN_AUX_B,
200 POWER_DOMAIN_AUX_C,
201 POWER_DOMAIN_AUX_D,
202 POWER_DOMAIN_INIT,
203
204 POWER_DOMAIN_NUM,
205 };
206
207 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
208 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
209 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
210 #define POWER_DOMAIN_TRANSCODER(tran) \
211 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
212 (tran) + POWER_DOMAIN_TRANSCODER_A)
213
214 enum hpd_pin {
215 HPD_NONE = 0,
216 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
217 HPD_CRT,
218 HPD_SDVO_B,
219 HPD_SDVO_C,
220 HPD_PORT_A,
221 HPD_PORT_B,
222 HPD_PORT_C,
223 HPD_PORT_D,
224 HPD_PORT_E,
225 HPD_NUM_PINS
226 };
227
228 #define for_each_hpd_pin(__pin) \
229 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
230
231 struct i915_hotplug {
232 struct work_struct hotplug_work;
233
234 struct {
235 unsigned long last_jiffies;
236 int count;
237 enum {
238 HPD_ENABLED = 0,
239 HPD_DISABLED = 1,
240 HPD_MARK_DISABLED = 2
241 } state;
242 } stats[HPD_NUM_PINS];
243 u32 event_bits;
244 struct delayed_work reenable_work;
245
246 struct intel_digital_port *irq_port[I915_MAX_PORTS];
247 u32 long_port_mask;
248 u32 short_port_mask;
249 struct work_struct dig_port_work;
250
251 /*
252 * if we get a HPD irq from DP and a HPD irq from non-DP
253 * the non-DP HPD could block the workqueue on a mode config
254 * mutex getting, that userspace may have taken. However
255 * userspace is waiting on the DP workqueue to run which is
256 * blocked behind the non-DP one.
257 */
258 struct workqueue_struct *dp_wq;
259 };
260
261 #define I915_GEM_GPU_DOMAINS \
262 (I915_GEM_DOMAIN_RENDER | \
263 I915_GEM_DOMAIN_SAMPLER | \
264 I915_GEM_DOMAIN_COMMAND | \
265 I915_GEM_DOMAIN_INSTRUCTION | \
266 I915_GEM_DOMAIN_VERTEX)
267
268 #define for_each_pipe(__dev_priv, __p) \
269 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
270 #define for_each_plane(__dev_priv, __pipe, __p) \
271 for ((__p) = 0; \
272 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
273 (__p)++)
274 #define for_each_sprite(__dev_priv, __p, __s) \
275 for ((__s) = 0; \
276 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
277 (__s)++)
278
279 #define for_each_crtc(dev, crtc) \
280 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
281
282 #define for_each_intel_plane(dev, intel_plane) \
283 list_for_each_entry(intel_plane, \
284 &dev->mode_config.plane_list, \
285 base.head)
286
287 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
288 list_for_each_entry(intel_plane, \
289 &(dev)->mode_config.plane_list, \
290 base.head) \
291 if ((intel_plane)->pipe == (intel_crtc)->pipe)
292
293 #define for_each_intel_crtc(dev, intel_crtc) \
294 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
295
296 #define for_each_intel_encoder(dev, intel_encoder) \
297 list_for_each_entry(intel_encoder, \
298 &(dev)->mode_config.encoder_list, \
299 base.head)
300
301 #define for_each_intel_connector(dev, intel_connector) \
302 list_for_each_entry(intel_connector, \
303 &dev->mode_config.connector_list, \
304 base.head)
305
306 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
307 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
308 if ((intel_encoder)->base.crtc == (__crtc))
309
310 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
311 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
312 if ((intel_connector)->base.encoder == (__encoder))
313
314 #define for_each_power_domain(domain, mask) \
315 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
316 if ((1 << (domain)) & (mask))
317
318 struct drm_i915_private;
319 struct i915_mm_struct;
320 struct i915_mmu_object;
321
322 struct drm_i915_file_private {
323 struct drm_i915_private *dev_priv;
324 struct drm_file *file;
325
326 struct {
327 spinlock_t lock;
328 struct list_head request_list;
329 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
330 * chosen to prevent the CPU getting more than a frame ahead of the GPU
331 * (when using lax throttling for the frontbuffer). We also use it to
332 * offer free GPU waitboosts for severely congested workloads.
333 */
334 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
335 } mm;
336 struct idr context_idr;
337
338 struct intel_rps_client {
339 struct list_head link;
340 unsigned boosts;
341 } rps;
342
343 struct intel_engine_cs *bsd_ring;
344 };
345
346 enum intel_dpll_id {
347 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
348 /* real shared dpll ids must be >= 0 */
349 DPLL_ID_PCH_PLL_A = 0,
350 DPLL_ID_PCH_PLL_B = 1,
351 /* hsw/bdw */
352 DPLL_ID_WRPLL1 = 0,
353 DPLL_ID_WRPLL2 = 1,
354 /* skl */
355 DPLL_ID_SKL_DPLL1 = 0,
356 DPLL_ID_SKL_DPLL2 = 1,
357 DPLL_ID_SKL_DPLL3 = 2,
358 };
359 #define I915_NUM_PLLS 3
360
361 struct intel_dpll_hw_state {
362 /* i9xx, pch plls */
363 uint32_t dpll;
364 uint32_t dpll_md;
365 uint32_t fp0;
366 uint32_t fp1;
367
368 /* hsw, bdw */
369 uint32_t wrpll;
370
371 /* skl */
372 /*
373 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
374 * lower part of ctrl1 and they get shifted into position when writing
375 * the register. This allows us to easily compare the state to share
376 * the DPLL.
377 */
378 uint32_t ctrl1;
379 /* HDMI only, 0 when used for DP */
380 uint32_t cfgcr1, cfgcr2;
381
382 /* bxt */
383 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
384 pcsdw12;
385 };
386
387 struct intel_shared_dpll_config {
388 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
389 struct intel_dpll_hw_state hw_state;
390 };
391
392 struct intel_shared_dpll {
393 struct intel_shared_dpll_config config;
394
395 int active; /* count of number of active CRTCs (i.e. DPMS on) */
396 bool on; /* is the PLL actually active? Disabled during modeset */
397 const char *name;
398 /* should match the index in the dev_priv->shared_dplls array */
399 enum intel_dpll_id id;
400 /* The mode_set hook is optional and should be used together with the
401 * intel_prepare_shared_dpll function. */
402 void (*mode_set)(struct drm_i915_private *dev_priv,
403 struct intel_shared_dpll *pll);
404 void (*enable)(struct drm_i915_private *dev_priv,
405 struct intel_shared_dpll *pll);
406 void (*disable)(struct drm_i915_private *dev_priv,
407 struct intel_shared_dpll *pll);
408 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
409 struct intel_shared_dpll *pll,
410 struct intel_dpll_hw_state *hw_state);
411 };
412
413 #define SKL_DPLL0 0
414 #define SKL_DPLL1 1
415 #define SKL_DPLL2 2
416 #define SKL_DPLL3 3
417
418 /* Used by dp and fdi links */
419 struct intel_link_m_n {
420 uint32_t tu;
421 uint32_t gmch_m;
422 uint32_t gmch_n;
423 uint32_t link_m;
424 uint32_t link_n;
425 };
426
427 void intel_link_compute_m_n(int bpp, int nlanes,
428 int pixel_clock, int link_clock,
429 struct intel_link_m_n *m_n);
430
431 /* Interface history:
432 *
433 * 1.1: Original.
434 * 1.2: Add Power Management
435 * 1.3: Add vblank support
436 * 1.4: Fix cmdbuffer path, add heap destroy
437 * 1.5: Add vblank pipe configuration
438 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
439 * - Support vertical blank on secondary display pipe
440 */
441 #define DRIVER_MAJOR 1
442 #define DRIVER_MINOR 6
443 #define DRIVER_PATCHLEVEL 0
444
445 #define WATCH_LISTS 0
446
447 struct opregion_header;
448 struct opregion_acpi;
449 struct opregion_swsci;
450 struct opregion_asle;
451
452 struct intel_opregion {
453 struct opregion_header __iomem *header;
454 struct opregion_acpi __iomem *acpi;
455 struct opregion_swsci __iomem *swsci;
456 u32 swsci_gbda_sub_functions;
457 u32 swsci_sbcb_sub_functions;
458 struct opregion_asle __iomem *asle;
459 void __iomem *vbt;
460 u32 __iomem *lid_state;
461 struct work_struct asle_work;
462 };
463 #define OPREGION_SIZE (8*1024)
464
465 struct intel_overlay;
466 struct intel_overlay_error_state;
467
468 #define I915_FENCE_REG_NONE -1
469 #define I915_MAX_NUM_FENCES 32
470 /* 32 fences + sign bit for FENCE_REG_NONE */
471 #define I915_MAX_NUM_FENCE_BITS 6
472
473 struct drm_i915_fence_reg {
474 struct list_head lru_list;
475 struct drm_i915_gem_object *obj;
476 int pin_count;
477 };
478
479 struct sdvo_device_mapping {
480 u8 initialized;
481 u8 dvo_port;
482 u8 slave_addr;
483 u8 dvo_wiring;
484 u8 i2c_pin;
485 u8 ddc_pin;
486 };
487
488 struct intel_display_error_state;
489
490 struct drm_i915_error_state {
491 struct kref ref;
492 struct timeval time;
493
494 char error_msg[128];
495 int iommu;
496 u32 reset_count;
497 u32 suspend_count;
498
499 /* Generic register state */
500 u32 eir;
501 u32 pgtbl_er;
502 u32 ier;
503 u32 gtier[4];
504 u32 ccid;
505 u32 derrmr;
506 u32 forcewake;
507 u32 error; /* gen6+ */
508 u32 err_int; /* gen7 */
509 u32 fault_data0; /* gen8, gen9 */
510 u32 fault_data1; /* gen8, gen9 */
511 u32 done_reg;
512 u32 gac_eco;
513 u32 gam_ecochk;
514 u32 gab_ctl;
515 u32 gfx_mode;
516 u32 extra_instdone[I915_NUM_INSTDONE_REG];
517 u64 fence[I915_MAX_NUM_FENCES];
518 struct intel_overlay_error_state *overlay;
519 struct intel_display_error_state *display;
520 struct drm_i915_error_object *semaphore_obj;
521
522 struct drm_i915_error_ring {
523 bool valid;
524 /* Software tracked state */
525 bool waiting;
526 int hangcheck_score;
527 enum intel_ring_hangcheck_action hangcheck_action;
528 int num_requests;
529
530 /* our own tracking of ring head and tail */
531 u32 cpu_ring_head;
532 u32 cpu_ring_tail;
533
534 u32 semaphore_seqno[I915_NUM_RINGS - 1];
535
536 /* Register state */
537 u32 start;
538 u32 tail;
539 u32 head;
540 u32 ctl;
541 u32 hws;
542 u32 ipeir;
543 u32 ipehr;
544 u32 instdone;
545 u32 bbstate;
546 u32 instpm;
547 u32 instps;
548 u32 seqno;
549 u64 bbaddr;
550 u64 acthd;
551 u32 fault_reg;
552 u64 faddr;
553 u32 rc_psmi; /* sleep state */
554 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
555
556 struct drm_i915_error_object {
557 int page_count;
558 u64 gtt_offset;
559 u32 *pages[0];
560 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
561
562 struct drm_i915_error_request {
563 long jiffies;
564 u32 seqno;
565 u32 tail;
566 } *requests;
567
568 struct {
569 u32 gfx_mode;
570 union {
571 u64 pdp[4];
572 u32 pp_dir_base;
573 };
574 } vm_info;
575
576 pid_t pid;
577 char comm[TASK_COMM_LEN];
578 } ring[I915_NUM_RINGS];
579
580 struct drm_i915_error_buffer {
581 u32 size;
582 u32 name;
583 u32 rseqno[I915_NUM_RINGS], wseqno;
584 u64 gtt_offset;
585 u32 read_domains;
586 u32 write_domain;
587 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
588 s32 pinned:2;
589 u32 tiling:2;
590 u32 dirty:1;
591 u32 purgeable:1;
592 u32 userptr:1;
593 s32 ring:4;
594 u32 cache_level:3;
595 } **active_bo, **pinned_bo;
596
597 u32 *active_bo_count, *pinned_bo_count;
598 u32 vm_count;
599 };
600
601 struct intel_connector;
602 struct intel_encoder;
603 struct intel_crtc_state;
604 struct intel_initial_plane_config;
605 struct intel_crtc;
606 struct intel_limit;
607 struct dpll;
608
609 struct drm_i915_display_funcs {
610 int (*get_display_clock_speed)(struct drm_device *dev);
611 int (*get_fifo_size)(struct drm_device *dev, int plane);
612 /**
613 * find_dpll() - Find the best values for the PLL
614 * @limit: limits for the PLL
615 * @crtc: current CRTC
616 * @target: target frequency in kHz
617 * @refclk: reference clock frequency in kHz
618 * @match_clock: if provided, @best_clock P divider must
619 * match the P divider from @match_clock
620 * used for LVDS downclocking
621 * @best_clock: best PLL values found
622 *
623 * Returns true on success, false on failure.
624 */
625 bool (*find_dpll)(const struct intel_limit *limit,
626 struct intel_crtc_state *crtc_state,
627 int target, int refclk,
628 struct dpll *match_clock,
629 struct dpll *best_clock);
630 void (*update_wm)(struct drm_crtc *crtc);
631 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
632 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
633 /* Returns the active state of the crtc, and if the crtc is active,
634 * fills out the pipe-config with the hw state. */
635 bool (*get_pipe_config)(struct intel_crtc *,
636 struct intel_crtc_state *);
637 void (*get_initial_plane_config)(struct intel_crtc *,
638 struct intel_initial_plane_config *);
639 int (*crtc_compute_clock)(struct intel_crtc *crtc,
640 struct intel_crtc_state *crtc_state);
641 void (*crtc_enable)(struct drm_crtc *crtc);
642 void (*crtc_disable)(struct drm_crtc *crtc);
643 void (*audio_codec_enable)(struct drm_connector *connector,
644 struct intel_encoder *encoder,
645 const struct drm_display_mode *adjusted_mode);
646 void (*audio_codec_disable)(struct intel_encoder *encoder);
647 void (*fdi_link_train)(struct drm_crtc *crtc);
648 void (*init_clock_gating)(struct drm_device *dev);
649 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
650 struct drm_framebuffer *fb,
651 struct drm_i915_gem_object *obj,
652 struct drm_i915_gem_request *req,
653 uint32_t flags);
654 void (*update_primary_plane)(struct drm_crtc *crtc,
655 struct drm_framebuffer *fb,
656 int x, int y);
657 void (*hpd_irq_setup)(struct drm_device *dev);
658 /* clock updates for mode set */
659 /* cursor updates */
660 /* render clock increase/decrease */
661 /* display clock increase/decrease */
662 /* pll clock increase/decrease */
663 };
664
665 enum forcewake_domain_id {
666 FW_DOMAIN_ID_RENDER = 0,
667 FW_DOMAIN_ID_BLITTER,
668 FW_DOMAIN_ID_MEDIA,
669
670 FW_DOMAIN_ID_COUNT
671 };
672
673 enum forcewake_domains {
674 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
675 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
676 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
677 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
678 FORCEWAKE_BLITTER |
679 FORCEWAKE_MEDIA)
680 };
681
682 struct intel_uncore_funcs {
683 void (*force_wake_get)(struct drm_i915_private *dev_priv,
684 enum forcewake_domains domains);
685 void (*force_wake_put)(struct drm_i915_private *dev_priv,
686 enum forcewake_domains domains);
687
688 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
689 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
690 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
691 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
692
693 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
694 uint8_t val, bool trace);
695 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
696 uint16_t val, bool trace);
697 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
698 uint32_t val, bool trace);
699 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
700 uint64_t val, bool trace);
701 };
702
703 struct intel_uncore {
704 spinlock_t lock; /** lock is also taken in irq contexts. */
705
706 struct intel_uncore_funcs funcs;
707
708 unsigned fifo_count;
709 enum forcewake_domains fw_domains;
710
711 struct intel_uncore_forcewake_domain {
712 struct drm_i915_private *i915;
713 enum forcewake_domain_id id;
714 unsigned wake_count;
715 struct timer_list timer;
716 u32 reg_set;
717 u32 val_set;
718 u32 val_clear;
719 u32 reg_ack;
720 u32 reg_post;
721 u32 val_reset;
722 } fw_domain[FW_DOMAIN_ID_COUNT];
723 };
724
725 /* Iterate over initialised fw domains */
726 #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
727 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
728 (i__) < FW_DOMAIN_ID_COUNT; \
729 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
730 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
731
732 #define for_each_fw_domain(domain__, dev_priv__, i__) \
733 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
734
735 enum csr_state {
736 FW_UNINITIALIZED = 0,
737 FW_LOADED,
738 FW_FAILED
739 };
740
741 struct intel_csr {
742 const char *fw_path;
743 uint32_t *dmc_payload;
744 uint32_t dmc_fw_size;
745 uint32_t mmio_count;
746 uint32_t mmioaddr[8];
747 uint32_t mmiodata[8];
748 enum csr_state state;
749 };
750
751 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
752 func(is_mobile) sep \
753 func(is_i85x) sep \
754 func(is_i915g) sep \
755 func(is_i945gm) sep \
756 func(is_g33) sep \
757 func(need_gfx_hws) sep \
758 func(is_g4x) sep \
759 func(is_pineview) sep \
760 func(is_broadwater) sep \
761 func(is_crestline) sep \
762 func(is_ivybridge) sep \
763 func(is_valleyview) sep \
764 func(is_haswell) sep \
765 func(is_skylake) sep \
766 func(is_preliminary) sep \
767 func(has_fbc) sep \
768 func(has_pipe_cxsr) sep \
769 func(has_hotplug) sep \
770 func(cursor_needs_physical) sep \
771 func(has_overlay) sep \
772 func(overlay_needs_physical) sep \
773 func(supports_tv) sep \
774 func(has_llc) sep \
775 func(has_ddi) sep \
776 func(has_fpga_dbg)
777
778 #define DEFINE_FLAG(name) u8 name:1
779 #define SEP_SEMICOLON ;
780
781 struct intel_device_info {
782 u32 display_mmio_offset;
783 u16 device_id;
784 u8 num_pipes:3;
785 u8 num_sprites[I915_MAX_PIPES];
786 u8 gen;
787 u8 ring_mask; /* Rings supported by the HW */
788 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
789 /* Register offsets for the various display pipes and transcoders */
790 int pipe_offsets[I915_MAX_TRANSCODERS];
791 int trans_offsets[I915_MAX_TRANSCODERS];
792 int palette_offsets[I915_MAX_PIPES];
793 int cursor_offsets[I915_MAX_PIPES];
794
795 /* Slice/subslice/EU info */
796 u8 slice_total;
797 u8 subslice_total;
798 u8 subslice_per_slice;
799 u8 eu_total;
800 u8 eu_per_subslice;
801 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
802 u8 subslice_7eu[3];
803 u8 has_slice_pg:1;
804 u8 has_subslice_pg:1;
805 u8 has_eu_pg:1;
806 };
807
808 #undef DEFINE_FLAG
809 #undef SEP_SEMICOLON
810
811 enum i915_cache_level {
812 I915_CACHE_NONE = 0,
813 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
814 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
815 caches, eg sampler/render caches, and the
816 large Last-Level-Cache. LLC is coherent with
817 the CPU, but L3 is only visible to the GPU. */
818 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
819 };
820
821 struct i915_ctx_hang_stats {
822 /* This context had batch pending when hang was declared */
823 unsigned batch_pending;
824
825 /* This context had batch active when hang was declared */
826 unsigned batch_active;
827
828 /* Time when this context was last blamed for a GPU reset */
829 unsigned long guilty_ts;
830
831 /* If the contexts causes a second GPU hang within this time,
832 * it is permanently banned from submitting any more work.
833 */
834 unsigned long ban_period_seconds;
835
836 /* This context is banned to submit more work */
837 bool banned;
838 };
839
840 /* This must match up with the value previously used for execbuf2.rsvd1. */
841 #define DEFAULT_CONTEXT_HANDLE 0
842
843 #define CONTEXT_NO_ZEROMAP (1<<0)
844 /**
845 * struct intel_context - as the name implies, represents a context.
846 * @ref: reference count.
847 * @user_handle: userspace tracking identity for this context.
848 * @remap_slice: l3 row remapping information.
849 * @flags: context specific flags:
850 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
851 * @file_priv: filp associated with this context (NULL for global default
852 * context).
853 * @hang_stats: information about the role of this context in possible GPU
854 * hangs.
855 * @ppgtt: virtual memory space used by this context.
856 * @legacy_hw_ctx: render context backing object and whether it is correctly
857 * initialized (legacy ring submission mechanism only).
858 * @link: link in the global list of contexts.
859 *
860 * Contexts are memory images used by the hardware to store copies of their
861 * internal state.
862 */
863 struct intel_context {
864 struct kref ref;
865 int user_handle;
866 uint8_t remap_slice;
867 struct drm_i915_private *i915;
868 int flags;
869 struct drm_i915_file_private *file_priv;
870 struct i915_ctx_hang_stats hang_stats;
871 struct i915_hw_ppgtt *ppgtt;
872
873 /* Legacy ring buffer submission */
874 struct {
875 struct drm_i915_gem_object *rcs_state;
876 bool initialized;
877 } legacy_hw_ctx;
878
879 /* Execlists */
880 struct {
881 struct drm_i915_gem_object *state;
882 struct intel_ringbuffer *ringbuf;
883 int pin_count;
884 } engine[I915_NUM_RINGS];
885
886 struct list_head link;
887 };
888
889 enum fb_op_origin {
890 ORIGIN_GTT,
891 ORIGIN_CPU,
892 ORIGIN_CS,
893 ORIGIN_FLIP,
894 ORIGIN_DIRTYFB,
895 };
896
897 struct i915_fbc {
898 /* This is always the inner lock when overlapping with struct_mutex and
899 * it's the outer lock when overlapping with stolen_lock. */
900 struct mutex lock;
901 unsigned long uncompressed_size;
902 unsigned threshold;
903 unsigned int fb_id;
904 unsigned int possible_framebuffer_bits;
905 unsigned int busy_bits;
906 struct intel_crtc *crtc;
907 int y;
908
909 struct drm_mm_node compressed_fb;
910 struct drm_mm_node *compressed_llb;
911
912 bool false_color;
913
914 /* Tracks whether the HW is actually enabled, not whether the feature is
915 * possible. */
916 bool enabled;
917
918 struct intel_fbc_work {
919 struct delayed_work work;
920 struct intel_crtc *crtc;
921 struct drm_framebuffer *fb;
922 } *fbc_work;
923
924 enum no_fbc_reason {
925 FBC_OK, /* FBC is enabled */
926 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
927 FBC_NO_OUTPUT, /* no outputs enabled to compress */
928 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
929 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
930 FBC_MODE_TOO_LARGE, /* mode too large for compression */
931 FBC_BAD_PLANE, /* fbc not supported on plane */
932 FBC_NOT_TILED, /* buffer not tiled */
933 FBC_MULTIPLE_PIPES, /* more than one pipe active */
934 FBC_MODULE_PARAM,
935 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
936 FBC_ROTATION, /* rotation is not supported */
937 FBC_IN_DBG_MASTER, /* kernel debugger is active */
938 FBC_BAD_STRIDE, /* stride is not supported */
939 FBC_PIXEL_RATE, /* pixel rate is too big */
940 FBC_PIXEL_FORMAT /* pixel format is invalid */
941 } no_fbc_reason;
942
943 bool (*fbc_enabled)(struct drm_i915_private *dev_priv);
944 void (*enable_fbc)(struct intel_crtc *crtc);
945 void (*disable_fbc)(struct drm_i915_private *dev_priv);
946 };
947
948 /**
949 * HIGH_RR is the highest eDP panel refresh rate read from EDID
950 * LOW_RR is the lowest eDP panel refresh rate found from EDID
951 * parsing for same resolution.
952 */
953 enum drrs_refresh_rate_type {
954 DRRS_HIGH_RR,
955 DRRS_LOW_RR,
956 DRRS_MAX_RR, /* RR count */
957 };
958
959 enum drrs_support_type {
960 DRRS_NOT_SUPPORTED = 0,
961 STATIC_DRRS_SUPPORT = 1,
962 SEAMLESS_DRRS_SUPPORT = 2
963 };
964
965 struct intel_dp;
966 struct i915_drrs {
967 struct mutex mutex;
968 struct delayed_work work;
969 struct intel_dp *dp;
970 unsigned busy_frontbuffer_bits;
971 enum drrs_refresh_rate_type refresh_rate_type;
972 enum drrs_support_type type;
973 };
974
975 struct i915_psr {
976 struct mutex lock;
977 bool sink_support;
978 bool source_ok;
979 struct intel_dp *enabled;
980 bool active;
981 struct delayed_work work;
982 unsigned busy_frontbuffer_bits;
983 bool psr2_support;
984 bool aux_frame_sync;
985 };
986
987 enum intel_pch {
988 PCH_NONE = 0, /* No PCH present */
989 PCH_IBX, /* Ibexpeak PCH */
990 PCH_CPT, /* Cougarpoint PCH */
991 PCH_LPT, /* Lynxpoint PCH */
992 PCH_SPT, /* Sunrisepoint PCH */
993 PCH_NOP,
994 };
995
996 enum intel_sbi_destination {
997 SBI_ICLK,
998 SBI_MPHY,
999 };
1000
1001 #define QUIRK_PIPEA_FORCE (1<<0)
1002 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1003 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1004 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1005 #define QUIRK_PIPEB_FORCE (1<<4)
1006 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1007
1008 struct intel_fbdev;
1009 struct intel_fbc_work;
1010
1011 struct intel_gmbus {
1012 struct i2c_adapter adapter;
1013 u32 force_bit;
1014 u32 reg0;
1015 u32 gpio_reg;
1016 struct i2c_algo_bit_data bit_algo;
1017 struct drm_i915_private *dev_priv;
1018 };
1019
1020 struct i915_suspend_saved_registers {
1021 u32 saveDSPARB;
1022 u32 saveLVDS;
1023 u32 savePP_ON_DELAYS;
1024 u32 savePP_OFF_DELAYS;
1025 u32 savePP_ON;
1026 u32 savePP_OFF;
1027 u32 savePP_CONTROL;
1028 u32 savePP_DIVISOR;
1029 u32 saveFBC_CONTROL;
1030 u32 saveCACHE_MODE_0;
1031 u32 saveMI_ARB_STATE;
1032 u32 saveSWF0[16];
1033 u32 saveSWF1[16];
1034 u32 saveSWF2[3];
1035 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1036 u32 savePCH_PORT_HOTPLUG;
1037 u16 saveGCDGMBUS;
1038 };
1039
1040 struct vlv_s0ix_state {
1041 /* GAM */
1042 u32 wr_watermark;
1043 u32 gfx_prio_ctrl;
1044 u32 arb_mode;
1045 u32 gfx_pend_tlb0;
1046 u32 gfx_pend_tlb1;
1047 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1048 u32 media_max_req_count;
1049 u32 gfx_max_req_count;
1050 u32 render_hwsp;
1051 u32 ecochk;
1052 u32 bsd_hwsp;
1053 u32 blt_hwsp;
1054 u32 tlb_rd_addr;
1055
1056 /* MBC */
1057 u32 g3dctl;
1058 u32 gsckgctl;
1059 u32 mbctl;
1060
1061 /* GCP */
1062 u32 ucgctl1;
1063 u32 ucgctl3;
1064 u32 rcgctl1;
1065 u32 rcgctl2;
1066 u32 rstctl;
1067 u32 misccpctl;
1068
1069 /* GPM */
1070 u32 gfxpause;
1071 u32 rpdeuhwtc;
1072 u32 rpdeuc;
1073 u32 ecobus;
1074 u32 pwrdwnupctl;
1075 u32 rp_down_timeout;
1076 u32 rp_deucsw;
1077 u32 rcubmabdtmr;
1078 u32 rcedata;
1079 u32 spare2gh;
1080
1081 /* Display 1 CZ domain */
1082 u32 gt_imr;
1083 u32 gt_ier;
1084 u32 pm_imr;
1085 u32 pm_ier;
1086 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1087
1088 /* GT SA CZ domain */
1089 u32 tilectl;
1090 u32 gt_fifoctl;
1091 u32 gtlc_wake_ctrl;
1092 u32 gtlc_survive;
1093 u32 pmwgicz;
1094
1095 /* Display 2 CZ domain */
1096 u32 gu_ctl0;
1097 u32 gu_ctl1;
1098 u32 pcbr;
1099 u32 clock_gate_dis2;
1100 };
1101
1102 struct intel_rps_ei {
1103 u32 cz_clock;
1104 u32 render_c0;
1105 u32 media_c0;
1106 };
1107
1108 struct intel_gen6_power_mgmt {
1109 /*
1110 * work, interrupts_enabled and pm_iir are protected by
1111 * dev_priv->irq_lock
1112 */
1113 struct work_struct work;
1114 bool interrupts_enabled;
1115 u32 pm_iir;
1116
1117 /* Frequencies are stored in potentially platform dependent multiples.
1118 * In other words, *_freq needs to be multiplied by X to be interesting.
1119 * Soft limits are those which are used for the dynamic reclocking done
1120 * by the driver (raise frequencies under heavy loads, and lower for
1121 * lighter loads). Hard limits are those imposed by the hardware.
1122 *
1123 * A distinction is made for overclocking, which is never enabled by
1124 * default, and is considered to be above the hard limit if it's
1125 * possible at all.
1126 */
1127 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1128 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1129 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1130 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1131 u8 min_freq; /* AKA RPn. Minimum frequency */
1132 u8 idle_freq; /* Frequency to request when we are idle */
1133 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1134 u8 rp1_freq; /* "less than" RP0 power/freqency */
1135 u8 rp0_freq; /* Non-overclocked max frequency. */
1136
1137 u8 up_threshold; /* Current %busy required to uplock */
1138 u8 down_threshold; /* Current %busy required to downclock */
1139
1140 int last_adj;
1141 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1142
1143 spinlock_t client_lock;
1144 struct list_head clients;
1145 bool client_boost;
1146
1147 bool enabled;
1148 struct delayed_work delayed_resume_work;
1149 unsigned boosts;
1150
1151 struct intel_rps_client semaphores, mmioflips;
1152
1153 /* manual wa residency calculations */
1154 struct intel_rps_ei up_ei, down_ei;
1155
1156 /*
1157 * Protects RPS/RC6 register access and PCU communication.
1158 * Must be taken after struct_mutex if nested. Note that
1159 * this lock may be held for long periods of time when
1160 * talking to hw - so only take it when talking to hw!
1161 */
1162 struct mutex hw_lock;
1163 };
1164
1165 /* defined intel_pm.c */
1166 extern spinlock_t mchdev_lock;
1167
1168 struct intel_ilk_power_mgmt {
1169 u8 cur_delay;
1170 u8 min_delay;
1171 u8 max_delay;
1172 u8 fmax;
1173 u8 fstart;
1174
1175 u64 last_count1;
1176 unsigned long last_time1;
1177 unsigned long chipset_power;
1178 u64 last_count2;
1179 u64 last_time2;
1180 unsigned long gfx_power;
1181 u8 corr;
1182
1183 int c_m;
1184 int r_t;
1185 };
1186
1187 struct drm_i915_private;
1188 struct i915_power_well;
1189
1190 struct i915_power_well_ops {
1191 /*
1192 * Synchronize the well's hw state to match the current sw state, for
1193 * example enable/disable it based on the current refcount. Called
1194 * during driver init and resume time, possibly after first calling
1195 * the enable/disable handlers.
1196 */
1197 void (*sync_hw)(struct drm_i915_private *dev_priv,
1198 struct i915_power_well *power_well);
1199 /*
1200 * Enable the well and resources that depend on it (for example
1201 * interrupts located on the well). Called after the 0->1 refcount
1202 * transition.
1203 */
1204 void (*enable)(struct drm_i915_private *dev_priv,
1205 struct i915_power_well *power_well);
1206 /*
1207 * Disable the well and resources that depend on it. Called after
1208 * the 1->0 refcount transition.
1209 */
1210 void (*disable)(struct drm_i915_private *dev_priv,
1211 struct i915_power_well *power_well);
1212 /* Returns the hw enabled state. */
1213 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1214 struct i915_power_well *power_well);
1215 };
1216
1217 /* Power well structure for haswell */
1218 struct i915_power_well {
1219 const char *name;
1220 bool always_on;
1221 /* power well enable/disable usage count */
1222 int count;
1223 /* cached hw enabled state */
1224 bool hw_enabled;
1225 unsigned long domains;
1226 unsigned long data;
1227 const struct i915_power_well_ops *ops;
1228 };
1229
1230 struct i915_power_domains {
1231 /*
1232 * Power wells needed for initialization at driver init and suspend
1233 * time are on. They are kept on until after the first modeset.
1234 */
1235 bool init_power_on;
1236 bool initializing;
1237 int power_well_count;
1238
1239 struct mutex lock;
1240 int domain_use_count[POWER_DOMAIN_NUM];
1241 struct i915_power_well *power_wells;
1242 };
1243
1244 #define MAX_L3_SLICES 2
1245 struct intel_l3_parity {
1246 u32 *remap_info[MAX_L3_SLICES];
1247 struct work_struct error_work;
1248 int which_slice;
1249 };
1250
1251 struct i915_gem_mm {
1252 /** Memory allocator for GTT stolen memory */
1253 struct drm_mm stolen;
1254 /** Protects the usage of the GTT stolen memory allocator. This is
1255 * always the inner lock when overlapping with struct_mutex. */
1256 struct mutex stolen_lock;
1257
1258 /** List of all objects in gtt_space. Used to restore gtt
1259 * mappings on resume */
1260 struct list_head bound_list;
1261 /**
1262 * List of objects which are not bound to the GTT (thus
1263 * are idle and not used by the GPU) but still have
1264 * (presumably uncached) pages still attached.
1265 */
1266 struct list_head unbound_list;
1267
1268 /** Usable portion of the GTT for GEM */
1269 unsigned long stolen_base; /* limited to low memory (32-bit) */
1270
1271 /** PPGTT used for aliasing the PPGTT with the GTT */
1272 struct i915_hw_ppgtt *aliasing_ppgtt;
1273
1274 struct notifier_block oom_notifier;
1275 struct shrinker shrinker;
1276 bool shrinker_no_lock_stealing;
1277
1278 /** LRU list of objects with fence regs on them. */
1279 struct list_head fence_list;
1280
1281 /**
1282 * We leave the user IRQ off as much as possible,
1283 * but this means that requests will finish and never
1284 * be retired once the system goes idle. Set a timer to
1285 * fire periodically while the ring is running. When it
1286 * fires, go retire requests.
1287 */
1288 struct delayed_work retire_work;
1289
1290 /**
1291 * When we detect an idle GPU, we want to turn on
1292 * powersaving features. So once we see that there
1293 * are no more requests outstanding and no more
1294 * arrive within a small period of time, we fire
1295 * off the idle_work.
1296 */
1297 struct delayed_work idle_work;
1298
1299 /**
1300 * Are we in a non-interruptible section of code like
1301 * modesetting?
1302 */
1303 bool interruptible;
1304
1305 /**
1306 * Is the GPU currently considered idle, or busy executing userspace
1307 * requests? Whilst idle, we attempt to power down the hardware and
1308 * display clocks. In order to reduce the effect on performance, there
1309 * is a slight delay before we do so.
1310 */
1311 bool busy;
1312
1313 /* the indicator for dispatch video commands on two BSD rings */
1314 int bsd_ring_dispatch_index;
1315
1316 /** Bit 6 swizzling required for X tiling */
1317 uint32_t bit_6_swizzle_x;
1318 /** Bit 6 swizzling required for Y tiling */
1319 uint32_t bit_6_swizzle_y;
1320
1321 /* accounting, useful for userland debugging */
1322 spinlock_t object_stat_lock;
1323 size_t object_memory;
1324 u32 object_count;
1325 };
1326
1327 struct drm_i915_error_state_buf {
1328 struct drm_i915_private *i915;
1329 unsigned bytes;
1330 unsigned size;
1331 int err;
1332 u8 *buf;
1333 loff_t start;
1334 loff_t pos;
1335 };
1336
1337 struct i915_error_state_file_priv {
1338 struct drm_device *dev;
1339 struct drm_i915_error_state *error;
1340 };
1341
1342 struct i915_gpu_error {
1343 /* For hangcheck timer */
1344 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1345 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1346 /* Hang gpu twice in this window and your context gets banned */
1347 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1348
1349 struct workqueue_struct *hangcheck_wq;
1350 struct delayed_work hangcheck_work;
1351
1352 /* For reset and error_state handling. */
1353 spinlock_t lock;
1354 /* Protected by the above dev->gpu_error.lock. */
1355 struct drm_i915_error_state *first_error;
1356
1357 unsigned long missed_irq_rings;
1358
1359 /**
1360 * State variable controlling the reset flow and count
1361 *
1362 * This is a counter which gets incremented when reset is triggered,
1363 * and again when reset has been handled. So odd values (lowest bit set)
1364 * means that reset is in progress and even values that
1365 * (reset_counter >> 1):th reset was successfully completed.
1366 *
1367 * If reset is not completed succesfully, the I915_WEDGE bit is
1368 * set meaning that hardware is terminally sour and there is no
1369 * recovery. All waiters on the reset_queue will be woken when
1370 * that happens.
1371 *
1372 * This counter is used by the wait_seqno code to notice that reset
1373 * event happened and it needs to restart the entire ioctl (since most
1374 * likely the seqno it waited for won't ever signal anytime soon).
1375 *
1376 * This is important for lock-free wait paths, where no contended lock
1377 * naturally enforces the correct ordering between the bail-out of the
1378 * waiter and the gpu reset work code.
1379 */
1380 atomic_t reset_counter;
1381
1382 #define I915_RESET_IN_PROGRESS_FLAG 1
1383 #define I915_WEDGED (1 << 31)
1384
1385 /**
1386 * Waitqueue to signal when the reset has completed. Used by clients
1387 * that wait for dev_priv->mm.wedged to settle.
1388 */
1389 wait_queue_head_t reset_queue;
1390
1391 /* Userspace knobs for gpu hang simulation;
1392 * combines both a ring mask, and extra flags
1393 */
1394 u32 stop_rings;
1395 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1396 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1397
1398 /* For missed irq/seqno simulation. */
1399 unsigned int test_irq_rings;
1400
1401 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1402 bool reload_in_reset;
1403 };
1404
1405 enum modeset_restore {
1406 MODESET_ON_LID_OPEN,
1407 MODESET_DONE,
1408 MODESET_SUSPENDED,
1409 };
1410
1411 #define DP_AUX_A 0x40
1412 #define DP_AUX_B 0x10
1413 #define DP_AUX_C 0x20
1414 #define DP_AUX_D 0x30
1415
1416 #define DDC_PIN_B 0x05
1417 #define DDC_PIN_C 0x04
1418 #define DDC_PIN_D 0x06
1419
1420 struct ddi_vbt_port_info {
1421 /*
1422 * This is an index in the HDMI/DVI DDI buffer translation table.
1423 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1424 * populate this field.
1425 */
1426 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1427 uint8_t hdmi_level_shift;
1428
1429 uint8_t supports_dvi:1;
1430 uint8_t supports_hdmi:1;
1431 uint8_t supports_dp:1;
1432
1433 uint8_t alternate_aux_channel;
1434 uint8_t alternate_ddc_pin;
1435
1436 uint8_t dp_boost_level;
1437 uint8_t hdmi_boost_level;
1438 };
1439
1440 enum psr_lines_to_wait {
1441 PSR_0_LINES_TO_WAIT = 0,
1442 PSR_1_LINE_TO_WAIT,
1443 PSR_4_LINES_TO_WAIT,
1444 PSR_8_LINES_TO_WAIT
1445 };
1446
1447 struct intel_vbt_data {
1448 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1449 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1450
1451 /* Feature bits */
1452 unsigned int int_tv_support:1;
1453 unsigned int lvds_dither:1;
1454 unsigned int lvds_vbt:1;
1455 unsigned int int_crt_support:1;
1456 unsigned int lvds_use_ssc:1;
1457 unsigned int display_clock_mode:1;
1458 unsigned int fdi_rx_polarity_inverted:1;
1459 unsigned int has_mipi:1;
1460 int lvds_ssc_freq;
1461 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1462
1463 enum drrs_support_type drrs_type;
1464
1465 /* eDP */
1466 int edp_rate;
1467 int edp_lanes;
1468 int edp_preemphasis;
1469 int edp_vswing;
1470 bool edp_initialized;
1471 bool edp_support;
1472 int edp_bpp;
1473 struct edp_power_seq edp_pps;
1474
1475 struct {
1476 bool full_link;
1477 bool require_aux_wakeup;
1478 int idle_frames;
1479 enum psr_lines_to_wait lines_to_wait;
1480 int tp1_wakeup_time;
1481 int tp2_tp3_wakeup_time;
1482 } psr;
1483
1484 struct {
1485 u16 pwm_freq_hz;
1486 bool present;
1487 bool active_low_pwm;
1488 u8 min_brightness; /* min_brightness/255 of max */
1489 } backlight;
1490
1491 /* MIPI DSI */
1492 struct {
1493 u16 port;
1494 u16 panel_id;
1495 struct mipi_config *config;
1496 struct mipi_pps_data *pps;
1497 u8 seq_version;
1498 u32 size;
1499 u8 *data;
1500 u8 *sequence[MIPI_SEQ_MAX];
1501 } dsi;
1502
1503 int crt_ddc_pin;
1504
1505 int child_dev_num;
1506 union child_device_config *child_dev;
1507
1508 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1509 };
1510
1511 enum intel_ddb_partitioning {
1512 INTEL_DDB_PART_1_2,
1513 INTEL_DDB_PART_5_6, /* IVB+ */
1514 };
1515
1516 struct intel_wm_level {
1517 bool enable;
1518 uint32_t pri_val;
1519 uint32_t spr_val;
1520 uint32_t cur_val;
1521 uint32_t fbc_val;
1522 };
1523
1524 struct ilk_wm_values {
1525 uint32_t wm_pipe[3];
1526 uint32_t wm_lp[3];
1527 uint32_t wm_lp_spr[3];
1528 uint32_t wm_linetime[3];
1529 bool enable_fbc_wm;
1530 enum intel_ddb_partitioning partitioning;
1531 };
1532
1533 struct vlv_pipe_wm {
1534 uint16_t primary;
1535 uint16_t sprite[2];
1536 uint8_t cursor;
1537 };
1538
1539 struct vlv_sr_wm {
1540 uint16_t plane;
1541 uint8_t cursor;
1542 };
1543
1544 struct vlv_wm_values {
1545 struct vlv_pipe_wm pipe[3];
1546 struct vlv_sr_wm sr;
1547 struct {
1548 uint8_t cursor;
1549 uint8_t sprite[2];
1550 uint8_t primary;
1551 } ddl[3];
1552 uint8_t level;
1553 bool cxsr;
1554 };
1555
1556 struct skl_ddb_entry {
1557 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1558 };
1559
1560 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1561 {
1562 return entry->end - entry->start;
1563 }
1564
1565 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1566 const struct skl_ddb_entry *e2)
1567 {
1568 if (e1->start == e2->start && e1->end == e2->end)
1569 return true;
1570
1571 return false;
1572 }
1573
1574 struct skl_ddb_allocation {
1575 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1576 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1577 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1578 };
1579
1580 struct skl_wm_values {
1581 bool dirty[I915_MAX_PIPES];
1582 struct skl_ddb_allocation ddb;
1583 uint32_t wm_linetime[I915_MAX_PIPES];
1584 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1585 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1586 };
1587
1588 struct skl_wm_level {
1589 bool plane_en[I915_MAX_PLANES];
1590 uint16_t plane_res_b[I915_MAX_PLANES];
1591 uint8_t plane_res_l[I915_MAX_PLANES];
1592 };
1593
1594 /*
1595 * This struct helps tracking the state needed for runtime PM, which puts the
1596 * device in PCI D3 state. Notice that when this happens, nothing on the
1597 * graphics device works, even register access, so we don't get interrupts nor
1598 * anything else.
1599 *
1600 * Every piece of our code that needs to actually touch the hardware needs to
1601 * either call intel_runtime_pm_get or call intel_display_power_get with the
1602 * appropriate power domain.
1603 *
1604 * Our driver uses the autosuspend delay feature, which means we'll only really
1605 * suspend if we stay with zero refcount for a certain amount of time. The
1606 * default value is currently very conservative (see intel_runtime_pm_enable), but
1607 * it can be changed with the standard runtime PM files from sysfs.
1608 *
1609 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1610 * goes back to false exactly before we reenable the IRQs. We use this variable
1611 * to check if someone is trying to enable/disable IRQs while they're supposed
1612 * to be disabled. This shouldn't happen and we'll print some error messages in
1613 * case it happens.
1614 *
1615 * For more, read the Documentation/power/runtime_pm.txt.
1616 */
1617 struct i915_runtime_pm {
1618 bool suspended;
1619 bool irqs_enabled;
1620 };
1621
1622 enum intel_pipe_crc_source {
1623 INTEL_PIPE_CRC_SOURCE_NONE,
1624 INTEL_PIPE_CRC_SOURCE_PLANE1,
1625 INTEL_PIPE_CRC_SOURCE_PLANE2,
1626 INTEL_PIPE_CRC_SOURCE_PF,
1627 INTEL_PIPE_CRC_SOURCE_PIPE,
1628 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1629 INTEL_PIPE_CRC_SOURCE_TV,
1630 INTEL_PIPE_CRC_SOURCE_DP_B,
1631 INTEL_PIPE_CRC_SOURCE_DP_C,
1632 INTEL_PIPE_CRC_SOURCE_DP_D,
1633 INTEL_PIPE_CRC_SOURCE_AUTO,
1634 INTEL_PIPE_CRC_SOURCE_MAX,
1635 };
1636
1637 struct intel_pipe_crc_entry {
1638 uint32_t frame;
1639 uint32_t crc[5];
1640 };
1641
1642 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1643 struct intel_pipe_crc {
1644 spinlock_t lock;
1645 bool opened; /* exclusive access to the result file */
1646 struct intel_pipe_crc_entry *entries;
1647 enum intel_pipe_crc_source source;
1648 int head, tail;
1649 wait_queue_head_t wq;
1650 };
1651
1652 struct i915_frontbuffer_tracking {
1653 struct mutex lock;
1654
1655 /*
1656 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1657 * scheduled flips.
1658 */
1659 unsigned busy_bits;
1660 unsigned flip_bits;
1661 };
1662
1663 struct i915_wa_reg {
1664 u32 addr;
1665 u32 value;
1666 /* bitmask representing WA bits */
1667 u32 mask;
1668 };
1669
1670 #define I915_MAX_WA_REGS 16
1671
1672 struct i915_workarounds {
1673 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1674 u32 count;
1675 };
1676
1677 struct i915_virtual_gpu {
1678 bool active;
1679 };
1680
1681 struct i915_execbuffer_params {
1682 struct drm_device *dev;
1683 struct drm_file *file;
1684 uint32_t dispatch_flags;
1685 uint32_t args_batch_start_offset;
1686 uint64_t batch_obj_vm_offset;
1687 struct intel_engine_cs *ring;
1688 struct drm_i915_gem_object *batch_obj;
1689 struct intel_context *ctx;
1690 struct drm_i915_gem_request *request;
1691 };
1692
1693 struct drm_i915_private {
1694 struct drm_device *dev;
1695 struct kmem_cache *objects;
1696 struct kmem_cache *vmas;
1697 struct kmem_cache *requests;
1698
1699 const struct intel_device_info info;
1700
1701 int relative_constants_mode;
1702
1703 void __iomem *regs;
1704
1705 struct intel_uncore uncore;
1706
1707 struct i915_virtual_gpu vgpu;
1708
1709 struct intel_guc guc;
1710
1711 struct intel_csr csr;
1712
1713 /* Display CSR-related protection */
1714 struct mutex csr_lock;
1715
1716 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1717
1718 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1719 * controller on different i2c buses. */
1720 struct mutex gmbus_mutex;
1721
1722 /**
1723 * Base address of the gmbus and gpio block.
1724 */
1725 uint32_t gpio_mmio_base;
1726
1727 /* MMIO base address for MIPI regs */
1728 uint32_t mipi_mmio_base;
1729
1730 wait_queue_head_t gmbus_wait_queue;
1731
1732 struct pci_dev *bridge_dev;
1733 struct intel_engine_cs ring[I915_NUM_RINGS];
1734 struct drm_i915_gem_object *semaphore_obj;
1735 uint32_t last_seqno, next_seqno;
1736
1737 struct drm_dma_handle *status_page_dmah;
1738 struct resource mch_res;
1739
1740 /* protects the irq masks */
1741 spinlock_t irq_lock;
1742
1743 /* protects the mmio flip data */
1744 spinlock_t mmio_flip_lock;
1745
1746 bool display_irqs_enabled;
1747
1748 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1749 struct pm_qos_request pm_qos;
1750
1751 /* Sideband mailbox protection */
1752 struct mutex sb_lock;
1753
1754 /** Cached value of IMR to avoid reads in updating the bitfield */
1755 union {
1756 u32 irq_mask;
1757 u32 de_irq_mask[I915_MAX_PIPES];
1758 };
1759 u32 gt_irq_mask;
1760 u32 pm_irq_mask;
1761 u32 pm_rps_events;
1762 u32 pipestat_irq_mask[I915_MAX_PIPES];
1763
1764 struct i915_hotplug hotplug;
1765 struct i915_fbc fbc;
1766 struct i915_drrs drrs;
1767 struct intel_opregion opregion;
1768 struct intel_vbt_data vbt;
1769
1770 bool preserve_bios_swizzle;
1771
1772 /* overlay */
1773 struct intel_overlay *overlay;
1774
1775 /* backlight registers and fields in struct intel_panel */
1776 struct mutex backlight_lock;
1777
1778 /* LVDS info */
1779 bool no_aux_handshake;
1780
1781 /* protects panel power sequencer state */
1782 struct mutex pps_mutex;
1783
1784 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1785 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1786 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1787
1788 unsigned int fsb_freq, mem_freq, is_ddr3;
1789 unsigned int skl_boot_cdclk;
1790 unsigned int cdclk_freq, max_cdclk_freq;
1791 unsigned int max_dotclk_freq;
1792 unsigned int hpll_freq;
1793 unsigned int czclk_freq;
1794
1795 /**
1796 * wq - Driver workqueue for GEM.
1797 *
1798 * NOTE: Work items scheduled here are not allowed to grab any modeset
1799 * locks, for otherwise the flushing done in the pageflip code will
1800 * result in deadlocks.
1801 */
1802 struct workqueue_struct *wq;
1803
1804 /* Display functions */
1805 struct drm_i915_display_funcs display;
1806
1807 /* PCH chipset type */
1808 enum intel_pch pch_type;
1809 unsigned short pch_id;
1810
1811 unsigned long quirks;
1812
1813 enum modeset_restore modeset_restore;
1814 struct mutex modeset_restore_lock;
1815
1816 struct list_head vm_list; /* Global list of all address spaces */
1817 struct i915_gtt gtt; /* VM representing the global address space */
1818
1819 struct i915_gem_mm mm;
1820 DECLARE_HASHTABLE(mm_structs, 7);
1821 struct mutex mm_lock;
1822
1823 /* Kernel Modesetting */
1824
1825 struct sdvo_device_mapping sdvo_mappings[2];
1826
1827 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1828 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1829 wait_queue_head_t pending_flip_queue;
1830
1831 #ifdef CONFIG_DEBUG_FS
1832 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1833 #endif
1834
1835 int num_shared_dpll;
1836 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1837 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1838
1839 struct i915_workarounds workarounds;
1840
1841 /* Reclocking support */
1842 bool render_reclock_avail;
1843
1844 struct i915_frontbuffer_tracking fb_tracking;
1845
1846 u16 orig_clock;
1847
1848 bool mchbar_need_disable;
1849
1850 struct intel_l3_parity l3_parity;
1851
1852 /* Cannot be determined by PCIID. You must always read a register. */
1853 size_t ellc_size;
1854
1855 /* gen6+ rps state */
1856 struct intel_gen6_power_mgmt rps;
1857
1858 /* ilk-only ips/rps state. Everything in here is protected by the global
1859 * mchdev_lock in intel_pm.c */
1860 struct intel_ilk_power_mgmt ips;
1861
1862 struct i915_power_domains power_domains;
1863
1864 struct i915_psr psr;
1865
1866 struct i915_gpu_error gpu_error;
1867
1868 struct drm_i915_gem_object *vlv_pctx;
1869
1870 #ifdef CONFIG_DRM_FBDEV_EMULATION
1871 /* list of fbdev register on this device */
1872 struct intel_fbdev *fbdev;
1873 struct work_struct fbdev_suspend_work;
1874 #endif
1875
1876 struct drm_property *broadcast_rgb_property;
1877 struct drm_property *force_audio_property;
1878
1879 /* hda/i915 audio component */
1880 struct i915_audio_component *audio_component;
1881 bool audio_component_registered;
1882 /**
1883 * av_mutex - mutex for audio/video sync
1884 *
1885 */
1886 struct mutex av_mutex;
1887
1888 uint32_t hw_context_size;
1889 struct list_head context_list;
1890
1891 u32 fdi_rx_config;
1892
1893 u32 chv_phy_control;
1894
1895 u32 suspend_count;
1896 struct i915_suspend_saved_registers regfile;
1897 struct vlv_s0ix_state vlv_s0ix_state;
1898
1899 struct {
1900 /*
1901 * Raw watermark latency values:
1902 * in 0.1us units for WM0,
1903 * in 0.5us units for WM1+.
1904 */
1905 /* primary */
1906 uint16_t pri_latency[5];
1907 /* sprite */
1908 uint16_t spr_latency[5];
1909 /* cursor */
1910 uint16_t cur_latency[5];
1911 /*
1912 * Raw watermark memory latency values
1913 * for SKL for all 8 levels
1914 * in 1us units.
1915 */
1916 uint16_t skl_latency[8];
1917
1918 /*
1919 * The skl_wm_values structure is a bit too big for stack
1920 * allocation, so we keep the staging struct where we store
1921 * intermediate results here instead.
1922 */
1923 struct skl_wm_values skl_results;
1924
1925 /* current hardware state */
1926 union {
1927 struct ilk_wm_values hw;
1928 struct skl_wm_values skl_hw;
1929 struct vlv_wm_values vlv;
1930 };
1931
1932 uint8_t max_level;
1933 } wm;
1934
1935 struct i915_runtime_pm pm;
1936
1937 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1938 struct {
1939 int (*execbuf_submit)(struct i915_execbuffer_params *params,
1940 struct drm_i915_gem_execbuffer2 *args,
1941 struct list_head *vmas);
1942 int (*init_rings)(struct drm_device *dev);
1943 void (*cleanup_ring)(struct intel_engine_cs *ring);
1944 void (*stop_ring)(struct intel_engine_cs *ring);
1945 } gt;
1946
1947 bool edp_low_vswing;
1948
1949 /* perform PHY state sanity checks? */
1950 bool chv_phy_assert[2];
1951
1952 /*
1953 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1954 * will be rejected. Instead look for a better place.
1955 */
1956 };
1957
1958 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1959 {
1960 return dev->dev_private;
1961 }
1962
1963 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1964 {
1965 return to_i915(dev_get_drvdata(dev));
1966 }
1967
1968 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1969 {
1970 return container_of(guc, struct drm_i915_private, guc);
1971 }
1972
1973 /* Iterate over initialised rings */
1974 #define for_each_ring(ring__, dev_priv__, i__) \
1975 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1976 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1977
1978 enum hdmi_force_audio {
1979 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1980 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1981 HDMI_AUDIO_AUTO, /* trust EDID */
1982 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1983 };
1984
1985 #define I915_GTT_OFFSET_NONE ((u32)-1)
1986
1987 struct drm_i915_gem_object_ops {
1988 /* Interface between the GEM object and its backing storage.
1989 * get_pages() is called once prior to the use of the associated set
1990 * of pages before to binding them into the GTT, and put_pages() is
1991 * called after we no longer need them. As we expect there to be
1992 * associated cost with migrating pages between the backing storage
1993 * and making them available for the GPU (e.g. clflush), we may hold
1994 * onto the pages after they are no longer referenced by the GPU
1995 * in case they may be used again shortly (for example migrating the
1996 * pages to a different memory domain within the GTT). put_pages()
1997 * will therefore most likely be called when the object itself is
1998 * being released or under memory pressure (where we attempt to
1999 * reap pages for the shrinker).
2000 */
2001 int (*get_pages)(struct drm_i915_gem_object *);
2002 void (*put_pages)(struct drm_i915_gem_object *);
2003 int (*dmabuf_export)(struct drm_i915_gem_object *);
2004 void (*release)(struct drm_i915_gem_object *);
2005 };
2006
2007 /*
2008 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2009 * considered to be the frontbuffer for the given plane interface-wise. This
2010 * doesn't mean that the hw necessarily already scans it out, but that any
2011 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2012 *
2013 * We have one bit per pipe and per scanout plane type.
2014 */
2015 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2016 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2017 #define INTEL_FRONTBUFFER_BITS \
2018 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2019 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2020 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2021 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2022 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2023 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2024 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2025 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2026 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2027 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2028 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2029
2030 struct drm_i915_gem_object {
2031 struct drm_gem_object base;
2032
2033 const struct drm_i915_gem_object_ops *ops;
2034
2035 /** List of VMAs backed by this object */
2036 struct list_head vma_list;
2037
2038 /** Stolen memory for this object, instead of being backed by shmem. */
2039 struct drm_mm_node *stolen;
2040 struct list_head global_list;
2041
2042 struct list_head ring_list[I915_NUM_RINGS];
2043 /** Used in execbuf to temporarily hold a ref */
2044 struct list_head obj_exec_link;
2045
2046 struct list_head batch_pool_link;
2047
2048 /**
2049 * This is set if the object is on the active lists (has pending
2050 * rendering and so a non-zero seqno), and is not set if it i s on
2051 * inactive (ready to be unbound) list.
2052 */
2053 unsigned int active:I915_NUM_RINGS;
2054
2055 /**
2056 * This is set if the object has been written to since last bound
2057 * to the GTT
2058 */
2059 unsigned int dirty:1;
2060
2061 /**
2062 * Fence register bits (if any) for this object. Will be set
2063 * as needed when mapped into the GTT.
2064 * Protected by dev->struct_mutex.
2065 */
2066 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2067
2068 /**
2069 * Advice: are the backing pages purgeable?
2070 */
2071 unsigned int madv:2;
2072
2073 /**
2074 * Current tiling mode for the object.
2075 */
2076 unsigned int tiling_mode:2;
2077 /**
2078 * Whether the tiling parameters for the currently associated fence
2079 * register have changed. Note that for the purposes of tracking
2080 * tiling changes we also treat the unfenced register, the register
2081 * slot that the object occupies whilst it executes a fenced
2082 * command (such as BLT on gen2/3), as a "fence".
2083 */
2084 unsigned int fence_dirty:1;
2085
2086 /**
2087 * Is the object at the current location in the gtt mappable and
2088 * fenceable? Used to avoid costly recalculations.
2089 */
2090 unsigned int map_and_fenceable:1;
2091
2092 /**
2093 * Whether the current gtt mapping needs to be mappable (and isn't just
2094 * mappable by accident). Track pin and fault separate for a more
2095 * accurate mappable working set.
2096 */
2097 unsigned int fault_mappable:1;
2098
2099 /*
2100 * Is the object to be mapped as read-only to the GPU
2101 * Only honoured if hardware has relevant pte bit
2102 */
2103 unsigned long gt_ro:1;
2104 unsigned int cache_level:3;
2105 unsigned int cache_dirty:1;
2106
2107 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2108
2109 unsigned int pin_display;
2110
2111 struct sg_table *pages;
2112 int pages_pin_count;
2113 struct get_page {
2114 struct scatterlist *sg;
2115 int last;
2116 } get_page;
2117
2118 /* prime dma-buf support */
2119 void *dma_buf_vmapping;
2120 int vmapping_count;
2121
2122 /** Breadcrumb of last rendering to the buffer.
2123 * There can only be one writer, but we allow for multiple readers.
2124 * If there is a writer that necessarily implies that all other
2125 * read requests are complete - but we may only be lazily clearing
2126 * the read requests. A read request is naturally the most recent
2127 * request on a ring, so we may have two different write and read
2128 * requests on one ring where the write request is older than the
2129 * read request. This allows for the CPU to read from an active
2130 * buffer by only waiting for the write to complete.
2131 * */
2132 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
2133 struct drm_i915_gem_request *last_write_req;
2134 /** Breadcrumb of last fenced GPU access to the buffer. */
2135 struct drm_i915_gem_request *last_fenced_req;
2136
2137 /** Current tiling stride for the object, if it's tiled. */
2138 uint32_t stride;
2139
2140 /** References from framebuffers, locks out tiling changes. */
2141 unsigned long framebuffer_references;
2142
2143 /** Record of address bit 17 of each page at last unbind. */
2144 unsigned long *bit_17;
2145
2146 union {
2147 /** for phy allocated objects */
2148 struct drm_dma_handle *phys_handle;
2149
2150 struct i915_gem_userptr {
2151 uintptr_t ptr;
2152 unsigned read_only :1;
2153 unsigned workers :4;
2154 #define I915_GEM_USERPTR_MAX_WORKERS 15
2155
2156 struct i915_mm_struct *mm;
2157 struct i915_mmu_object *mmu_object;
2158 struct work_struct *work;
2159 } userptr;
2160 };
2161 };
2162 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2163
2164 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2165 struct drm_i915_gem_object *new,
2166 unsigned frontbuffer_bits);
2167
2168 /**
2169 * Request queue structure.
2170 *
2171 * The request queue allows us to note sequence numbers that have been emitted
2172 * and may be associated with active buffers to be retired.
2173 *
2174 * By keeping this list, we can avoid having to do questionable sequence
2175 * number comparisons on buffer last_read|write_seqno. It also allows an
2176 * emission time to be associated with the request for tracking how far ahead
2177 * of the GPU the submission is.
2178 *
2179 * The requests are reference counted, so upon creation they should have an
2180 * initial reference taken using kref_init
2181 */
2182 struct drm_i915_gem_request {
2183 struct kref ref;
2184
2185 /** On Which ring this request was generated */
2186 struct drm_i915_private *i915;
2187 struct intel_engine_cs *ring;
2188
2189 /** GEM sequence number associated with this request. */
2190 uint32_t seqno;
2191
2192 /** Position in the ringbuffer of the start of the request */
2193 u32 head;
2194
2195 /**
2196 * Position in the ringbuffer of the start of the postfix.
2197 * This is required to calculate the maximum available ringbuffer
2198 * space without overwriting the postfix.
2199 */
2200 u32 postfix;
2201
2202 /** Position in the ringbuffer of the end of the whole request */
2203 u32 tail;
2204
2205 /**
2206 * Context and ring buffer related to this request
2207 * Contexts are refcounted, so when this request is associated with a
2208 * context, we must increment the context's refcount, to guarantee that
2209 * it persists while any request is linked to it. Requests themselves
2210 * are also refcounted, so the request will only be freed when the last
2211 * reference to it is dismissed, and the code in
2212 * i915_gem_request_free() will then decrement the refcount on the
2213 * context.
2214 */
2215 struct intel_context *ctx;
2216 struct intel_ringbuffer *ringbuf;
2217
2218 /** Batch buffer related to this request if any (used for
2219 error state dump only) */
2220 struct drm_i915_gem_object *batch_obj;
2221
2222 /** Time at which this request was emitted, in jiffies. */
2223 unsigned long emitted_jiffies;
2224
2225 /** global list entry for this request */
2226 struct list_head list;
2227
2228 struct drm_i915_file_private *file_priv;
2229 /** file_priv list entry for this request */
2230 struct list_head client_list;
2231
2232 /** process identifier submitting this request */
2233 struct pid *pid;
2234
2235 /**
2236 * The ELSP only accepts two elements at a time, so we queue
2237 * context/tail pairs on a given queue (ring->execlist_queue) until the
2238 * hardware is available. The queue serves a double purpose: we also use
2239 * it to keep track of the up to 2 contexts currently in the hardware
2240 * (usually one in execution and the other queued up by the GPU): We
2241 * only remove elements from the head of the queue when the hardware
2242 * informs us that an element has been completed.
2243 *
2244 * All accesses to the queue are mediated by a spinlock
2245 * (ring->execlist_lock).
2246 */
2247
2248 /** Execlist link in the submission queue.*/
2249 struct list_head execlist_link;
2250
2251 /** Execlists no. of times this request has been sent to the ELSP */
2252 int elsp_submitted;
2253
2254 };
2255
2256 int i915_gem_request_alloc(struct intel_engine_cs *ring,
2257 struct intel_context *ctx,
2258 struct drm_i915_gem_request **req_out);
2259 void i915_gem_request_cancel(struct drm_i915_gem_request *req);
2260 void i915_gem_request_free(struct kref *req_ref);
2261 int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2262 struct drm_file *file);
2263
2264 static inline uint32_t
2265 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2266 {
2267 return req ? req->seqno : 0;
2268 }
2269
2270 static inline struct intel_engine_cs *
2271 i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2272 {
2273 return req ? req->ring : NULL;
2274 }
2275
2276 static inline struct drm_i915_gem_request *
2277 i915_gem_request_reference(struct drm_i915_gem_request *req)
2278 {
2279 if (req)
2280 kref_get(&req->ref);
2281 return req;
2282 }
2283
2284 static inline void
2285 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2286 {
2287 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
2288 kref_put(&req->ref, i915_gem_request_free);
2289 }
2290
2291 static inline void
2292 i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2293 {
2294 struct drm_device *dev;
2295
2296 if (!req)
2297 return;
2298
2299 dev = req->ring->dev;
2300 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
2301 mutex_unlock(&dev->struct_mutex);
2302 }
2303
2304 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2305 struct drm_i915_gem_request *src)
2306 {
2307 if (src)
2308 i915_gem_request_reference(src);
2309
2310 if (*pdst)
2311 i915_gem_request_unreference(*pdst);
2312
2313 *pdst = src;
2314 }
2315
2316 /*
2317 * XXX: i915_gem_request_completed should be here but currently needs the
2318 * definition of i915_seqno_passed() which is below. It will be moved in
2319 * a later patch when the call to i915_seqno_passed() is obsoleted...
2320 */
2321
2322 /*
2323 * A command that requires special handling by the command parser.
2324 */
2325 struct drm_i915_cmd_descriptor {
2326 /*
2327 * Flags describing how the command parser processes the command.
2328 *
2329 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2330 * a length mask if not set
2331 * CMD_DESC_SKIP: The command is allowed but does not follow the
2332 * standard length encoding for the opcode range in
2333 * which it falls
2334 * CMD_DESC_REJECT: The command is never allowed
2335 * CMD_DESC_REGISTER: The command should be checked against the
2336 * register whitelist for the appropriate ring
2337 * CMD_DESC_MASTER: The command is allowed if the submitting process
2338 * is the DRM master
2339 */
2340 u32 flags;
2341 #define CMD_DESC_FIXED (1<<0)
2342 #define CMD_DESC_SKIP (1<<1)
2343 #define CMD_DESC_REJECT (1<<2)
2344 #define CMD_DESC_REGISTER (1<<3)
2345 #define CMD_DESC_BITMASK (1<<4)
2346 #define CMD_DESC_MASTER (1<<5)
2347
2348 /*
2349 * The command's unique identification bits and the bitmask to get them.
2350 * This isn't strictly the opcode field as defined in the spec and may
2351 * also include type, subtype, and/or subop fields.
2352 */
2353 struct {
2354 u32 value;
2355 u32 mask;
2356 } cmd;
2357
2358 /*
2359 * The command's length. The command is either fixed length (i.e. does
2360 * not include a length field) or has a length field mask. The flag
2361 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2362 * a length mask. All command entries in a command table must include
2363 * length information.
2364 */
2365 union {
2366 u32 fixed;
2367 u32 mask;
2368 } length;
2369
2370 /*
2371 * Describes where to find a register address in the command to check
2372 * against the ring's register whitelist. Only valid if flags has the
2373 * CMD_DESC_REGISTER bit set.
2374 *
2375 * A non-zero step value implies that the command may access multiple
2376 * registers in sequence (e.g. LRI), in that case step gives the
2377 * distance in dwords between individual offset fields.
2378 */
2379 struct {
2380 u32 offset;
2381 u32 mask;
2382 u32 step;
2383 } reg;
2384
2385 #define MAX_CMD_DESC_BITMASKS 3
2386 /*
2387 * Describes command checks where a particular dword is masked and
2388 * compared against an expected value. If the command does not match
2389 * the expected value, the parser rejects it. Only valid if flags has
2390 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2391 * are valid.
2392 *
2393 * If the check specifies a non-zero condition_mask then the parser
2394 * only performs the check when the bits specified by condition_mask
2395 * are non-zero.
2396 */
2397 struct {
2398 u32 offset;
2399 u32 mask;
2400 u32 expected;
2401 u32 condition_offset;
2402 u32 condition_mask;
2403 } bits[MAX_CMD_DESC_BITMASKS];
2404 };
2405
2406 /*
2407 * A table of commands requiring special handling by the command parser.
2408 *
2409 * Each ring has an array of tables. Each table consists of an array of command
2410 * descriptors, which must be sorted with command opcodes in ascending order.
2411 */
2412 struct drm_i915_cmd_table {
2413 const struct drm_i915_cmd_descriptor *table;
2414 int count;
2415 };
2416
2417 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2418 #define __I915__(p) ({ \
2419 struct drm_i915_private *__p; \
2420 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2421 __p = (struct drm_i915_private *)p; \
2422 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2423 __p = to_i915((struct drm_device *)p); \
2424 else \
2425 BUILD_BUG(); \
2426 __p; \
2427 })
2428 #define INTEL_INFO(p) (&__I915__(p)->info)
2429 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2430 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2431
2432 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2433 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2434 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2435 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2436 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2437 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2438 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2439 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2440 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2441 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2442 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2443 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2444 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2445 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2446 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2447 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2448 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2449 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2450 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2451 INTEL_DEVID(dev) == 0x0152 || \
2452 INTEL_DEVID(dev) == 0x015a)
2453 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2454 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2455 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2456 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2457 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2458 #define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
2459 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2460 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2461 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2462 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2463 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2464 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2465 (INTEL_DEVID(dev) & 0xf) == 0xe))
2466 /* ULX machines are also considered ULT. */
2467 #define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2468 (INTEL_DEVID(dev) & 0xf) == 0xe)
2469 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2470 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2471 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2472 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2473 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2474 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2475 /* ULX machines are also considered ULT. */
2476 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2477 INTEL_DEVID(dev) == 0x0A1E)
2478 #define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2479 INTEL_DEVID(dev) == 0x1913 || \
2480 INTEL_DEVID(dev) == 0x1916 || \
2481 INTEL_DEVID(dev) == 0x1921 || \
2482 INTEL_DEVID(dev) == 0x1926)
2483 #define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2484 INTEL_DEVID(dev) == 0x1915 || \
2485 INTEL_DEVID(dev) == 0x191E)
2486 #define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2487 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2488 #define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2489 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2490
2491 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2492
2493 #define SKL_REVID_A0 (0x0)
2494 #define SKL_REVID_B0 (0x1)
2495 #define SKL_REVID_C0 (0x2)
2496 #define SKL_REVID_D0 (0x3)
2497 #define SKL_REVID_E0 (0x4)
2498 #define SKL_REVID_F0 (0x5)
2499
2500 #define BXT_REVID_A0 (0x0)
2501 #define BXT_REVID_B0 (0x3)
2502 #define BXT_REVID_C0 (0x9)
2503
2504 /*
2505 * The genX designation typically refers to the render engine, so render
2506 * capability related checks should use IS_GEN, while display and other checks
2507 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2508 * chips, etc.).
2509 */
2510 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2511 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2512 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2513 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2514 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2515 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2516 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2517 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2518
2519 #define RENDER_RING (1<<RCS)
2520 #define BSD_RING (1<<VCS)
2521 #define BLT_RING (1<<BCS)
2522 #define VEBOX_RING (1<<VECS)
2523 #define BSD2_RING (1<<VCS2)
2524 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2525 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2526 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2527 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2528 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2529 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2530 __I915__(dev)->ellc_size)
2531 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2532
2533 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2534 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2535 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2536 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2537 #define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
2538
2539 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2540 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2541
2542 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2543 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2544 /*
2545 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2546 * even when in MSI mode. This results in spurious interrupt warnings if the
2547 * legacy irq no. is shared with another device. The kernel then disables that
2548 * interrupt source and so prevents the other device from working properly.
2549 */
2550 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2551 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2552
2553 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2554 * rows, which changed the alignment requirements and fence programming.
2555 */
2556 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2557 IS_I915GM(dev)))
2558 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2559 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2560
2561 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2562 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2563 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2564
2565 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2566
2567 #define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2568 INTEL_INFO(dev)->gen >= 9)
2569
2570 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2571 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2572 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2573 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2574 IS_SKYLAKE(dev))
2575 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2576 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2577 IS_SKYLAKE(dev))
2578 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2579 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2580
2581 #define HAS_CSR(dev) (IS_GEN9(dev))
2582
2583 #define HAS_GUC_UCODE(dev) (IS_GEN9(dev))
2584 #define HAS_GUC_SCHED(dev) (IS_GEN9(dev))
2585
2586 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2587 INTEL_INFO(dev)->gen >= 8)
2588
2589 #define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
2590 !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
2591
2592 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2593 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2594 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2595 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2596 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2597 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2598 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2599 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2600 #define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
2601
2602 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2603 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2604 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2605 #define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2606 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2607 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2608 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2609 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2610
2611 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2612
2613 /* DPF == dynamic parity feature */
2614 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2615 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2616
2617 #define GT_FREQUENCY_MULTIPLIER 50
2618 #define GEN9_FREQ_SCALER 3
2619
2620 #include "i915_trace.h"
2621
2622 extern const struct drm_ioctl_desc i915_ioctls[];
2623 extern int i915_max_ioctl;
2624
2625 extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2626 extern int i915_resume_switcheroo(struct drm_device *dev);
2627
2628 /* i915_params.c */
2629 struct i915_params {
2630 int modeset;
2631 int panel_ignore_lid;
2632 int semaphores;
2633 int lvds_channel_mode;
2634 int panel_use_ssc;
2635 int vbt_sdvo_panel_type;
2636 int enable_rc6;
2637 int enable_fbc;
2638 int enable_ppgtt;
2639 int enable_execlists;
2640 int enable_psr;
2641 unsigned int preliminary_hw_support;
2642 int disable_power_well;
2643 int enable_ips;
2644 int invert_brightness;
2645 int enable_cmd_parser;
2646 /* leave bools at the end to not create holes */
2647 bool enable_hangcheck;
2648 bool prefault_disable;
2649 bool load_detect_test;
2650 bool reset;
2651 bool disable_display;
2652 bool disable_vtd_wa;
2653 bool enable_guc_submission;
2654 int guc_log_level;
2655 int use_mmio_flip;
2656 int mmio_debug;
2657 bool verbose_state_checks;
2658 bool nuclear_pageflip;
2659 int edp_vswing;
2660 };
2661 extern struct i915_params i915 __read_mostly;
2662
2663 /* i915_dma.c */
2664 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2665 extern int i915_driver_unload(struct drm_device *);
2666 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2667 extern void i915_driver_lastclose(struct drm_device * dev);
2668 extern void i915_driver_preclose(struct drm_device *dev,
2669 struct drm_file *file);
2670 extern void i915_driver_postclose(struct drm_device *dev,
2671 struct drm_file *file);
2672 #ifdef CONFIG_COMPAT
2673 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2674 unsigned long arg);
2675 #endif
2676 extern int intel_gpu_reset(struct drm_device *dev);
2677 extern bool intel_has_gpu_reset(struct drm_device *dev);
2678 extern int i915_reset(struct drm_device *dev);
2679 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2680 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2681 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2682 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2683 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2684 void i915_firmware_load_error_print(const char *fw_path, int err);
2685
2686 /* intel_hotplug.c */
2687 void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2688 void intel_hpd_init(struct drm_i915_private *dev_priv);
2689 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2690 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2691 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2692
2693 /* i915_irq.c */
2694 void i915_queue_hangcheck(struct drm_device *dev);
2695 __printf(3, 4)
2696 void i915_handle_error(struct drm_device *dev, bool wedged,
2697 const char *fmt, ...);
2698
2699 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2700 int intel_irq_install(struct drm_i915_private *dev_priv);
2701 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2702
2703 extern void intel_uncore_sanitize(struct drm_device *dev);
2704 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2705 bool restore_forcewake);
2706 extern void intel_uncore_init(struct drm_device *dev);
2707 extern void intel_uncore_check_errors(struct drm_device *dev);
2708 extern void intel_uncore_fini(struct drm_device *dev);
2709 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2710 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2711 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2712 enum forcewake_domains domains);
2713 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2714 enum forcewake_domains domains);
2715 /* Like above but the caller must manage the uncore.lock itself.
2716 * Must be used with I915_READ_FW and friends.
2717 */
2718 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2719 enum forcewake_domains domains);
2720 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2721 enum forcewake_domains domains);
2722 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2723 static inline bool intel_vgpu_active(struct drm_device *dev)
2724 {
2725 return to_i915(dev)->vgpu.active;
2726 }
2727
2728 void
2729 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2730 u32 status_mask);
2731
2732 void
2733 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2734 u32 status_mask);
2735
2736 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2737 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2738 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2739 uint32_t mask,
2740 uint32_t bits);
2741 void
2742 ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2743 void
2744 ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2745 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2746 uint32_t interrupt_mask,
2747 uint32_t enabled_irq_mask);
2748 #define ibx_enable_display_interrupt(dev_priv, bits) \
2749 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2750 #define ibx_disable_display_interrupt(dev_priv, bits) \
2751 ibx_display_interrupt_update((dev_priv), (bits), 0)
2752
2753 /* i915_gem.c */
2754 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2755 struct drm_file *file_priv);
2756 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2757 struct drm_file *file_priv);
2758 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2759 struct drm_file *file_priv);
2760 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2761 struct drm_file *file_priv);
2762 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2763 struct drm_file *file_priv);
2764 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2765 struct drm_file *file_priv);
2766 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2767 struct drm_file *file_priv);
2768 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2769 struct drm_i915_gem_request *req);
2770 void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
2771 int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
2772 struct drm_i915_gem_execbuffer2 *args,
2773 struct list_head *vmas);
2774 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2775 struct drm_file *file_priv);
2776 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2777 struct drm_file *file_priv);
2778 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2779 struct drm_file *file_priv);
2780 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2781 struct drm_file *file);
2782 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2783 struct drm_file *file);
2784 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2785 struct drm_file *file_priv);
2786 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2787 struct drm_file *file_priv);
2788 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2789 struct drm_file *file_priv);
2790 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2791 struct drm_file *file_priv);
2792 int i915_gem_init_userptr(struct drm_device *dev);
2793 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2794 struct drm_file *file);
2795 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2796 struct drm_file *file_priv);
2797 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2798 struct drm_file *file_priv);
2799 void i915_gem_load(struct drm_device *dev);
2800 void *i915_gem_object_alloc(struct drm_device *dev);
2801 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2802 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2803 const struct drm_i915_gem_object_ops *ops);
2804 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2805 size_t size);
2806 struct drm_i915_gem_object *i915_gem_object_create_from_data(
2807 struct drm_device *dev, const void *data, size_t size);
2808 void i915_gem_free_object(struct drm_gem_object *obj);
2809 void i915_gem_vma_destroy(struct i915_vma *vma);
2810
2811 /* Flags used by pin/bind&friends. */
2812 #define PIN_MAPPABLE (1<<0)
2813 #define PIN_NONBLOCK (1<<1)
2814 #define PIN_GLOBAL (1<<2)
2815 #define PIN_OFFSET_BIAS (1<<3)
2816 #define PIN_USER (1<<4)
2817 #define PIN_UPDATE (1<<5)
2818 #define PIN_ZONE_4G (1<<6)
2819 #define PIN_HIGH (1<<7)
2820 #define PIN_OFFSET_MASK (~4095)
2821 int __must_check
2822 i915_gem_object_pin(struct drm_i915_gem_object *obj,
2823 struct i915_address_space *vm,
2824 uint32_t alignment,
2825 uint64_t flags);
2826 int __must_check
2827 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2828 const struct i915_ggtt_view *view,
2829 uint32_t alignment,
2830 uint64_t flags);
2831
2832 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2833 u32 flags);
2834 int __must_check i915_vma_unbind(struct i915_vma *vma);
2835 /*
2836 * BEWARE: Do not use the function below unless you can _absolutely_
2837 * _guarantee_ VMA in question is _not in use_ anywhere.
2838 */
2839 int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
2840 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2841 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2842 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2843
2844 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2845 int *needs_clflush);
2846
2847 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2848
2849 static inline int __sg_page_count(struct scatterlist *sg)
2850 {
2851 return sg->length >> PAGE_SHIFT;
2852 }
2853
2854 static inline struct page *
2855 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2856 {
2857 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2858 return NULL;
2859
2860 if (n < obj->get_page.last) {
2861 obj->get_page.sg = obj->pages->sgl;
2862 obj->get_page.last = 0;
2863 }
2864
2865 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2866 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2867 if (unlikely(sg_is_chain(obj->get_page.sg)))
2868 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2869 }
2870
2871 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2872 }
2873
2874 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2875 {
2876 BUG_ON(obj->pages == NULL);
2877 obj->pages_pin_count++;
2878 }
2879 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2880 {
2881 BUG_ON(obj->pages_pin_count == 0);
2882 obj->pages_pin_count--;
2883 }
2884
2885 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2886 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2887 struct intel_engine_cs *to,
2888 struct drm_i915_gem_request **to_req);
2889 void i915_vma_move_to_active(struct i915_vma *vma,
2890 struct drm_i915_gem_request *req);
2891 int i915_gem_dumb_create(struct drm_file *file_priv,
2892 struct drm_device *dev,
2893 struct drm_mode_create_dumb *args);
2894 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2895 uint32_t handle, uint64_t *offset);
2896 /**
2897 * Returns true if seq1 is later than seq2.
2898 */
2899 static inline bool
2900 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2901 {
2902 return (int32_t)(seq1 - seq2) >= 0;
2903 }
2904
2905 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2906 bool lazy_coherency)
2907 {
2908 u32 seqno;
2909
2910 BUG_ON(req == NULL);
2911
2912 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2913
2914 return i915_seqno_passed(seqno, req->seqno);
2915 }
2916
2917 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2918 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2919
2920 struct drm_i915_gem_request *
2921 i915_gem_find_active_request(struct intel_engine_cs *ring);
2922
2923 bool i915_gem_retire_requests(struct drm_device *dev);
2924 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2925 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2926 bool interruptible);
2927
2928 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2929 {
2930 return unlikely(atomic_read(&error->reset_counter)
2931 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2932 }
2933
2934 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2935 {
2936 return atomic_read(&error->reset_counter) & I915_WEDGED;
2937 }
2938
2939 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2940 {
2941 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2942 }
2943
2944 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2945 {
2946 return dev_priv->gpu_error.stop_rings == 0 ||
2947 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2948 }
2949
2950 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2951 {
2952 return dev_priv->gpu_error.stop_rings == 0 ||
2953 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2954 }
2955
2956 void i915_gem_reset(struct drm_device *dev);
2957 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2958 int __must_check i915_gem_init(struct drm_device *dev);
2959 int i915_gem_init_rings(struct drm_device *dev);
2960 int __must_check i915_gem_init_hw(struct drm_device *dev);
2961 int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
2962 void i915_gem_init_swizzling(struct drm_device *dev);
2963 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2964 int __must_check i915_gpu_idle(struct drm_device *dev);
2965 int __must_check i915_gem_suspend(struct drm_device *dev);
2966 void __i915_add_request(struct drm_i915_gem_request *req,
2967 struct drm_i915_gem_object *batch_obj,
2968 bool flush_caches);
2969 #define i915_add_request(req) \
2970 __i915_add_request(req, NULL, true)
2971 #define i915_add_request_no_flush(req) \
2972 __i915_add_request(req, NULL, false)
2973 int __i915_wait_request(struct drm_i915_gem_request *req,
2974 unsigned reset_counter,
2975 bool interruptible,
2976 s64 *timeout,
2977 struct intel_rps_client *rps);
2978 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
2979 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2980 int __must_check
2981 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2982 bool readonly);
2983 int __must_check
2984 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2985 bool write);
2986 int __must_check
2987 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2988 int __must_check
2989 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2990 u32 alignment,
2991 struct intel_engine_cs *pipelined,
2992 struct drm_i915_gem_request **pipelined_request,
2993 const struct i915_ggtt_view *view);
2994 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2995 const struct i915_ggtt_view *view);
2996 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2997 int align);
2998 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2999 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3000
3001 uint32_t
3002 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3003 uint32_t
3004 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3005 int tiling_mode, bool fenced);
3006
3007 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3008 enum i915_cache_level cache_level);
3009
3010 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3011 struct dma_buf *dma_buf);
3012
3013 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3014 struct drm_gem_object *gem_obj, int flags);
3015
3016 u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3017 const struct i915_ggtt_view *view);
3018 u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3019 struct i915_address_space *vm);
3020 static inline u64
3021 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
3022 {
3023 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
3024 }
3025
3026 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
3027 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
3028 const struct i915_ggtt_view *view);
3029 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
3030 struct i915_address_space *vm);
3031
3032 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3033 struct i915_address_space *vm);
3034 struct i915_vma *
3035 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3036 struct i915_address_space *vm);
3037 struct i915_vma *
3038 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3039 const struct i915_ggtt_view *view);
3040
3041 struct i915_vma *
3042 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3043 struct i915_address_space *vm);
3044 struct i915_vma *
3045 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3046 const struct i915_ggtt_view *view);
3047
3048 static inline struct i915_vma *
3049 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3050 {
3051 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
3052 }
3053 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
3054
3055 /* Some GGTT VM helpers */
3056 #define i915_obj_to_ggtt(obj) \
3057 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3058 static inline bool i915_is_ggtt(struct i915_address_space *vm)
3059 {
3060 struct i915_address_space *ggtt =
3061 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3062 return vm == ggtt;
3063 }
3064
3065 static inline struct i915_hw_ppgtt *
3066 i915_vm_to_ppgtt(struct i915_address_space *vm)
3067 {
3068 WARN_ON(i915_is_ggtt(vm));
3069
3070 return container_of(vm, struct i915_hw_ppgtt, base);
3071 }
3072
3073
3074 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3075 {
3076 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
3077 }
3078
3079 static inline unsigned long
3080 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3081 {
3082 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
3083 }
3084
3085 static inline int __must_check
3086 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3087 uint32_t alignment,
3088 unsigned flags)
3089 {
3090 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3091 alignment, flags | PIN_GLOBAL);
3092 }
3093
3094 static inline int
3095 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3096 {
3097 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3098 }
3099
3100 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3101 const struct i915_ggtt_view *view);
3102 static inline void
3103 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3104 {
3105 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3106 }
3107
3108 /* i915_gem_fence.c */
3109 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3110 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3111
3112 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3113 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3114
3115 void i915_gem_restore_fences(struct drm_device *dev);
3116
3117 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3118 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3119 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3120
3121 /* i915_gem_context.c */
3122 int __must_check i915_gem_context_init(struct drm_device *dev);
3123 void i915_gem_context_fini(struct drm_device *dev);
3124 void i915_gem_context_reset(struct drm_device *dev);
3125 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3126 int i915_gem_context_enable(struct drm_i915_gem_request *req);
3127 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3128 int i915_switch_context(struct drm_i915_gem_request *req);
3129 struct intel_context *
3130 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
3131 void i915_gem_context_free(struct kref *ctx_ref);
3132 struct drm_i915_gem_object *
3133 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3134 static inline void i915_gem_context_reference(struct intel_context *ctx)
3135 {
3136 kref_get(&ctx->ref);
3137 }
3138
3139 static inline void i915_gem_context_unreference(struct intel_context *ctx)
3140 {
3141 kref_put(&ctx->ref, i915_gem_context_free);
3142 }
3143
3144 static inline bool i915_gem_context_is_default(const struct intel_context *c)
3145 {
3146 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3147 }
3148
3149 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3150 struct drm_file *file);
3151 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3152 struct drm_file *file);
3153 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3154 struct drm_file *file_priv);
3155 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3156 struct drm_file *file_priv);
3157
3158 /* i915_gem_evict.c */
3159 int __must_check i915_gem_evict_something(struct drm_device *dev,
3160 struct i915_address_space *vm,
3161 int min_size,
3162 unsigned alignment,
3163 unsigned cache_level,
3164 unsigned long start,
3165 unsigned long end,
3166 unsigned flags);
3167 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3168
3169 /* belongs in i915_gem_gtt.h */
3170 static inline void i915_gem_chipset_flush(struct drm_device *dev)
3171 {
3172 if (INTEL_INFO(dev)->gen < 6)
3173 intel_gtt_chipset_flush();
3174 }
3175
3176 /* i915_gem_stolen.c */
3177 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3178 struct drm_mm_node *node, u64 size,
3179 unsigned alignment);
3180 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3181 struct drm_mm_node *node, u64 size,
3182 unsigned alignment, u64 start,
3183 u64 end);
3184 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3185 struct drm_mm_node *node);
3186 int i915_gem_init_stolen(struct drm_device *dev);
3187 void i915_gem_cleanup_stolen(struct drm_device *dev);
3188 struct drm_i915_gem_object *
3189 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3190 struct drm_i915_gem_object *
3191 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3192 u32 stolen_offset,
3193 u32 gtt_offset,
3194 u32 size);
3195
3196 /* i915_gem_shrinker.c */
3197 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3198 unsigned long target,
3199 unsigned flags);
3200 #define I915_SHRINK_PURGEABLE 0x1
3201 #define I915_SHRINK_UNBOUND 0x2
3202 #define I915_SHRINK_BOUND 0x4
3203 #define I915_SHRINK_ACTIVE 0x8
3204 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3205 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3206
3207
3208 /* i915_gem_tiling.c */
3209 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3210 {
3211 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3212
3213 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3214 obj->tiling_mode != I915_TILING_NONE;
3215 }
3216
3217 /* i915_gem_debug.c */
3218 #if WATCH_LISTS
3219 int i915_verify_lists(struct drm_device *dev);
3220 #else
3221 #define i915_verify_lists(dev) 0
3222 #endif
3223
3224 /* i915_debugfs.c */
3225 int i915_debugfs_init(struct drm_minor *minor);
3226 void i915_debugfs_cleanup(struct drm_minor *minor);
3227 #ifdef CONFIG_DEBUG_FS
3228 int i915_debugfs_connector_add(struct drm_connector *connector);
3229 void intel_display_crc_init(struct drm_device *dev);
3230 #else
3231 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3232 { return 0; }
3233 static inline void intel_display_crc_init(struct drm_device *dev) {}
3234 #endif
3235
3236 /* i915_gpu_error.c */
3237 __printf(2, 3)
3238 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3239 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3240 const struct i915_error_state_file_priv *error);
3241 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3242 struct drm_i915_private *i915,
3243 size_t count, loff_t pos);
3244 static inline void i915_error_state_buf_release(
3245 struct drm_i915_error_state_buf *eb)
3246 {
3247 kfree(eb->buf);
3248 }
3249 void i915_capture_error_state(struct drm_device *dev, bool wedge,
3250 const char *error_msg);
3251 void i915_error_state_get(struct drm_device *dev,
3252 struct i915_error_state_file_priv *error_priv);
3253 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3254 void i915_destroy_error_state(struct drm_device *dev);
3255
3256 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
3257 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3258
3259 /* i915_cmd_parser.c */
3260 int i915_cmd_parser_get_version(void);
3261 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3262 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3263 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3264 int i915_parse_cmds(struct intel_engine_cs *ring,
3265 struct drm_i915_gem_object *batch_obj,
3266 struct drm_i915_gem_object *shadow_batch_obj,
3267 u32 batch_start_offset,
3268 u32 batch_len,
3269 bool is_master);
3270
3271 /* i915_suspend.c */
3272 extern int i915_save_state(struct drm_device *dev);
3273 extern int i915_restore_state(struct drm_device *dev);
3274
3275 /* i915_sysfs.c */
3276 void i915_setup_sysfs(struct drm_device *dev_priv);
3277 void i915_teardown_sysfs(struct drm_device *dev_priv);
3278
3279 /* intel_i2c.c */
3280 extern int intel_setup_gmbus(struct drm_device *dev);
3281 extern void intel_teardown_gmbus(struct drm_device *dev);
3282 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3283 unsigned int pin);
3284
3285 extern struct i2c_adapter *
3286 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3287 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3288 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3289 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3290 {
3291 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3292 }
3293 extern void intel_i2c_reset(struct drm_device *dev);
3294
3295 /* intel_opregion.c */
3296 #ifdef CONFIG_ACPI
3297 extern int intel_opregion_setup(struct drm_device *dev);
3298 extern void intel_opregion_init(struct drm_device *dev);
3299 extern void intel_opregion_fini(struct drm_device *dev);
3300 extern void intel_opregion_asle_intr(struct drm_device *dev);
3301 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3302 bool enable);
3303 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3304 pci_power_t state);
3305 #else
3306 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3307 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3308 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3309 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3310 static inline int
3311 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3312 {
3313 return 0;
3314 }
3315 static inline int
3316 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3317 {
3318 return 0;
3319 }
3320 #endif
3321
3322 /* intel_acpi.c */
3323 #ifdef CONFIG_ACPI
3324 extern void intel_register_dsm_handler(void);
3325 extern void intel_unregister_dsm_handler(void);
3326 #else
3327 static inline void intel_register_dsm_handler(void) { return; }
3328 static inline void intel_unregister_dsm_handler(void) { return; }
3329 #endif /* CONFIG_ACPI */
3330
3331 /* modesetting */
3332 extern void intel_modeset_init_hw(struct drm_device *dev);
3333 extern void intel_modeset_init(struct drm_device *dev);
3334 extern void intel_modeset_gem_init(struct drm_device *dev);
3335 extern void intel_modeset_cleanup(struct drm_device *dev);
3336 extern void intel_connector_unregister(struct intel_connector *);
3337 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3338 extern void intel_display_resume(struct drm_device *dev);
3339 extern void i915_redisable_vga(struct drm_device *dev);
3340 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3341 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3342 extern void intel_init_pch_refclk(struct drm_device *dev);
3343 extern void intel_set_rps(struct drm_device *dev, u8 val);
3344 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3345 bool enable);
3346 extern void intel_detect_pch(struct drm_device *dev);
3347 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3348 extern int intel_enable_rc6(const struct drm_device *dev);
3349
3350 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
3351 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3352 struct drm_file *file);
3353 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3354 struct drm_file *file);
3355
3356 /* overlay */
3357 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3358 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3359 struct intel_overlay_error_state *error);
3360
3361 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3362 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3363 struct drm_device *dev,
3364 struct intel_display_error_state *error);
3365
3366 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3367 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3368
3369 /* intel_sideband.c */
3370 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3371 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3372 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3373 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3374 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3375 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3376 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3377 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3378 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3379 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3380 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3381 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3382 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3383 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3384 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3385 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3386 enum intel_sbi_destination destination);
3387 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3388 enum intel_sbi_destination destination);
3389 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3390 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3391
3392 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3393 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3394
3395 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3396 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3397
3398 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3399 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3400 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3401 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3402
3403 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3404 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3405 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3406 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3407
3408 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3409 * will be implemented using 2 32-bit writes in an arbitrary order with
3410 * an arbitrary delay between them. This can cause the hardware to
3411 * act upon the intermediate value, possibly leading to corruption and
3412 * machine death. You have been warned.
3413 */
3414 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3415 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3416
3417 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3418 u32 upper, lower, old_upper, loop = 0; \
3419 upper = I915_READ(upper_reg); \
3420 do { \
3421 old_upper = upper; \
3422 lower = I915_READ(lower_reg); \
3423 upper = I915_READ(upper_reg); \
3424 } while (upper != old_upper && loop++ < 2); \
3425 (u64)upper << 32 | lower; })
3426
3427 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3428 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3429
3430 /* These are untraced mmio-accessors that are only valid to be used inside
3431 * criticial sections inside IRQ handlers where forcewake is explicitly
3432 * controlled.
3433 * Think twice, and think again, before using these.
3434 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3435 * intel_uncore_forcewake_irqunlock().
3436 */
3437 #define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3438 #define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3439 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3440
3441 /* "Broadcast RGB" property */
3442 #define INTEL_BROADCAST_RGB_AUTO 0
3443 #define INTEL_BROADCAST_RGB_FULL 1
3444 #define INTEL_BROADCAST_RGB_LIMITED 2
3445
3446 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3447 {
3448 if (IS_VALLEYVIEW(dev))
3449 return VLV_VGACNTRL;
3450 else if (INTEL_INFO(dev)->gen >= 5)
3451 return CPU_VGACNTRL;
3452 else
3453 return VGACNTRL;
3454 }
3455
3456 static inline void __user *to_user_ptr(u64 address)
3457 {
3458 return (void __user *)(uintptr_t)address;
3459 }
3460
3461 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3462 {
3463 unsigned long j = msecs_to_jiffies(m);
3464
3465 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3466 }
3467
3468 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3469 {
3470 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3471 }
3472
3473 static inline unsigned long
3474 timespec_to_jiffies_timeout(const struct timespec *value)
3475 {
3476 unsigned long j = timespec_to_jiffies(value);
3477
3478 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3479 }
3480
3481 /*
3482 * If you need to wait X milliseconds between events A and B, but event B
3483 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3484 * when event A happened, then just before event B you call this function and
3485 * pass the timestamp as the first argument, and X as the second argument.
3486 */
3487 static inline void
3488 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3489 {
3490 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3491
3492 /*
3493 * Don't re-read the value of "jiffies" every time since it may change
3494 * behind our back and break the math.
3495 */
3496 tmp_jiffies = jiffies;
3497 target_jiffies = timestamp_jiffies +
3498 msecs_to_jiffies_timeout(to_wait_ms);
3499
3500 if (time_after(target_jiffies, tmp_jiffies)) {
3501 remaining_jiffies = target_jiffies - tmp_jiffies;
3502 while (remaining_jiffies)
3503 remaining_jiffies =
3504 schedule_timeout_uninterruptible(remaining_jiffies);
3505 }
3506 }
3507
3508 static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3509 struct drm_i915_gem_request *req)
3510 {
3511 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3512 i915_gem_request_assign(&ring->trace_irq_req, req);
3513 }
3514
3515 #endif