]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - drivers/gpu/drm/i915/i915_drv.h
drm/i915: Remove ironlake rc6 support
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include "i915_reg.h"
37 #include "intel_bios.h"
38 #include "intel_ringbuffer.h"
39 #include "intel_lrc.h"
40 #include "i915_gem_gtt.h"
41 #include "i915_gem_render_state.h"
42 #include <linux/io-mapping.h>
43 #include <linux/i2c.h>
44 #include <linux/i2c-algo-bit.h>
45 #include <drm/intel-gtt.h>
46 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
47 #include <drm/drm_gem.h>
48 #include <linux/backlight.h>
49 #include <linux/hashtable.h>
50 #include <linux/intel-iommu.h>
51 #include <linux/kref.h>
52 #include <linux/pm_qos.h>
53
54 /* General customization:
55 */
56
57 #define DRIVER_NAME "i915"
58 #define DRIVER_DESC "Intel Graphics"
59 #define DRIVER_DATE "20150227"
60
61 #undef WARN_ON
62 /* Many gcc seem to no see through this and fall over :( */
63 #if 0
64 #define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69 #else
70 #define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71 #endif
72
73 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
74 (long) (x), __func__);
75
76 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
77 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
78 * which may not necessarily be a user visible problem. This will either
79 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
80 * enable distros and users to tailor their preferred amount of i915 abrt
81 * spam.
82 */
83 #define I915_STATE_WARN(condition, format...) ({ \
84 int __ret_warn_on = !!(condition); \
85 if (unlikely(__ret_warn_on)) { \
86 if (i915.verbose_state_checks) \
87 WARN(1, format); \
88 else \
89 DRM_ERROR(format); \
90 } \
91 unlikely(__ret_warn_on); \
92 })
93
94 #define I915_STATE_WARN_ON(condition) ({ \
95 int __ret_warn_on = !!(condition); \
96 if (unlikely(__ret_warn_on)) { \
97 if (i915.verbose_state_checks) \
98 WARN(1, "WARN_ON(" #condition ")\n"); \
99 else \
100 DRM_ERROR("WARN_ON(" #condition ")\n"); \
101 } \
102 unlikely(__ret_warn_on); \
103 })
104
105 enum pipe {
106 INVALID_PIPE = -1,
107 PIPE_A = 0,
108 PIPE_B,
109 PIPE_C,
110 _PIPE_EDP,
111 I915_MAX_PIPES = _PIPE_EDP
112 };
113 #define pipe_name(p) ((p) + 'A')
114
115 enum transcoder {
116 TRANSCODER_A = 0,
117 TRANSCODER_B,
118 TRANSCODER_C,
119 TRANSCODER_EDP,
120 I915_MAX_TRANSCODERS
121 };
122 #define transcoder_name(t) ((t) + 'A')
123
124 /*
125 * This is the maximum (across all platforms) number of planes (primary +
126 * sprites) that can be active at the same time on one pipe.
127 *
128 * This value doesn't count the cursor plane.
129 */
130 #define I915_MAX_PLANES 3
131
132 enum plane {
133 PLANE_A = 0,
134 PLANE_B,
135 PLANE_C,
136 };
137 #define plane_name(p) ((p) + 'A')
138
139 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
140
141 enum port {
142 PORT_A = 0,
143 PORT_B,
144 PORT_C,
145 PORT_D,
146 PORT_E,
147 I915_MAX_PORTS
148 };
149 #define port_name(p) ((p) + 'A')
150
151 #define I915_NUM_PHYS_VLV 2
152
153 enum dpio_channel {
154 DPIO_CH0,
155 DPIO_CH1
156 };
157
158 enum dpio_phy {
159 DPIO_PHY0,
160 DPIO_PHY1
161 };
162
163 enum intel_display_power_domain {
164 POWER_DOMAIN_PIPE_A,
165 POWER_DOMAIN_PIPE_B,
166 POWER_DOMAIN_PIPE_C,
167 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
169 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
170 POWER_DOMAIN_TRANSCODER_A,
171 POWER_DOMAIN_TRANSCODER_B,
172 POWER_DOMAIN_TRANSCODER_C,
173 POWER_DOMAIN_TRANSCODER_EDP,
174 POWER_DOMAIN_PORT_DDI_A_2_LANES,
175 POWER_DOMAIN_PORT_DDI_A_4_LANES,
176 POWER_DOMAIN_PORT_DDI_B_2_LANES,
177 POWER_DOMAIN_PORT_DDI_B_4_LANES,
178 POWER_DOMAIN_PORT_DDI_C_2_LANES,
179 POWER_DOMAIN_PORT_DDI_C_4_LANES,
180 POWER_DOMAIN_PORT_DDI_D_2_LANES,
181 POWER_DOMAIN_PORT_DDI_D_4_LANES,
182 POWER_DOMAIN_PORT_DSI,
183 POWER_DOMAIN_PORT_CRT,
184 POWER_DOMAIN_PORT_OTHER,
185 POWER_DOMAIN_VGA,
186 POWER_DOMAIN_AUDIO,
187 POWER_DOMAIN_PLLS,
188 POWER_DOMAIN_AUX_A,
189 POWER_DOMAIN_AUX_B,
190 POWER_DOMAIN_AUX_C,
191 POWER_DOMAIN_AUX_D,
192 POWER_DOMAIN_INIT,
193
194 POWER_DOMAIN_NUM,
195 };
196
197 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
198 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
199 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
200 #define POWER_DOMAIN_TRANSCODER(tran) \
201 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
202 (tran) + POWER_DOMAIN_TRANSCODER_A)
203
204 enum hpd_pin {
205 HPD_NONE = 0,
206 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
207 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
208 HPD_CRT,
209 HPD_SDVO_B,
210 HPD_SDVO_C,
211 HPD_PORT_B,
212 HPD_PORT_C,
213 HPD_PORT_D,
214 HPD_NUM_PINS
215 };
216
217 #define I915_GEM_GPU_DOMAINS \
218 (I915_GEM_DOMAIN_RENDER | \
219 I915_GEM_DOMAIN_SAMPLER | \
220 I915_GEM_DOMAIN_COMMAND | \
221 I915_GEM_DOMAIN_INSTRUCTION | \
222 I915_GEM_DOMAIN_VERTEX)
223
224 #define for_each_pipe(__dev_priv, __p) \
225 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
226 #define for_each_plane(__dev_priv, __pipe, __p) \
227 for ((__p) = 0; \
228 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
229 (__p)++)
230 #define for_each_sprite(__dev_priv, __p, __s) \
231 for ((__s) = 0; \
232 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
233 (__s)++)
234
235 #define for_each_crtc(dev, crtc) \
236 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
237
238 #define for_each_intel_crtc(dev, intel_crtc) \
239 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
240
241 #define for_each_intel_encoder(dev, intel_encoder) \
242 list_for_each_entry(intel_encoder, \
243 &(dev)->mode_config.encoder_list, \
244 base.head)
245
246 #define for_each_intel_connector(dev, intel_connector) \
247 list_for_each_entry(intel_connector, \
248 &dev->mode_config.connector_list, \
249 base.head)
250
251
252 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
253 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
254 if ((intel_encoder)->base.crtc == (__crtc))
255
256 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
257 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
258 if ((intel_connector)->base.encoder == (__encoder))
259
260 #define for_each_power_domain(domain, mask) \
261 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
262 if ((1 << (domain)) & (mask))
263
264 struct drm_i915_private;
265 struct i915_mm_struct;
266 struct i915_mmu_object;
267
268 enum intel_dpll_id {
269 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
270 /* real shared dpll ids must be >= 0 */
271 DPLL_ID_PCH_PLL_A = 0,
272 DPLL_ID_PCH_PLL_B = 1,
273 /* hsw/bdw */
274 DPLL_ID_WRPLL1 = 0,
275 DPLL_ID_WRPLL2 = 1,
276 /* skl */
277 DPLL_ID_SKL_DPLL1 = 0,
278 DPLL_ID_SKL_DPLL2 = 1,
279 DPLL_ID_SKL_DPLL3 = 2,
280 };
281 #define I915_NUM_PLLS 3
282
283 struct intel_dpll_hw_state {
284 /* i9xx, pch plls */
285 uint32_t dpll;
286 uint32_t dpll_md;
287 uint32_t fp0;
288 uint32_t fp1;
289
290 /* hsw, bdw */
291 uint32_t wrpll;
292
293 /* skl */
294 /*
295 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
296 * lower part of crtl1 and they get shifted into position when writing
297 * the register. This allows us to easily compare the state to share
298 * the DPLL.
299 */
300 uint32_t ctrl1;
301 /* HDMI only, 0 when used for DP */
302 uint32_t cfgcr1, cfgcr2;
303 };
304
305 struct intel_shared_dpll_config {
306 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
307 struct intel_dpll_hw_state hw_state;
308 };
309
310 struct intel_shared_dpll {
311 struct intel_shared_dpll_config config;
312 struct intel_shared_dpll_config *new_config;
313
314 int active; /* count of number of active CRTCs (i.e. DPMS on) */
315 bool on; /* is the PLL actually active? Disabled during modeset */
316 const char *name;
317 /* should match the index in the dev_priv->shared_dplls array */
318 enum intel_dpll_id id;
319 /* The mode_set hook is optional and should be used together with the
320 * intel_prepare_shared_dpll function. */
321 void (*mode_set)(struct drm_i915_private *dev_priv,
322 struct intel_shared_dpll *pll);
323 void (*enable)(struct drm_i915_private *dev_priv,
324 struct intel_shared_dpll *pll);
325 void (*disable)(struct drm_i915_private *dev_priv,
326 struct intel_shared_dpll *pll);
327 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
328 struct intel_shared_dpll *pll,
329 struct intel_dpll_hw_state *hw_state);
330 };
331
332 #define SKL_DPLL0 0
333 #define SKL_DPLL1 1
334 #define SKL_DPLL2 2
335 #define SKL_DPLL3 3
336
337 /* Used by dp and fdi links */
338 struct intel_link_m_n {
339 uint32_t tu;
340 uint32_t gmch_m;
341 uint32_t gmch_n;
342 uint32_t link_m;
343 uint32_t link_n;
344 };
345
346 void intel_link_compute_m_n(int bpp, int nlanes,
347 int pixel_clock, int link_clock,
348 struct intel_link_m_n *m_n);
349
350 /* Interface history:
351 *
352 * 1.1: Original.
353 * 1.2: Add Power Management
354 * 1.3: Add vblank support
355 * 1.4: Fix cmdbuffer path, add heap destroy
356 * 1.5: Add vblank pipe configuration
357 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
358 * - Support vertical blank on secondary display pipe
359 */
360 #define DRIVER_MAJOR 1
361 #define DRIVER_MINOR 6
362 #define DRIVER_PATCHLEVEL 0
363
364 #define WATCH_LISTS 0
365
366 struct opregion_header;
367 struct opregion_acpi;
368 struct opregion_swsci;
369 struct opregion_asle;
370
371 struct intel_opregion {
372 struct opregion_header __iomem *header;
373 struct opregion_acpi __iomem *acpi;
374 struct opregion_swsci __iomem *swsci;
375 u32 swsci_gbda_sub_functions;
376 u32 swsci_sbcb_sub_functions;
377 struct opregion_asle __iomem *asle;
378 void __iomem *vbt;
379 u32 __iomem *lid_state;
380 struct work_struct asle_work;
381 };
382 #define OPREGION_SIZE (8*1024)
383
384 struct intel_overlay;
385 struct intel_overlay_error_state;
386
387 #define I915_FENCE_REG_NONE -1
388 #define I915_MAX_NUM_FENCES 32
389 /* 32 fences + sign bit for FENCE_REG_NONE */
390 #define I915_MAX_NUM_FENCE_BITS 6
391
392 struct drm_i915_fence_reg {
393 struct list_head lru_list;
394 struct drm_i915_gem_object *obj;
395 int pin_count;
396 };
397
398 struct sdvo_device_mapping {
399 u8 initialized;
400 u8 dvo_port;
401 u8 slave_addr;
402 u8 dvo_wiring;
403 u8 i2c_pin;
404 u8 ddc_pin;
405 };
406
407 struct intel_display_error_state;
408
409 struct drm_i915_error_state {
410 struct kref ref;
411 struct timeval time;
412
413 char error_msg[128];
414 u32 reset_count;
415 u32 suspend_count;
416
417 /* Generic register state */
418 u32 eir;
419 u32 pgtbl_er;
420 u32 ier;
421 u32 gtier[4];
422 u32 ccid;
423 u32 derrmr;
424 u32 forcewake;
425 u32 error; /* gen6+ */
426 u32 err_int; /* gen7 */
427 u32 done_reg;
428 u32 gac_eco;
429 u32 gam_ecochk;
430 u32 gab_ctl;
431 u32 gfx_mode;
432 u32 extra_instdone[I915_NUM_INSTDONE_REG];
433 u64 fence[I915_MAX_NUM_FENCES];
434 struct intel_overlay_error_state *overlay;
435 struct intel_display_error_state *display;
436 struct drm_i915_error_object *semaphore_obj;
437
438 struct drm_i915_error_ring {
439 bool valid;
440 /* Software tracked state */
441 bool waiting;
442 int hangcheck_score;
443 enum intel_ring_hangcheck_action hangcheck_action;
444 int num_requests;
445
446 /* our own tracking of ring head and tail */
447 u32 cpu_ring_head;
448 u32 cpu_ring_tail;
449
450 u32 semaphore_seqno[I915_NUM_RINGS - 1];
451
452 /* Register state */
453 u32 tail;
454 u32 head;
455 u32 ctl;
456 u32 hws;
457 u32 ipeir;
458 u32 ipehr;
459 u32 instdone;
460 u32 bbstate;
461 u32 instpm;
462 u32 instps;
463 u32 seqno;
464 u64 bbaddr;
465 u64 acthd;
466 u32 fault_reg;
467 u64 faddr;
468 u32 rc_psmi; /* sleep state */
469 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
470
471 struct drm_i915_error_object {
472 int page_count;
473 u32 gtt_offset;
474 u32 *pages[0];
475 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
476
477 struct drm_i915_error_request {
478 long jiffies;
479 u32 seqno;
480 u32 tail;
481 } *requests;
482
483 struct {
484 u32 gfx_mode;
485 union {
486 u64 pdp[4];
487 u32 pp_dir_base;
488 };
489 } vm_info;
490
491 pid_t pid;
492 char comm[TASK_COMM_LEN];
493 } ring[I915_NUM_RINGS];
494
495 struct drm_i915_error_buffer {
496 u32 size;
497 u32 name;
498 u32 rseqno, wseqno;
499 u32 gtt_offset;
500 u32 read_domains;
501 u32 write_domain;
502 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
503 s32 pinned:2;
504 u32 tiling:2;
505 u32 dirty:1;
506 u32 purgeable:1;
507 u32 userptr:1;
508 s32 ring:4;
509 u32 cache_level:3;
510 } **active_bo, **pinned_bo;
511
512 u32 *active_bo_count, *pinned_bo_count;
513 u32 vm_count;
514 };
515
516 struct intel_connector;
517 struct intel_encoder;
518 struct intel_crtc_state;
519 struct intel_initial_plane_config;
520 struct intel_crtc;
521 struct intel_limit;
522 struct dpll;
523
524 struct drm_i915_display_funcs {
525 bool (*fbc_enabled)(struct drm_device *dev);
526 void (*enable_fbc)(struct drm_crtc *crtc);
527 void (*disable_fbc)(struct drm_device *dev);
528 int (*get_display_clock_speed)(struct drm_device *dev);
529 int (*get_fifo_size)(struct drm_device *dev, int plane);
530 /**
531 * find_dpll() - Find the best values for the PLL
532 * @limit: limits for the PLL
533 * @crtc: current CRTC
534 * @target: target frequency in kHz
535 * @refclk: reference clock frequency in kHz
536 * @match_clock: if provided, @best_clock P divider must
537 * match the P divider from @match_clock
538 * used for LVDS downclocking
539 * @best_clock: best PLL values found
540 *
541 * Returns true on success, false on failure.
542 */
543 bool (*find_dpll)(const struct intel_limit *limit,
544 struct intel_crtc *crtc,
545 int target, int refclk,
546 struct dpll *match_clock,
547 struct dpll *best_clock);
548 void (*update_wm)(struct drm_crtc *crtc);
549 void (*update_sprite_wm)(struct drm_plane *plane,
550 struct drm_crtc *crtc,
551 uint32_t sprite_width, uint32_t sprite_height,
552 int pixel_size, bool enable, bool scaled);
553 void (*modeset_global_resources)(struct drm_device *dev);
554 /* Returns the active state of the crtc, and if the crtc is active,
555 * fills out the pipe-config with the hw state. */
556 bool (*get_pipe_config)(struct intel_crtc *,
557 struct intel_crtc_state *);
558 void (*get_initial_plane_config)(struct intel_crtc *,
559 struct intel_initial_plane_config *);
560 int (*crtc_compute_clock)(struct intel_crtc *crtc,
561 struct intel_crtc_state *crtc_state);
562 void (*crtc_enable)(struct drm_crtc *crtc);
563 void (*crtc_disable)(struct drm_crtc *crtc);
564 void (*off)(struct drm_crtc *crtc);
565 void (*audio_codec_enable)(struct drm_connector *connector,
566 struct intel_encoder *encoder,
567 struct drm_display_mode *mode);
568 void (*audio_codec_disable)(struct intel_encoder *encoder);
569 void (*fdi_link_train)(struct drm_crtc *crtc);
570 void (*init_clock_gating)(struct drm_device *dev);
571 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
572 struct drm_framebuffer *fb,
573 struct drm_i915_gem_object *obj,
574 struct intel_engine_cs *ring,
575 uint32_t flags);
576 void (*update_primary_plane)(struct drm_crtc *crtc,
577 struct drm_framebuffer *fb,
578 int x, int y);
579 void (*hpd_irq_setup)(struct drm_device *dev);
580 /* clock updates for mode set */
581 /* cursor updates */
582 /* render clock increase/decrease */
583 /* display clock increase/decrease */
584 /* pll clock increase/decrease */
585
586 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
587 uint32_t (*get_backlight)(struct intel_connector *connector);
588 void (*set_backlight)(struct intel_connector *connector,
589 uint32_t level);
590 void (*disable_backlight)(struct intel_connector *connector);
591 void (*enable_backlight)(struct intel_connector *connector);
592 };
593
594 enum forcewake_domain_id {
595 FW_DOMAIN_ID_RENDER = 0,
596 FW_DOMAIN_ID_BLITTER,
597 FW_DOMAIN_ID_MEDIA,
598
599 FW_DOMAIN_ID_COUNT
600 };
601
602 enum forcewake_domains {
603 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
604 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
605 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
606 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
607 FORCEWAKE_BLITTER |
608 FORCEWAKE_MEDIA)
609 };
610
611 struct intel_uncore_funcs {
612 void (*force_wake_get)(struct drm_i915_private *dev_priv,
613 enum forcewake_domains domains);
614 void (*force_wake_put)(struct drm_i915_private *dev_priv,
615 enum forcewake_domains domains);
616
617 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
618 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
619 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
620 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
621
622 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
623 uint8_t val, bool trace);
624 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
625 uint16_t val, bool trace);
626 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
627 uint32_t val, bool trace);
628 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
629 uint64_t val, bool trace);
630 };
631
632 struct intel_uncore {
633 spinlock_t lock; /** lock is also taken in irq contexts. */
634
635 struct intel_uncore_funcs funcs;
636
637 unsigned fifo_count;
638 enum forcewake_domains fw_domains;
639
640 struct intel_uncore_forcewake_domain {
641 struct drm_i915_private *i915;
642 enum forcewake_domain_id id;
643 unsigned wake_count;
644 struct timer_list timer;
645 u32 reg_set;
646 u32 val_set;
647 u32 val_clear;
648 u32 reg_ack;
649 u32 reg_post;
650 u32 val_reset;
651 } fw_domain[FW_DOMAIN_ID_COUNT];
652 };
653
654 /* Iterate over initialised fw domains */
655 #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
656 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
657 (i__) < FW_DOMAIN_ID_COUNT; \
658 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
659 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
660
661 #define for_each_fw_domain(domain__, dev_priv__, i__) \
662 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
663
664 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
665 func(is_mobile) sep \
666 func(is_i85x) sep \
667 func(is_i915g) sep \
668 func(is_i945gm) sep \
669 func(is_g33) sep \
670 func(need_gfx_hws) sep \
671 func(is_g4x) sep \
672 func(is_pineview) sep \
673 func(is_broadwater) sep \
674 func(is_crestline) sep \
675 func(is_ivybridge) sep \
676 func(is_valleyview) sep \
677 func(is_haswell) sep \
678 func(is_skylake) sep \
679 func(is_preliminary) sep \
680 func(has_fbc) sep \
681 func(has_pipe_cxsr) sep \
682 func(has_hotplug) sep \
683 func(cursor_needs_physical) sep \
684 func(has_overlay) sep \
685 func(overlay_needs_physical) sep \
686 func(supports_tv) sep \
687 func(has_llc) sep \
688 func(has_ddi) sep \
689 func(has_fpga_dbg)
690
691 #define DEFINE_FLAG(name) u8 name:1
692 #define SEP_SEMICOLON ;
693
694 struct intel_device_info {
695 u32 display_mmio_offset;
696 u16 device_id;
697 u8 num_pipes:3;
698 u8 num_sprites[I915_MAX_PIPES];
699 u8 gen;
700 u8 ring_mask; /* Rings supported by the HW */
701 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
702 /* Register offsets for the various display pipes and transcoders */
703 int pipe_offsets[I915_MAX_TRANSCODERS];
704 int trans_offsets[I915_MAX_TRANSCODERS];
705 int palette_offsets[I915_MAX_PIPES];
706 int cursor_offsets[I915_MAX_PIPES];
707
708 /* Slice/subslice/EU info */
709 u8 slice_total;
710 u8 subslice_total;
711 u8 subslice_per_slice;
712 u8 eu_total;
713 u8 eu_per_subslice;
714 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
715 u8 subslice_7eu[3];
716 u8 has_slice_pg:1;
717 u8 has_subslice_pg:1;
718 u8 has_eu_pg:1;
719 };
720
721 #undef DEFINE_FLAG
722 #undef SEP_SEMICOLON
723
724 enum i915_cache_level {
725 I915_CACHE_NONE = 0,
726 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
727 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
728 caches, eg sampler/render caches, and the
729 large Last-Level-Cache. LLC is coherent with
730 the CPU, but L3 is only visible to the GPU. */
731 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
732 };
733
734 struct i915_ctx_hang_stats {
735 /* This context had batch pending when hang was declared */
736 unsigned batch_pending;
737
738 /* This context had batch active when hang was declared */
739 unsigned batch_active;
740
741 /* Time when this context was last blamed for a GPU reset */
742 unsigned long guilty_ts;
743
744 /* If the contexts causes a second GPU hang within this time,
745 * it is permanently banned from submitting any more work.
746 */
747 unsigned long ban_period_seconds;
748
749 /* This context is banned to submit more work */
750 bool banned;
751 };
752
753 /* This must match up with the value previously used for execbuf2.rsvd1. */
754 #define DEFAULT_CONTEXT_HANDLE 0
755 /**
756 * struct intel_context - as the name implies, represents a context.
757 * @ref: reference count.
758 * @user_handle: userspace tracking identity for this context.
759 * @remap_slice: l3 row remapping information.
760 * @file_priv: filp associated with this context (NULL for global default
761 * context).
762 * @hang_stats: information about the role of this context in possible GPU
763 * hangs.
764 * @vm: virtual memory space used by this context.
765 * @legacy_hw_ctx: render context backing object and whether it is correctly
766 * initialized (legacy ring submission mechanism only).
767 * @link: link in the global list of contexts.
768 *
769 * Contexts are memory images used by the hardware to store copies of their
770 * internal state.
771 */
772 struct intel_context {
773 struct kref ref;
774 int user_handle;
775 uint8_t remap_slice;
776 struct drm_i915_file_private *file_priv;
777 struct i915_ctx_hang_stats hang_stats;
778 struct i915_hw_ppgtt *ppgtt;
779
780 /* Legacy ring buffer submission */
781 struct {
782 struct drm_i915_gem_object *rcs_state;
783 bool initialized;
784 } legacy_hw_ctx;
785
786 /* Execlists */
787 bool rcs_initialized;
788 struct {
789 struct drm_i915_gem_object *state;
790 struct intel_ringbuffer *ringbuf;
791 int pin_count;
792 } engine[I915_NUM_RINGS];
793
794 struct list_head link;
795 };
796
797 enum fb_op_origin {
798 ORIGIN_GTT,
799 ORIGIN_CPU,
800 ORIGIN_CS,
801 ORIGIN_FLIP,
802 };
803
804 struct i915_fbc {
805 unsigned long uncompressed_size;
806 unsigned threshold;
807 unsigned int fb_id;
808 unsigned int possible_framebuffer_bits;
809 unsigned int busy_bits;
810 struct intel_crtc *crtc;
811 int y;
812
813 struct drm_mm_node compressed_fb;
814 struct drm_mm_node *compressed_llb;
815
816 bool false_color;
817
818 /* Tracks whether the HW is actually enabled, not whether the feature is
819 * possible. */
820 bool enabled;
821
822 struct intel_fbc_work {
823 struct delayed_work work;
824 struct drm_crtc *crtc;
825 struct drm_framebuffer *fb;
826 } *fbc_work;
827
828 enum no_fbc_reason {
829 FBC_OK, /* FBC is enabled */
830 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
831 FBC_NO_OUTPUT, /* no outputs enabled to compress */
832 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
833 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
834 FBC_MODE_TOO_LARGE, /* mode too large for compression */
835 FBC_BAD_PLANE, /* fbc not supported on plane */
836 FBC_NOT_TILED, /* buffer not tiled */
837 FBC_MULTIPLE_PIPES, /* more than one pipe active */
838 FBC_MODULE_PARAM,
839 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
840 } no_fbc_reason;
841 };
842
843 /**
844 * HIGH_RR is the highest eDP panel refresh rate read from EDID
845 * LOW_RR is the lowest eDP panel refresh rate found from EDID
846 * parsing for same resolution.
847 */
848 enum drrs_refresh_rate_type {
849 DRRS_HIGH_RR,
850 DRRS_LOW_RR,
851 DRRS_MAX_RR, /* RR count */
852 };
853
854 enum drrs_support_type {
855 DRRS_NOT_SUPPORTED = 0,
856 STATIC_DRRS_SUPPORT = 1,
857 SEAMLESS_DRRS_SUPPORT = 2
858 };
859
860 struct intel_dp;
861 struct i915_drrs {
862 struct mutex mutex;
863 struct delayed_work work;
864 struct intel_dp *dp;
865 unsigned busy_frontbuffer_bits;
866 enum drrs_refresh_rate_type refresh_rate_type;
867 enum drrs_support_type type;
868 };
869
870 struct i915_psr {
871 struct mutex lock;
872 bool sink_support;
873 bool source_ok;
874 struct intel_dp *enabled;
875 bool active;
876 struct delayed_work work;
877 unsigned busy_frontbuffer_bits;
878 bool link_standby;
879 };
880
881 enum intel_pch {
882 PCH_NONE = 0, /* No PCH present */
883 PCH_IBX, /* Ibexpeak PCH */
884 PCH_CPT, /* Cougarpoint PCH */
885 PCH_LPT, /* Lynxpoint PCH */
886 PCH_SPT, /* Sunrisepoint PCH */
887 PCH_NOP,
888 };
889
890 enum intel_sbi_destination {
891 SBI_ICLK,
892 SBI_MPHY,
893 };
894
895 #define QUIRK_PIPEA_FORCE (1<<0)
896 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
897 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
898 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
899 #define QUIRK_PIPEB_FORCE (1<<4)
900 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
901
902 struct intel_fbdev;
903 struct intel_fbc_work;
904
905 struct intel_gmbus {
906 struct i2c_adapter adapter;
907 u32 force_bit;
908 u32 reg0;
909 u32 gpio_reg;
910 struct i2c_algo_bit_data bit_algo;
911 struct drm_i915_private *dev_priv;
912 };
913
914 struct i915_suspend_saved_registers {
915 u32 saveDSPARB;
916 u32 saveLVDS;
917 u32 savePP_ON_DELAYS;
918 u32 savePP_OFF_DELAYS;
919 u32 savePP_ON;
920 u32 savePP_OFF;
921 u32 savePP_CONTROL;
922 u32 savePP_DIVISOR;
923 u32 saveFBC_CONTROL;
924 u32 saveCACHE_MODE_0;
925 u32 saveMI_ARB_STATE;
926 u32 saveSWF0[16];
927 u32 saveSWF1[16];
928 u32 saveSWF2[3];
929 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
930 u32 savePCH_PORT_HOTPLUG;
931 u16 saveGCDGMBUS;
932 };
933
934 struct vlv_s0ix_state {
935 /* GAM */
936 u32 wr_watermark;
937 u32 gfx_prio_ctrl;
938 u32 arb_mode;
939 u32 gfx_pend_tlb0;
940 u32 gfx_pend_tlb1;
941 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
942 u32 media_max_req_count;
943 u32 gfx_max_req_count;
944 u32 render_hwsp;
945 u32 ecochk;
946 u32 bsd_hwsp;
947 u32 blt_hwsp;
948 u32 tlb_rd_addr;
949
950 /* MBC */
951 u32 g3dctl;
952 u32 gsckgctl;
953 u32 mbctl;
954
955 /* GCP */
956 u32 ucgctl1;
957 u32 ucgctl3;
958 u32 rcgctl1;
959 u32 rcgctl2;
960 u32 rstctl;
961 u32 misccpctl;
962
963 /* GPM */
964 u32 gfxpause;
965 u32 rpdeuhwtc;
966 u32 rpdeuc;
967 u32 ecobus;
968 u32 pwrdwnupctl;
969 u32 rp_down_timeout;
970 u32 rp_deucsw;
971 u32 rcubmabdtmr;
972 u32 rcedata;
973 u32 spare2gh;
974
975 /* Display 1 CZ domain */
976 u32 gt_imr;
977 u32 gt_ier;
978 u32 pm_imr;
979 u32 pm_ier;
980 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
981
982 /* GT SA CZ domain */
983 u32 tilectl;
984 u32 gt_fifoctl;
985 u32 gtlc_wake_ctrl;
986 u32 gtlc_survive;
987 u32 pmwgicz;
988
989 /* Display 2 CZ domain */
990 u32 gu_ctl0;
991 u32 gu_ctl1;
992 u32 clock_gate_dis2;
993 };
994
995 struct intel_rps_ei {
996 u32 cz_clock;
997 u32 render_c0;
998 u32 media_c0;
999 };
1000
1001 struct intel_gen6_power_mgmt {
1002 /*
1003 * work, interrupts_enabled and pm_iir are protected by
1004 * dev_priv->irq_lock
1005 */
1006 struct work_struct work;
1007 bool interrupts_enabled;
1008 u32 pm_iir;
1009
1010 /* Frequencies are stored in potentially platform dependent multiples.
1011 * In other words, *_freq needs to be multiplied by X to be interesting.
1012 * Soft limits are those which are used for the dynamic reclocking done
1013 * by the driver (raise frequencies under heavy loads, and lower for
1014 * lighter loads). Hard limits are those imposed by the hardware.
1015 *
1016 * A distinction is made for overclocking, which is never enabled by
1017 * default, and is considered to be above the hard limit if it's
1018 * possible at all.
1019 */
1020 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1021 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1022 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1023 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1024 u8 min_freq; /* AKA RPn. Minimum frequency */
1025 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1026 u8 rp1_freq; /* "less than" RP0 power/freqency */
1027 u8 rp0_freq; /* Non-overclocked max frequency. */
1028 u32 cz_freq;
1029
1030 u32 ei_interrupt_count;
1031
1032 int last_adj;
1033 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1034
1035 bool enabled;
1036 struct delayed_work delayed_resume_work;
1037
1038 /* manual wa residency calculations */
1039 struct intel_rps_ei up_ei, down_ei;
1040
1041 /*
1042 * Protects RPS/RC6 register access and PCU communication.
1043 * Must be taken after struct_mutex if nested.
1044 */
1045 struct mutex hw_lock;
1046 };
1047
1048 /* defined intel_pm.c */
1049 extern spinlock_t mchdev_lock;
1050
1051 struct intel_ilk_power_mgmt {
1052 u8 cur_delay;
1053 u8 min_delay;
1054 u8 max_delay;
1055 u8 fmax;
1056 u8 fstart;
1057
1058 u64 last_count1;
1059 unsigned long last_time1;
1060 unsigned long chipset_power;
1061 u64 last_count2;
1062 u64 last_time2;
1063 unsigned long gfx_power;
1064 u8 corr;
1065
1066 int c_m;
1067 int r_t;
1068 };
1069
1070 struct drm_i915_private;
1071 struct i915_power_well;
1072
1073 struct i915_power_well_ops {
1074 /*
1075 * Synchronize the well's hw state to match the current sw state, for
1076 * example enable/disable it based on the current refcount. Called
1077 * during driver init and resume time, possibly after first calling
1078 * the enable/disable handlers.
1079 */
1080 void (*sync_hw)(struct drm_i915_private *dev_priv,
1081 struct i915_power_well *power_well);
1082 /*
1083 * Enable the well and resources that depend on it (for example
1084 * interrupts located on the well). Called after the 0->1 refcount
1085 * transition.
1086 */
1087 void (*enable)(struct drm_i915_private *dev_priv,
1088 struct i915_power_well *power_well);
1089 /*
1090 * Disable the well and resources that depend on it. Called after
1091 * the 1->0 refcount transition.
1092 */
1093 void (*disable)(struct drm_i915_private *dev_priv,
1094 struct i915_power_well *power_well);
1095 /* Returns the hw enabled state. */
1096 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1097 struct i915_power_well *power_well);
1098 };
1099
1100 /* Power well structure for haswell */
1101 struct i915_power_well {
1102 const char *name;
1103 bool always_on;
1104 /* power well enable/disable usage count */
1105 int count;
1106 /* cached hw enabled state */
1107 bool hw_enabled;
1108 unsigned long domains;
1109 unsigned long data;
1110 const struct i915_power_well_ops *ops;
1111 };
1112
1113 struct i915_power_domains {
1114 /*
1115 * Power wells needed for initialization at driver init and suspend
1116 * time are on. They are kept on until after the first modeset.
1117 */
1118 bool init_power_on;
1119 bool initializing;
1120 int power_well_count;
1121
1122 struct mutex lock;
1123 int domain_use_count[POWER_DOMAIN_NUM];
1124 struct i915_power_well *power_wells;
1125 };
1126
1127 #define MAX_L3_SLICES 2
1128 struct intel_l3_parity {
1129 u32 *remap_info[MAX_L3_SLICES];
1130 struct work_struct error_work;
1131 int which_slice;
1132 };
1133
1134 struct i915_gem_batch_pool {
1135 struct drm_device *dev;
1136 struct list_head cache_list;
1137 };
1138
1139 struct i915_gem_mm {
1140 /** Memory allocator for GTT stolen memory */
1141 struct drm_mm stolen;
1142 /** List of all objects in gtt_space. Used to restore gtt
1143 * mappings on resume */
1144 struct list_head bound_list;
1145 /**
1146 * List of objects which are not bound to the GTT (thus
1147 * are idle and not used by the GPU) but still have
1148 * (presumably uncached) pages still attached.
1149 */
1150 struct list_head unbound_list;
1151
1152 /*
1153 * A pool of objects to use as shadow copies of client batch buffers
1154 * when the command parser is enabled. Prevents the client from
1155 * modifying the batch contents after software parsing.
1156 */
1157 struct i915_gem_batch_pool batch_pool;
1158
1159 /** Usable portion of the GTT for GEM */
1160 unsigned long stolen_base; /* limited to low memory (32-bit) */
1161
1162 /** PPGTT used for aliasing the PPGTT with the GTT */
1163 struct i915_hw_ppgtt *aliasing_ppgtt;
1164
1165 struct notifier_block oom_notifier;
1166 struct shrinker shrinker;
1167 bool shrinker_no_lock_stealing;
1168
1169 /** LRU list of objects with fence regs on them. */
1170 struct list_head fence_list;
1171
1172 /**
1173 * We leave the user IRQ off as much as possible,
1174 * but this means that requests will finish and never
1175 * be retired once the system goes idle. Set a timer to
1176 * fire periodically while the ring is running. When it
1177 * fires, go retire requests.
1178 */
1179 struct delayed_work retire_work;
1180
1181 /**
1182 * When we detect an idle GPU, we want to turn on
1183 * powersaving features. So once we see that there
1184 * are no more requests outstanding and no more
1185 * arrive within a small period of time, we fire
1186 * off the idle_work.
1187 */
1188 struct delayed_work idle_work;
1189
1190 /**
1191 * Are we in a non-interruptible section of code like
1192 * modesetting?
1193 */
1194 bool interruptible;
1195
1196 /**
1197 * Is the GPU currently considered idle, or busy executing userspace
1198 * requests? Whilst idle, we attempt to power down the hardware and
1199 * display clocks. In order to reduce the effect on performance, there
1200 * is a slight delay before we do so.
1201 */
1202 bool busy;
1203
1204 /* the indicator for dispatch video commands on two BSD rings */
1205 int bsd_ring_dispatch_index;
1206
1207 /** Bit 6 swizzling required for X tiling */
1208 uint32_t bit_6_swizzle_x;
1209 /** Bit 6 swizzling required for Y tiling */
1210 uint32_t bit_6_swizzle_y;
1211
1212 /* accounting, useful for userland debugging */
1213 spinlock_t object_stat_lock;
1214 size_t object_memory;
1215 u32 object_count;
1216 };
1217
1218 struct drm_i915_error_state_buf {
1219 struct drm_i915_private *i915;
1220 unsigned bytes;
1221 unsigned size;
1222 int err;
1223 u8 *buf;
1224 loff_t start;
1225 loff_t pos;
1226 };
1227
1228 struct i915_error_state_file_priv {
1229 struct drm_device *dev;
1230 struct drm_i915_error_state *error;
1231 };
1232
1233 struct i915_gpu_error {
1234 /* For hangcheck timer */
1235 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1236 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1237 /* Hang gpu twice in this window and your context gets banned */
1238 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1239
1240 struct workqueue_struct *hangcheck_wq;
1241 struct delayed_work hangcheck_work;
1242
1243 /* For reset and error_state handling. */
1244 spinlock_t lock;
1245 /* Protected by the above dev->gpu_error.lock. */
1246 struct drm_i915_error_state *first_error;
1247
1248 unsigned long missed_irq_rings;
1249
1250 /**
1251 * State variable controlling the reset flow and count
1252 *
1253 * This is a counter which gets incremented when reset is triggered,
1254 * and again when reset has been handled. So odd values (lowest bit set)
1255 * means that reset is in progress and even values that
1256 * (reset_counter >> 1):th reset was successfully completed.
1257 *
1258 * If reset is not completed succesfully, the I915_WEDGE bit is
1259 * set meaning that hardware is terminally sour and there is no
1260 * recovery. All waiters on the reset_queue will be woken when
1261 * that happens.
1262 *
1263 * This counter is used by the wait_seqno code to notice that reset
1264 * event happened and it needs to restart the entire ioctl (since most
1265 * likely the seqno it waited for won't ever signal anytime soon).
1266 *
1267 * This is important for lock-free wait paths, where no contended lock
1268 * naturally enforces the correct ordering between the bail-out of the
1269 * waiter and the gpu reset work code.
1270 */
1271 atomic_t reset_counter;
1272
1273 #define I915_RESET_IN_PROGRESS_FLAG 1
1274 #define I915_WEDGED (1 << 31)
1275
1276 /**
1277 * Waitqueue to signal when the reset has completed. Used by clients
1278 * that wait for dev_priv->mm.wedged to settle.
1279 */
1280 wait_queue_head_t reset_queue;
1281
1282 /* Userspace knobs for gpu hang simulation;
1283 * combines both a ring mask, and extra flags
1284 */
1285 u32 stop_rings;
1286 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1287 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1288
1289 /* For missed irq/seqno simulation. */
1290 unsigned int test_irq_rings;
1291
1292 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1293 bool reload_in_reset;
1294 };
1295
1296 enum modeset_restore {
1297 MODESET_ON_LID_OPEN,
1298 MODESET_DONE,
1299 MODESET_SUSPENDED,
1300 };
1301
1302 struct ddi_vbt_port_info {
1303 /*
1304 * This is an index in the HDMI/DVI DDI buffer translation table.
1305 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1306 * populate this field.
1307 */
1308 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1309 uint8_t hdmi_level_shift;
1310
1311 uint8_t supports_dvi:1;
1312 uint8_t supports_hdmi:1;
1313 uint8_t supports_dp:1;
1314 };
1315
1316 enum psr_lines_to_wait {
1317 PSR_0_LINES_TO_WAIT = 0,
1318 PSR_1_LINE_TO_WAIT,
1319 PSR_4_LINES_TO_WAIT,
1320 PSR_8_LINES_TO_WAIT
1321 };
1322
1323 struct intel_vbt_data {
1324 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1325 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1326
1327 /* Feature bits */
1328 unsigned int int_tv_support:1;
1329 unsigned int lvds_dither:1;
1330 unsigned int lvds_vbt:1;
1331 unsigned int int_crt_support:1;
1332 unsigned int lvds_use_ssc:1;
1333 unsigned int display_clock_mode:1;
1334 unsigned int fdi_rx_polarity_inverted:1;
1335 unsigned int has_mipi:1;
1336 int lvds_ssc_freq;
1337 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1338
1339 enum drrs_support_type drrs_type;
1340
1341 /* eDP */
1342 int edp_rate;
1343 int edp_lanes;
1344 int edp_preemphasis;
1345 int edp_vswing;
1346 bool edp_initialized;
1347 bool edp_support;
1348 int edp_bpp;
1349 bool edp_low_vswing;
1350 struct edp_power_seq edp_pps;
1351
1352 struct {
1353 bool full_link;
1354 bool require_aux_wakeup;
1355 int idle_frames;
1356 enum psr_lines_to_wait lines_to_wait;
1357 int tp1_wakeup_time;
1358 int tp2_tp3_wakeup_time;
1359 } psr;
1360
1361 struct {
1362 u16 pwm_freq_hz;
1363 bool present;
1364 bool active_low_pwm;
1365 u8 min_brightness; /* min_brightness/255 of max */
1366 } backlight;
1367
1368 /* MIPI DSI */
1369 struct {
1370 u16 port;
1371 u16 panel_id;
1372 struct mipi_config *config;
1373 struct mipi_pps_data *pps;
1374 u8 seq_version;
1375 u32 size;
1376 u8 *data;
1377 u8 *sequence[MIPI_SEQ_MAX];
1378 } dsi;
1379
1380 int crt_ddc_pin;
1381
1382 int child_dev_num;
1383 union child_device_config *child_dev;
1384
1385 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1386 };
1387
1388 enum intel_ddb_partitioning {
1389 INTEL_DDB_PART_1_2,
1390 INTEL_DDB_PART_5_6, /* IVB+ */
1391 };
1392
1393 struct intel_wm_level {
1394 bool enable;
1395 uint32_t pri_val;
1396 uint32_t spr_val;
1397 uint32_t cur_val;
1398 uint32_t fbc_val;
1399 };
1400
1401 struct ilk_wm_values {
1402 uint32_t wm_pipe[3];
1403 uint32_t wm_lp[3];
1404 uint32_t wm_lp_spr[3];
1405 uint32_t wm_linetime[3];
1406 bool enable_fbc_wm;
1407 enum intel_ddb_partitioning partitioning;
1408 };
1409
1410 struct skl_ddb_entry {
1411 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1412 };
1413
1414 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1415 {
1416 return entry->end - entry->start;
1417 }
1418
1419 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1420 const struct skl_ddb_entry *e2)
1421 {
1422 if (e1->start == e2->start && e1->end == e2->end)
1423 return true;
1424
1425 return false;
1426 }
1427
1428 struct skl_ddb_allocation {
1429 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1430 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1431 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1432 };
1433
1434 struct skl_wm_values {
1435 bool dirty[I915_MAX_PIPES];
1436 struct skl_ddb_allocation ddb;
1437 uint32_t wm_linetime[I915_MAX_PIPES];
1438 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1439 uint32_t cursor[I915_MAX_PIPES][8];
1440 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1441 uint32_t cursor_trans[I915_MAX_PIPES];
1442 };
1443
1444 struct skl_wm_level {
1445 bool plane_en[I915_MAX_PLANES];
1446 bool cursor_en;
1447 uint16_t plane_res_b[I915_MAX_PLANES];
1448 uint8_t plane_res_l[I915_MAX_PLANES];
1449 uint16_t cursor_res_b;
1450 uint8_t cursor_res_l;
1451 };
1452
1453 /*
1454 * This struct helps tracking the state needed for runtime PM, which puts the
1455 * device in PCI D3 state. Notice that when this happens, nothing on the
1456 * graphics device works, even register access, so we don't get interrupts nor
1457 * anything else.
1458 *
1459 * Every piece of our code that needs to actually touch the hardware needs to
1460 * either call intel_runtime_pm_get or call intel_display_power_get with the
1461 * appropriate power domain.
1462 *
1463 * Our driver uses the autosuspend delay feature, which means we'll only really
1464 * suspend if we stay with zero refcount for a certain amount of time. The
1465 * default value is currently very conservative (see intel_runtime_pm_enable), but
1466 * it can be changed with the standard runtime PM files from sysfs.
1467 *
1468 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1469 * goes back to false exactly before we reenable the IRQs. We use this variable
1470 * to check if someone is trying to enable/disable IRQs while they're supposed
1471 * to be disabled. This shouldn't happen and we'll print some error messages in
1472 * case it happens.
1473 *
1474 * For more, read the Documentation/power/runtime_pm.txt.
1475 */
1476 struct i915_runtime_pm {
1477 bool suspended;
1478 bool irqs_enabled;
1479 };
1480
1481 enum intel_pipe_crc_source {
1482 INTEL_PIPE_CRC_SOURCE_NONE,
1483 INTEL_PIPE_CRC_SOURCE_PLANE1,
1484 INTEL_PIPE_CRC_SOURCE_PLANE2,
1485 INTEL_PIPE_CRC_SOURCE_PF,
1486 INTEL_PIPE_CRC_SOURCE_PIPE,
1487 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1488 INTEL_PIPE_CRC_SOURCE_TV,
1489 INTEL_PIPE_CRC_SOURCE_DP_B,
1490 INTEL_PIPE_CRC_SOURCE_DP_C,
1491 INTEL_PIPE_CRC_SOURCE_DP_D,
1492 INTEL_PIPE_CRC_SOURCE_AUTO,
1493 INTEL_PIPE_CRC_SOURCE_MAX,
1494 };
1495
1496 struct intel_pipe_crc_entry {
1497 uint32_t frame;
1498 uint32_t crc[5];
1499 };
1500
1501 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1502 struct intel_pipe_crc {
1503 spinlock_t lock;
1504 bool opened; /* exclusive access to the result file */
1505 struct intel_pipe_crc_entry *entries;
1506 enum intel_pipe_crc_source source;
1507 int head, tail;
1508 wait_queue_head_t wq;
1509 };
1510
1511 struct i915_frontbuffer_tracking {
1512 struct mutex lock;
1513
1514 /*
1515 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1516 * scheduled flips.
1517 */
1518 unsigned busy_bits;
1519 unsigned flip_bits;
1520 };
1521
1522 struct i915_wa_reg {
1523 u32 addr;
1524 u32 value;
1525 /* bitmask representing WA bits */
1526 u32 mask;
1527 };
1528
1529 #define I915_MAX_WA_REGS 16
1530
1531 struct i915_workarounds {
1532 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1533 u32 count;
1534 };
1535
1536 struct i915_virtual_gpu {
1537 bool active;
1538 };
1539
1540 struct drm_i915_private {
1541 struct drm_device *dev;
1542 struct kmem_cache *slab;
1543
1544 const struct intel_device_info info;
1545
1546 int relative_constants_mode;
1547
1548 void __iomem *regs;
1549
1550 struct intel_uncore uncore;
1551
1552 struct i915_virtual_gpu vgpu;
1553
1554 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1555
1556
1557 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1558 * controller on different i2c buses. */
1559 struct mutex gmbus_mutex;
1560
1561 /**
1562 * Base address of the gmbus and gpio block.
1563 */
1564 uint32_t gpio_mmio_base;
1565
1566 /* MMIO base address for MIPI regs */
1567 uint32_t mipi_mmio_base;
1568
1569 wait_queue_head_t gmbus_wait_queue;
1570
1571 struct pci_dev *bridge_dev;
1572 struct intel_engine_cs ring[I915_NUM_RINGS];
1573 struct drm_i915_gem_object *semaphore_obj;
1574 uint32_t last_seqno, next_seqno;
1575
1576 struct drm_dma_handle *status_page_dmah;
1577 struct resource mch_res;
1578
1579 /* protects the irq masks */
1580 spinlock_t irq_lock;
1581
1582 /* protects the mmio flip data */
1583 spinlock_t mmio_flip_lock;
1584
1585 bool display_irqs_enabled;
1586
1587 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1588 struct pm_qos_request pm_qos;
1589
1590 /* DPIO indirect register protection */
1591 struct mutex dpio_lock;
1592
1593 /** Cached value of IMR to avoid reads in updating the bitfield */
1594 union {
1595 u32 irq_mask;
1596 u32 de_irq_mask[I915_MAX_PIPES];
1597 };
1598 u32 gt_irq_mask;
1599 u32 pm_irq_mask;
1600 u32 pm_rps_events;
1601 u32 pipestat_irq_mask[I915_MAX_PIPES];
1602
1603 struct work_struct hotplug_work;
1604 struct {
1605 unsigned long hpd_last_jiffies;
1606 int hpd_cnt;
1607 enum {
1608 HPD_ENABLED = 0,
1609 HPD_DISABLED = 1,
1610 HPD_MARK_DISABLED = 2
1611 } hpd_mark;
1612 } hpd_stats[HPD_NUM_PINS];
1613 u32 hpd_event_bits;
1614 struct delayed_work hotplug_reenable_work;
1615
1616 struct i915_fbc fbc;
1617 struct i915_drrs drrs;
1618 struct intel_opregion opregion;
1619 struct intel_vbt_data vbt;
1620
1621 bool preserve_bios_swizzle;
1622
1623 /* overlay */
1624 struct intel_overlay *overlay;
1625
1626 /* backlight registers and fields in struct intel_panel */
1627 struct mutex backlight_lock;
1628
1629 /* LVDS info */
1630 bool no_aux_handshake;
1631
1632 /* protects panel power sequencer state */
1633 struct mutex pps_mutex;
1634
1635 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1636 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1637 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1638
1639 unsigned int fsb_freq, mem_freq, is_ddr3;
1640 unsigned int vlv_cdclk_freq;
1641 unsigned int hpll_freq;
1642
1643 /**
1644 * wq - Driver workqueue for GEM.
1645 *
1646 * NOTE: Work items scheduled here are not allowed to grab any modeset
1647 * locks, for otherwise the flushing done in the pageflip code will
1648 * result in deadlocks.
1649 */
1650 struct workqueue_struct *wq;
1651
1652 /* Display functions */
1653 struct drm_i915_display_funcs display;
1654
1655 /* PCH chipset type */
1656 enum intel_pch pch_type;
1657 unsigned short pch_id;
1658
1659 unsigned long quirks;
1660
1661 enum modeset_restore modeset_restore;
1662 struct mutex modeset_restore_lock;
1663
1664 struct list_head vm_list; /* Global list of all address spaces */
1665 struct i915_gtt gtt; /* VM representing the global address space */
1666
1667 struct i915_gem_mm mm;
1668 DECLARE_HASHTABLE(mm_structs, 7);
1669 struct mutex mm_lock;
1670
1671 /* Kernel Modesetting */
1672
1673 struct sdvo_device_mapping sdvo_mappings[2];
1674
1675 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1676 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1677 wait_queue_head_t pending_flip_queue;
1678
1679 #ifdef CONFIG_DEBUG_FS
1680 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1681 #endif
1682
1683 int num_shared_dpll;
1684 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1685 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1686
1687 struct i915_workarounds workarounds;
1688
1689 /* Reclocking support */
1690 bool render_reclock_avail;
1691 bool lvds_downclock_avail;
1692 /* indicates the reduced downclock for LVDS*/
1693 int lvds_downclock;
1694
1695 struct i915_frontbuffer_tracking fb_tracking;
1696
1697 u16 orig_clock;
1698
1699 bool mchbar_need_disable;
1700
1701 struct intel_l3_parity l3_parity;
1702
1703 /* Cannot be determined by PCIID. You must always read a register. */
1704 size_t ellc_size;
1705
1706 /* gen6+ rps state */
1707 struct intel_gen6_power_mgmt rps;
1708
1709 /* ilk-only ips/rps state. Everything in here is protected by the global
1710 * mchdev_lock in intel_pm.c */
1711 struct intel_ilk_power_mgmt ips;
1712
1713 struct i915_power_domains power_domains;
1714
1715 struct i915_psr psr;
1716
1717 struct i915_gpu_error gpu_error;
1718
1719 struct drm_i915_gem_object *vlv_pctx;
1720
1721 #ifdef CONFIG_DRM_I915_FBDEV
1722 /* list of fbdev register on this device */
1723 struct intel_fbdev *fbdev;
1724 struct work_struct fbdev_suspend_work;
1725 #endif
1726
1727 struct drm_property *broadcast_rgb_property;
1728 struct drm_property *force_audio_property;
1729
1730 /* hda/i915 audio component */
1731 bool audio_component_registered;
1732
1733 uint32_t hw_context_size;
1734 struct list_head context_list;
1735
1736 u32 fdi_rx_config;
1737
1738 u32 suspend_count;
1739 struct i915_suspend_saved_registers regfile;
1740 struct vlv_s0ix_state vlv_s0ix_state;
1741
1742 struct {
1743 /*
1744 * Raw watermark latency values:
1745 * in 0.1us units for WM0,
1746 * in 0.5us units for WM1+.
1747 */
1748 /* primary */
1749 uint16_t pri_latency[5];
1750 /* sprite */
1751 uint16_t spr_latency[5];
1752 /* cursor */
1753 uint16_t cur_latency[5];
1754 /*
1755 * Raw watermark memory latency values
1756 * for SKL for all 8 levels
1757 * in 1us units.
1758 */
1759 uint16_t skl_latency[8];
1760
1761 /*
1762 * The skl_wm_values structure is a bit too big for stack
1763 * allocation, so we keep the staging struct where we store
1764 * intermediate results here instead.
1765 */
1766 struct skl_wm_values skl_results;
1767
1768 /* current hardware state */
1769 union {
1770 struct ilk_wm_values hw;
1771 struct skl_wm_values skl_hw;
1772 };
1773 } wm;
1774
1775 struct i915_runtime_pm pm;
1776
1777 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1778 u32 long_hpd_port_mask;
1779 u32 short_hpd_port_mask;
1780 struct work_struct dig_port_work;
1781
1782 /*
1783 * if we get a HPD irq from DP and a HPD irq from non-DP
1784 * the non-DP HPD could block the workqueue on a mode config
1785 * mutex getting, that userspace may have taken. However
1786 * userspace is waiting on the DP workqueue to run which is
1787 * blocked behind the non-DP one.
1788 */
1789 struct workqueue_struct *dp_wq;
1790
1791 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1792 struct {
1793 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1794 struct intel_engine_cs *ring,
1795 struct intel_context *ctx,
1796 struct drm_i915_gem_execbuffer2 *args,
1797 struct list_head *vmas,
1798 struct drm_i915_gem_object *batch_obj,
1799 u64 exec_start, u32 flags);
1800 int (*init_rings)(struct drm_device *dev);
1801 void (*cleanup_ring)(struct intel_engine_cs *ring);
1802 void (*stop_ring)(struct intel_engine_cs *ring);
1803 } gt;
1804
1805 uint32_t request_uniq;
1806
1807 /*
1808 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1809 * will be rejected. Instead look for a better place.
1810 */
1811 };
1812
1813 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1814 {
1815 return dev->dev_private;
1816 }
1817
1818 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1819 {
1820 return to_i915(dev_get_drvdata(dev));
1821 }
1822
1823 /* Iterate over initialised rings */
1824 #define for_each_ring(ring__, dev_priv__, i__) \
1825 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1826 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1827
1828 enum hdmi_force_audio {
1829 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1830 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1831 HDMI_AUDIO_AUTO, /* trust EDID */
1832 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1833 };
1834
1835 #define I915_GTT_OFFSET_NONE ((u32)-1)
1836
1837 struct drm_i915_gem_object_ops {
1838 /* Interface between the GEM object and its backing storage.
1839 * get_pages() is called once prior to the use of the associated set
1840 * of pages before to binding them into the GTT, and put_pages() is
1841 * called after we no longer need them. As we expect there to be
1842 * associated cost with migrating pages between the backing storage
1843 * and making them available for the GPU (e.g. clflush), we may hold
1844 * onto the pages after they are no longer referenced by the GPU
1845 * in case they may be used again shortly (for example migrating the
1846 * pages to a different memory domain within the GTT). put_pages()
1847 * will therefore most likely be called when the object itself is
1848 * being released or under memory pressure (where we attempt to
1849 * reap pages for the shrinker).
1850 */
1851 int (*get_pages)(struct drm_i915_gem_object *);
1852 void (*put_pages)(struct drm_i915_gem_object *);
1853 int (*dmabuf_export)(struct drm_i915_gem_object *);
1854 void (*release)(struct drm_i915_gem_object *);
1855 };
1856
1857 /*
1858 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1859 * considered to be the frontbuffer for the given plane interface-vise. This
1860 * doesn't mean that the hw necessarily already scans it out, but that any
1861 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1862 *
1863 * We have one bit per pipe and per scanout plane type.
1864 */
1865 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1866 #define INTEL_FRONTBUFFER_BITS \
1867 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1868 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1869 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1870 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1871 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1872 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1873 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1874 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1875 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1876 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1877 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1878
1879 struct drm_i915_gem_object {
1880 struct drm_gem_object base;
1881
1882 const struct drm_i915_gem_object_ops *ops;
1883
1884 /** List of VMAs backed by this object */
1885 struct list_head vma_list;
1886
1887 /** Stolen memory for this object, instead of being backed by shmem. */
1888 struct drm_mm_node *stolen;
1889 struct list_head global_list;
1890
1891 struct list_head ring_list;
1892 /** Used in execbuf to temporarily hold a ref */
1893 struct list_head obj_exec_link;
1894
1895 struct list_head batch_pool_list;
1896
1897 /**
1898 * This is set if the object is on the active lists (has pending
1899 * rendering and so a non-zero seqno), and is not set if it i s on
1900 * inactive (ready to be unbound) list.
1901 */
1902 unsigned int active:1;
1903
1904 /**
1905 * This is set if the object has been written to since last bound
1906 * to the GTT
1907 */
1908 unsigned int dirty:1;
1909
1910 /**
1911 * Fence register bits (if any) for this object. Will be set
1912 * as needed when mapped into the GTT.
1913 * Protected by dev->struct_mutex.
1914 */
1915 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1916
1917 /**
1918 * Advice: are the backing pages purgeable?
1919 */
1920 unsigned int madv:2;
1921
1922 /**
1923 * Current tiling mode for the object.
1924 */
1925 unsigned int tiling_mode:2;
1926 /**
1927 * Whether the tiling parameters for the currently associated fence
1928 * register have changed. Note that for the purposes of tracking
1929 * tiling changes we also treat the unfenced register, the register
1930 * slot that the object occupies whilst it executes a fenced
1931 * command (such as BLT on gen2/3), as a "fence".
1932 */
1933 unsigned int fence_dirty:1;
1934
1935 /**
1936 * Is the object at the current location in the gtt mappable and
1937 * fenceable? Used to avoid costly recalculations.
1938 */
1939 unsigned int map_and_fenceable:1;
1940
1941 /**
1942 * Whether the current gtt mapping needs to be mappable (and isn't just
1943 * mappable by accident). Track pin and fault separate for a more
1944 * accurate mappable working set.
1945 */
1946 unsigned int fault_mappable:1;
1947 unsigned int pin_mappable:1;
1948 unsigned int pin_display:1;
1949
1950 /*
1951 * Is the object to be mapped as read-only to the GPU
1952 * Only honoured if hardware has relevant pte bit
1953 */
1954 unsigned long gt_ro:1;
1955 unsigned int cache_level:3;
1956 unsigned int cache_dirty:1;
1957
1958 unsigned int has_dma_mapping:1;
1959
1960 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1961
1962 struct sg_table *pages;
1963 int pages_pin_count;
1964
1965 /* prime dma-buf support */
1966 void *dma_buf_vmapping;
1967 int vmapping_count;
1968
1969 /** Breadcrumb of last rendering to the buffer. */
1970 struct drm_i915_gem_request *last_read_req;
1971 struct drm_i915_gem_request *last_write_req;
1972 /** Breadcrumb of last fenced GPU access to the buffer. */
1973 struct drm_i915_gem_request *last_fenced_req;
1974
1975 /** Current tiling stride for the object, if it's tiled. */
1976 uint32_t stride;
1977
1978 /** References from framebuffers, locks out tiling changes. */
1979 unsigned long framebuffer_references;
1980
1981 /** Record of address bit 17 of each page at last unbind. */
1982 unsigned long *bit_17;
1983
1984 union {
1985 /** for phy allocated objects */
1986 struct drm_dma_handle *phys_handle;
1987
1988 struct i915_gem_userptr {
1989 uintptr_t ptr;
1990 unsigned read_only :1;
1991 unsigned workers :4;
1992 #define I915_GEM_USERPTR_MAX_WORKERS 15
1993
1994 struct i915_mm_struct *mm;
1995 struct i915_mmu_object *mmu_object;
1996 struct work_struct *work;
1997 } userptr;
1998 };
1999 };
2000 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2001
2002 void i915_gem_track_fb(struct drm_i915_gem_object *old,
2003 struct drm_i915_gem_object *new,
2004 unsigned frontbuffer_bits);
2005
2006 /**
2007 * Request queue structure.
2008 *
2009 * The request queue allows us to note sequence numbers that have been emitted
2010 * and may be associated with active buffers to be retired.
2011 *
2012 * By keeping this list, we can avoid having to do questionable sequence
2013 * number comparisons on buffer last_read|write_seqno. It also allows an
2014 * emission time to be associated with the request for tracking how far ahead
2015 * of the GPU the submission is.
2016 *
2017 * The requests are reference counted, so upon creation they should have an
2018 * initial reference taken using kref_init
2019 */
2020 struct drm_i915_gem_request {
2021 struct kref ref;
2022
2023 /** On Which ring this request was generated */
2024 struct intel_engine_cs *ring;
2025
2026 /** GEM sequence number associated with this request. */
2027 uint32_t seqno;
2028
2029 /** Position in the ringbuffer of the start of the request */
2030 u32 head;
2031
2032 /**
2033 * Position in the ringbuffer of the start of the postfix.
2034 * This is required to calculate the maximum available ringbuffer
2035 * space without overwriting the postfix.
2036 */
2037 u32 postfix;
2038
2039 /** Position in the ringbuffer of the end of the whole request */
2040 u32 tail;
2041
2042 /**
2043 * Context and ring buffer related to this request
2044 * Contexts are refcounted, so when this request is associated with a
2045 * context, we must increment the context's refcount, to guarantee that
2046 * it persists while any request is linked to it. Requests themselves
2047 * are also refcounted, so the request will only be freed when the last
2048 * reference to it is dismissed, and the code in
2049 * i915_gem_request_free() will then decrement the refcount on the
2050 * context.
2051 */
2052 struct intel_context *ctx;
2053 struct intel_ringbuffer *ringbuf;
2054
2055 /** Batch buffer related to this request if any */
2056 struct drm_i915_gem_object *batch_obj;
2057
2058 /** Time at which this request was emitted, in jiffies. */
2059 unsigned long emitted_jiffies;
2060
2061 /** global list entry for this request */
2062 struct list_head list;
2063
2064 struct drm_i915_file_private *file_priv;
2065 /** file_priv list entry for this request */
2066 struct list_head client_list;
2067
2068 /** process identifier submitting this request */
2069 struct pid *pid;
2070
2071 uint32_t uniq;
2072
2073 /**
2074 * The ELSP only accepts two elements at a time, so we queue
2075 * context/tail pairs on a given queue (ring->execlist_queue) until the
2076 * hardware is available. The queue serves a double purpose: we also use
2077 * it to keep track of the up to 2 contexts currently in the hardware
2078 * (usually one in execution and the other queued up by the GPU): We
2079 * only remove elements from the head of the queue when the hardware
2080 * informs us that an element has been completed.
2081 *
2082 * All accesses to the queue are mediated by a spinlock
2083 * (ring->execlist_lock).
2084 */
2085
2086 /** Execlist link in the submission queue.*/
2087 struct list_head execlist_link;
2088
2089 /** Execlists no. of times this request has been sent to the ELSP */
2090 int elsp_submitted;
2091
2092 };
2093
2094 void i915_gem_request_free(struct kref *req_ref);
2095
2096 static inline uint32_t
2097 i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2098 {
2099 return req ? req->seqno : 0;
2100 }
2101
2102 static inline struct intel_engine_cs *
2103 i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2104 {
2105 return req ? req->ring : NULL;
2106 }
2107
2108 static inline void
2109 i915_gem_request_reference(struct drm_i915_gem_request *req)
2110 {
2111 kref_get(&req->ref);
2112 }
2113
2114 static inline void
2115 i915_gem_request_unreference(struct drm_i915_gem_request *req)
2116 {
2117 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
2118 kref_put(&req->ref, i915_gem_request_free);
2119 }
2120
2121 static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2122 struct drm_i915_gem_request *src)
2123 {
2124 if (src)
2125 i915_gem_request_reference(src);
2126
2127 if (*pdst)
2128 i915_gem_request_unreference(*pdst);
2129
2130 *pdst = src;
2131 }
2132
2133 /*
2134 * XXX: i915_gem_request_completed should be here but currently needs the
2135 * definition of i915_seqno_passed() which is below. It will be moved in
2136 * a later patch when the call to i915_seqno_passed() is obsoleted...
2137 */
2138
2139 struct drm_i915_file_private {
2140 struct drm_i915_private *dev_priv;
2141 struct drm_file *file;
2142
2143 struct {
2144 spinlock_t lock;
2145 struct list_head request_list;
2146 struct delayed_work idle_work;
2147 } mm;
2148 struct idr context_idr;
2149
2150 atomic_t rps_wait_boost;
2151 struct intel_engine_cs *bsd_ring;
2152 };
2153
2154 /*
2155 * A command that requires special handling by the command parser.
2156 */
2157 struct drm_i915_cmd_descriptor {
2158 /*
2159 * Flags describing how the command parser processes the command.
2160 *
2161 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2162 * a length mask if not set
2163 * CMD_DESC_SKIP: The command is allowed but does not follow the
2164 * standard length encoding for the opcode range in
2165 * which it falls
2166 * CMD_DESC_REJECT: The command is never allowed
2167 * CMD_DESC_REGISTER: The command should be checked against the
2168 * register whitelist for the appropriate ring
2169 * CMD_DESC_MASTER: The command is allowed if the submitting process
2170 * is the DRM master
2171 */
2172 u32 flags;
2173 #define CMD_DESC_FIXED (1<<0)
2174 #define CMD_DESC_SKIP (1<<1)
2175 #define CMD_DESC_REJECT (1<<2)
2176 #define CMD_DESC_REGISTER (1<<3)
2177 #define CMD_DESC_BITMASK (1<<4)
2178 #define CMD_DESC_MASTER (1<<5)
2179
2180 /*
2181 * The command's unique identification bits and the bitmask to get them.
2182 * This isn't strictly the opcode field as defined in the spec and may
2183 * also include type, subtype, and/or subop fields.
2184 */
2185 struct {
2186 u32 value;
2187 u32 mask;
2188 } cmd;
2189
2190 /*
2191 * The command's length. The command is either fixed length (i.e. does
2192 * not include a length field) or has a length field mask. The flag
2193 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2194 * a length mask. All command entries in a command table must include
2195 * length information.
2196 */
2197 union {
2198 u32 fixed;
2199 u32 mask;
2200 } length;
2201
2202 /*
2203 * Describes where to find a register address in the command to check
2204 * against the ring's register whitelist. Only valid if flags has the
2205 * CMD_DESC_REGISTER bit set.
2206 */
2207 struct {
2208 u32 offset;
2209 u32 mask;
2210 } reg;
2211
2212 #define MAX_CMD_DESC_BITMASKS 3
2213 /*
2214 * Describes command checks where a particular dword is masked and
2215 * compared against an expected value. If the command does not match
2216 * the expected value, the parser rejects it. Only valid if flags has
2217 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2218 * are valid.
2219 *
2220 * If the check specifies a non-zero condition_mask then the parser
2221 * only performs the check when the bits specified by condition_mask
2222 * are non-zero.
2223 */
2224 struct {
2225 u32 offset;
2226 u32 mask;
2227 u32 expected;
2228 u32 condition_offset;
2229 u32 condition_mask;
2230 } bits[MAX_CMD_DESC_BITMASKS];
2231 };
2232
2233 /*
2234 * A table of commands requiring special handling by the command parser.
2235 *
2236 * Each ring has an array of tables. Each table consists of an array of command
2237 * descriptors, which must be sorted with command opcodes in ascending order.
2238 */
2239 struct drm_i915_cmd_table {
2240 const struct drm_i915_cmd_descriptor *table;
2241 int count;
2242 };
2243
2244 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2245 #define __I915__(p) ({ \
2246 struct drm_i915_private *__p; \
2247 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2248 __p = (struct drm_i915_private *)p; \
2249 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2250 __p = to_i915((struct drm_device *)p); \
2251 else \
2252 BUILD_BUG(); \
2253 __p; \
2254 })
2255 #define INTEL_INFO(p) (&__I915__(p)->info)
2256 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2257 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2258
2259 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2260 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2261 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2262 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2263 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2264 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2265 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2266 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2267 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2268 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2269 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2270 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2271 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2272 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2273 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2274 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2275 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2276 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2277 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2278 INTEL_DEVID(dev) == 0x0152 || \
2279 INTEL_DEVID(dev) == 0x015a)
2280 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2281 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2282 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2283 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2284 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2285 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2286 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2287 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2288 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2289 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2290 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2291 (INTEL_DEVID(dev) & 0xf) == 0xe))
2292 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2293 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2294 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2295 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2296 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2297 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2298 /* ULX machines are also considered ULT. */
2299 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2300 INTEL_DEVID(dev) == 0x0A1E)
2301 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2302
2303 #define SKL_REVID_A0 (0x0)
2304 #define SKL_REVID_B0 (0x1)
2305 #define SKL_REVID_C0 (0x2)
2306 #define SKL_REVID_D0 (0x3)
2307 #define SKL_REVID_E0 (0x4)
2308
2309 /*
2310 * The genX designation typically refers to the render engine, so render
2311 * capability related checks should use IS_GEN, while display and other checks
2312 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2313 * chips, etc.).
2314 */
2315 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2316 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2317 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2318 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2319 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2320 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2321 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2322 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2323
2324 #define RENDER_RING (1<<RCS)
2325 #define BSD_RING (1<<VCS)
2326 #define BLT_RING (1<<BCS)
2327 #define VEBOX_RING (1<<VECS)
2328 #define BSD2_RING (1<<VCS2)
2329 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2330 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2331 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2332 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2333 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2334 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2335 __I915__(dev)->ellc_size)
2336 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2337
2338 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2339 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2340 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2341 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2342
2343 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2344 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2345
2346 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2347 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2348 /*
2349 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2350 * even when in MSI mode. This results in spurious interrupt warnings if the
2351 * legacy irq no. is shared with another device. The kernel then disables that
2352 * interrupt source and so prevents the other device from working properly.
2353 */
2354 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2355 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2356
2357 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2358 * rows, which changed the alignment requirements and fence programming.
2359 */
2360 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2361 IS_I915GM(dev)))
2362 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2363 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2364 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2365 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2366 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2367
2368 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2369 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2370 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2371
2372 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2373
2374 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2375 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2376 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2377 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2378 IS_SKYLAKE(dev))
2379 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2380 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2381 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2382 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2383
2384 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2385 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2386 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2387 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2388 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2389 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2390 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2391 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2392
2393 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2394 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2395 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2396 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2397 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2398 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2399 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2400
2401 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2402
2403 /* DPF == dynamic parity feature */
2404 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2405 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2406
2407 #define GT_FREQUENCY_MULTIPLIER 50
2408
2409 #include "i915_trace.h"
2410
2411 extern const struct drm_ioctl_desc i915_ioctls[];
2412 extern int i915_max_ioctl;
2413
2414 extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2415 extern int i915_resume_legacy(struct drm_device *dev);
2416
2417 /* i915_params.c */
2418 struct i915_params {
2419 int modeset;
2420 int panel_ignore_lid;
2421 unsigned int powersave;
2422 int semaphores;
2423 unsigned int lvds_downclock;
2424 int lvds_channel_mode;
2425 int panel_use_ssc;
2426 int vbt_sdvo_panel_type;
2427 int enable_rc6;
2428 int enable_fbc;
2429 int enable_ppgtt;
2430 int enable_execlists;
2431 int enable_psr;
2432 unsigned int preliminary_hw_support;
2433 int disable_power_well;
2434 int enable_ips;
2435 int invert_brightness;
2436 int enable_cmd_parser;
2437 /* leave bools at the end to not create holes */
2438 bool enable_hangcheck;
2439 bool fastboot;
2440 bool prefault_disable;
2441 bool reset;
2442 bool disable_display;
2443 bool disable_vtd_wa;
2444 int use_mmio_flip;
2445 bool mmio_debug;
2446 bool verbose_state_checks;
2447 bool nuclear_pageflip;
2448 };
2449 extern struct i915_params i915 __read_mostly;
2450
2451 /* i915_dma.c */
2452 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2453 extern int i915_driver_unload(struct drm_device *);
2454 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2455 extern void i915_driver_lastclose(struct drm_device * dev);
2456 extern void i915_driver_preclose(struct drm_device *dev,
2457 struct drm_file *file);
2458 extern void i915_driver_postclose(struct drm_device *dev,
2459 struct drm_file *file);
2460 extern int i915_driver_device_is_agp(struct drm_device * dev);
2461 #ifdef CONFIG_COMPAT
2462 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2463 unsigned long arg);
2464 #endif
2465 extern int intel_gpu_reset(struct drm_device *dev);
2466 extern int i915_reset(struct drm_device *dev);
2467 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2468 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2469 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2470 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2471 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2472 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2473
2474 /* i915_irq.c */
2475 void i915_queue_hangcheck(struct drm_device *dev);
2476 __printf(3, 4)
2477 void i915_handle_error(struct drm_device *dev, bool wedged,
2478 const char *fmt, ...);
2479
2480 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2481 extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2482 int intel_irq_install(struct drm_i915_private *dev_priv);
2483 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2484
2485 extern void intel_uncore_sanitize(struct drm_device *dev);
2486 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2487 bool restore_forcewake);
2488 extern void intel_uncore_init(struct drm_device *dev);
2489 extern void intel_uncore_check_errors(struct drm_device *dev);
2490 extern void intel_uncore_fini(struct drm_device *dev);
2491 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2492 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2493 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2494 enum forcewake_domains domains);
2495 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2496 enum forcewake_domains domains);
2497 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2498 static inline bool intel_vgpu_active(struct drm_device *dev)
2499 {
2500 return to_i915(dev)->vgpu.active;
2501 }
2502
2503 void
2504 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2505 u32 status_mask);
2506
2507 void
2508 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2509 u32 status_mask);
2510
2511 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2512 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2513 void
2514 ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2515 void
2516 ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2517 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2518 uint32_t interrupt_mask,
2519 uint32_t enabled_irq_mask);
2520 #define ibx_enable_display_interrupt(dev_priv, bits) \
2521 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2522 #define ibx_disable_display_interrupt(dev_priv, bits) \
2523 ibx_display_interrupt_update((dev_priv), (bits), 0)
2524
2525 /* i915_gem.c */
2526 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2527 struct drm_file *file_priv);
2528 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2529 struct drm_file *file_priv);
2530 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2531 struct drm_file *file_priv);
2532 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2533 struct drm_file *file_priv);
2534 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2535 struct drm_file *file_priv);
2536 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2537 struct drm_file *file_priv);
2538 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2539 struct drm_file *file_priv);
2540 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2541 struct intel_engine_cs *ring);
2542 void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2543 struct drm_file *file,
2544 struct intel_engine_cs *ring,
2545 struct drm_i915_gem_object *obj);
2546 int i915_gem_ringbuffer_submission(struct drm_device *dev,
2547 struct drm_file *file,
2548 struct intel_engine_cs *ring,
2549 struct intel_context *ctx,
2550 struct drm_i915_gem_execbuffer2 *args,
2551 struct list_head *vmas,
2552 struct drm_i915_gem_object *batch_obj,
2553 u64 exec_start, u32 flags);
2554 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2555 struct drm_file *file_priv);
2556 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2557 struct drm_file *file_priv);
2558 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2559 struct drm_file *file_priv);
2560 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2561 struct drm_file *file);
2562 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2563 struct drm_file *file);
2564 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2565 struct drm_file *file_priv);
2566 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2567 struct drm_file *file_priv);
2568 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2569 struct drm_file *file_priv);
2570 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2571 struct drm_file *file_priv);
2572 int i915_gem_init_userptr(struct drm_device *dev);
2573 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2574 struct drm_file *file);
2575 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2576 struct drm_file *file_priv);
2577 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2578 struct drm_file *file_priv);
2579 void i915_gem_load(struct drm_device *dev);
2580 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2581 long target,
2582 unsigned flags);
2583 #define I915_SHRINK_PURGEABLE 0x1
2584 #define I915_SHRINK_UNBOUND 0x2
2585 #define I915_SHRINK_BOUND 0x4
2586 void *i915_gem_object_alloc(struct drm_device *dev);
2587 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2588 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2589 const struct drm_i915_gem_object_ops *ops);
2590 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2591 size_t size);
2592 void i915_init_vm(struct drm_i915_private *dev_priv,
2593 struct i915_address_space *vm);
2594 void i915_gem_free_object(struct drm_gem_object *obj);
2595 void i915_gem_vma_destroy(struct i915_vma *vma);
2596
2597 #define PIN_MAPPABLE 0x1
2598 #define PIN_NONBLOCK 0x2
2599 #define PIN_GLOBAL 0x4
2600 #define PIN_OFFSET_BIAS 0x8
2601 #define PIN_OFFSET_MASK (~4095)
2602 int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2603 struct i915_address_space *vm,
2604 uint32_t alignment,
2605 uint64_t flags,
2606 const struct i915_ggtt_view *view);
2607 static inline
2608 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
2609 struct i915_address_space *vm,
2610 uint32_t alignment,
2611 uint64_t flags)
2612 {
2613 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2614 &i915_ggtt_view_normal);
2615 }
2616
2617 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2618 u32 flags);
2619 int __must_check i915_vma_unbind(struct i915_vma *vma);
2620 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2621 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2622 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2623
2624 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2625 int *needs_clflush);
2626
2627 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2628 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2629 {
2630 struct sg_page_iter sg_iter;
2631
2632 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2633 return sg_page_iter_page(&sg_iter);
2634
2635 return NULL;
2636 }
2637 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2638 {
2639 BUG_ON(obj->pages == NULL);
2640 obj->pages_pin_count++;
2641 }
2642 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2643 {
2644 BUG_ON(obj->pages_pin_count == 0);
2645 obj->pages_pin_count--;
2646 }
2647
2648 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2649 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2650 struct intel_engine_cs *to);
2651 void i915_vma_move_to_active(struct i915_vma *vma,
2652 struct intel_engine_cs *ring);
2653 int i915_gem_dumb_create(struct drm_file *file_priv,
2654 struct drm_device *dev,
2655 struct drm_mode_create_dumb *args);
2656 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2657 uint32_t handle, uint64_t *offset);
2658 /**
2659 * Returns true if seq1 is later than seq2.
2660 */
2661 static inline bool
2662 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2663 {
2664 return (int32_t)(seq1 - seq2) >= 0;
2665 }
2666
2667 static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2668 bool lazy_coherency)
2669 {
2670 u32 seqno;
2671
2672 BUG_ON(req == NULL);
2673
2674 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2675
2676 return i915_seqno_passed(seqno, req->seqno);
2677 }
2678
2679 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2680 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2681 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2682 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2683
2684 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2685 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2686
2687 struct drm_i915_gem_request *
2688 i915_gem_find_active_request(struct intel_engine_cs *ring);
2689
2690 bool i915_gem_retire_requests(struct drm_device *dev);
2691 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2692 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2693 bool interruptible);
2694 int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
2695
2696 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2697 {
2698 return unlikely(atomic_read(&error->reset_counter)
2699 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2700 }
2701
2702 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2703 {
2704 return atomic_read(&error->reset_counter) & I915_WEDGED;
2705 }
2706
2707 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2708 {
2709 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2710 }
2711
2712 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2713 {
2714 return dev_priv->gpu_error.stop_rings == 0 ||
2715 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2716 }
2717
2718 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2719 {
2720 return dev_priv->gpu_error.stop_rings == 0 ||
2721 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2722 }
2723
2724 void i915_gem_reset(struct drm_device *dev);
2725 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2726 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2727 int __must_check i915_gem_init(struct drm_device *dev);
2728 int i915_gem_init_rings(struct drm_device *dev);
2729 int __must_check i915_gem_init_hw(struct drm_device *dev);
2730 int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2731 void i915_gem_init_swizzling(struct drm_device *dev);
2732 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2733 int __must_check i915_gpu_idle(struct drm_device *dev);
2734 int __must_check i915_gem_suspend(struct drm_device *dev);
2735 int __i915_add_request(struct intel_engine_cs *ring,
2736 struct drm_file *file,
2737 struct drm_i915_gem_object *batch_obj);
2738 #define i915_add_request(ring) \
2739 __i915_add_request(ring, NULL, NULL)
2740 int __i915_wait_request(struct drm_i915_gem_request *req,
2741 unsigned reset_counter,
2742 bool interruptible,
2743 s64 *timeout,
2744 struct drm_i915_file_private *file_priv);
2745 int __must_check i915_wait_request(struct drm_i915_gem_request *req);
2746 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2747 int __must_check
2748 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2749 bool write);
2750 int __must_check
2751 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2752 int __must_check
2753 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2754 u32 alignment,
2755 struct intel_engine_cs *pipelined);
2756 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2757 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2758 int align);
2759 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2760 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2761
2762 uint32_t
2763 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2764 uint32_t
2765 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2766 int tiling_mode, bool fenced);
2767
2768 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2769 enum i915_cache_level cache_level);
2770
2771 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2772 struct dma_buf *dma_buf);
2773
2774 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2775 struct drm_gem_object *gem_obj, int flags);
2776
2777 void i915_gem_restore_fences(struct drm_device *dev);
2778
2779 unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2780 struct i915_address_space *vm,
2781 enum i915_ggtt_view_type view);
2782 static inline
2783 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2784 struct i915_address_space *vm)
2785 {
2786 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2787 }
2788 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2789 bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2790 struct i915_address_space *vm,
2791 enum i915_ggtt_view_type view);
2792 static inline
2793 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2794 struct i915_address_space *vm)
2795 {
2796 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2797 }
2798
2799 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2800 struct i915_address_space *vm);
2801 struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2802 struct i915_address_space *vm,
2803 const struct i915_ggtt_view *view);
2804 static inline
2805 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2806 struct i915_address_space *vm)
2807 {
2808 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2809 }
2810
2811 struct i915_vma *
2812 i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2813 struct i915_address_space *vm,
2814 const struct i915_ggtt_view *view);
2815
2816 static inline
2817 struct i915_vma *
2818 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2819 struct i915_address_space *vm)
2820 {
2821 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2822 &i915_ggtt_view_normal);
2823 }
2824
2825 struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2826 static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2827 struct i915_vma *vma;
2828 list_for_each_entry(vma, &obj->vma_list, vma_link)
2829 if (vma->pin_count > 0)
2830 return true;
2831 return false;
2832 }
2833
2834 /* Some GGTT VM helpers */
2835 #define i915_obj_to_ggtt(obj) \
2836 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2837 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2838 {
2839 struct i915_address_space *ggtt =
2840 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2841 return vm == ggtt;
2842 }
2843
2844 static inline struct i915_hw_ppgtt *
2845 i915_vm_to_ppgtt(struct i915_address_space *vm)
2846 {
2847 WARN_ON(i915_is_ggtt(vm));
2848
2849 return container_of(vm, struct i915_hw_ppgtt, base);
2850 }
2851
2852
2853 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2854 {
2855 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
2856 }
2857
2858 static inline unsigned long
2859 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2860 {
2861 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
2862 }
2863
2864 static inline unsigned long
2865 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2866 {
2867 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2868 }
2869
2870 static inline int __must_check
2871 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2872 uint32_t alignment,
2873 unsigned flags)
2874 {
2875 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2876 alignment, flags | PIN_GLOBAL);
2877 }
2878
2879 static inline int
2880 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2881 {
2882 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2883 }
2884
2885 void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2886
2887 /* i915_gem_context.c */
2888 int __must_check i915_gem_context_init(struct drm_device *dev);
2889 void i915_gem_context_fini(struct drm_device *dev);
2890 void i915_gem_context_reset(struct drm_device *dev);
2891 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2892 int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2893 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2894 int i915_switch_context(struct intel_engine_cs *ring,
2895 struct intel_context *to);
2896 struct intel_context *
2897 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2898 void i915_gem_context_free(struct kref *ctx_ref);
2899 struct drm_i915_gem_object *
2900 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
2901 static inline void i915_gem_context_reference(struct intel_context *ctx)
2902 {
2903 kref_get(&ctx->ref);
2904 }
2905
2906 static inline void i915_gem_context_unreference(struct intel_context *ctx)
2907 {
2908 kref_put(&ctx->ref, i915_gem_context_free);
2909 }
2910
2911 static inline bool i915_gem_context_is_default(const struct intel_context *c)
2912 {
2913 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
2914 }
2915
2916 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2917 struct drm_file *file);
2918 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2919 struct drm_file *file);
2920 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2921 struct drm_file *file_priv);
2922 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2923 struct drm_file *file_priv);
2924
2925 /* i915_gem_evict.c */
2926 int __must_check i915_gem_evict_something(struct drm_device *dev,
2927 struct i915_address_space *vm,
2928 int min_size,
2929 unsigned alignment,
2930 unsigned cache_level,
2931 unsigned long start,
2932 unsigned long end,
2933 unsigned flags);
2934 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2935 int i915_gem_evict_everything(struct drm_device *dev);
2936
2937 /* belongs in i915_gem_gtt.h */
2938 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2939 {
2940 if (INTEL_INFO(dev)->gen < 6)
2941 intel_gtt_chipset_flush();
2942 }
2943
2944 /* i915_gem_stolen.c */
2945 int i915_gem_init_stolen(struct drm_device *dev);
2946 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
2947 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2948 void i915_gem_cleanup_stolen(struct drm_device *dev);
2949 struct drm_i915_gem_object *
2950 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2951 struct drm_i915_gem_object *
2952 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2953 u32 stolen_offset,
2954 u32 gtt_offset,
2955 u32 size);
2956
2957 /* i915_gem_tiling.c */
2958 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2959 {
2960 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2961
2962 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2963 obj->tiling_mode != I915_TILING_NONE;
2964 }
2965
2966 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2967 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2968 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2969
2970 /* i915_gem_debug.c */
2971 #if WATCH_LISTS
2972 int i915_verify_lists(struct drm_device *dev);
2973 #else
2974 #define i915_verify_lists(dev) 0
2975 #endif
2976
2977 /* i915_debugfs.c */
2978 int i915_debugfs_init(struct drm_minor *minor);
2979 void i915_debugfs_cleanup(struct drm_minor *minor);
2980 #ifdef CONFIG_DEBUG_FS
2981 void intel_display_crc_init(struct drm_device *dev);
2982 #else
2983 static inline void intel_display_crc_init(struct drm_device *dev) {}
2984 #endif
2985
2986 /* i915_gpu_error.c */
2987 __printf(2, 3)
2988 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2989 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2990 const struct i915_error_state_file_priv *error);
2991 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2992 struct drm_i915_private *i915,
2993 size_t count, loff_t pos);
2994 static inline void i915_error_state_buf_release(
2995 struct drm_i915_error_state_buf *eb)
2996 {
2997 kfree(eb->buf);
2998 }
2999 void i915_capture_error_state(struct drm_device *dev, bool wedge,
3000 const char *error_msg);
3001 void i915_error_state_get(struct drm_device *dev,
3002 struct i915_error_state_file_priv *error_priv);
3003 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3004 void i915_destroy_error_state(struct drm_device *dev);
3005
3006 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
3007 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3008
3009 /* i915_gem_batch_pool.c */
3010 void i915_gem_batch_pool_init(struct drm_device *dev,
3011 struct i915_gem_batch_pool *pool);
3012 void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3013 struct drm_i915_gem_object*
3014 i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3015
3016 /* i915_cmd_parser.c */
3017 int i915_cmd_parser_get_version(void);
3018 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3019 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3020 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3021 int i915_parse_cmds(struct intel_engine_cs *ring,
3022 struct drm_i915_gem_object *batch_obj,
3023 struct drm_i915_gem_object *shadow_batch_obj,
3024 u32 batch_start_offset,
3025 u32 batch_len,
3026 bool is_master);
3027
3028 /* i915_suspend.c */
3029 extern int i915_save_state(struct drm_device *dev);
3030 extern int i915_restore_state(struct drm_device *dev);
3031
3032 /* i915_sysfs.c */
3033 void i915_setup_sysfs(struct drm_device *dev_priv);
3034 void i915_teardown_sysfs(struct drm_device *dev_priv);
3035
3036 /* intel_i2c.c */
3037 extern int intel_setup_gmbus(struct drm_device *dev);
3038 extern void intel_teardown_gmbus(struct drm_device *dev);
3039 static inline bool intel_gmbus_is_port_valid(unsigned port)
3040 {
3041 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3042 }
3043
3044 extern struct i2c_adapter *intel_gmbus_get_adapter(
3045 struct drm_i915_private *dev_priv, unsigned port);
3046 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3047 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3048 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3049 {
3050 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3051 }
3052 extern void intel_i2c_reset(struct drm_device *dev);
3053
3054 /* intel_opregion.c */
3055 #ifdef CONFIG_ACPI
3056 extern int intel_opregion_setup(struct drm_device *dev);
3057 extern void intel_opregion_init(struct drm_device *dev);
3058 extern void intel_opregion_fini(struct drm_device *dev);
3059 extern void intel_opregion_asle_intr(struct drm_device *dev);
3060 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3061 bool enable);
3062 extern int intel_opregion_notify_adapter(struct drm_device *dev,
3063 pci_power_t state);
3064 #else
3065 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3066 static inline void intel_opregion_init(struct drm_device *dev) { return; }
3067 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3068 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3069 static inline int
3070 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3071 {
3072 return 0;
3073 }
3074 static inline int
3075 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3076 {
3077 return 0;
3078 }
3079 #endif
3080
3081 /* intel_acpi.c */
3082 #ifdef CONFIG_ACPI
3083 extern void intel_register_dsm_handler(void);
3084 extern void intel_unregister_dsm_handler(void);
3085 #else
3086 static inline void intel_register_dsm_handler(void) { return; }
3087 static inline void intel_unregister_dsm_handler(void) { return; }
3088 #endif /* CONFIG_ACPI */
3089
3090 /* modesetting */
3091 extern void intel_modeset_init_hw(struct drm_device *dev);
3092 extern void intel_modeset_init(struct drm_device *dev);
3093 extern void intel_modeset_gem_init(struct drm_device *dev);
3094 extern void intel_modeset_cleanup(struct drm_device *dev);
3095 extern void intel_connector_unregister(struct intel_connector *);
3096 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3097 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3098 bool force_restore);
3099 extern void i915_redisable_vga(struct drm_device *dev);
3100 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3101 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3102 extern void intel_init_pch_refclk(struct drm_device *dev);
3103 extern void intel_set_rps(struct drm_device *dev, u8 val);
3104 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3105 bool enable);
3106 extern void intel_detect_pch(struct drm_device *dev);
3107 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
3108 extern int intel_enable_rc6(const struct drm_device *dev);
3109
3110 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
3111 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3112 struct drm_file *file);
3113 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3114 struct drm_file *file);
3115
3116 /* overlay */
3117 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3118 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3119 struct intel_overlay_error_state *error);
3120
3121 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3122 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3123 struct drm_device *dev,
3124 struct intel_display_error_state *error);
3125
3126 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3127 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3128
3129 /* intel_sideband.c */
3130 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3131 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3132 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3133 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3134 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3135 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3136 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3137 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3138 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3139 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3140 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3141 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3142 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3143 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3144 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3145 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3146 enum intel_sbi_destination destination);
3147 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3148 enum intel_sbi_destination destination);
3149 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3150 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3151
3152 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3153 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3154
3155 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3156 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3157
3158 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3159 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3160 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3161 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3162
3163 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3164 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3165 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3166 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3167
3168 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3169 * will be implemented using 2 32-bit writes in an arbitrary order with
3170 * an arbitrary delay between them. This can cause the hardware to
3171 * act upon the intermediate value, possibly leading to corruption and
3172 * machine death. You have been warned.
3173 */
3174 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3175 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3176
3177 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3178 u32 upper = I915_READ(upper_reg); \
3179 u32 lower = I915_READ(lower_reg); \
3180 u32 tmp = I915_READ(upper_reg); \
3181 if (upper != tmp) { \
3182 upper = tmp; \
3183 lower = I915_READ(lower_reg); \
3184 WARN_ON(I915_READ(upper_reg) != upper); \
3185 } \
3186 (u64)upper << 32 | lower; })
3187
3188 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3189 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3190
3191 /* "Broadcast RGB" property */
3192 #define INTEL_BROADCAST_RGB_AUTO 0
3193 #define INTEL_BROADCAST_RGB_FULL 1
3194 #define INTEL_BROADCAST_RGB_LIMITED 2
3195
3196 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3197 {
3198 if (IS_VALLEYVIEW(dev))
3199 return VLV_VGACNTRL;
3200 else if (INTEL_INFO(dev)->gen >= 5)
3201 return CPU_VGACNTRL;
3202 else
3203 return VGACNTRL;
3204 }
3205
3206 static inline void __user *to_user_ptr(u64 address)
3207 {
3208 return (void __user *)(uintptr_t)address;
3209 }
3210
3211 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3212 {
3213 unsigned long j = msecs_to_jiffies(m);
3214
3215 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3216 }
3217
3218 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3219 {
3220 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3221 }
3222
3223 static inline unsigned long
3224 timespec_to_jiffies_timeout(const struct timespec *value)
3225 {
3226 unsigned long j = timespec_to_jiffies(value);
3227
3228 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3229 }
3230
3231 /*
3232 * If you need to wait X milliseconds between events A and B, but event B
3233 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3234 * when event A happened, then just before event B you call this function and
3235 * pass the timestamp as the first argument, and X as the second argument.
3236 */
3237 static inline void
3238 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3239 {
3240 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3241
3242 /*
3243 * Don't re-read the value of "jiffies" every time since it may change
3244 * behind our back and break the math.
3245 */
3246 tmp_jiffies = jiffies;
3247 target_jiffies = timestamp_jiffies +
3248 msecs_to_jiffies_timeout(to_wait_ms);
3249
3250 if (time_after(target_jiffies, tmp_jiffies)) {
3251 remaining_jiffies = target_jiffies - tmp_jiffies;
3252 while (remaining_jiffies)
3253 remaining_jiffies =
3254 schedule_timeout_uninterruptible(remaining_jiffies);
3255 }
3256 }
3257
3258 static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3259 struct drm_i915_gem_request *req)
3260 {
3261 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3262 i915_gem_request_assign(&ring->trace_irq_req, req);
3263 }
3264
3265 #endif