1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
38 #include "intel_bios.h"
39 #include "intel_ringbuffer.h"
40 #include "intel_lrc.h"
41 #include "i915_gem_gtt.h"
42 #include "i915_gem_render_state.h"
43 #include <linux/io-mapping.h>
44 #include <linux/i2c.h>
45 #include <linux/i2c-algo-bit.h>
46 #include <drm/intel-gtt.h>
47 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
48 #include <drm/drm_gem.h>
49 #include <linux/backlight.h>
50 #include <linux/hashtable.h>
51 #include <linux/intel-iommu.h>
52 #include <linux/kref.h>
53 #include <linux/pm_qos.h>
54 #include "intel_guc.h"
56 /* General customization:
59 #define DRIVER_NAME "i915"
60 #define DRIVER_DESC "Intel Graphics"
61 #define DRIVER_DATE "20151218"
64 /* Many gcc seem to no see through this and fall over :( */
66 #define WARN_ON(x) ({ \
67 bool __i915_warn_cond = (x); \
68 if (__builtin_constant_p(__i915_warn_cond)) \
69 BUILD_BUG_ON(__i915_warn_cond); \
70 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
72 #define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
76 #define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
78 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
79 (long) (x), __func__);
81 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
82 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
83 * which may not necessarily be a user visible problem. This will either
84 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
85 * enable distros and users to tailor their preferred amount of i915 abrt
88 #define I915_STATE_WARN(condition, format...) ({ \
89 int __ret_warn_on = !!(condition); \
90 if (unlikely(__ret_warn_on)) { \
91 if (i915.verbose_state_checks) \
96 unlikely(__ret_warn_on); \
99 #define I915_STATE_WARN_ON(condition) ({ \
100 int __ret_warn_on = !!(condition); \
101 if (unlikely(__ret_warn_on)) { \
102 if (i915.verbose_state_checks) \
103 WARN(1, "WARN_ON(" #condition ")\n"); \
105 DRM_ERROR("WARN_ON(" #condition ")\n"); \
107 unlikely(__ret_warn_on); \
110 static inline const char *yesno(bool v
)
112 return v
? "yes" : "no";
121 I915_MAX_PIPES
= _PIPE_EDP
123 #define pipe_name(p) ((p) + 'A')
132 #define transcoder_name(t) ((t) + 'A')
135 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
136 * number of planes per CRTC. Not all platforms really have this many planes,
137 * which means some arrays of size I915_MAX_PLANES may have unused entries
138 * between the topmost sprite plane and the cursor plane.
147 #define plane_name(p) ((p) + 'A')
149 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
159 #define port_name(p) ((p) + 'A')
161 #define I915_NUM_PHYS_VLV 2
173 enum intel_display_power_domain
{
177 POWER_DOMAIN_PIPE_A_PANEL_FITTER
,
178 POWER_DOMAIN_PIPE_B_PANEL_FITTER
,
179 POWER_DOMAIN_PIPE_C_PANEL_FITTER
,
180 POWER_DOMAIN_TRANSCODER_A
,
181 POWER_DOMAIN_TRANSCODER_B
,
182 POWER_DOMAIN_TRANSCODER_C
,
183 POWER_DOMAIN_TRANSCODER_EDP
,
184 POWER_DOMAIN_PORT_DDI_A_LANES
,
185 POWER_DOMAIN_PORT_DDI_B_LANES
,
186 POWER_DOMAIN_PORT_DDI_C_LANES
,
187 POWER_DOMAIN_PORT_DDI_D_LANES
,
188 POWER_DOMAIN_PORT_DDI_E_LANES
,
189 POWER_DOMAIN_PORT_DSI
,
190 POWER_DOMAIN_PORT_CRT
,
191 POWER_DOMAIN_PORT_OTHER
,
200 POWER_DOMAIN_MODESET
,
206 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
207 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
208 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
209 #define POWER_DOMAIN_TRANSCODER(tran) \
210 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
211 (tran) + POWER_DOMAIN_TRANSCODER_A)
215 HPD_TV
= HPD_NONE
, /* TV is known to be unreliable */
227 #define for_each_hpd_pin(__pin) \
228 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
230 struct i915_hotplug
{
231 struct work_struct hotplug_work
;
234 unsigned long last_jiffies
;
239 HPD_MARK_DISABLED
= 2
241 } stats
[HPD_NUM_PINS
];
243 struct delayed_work reenable_work
;
245 struct intel_digital_port
*irq_port
[I915_MAX_PORTS
];
248 struct work_struct dig_port_work
;
251 * if we get a HPD irq from DP and a HPD irq from non-DP
252 * the non-DP HPD could block the workqueue on a mode config
253 * mutex getting, that userspace may have taken. However
254 * userspace is waiting on the DP workqueue to run which is
255 * blocked behind the non-DP one.
257 struct workqueue_struct
*dp_wq
;
260 #define I915_GEM_GPU_DOMAINS \
261 (I915_GEM_DOMAIN_RENDER | \
262 I915_GEM_DOMAIN_SAMPLER | \
263 I915_GEM_DOMAIN_COMMAND | \
264 I915_GEM_DOMAIN_INSTRUCTION | \
265 I915_GEM_DOMAIN_VERTEX)
267 #define for_each_pipe(__dev_priv, __p) \
268 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
269 #define for_each_plane(__dev_priv, __pipe, __p) \
271 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
273 #define for_each_sprite(__dev_priv, __p, __s) \
275 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
278 #define for_each_crtc(dev, crtc) \
279 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
281 #define for_each_intel_plane(dev, intel_plane) \
282 list_for_each_entry(intel_plane, \
283 &dev->mode_config.plane_list, \
286 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
287 list_for_each_entry(intel_plane, \
288 &(dev)->mode_config.plane_list, \
290 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
292 #define for_each_intel_crtc(dev, intel_crtc) \
293 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
295 #define for_each_intel_encoder(dev, intel_encoder) \
296 list_for_each_entry(intel_encoder, \
297 &(dev)->mode_config.encoder_list, \
300 #define for_each_intel_connector(dev, intel_connector) \
301 list_for_each_entry(intel_connector, \
302 &dev->mode_config.connector_list, \
305 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
306 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
307 for_each_if ((intel_encoder)->base.crtc == (__crtc))
309 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
310 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
311 for_each_if ((intel_connector)->base.encoder == (__encoder))
313 #define for_each_power_domain(domain, mask) \
314 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
315 for_each_if ((1 << (domain)) & (mask))
317 struct drm_i915_private
;
318 struct i915_mm_struct
;
319 struct i915_mmu_object
;
321 struct drm_i915_file_private
{
322 struct drm_i915_private
*dev_priv
;
323 struct drm_file
*file
;
327 struct list_head request_list
;
328 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
329 * chosen to prevent the CPU getting more than a frame ahead of the GPU
330 * (when using lax throttling for the frontbuffer). We also use it to
331 * offer free GPU waitboosts for severely congested workloads.
333 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
335 struct idr context_idr
;
337 struct intel_rps_client
{
338 struct list_head link
;
342 struct intel_engine_cs
*bsd_ring
;
346 DPLL_ID_PRIVATE
= -1, /* non-shared dpll in use */
347 /* real shared dpll ids must be >= 0 */
348 DPLL_ID_PCH_PLL_A
= 0,
349 DPLL_ID_PCH_PLL_B
= 1,
356 DPLL_ID_SKL_DPLL1
= 0,
357 DPLL_ID_SKL_DPLL2
= 1,
358 DPLL_ID_SKL_DPLL3
= 2,
360 #define I915_NUM_PLLS 3
362 struct intel_dpll_hw_state
{
375 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
376 * lower part of ctrl1 and they get shifted into position when writing
377 * the register. This allows us to easily compare the state to share
381 /* HDMI only, 0 when used for DP */
382 uint32_t cfgcr1
, cfgcr2
;
385 uint32_t ebb0
, ebb4
, pll0
, pll1
, pll2
, pll3
, pll6
, pll8
, pll9
, pll10
,
389 struct intel_shared_dpll_config
{
390 unsigned crtc_mask
; /* mask of CRTCs sharing this PLL */
391 struct intel_dpll_hw_state hw_state
;
394 struct intel_shared_dpll
{
395 struct intel_shared_dpll_config config
;
397 int active
; /* count of number of active CRTCs (i.e. DPMS on) */
398 bool on
; /* is the PLL actually active? Disabled during modeset */
400 /* should match the index in the dev_priv->shared_dplls array */
401 enum intel_dpll_id id
;
402 /* The mode_set hook is optional and should be used together with the
403 * intel_prepare_shared_dpll function. */
404 void (*mode_set
)(struct drm_i915_private
*dev_priv
,
405 struct intel_shared_dpll
*pll
);
406 void (*enable
)(struct drm_i915_private
*dev_priv
,
407 struct intel_shared_dpll
*pll
);
408 void (*disable
)(struct drm_i915_private
*dev_priv
,
409 struct intel_shared_dpll
*pll
);
410 bool (*get_hw_state
)(struct drm_i915_private
*dev_priv
,
411 struct intel_shared_dpll
*pll
,
412 struct intel_dpll_hw_state
*hw_state
);
420 /* Used by dp and fdi links */
421 struct intel_link_m_n
{
429 void intel_link_compute_m_n(int bpp
, int nlanes
,
430 int pixel_clock
, int link_clock
,
431 struct intel_link_m_n
*m_n
);
433 /* Interface history:
436 * 1.2: Add Power Management
437 * 1.3: Add vblank support
438 * 1.4: Fix cmdbuffer path, add heap destroy
439 * 1.5: Add vblank pipe configuration
440 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
441 * - Support vertical blank on secondary display pipe
443 #define DRIVER_MAJOR 1
444 #define DRIVER_MINOR 6
445 #define DRIVER_PATCHLEVEL 0
447 #define WATCH_LISTS 0
449 struct opregion_header
;
450 struct opregion_acpi
;
451 struct opregion_swsci
;
452 struct opregion_asle
;
454 struct intel_opregion
{
455 struct opregion_header
*header
;
456 struct opregion_acpi
*acpi
;
457 struct opregion_swsci
*swsci
;
458 u32 swsci_gbda_sub_functions
;
459 u32 swsci_sbcb_sub_functions
;
460 struct opregion_asle
*asle
;
465 struct work_struct asle_work
;
467 #define OPREGION_SIZE (8*1024)
469 struct intel_overlay
;
470 struct intel_overlay_error_state
;
472 #define I915_FENCE_REG_NONE -1
473 #define I915_MAX_NUM_FENCES 32
474 /* 32 fences + sign bit for FENCE_REG_NONE */
475 #define I915_MAX_NUM_FENCE_BITS 6
477 struct drm_i915_fence_reg
{
478 struct list_head lru_list
;
479 struct drm_i915_gem_object
*obj
;
483 struct sdvo_device_mapping
{
492 struct intel_display_error_state
;
494 struct drm_i915_error_state
{
503 /* Generic register state */
511 u32 error
; /* gen6+ */
512 u32 err_int
; /* gen7 */
513 u32 fault_data0
; /* gen8, gen9 */
514 u32 fault_data1
; /* gen8, gen9 */
520 u32 extra_instdone
[I915_NUM_INSTDONE_REG
];
521 u64 fence
[I915_MAX_NUM_FENCES
];
522 struct intel_overlay_error_state
*overlay
;
523 struct intel_display_error_state
*display
;
524 struct drm_i915_error_object
*semaphore_obj
;
526 struct drm_i915_error_ring
{
528 /* Software tracked state */
531 enum intel_ring_hangcheck_action hangcheck_action
;
534 /* our own tracking of ring head and tail */
538 u32 semaphore_seqno
[I915_NUM_RINGS
- 1];
557 u32 rc_psmi
; /* sleep state */
558 u32 semaphore_mboxes
[I915_NUM_RINGS
- 1];
560 struct drm_i915_error_object
{
564 } *ringbuffer
, *batchbuffer
, *wa_batchbuffer
, *ctx
, *hws_page
;
566 struct drm_i915_error_request
{
581 char comm
[TASK_COMM_LEN
];
582 } ring
[I915_NUM_RINGS
];
584 struct drm_i915_error_buffer
{
587 u32 rseqno
[I915_NUM_RINGS
], wseqno
;
591 s32 fence_reg
:I915_MAX_NUM_FENCE_BITS
;
599 } **active_bo
, **pinned_bo
;
601 u32
*active_bo_count
, *pinned_bo_count
;
605 struct intel_connector
;
606 struct intel_encoder
;
607 struct intel_crtc_state
;
608 struct intel_initial_plane_config
;
613 struct drm_i915_display_funcs
{
614 int (*get_display_clock_speed
)(struct drm_device
*dev
);
615 int (*get_fifo_size
)(struct drm_device
*dev
, int plane
);
617 * find_dpll() - Find the best values for the PLL
618 * @limit: limits for the PLL
619 * @crtc: current CRTC
620 * @target: target frequency in kHz
621 * @refclk: reference clock frequency in kHz
622 * @match_clock: if provided, @best_clock P divider must
623 * match the P divider from @match_clock
624 * used for LVDS downclocking
625 * @best_clock: best PLL values found
627 * Returns true on success, false on failure.
629 bool (*find_dpll
)(const struct intel_limit
*limit
,
630 struct intel_crtc_state
*crtc_state
,
631 int target
, int refclk
,
632 struct dpll
*match_clock
,
633 struct dpll
*best_clock
);
634 int (*compute_pipe_wm
)(struct intel_crtc
*crtc
,
635 struct drm_atomic_state
*state
);
636 void (*update_wm
)(struct drm_crtc
*crtc
);
637 int (*modeset_calc_cdclk
)(struct drm_atomic_state
*state
);
638 void (*modeset_commit_cdclk
)(struct drm_atomic_state
*state
);
639 /* Returns the active state of the crtc, and if the crtc is active,
640 * fills out the pipe-config with the hw state. */
641 bool (*get_pipe_config
)(struct intel_crtc
*,
642 struct intel_crtc_state
*);
643 void (*get_initial_plane_config
)(struct intel_crtc
*,
644 struct intel_initial_plane_config
*);
645 int (*crtc_compute_clock
)(struct intel_crtc
*crtc
,
646 struct intel_crtc_state
*crtc_state
);
647 void (*crtc_enable
)(struct drm_crtc
*crtc
);
648 void (*crtc_disable
)(struct drm_crtc
*crtc
);
649 void (*audio_codec_enable
)(struct drm_connector
*connector
,
650 struct intel_encoder
*encoder
,
651 const struct drm_display_mode
*adjusted_mode
);
652 void (*audio_codec_disable
)(struct intel_encoder
*encoder
);
653 void (*fdi_link_train
)(struct drm_crtc
*crtc
);
654 void (*init_clock_gating
)(struct drm_device
*dev
);
655 int (*queue_flip
)(struct drm_device
*dev
, struct drm_crtc
*crtc
,
656 struct drm_framebuffer
*fb
,
657 struct drm_i915_gem_object
*obj
,
658 struct drm_i915_gem_request
*req
,
660 void (*update_primary_plane
)(struct drm_crtc
*crtc
,
661 struct drm_framebuffer
*fb
,
663 void (*hpd_irq_setup
)(struct drm_device
*dev
);
664 /* clock updates for mode set */
666 /* render clock increase/decrease */
667 /* display clock increase/decrease */
668 /* pll clock increase/decrease */
671 enum forcewake_domain_id
{
672 FW_DOMAIN_ID_RENDER
= 0,
673 FW_DOMAIN_ID_BLITTER
,
679 enum forcewake_domains
{
680 FORCEWAKE_RENDER
= (1 << FW_DOMAIN_ID_RENDER
),
681 FORCEWAKE_BLITTER
= (1 << FW_DOMAIN_ID_BLITTER
),
682 FORCEWAKE_MEDIA
= (1 << FW_DOMAIN_ID_MEDIA
),
683 FORCEWAKE_ALL
= (FORCEWAKE_RENDER
|
688 struct intel_uncore_funcs
{
689 void (*force_wake_get
)(struct drm_i915_private
*dev_priv
,
690 enum forcewake_domains domains
);
691 void (*force_wake_put
)(struct drm_i915_private
*dev_priv
,
692 enum forcewake_domains domains
);
694 uint8_t (*mmio_readb
)(struct drm_i915_private
*dev_priv
, i915_reg_t r
, bool trace
);
695 uint16_t (*mmio_readw
)(struct drm_i915_private
*dev_priv
, i915_reg_t r
, bool trace
);
696 uint32_t (*mmio_readl
)(struct drm_i915_private
*dev_priv
, i915_reg_t r
, bool trace
);
697 uint64_t (*mmio_readq
)(struct drm_i915_private
*dev_priv
, i915_reg_t r
, bool trace
);
699 void (*mmio_writeb
)(struct drm_i915_private
*dev_priv
, i915_reg_t r
,
700 uint8_t val
, bool trace
);
701 void (*mmio_writew
)(struct drm_i915_private
*dev_priv
, i915_reg_t r
,
702 uint16_t val
, bool trace
);
703 void (*mmio_writel
)(struct drm_i915_private
*dev_priv
, i915_reg_t r
,
704 uint32_t val
, bool trace
);
705 void (*mmio_writeq
)(struct drm_i915_private
*dev_priv
, i915_reg_t r
,
706 uint64_t val
, bool trace
);
709 struct intel_uncore
{
710 spinlock_t lock
; /** lock is also taken in irq contexts. */
712 struct intel_uncore_funcs funcs
;
715 enum forcewake_domains fw_domains
;
717 struct intel_uncore_forcewake_domain
{
718 struct drm_i915_private
*i915
;
719 enum forcewake_domain_id id
;
721 struct timer_list timer
;
728 } fw_domain
[FW_DOMAIN_ID_COUNT
];
731 /* Iterate over initialised fw domains */
732 #define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
733 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
734 (i__) < FW_DOMAIN_ID_COUNT; \
735 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
736 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
738 #define for_each_fw_domain(domain__, dev_priv__, i__) \
739 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
741 #define CSR_VERSION(major, minor) ((major) << 16 | (minor))
742 #define CSR_VERSION_MAJOR(version) ((version) >> 16)
743 #define CSR_VERSION_MINOR(version) ((version) & 0xffff)
746 struct work_struct work
;
748 uint32_t *dmc_payload
;
749 uint32_t dmc_fw_size
;
752 i915_reg_t mmioaddr
[8];
753 uint32_t mmiodata
[8];
757 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
758 func(is_mobile) sep \
761 func(is_i945gm) sep \
763 func(need_gfx_hws) sep \
765 func(is_pineview) sep \
766 func(is_broadwater) sep \
767 func(is_crestline) sep \
768 func(is_ivybridge) sep \
769 func(is_valleyview) sep \
770 func(is_cherryview) sep \
771 func(is_haswell) sep \
772 func(is_skylake) sep \
773 func(is_broxton) sep \
774 func(is_kabylake) sep \
775 func(is_preliminary) sep \
777 func(has_pipe_cxsr) sep \
778 func(has_hotplug) sep \
779 func(cursor_needs_physical) sep \
780 func(has_overlay) sep \
781 func(overlay_needs_physical) sep \
782 func(supports_tv) sep \
787 #define DEFINE_FLAG(name) u8 name:1
788 #define SEP_SEMICOLON ;
790 struct intel_device_info
{
791 u32 display_mmio_offset
;
794 u8 num_sprites
[I915_MAX_PIPES
];
796 u8 ring_mask
; /* Rings supported by the HW */
797 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG
, SEP_SEMICOLON
);
798 /* Register offsets for the various display pipes and transcoders */
799 int pipe_offsets
[I915_MAX_TRANSCODERS
];
800 int trans_offsets
[I915_MAX_TRANSCODERS
];
801 int palette_offsets
[I915_MAX_PIPES
];
802 int cursor_offsets
[I915_MAX_PIPES
];
804 /* Slice/subslice/EU info */
807 u8 subslice_per_slice
;
810 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
813 u8 has_subslice_pg
:1;
820 enum i915_cache_level
{
822 I915_CACHE_LLC
, /* also used for snoopable memory on non-LLC */
823 I915_CACHE_L3_LLC
, /* gen7+, L3 sits between the domain specifc
824 caches, eg sampler/render caches, and the
825 large Last-Level-Cache. LLC is coherent with
826 the CPU, but L3 is only visible to the GPU. */
827 I915_CACHE_WT
, /* hsw:gt3e WriteThrough for scanouts */
830 struct i915_ctx_hang_stats
{
831 /* This context had batch pending when hang was declared */
832 unsigned batch_pending
;
834 /* This context had batch active when hang was declared */
835 unsigned batch_active
;
837 /* Time when this context was last blamed for a GPU reset */
838 unsigned long guilty_ts
;
840 /* If the contexts causes a second GPU hang within this time,
841 * it is permanently banned from submitting any more work.
843 unsigned long ban_period_seconds
;
845 /* This context is banned to submit more work */
849 /* This must match up with the value previously used for execbuf2.rsvd1. */
850 #define DEFAULT_CONTEXT_HANDLE 0
852 #define CONTEXT_NO_ZEROMAP (1<<0)
854 * struct intel_context - as the name implies, represents a context.
855 * @ref: reference count.
856 * @user_handle: userspace tracking identity for this context.
857 * @remap_slice: l3 row remapping information.
858 * @flags: context specific flags:
859 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
860 * @file_priv: filp associated with this context (NULL for global default
862 * @hang_stats: information about the role of this context in possible GPU
864 * @ppgtt: virtual memory space used by this context.
865 * @legacy_hw_ctx: render context backing object and whether it is correctly
866 * initialized (legacy ring submission mechanism only).
867 * @link: link in the global list of contexts.
869 * Contexts are memory images used by the hardware to store copies of their
872 struct intel_context
{
876 struct drm_i915_private
*i915
;
878 struct drm_i915_file_private
*file_priv
;
879 struct i915_ctx_hang_stats hang_stats
;
880 struct i915_hw_ppgtt
*ppgtt
;
882 /* Legacy ring buffer submission */
884 struct drm_i915_gem_object
*rcs_state
;
890 struct drm_i915_gem_object
*state
;
891 struct intel_ringbuffer
*ringbuf
;
893 } engine
[I915_NUM_RINGS
];
895 struct list_head link
;
907 /* This is always the inner lock when overlapping with struct_mutex and
908 * it's the outer lock when overlapping with stolen_lock. */
912 unsigned int possible_framebuffer_bits
;
913 unsigned int busy_bits
;
914 struct intel_crtc
*crtc
;
917 struct drm_mm_node compressed_fb
;
918 struct drm_mm_node
*compressed_llb
;
925 struct intel_fbc_work
{
927 struct work_struct work
;
928 struct drm_framebuffer
*fb
;
929 unsigned long enable_jiffies
;
932 const char *no_fbc_reason
;
934 bool (*is_active
)(struct drm_i915_private
*dev_priv
);
935 void (*activate
)(struct intel_crtc
*crtc
);
936 void (*deactivate
)(struct drm_i915_private
*dev_priv
);
940 * HIGH_RR is the highest eDP panel refresh rate read from EDID
941 * LOW_RR is the lowest eDP panel refresh rate found from EDID
942 * parsing for same resolution.
944 enum drrs_refresh_rate_type
{
947 DRRS_MAX_RR
, /* RR count */
950 enum drrs_support_type
{
951 DRRS_NOT_SUPPORTED
= 0,
952 STATIC_DRRS_SUPPORT
= 1,
953 SEAMLESS_DRRS_SUPPORT
= 2
959 struct delayed_work work
;
961 unsigned busy_frontbuffer_bits
;
962 enum drrs_refresh_rate_type refresh_rate_type
;
963 enum drrs_support_type type
;
970 struct intel_dp
*enabled
;
972 struct delayed_work work
;
973 unsigned busy_frontbuffer_bits
;
979 PCH_NONE
= 0, /* No PCH present */
980 PCH_IBX
, /* Ibexpeak PCH */
981 PCH_CPT
, /* Cougarpoint PCH */
982 PCH_LPT
, /* Lynxpoint PCH */
983 PCH_SPT
, /* Sunrisepoint PCH */
987 enum intel_sbi_destination
{
992 #define QUIRK_PIPEA_FORCE (1<<0)
993 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
994 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
995 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
996 #define QUIRK_PIPEB_FORCE (1<<4)
997 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1000 struct intel_fbc_work
;
1002 struct intel_gmbus
{
1003 struct i2c_adapter adapter
;
1006 i915_reg_t gpio_reg
;
1007 struct i2c_algo_bit_data bit_algo
;
1008 struct drm_i915_private
*dev_priv
;
1011 struct i915_suspend_saved_registers
{
1014 u32 savePP_ON_DELAYS
;
1015 u32 savePP_OFF_DELAYS
;
1020 u32 saveFBC_CONTROL
;
1021 u32 saveCACHE_MODE_0
;
1022 u32 saveMI_ARB_STATE
;
1026 uint64_t saveFENCE
[I915_MAX_NUM_FENCES
];
1027 u32 savePCH_PORT_HOTPLUG
;
1031 struct vlv_s0ix_state
{
1038 u32 lra_limits
[GEN7_LRA_LIMITS_REG_NUM
];
1039 u32 media_max_req_count
;
1040 u32 gfx_max_req_count
;
1066 u32 rp_down_timeout
;
1072 /* Display 1 CZ domain */
1077 u32 gt_scratch
[GEN7_GT_SCRATCH_REG_NUM
];
1079 /* GT SA CZ domain */
1086 /* Display 2 CZ domain */
1090 u32 clock_gate_dis2
;
1093 struct intel_rps_ei
{
1099 struct intel_gen6_power_mgmt
{
1101 * work, interrupts_enabled and pm_iir are protected by
1102 * dev_priv->irq_lock
1104 struct work_struct work
;
1105 bool interrupts_enabled
;
1108 /* Frequencies are stored in potentially platform dependent multiples.
1109 * In other words, *_freq needs to be multiplied by X to be interesting.
1110 * Soft limits are those which are used for the dynamic reclocking done
1111 * by the driver (raise frequencies under heavy loads, and lower for
1112 * lighter loads). Hard limits are those imposed by the hardware.
1114 * A distinction is made for overclocking, which is never enabled by
1115 * default, and is considered to be above the hard limit if it's
1118 u8 cur_freq
; /* Current frequency (cached, may not == HW) */
1119 u8 min_freq_softlimit
; /* Minimum frequency permitted by the driver */
1120 u8 max_freq_softlimit
; /* Max frequency permitted by the driver */
1121 u8 max_freq
; /* Maximum frequency, RP0 if not overclocking */
1122 u8 min_freq
; /* AKA RPn. Minimum frequency */
1123 u8 idle_freq
; /* Frequency to request when we are idle */
1124 u8 efficient_freq
; /* AKA RPe. Pre-determined balanced frequency */
1125 u8 rp1_freq
; /* "less than" RP0 power/freqency */
1126 u8 rp0_freq
; /* Non-overclocked max frequency. */
1128 u8 up_threshold
; /* Current %busy required to uplock */
1129 u8 down_threshold
; /* Current %busy required to downclock */
1132 enum { LOW_POWER
, BETWEEN
, HIGH_POWER
} power
;
1134 spinlock_t client_lock
;
1135 struct list_head clients
;
1139 struct delayed_work delayed_resume_work
;
1142 struct intel_rps_client semaphores
, mmioflips
;
1144 /* manual wa residency calculations */
1145 struct intel_rps_ei up_ei
, down_ei
;
1148 * Protects RPS/RC6 register access and PCU communication.
1149 * Must be taken after struct_mutex if nested. Note that
1150 * this lock may be held for long periods of time when
1151 * talking to hw - so only take it when talking to hw!
1153 struct mutex hw_lock
;
1156 /* defined intel_pm.c */
1157 extern spinlock_t mchdev_lock
;
1159 struct intel_ilk_power_mgmt
{
1167 unsigned long last_time1
;
1168 unsigned long chipset_power
;
1171 unsigned long gfx_power
;
1178 struct drm_i915_private
;
1179 struct i915_power_well
;
1181 struct i915_power_well_ops
{
1183 * Synchronize the well's hw state to match the current sw state, for
1184 * example enable/disable it based on the current refcount. Called
1185 * during driver init and resume time, possibly after first calling
1186 * the enable/disable handlers.
1188 void (*sync_hw
)(struct drm_i915_private
*dev_priv
,
1189 struct i915_power_well
*power_well
);
1191 * Enable the well and resources that depend on it (for example
1192 * interrupts located on the well). Called after the 0->1 refcount
1195 void (*enable
)(struct drm_i915_private
*dev_priv
,
1196 struct i915_power_well
*power_well
);
1198 * Disable the well and resources that depend on it. Called after
1199 * the 1->0 refcount transition.
1201 void (*disable
)(struct drm_i915_private
*dev_priv
,
1202 struct i915_power_well
*power_well
);
1203 /* Returns the hw enabled state. */
1204 bool (*is_enabled
)(struct drm_i915_private
*dev_priv
,
1205 struct i915_power_well
*power_well
);
1208 /* Power well structure for haswell */
1209 struct i915_power_well
{
1212 /* power well enable/disable usage count */
1214 /* cached hw enabled state */
1216 unsigned long domains
;
1218 const struct i915_power_well_ops
*ops
;
1221 struct i915_power_domains
{
1223 * Power wells needed for initialization at driver init and suspend
1224 * time are on. They are kept on until after the first modeset.
1228 int power_well_count
;
1231 int domain_use_count
[POWER_DOMAIN_NUM
];
1232 struct i915_power_well
*power_wells
;
1235 #define MAX_L3_SLICES 2
1236 struct intel_l3_parity
{
1237 u32
*remap_info
[MAX_L3_SLICES
];
1238 struct work_struct error_work
;
1242 struct i915_gem_mm
{
1243 /** Memory allocator for GTT stolen memory */
1244 struct drm_mm stolen
;
1245 /** Protects the usage of the GTT stolen memory allocator. This is
1246 * always the inner lock when overlapping with struct_mutex. */
1247 struct mutex stolen_lock
;
1249 /** List of all objects in gtt_space. Used to restore gtt
1250 * mappings on resume */
1251 struct list_head bound_list
;
1253 * List of objects which are not bound to the GTT (thus
1254 * are idle and not used by the GPU) but still have
1255 * (presumably uncached) pages still attached.
1257 struct list_head unbound_list
;
1259 /** Usable portion of the GTT for GEM */
1260 unsigned long stolen_base
; /* limited to low memory (32-bit) */
1262 /** PPGTT used for aliasing the PPGTT with the GTT */
1263 struct i915_hw_ppgtt
*aliasing_ppgtt
;
1265 struct notifier_block oom_notifier
;
1266 struct shrinker shrinker
;
1267 bool shrinker_no_lock_stealing
;
1269 /** LRU list of objects with fence regs on them. */
1270 struct list_head fence_list
;
1273 * We leave the user IRQ off as much as possible,
1274 * but this means that requests will finish and never
1275 * be retired once the system goes idle. Set a timer to
1276 * fire periodically while the ring is running. When it
1277 * fires, go retire requests.
1279 struct delayed_work retire_work
;
1282 * When we detect an idle GPU, we want to turn on
1283 * powersaving features. So once we see that there
1284 * are no more requests outstanding and no more
1285 * arrive within a small period of time, we fire
1286 * off the idle_work.
1288 struct delayed_work idle_work
;
1291 * Are we in a non-interruptible section of code like
1297 * Is the GPU currently considered idle, or busy executing userspace
1298 * requests? Whilst idle, we attempt to power down the hardware and
1299 * display clocks. In order to reduce the effect on performance, there
1300 * is a slight delay before we do so.
1304 /* the indicator for dispatch video commands on two BSD rings */
1305 int bsd_ring_dispatch_index
;
1307 /** Bit 6 swizzling required for X tiling */
1308 uint32_t bit_6_swizzle_x
;
1309 /** Bit 6 swizzling required for Y tiling */
1310 uint32_t bit_6_swizzle_y
;
1312 /* accounting, useful for userland debugging */
1313 spinlock_t object_stat_lock
;
1314 size_t object_memory
;
1318 struct drm_i915_error_state_buf
{
1319 struct drm_i915_private
*i915
;
1328 struct i915_error_state_file_priv
{
1329 struct drm_device
*dev
;
1330 struct drm_i915_error_state
*error
;
1333 struct i915_gpu_error
{
1334 /* For hangcheck timer */
1335 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1336 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1337 /* Hang gpu twice in this window and your context gets banned */
1338 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1340 struct workqueue_struct
*hangcheck_wq
;
1341 struct delayed_work hangcheck_work
;
1343 /* For reset and error_state handling. */
1345 /* Protected by the above dev->gpu_error.lock. */
1346 struct drm_i915_error_state
*first_error
;
1348 unsigned long missed_irq_rings
;
1351 * State variable controlling the reset flow and count
1353 * This is a counter which gets incremented when reset is triggered,
1354 * and again when reset has been handled. So odd values (lowest bit set)
1355 * means that reset is in progress and even values that
1356 * (reset_counter >> 1):th reset was successfully completed.
1358 * If reset is not completed succesfully, the I915_WEDGE bit is
1359 * set meaning that hardware is terminally sour and there is no
1360 * recovery. All waiters on the reset_queue will be woken when
1363 * This counter is used by the wait_seqno code to notice that reset
1364 * event happened and it needs to restart the entire ioctl (since most
1365 * likely the seqno it waited for won't ever signal anytime soon).
1367 * This is important for lock-free wait paths, where no contended lock
1368 * naturally enforces the correct ordering between the bail-out of the
1369 * waiter and the gpu reset work code.
1371 atomic_t reset_counter
;
1373 #define I915_RESET_IN_PROGRESS_FLAG 1
1374 #define I915_WEDGED (1 << 31)
1377 * Waitqueue to signal when the reset has completed. Used by clients
1378 * that wait for dev_priv->mm.wedged to settle.
1380 wait_queue_head_t reset_queue
;
1382 /* Userspace knobs for gpu hang simulation;
1383 * combines both a ring mask, and extra flags
1386 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1387 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1389 /* For missed irq/seqno simulation. */
1390 unsigned int test_irq_rings
;
1392 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1393 bool reload_in_reset
;
1396 enum modeset_restore
{
1397 MODESET_ON_LID_OPEN
,
1402 #define DP_AUX_A 0x40
1403 #define DP_AUX_B 0x10
1404 #define DP_AUX_C 0x20
1405 #define DP_AUX_D 0x30
1407 #define DDC_PIN_B 0x05
1408 #define DDC_PIN_C 0x04
1409 #define DDC_PIN_D 0x06
1411 struct ddi_vbt_port_info
{
1413 * This is an index in the HDMI/DVI DDI buffer translation table.
1414 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1415 * populate this field.
1417 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1418 uint8_t hdmi_level_shift
;
1420 uint8_t supports_dvi
:1;
1421 uint8_t supports_hdmi
:1;
1422 uint8_t supports_dp
:1;
1424 uint8_t alternate_aux_channel
;
1425 uint8_t alternate_ddc_pin
;
1427 uint8_t dp_boost_level
;
1428 uint8_t hdmi_boost_level
;
1431 enum psr_lines_to_wait
{
1432 PSR_0_LINES_TO_WAIT
= 0,
1434 PSR_4_LINES_TO_WAIT
,
1438 struct intel_vbt_data
{
1439 struct drm_display_mode
*lfp_lvds_vbt_mode
; /* if any */
1440 struct drm_display_mode
*sdvo_lvds_vbt_mode
; /* if any */
1443 unsigned int int_tv_support
:1;
1444 unsigned int lvds_dither
:1;
1445 unsigned int lvds_vbt
:1;
1446 unsigned int int_crt_support
:1;
1447 unsigned int lvds_use_ssc
:1;
1448 unsigned int display_clock_mode
:1;
1449 unsigned int fdi_rx_polarity_inverted
:1;
1450 unsigned int has_mipi
:1;
1452 unsigned int bios_lvds_val
; /* initial [PCH_]LVDS reg val in VBIOS */
1454 enum drrs_support_type drrs_type
;
1459 int edp_preemphasis
;
1461 bool edp_initialized
;
1464 struct edp_power_seq edp_pps
;
1468 bool require_aux_wakeup
;
1470 enum psr_lines_to_wait lines_to_wait
;
1471 int tp1_wakeup_time
;
1472 int tp2_tp3_wakeup_time
;
1478 bool active_low_pwm
;
1479 u8 min_brightness
; /* min_brightness/255 of max */
1486 struct mipi_config
*config
;
1487 struct mipi_pps_data
*pps
;
1491 u8
*sequence
[MIPI_SEQ_MAX
];
1497 union child_device_config
*child_dev
;
1499 struct ddi_vbt_port_info ddi_port_info
[I915_MAX_PORTS
];
1502 enum intel_ddb_partitioning
{
1504 INTEL_DDB_PART_5_6
, /* IVB+ */
1507 struct intel_wm_level
{
1515 struct ilk_wm_values
{
1516 uint32_t wm_pipe
[3];
1518 uint32_t wm_lp_spr
[3];
1519 uint32_t wm_linetime
[3];
1521 enum intel_ddb_partitioning partitioning
;
1524 struct vlv_pipe_wm
{
1535 struct vlv_wm_values
{
1536 struct vlv_pipe_wm pipe
[3];
1537 struct vlv_sr_wm sr
;
1547 struct skl_ddb_entry
{
1548 uint16_t start
, end
; /* in number of blocks, 'end' is exclusive */
1551 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry
*entry
)
1553 return entry
->end
- entry
->start
;
1556 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry
*e1
,
1557 const struct skl_ddb_entry
*e2
)
1559 if (e1
->start
== e2
->start
&& e1
->end
== e2
->end
)
1565 struct skl_ddb_allocation
{
1566 struct skl_ddb_entry pipe
[I915_MAX_PIPES
];
1567 struct skl_ddb_entry plane
[I915_MAX_PIPES
][I915_MAX_PLANES
]; /* packed/uv */
1568 struct skl_ddb_entry y_plane
[I915_MAX_PIPES
][I915_MAX_PLANES
];
1571 struct skl_wm_values
{
1572 bool dirty
[I915_MAX_PIPES
];
1573 struct skl_ddb_allocation ddb
;
1574 uint32_t wm_linetime
[I915_MAX_PIPES
];
1575 uint32_t plane
[I915_MAX_PIPES
][I915_MAX_PLANES
][8];
1576 uint32_t plane_trans
[I915_MAX_PIPES
][I915_MAX_PLANES
];
1579 struct skl_wm_level
{
1580 bool plane_en
[I915_MAX_PLANES
];
1581 uint16_t plane_res_b
[I915_MAX_PLANES
];
1582 uint8_t plane_res_l
[I915_MAX_PLANES
];
1586 * This struct helps tracking the state needed for runtime PM, which puts the
1587 * device in PCI D3 state. Notice that when this happens, nothing on the
1588 * graphics device works, even register access, so we don't get interrupts nor
1591 * Every piece of our code that needs to actually touch the hardware needs to
1592 * either call intel_runtime_pm_get or call intel_display_power_get with the
1593 * appropriate power domain.
1595 * Our driver uses the autosuspend delay feature, which means we'll only really
1596 * suspend if we stay with zero refcount for a certain amount of time. The
1597 * default value is currently very conservative (see intel_runtime_pm_enable), but
1598 * it can be changed with the standard runtime PM files from sysfs.
1600 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1601 * goes back to false exactly before we reenable the IRQs. We use this variable
1602 * to check if someone is trying to enable/disable IRQs while they're supposed
1603 * to be disabled. This shouldn't happen and we'll print some error messages in
1606 * For more, read the Documentation/power/runtime_pm.txt.
1608 struct i915_runtime_pm
{
1609 atomic_t wakeref_count
;
1610 atomic_t atomic_seq
;
1615 enum intel_pipe_crc_source
{
1616 INTEL_PIPE_CRC_SOURCE_NONE
,
1617 INTEL_PIPE_CRC_SOURCE_PLANE1
,
1618 INTEL_PIPE_CRC_SOURCE_PLANE2
,
1619 INTEL_PIPE_CRC_SOURCE_PF
,
1620 INTEL_PIPE_CRC_SOURCE_PIPE
,
1621 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1622 INTEL_PIPE_CRC_SOURCE_TV
,
1623 INTEL_PIPE_CRC_SOURCE_DP_B
,
1624 INTEL_PIPE_CRC_SOURCE_DP_C
,
1625 INTEL_PIPE_CRC_SOURCE_DP_D
,
1626 INTEL_PIPE_CRC_SOURCE_AUTO
,
1627 INTEL_PIPE_CRC_SOURCE_MAX
,
1630 struct intel_pipe_crc_entry
{
1635 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1636 struct intel_pipe_crc
{
1638 bool opened
; /* exclusive access to the result file */
1639 struct intel_pipe_crc_entry
*entries
;
1640 enum intel_pipe_crc_source source
;
1642 wait_queue_head_t wq
;
1645 struct i915_frontbuffer_tracking
{
1649 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1656 struct i915_wa_reg
{
1659 /* bitmask representing WA bits */
1663 #define I915_MAX_WA_REGS 16
1665 struct i915_workarounds
{
1666 struct i915_wa_reg reg
[I915_MAX_WA_REGS
];
1670 struct i915_virtual_gpu
{
1674 struct i915_execbuffer_params
{
1675 struct drm_device
*dev
;
1676 struct drm_file
*file
;
1677 uint32_t dispatch_flags
;
1678 uint32_t args_batch_start_offset
;
1679 uint64_t batch_obj_vm_offset
;
1680 struct intel_engine_cs
*ring
;
1681 struct drm_i915_gem_object
*batch_obj
;
1682 struct intel_context
*ctx
;
1683 struct drm_i915_gem_request
*request
;
1686 /* used in computing the new watermarks state */
1687 struct intel_wm_config
{
1688 unsigned int num_pipes_active
;
1689 bool sprites_enabled
;
1690 bool sprites_scaled
;
1693 struct drm_i915_private
{
1694 struct drm_device
*dev
;
1695 struct kmem_cache
*objects
;
1696 struct kmem_cache
*vmas
;
1697 struct kmem_cache
*requests
;
1699 const struct intel_device_info info
;
1701 int relative_constants_mode
;
1705 struct intel_uncore uncore
;
1707 struct i915_virtual_gpu vgpu
;
1709 struct intel_guc guc
;
1711 struct intel_csr csr
;
1713 struct intel_gmbus gmbus
[GMBUS_NUM_PINS
];
1715 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1716 * controller on different i2c buses. */
1717 struct mutex gmbus_mutex
;
1720 * Base address of the gmbus and gpio block.
1722 uint32_t gpio_mmio_base
;
1724 /* MMIO base address for MIPI regs */
1725 uint32_t mipi_mmio_base
;
1727 uint32_t psr_mmio_base
;
1729 wait_queue_head_t gmbus_wait_queue
;
1731 struct pci_dev
*bridge_dev
;
1732 struct intel_engine_cs ring
[I915_NUM_RINGS
];
1733 struct drm_i915_gem_object
*semaphore_obj
;
1734 uint32_t last_seqno
, next_seqno
;
1736 struct drm_dma_handle
*status_page_dmah
;
1737 struct resource mch_res
;
1739 /* protects the irq masks */
1740 spinlock_t irq_lock
;
1742 /* protects the mmio flip data */
1743 spinlock_t mmio_flip_lock
;
1745 bool display_irqs_enabled
;
1747 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1748 struct pm_qos_request pm_qos
;
1750 /* Sideband mailbox protection */
1751 struct mutex sb_lock
;
1753 /** Cached value of IMR to avoid reads in updating the bitfield */
1756 u32 de_irq_mask
[I915_MAX_PIPES
];
1761 u32 pipestat_irq_mask
[I915_MAX_PIPES
];
1763 struct i915_hotplug hotplug
;
1764 struct i915_fbc fbc
;
1765 struct i915_drrs drrs
;
1766 struct intel_opregion opregion
;
1767 struct intel_vbt_data vbt
;
1769 bool preserve_bios_swizzle
;
1772 struct intel_overlay
*overlay
;
1774 /* backlight registers and fields in struct intel_panel */
1775 struct mutex backlight_lock
;
1778 bool no_aux_handshake
;
1780 /* protects panel power sequencer state */
1781 struct mutex pps_mutex
;
1783 struct drm_i915_fence_reg fence_regs
[I915_MAX_NUM_FENCES
]; /* assume 965 */
1784 int num_fence_regs
; /* 8 on pre-965, 16 otherwise */
1786 unsigned int fsb_freq
, mem_freq
, is_ddr3
;
1787 unsigned int skl_boot_cdclk
;
1788 unsigned int cdclk_freq
, max_cdclk_freq
;
1789 unsigned int max_dotclk_freq
;
1790 unsigned int hpll_freq
;
1791 unsigned int czclk_freq
;
1794 * wq - Driver workqueue for GEM.
1796 * NOTE: Work items scheduled here are not allowed to grab any modeset
1797 * locks, for otherwise the flushing done in the pageflip code will
1798 * result in deadlocks.
1800 struct workqueue_struct
*wq
;
1802 /* Display functions */
1803 struct drm_i915_display_funcs display
;
1805 /* PCH chipset type */
1806 enum intel_pch pch_type
;
1807 unsigned short pch_id
;
1809 unsigned long quirks
;
1811 enum modeset_restore modeset_restore
;
1812 struct mutex modeset_restore_lock
;
1814 struct list_head vm_list
; /* Global list of all address spaces */
1815 struct i915_gtt gtt
; /* VM representing the global address space */
1817 struct i915_gem_mm mm
;
1818 DECLARE_HASHTABLE(mm_structs
, 7);
1819 struct mutex mm_lock
;
1821 /* Kernel Modesetting */
1823 struct sdvo_device_mapping sdvo_mappings
[2];
1825 struct drm_crtc
*plane_to_crtc_mapping
[I915_MAX_PIPES
];
1826 struct drm_crtc
*pipe_to_crtc_mapping
[I915_MAX_PIPES
];
1827 wait_queue_head_t pending_flip_queue
;
1829 #ifdef CONFIG_DEBUG_FS
1830 struct intel_pipe_crc pipe_crc
[I915_MAX_PIPES
];
1833 int num_shared_dpll
;
1834 struct intel_shared_dpll shared_dplls
[I915_NUM_PLLS
];
1835 int dpio_phy_iosf_port
[I915_NUM_PHYS_VLV
];
1837 struct i915_workarounds workarounds
;
1839 /* Reclocking support */
1840 bool render_reclock_avail
;
1842 struct i915_frontbuffer_tracking fb_tracking
;
1846 bool mchbar_need_disable
;
1848 struct intel_l3_parity l3_parity
;
1850 /* Cannot be determined by PCIID. You must always read a register. */
1853 /* gen6+ rps state */
1854 struct intel_gen6_power_mgmt rps
;
1856 /* ilk-only ips/rps state. Everything in here is protected by the global
1857 * mchdev_lock in intel_pm.c */
1858 struct intel_ilk_power_mgmt ips
;
1860 struct i915_power_domains power_domains
;
1862 struct i915_psr psr
;
1864 struct i915_gpu_error gpu_error
;
1866 struct drm_i915_gem_object
*vlv_pctx
;
1868 #ifdef CONFIG_DRM_FBDEV_EMULATION
1869 /* list of fbdev register on this device */
1870 struct intel_fbdev
*fbdev
;
1871 struct work_struct fbdev_suspend_work
;
1874 struct drm_property
*broadcast_rgb_property
;
1875 struct drm_property
*force_audio_property
;
1877 /* hda/i915 audio component */
1878 struct i915_audio_component
*audio_component
;
1879 bool audio_component_registered
;
1881 * av_mutex - mutex for audio/video sync
1884 struct mutex av_mutex
;
1886 uint32_t hw_context_size
;
1887 struct list_head context_list
;
1891 u32 chv_phy_control
;
1894 bool suspended_to_idle
;
1895 struct i915_suspend_saved_registers regfile
;
1896 struct vlv_s0ix_state vlv_s0ix_state
;
1900 * Raw watermark latency values:
1901 * in 0.1us units for WM0,
1902 * in 0.5us units for WM1+.
1905 uint16_t pri_latency
[5];
1907 uint16_t spr_latency
[5];
1909 uint16_t cur_latency
[5];
1911 * Raw watermark memory latency values
1912 * for SKL for all 8 levels
1915 uint16_t skl_latency
[8];
1917 /* Committed wm config */
1918 struct intel_wm_config config
;
1921 * The skl_wm_values structure is a bit too big for stack
1922 * allocation, so we keep the staging struct where we store
1923 * intermediate results here instead.
1925 struct skl_wm_values skl_results
;
1927 /* current hardware state */
1929 struct ilk_wm_values hw
;
1930 struct skl_wm_values skl_hw
;
1931 struct vlv_wm_values vlv
;
1937 struct i915_runtime_pm pm
;
1939 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1941 int (*execbuf_submit
)(struct i915_execbuffer_params
*params
,
1942 struct drm_i915_gem_execbuffer2
*args
,
1943 struct list_head
*vmas
);
1944 int (*init_rings
)(struct drm_device
*dev
);
1945 void (*cleanup_ring
)(struct intel_engine_cs
*ring
);
1946 void (*stop_ring
)(struct intel_engine_cs
*ring
);
1949 bool edp_low_vswing
;
1951 /* perform PHY state sanity checks? */
1952 bool chv_phy_assert
[2];
1954 struct intel_encoder
*dig_port_map
[I915_MAX_PORTS
];
1957 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1958 * will be rejected. Instead look for a better place.
1962 static inline struct drm_i915_private
*to_i915(const struct drm_device
*dev
)
1964 return dev
->dev_private
;
1967 static inline struct drm_i915_private
*dev_to_i915(struct device
*dev
)
1969 return to_i915(dev_get_drvdata(dev
));
1972 static inline struct drm_i915_private
*guc_to_i915(struct intel_guc
*guc
)
1974 return container_of(guc
, struct drm_i915_private
, guc
);
1977 /* Iterate over initialised rings */
1978 #define for_each_ring(ring__, dev_priv__, i__) \
1979 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1980 for_each_if ((((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))))
1982 enum hdmi_force_audio
{
1983 HDMI_AUDIO_OFF_DVI
= -2, /* no aux data for HDMI-DVI converter */
1984 HDMI_AUDIO_OFF
, /* force turn off HDMI audio */
1985 HDMI_AUDIO_AUTO
, /* trust EDID */
1986 HDMI_AUDIO_ON
, /* force turn on HDMI audio */
1989 #define I915_GTT_OFFSET_NONE ((u32)-1)
1991 struct drm_i915_gem_object_ops
{
1993 #define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
1995 /* Interface between the GEM object and its backing storage.
1996 * get_pages() is called once prior to the use of the associated set
1997 * of pages before to binding them into the GTT, and put_pages() is
1998 * called after we no longer need them. As we expect there to be
1999 * associated cost with migrating pages between the backing storage
2000 * and making them available for the GPU (e.g. clflush), we may hold
2001 * onto the pages after they are no longer referenced by the GPU
2002 * in case they may be used again shortly (for example migrating the
2003 * pages to a different memory domain within the GTT). put_pages()
2004 * will therefore most likely be called when the object itself is
2005 * being released or under memory pressure (where we attempt to
2006 * reap pages for the shrinker).
2008 int (*get_pages
)(struct drm_i915_gem_object
*);
2009 void (*put_pages
)(struct drm_i915_gem_object
*);
2011 int (*dmabuf_export
)(struct drm_i915_gem_object
*);
2012 void (*release
)(struct drm_i915_gem_object
*);
2016 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2017 * considered to be the frontbuffer for the given plane interface-wise. This
2018 * doesn't mean that the hw necessarily already scans it out, but that any
2019 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2021 * We have one bit per pipe and per scanout plane type.
2023 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2024 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2025 #define INTEL_FRONTBUFFER_BITS \
2026 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2027 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2028 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2029 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2030 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2031 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2032 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2033 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2034 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2035 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2036 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2038 struct drm_i915_gem_object
{
2039 struct drm_gem_object base
;
2041 const struct drm_i915_gem_object_ops
*ops
;
2043 /** List of VMAs backed by this object */
2044 struct list_head vma_list
;
2046 /** Stolen memory for this object, instead of being backed by shmem. */
2047 struct drm_mm_node
*stolen
;
2048 struct list_head global_list
;
2050 struct list_head ring_list
[I915_NUM_RINGS
];
2051 /** Used in execbuf to temporarily hold a ref */
2052 struct list_head obj_exec_link
;
2054 struct list_head batch_pool_link
;
2057 * This is set if the object is on the active lists (has pending
2058 * rendering and so a non-zero seqno), and is not set if it i s on
2059 * inactive (ready to be unbound) list.
2061 unsigned int active
:I915_NUM_RINGS
;
2064 * This is set if the object has been written to since last bound
2067 unsigned int dirty
:1;
2070 * Fence register bits (if any) for this object. Will be set
2071 * as needed when mapped into the GTT.
2072 * Protected by dev->struct_mutex.
2074 signed int fence_reg
:I915_MAX_NUM_FENCE_BITS
;
2077 * Advice: are the backing pages purgeable?
2079 unsigned int madv
:2;
2082 * Current tiling mode for the object.
2084 unsigned int tiling_mode
:2;
2086 * Whether the tiling parameters for the currently associated fence
2087 * register have changed. Note that for the purposes of tracking
2088 * tiling changes we also treat the unfenced register, the register
2089 * slot that the object occupies whilst it executes a fenced
2090 * command (such as BLT on gen2/3), as a "fence".
2092 unsigned int fence_dirty
:1;
2095 * Is the object at the current location in the gtt mappable and
2096 * fenceable? Used to avoid costly recalculations.
2098 unsigned int map_and_fenceable
:1;
2101 * Whether the current gtt mapping needs to be mappable (and isn't just
2102 * mappable by accident). Track pin and fault separate for a more
2103 * accurate mappable working set.
2105 unsigned int fault_mappable
:1;
2108 * Is the object to be mapped as read-only to the GPU
2109 * Only honoured if hardware has relevant pte bit
2111 unsigned long gt_ro
:1;
2112 unsigned int cache_level
:3;
2113 unsigned int cache_dirty
:1;
2115 unsigned int frontbuffer_bits
:INTEL_FRONTBUFFER_BITS
;
2117 unsigned int pin_display
;
2119 struct sg_table
*pages
;
2120 int pages_pin_count
;
2122 struct scatterlist
*sg
;
2126 /* prime dma-buf support */
2127 void *dma_buf_vmapping
;
2130 /** Breadcrumb of last rendering to the buffer.
2131 * There can only be one writer, but we allow for multiple readers.
2132 * If there is a writer that necessarily implies that all other
2133 * read requests are complete - but we may only be lazily clearing
2134 * the read requests. A read request is naturally the most recent
2135 * request on a ring, so we may have two different write and read
2136 * requests on one ring where the write request is older than the
2137 * read request. This allows for the CPU to read from an active
2138 * buffer by only waiting for the write to complete.
2140 struct drm_i915_gem_request
*last_read_req
[I915_NUM_RINGS
];
2141 struct drm_i915_gem_request
*last_write_req
;
2142 /** Breadcrumb of last fenced GPU access to the buffer. */
2143 struct drm_i915_gem_request
*last_fenced_req
;
2145 /** Current tiling stride for the object, if it's tiled. */
2148 /** References from framebuffers, locks out tiling changes. */
2149 unsigned long framebuffer_references
;
2151 /** Record of address bit 17 of each page at last unbind. */
2152 unsigned long *bit_17
;
2155 /** for phy allocated objects */
2156 struct drm_dma_handle
*phys_handle
;
2158 struct i915_gem_userptr
{
2160 unsigned read_only
:1;
2161 unsigned workers
:4;
2162 #define I915_GEM_USERPTR_MAX_WORKERS 15
2164 struct i915_mm_struct
*mm
;
2165 struct i915_mmu_object
*mmu_object
;
2166 struct work_struct
*work
;
2170 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2172 void i915_gem_track_fb(struct drm_i915_gem_object
*old
,
2173 struct drm_i915_gem_object
*new,
2174 unsigned frontbuffer_bits
);
2177 * Request queue structure.
2179 * The request queue allows us to note sequence numbers that have been emitted
2180 * and may be associated with active buffers to be retired.
2182 * By keeping this list, we can avoid having to do questionable sequence
2183 * number comparisons on buffer last_read|write_seqno. It also allows an
2184 * emission time to be associated with the request for tracking how far ahead
2185 * of the GPU the submission is.
2187 * The requests are reference counted, so upon creation they should have an
2188 * initial reference taken using kref_init
2190 struct drm_i915_gem_request
{
2193 /** On Which ring this request was generated */
2194 struct drm_i915_private
*i915
;
2195 struct intel_engine_cs
*ring
;
2197 /** GEM sequence number associated with the previous request,
2198 * when the HWS breadcrumb is equal to this the GPU is processing
2203 /** GEM sequence number associated with this request,
2204 * when the HWS breadcrumb is equal or greater than this the GPU
2205 * has finished processing this request.
2209 /** Position in the ringbuffer of the start of the request */
2213 * Position in the ringbuffer of the start of the postfix.
2214 * This is required to calculate the maximum available ringbuffer
2215 * space without overwriting the postfix.
2219 /** Position in the ringbuffer of the end of the whole request */
2223 * Context and ring buffer related to this request
2224 * Contexts are refcounted, so when this request is associated with a
2225 * context, we must increment the context's refcount, to guarantee that
2226 * it persists while any request is linked to it. Requests themselves
2227 * are also refcounted, so the request will only be freed when the last
2228 * reference to it is dismissed, and the code in
2229 * i915_gem_request_free() will then decrement the refcount on the
2232 struct intel_context
*ctx
;
2233 struct intel_ringbuffer
*ringbuf
;
2235 /** Batch buffer related to this request if any (used for
2236 error state dump only) */
2237 struct drm_i915_gem_object
*batch_obj
;
2239 /** Time at which this request was emitted, in jiffies. */
2240 unsigned long emitted_jiffies
;
2242 /** global list entry for this request */
2243 struct list_head list
;
2245 struct drm_i915_file_private
*file_priv
;
2246 /** file_priv list entry for this request */
2247 struct list_head client_list
;
2249 /** process identifier submitting this request */
2253 * The ELSP only accepts two elements at a time, so we queue
2254 * context/tail pairs on a given queue (ring->execlist_queue) until the
2255 * hardware is available. The queue serves a double purpose: we also use
2256 * it to keep track of the up to 2 contexts currently in the hardware
2257 * (usually one in execution and the other queued up by the GPU): We
2258 * only remove elements from the head of the queue when the hardware
2259 * informs us that an element has been completed.
2261 * All accesses to the queue are mediated by a spinlock
2262 * (ring->execlist_lock).
2265 /** Execlist link in the submission queue.*/
2266 struct list_head execlist_link
;
2268 /** Execlists no. of times this request has been sent to the ELSP */
2273 int i915_gem_request_alloc(struct intel_engine_cs
*ring
,
2274 struct intel_context
*ctx
,
2275 struct drm_i915_gem_request
**req_out
);
2276 void i915_gem_request_cancel(struct drm_i915_gem_request
*req
);
2277 void i915_gem_request_free(struct kref
*req_ref
);
2278 int i915_gem_request_add_to_client(struct drm_i915_gem_request
*req
,
2279 struct drm_file
*file
);
2281 static inline uint32_t
2282 i915_gem_request_get_seqno(struct drm_i915_gem_request
*req
)
2284 return req
? req
->seqno
: 0;
2287 static inline struct intel_engine_cs
*
2288 i915_gem_request_get_ring(struct drm_i915_gem_request
*req
)
2290 return req
? req
->ring
: NULL
;
2293 static inline struct drm_i915_gem_request
*
2294 i915_gem_request_reference(struct drm_i915_gem_request
*req
)
2297 kref_get(&req
->ref
);
2302 i915_gem_request_unreference(struct drm_i915_gem_request
*req
)
2304 WARN_ON(!mutex_is_locked(&req
->ring
->dev
->struct_mutex
));
2305 kref_put(&req
->ref
, i915_gem_request_free
);
2309 i915_gem_request_unreference__unlocked(struct drm_i915_gem_request
*req
)
2311 struct drm_device
*dev
;
2316 dev
= req
->ring
->dev
;
2317 if (kref_put_mutex(&req
->ref
, i915_gem_request_free
, &dev
->struct_mutex
))
2318 mutex_unlock(&dev
->struct_mutex
);
2321 static inline void i915_gem_request_assign(struct drm_i915_gem_request
**pdst
,
2322 struct drm_i915_gem_request
*src
)
2325 i915_gem_request_reference(src
);
2328 i915_gem_request_unreference(*pdst
);
2334 * XXX: i915_gem_request_completed should be here but currently needs the
2335 * definition of i915_seqno_passed() which is below. It will be moved in
2336 * a later patch when the call to i915_seqno_passed() is obsoleted...
2340 * A command that requires special handling by the command parser.
2342 struct drm_i915_cmd_descriptor
{
2344 * Flags describing how the command parser processes the command.
2346 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2347 * a length mask if not set
2348 * CMD_DESC_SKIP: The command is allowed but does not follow the
2349 * standard length encoding for the opcode range in
2351 * CMD_DESC_REJECT: The command is never allowed
2352 * CMD_DESC_REGISTER: The command should be checked against the
2353 * register whitelist for the appropriate ring
2354 * CMD_DESC_MASTER: The command is allowed if the submitting process
2358 #define CMD_DESC_FIXED (1<<0)
2359 #define CMD_DESC_SKIP (1<<1)
2360 #define CMD_DESC_REJECT (1<<2)
2361 #define CMD_DESC_REGISTER (1<<3)
2362 #define CMD_DESC_BITMASK (1<<4)
2363 #define CMD_DESC_MASTER (1<<5)
2366 * The command's unique identification bits and the bitmask to get them.
2367 * This isn't strictly the opcode field as defined in the spec and may
2368 * also include type, subtype, and/or subop fields.
2376 * The command's length. The command is either fixed length (i.e. does
2377 * not include a length field) or has a length field mask. The flag
2378 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2379 * a length mask. All command entries in a command table must include
2380 * length information.
2388 * Describes where to find a register address in the command to check
2389 * against the ring's register whitelist. Only valid if flags has the
2390 * CMD_DESC_REGISTER bit set.
2392 * A non-zero step value implies that the command may access multiple
2393 * registers in sequence (e.g. LRI), in that case step gives the
2394 * distance in dwords between individual offset fields.
2402 #define MAX_CMD_DESC_BITMASKS 3
2404 * Describes command checks where a particular dword is masked and
2405 * compared against an expected value. If the command does not match
2406 * the expected value, the parser rejects it. Only valid if flags has
2407 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2410 * If the check specifies a non-zero condition_mask then the parser
2411 * only performs the check when the bits specified by condition_mask
2418 u32 condition_offset
;
2420 } bits
[MAX_CMD_DESC_BITMASKS
];
2424 * A table of commands requiring special handling by the command parser.
2426 * Each ring has an array of tables. Each table consists of an array of command
2427 * descriptors, which must be sorted with command opcodes in ascending order.
2429 struct drm_i915_cmd_table
{
2430 const struct drm_i915_cmd_descriptor
*table
;
2434 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2435 #define __I915__(p) ({ \
2436 struct drm_i915_private *__p; \
2437 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2438 __p = (struct drm_i915_private *)p; \
2439 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2440 __p = to_i915((struct drm_device *)p); \
2445 #define INTEL_INFO(p) (&__I915__(p)->info)
2446 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2447 #define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
2449 #define REVID_FOREVER 0xff
2451 * Return true if revision is in range [since,until] inclusive.
2453 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2455 #define IS_REVID(p, since, until) \
2456 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2458 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2459 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2460 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2461 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2462 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2463 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2464 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2465 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2466 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2467 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2468 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2469 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2470 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2471 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2472 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2473 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2474 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2475 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2476 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2477 INTEL_DEVID(dev) == 0x0152 || \
2478 INTEL_DEVID(dev) == 0x015a)
2479 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2480 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
2481 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2482 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
2483 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2484 #define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
2485 #define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
2486 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2487 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2488 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2489 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2490 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2491 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2492 (INTEL_DEVID(dev) & 0xf) == 0xe))
2493 /* ULX machines are also considered ULT. */
2494 #define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2495 (INTEL_DEVID(dev) & 0xf) == 0xe)
2496 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2497 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2498 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2499 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2500 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2501 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2502 /* ULX machines are also considered ULT. */
2503 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2504 INTEL_DEVID(dev) == 0x0A1E)
2505 #define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2506 INTEL_DEVID(dev) == 0x1913 || \
2507 INTEL_DEVID(dev) == 0x1916 || \
2508 INTEL_DEVID(dev) == 0x1921 || \
2509 INTEL_DEVID(dev) == 0x1926)
2510 #define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2511 INTEL_DEVID(dev) == 0x1915 || \
2512 INTEL_DEVID(dev) == 0x191E)
2513 #define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2514 INTEL_DEVID(dev) == 0x5913 || \
2515 INTEL_DEVID(dev) == 0x5916 || \
2516 INTEL_DEVID(dev) == 0x5921 || \
2517 INTEL_DEVID(dev) == 0x5926)
2518 #define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2519 INTEL_DEVID(dev) == 0x5915 || \
2520 INTEL_DEVID(dev) == 0x591E)
2521 #define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2522 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2523 #define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2524 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2526 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2528 #define SKL_REVID_A0 0x0
2529 #define SKL_REVID_B0 0x1
2530 #define SKL_REVID_C0 0x2
2531 #define SKL_REVID_D0 0x3
2532 #define SKL_REVID_E0 0x4
2533 #define SKL_REVID_F0 0x5
2535 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2537 #define BXT_REVID_A0 0x0
2538 #define BXT_REVID_A1 0x1
2539 #define BXT_REVID_B0 0x3
2540 #define BXT_REVID_C0 0x9
2542 #define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2545 * The genX designation typically refers to the render engine, so render
2546 * capability related checks should use IS_GEN, while display and other checks
2547 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2550 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2551 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2552 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2553 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2554 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2555 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2556 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2557 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2559 #define RENDER_RING (1<<RCS)
2560 #define BSD_RING (1<<VCS)
2561 #define BLT_RING (1<<BCS)
2562 #define VEBOX_RING (1<<VECS)
2563 #define BSD2_RING (1<<VCS2)
2564 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2565 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2566 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2567 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2568 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2569 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2570 __I915__(dev)->ellc_size)
2571 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2573 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2574 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2575 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2576 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2577 #define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
2579 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2580 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2582 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2583 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2585 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2586 * even when in MSI mode. This results in spurious interrupt warnings if the
2587 * legacy irq no. is shared with another device. The kernel then disables that
2588 * interrupt source and so prevents the other device from working properly.
2590 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2591 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2593 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2594 * rows, which changed the alignment requirements and fence programming.
2596 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2598 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2599 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2601 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2602 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2603 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2605 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2607 #define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2608 INTEL_INFO(dev)->gen >= 9)
2610 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2611 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2612 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2613 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2614 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
2615 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2616 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2617 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2619 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2620 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2622 #define HAS_CSR(dev) (IS_GEN9(dev))
2624 #define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2625 #define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2627 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2628 INTEL_INFO(dev)->gen >= 8)
2630 #define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
2631 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2634 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2635 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2636 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2637 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2638 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2639 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2640 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2641 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2642 #define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
2643 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
2645 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2646 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2647 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2648 #define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2649 #define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2650 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2651 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2652 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2653 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2655 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2656 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2658 /* DPF == dynamic parity feature */
2659 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2660 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2662 #define GT_FREQUENCY_MULTIPLIER 50
2663 #define GEN9_FREQ_SCALER 3
2665 #include "i915_trace.h"
2667 extern const struct drm_ioctl_desc i915_ioctls
[];
2668 extern int i915_max_ioctl
;
2670 extern int i915_suspend_switcheroo(struct drm_device
*dev
, pm_message_t state
);
2671 extern int i915_resume_switcheroo(struct drm_device
*dev
);
2674 struct i915_params
{
2676 int panel_ignore_lid
;
2678 int lvds_channel_mode
;
2680 int vbt_sdvo_panel_type
;
2685 int enable_execlists
;
2687 unsigned int preliminary_hw_support
;
2688 int disable_power_well
;
2690 int invert_brightness
;
2691 int enable_cmd_parser
;
2692 /* leave bools at the end to not create holes */
2693 bool enable_hangcheck
;
2695 bool prefault_disable
;
2696 bool load_detect_test
;
2698 bool disable_display
;
2699 bool disable_vtd_wa
;
2700 bool enable_guc_submission
;
2704 bool verbose_state_checks
;
2705 bool nuclear_pageflip
;
2708 extern struct i915_params i915 __read_mostly
;
2711 extern int i915_driver_load(struct drm_device
*, unsigned long flags
);
2712 extern int i915_driver_unload(struct drm_device
*);
2713 extern int i915_driver_open(struct drm_device
*dev
, struct drm_file
*file
);
2714 extern void i915_driver_lastclose(struct drm_device
* dev
);
2715 extern void i915_driver_preclose(struct drm_device
*dev
,
2716 struct drm_file
*file
);
2717 extern void i915_driver_postclose(struct drm_device
*dev
,
2718 struct drm_file
*file
);
2719 #ifdef CONFIG_COMPAT
2720 extern long i915_compat_ioctl(struct file
*filp
, unsigned int cmd
,
2723 extern int intel_gpu_reset(struct drm_device
*dev
);
2724 extern bool intel_has_gpu_reset(struct drm_device
*dev
);
2725 extern int i915_reset(struct drm_device
*dev
);
2726 extern unsigned long i915_chipset_val(struct drm_i915_private
*dev_priv
);
2727 extern unsigned long i915_mch_val(struct drm_i915_private
*dev_priv
);
2728 extern unsigned long i915_gfx_val(struct drm_i915_private
*dev_priv
);
2729 extern void i915_update_gfx_val(struct drm_i915_private
*dev_priv
);
2730 int vlv_force_gfx_clock(struct drm_i915_private
*dev_priv
, bool on
);
2732 /* intel_hotplug.c */
2733 void intel_hpd_irq_handler(struct drm_device
*dev
, u32 pin_mask
, u32 long_mask
);
2734 void intel_hpd_init(struct drm_i915_private
*dev_priv
);
2735 void intel_hpd_init_work(struct drm_i915_private
*dev_priv
);
2736 void intel_hpd_cancel_work(struct drm_i915_private
*dev_priv
);
2737 bool intel_hpd_pin_to_port(enum hpd_pin pin
, enum port
*port
);
2740 void i915_queue_hangcheck(struct drm_device
*dev
);
2742 void i915_handle_error(struct drm_device
*dev
, bool wedged
,
2743 const char *fmt
, ...);
2745 extern void intel_irq_init(struct drm_i915_private
*dev_priv
);
2746 int intel_irq_install(struct drm_i915_private
*dev_priv
);
2747 void intel_irq_uninstall(struct drm_i915_private
*dev_priv
);
2749 extern void intel_uncore_sanitize(struct drm_device
*dev
);
2750 extern void intel_uncore_early_sanitize(struct drm_device
*dev
,
2751 bool restore_forcewake
);
2752 extern void intel_uncore_init(struct drm_device
*dev
);
2753 extern void intel_uncore_check_errors(struct drm_device
*dev
);
2754 extern void intel_uncore_fini(struct drm_device
*dev
);
2755 extern void intel_uncore_forcewake_reset(struct drm_device
*dev
, bool restore
);
2756 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id
);
2757 void intel_uncore_forcewake_get(struct drm_i915_private
*dev_priv
,
2758 enum forcewake_domains domains
);
2759 void intel_uncore_forcewake_put(struct drm_i915_private
*dev_priv
,
2760 enum forcewake_domains domains
);
2761 /* Like above but the caller must manage the uncore.lock itself.
2762 * Must be used with I915_READ_FW and friends.
2764 void intel_uncore_forcewake_get__locked(struct drm_i915_private
*dev_priv
,
2765 enum forcewake_domains domains
);
2766 void intel_uncore_forcewake_put__locked(struct drm_i915_private
*dev_priv
,
2767 enum forcewake_domains domains
);
2768 void assert_forcewakes_inactive(struct drm_i915_private
*dev_priv
);
2769 static inline bool intel_vgpu_active(struct drm_device
*dev
)
2771 return to_i915(dev
)->vgpu
.active
;
2775 i915_enable_pipestat(struct drm_i915_private
*dev_priv
, enum pipe pipe
,
2779 i915_disable_pipestat(struct drm_i915_private
*dev_priv
, enum pipe pipe
,
2782 void valleyview_enable_display_irqs(struct drm_i915_private
*dev_priv
);
2783 void valleyview_disable_display_irqs(struct drm_i915_private
*dev_priv
);
2784 void i915_hotplug_interrupt_update(struct drm_i915_private
*dev_priv
,
2787 void ilk_update_display_irq(struct drm_i915_private
*dev_priv
,
2788 uint32_t interrupt_mask
,
2789 uint32_t enabled_irq_mask
);
2791 ilk_enable_display_irq(struct drm_i915_private
*dev_priv
, uint32_t bits
)
2793 ilk_update_display_irq(dev_priv
, bits
, bits
);
2796 ilk_disable_display_irq(struct drm_i915_private
*dev_priv
, uint32_t bits
)
2798 ilk_update_display_irq(dev_priv
, bits
, 0);
2800 void bdw_update_pipe_irq(struct drm_i915_private
*dev_priv
,
2802 uint32_t interrupt_mask
,
2803 uint32_t enabled_irq_mask
);
2804 static inline void bdw_enable_pipe_irq(struct drm_i915_private
*dev_priv
,
2805 enum pipe pipe
, uint32_t bits
)
2807 bdw_update_pipe_irq(dev_priv
, pipe
, bits
, bits
);
2809 static inline void bdw_disable_pipe_irq(struct drm_i915_private
*dev_priv
,
2810 enum pipe pipe
, uint32_t bits
)
2812 bdw_update_pipe_irq(dev_priv
, pipe
, bits
, 0);
2814 void ibx_display_interrupt_update(struct drm_i915_private
*dev_priv
,
2815 uint32_t interrupt_mask
,
2816 uint32_t enabled_irq_mask
);
2818 ibx_enable_display_interrupt(struct drm_i915_private
*dev_priv
, uint32_t bits
)
2820 ibx_display_interrupt_update(dev_priv
, bits
, bits
);
2823 ibx_disable_display_interrupt(struct drm_i915_private
*dev_priv
, uint32_t bits
)
2825 ibx_display_interrupt_update(dev_priv
, bits
, 0);
2830 int i915_gem_create_ioctl(struct drm_device
*dev
, void *data
,
2831 struct drm_file
*file_priv
);
2832 int i915_gem_pread_ioctl(struct drm_device
*dev
, void *data
,
2833 struct drm_file
*file_priv
);
2834 int i915_gem_pwrite_ioctl(struct drm_device
*dev
, void *data
,
2835 struct drm_file
*file_priv
);
2836 int i915_gem_mmap_ioctl(struct drm_device
*dev
, void *data
,
2837 struct drm_file
*file_priv
);
2838 int i915_gem_mmap_gtt_ioctl(struct drm_device
*dev
, void *data
,
2839 struct drm_file
*file_priv
);
2840 int i915_gem_set_domain_ioctl(struct drm_device
*dev
, void *data
,
2841 struct drm_file
*file_priv
);
2842 int i915_gem_sw_finish_ioctl(struct drm_device
*dev
, void *data
,
2843 struct drm_file
*file_priv
);
2844 void i915_gem_execbuffer_move_to_active(struct list_head
*vmas
,
2845 struct drm_i915_gem_request
*req
);
2846 void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params
*params
);
2847 int i915_gem_ringbuffer_submission(struct i915_execbuffer_params
*params
,
2848 struct drm_i915_gem_execbuffer2
*args
,
2849 struct list_head
*vmas
);
2850 int i915_gem_execbuffer(struct drm_device
*dev
, void *data
,
2851 struct drm_file
*file_priv
);
2852 int i915_gem_execbuffer2(struct drm_device
*dev
, void *data
,
2853 struct drm_file
*file_priv
);
2854 int i915_gem_busy_ioctl(struct drm_device
*dev
, void *data
,
2855 struct drm_file
*file_priv
);
2856 int i915_gem_get_caching_ioctl(struct drm_device
*dev
, void *data
,
2857 struct drm_file
*file
);
2858 int i915_gem_set_caching_ioctl(struct drm_device
*dev
, void *data
,
2859 struct drm_file
*file
);
2860 int i915_gem_throttle_ioctl(struct drm_device
*dev
, void *data
,
2861 struct drm_file
*file_priv
);
2862 int i915_gem_madvise_ioctl(struct drm_device
*dev
, void *data
,
2863 struct drm_file
*file_priv
);
2864 int i915_gem_set_tiling(struct drm_device
*dev
, void *data
,
2865 struct drm_file
*file_priv
);
2866 int i915_gem_get_tiling(struct drm_device
*dev
, void *data
,
2867 struct drm_file
*file_priv
);
2868 int i915_gem_init_userptr(struct drm_device
*dev
);
2869 int i915_gem_userptr_ioctl(struct drm_device
*dev
, void *data
,
2870 struct drm_file
*file
);
2871 int i915_gem_get_aperture_ioctl(struct drm_device
*dev
, void *data
,
2872 struct drm_file
*file_priv
);
2873 int i915_gem_wait_ioctl(struct drm_device
*dev
, void *data
,
2874 struct drm_file
*file_priv
);
2875 void i915_gem_load(struct drm_device
*dev
);
2876 void *i915_gem_object_alloc(struct drm_device
*dev
);
2877 void i915_gem_object_free(struct drm_i915_gem_object
*obj
);
2878 void i915_gem_object_init(struct drm_i915_gem_object
*obj
,
2879 const struct drm_i915_gem_object_ops
*ops
);
2880 struct drm_i915_gem_object
*i915_gem_alloc_object(struct drm_device
*dev
,
2882 struct drm_i915_gem_object
*i915_gem_object_create_from_data(
2883 struct drm_device
*dev
, const void *data
, size_t size
);
2884 void i915_gem_free_object(struct drm_gem_object
*obj
);
2885 void i915_gem_vma_destroy(struct i915_vma
*vma
);
2887 /* Flags used by pin/bind&friends. */
2888 #define PIN_MAPPABLE (1<<0)
2889 #define PIN_NONBLOCK (1<<1)
2890 #define PIN_GLOBAL (1<<2)
2891 #define PIN_OFFSET_BIAS (1<<3)
2892 #define PIN_USER (1<<4)
2893 #define PIN_UPDATE (1<<5)
2894 #define PIN_ZONE_4G (1<<6)
2895 #define PIN_HIGH (1<<7)
2896 #define PIN_OFFSET_FIXED (1<<8)
2897 #define PIN_OFFSET_MASK (~4095)
2899 i915_gem_object_pin(struct drm_i915_gem_object
*obj
,
2900 struct i915_address_space
*vm
,
2904 i915_gem_object_ggtt_pin(struct drm_i915_gem_object
*obj
,
2905 const struct i915_ggtt_view
*view
,
2909 int i915_vma_bind(struct i915_vma
*vma
, enum i915_cache_level cache_level
,
2911 void __i915_vma_set_map_and_fenceable(struct i915_vma
*vma
);
2912 int __must_check
i915_vma_unbind(struct i915_vma
*vma
);
2914 * BEWARE: Do not use the function below unless you can _absolutely_
2915 * _guarantee_ VMA in question is _not in use_ anywhere.
2917 int __must_check
__i915_vma_unbind_no_wait(struct i915_vma
*vma
);
2918 int i915_gem_object_put_pages(struct drm_i915_gem_object
*obj
);
2919 void i915_gem_release_all_mmaps(struct drm_i915_private
*dev_priv
);
2920 void i915_gem_release_mmap(struct drm_i915_gem_object
*obj
);
2922 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object
*obj
,
2923 int *needs_clflush
);
2925 int __must_check
i915_gem_object_get_pages(struct drm_i915_gem_object
*obj
);
2927 static inline int __sg_page_count(struct scatterlist
*sg
)
2929 return sg
->length
>> PAGE_SHIFT
;
2933 i915_gem_object_get_dirty_page(struct drm_i915_gem_object
*obj
, int n
);
2935 static inline struct page
*
2936 i915_gem_object_get_page(struct drm_i915_gem_object
*obj
, int n
)
2938 if (WARN_ON(n
>= obj
->base
.size
>> PAGE_SHIFT
))
2941 if (n
< obj
->get_page
.last
) {
2942 obj
->get_page
.sg
= obj
->pages
->sgl
;
2943 obj
->get_page
.last
= 0;
2946 while (obj
->get_page
.last
+ __sg_page_count(obj
->get_page
.sg
) <= n
) {
2947 obj
->get_page
.last
+= __sg_page_count(obj
->get_page
.sg
++);
2948 if (unlikely(sg_is_chain(obj
->get_page
.sg
)))
2949 obj
->get_page
.sg
= sg_chain_ptr(obj
->get_page
.sg
);
2952 return nth_page(sg_page(obj
->get_page
.sg
), n
- obj
->get_page
.last
);
2955 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object
*obj
)
2957 BUG_ON(obj
->pages
== NULL
);
2958 obj
->pages_pin_count
++;
2960 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object
*obj
)
2962 BUG_ON(obj
->pages_pin_count
== 0);
2963 obj
->pages_pin_count
--;
2966 int __must_check
i915_mutex_lock_interruptible(struct drm_device
*dev
);
2967 int i915_gem_object_sync(struct drm_i915_gem_object
*obj
,
2968 struct intel_engine_cs
*to
,
2969 struct drm_i915_gem_request
**to_req
);
2970 void i915_vma_move_to_active(struct i915_vma
*vma
,
2971 struct drm_i915_gem_request
*req
);
2972 int i915_gem_dumb_create(struct drm_file
*file_priv
,
2973 struct drm_device
*dev
,
2974 struct drm_mode_create_dumb
*args
);
2975 int i915_gem_mmap_gtt(struct drm_file
*file_priv
, struct drm_device
*dev
,
2976 uint32_t handle
, uint64_t *offset
);
2978 * Returns true if seq1 is later than seq2.
2981 i915_seqno_passed(uint32_t seq1
, uint32_t seq2
)
2983 return (int32_t)(seq1
- seq2
) >= 0;
2986 static inline bool i915_gem_request_started(struct drm_i915_gem_request
*req
,
2987 bool lazy_coherency
)
2989 u32 seqno
= req
->ring
->get_seqno(req
->ring
, lazy_coherency
);
2990 return i915_seqno_passed(seqno
, req
->previous_seqno
);
2993 static inline bool i915_gem_request_completed(struct drm_i915_gem_request
*req
,
2994 bool lazy_coherency
)
2996 u32 seqno
= req
->ring
->get_seqno(req
->ring
, lazy_coherency
);
2997 return i915_seqno_passed(seqno
, req
->seqno
);
3000 int __must_check
i915_gem_get_seqno(struct drm_device
*dev
, u32
*seqno
);
3001 int __must_check
i915_gem_set_seqno(struct drm_device
*dev
, u32 seqno
);
3003 struct drm_i915_gem_request
*
3004 i915_gem_find_active_request(struct intel_engine_cs
*ring
);
3006 bool i915_gem_retire_requests(struct drm_device
*dev
);
3007 void i915_gem_retire_requests_ring(struct intel_engine_cs
*ring
);
3008 int __must_check
i915_gem_check_wedge(struct i915_gpu_error
*error
,
3009 bool interruptible
);
3011 static inline bool i915_reset_in_progress(struct i915_gpu_error
*error
)
3013 return unlikely(atomic_read(&error
->reset_counter
)
3014 & (I915_RESET_IN_PROGRESS_FLAG
| I915_WEDGED
));
3017 static inline bool i915_terminally_wedged(struct i915_gpu_error
*error
)
3019 return atomic_read(&error
->reset_counter
) & I915_WEDGED
;
3022 static inline u32
i915_reset_count(struct i915_gpu_error
*error
)
3024 return ((atomic_read(&error
->reset_counter
) & ~I915_WEDGED
) + 1) / 2;
3027 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private
*dev_priv
)
3029 return dev_priv
->gpu_error
.stop_rings
== 0 ||
3030 dev_priv
->gpu_error
.stop_rings
& I915_STOP_RING_ALLOW_BAN
;
3033 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private
*dev_priv
)
3035 return dev_priv
->gpu_error
.stop_rings
== 0 ||
3036 dev_priv
->gpu_error
.stop_rings
& I915_STOP_RING_ALLOW_WARN
;
3039 void i915_gem_reset(struct drm_device
*dev
);
3040 bool i915_gem_clflush_object(struct drm_i915_gem_object
*obj
, bool force
);
3041 int __must_check
i915_gem_init(struct drm_device
*dev
);
3042 int i915_gem_init_rings(struct drm_device
*dev
);
3043 int __must_check
i915_gem_init_hw(struct drm_device
*dev
);
3044 int i915_gem_l3_remap(struct drm_i915_gem_request
*req
, int slice
);
3045 void i915_gem_init_swizzling(struct drm_device
*dev
);
3046 void i915_gem_cleanup_ringbuffer(struct drm_device
*dev
);
3047 int __must_check
i915_gpu_idle(struct drm_device
*dev
);
3048 int __must_check
i915_gem_suspend(struct drm_device
*dev
);
3049 void __i915_add_request(struct drm_i915_gem_request
*req
,
3050 struct drm_i915_gem_object
*batch_obj
,
3052 #define i915_add_request(req) \
3053 __i915_add_request(req, NULL, true)
3054 #define i915_add_request_no_flush(req) \
3055 __i915_add_request(req, NULL, false)
3056 int __i915_wait_request(struct drm_i915_gem_request
*req
,
3057 unsigned reset_counter
,
3060 struct intel_rps_client
*rps
);
3061 int __must_check
i915_wait_request(struct drm_i915_gem_request
*req
);
3062 int i915_gem_fault(struct vm_area_struct
*vma
, struct vm_fault
*vmf
);
3064 i915_gem_object_wait_rendering(struct drm_i915_gem_object
*obj
,
3067 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object
*obj
,
3070 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object
*obj
, bool write
);
3072 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object
*obj
,
3074 const struct i915_ggtt_view
*view
);
3075 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object
*obj
,
3076 const struct i915_ggtt_view
*view
);
3077 int i915_gem_object_attach_phys(struct drm_i915_gem_object
*obj
,
3079 int i915_gem_open(struct drm_device
*dev
, struct drm_file
*file
);
3080 void i915_gem_release(struct drm_device
*dev
, struct drm_file
*file
);
3083 i915_gem_get_gtt_size(struct drm_device
*dev
, uint32_t size
, int tiling_mode
);
3085 i915_gem_get_gtt_alignment(struct drm_device
*dev
, uint32_t size
,
3086 int tiling_mode
, bool fenced
);
3088 int i915_gem_object_set_cache_level(struct drm_i915_gem_object
*obj
,
3089 enum i915_cache_level cache_level
);
3091 struct drm_gem_object
*i915_gem_prime_import(struct drm_device
*dev
,
3092 struct dma_buf
*dma_buf
);
3094 struct dma_buf
*i915_gem_prime_export(struct drm_device
*dev
,
3095 struct drm_gem_object
*gem_obj
, int flags
);
3097 u64
i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object
*o
,
3098 const struct i915_ggtt_view
*view
);
3099 u64
i915_gem_obj_offset(struct drm_i915_gem_object
*o
,
3100 struct i915_address_space
*vm
);
3102 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object
*o
)
3104 return i915_gem_obj_ggtt_offset_view(o
, &i915_ggtt_view_normal
);
3107 bool i915_gem_obj_bound_any(struct drm_i915_gem_object
*o
);
3108 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object
*o
,
3109 const struct i915_ggtt_view
*view
);
3110 bool i915_gem_obj_bound(struct drm_i915_gem_object
*o
,
3111 struct i915_address_space
*vm
);
3113 unsigned long i915_gem_obj_size(struct drm_i915_gem_object
*o
,
3114 struct i915_address_space
*vm
);
3116 i915_gem_obj_to_vma(struct drm_i915_gem_object
*obj
,
3117 struct i915_address_space
*vm
);
3119 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object
*obj
,
3120 const struct i915_ggtt_view
*view
);
3123 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object
*obj
,
3124 struct i915_address_space
*vm
);
3126 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object
*obj
,
3127 const struct i915_ggtt_view
*view
);
3129 static inline struct i915_vma
*
3130 i915_gem_obj_to_ggtt(struct drm_i915_gem_object
*obj
)
3132 return i915_gem_obj_to_ggtt_view(obj
, &i915_ggtt_view_normal
);
3134 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object
*obj
);
3136 /* Some GGTT VM helpers */
3137 #define i915_obj_to_ggtt(obj) \
3138 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3139 static inline bool i915_is_ggtt(struct i915_address_space
*vm
)
3141 struct i915_address_space
*ggtt
=
3142 &((struct drm_i915_private
*)(vm
)->dev
->dev_private
)->gtt
.base
;
3146 static inline struct i915_hw_ppgtt
*
3147 i915_vm_to_ppgtt(struct i915_address_space
*vm
)
3149 WARN_ON(i915_is_ggtt(vm
));
3151 return container_of(vm
, struct i915_hw_ppgtt
, base
);
3155 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object
*obj
)
3157 return i915_gem_obj_ggtt_bound_view(obj
, &i915_ggtt_view_normal
);
3160 static inline unsigned long
3161 i915_gem_obj_ggtt_size(struct drm_i915_gem_object
*obj
)
3163 return i915_gem_obj_size(obj
, i915_obj_to_ggtt(obj
));
3166 static inline int __must_check
3167 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object
*obj
,
3171 return i915_gem_object_pin(obj
, i915_obj_to_ggtt(obj
),
3172 alignment
, flags
| PIN_GLOBAL
);
3176 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object
*obj
)
3178 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj
));
3181 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object
*obj
,
3182 const struct i915_ggtt_view
*view
);
3184 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object
*obj
)
3186 i915_gem_object_ggtt_unpin_view(obj
, &i915_ggtt_view_normal
);
3189 /* i915_gem_fence.c */
3190 int __must_check
i915_gem_object_get_fence(struct drm_i915_gem_object
*obj
);
3191 int __must_check
i915_gem_object_put_fence(struct drm_i915_gem_object
*obj
);
3193 bool i915_gem_object_pin_fence(struct drm_i915_gem_object
*obj
);
3194 void i915_gem_object_unpin_fence(struct drm_i915_gem_object
*obj
);
3196 void i915_gem_restore_fences(struct drm_device
*dev
);
3198 void i915_gem_detect_bit_6_swizzle(struct drm_device
*dev
);
3199 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object
*obj
);
3200 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object
*obj
);
3202 /* i915_gem_context.c */
3203 int __must_check
i915_gem_context_init(struct drm_device
*dev
);
3204 void i915_gem_context_fini(struct drm_device
*dev
);
3205 void i915_gem_context_reset(struct drm_device
*dev
);
3206 int i915_gem_context_open(struct drm_device
*dev
, struct drm_file
*file
);
3207 int i915_gem_context_enable(struct drm_i915_gem_request
*req
);
3208 void i915_gem_context_close(struct drm_device
*dev
, struct drm_file
*file
);
3209 int i915_switch_context(struct drm_i915_gem_request
*req
);
3210 struct intel_context
*
3211 i915_gem_context_get(struct drm_i915_file_private
*file_priv
, u32 id
);
3212 void i915_gem_context_free(struct kref
*ctx_ref
);
3213 struct drm_i915_gem_object
*
3214 i915_gem_alloc_context_obj(struct drm_device
*dev
, size_t size
);
3215 static inline void i915_gem_context_reference(struct intel_context
*ctx
)
3217 kref_get(&ctx
->ref
);
3220 static inline void i915_gem_context_unreference(struct intel_context
*ctx
)
3222 kref_put(&ctx
->ref
, i915_gem_context_free
);
3225 static inline bool i915_gem_context_is_default(const struct intel_context
*c
)
3227 return c
->user_handle
== DEFAULT_CONTEXT_HANDLE
;
3230 int i915_gem_context_create_ioctl(struct drm_device
*dev
, void *data
,
3231 struct drm_file
*file
);
3232 int i915_gem_context_destroy_ioctl(struct drm_device
*dev
, void *data
,
3233 struct drm_file
*file
);
3234 int i915_gem_context_getparam_ioctl(struct drm_device
*dev
, void *data
,
3235 struct drm_file
*file_priv
);
3236 int i915_gem_context_setparam_ioctl(struct drm_device
*dev
, void *data
,
3237 struct drm_file
*file_priv
);
3239 /* i915_gem_evict.c */
3240 int __must_check
i915_gem_evict_something(struct drm_device
*dev
,
3241 struct i915_address_space
*vm
,
3244 unsigned cache_level
,
3245 unsigned long start
,
3248 int __must_check
i915_gem_evict_for_vma(struct i915_vma
*target
);
3249 int i915_gem_evict_vm(struct i915_address_space
*vm
, bool do_idle
);
3251 /* belongs in i915_gem_gtt.h */
3252 static inline void i915_gem_chipset_flush(struct drm_device
*dev
)
3254 if (INTEL_INFO(dev
)->gen
< 6)
3255 intel_gtt_chipset_flush();
3258 /* i915_gem_stolen.c */
3259 int i915_gem_stolen_insert_node(struct drm_i915_private
*dev_priv
,
3260 struct drm_mm_node
*node
, u64 size
,
3261 unsigned alignment
);
3262 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private
*dev_priv
,
3263 struct drm_mm_node
*node
, u64 size
,
3264 unsigned alignment
, u64 start
,
3266 void i915_gem_stolen_remove_node(struct drm_i915_private
*dev_priv
,
3267 struct drm_mm_node
*node
);
3268 int i915_gem_init_stolen(struct drm_device
*dev
);
3269 void i915_gem_cleanup_stolen(struct drm_device
*dev
);
3270 struct drm_i915_gem_object
*
3271 i915_gem_object_create_stolen(struct drm_device
*dev
, u32 size
);
3272 struct drm_i915_gem_object
*
3273 i915_gem_object_create_stolen_for_preallocated(struct drm_device
*dev
,
3278 /* i915_gem_shrinker.c */
3279 unsigned long i915_gem_shrink(struct drm_i915_private
*dev_priv
,
3280 unsigned long target
,
3282 #define I915_SHRINK_PURGEABLE 0x1
3283 #define I915_SHRINK_UNBOUND 0x2
3284 #define I915_SHRINK_BOUND 0x4
3285 #define I915_SHRINK_ACTIVE 0x8
3286 unsigned long i915_gem_shrink_all(struct drm_i915_private
*dev_priv
);
3287 void i915_gem_shrinker_init(struct drm_i915_private
*dev_priv
);
3290 /* i915_gem_tiling.c */
3291 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object
*obj
)
3293 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
3295 return dev_priv
->mm
.bit_6_swizzle_x
== I915_BIT_6_SWIZZLE_9_10_17
&&
3296 obj
->tiling_mode
!= I915_TILING_NONE
;
3299 /* i915_gem_debug.c */
3301 int i915_verify_lists(struct drm_device
*dev
);
3303 #define i915_verify_lists(dev) 0
3306 /* i915_debugfs.c */
3307 int i915_debugfs_init(struct drm_minor
*minor
);
3308 void i915_debugfs_cleanup(struct drm_minor
*minor
);
3309 #ifdef CONFIG_DEBUG_FS
3310 int i915_debugfs_connector_add(struct drm_connector
*connector
);
3311 void intel_display_crc_init(struct drm_device
*dev
);
3313 static inline int i915_debugfs_connector_add(struct drm_connector
*connector
)
3315 static inline void intel_display_crc_init(struct drm_device
*dev
) {}
3318 /* i915_gpu_error.c */
3320 void i915_error_printf(struct drm_i915_error_state_buf
*e
, const char *f
, ...);
3321 int i915_error_state_to_str(struct drm_i915_error_state_buf
*estr
,
3322 const struct i915_error_state_file_priv
*error
);
3323 int i915_error_state_buf_init(struct drm_i915_error_state_buf
*eb
,
3324 struct drm_i915_private
*i915
,
3325 size_t count
, loff_t pos
);
3326 static inline void i915_error_state_buf_release(
3327 struct drm_i915_error_state_buf
*eb
)
3331 void i915_capture_error_state(struct drm_device
*dev
, bool wedge
,
3332 const char *error_msg
);
3333 void i915_error_state_get(struct drm_device
*dev
,
3334 struct i915_error_state_file_priv
*error_priv
);
3335 void i915_error_state_put(struct i915_error_state_file_priv
*error_priv
);
3336 void i915_destroy_error_state(struct drm_device
*dev
);
3338 void i915_get_extra_instdone(struct drm_device
*dev
, uint32_t *instdone
);
3339 const char *i915_cache_level_str(struct drm_i915_private
*i915
, int type
);
3341 /* i915_cmd_parser.c */
3342 int i915_cmd_parser_get_version(void);
3343 int i915_cmd_parser_init_ring(struct intel_engine_cs
*ring
);
3344 void i915_cmd_parser_fini_ring(struct intel_engine_cs
*ring
);
3345 bool i915_needs_cmd_parser(struct intel_engine_cs
*ring
);
3346 int i915_parse_cmds(struct intel_engine_cs
*ring
,
3347 struct drm_i915_gem_object
*batch_obj
,
3348 struct drm_i915_gem_object
*shadow_batch_obj
,
3349 u32 batch_start_offset
,
3353 /* i915_suspend.c */
3354 extern int i915_save_state(struct drm_device
*dev
);
3355 extern int i915_restore_state(struct drm_device
*dev
);
3358 void i915_setup_sysfs(struct drm_device
*dev_priv
);
3359 void i915_teardown_sysfs(struct drm_device
*dev_priv
);
3362 extern int intel_setup_gmbus(struct drm_device
*dev
);
3363 extern void intel_teardown_gmbus(struct drm_device
*dev
);
3364 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private
*dev_priv
,
3367 extern struct i2c_adapter
*
3368 intel_gmbus_get_adapter(struct drm_i915_private
*dev_priv
, unsigned int pin
);
3369 extern void intel_gmbus_set_speed(struct i2c_adapter
*adapter
, int speed
);
3370 extern void intel_gmbus_force_bit(struct i2c_adapter
*adapter
, bool force_bit
);
3371 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter
*adapter
)
3373 return container_of(adapter
, struct intel_gmbus
, adapter
)->force_bit
;
3375 extern void intel_i2c_reset(struct drm_device
*dev
);
3378 int intel_bios_init(struct drm_i915_private
*dev_priv
);
3379 bool intel_bios_is_valid_vbt(const void *buf
, size_t size
);
3381 /* intel_opregion.c */
3383 extern int intel_opregion_setup(struct drm_device
*dev
);
3384 extern void intel_opregion_init(struct drm_device
*dev
);
3385 extern void intel_opregion_fini(struct drm_device
*dev
);
3386 extern void intel_opregion_asle_intr(struct drm_device
*dev
);
3387 extern int intel_opregion_notify_encoder(struct intel_encoder
*intel_encoder
,
3389 extern int intel_opregion_notify_adapter(struct drm_device
*dev
,
3392 static inline int intel_opregion_setup(struct drm_device
*dev
) { return 0; }
3393 static inline void intel_opregion_init(struct drm_device
*dev
) { return; }
3394 static inline void intel_opregion_fini(struct drm_device
*dev
) { return; }
3395 static inline void intel_opregion_asle_intr(struct drm_device
*dev
) { return; }
3397 intel_opregion_notify_encoder(struct intel_encoder
*intel_encoder
, bool enable
)
3402 intel_opregion_notify_adapter(struct drm_device
*dev
, pci_power_t state
)
3410 extern void intel_register_dsm_handler(void);
3411 extern void intel_unregister_dsm_handler(void);
3413 static inline void intel_register_dsm_handler(void) { return; }
3414 static inline void intel_unregister_dsm_handler(void) { return; }
3415 #endif /* CONFIG_ACPI */
3418 extern void intel_modeset_init_hw(struct drm_device
*dev
);
3419 extern void intel_modeset_init(struct drm_device
*dev
);
3420 extern void intel_modeset_gem_init(struct drm_device
*dev
);
3421 extern void intel_modeset_cleanup(struct drm_device
*dev
);
3422 extern void intel_connector_unregister(struct intel_connector
*);
3423 extern int intel_modeset_vga_set_state(struct drm_device
*dev
, bool state
);
3424 extern void intel_display_resume(struct drm_device
*dev
);
3425 extern void i915_redisable_vga(struct drm_device
*dev
);
3426 extern void i915_redisable_vga_power_on(struct drm_device
*dev
);
3427 extern bool ironlake_set_drps(struct drm_device
*dev
, u8 val
);
3428 extern void intel_init_pch_refclk(struct drm_device
*dev
);
3429 extern void intel_set_rps(struct drm_device
*dev
, u8 val
);
3430 extern void intel_set_memory_cxsr(struct drm_i915_private
*dev_priv
,
3432 extern void intel_detect_pch(struct drm_device
*dev
);
3433 extern int intel_enable_rc6(const struct drm_device
*dev
);
3435 extern bool i915_semaphore_is_enabled(struct drm_device
*dev
);
3436 int i915_reg_read_ioctl(struct drm_device
*dev
, void *data
,
3437 struct drm_file
*file
);
3438 int i915_get_reset_stats_ioctl(struct drm_device
*dev
, void *data
,
3439 struct drm_file
*file
);
3442 extern struct intel_overlay_error_state
*intel_overlay_capture_error_state(struct drm_device
*dev
);
3443 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf
*e
,
3444 struct intel_overlay_error_state
*error
);
3446 extern struct intel_display_error_state
*intel_display_capture_error_state(struct drm_device
*dev
);
3447 extern void intel_display_print_error_state(struct drm_i915_error_state_buf
*e
,
3448 struct drm_device
*dev
,
3449 struct intel_display_error_state
*error
);
3451 int sandybridge_pcode_read(struct drm_i915_private
*dev_priv
, u32 mbox
, u32
*val
);
3452 int sandybridge_pcode_write(struct drm_i915_private
*dev_priv
, u32 mbox
, u32 val
);
3454 /* intel_sideband.c */
3455 u32
vlv_punit_read(struct drm_i915_private
*dev_priv
, u32 addr
);
3456 void vlv_punit_write(struct drm_i915_private
*dev_priv
, u32 addr
, u32 val
);
3457 u32
vlv_nc_read(struct drm_i915_private
*dev_priv
, u8 addr
);
3458 u32
vlv_gpio_nc_read(struct drm_i915_private
*dev_priv
, u32 reg
);
3459 void vlv_gpio_nc_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
3460 u32
vlv_cck_read(struct drm_i915_private
*dev_priv
, u32 reg
);
3461 void vlv_cck_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
3462 u32
vlv_ccu_read(struct drm_i915_private
*dev_priv
, u32 reg
);
3463 void vlv_ccu_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
3464 u32
vlv_bunit_read(struct drm_i915_private
*dev_priv
, u32 reg
);
3465 void vlv_bunit_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
3466 u32
vlv_gps_core_read(struct drm_i915_private
*dev_priv
, u32 reg
);
3467 void vlv_gps_core_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
3468 u32
vlv_dpio_read(struct drm_i915_private
*dev_priv
, enum pipe pipe
, int reg
);
3469 void vlv_dpio_write(struct drm_i915_private
*dev_priv
, enum pipe pipe
, int reg
, u32 val
);
3470 u32
intel_sbi_read(struct drm_i915_private
*dev_priv
, u16 reg
,
3471 enum intel_sbi_destination destination
);
3472 void intel_sbi_write(struct drm_i915_private
*dev_priv
, u16 reg
, u32 value
,
3473 enum intel_sbi_destination destination
);
3474 u32
vlv_flisdsi_read(struct drm_i915_private
*dev_priv
, u32 reg
);
3475 void vlv_flisdsi_write(struct drm_i915_private
*dev_priv
, u32 reg
, u32 val
);
3477 int intel_gpu_freq(struct drm_i915_private
*dev_priv
, int val
);
3478 int intel_freq_opcode(struct drm_i915_private
*dev_priv
, int val
);
3480 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3481 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3483 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3484 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3485 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3486 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3488 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3489 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3490 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3491 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3493 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3494 * will be implemented using 2 32-bit writes in an arbitrary order with
3495 * an arbitrary delay between them. This can cause the hardware to
3496 * act upon the intermediate value, possibly leading to corruption and
3497 * machine death. You have been warned.
3499 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3500 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3502 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3503 u32 upper, lower, old_upper, loop = 0; \
3504 upper = I915_READ(upper_reg); \
3506 old_upper = upper; \
3507 lower = I915_READ(lower_reg); \
3508 upper = I915_READ(upper_reg); \
3509 } while (upper != old_upper && loop++ < 2); \
3510 (u64)upper << 32 | lower; })
3512 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3513 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3515 #define __raw_read(x, s) \
3516 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3519 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3522 #define __raw_write(x, s) \
3523 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3524 i915_reg_t reg, uint##x##_t val) \
3526 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3541 /* These are untraced mmio-accessors that are only valid to be used inside
3542 * criticial sections inside IRQ handlers where forcewake is explicitly
3544 * Think twice, and think again, before using these.
3545 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3546 * intel_uncore_forcewake_irqunlock().
3548 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3549 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3550 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3552 /* "Broadcast RGB" property */
3553 #define INTEL_BROADCAST_RGB_AUTO 0
3554 #define INTEL_BROADCAST_RGB_FULL 1
3555 #define INTEL_BROADCAST_RGB_LIMITED 2
3557 static inline i915_reg_t
i915_vgacntrl_reg(struct drm_device
*dev
)
3559 if (IS_VALLEYVIEW(dev
) || IS_CHERRYVIEW(dev
))
3560 return VLV_VGACNTRL
;
3561 else if (INTEL_INFO(dev
)->gen
>= 5)
3562 return CPU_VGACNTRL
;
3567 static inline void __user
*to_user_ptr(u64 address
)
3569 return (void __user
*)(uintptr_t)address
;
3572 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m
)
3574 unsigned long j
= msecs_to_jiffies(m
);
3576 return min_t(unsigned long, MAX_JIFFY_OFFSET
, j
+ 1);
3579 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n
)
3581 return min_t(u64
, MAX_JIFFY_OFFSET
, nsecs_to_jiffies64(n
) + 1);
3584 static inline unsigned long
3585 timespec_to_jiffies_timeout(const struct timespec
*value
)
3587 unsigned long j
= timespec_to_jiffies(value
);
3589 return min_t(unsigned long, MAX_JIFFY_OFFSET
, j
+ 1);
3593 * If you need to wait X milliseconds between events A and B, but event B
3594 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3595 * when event A happened, then just before event B you call this function and
3596 * pass the timestamp as the first argument, and X as the second argument.
3599 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies
, int to_wait_ms
)
3601 unsigned long target_jiffies
, tmp_jiffies
, remaining_jiffies
;
3604 * Don't re-read the value of "jiffies" every time since it may change
3605 * behind our back and break the math.
3607 tmp_jiffies
= jiffies
;
3608 target_jiffies
= timestamp_jiffies
+
3609 msecs_to_jiffies_timeout(to_wait_ms
);
3611 if (time_after(target_jiffies
, tmp_jiffies
)) {
3612 remaining_jiffies
= target_jiffies
- tmp_jiffies
;
3613 while (remaining_jiffies
)
3615 schedule_timeout_uninterruptible(remaining_jiffies
);
3619 static inline void i915_trace_irq_get(struct intel_engine_cs
*ring
,
3620 struct drm_i915_gem_request
*req
)
3622 if (ring
->trace_irq_req
== NULL
&& ring
->irq_get(ring
))
3623 i915_gem_request_assign(&ring
->trace_irq_req
, req
);