]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/gpu/drm/i915/i915_drv.h
Merge branches 'topic/fix/hda' and 'topic/fix/misc' into for-linus
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include "i915_reg.h"
34 #include <linux/io-mapping.h>
35
36 /* General customization:
37 */
38
39 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
40
41 #define DRIVER_NAME "i915"
42 #define DRIVER_DESC "Intel Graphics"
43 #define DRIVER_DATE "20080730"
44
45 enum pipe {
46 PIPE_A = 0,
47 PIPE_B,
48 };
49
50 /* Interface history:
51 *
52 * 1.1: Original.
53 * 1.2: Add Power Management
54 * 1.3: Add vblank support
55 * 1.4: Fix cmdbuffer path, add heap destroy
56 * 1.5: Add vblank pipe configuration
57 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
58 * - Support vertical blank on secondary display pipe
59 */
60 #define DRIVER_MAJOR 1
61 #define DRIVER_MINOR 6
62 #define DRIVER_PATCHLEVEL 0
63
64 #define WATCH_COHERENCY 0
65 #define WATCH_BUF 0
66 #define WATCH_EXEC 0
67 #define WATCH_LRU 0
68 #define WATCH_RELOC 0
69 #define WATCH_INACTIVE 0
70 #define WATCH_PWRITE 0
71
72 typedef struct _drm_i915_ring_buffer {
73 int tail_mask;
74 unsigned long Size;
75 u8 *virtual_start;
76 int head;
77 int tail;
78 int space;
79 drm_local_map_t map;
80 struct drm_gem_object *ring_obj;
81 } drm_i915_ring_buffer_t;
82
83 struct mem_block {
84 struct mem_block *next;
85 struct mem_block *prev;
86 int start;
87 int size;
88 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
89 };
90
91 struct opregion_header;
92 struct opregion_acpi;
93 struct opregion_swsci;
94 struct opregion_asle;
95
96 struct intel_opregion {
97 struct opregion_header *header;
98 struct opregion_acpi *acpi;
99 struct opregion_swsci *swsci;
100 struct opregion_asle *asle;
101 int enabled;
102 };
103
104 typedef struct drm_i915_private {
105 struct drm_device *dev;
106
107 void __iomem *regs;
108 drm_local_map_t *sarea;
109
110 drm_i915_sarea_t *sarea_priv;
111 drm_i915_ring_buffer_t ring;
112
113 drm_dma_handle_t *status_page_dmah;
114 void *hw_status_page;
115 dma_addr_t dma_status_page;
116 uint32_t counter;
117 unsigned int status_gfx_addr;
118 drm_local_map_t hws_map;
119 struct drm_gem_object *hws_obj;
120
121 unsigned int cpp;
122 int back_offset;
123 int front_offset;
124 int current_page;
125 int page_flipping;
126
127 wait_queue_head_t irq_queue;
128 atomic_t irq_received;
129 /** Protects user_irq_refcount and irq_mask_reg */
130 spinlock_t user_irq_lock;
131 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
132 int user_irq_refcount;
133 /** Cached value of IMR to avoid reads in updating the bitfield */
134 u32 irq_mask_reg;
135
136 int tex_lru_log_granularity;
137 int allow_batchbuffer;
138 struct mem_block *agp_heap;
139 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
140 int vblank_pipe;
141
142 struct intel_opregion opregion;
143
144 /* Register state */
145 u8 saveLBB;
146 u32 saveDSPACNTR;
147 u32 saveDSPBCNTR;
148 u32 saveDSPARB;
149 u32 saveRENDERSTANDBY;
150 u32 savePIPEACONF;
151 u32 savePIPEBCONF;
152 u32 savePIPEASRC;
153 u32 savePIPEBSRC;
154 u32 saveFPA0;
155 u32 saveFPA1;
156 u32 saveDPLL_A;
157 u32 saveDPLL_A_MD;
158 u32 saveHTOTAL_A;
159 u32 saveHBLANK_A;
160 u32 saveHSYNC_A;
161 u32 saveVTOTAL_A;
162 u32 saveVBLANK_A;
163 u32 saveVSYNC_A;
164 u32 saveBCLRPAT_A;
165 u32 savePIPEASTAT;
166 u32 saveDSPASTRIDE;
167 u32 saveDSPASIZE;
168 u32 saveDSPAPOS;
169 u32 saveDSPAADDR;
170 u32 saveDSPASURF;
171 u32 saveDSPATILEOFF;
172 u32 savePFIT_PGM_RATIOS;
173 u32 saveBLC_PWM_CTL;
174 u32 saveBLC_PWM_CTL2;
175 u32 saveFPB0;
176 u32 saveFPB1;
177 u32 saveDPLL_B;
178 u32 saveDPLL_B_MD;
179 u32 saveHTOTAL_B;
180 u32 saveHBLANK_B;
181 u32 saveHSYNC_B;
182 u32 saveVTOTAL_B;
183 u32 saveVBLANK_B;
184 u32 saveVSYNC_B;
185 u32 saveBCLRPAT_B;
186 u32 savePIPEBSTAT;
187 u32 saveDSPBSTRIDE;
188 u32 saveDSPBSIZE;
189 u32 saveDSPBPOS;
190 u32 saveDSPBADDR;
191 u32 saveDSPBSURF;
192 u32 saveDSPBTILEOFF;
193 u32 saveVGA0;
194 u32 saveVGA1;
195 u32 saveVGA_PD;
196 u32 saveVGACNTRL;
197 u32 saveADPA;
198 u32 saveLVDS;
199 u32 savePP_ON_DELAYS;
200 u32 savePP_OFF_DELAYS;
201 u32 saveDVOA;
202 u32 saveDVOB;
203 u32 saveDVOC;
204 u32 savePP_ON;
205 u32 savePP_OFF;
206 u32 savePP_CONTROL;
207 u32 savePP_DIVISOR;
208 u32 savePFIT_CONTROL;
209 u32 save_palette_a[256];
210 u32 save_palette_b[256];
211 u32 saveFBC_CFB_BASE;
212 u32 saveFBC_LL_BASE;
213 u32 saveFBC_CONTROL;
214 u32 saveFBC_CONTROL2;
215 u32 saveIER;
216 u32 saveIIR;
217 u32 saveIMR;
218 u32 saveCACHE_MODE_0;
219 u32 saveD_STATE;
220 u32 saveCG_2D_DIS;
221 u32 saveMI_ARB_STATE;
222 u32 saveSWF0[16];
223 u32 saveSWF1[16];
224 u32 saveSWF2[3];
225 u8 saveMSR;
226 u8 saveSR[8];
227 u8 saveGR[25];
228 u8 saveAR_INDEX;
229 u8 saveAR[21];
230 u8 saveDACMASK;
231 u8 saveDACDATA[256*3]; /* 256 3-byte colors */
232 u8 saveCR[37];
233
234 struct {
235 struct drm_mm gtt_space;
236
237 struct io_mapping *gtt_mapping;
238
239 /**
240 * List of objects currently involved in rendering from the
241 * ringbuffer.
242 *
243 * A reference is held on the buffer while on this list.
244 */
245 struct list_head active_list;
246
247 /**
248 * List of objects which are not in the ringbuffer but which
249 * still have a write_domain which needs to be flushed before
250 * unbinding.
251 *
252 * A reference is held on the buffer while on this list.
253 */
254 struct list_head flushing_list;
255
256 /**
257 * LRU list of objects which are not in the ringbuffer and
258 * are ready to unbind, but are still in the GTT.
259 *
260 * A reference is not held on the buffer while on this list,
261 * as merely being GTT-bound shouldn't prevent its being
262 * freed, and we'll pull it off the list in the free path.
263 */
264 struct list_head inactive_list;
265
266 /**
267 * List of breadcrumbs associated with GPU requests currently
268 * outstanding.
269 */
270 struct list_head request_list;
271
272 /**
273 * We leave the user IRQ off as much as possible,
274 * but this means that requests will finish and never
275 * be retired once the system goes idle. Set a timer to
276 * fire periodically while the ring is running. When it
277 * fires, go retire requests.
278 */
279 struct delayed_work retire_work;
280
281 uint32_t next_gem_seqno;
282
283 /**
284 * Waiting sequence number, if any
285 */
286 uint32_t waiting_gem_seqno;
287
288 /**
289 * Last seq seen at irq time
290 */
291 uint32_t irq_gem_seqno;
292
293 /**
294 * Flag if the X Server, and thus DRM, is not currently in
295 * control of the device.
296 *
297 * This is set between LeaveVT and EnterVT. It needs to be
298 * replaced with a semaphore. It also needs to be
299 * transitioned away from for kernel modesetting.
300 */
301 int suspended;
302
303 /**
304 * Flag if the hardware appears to be wedged.
305 *
306 * This is set when attempts to idle the device timeout.
307 * It prevents command submission from occuring and makes
308 * every pending request fail
309 */
310 int wedged;
311
312 /** Bit 6 swizzling required for X tiling */
313 uint32_t bit_6_swizzle_x;
314 /** Bit 6 swizzling required for Y tiling */
315 uint32_t bit_6_swizzle_y;
316 } mm;
317 } drm_i915_private_t;
318
319 /** driver private structure attached to each drm_gem_object */
320 struct drm_i915_gem_object {
321 struct drm_gem_object *obj;
322
323 /** Current space allocated to this object in the GTT, if any. */
324 struct drm_mm_node *gtt_space;
325
326 /** This object's place on the active/flushing/inactive lists */
327 struct list_head list;
328
329 /**
330 * This is set if the object is on the active or flushing lists
331 * (has pending rendering), and is not set if it's on inactive (ready
332 * to be unbound).
333 */
334 int active;
335
336 /**
337 * This is set if the object has been written to since last bound
338 * to the GTT
339 */
340 int dirty;
341
342 /** AGP memory structure for our GTT binding. */
343 DRM_AGP_MEM *agp_mem;
344
345 struct page **page_list;
346
347 /**
348 * Current offset of the object in GTT space.
349 *
350 * This is the same as gtt_space->start
351 */
352 uint32_t gtt_offset;
353
354 /** Boolean whether this object has a valid gtt offset. */
355 int gtt_bound;
356
357 /** How many users have pinned this object in GTT space */
358 int pin_count;
359
360 /** Breadcrumb of last rendering to the buffer. */
361 uint32_t last_rendering_seqno;
362
363 /** Current tiling mode for the object. */
364 uint32_t tiling_mode;
365
366 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
367 uint32_t agp_type;
368
369 /**
370 * Flagging of which individual pages are valid in GEM_DOMAIN_CPU when
371 * GEM_DOMAIN_CPU is not in the object's read domain.
372 */
373 uint8_t *page_cpu_valid;
374 };
375
376 /**
377 * Request queue structure.
378 *
379 * The request queue allows us to note sequence numbers that have been emitted
380 * and may be associated with active buffers to be retired.
381 *
382 * By keeping this list, we can avoid having to do questionable
383 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
384 * an emission time with seqnos for tracking how far ahead of the GPU we are.
385 */
386 struct drm_i915_gem_request {
387 /** GEM sequence number associated with this request. */
388 uint32_t seqno;
389
390 /** Time at which this request was emitted, in jiffies. */
391 unsigned long emitted_jiffies;
392
393 /** Cache domains that were flushed at the start of the request. */
394 uint32_t flush_domains;
395
396 struct list_head list;
397 };
398
399 struct drm_i915_file_private {
400 struct {
401 uint32_t last_gem_seqno;
402 uint32_t last_gem_throttle_seqno;
403 } mm;
404 };
405
406 extern struct drm_ioctl_desc i915_ioctls[];
407 extern int i915_max_ioctl;
408
409 /* i915_dma.c */
410 extern void i915_kernel_lost_context(struct drm_device * dev);
411 extern int i915_driver_load(struct drm_device *, unsigned long flags);
412 extern int i915_driver_unload(struct drm_device *);
413 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
414 extern void i915_driver_lastclose(struct drm_device * dev);
415 extern void i915_driver_preclose(struct drm_device *dev,
416 struct drm_file *file_priv);
417 extern void i915_driver_postclose(struct drm_device *dev,
418 struct drm_file *file_priv);
419 extern int i915_driver_device_is_agp(struct drm_device * dev);
420 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
421 unsigned long arg);
422 extern int i915_emit_box(struct drm_device *dev,
423 struct drm_clip_rect __user *boxes,
424 int i, int DR1, int DR4);
425
426 /* i915_irq.c */
427 extern int i915_irq_emit(struct drm_device *dev, void *data,
428 struct drm_file *file_priv);
429 extern int i915_irq_wait(struct drm_device *dev, void *data,
430 struct drm_file *file_priv);
431 void i915_user_irq_get(struct drm_device *dev);
432 void i915_user_irq_put(struct drm_device *dev);
433
434 extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
435 extern void i915_driver_irq_preinstall(struct drm_device * dev);
436 extern int i915_driver_irq_postinstall(struct drm_device *dev);
437 extern void i915_driver_irq_uninstall(struct drm_device * dev);
438 extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
439 struct drm_file *file_priv);
440 extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
441 struct drm_file *file_priv);
442 extern int i915_enable_vblank(struct drm_device *dev, int crtc);
443 extern void i915_disable_vblank(struct drm_device *dev, int crtc);
444 extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
445 extern int i915_vblank_swap(struct drm_device *dev, void *data,
446 struct drm_file *file_priv);
447 extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
448
449 /* i915_mem.c */
450 extern int i915_mem_alloc(struct drm_device *dev, void *data,
451 struct drm_file *file_priv);
452 extern int i915_mem_free(struct drm_device *dev, void *data,
453 struct drm_file *file_priv);
454 extern int i915_mem_init_heap(struct drm_device *dev, void *data,
455 struct drm_file *file_priv);
456 extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
457 struct drm_file *file_priv);
458 extern void i915_mem_takedown(struct mem_block **heap);
459 extern void i915_mem_release(struct drm_device * dev,
460 struct drm_file *file_priv, struct mem_block *heap);
461 /* i915_gem.c */
462 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
463 struct drm_file *file_priv);
464 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
465 struct drm_file *file_priv);
466 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
467 struct drm_file *file_priv);
468 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
469 struct drm_file *file_priv);
470 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
471 struct drm_file *file_priv);
472 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
473 struct drm_file *file_priv);
474 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
475 struct drm_file *file_priv);
476 int i915_gem_execbuffer(struct drm_device *dev, void *data,
477 struct drm_file *file_priv);
478 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
479 struct drm_file *file_priv);
480 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
481 struct drm_file *file_priv);
482 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
483 struct drm_file *file_priv);
484 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
485 struct drm_file *file_priv);
486 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
487 struct drm_file *file_priv);
488 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
489 struct drm_file *file_priv);
490 int i915_gem_set_tiling(struct drm_device *dev, void *data,
491 struct drm_file *file_priv);
492 int i915_gem_get_tiling(struct drm_device *dev, void *data,
493 struct drm_file *file_priv);
494 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
495 struct drm_file *file_priv);
496 void i915_gem_load(struct drm_device *dev);
497 int i915_gem_proc_init(struct drm_minor *minor);
498 void i915_gem_proc_cleanup(struct drm_minor *minor);
499 int i915_gem_init_object(struct drm_gem_object *obj);
500 void i915_gem_free_object(struct drm_gem_object *obj);
501 int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
502 void i915_gem_object_unpin(struct drm_gem_object *obj);
503 void i915_gem_lastclose(struct drm_device *dev);
504 uint32_t i915_get_gem_seqno(struct drm_device *dev);
505 void i915_gem_retire_requests(struct drm_device *dev);
506 void i915_gem_retire_work_handler(struct work_struct *work);
507 void i915_gem_clflush_object(struct drm_gem_object *obj);
508
509 /* i915_gem_tiling.c */
510 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
511
512 /* i915_gem_debug.c */
513 void i915_gem_dump_object(struct drm_gem_object *obj, int len,
514 const char *where, uint32_t mark);
515 #if WATCH_INACTIVE
516 void i915_verify_inactive(struct drm_device *dev, char *file, int line);
517 #else
518 #define i915_verify_inactive(dev, file, line)
519 #endif
520 void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
521 void i915_gem_dump_object(struct drm_gem_object *obj, int len,
522 const char *where, uint32_t mark);
523 void i915_dump_lru(struct drm_device *dev, const char *where);
524
525 /* i915_suspend.c */
526 extern int i915_save_state(struct drm_device *dev);
527 extern int i915_restore_state(struct drm_device *dev);
528
529 /* i915_suspend.c */
530 extern int i915_save_state(struct drm_device *dev);
531 extern int i915_restore_state(struct drm_device *dev);
532
533 #ifdef CONFIG_ACPI
534 /* i915_opregion.c */
535 extern int intel_opregion_init(struct drm_device *dev);
536 extern void intel_opregion_free(struct drm_device *dev);
537 extern void opregion_asle_intr(struct drm_device *dev);
538 extern void opregion_enable_asle(struct drm_device *dev);
539 #else
540 static inline int intel_opregion_init(struct drm_device *dev) { return 0; }
541 static inline void intel_opregion_free(struct drm_device *dev) { return; }
542 static inline void opregion_asle_intr(struct drm_device *dev) { return; }
543 static inline void opregion_enable_asle(struct drm_device *dev) { return; }
544 #endif
545
546 /**
547 * Lock test for when it's just for synchronization of ring access.
548 *
549 * In that case, we don't need to do it when GEM is initialized as nobody else
550 * has access to the ring.
551 */
552 #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
553 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
554 LOCK_TEST_WITH_RETURN(dev, file_priv); \
555 } while (0)
556
557 #define I915_READ(reg) readl(dev_priv->regs + (reg))
558 #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
559 #define I915_READ16(reg) readw(dev_priv->regs + (reg))
560 #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
561 #define I915_READ8(reg) readb(dev_priv->regs + (reg))
562 #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
563
564 #define I915_VERBOSE 0
565
566 #define RING_LOCALS unsigned int outring, ringmask, outcount; \
567 volatile char *virt;
568
569 #define BEGIN_LP_RING(n) do { \
570 if (I915_VERBOSE) \
571 DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
572 if (dev_priv->ring.space < (n)*4) \
573 i915_wait_ring(dev, (n)*4, __func__); \
574 outcount = 0; \
575 outring = dev_priv->ring.tail; \
576 ringmask = dev_priv->ring.tail_mask; \
577 virt = dev_priv->ring.virtual_start; \
578 } while (0)
579
580 #define OUT_RING(n) do { \
581 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
582 *(volatile unsigned int *)(virt + outring) = (n); \
583 outcount++; \
584 outring += 4; \
585 outring &= ringmask; \
586 } while (0)
587
588 #define ADVANCE_LP_RING() do { \
589 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
590 dev_priv->ring.tail = outring; \
591 dev_priv->ring.space -= outcount * 4; \
592 I915_WRITE(PRB0_TAIL, outring); \
593 } while(0)
594
595 /**
596 * Reads a dword out of the status page, which is written to from the command
597 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
598 * MI_STORE_DATA_IMM.
599 *
600 * The following dwords have a reserved meaning:
601 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
602 * 0x04: ring 0 head pointer
603 * 0x05: ring 1 head pointer (915-class)
604 * 0x06: ring 2 head pointer (915-class)
605 * 0x10-0x1b: Context status DWords (GM45)
606 * 0x1f: Last written status offset. (GM45)
607 *
608 * The area from dword 0x20 to 0x3ff is available for driver usage.
609 */
610 #define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
611 #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
612 #define I915_GEM_HWS_INDEX 0x20
613 #define I915_BREADCRUMB_INDEX 0x21
614
615 extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
616
617 #define IS_I830(dev) ((dev)->pci_device == 0x3577)
618 #define IS_845G(dev) ((dev)->pci_device == 0x2562)
619 #define IS_I85X(dev) ((dev)->pci_device == 0x3582)
620 #define IS_I855(dev) ((dev)->pci_device == 0x3582)
621 #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
622
623 #define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
624 #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
625 #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
626 #define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
627 (dev)->pci_device == 0x27AE)
628 #define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
629 (dev)->pci_device == 0x2982 || \
630 (dev)->pci_device == 0x2992 || \
631 (dev)->pci_device == 0x29A2 || \
632 (dev)->pci_device == 0x2A02 || \
633 (dev)->pci_device == 0x2A12 || \
634 (dev)->pci_device == 0x2A42 || \
635 (dev)->pci_device == 0x2E02 || \
636 (dev)->pci_device == 0x2E12 || \
637 (dev)->pci_device == 0x2E22)
638
639 #define IS_I965GM(dev) ((dev)->pci_device == 0x2A02)
640
641 #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
642
643 #define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
644 (dev)->pci_device == 0x2E12 || \
645 (dev)->pci_device == 0x2E22)
646
647 #define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
648 (dev)->pci_device == 0x29B2 || \
649 (dev)->pci_device == 0x29D2)
650
651 #define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
652 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev))
653
654 #define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
655 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev))
656
657 #define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev))
658
659 #define PRIMARY_RINGBUFFER_SIZE (128*1024)
660
661 #endif