]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/gpu/drm/i915/i915_gem.c
drm/i915: Reset ILK during GEM sanitization
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_gem.c
1 /*
2 * Copyright © 2008-2015 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28 #include <drm/drmP.h>
29 #include <drm/drm_vma_manager.h>
30 #include <drm/i915_drm.h>
31 #include "i915_drv.h"
32 #include "i915_gem_clflush.h"
33 #include "i915_vgpu.h"
34 #include "i915_trace.h"
35 #include "intel_drv.h"
36 #include "intel_frontbuffer.h"
37 #include "intel_mocs.h"
38 #include <linux/dma-fence-array.h>
39 #include <linux/kthread.h>
40 #include <linux/reservation.h>
41 #include <linux/shmem_fs.h>
42 #include <linux/slab.h>
43 #include <linux/stop_machine.h>
44 #include <linux/swap.h>
45 #include <linux/pci.h>
46 #include <linux/dma-buf.h>
47
48 static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
49
50 static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
51 {
52 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
53 return false;
54
55 if (!i915_gem_object_is_coherent(obj))
56 return true;
57
58 return obj->pin_display;
59 }
60
61 static int
62 insert_mappable_node(struct i915_ggtt *ggtt,
63 struct drm_mm_node *node, u32 size)
64 {
65 memset(node, 0, sizeof(*node));
66 return drm_mm_insert_node_in_range(&ggtt->base.mm, node,
67 size, 0, I915_COLOR_UNEVICTABLE,
68 0, ggtt->mappable_end,
69 DRM_MM_INSERT_LOW);
70 }
71
72 static void
73 remove_mappable_node(struct drm_mm_node *node)
74 {
75 drm_mm_remove_node(node);
76 }
77
78 /* some bookkeeping */
79 static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
80 u64 size)
81 {
82 spin_lock(&dev_priv->mm.object_stat_lock);
83 dev_priv->mm.object_count++;
84 dev_priv->mm.object_memory += size;
85 spin_unlock(&dev_priv->mm.object_stat_lock);
86 }
87
88 static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
89 u64 size)
90 {
91 spin_lock(&dev_priv->mm.object_stat_lock);
92 dev_priv->mm.object_count--;
93 dev_priv->mm.object_memory -= size;
94 spin_unlock(&dev_priv->mm.object_stat_lock);
95 }
96
97 static int
98 i915_gem_wait_for_error(struct i915_gpu_error *error)
99 {
100 int ret;
101
102 might_sleep();
103
104 /*
105 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
106 * userspace. If it takes that long something really bad is going on and
107 * we should simply try to bail out and fail as gracefully as possible.
108 */
109 ret = wait_event_interruptible_timeout(error->reset_queue,
110 !i915_reset_backoff(error),
111 I915_RESET_TIMEOUT);
112 if (ret == 0) {
113 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
114 return -EIO;
115 } else if (ret < 0) {
116 return ret;
117 } else {
118 return 0;
119 }
120 }
121
122 int i915_mutex_lock_interruptible(struct drm_device *dev)
123 {
124 struct drm_i915_private *dev_priv = to_i915(dev);
125 int ret;
126
127 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
128 if (ret)
129 return ret;
130
131 ret = mutex_lock_interruptible(&dev->struct_mutex);
132 if (ret)
133 return ret;
134
135 return 0;
136 }
137
138 int
139 i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
140 struct drm_file *file)
141 {
142 struct drm_i915_private *dev_priv = to_i915(dev);
143 struct i915_ggtt *ggtt = &dev_priv->ggtt;
144 struct drm_i915_gem_get_aperture *args = data;
145 struct i915_vma *vma;
146 size_t pinned;
147
148 pinned = 0;
149 mutex_lock(&dev->struct_mutex);
150 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
151 if (i915_vma_is_pinned(vma))
152 pinned += vma->node.size;
153 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
154 if (i915_vma_is_pinned(vma))
155 pinned += vma->node.size;
156 mutex_unlock(&dev->struct_mutex);
157
158 args->aper_size = ggtt->base.total;
159 args->aper_available_size = args->aper_size - pinned;
160
161 return 0;
162 }
163
164 static struct sg_table *
165 i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
166 {
167 struct address_space *mapping = obj->base.filp->f_mapping;
168 drm_dma_handle_t *phys;
169 struct sg_table *st;
170 struct scatterlist *sg;
171 char *vaddr;
172 int i;
173
174 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
175 return ERR_PTR(-EINVAL);
176
177 /* Always aligning to the object size, allows a single allocation
178 * to handle all possible callers, and given typical object sizes,
179 * the alignment of the buddy allocation will naturally match.
180 */
181 phys = drm_pci_alloc(obj->base.dev,
182 obj->base.size,
183 roundup_pow_of_two(obj->base.size));
184 if (!phys)
185 return ERR_PTR(-ENOMEM);
186
187 vaddr = phys->vaddr;
188 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
189 struct page *page;
190 char *src;
191
192 page = shmem_read_mapping_page(mapping, i);
193 if (IS_ERR(page)) {
194 st = ERR_CAST(page);
195 goto err_phys;
196 }
197
198 src = kmap_atomic(page);
199 memcpy(vaddr, src, PAGE_SIZE);
200 drm_clflush_virt_range(vaddr, PAGE_SIZE);
201 kunmap_atomic(src);
202
203 put_page(page);
204 vaddr += PAGE_SIZE;
205 }
206
207 i915_gem_chipset_flush(to_i915(obj->base.dev));
208
209 st = kmalloc(sizeof(*st), GFP_KERNEL);
210 if (!st) {
211 st = ERR_PTR(-ENOMEM);
212 goto err_phys;
213 }
214
215 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
216 kfree(st);
217 st = ERR_PTR(-ENOMEM);
218 goto err_phys;
219 }
220
221 sg = st->sgl;
222 sg->offset = 0;
223 sg->length = obj->base.size;
224
225 sg_dma_address(sg) = phys->busaddr;
226 sg_dma_len(sg) = obj->base.size;
227
228 obj->phys_handle = phys;
229 return st;
230
231 err_phys:
232 drm_pci_free(obj->base.dev, phys);
233 return st;
234 }
235
236 static void
237 __i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
238 struct sg_table *pages,
239 bool needs_clflush)
240 {
241 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
242
243 if (obj->mm.madv == I915_MADV_DONTNEED)
244 obj->mm.dirty = false;
245
246 if (needs_clflush &&
247 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
248 !i915_gem_object_is_coherent(obj))
249 drm_clflush_sg(pages);
250
251 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
252 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
253 }
254
255 static void
256 i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
257 struct sg_table *pages)
258 {
259 __i915_gem_object_release_shmem(obj, pages, false);
260
261 if (obj->mm.dirty) {
262 struct address_space *mapping = obj->base.filp->f_mapping;
263 char *vaddr = obj->phys_handle->vaddr;
264 int i;
265
266 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
267 struct page *page;
268 char *dst;
269
270 page = shmem_read_mapping_page(mapping, i);
271 if (IS_ERR(page))
272 continue;
273
274 dst = kmap_atomic(page);
275 drm_clflush_virt_range(vaddr, PAGE_SIZE);
276 memcpy(dst, vaddr, PAGE_SIZE);
277 kunmap_atomic(dst);
278
279 set_page_dirty(page);
280 if (obj->mm.madv == I915_MADV_WILLNEED)
281 mark_page_accessed(page);
282 put_page(page);
283 vaddr += PAGE_SIZE;
284 }
285 obj->mm.dirty = false;
286 }
287
288 sg_free_table(pages);
289 kfree(pages);
290
291 drm_pci_free(obj->base.dev, obj->phys_handle);
292 }
293
294 static void
295 i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
296 {
297 i915_gem_object_unpin_pages(obj);
298 }
299
300 static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
301 .get_pages = i915_gem_object_get_pages_phys,
302 .put_pages = i915_gem_object_put_pages_phys,
303 .release = i915_gem_object_release_phys,
304 };
305
306 static const struct drm_i915_gem_object_ops i915_gem_object_ops;
307
308 int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
309 {
310 struct i915_vma *vma;
311 LIST_HEAD(still_in_list);
312 int ret;
313
314 lockdep_assert_held(&obj->base.dev->struct_mutex);
315
316 /* Closed vma are removed from the obj->vma_list - but they may
317 * still have an active binding on the object. To remove those we
318 * must wait for all rendering to complete to the object (as unbinding
319 * must anyway), and retire the requests.
320 */
321 ret = i915_gem_object_wait(obj,
322 I915_WAIT_INTERRUPTIBLE |
323 I915_WAIT_LOCKED |
324 I915_WAIT_ALL,
325 MAX_SCHEDULE_TIMEOUT,
326 NULL);
327 if (ret)
328 return ret;
329
330 i915_gem_retire_requests(to_i915(obj->base.dev));
331
332 while ((vma = list_first_entry_or_null(&obj->vma_list,
333 struct i915_vma,
334 obj_link))) {
335 list_move_tail(&vma->obj_link, &still_in_list);
336 ret = i915_vma_unbind(vma);
337 if (ret)
338 break;
339 }
340 list_splice(&still_in_list, &obj->vma_list);
341
342 return ret;
343 }
344
345 static long
346 i915_gem_object_wait_fence(struct dma_fence *fence,
347 unsigned int flags,
348 long timeout,
349 struct intel_rps_client *rps)
350 {
351 struct drm_i915_gem_request *rq;
352
353 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
354
355 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
356 return timeout;
357
358 if (!dma_fence_is_i915(fence))
359 return dma_fence_wait_timeout(fence,
360 flags & I915_WAIT_INTERRUPTIBLE,
361 timeout);
362
363 rq = to_request(fence);
364 if (i915_gem_request_completed(rq))
365 goto out;
366
367 /* This client is about to stall waiting for the GPU. In many cases
368 * this is undesirable and limits the throughput of the system, as
369 * many clients cannot continue processing user input/output whilst
370 * blocked. RPS autotuning may take tens of milliseconds to respond
371 * to the GPU load and thus incurs additional latency for the client.
372 * We can circumvent that by promoting the GPU frequency to maximum
373 * before we wait. This makes the GPU throttle up much more quickly
374 * (good for benchmarks and user experience, e.g. window animations),
375 * but at a cost of spending more power processing the workload
376 * (bad for battery). Not all clients even want their results
377 * immediately and for them we should just let the GPU select its own
378 * frequency to maximise efficiency. To prevent a single client from
379 * forcing the clocks too high for the whole system, we only allow
380 * each client to waitboost once in a busy period.
381 */
382 if (rps) {
383 if (INTEL_GEN(rq->i915) >= 6)
384 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
385 else
386 rps = NULL;
387 }
388
389 timeout = i915_wait_request(rq, flags, timeout);
390
391 out:
392 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
393 i915_gem_request_retire_upto(rq);
394
395 if (rps && i915_gem_request_global_seqno(rq) == intel_engine_last_submit(rq->engine)) {
396 /* The GPU is now idle and this client has stalled.
397 * Since no other client has submitted a request in the
398 * meantime, assume that this client is the only one
399 * supplying work to the GPU but is unable to keep that
400 * work supplied because it is waiting. Since the GPU is
401 * then never kept fully busy, RPS autoclocking will
402 * keep the clocks relatively low, causing further delays.
403 * Compensate by giving the synchronous client credit for
404 * a waitboost next time.
405 */
406 spin_lock(&rq->i915->rps.client_lock);
407 list_del_init(&rps->link);
408 spin_unlock(&rq->i915->rps.client_lock);
409 }
410
411 return timeout;
412 }
413
414 static long
415 i915_gem_object_wait_reservation(struct reservation_object *resv,
416 unsigned int flags,
417 long timeout,
418 struct intel_rps_client *rps)
419 {
420 unsigned int seq = __read_seqcount_begin(&resv->seq);
421 struct dma_fence *excl;
422 bool prune_fences = false;
423
424 if (flags & I915_WAIT_ALL) {
425 struct dma_fence **shared;
426 unsigned int count, i;
427 int ret;
428
429 ret = reservation_object_get_fences_rcu(resv,
430 &excl, &count, &shared);
431 if (ret)
432 return ret;
433
434 for (i = 0; i < count; i++) {
435 timeout = i915_gem_object_wait_fence(shared[i],
436 flags, timeout,
437 rps);
438 if (timeout < 0)
439 break;
440
441 dma_fence_put(shared[i]);
442 }
443
444 for (; i < count; i++)
445 dma_fence_put(shared[i]);
446 kfree(shared);
447
448 prune_fences = count && timeout >= 0;
449 } else {
450 excl = reservation_object_get_excl_rcu(resv);
451 }
452
453 if (excl && timeout >= 0) {
454 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
455 prune_fences = timeout >= 0;
456 }
457
458 dma_fence_put(excl);
459
460 /* Oportunistically prune the fences iff we know they have *all* been
461 * signaled and that the reservation object has not been changed (i.e.
462 * no new fences have been added).
463 */
464 if (prune_fences && !__read_seqcount_retry(&resv->seq, seq)) {
465 if (reservation_object_trylock(resv)) {
466 if (!__read_seqcount_retry(&resv->seq, seq))
467 reservation_object_add_excl_fence(resv, NULL);
468 reservation_object_unlock(resv);
469 }
470 }
471
472 return timeout;
473 }
474
475 static void __fence_set_priority(struct dma_fence *fence, int prio)
476 {
477 struct drm_i915_gem_request *rq;
478 struct intel_engine_cs *engine;
479
480 if (!dma_fence_is_i915(fence))
481 return;
482
483 rq = to_request(fence);
484 engine = rq->engine;
485 if (!engine->schedule)
486 return;
487
488 engine->schedule(rq, prio);
489 }
490
491 static void fence_set_priority(struct dma_fence *fence, int prio)
492 {
493 /* Recurse once into a fence-array */
494 if (dma_fence_is_array(fence)) {
495 struct dma_fence_array *array = to_dma_fence_array(fence);
496 int i;
497
498 for (i = 0; i < array->num_fences; i++)
499 __fence_set_priority(array->fences[i], prio);
500 } else {
501 __fence_set_priority(fence, prio);
502 }
503 }
504
505 int
506 i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
507 unsigned int flags,
508 int prio)
509 {
510 struct dma_fence *excl;
511
512 if (flags & I915_WAIT_ALL) {
513 struct dma_fence **shared;
514 unsigned int count, i;
515 int ret;
516
517 ret = reservation_object_get_fences_rcu(obj->resv,
518 &excl, &count, &shared);
519 if (ret)
520 return ret;
521
522 for (i = 0; i < count; i++) {
523 fence_set_priority(shared[i], prio);
524 dma_fence_put(shared[i]);
525 }
526
527 kfree(shared);
528 } else {
529 excl = reservation_object_get_excl_rcu(obj->resv);
530 }
531
532 if (excl) {
533 fence_set_priority(excl, prio);
534 dma_fence_put(excl);
535 }
536 return 0;
537 }
538
539 /**
540 * Waits for rendering to the object to be completed
541 * @obj: i915 gem object
542 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
543 * @timeout: how long to wait
544 * @rps: client (user process) to charge for any waitboosting
545 */
546 int
547 i915_gem_object_wait(struct drm_i915_gem_object *obj,
548 unsigned int flags,
549 long timeout,
550 struct intel_rps_client *rps)
551 {
552 might_sleep();
553 #if IS_ENABLED(CONFIG_LOCKDEP)
554 GEM_BUG_ON(debug_locks &&
555 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
556 !!(flags & I915_WAIT_LOCKED));
557 #endif
558 GEM_BUG_ON(timeout < 0);
559
560 timeout = i915_gem_object_wait_reservation(obj->resv,
561 flags, timeout,
562 rps);
563 return timeout < 0 ? timeout : 0;
564 }
565
566 static struct intel_rps_client *to_rps_client(struct drm_file *file)
567 {
568 struct drm_i915_file_private *fpriv = file->driver_priv;
569
570 return &fpriv->rps;
571 }
572
573 int
574 i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
575 int align)
576 {
577 int ret;
578
579 if (align > obj->base.size)
580 return -EINVAL;
581
582 if (obj->ops == &i915_gem_phys_ops)
583 return 0;
584
585 if (obj->mm.madv != I915_MADV_WILLNEED)
586 return -EFAULT;
587
588 if (obj->base.filp == NULL)
589 return -EINVAL;
590
591 ret = i915_gem_object_unbind(obj);
592 if (ret)
593 return ret;
594
595 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
596 if (obj->mm.pages)
597 return -EBUSY;
598
599 GEM_BUG_ON(obj->ops != &i915_gem_object_ops);
600 obj->ops = &i915_gem_phys_ops;
601
602 ret = i915_gem_object_pin_pages(obj);
603 if (ret)
604 goto err_xfer;
605
606 return 0;
607
608 err_xfer:
609 obj->ops = &i915_gem_object_ops;
610 return ret;
611 }
612
613 static int
614 i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
615 struct drm_i915_gem_pwrite *args,
616 struct drm_file *file)
617 {
618 void *vaddr = obj->phys_handle->vaddr + args->offset;
619 char __user *user_data = u64_to_user_ptr(args->data_ptr);
620
621 /* We manually control the domain here and pretend that it
622 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
623 */
624 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
625 if (copy_from_user(vaddr, user_data, args->size))
626 return -EFAULT;
627
628 drm_clflush_virt_range(vaddr, args->size);
629 i915_gem_chipset_flush(to_i915(obj->base.dev));
630
631 intel_fb_obj_flush(obj, ORIGIN_CPU);
632 return 0;
633 }
634
635 void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
636 {
637 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
638 }
639
640 void i915_gem_object_free(struct drm_i915_gem_object *obj)
641 {
642 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
643 kmem_cache_free(dev_priv->objects, obj);
644 }
645
646 static int
647 i915_gem_create(struct drm_file *file,
648 struct drm_i915_private *dev_priv,
649 uint64_t size,
650 uint32_t *handle_p)
651 {
652 struct drm_i915_gem_object *obj;
653 int ret;
654 u32 handle;
655
656 size = roundup(size, PAGE_SIZE);
657 if (size == 0)
658 return -EINVAL;
659
660 /* Allocate the new object */
661 obj = i915_gem_object_create(dev_priv, size);
662 if (IS_ERR(obj))
663 return PTR_ERR(obj);
664
665 ret = drm_gem_handle_create(file, &obj->base, &handle);
666 /* drop reference from allocate - handle holds it now */
667 i915_gem_object_put(obj);
668 if (ret)
669 return ret;
670
671 *handle_p = handle;
672 return 0;
673 }
674
675 int
676 i915_gem_dumb_create(struct drm_file *file,
677 struct drm_device *dev,
678 struct drm_mode_create_dumb *args)
679 {
680 /* have to work out size/pitch and return them */
681 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
682 args->size = args->pitch * args->height;
683 return i915_gem_create(file, to_i915(dev),
684 args->size, &args->handle);
685 }
686
687 /**
688 * Creates a new mm object and returns a handle to it.
689 * @dev: drm device pointer
690 * @data: ioctl data blob
691 * @file: drm file pointer
692 */
693 int
694 i915_gem_create_ioctl(struct drm_device *dev, void *data,
695 struct drm_file *file)
696 {
697 struct drm_i915_private *dev_priv = to_i915(dev);
698 struct drm_i915_gem_create *args = data;
699
700 i915_gem_flush_free_objects(dev_priv);
701
702 return i915_gem_create(file, dev_priv,
703 args->size, &args->handle);
704 }
705
706 static inline enum fb_op_origin
707 fb_write_origin(struct drm_i915_gem_object *obj, unsigned int domain)
708 {
709 return (domain == I915_GEM_DOMAIN_GTT ?
710 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
711 }
712
713 static void
714 flush_write_domain(struct drm_i915_gem_object *obj, unsigned int flush_domains)
715 {
716 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
717
718 if (!(obj->base.write_domain & flush_domains))
719 return;
720
721 /* No actual flushing is required for the GTT write domain. Writes
722 * to it "immediately" go to main memory as far as we know, so there's
723 * no chipset flush. It also doesn't land in render cache.
724 *
725 * However, we do have to enforce the order so that all writes through
726 * the GTT land before any writes to the device, such as updates to
727 * the GATT itself.
728 *
729 * We also have to wait a bit for the writes to land from the GTT.
730 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
731 * timing. This issue has only been observed when switching quickly
732 * between GTT writes and CPU reads from inside the kernel on recent hw,
733 * and it appears to only affect discrete GTT blocks (i.e. on LLC
734 * system agents we cannot reproduce this behaviour).
735 */
736 wmb();
737
738 switch (obj->base.write_domain) {
739 case I915_GEM_DOMAIN_GTT:
740 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv)) {
741 if (intel_runtime_pm_get_if_in_use(dev_priv)) {
742 spin_lock_irq(&dev_priv->uncore.lock);
743 POSTING_READ_FW(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
744 spin_unlock_irq(&dev_priv->uncore.lock);
745 intel_runtime_pm_put(dev_priv);
746 }
747 }
748
749 intel_fb_obj_flush(obj,
750 fb_write_origin(obj, I915_GEM_DOMAIN_GTT));
751 break;
752
753 case I915_GEM_DOMAIN_CPU:
754 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
755 break;
756 }
757
758 obj->base.write_domain = 0;
759 }
760
761 static inline int
762 __copy_to_user_swizzled(char __user *cpu_vaddr,
763 const char *gpu_vaddr, int gpu_offset,
764 int length)
765 {
766 int ret, cpu_offset = 0;
767
768 while (length > 0) {
769 int cacheline_end = ALIGN(gpu_offset + 1, 64);
770 int this_length = min(cacheline_end - gpu_offset, length);
771 int swizzled_gpu_offset = gpu_offset ^ 64;
772
773 ret = __copy_to_user(cpu_vaddr + cpu_offset,
774 gpu_vaddr + swizzled_gpu_offset,
775 this_length);
776 if (ret)
777 return ret + length;
778
779 cpu_offset += this_length;
780 gpu_offset += this_length;
781 length -= this_length;
782 }
783
784 return 0;
785 }
786
787 static inline int
788 __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
789 const char __user *cpu_vaddr,
790 int length)
791 {
792 int ret, cpu_offset = 0;
793
794 while (length > 0) {
795 int cacheline_end = ALIGN(gpu_offset + 1, 64);
796 int this_length = min(cacheline_end - gpu_offset, length);
797 int swizzled_gpu_offset = gpu_offset ^ 64;
798
799 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
800 cpu_vaddr + cpu_offset,
801 this_length);
802 if (ret)
803 return ret + length;
804
805 cpu_offset += this_length;
806 gpu_offset += this_length;
807 length -= this_length;
808 }
809
810 return 0;
811 }
812
813 /*
814 * Pins the specified object's pages and synchronizes the object with
815 * GPU accesses. Sets needs_clflush to non-zero if the caller should
816 * flush the object from the CPU cache.
817 */
818 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
819 unsigned int *needs_clflush)
820 {
821 int ret;
822
823 lockdep_assert_held(&obj->base.dev->struct_mutex);
824
825 *needs_clflush = 0;
826 if (!i915_gem_object_has_struct_page(obj))
827 return -ENODEV;
828
829 ret = i915_gem_object_wait(obj,
830 I915_WAIT_INTERRUPTIBLE |
831 I915_WAIT_LOCKED,
832 MAX_SCHEDULE_TIMEOUT,
833 NULL);
834 if (ret)
835 return ret;
836
837 ret = i915_gem_object_pin_pages(obj);
838 if (ret)
839 return ret;
840
841 if (i915_gem_object_is_coherent(obj) ||
842 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
843 ret = i915_gem_object_set_to_cpu_domain(obj, false);
844 if (ret)
845 goto err_unpin;
846 else
847 goto out;
848 }
849
850 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
851
852 /* If we're not in the cpu read domain, set ourself into the gtt
853 * read domain and manually flush cachelines (if required). This
854 * optimizes for the case when the gpu will dirty the data
855 * anyway again before the next pread happens.
856 */
857 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
858 *needs_clflush = CLFLUSH_BEFORE;
859
860 out:
861 /* return with the pages pinned */
862 return 0;
863
864 err_unpin:
865 i915_gem_object_unpin_pages(obj);
866 return ret;
867 }
868
869 int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
870 unsigned int *needs_clflush)
871 {
872 int ret;
873
874 lockdep_assert_held(&obj->base.dev->struct_mutex);
875
876 *needs_clflush = 0;
877 if (!i915_gem_object_has_struct_page(obj))
878 return -ENODEV;
879
880 ret = i915_gem_object_wait(obj,
881 I915_WAIT_INTERRUPTIBLE |
882 I915_WAIT_LOCKED |
883 I915_WAIT_ALL,
884 MAX_SCHEDULE_TIMEOUT,
885 NULL);
886 if (ret)
887 return ret;
888
889 ret = i915_gem_object_pin_pages(obj);
890 if (ret)
891 return ret;
892
893 if (i915_gem_object_is_coherent(obj) ||
894 !static_cpu_has(X86_FEATURE_CLFLUSH)) {
895 ret = i915_gem_object_set_to_cpu_domain(obj, true);
896 if (ret)
897 goto err_unpin;
898 else
899 goto out;
900 }
901
902 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
903
904 /* If we're not in the cpu write domain, set ourself into the
905 * gtt write domain and manually flush cachelines (as required).
906 * This optimizes for the case when the gpu will use the data
907 * right away and we therefore have to clflush anyway.
908 */
909 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
910 *needs_clflush |= CLFLUSH_AFTER;
911
912 /* Same trick applies to invalidate partially written cachelines read
913 * before writing.
914 */
915 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
916 *needs_clflush |= CLFLUSH_BEFORE;
917
918 out:
919 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
920 obj->mm.dirty = true;
921 /* return with the pages pinned */
922 return 0;
923
924 err_unpin:
925 i915_gem_object_unpin_pages(obj);
926 return ret;
927 }
928
929 static void
930 shmem_clflush_swizzled_range(char *addr, unsigned long length,
931 bool swizzled)
932 {
933 if (unlikely(swizzled)) {
934 unsigned long start = (unsigned long) addr;
935 unsigned long end = (unsigned long) addr + length;
936
937 /* For swizzling simply ensure that we always flush both
938 * channels. Lame, but simple and it works. Swizzled
939 * pwrite/pread is far from a hotpath - current userspace
940 * doesn't use it at all. */
941 start = round_down(start, 128);
942 end = round_up(end, 128);
943
944 drm_clflush_virt_range((void *)start, end - start);
945 } else {
946 drm_clflush_virt_range(addr, length);
947 }
948
949 }
950
951 /* Only difference to the fast-path function is that this can handle bit17
952 * and uses non-atomic copy and kmap functions. */
953 static int
954 shmem_pread_slow(struct page *page, int offset, int length,
955 char __user *user_data,
956 bool page_do_bit17_swizzling, bool needs_clflush)
957 {
958 char *vaddr;
959 int ret;
960
961 vaddr = kmap(page);
962 if (needs_clflush)
963 shmem_clflush_swizzled_range(vaddr + offset, length,
964 page_do_bit17_swizzling);
965
966 if (page_do_bit17_swizzling)
967 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
968 else
969 ret = __copy_to_user(user_data, vaddr + offset, length);
970 kunmap(page);
971
972 return ret ? - EFAULT : 0;
973 }
974
975 static int
976 shmem_pread(struct page *page, int offset, int length, char __user *user_data,
977 bool page_do_bit17_swizzling, bool needs_clflush)
978 {
979 int ret;
980
981 ret = -ENODEV;
982 if (!page_do_bit17_swizzling) {
983 char *vaddr = kmap_atomic(page);
984
985 if (needs_clflush)
986 drm_clflush_virt_range(vaddr + offset, length);
987 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
988 kunmap_atomic(vaddr);
989 }
990 if (ret == 0)
991 return 0;
992
993 return shmem_pread_slow(page, offset, length, user_data,
994 page_do_bit17_swizzling, needs_clflush);
995 }
996
997 static int
998 i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
999 struct drm_i915_gem_pread *args)
1000 {
1001 char __user *user_data;
1002 u64 remain;
1003 unsigned int obj_do_bit17_swizzling;
1004 unsigned int needs_clflush;
1005 unsigned int idx, offset;
1006 int ret;
1007
1008 obj_do_bit17_swizzling = 0;
1009 if (i915_gem_object_needs_bit17_swizzle(obj))
1010 obj_do_bit17_swizzling = BIT(17);
1011
1012 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
1013 if (ret)
1014 return ret;
1015
1016 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
1017 mutex_unlock(&obj->base.dev->struct_mutex);
1018 if (ret)
1019 return ret;
1020
1021 remain = args->size;
1022 user_data = u64_to_user_ptr(args->data_ptr);
1023 offset = offset_in_page(args->offset);
1024 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1025 struct page *page = i915_gem_object_get_page(obj, idx);
1026 int length;
1027
1028 length = remain;
1029 if (offset + length > PAGE_SIZE)
1030 length = PAGE_SIZE - offset;
1031
1032 ret = shmem_pread(page, offset, length, user_data,
1033 page_to_phys(page) & obj_do_bit17_swizzling,
1034 needs_clflush);
1035 if (ret)
1036 break;
1037
1038 remain -= length;
1039 user_data += length;
1040 offset = 0;
1041 }
1042
1043 i915_gem_obj_finish_shmem_access(obj);
1044 return ret;
1045 }
1046
1047 static inline bool
1048 gtt_user_read(struct io_mapping *mapping,
1049 loff_t base, int offset,
1050 char __user *user_data, int length)
1051 {
1052 void *vaddr;
1053 unsigned long unwritten;
1054
1055 /* We can use the cpu mem copy function because this is X86. */
1056 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1057 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
1058 io_mapping_unmap_atomic(vaddr);
1059 if (unwritten) {
1060 vaddr = (void __force *)
1061 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1062 unwritten = copy_to_user(user_data, vaddr + offset, length);
1063 io_mapping_unmap(vaddr);
1064 }
1065 return unwritten;
1066 }
1067
1068 static int
1069 i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1070 const struct drm_i915_gem_pread *args)
1071 {
1072 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1073 struct i915_ggtt *ggtt = &i915->ggtt;
1074 struct drm_mm_node node;
1075 struct i915_vma *vma;
1076 void __user *user_data;
1077 u64 remain, offset;
1078 int ret;
1079
1080 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1081 if (ret)
1082 return ret;
1083
1084 intel_runtime_pm_get(i915);
1085 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1086 PIN_MAPPABLE | PIN_NONBLOCK);
1087 if (!IS_ERR(vma)) {
1088 node.start = i915_ggtt_offset(vma);
1089 node.allocated = false;
1090 ret = i915_vma_put_fence(vma);
1091 if (ret) {
1092 i915_vma_unpin(vma);
1093 vma = ERR_PTR(ret);
1094 }
1095 }
1096 if (IS_ERR(vma)) {
1097 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
1098 if (ret)
1099 goto out_unlock;
1100 GEM_BUG_ON(!node.allocated);
1101 }
1102
1103 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1104 if (ret)
1105 goto out_unpin;
1106
1107 mutex_unlock(&i915->drm.struct_mutex);
1108
1109 user_data = u64_to_user_ptr(args->data_ptr);
1110 remain = args->size;
1111 offset = args->offset;
1112
1113 while (remain > 0) {
1114 /* Operation in this page
1115 *
1116 * page_base = page offset within aperture
1117 * page_offset = offset within page
1118 * page_length = bytes to copy for this page
1119 */
1120 u32 page_base = node.start;
1121 unsigned page_offset = offset_in_page(offset);
1122 unsigned page_length = PAGE_SIZE - page_offset;
1123 page_length = remain < page_length ? remain : page_length;
1124 if (node.allocated) {
1125 wmb();
1126 ggtt->base.insert_page(&ggtt->base,
1127 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1128 node.start, I915_CACHE_NONE, 0);
1129 wmb();
1130 } else {
1131 page_base += offset & PAGE_MASK;
1132 }
1133
1134 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1135 user_data, page_length)) {
1136 ret = -EFAULT;
1137 break;
1138 }
1139
1140 remain -= page_length;
1141 user_data += page_length;
1142 offset += page_length;
1143 }
1144
1145 mutex_lock(&i915->drm.struct_mutex);
1146 out_unpin:
1147 if (node.allocated) {
1148 wmb();
1149 ggtt->base.clear_range(&ggtt->base,
1150 node.start, node.size);
1151 remove_mappable_node(&node);
1152 } else {
1153 i915_vma_unpin(vma);
1154 }
1155 out_unlock:
1156 intel_runtime_pm_put(i915);
1157 mutex_unlock(&i915->drm.struct_mutex);
1158
1159 return ret;
1160 }
1161
1162 /**
1163 * Reads data from the object referenced by handle.
1164 * @dev: drm device pointer
1165 * @data: ioctl data blob
1166 * @file: drm file pointer
1167 *
1168 * On error, the contents of *data are undefined.
1169 */
1170 int
1171 i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1172 struct drm_file *file)
1173 {
1174 struct drm_i915_gem_pread *args = data;
1175 struct drm_i915_gem_object *obj;
1176 int ret;
1177
1178 if (args->size == 0)
1179 return 0;
1180
1181 if (!access_ok(VERIFY_WRITE,
1182 u64_to_user_ptr(args->data_ptr),
1183 args->size))
1184 return -EFAULT;
1185
1186 obj = i915_gem_object_lookup(file, args->handle);
1187 if (!obj)
1188 return -ENOENT;
1189
1190 /* Bounds check source. */
1191 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
1192 ret = -EINVAL;
1193 goto out;
1194 }
1195
1196 trace_i915_gem_object_pread(obj, args->offset, args->size);
1197
1198 ret = i915_gem_object_wait(obj,
1199 I915_WAIT_INTERRUPTIBLE,
1200 MAX_SCHEDULE_TIMEOUT,
1201 to_rps_client(file));
1202 if (ret)
1203 goto out;
1204
1205 ret = i915_gem_object_pin_pages(obj);
1206 if (ret)
1207 goto out;
1208
1209 ret = i915_gem_shmem_pread(obj, args);
1210 if (ret == -EFAULT || ret == -ENODEV)
1211 ret = i915_gem_gtt_pread(obj, args);
1212
1213 i915_gem_object_unpin_pages(obj);
1214 out:
1215 i915_gem_object_put(obj);
1216 return ret;
1217 }
1218
1219 /* This is the fast write path which cannot handle
1220 * page faults in the source data
1221 */
1222
1223 static inline bool
1224 ggtt_write(struct io_mapping *mapping,
1225 loff_t base, int offset,
1226 char __user *user_data, int length)
1227 {
1228 void *vaddr;
1229 unsigned long unwritten;
1230
1231 /* We can use the cpu mem copy function because this is X86. */
1232 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1233 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
1234 user_data, length);
1235 io_mapping_unmap_atomic(vaddr);
1236 if (unwritten) {
1237 vaddr = (void __force *)
1238 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1239 unwritten = copy_from_user(vaddr + offset, user_data, length);
1240 io_mapping_unmap(vaddr);
1241 }
1242
1243 return unwritten;
1244 }
1245
1246 /**
1247 * This is the fast pwrite path, where we copy the data directly from the
1248 * user into the GTT, uncached.
1249 * @obj: i915 GEM object
1250 * @args: pwrite arguments structure
1251 */
1252 static int
1253 i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1254 const struct drm_i915_gem_pwrite *args)
1255 {
1256 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1257 struct i915_ggtt *ggtt = &i915->ggtt;
1258 struct drm_mm_node node;
1259 struct i915_vma *vma;
1260 u64 remain, offset;
1261 void __user *user_data;
1262 int ret;
1263
1264 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1265 if (ret)
1266 return ret;
1267
1268 intel_runtime_pm_get(i915);
1269 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1270 PIN_MAPPABLE | PIN_NONBLOCK);
1271 if (!IS_ERR(vma)) {
1272 node.start = i915_ggtt_offset(vma);
1273 node.allocated = false;
1274 ret = i915_vma_put_fence(vma);
1275 if (ret) {
1276 i915_vma_unpin(vma);
1277 vma = ERR_PTR(ret);
1278 }
1279 }
1280 if (IS_ERR(vma)) {
1281 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
1282 if (ret)
1283 goto out_unlock;
1284 GEM_BUG_ON(!node.allocated);
1285 }
1286
1287 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1288 if (ret)
1289 goto out_unpin;
1290
1291 mutex_unlock(&i915->drm.struct_mutex);
1292
1293 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
1294
1295 user_data = u64_to_user_ptr(args->data_ptr);
1296 offset = args->offset;
1297 remain = args->size;
1298 while (remain) {
1299 /* Operation in this page
1300 *
1301 * page_base = page offset within aperture
1302 * page_offset = offset within page
1303 * page_length = bytes to copy for this page
1304 */
1305 u32 page_base = node.start;
1306 unsigned int page_offset = offset_in_page(offset);
1307 unsigned int page_length = PAGE_SIZE - page_offset;
1308 page_length = remain < page_length ? remain : page_length;
1309 if (node.allocated) {
1310 wmb(); /* flush the write before we modify the GGTT */
1311 ggtt->base.insert_page(&ggtt->base,
1312 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1313 node.start, I915_CACHE_NONE, 0);
1314 wmb(); /* flush modifications to the GGTT (insert_page) */
1315 } else {
1316 page_base += offset & PAGE_MASK;
1317 }
1318 /* If we get a fault while copying data, then (presumably) our
1319 * source page isn't available. Return the error and we'll
1320 * retry in the slow path.
1321 * If the object is non-shmem backed, we retry again with the
1322 * path that handles page fault.
1323 */
1324 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1325 user_data, page_length)) {
1326 ret = -EFAULT;
1327 break;
1328 }
1329
1330 remain -= page_length;
1331 user_data += page_length;
1332 offset += page_length;
1333 }
1334 intel_fb_obj_flush(obj, ORIGIN_CPU);
1335
1336 mutex_lock(&i915->drm.struct_mutex);
1337 out_unpin:
1338 if (node.allocated) {
1339 wmb();
1340 ggtt->base.clear_range(&ggtt->base,
1341 node.start, node.size);
1342 remove_mappable_node(&node);
1343 } else {
1344 i915_vma_unpin(vma);
1345 }
1346 out_unlock:
1347 intel_runtime_pm_put(i915);
1348 mutex_unlock(&i915->drm.struct_mutex);
1349 return ret;
1350 }
1351
1352 static int
1353 shmem_pwrite_slow(struct page *page, int offset, int length,
1354 char __user *user_data,
1355 bool page_do_bit17_swizzling,
1356 bool needs_clflush_before,
1357 bool needs_clflush_after)
1358 {
1359 char *vaddr;
1360 int ret;
1361
1362 vaddr = kmap(page);
1363 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
1364 shmem_clflush_swizzled_range(vaddr + offset, length,
1365 page_do_bit17_swizzling);
1366 if (page_do_bit17_swizzling)
1367 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1368 length);
1369 else
1370 ret = __copy_from_user(vaddr + offset, user_data, length);
1371 if (needs_clflush_after)
1372 shmem_clflush_swizzled_range(vaddr + offset, length,
1373 page_do_bit17_swizzling);
1374 kunmap(page);
1375
1376 return ret ? -EFAULT : 0;
1377 }
1378
1379 /* Per-page copy function for the shmem pwrite fastpath.
1380 * Flushes invalid cachelines before writing to the target if
1381 * needs_clflush_before is set and flushes out any written cachelines after
1382 * writing if needs_clflush is set.
1383 */
1384 static int
1385 shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1386 bool page_do_bit17_swizzling,
1387 bool needs_clflush_before,
1388 bool needs_clflush_after)
1389 {
1390 int ret;
1391
1392 ret = -ENODEV;
1393 if (!page_do_bit17_swizzling) {
1394 char *vaddr = kmap_atomic(page);
1395
1396 if (needs_clflush_before)
1397 drm_clflush_virt_range(vaddr + offset, len);
1398 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1399 if (needs_clflush_after)
1400 drm_clflush_virt_range(vaddr + offset, len);
1401
1402 kunmap_atomic(vaddr);
1403 }
1404 if (ret == 0)
1405 return ret;
1406
1407 return shmem_pwrite_slow(page, offset, len, user_data,
1408 page_do_bit17_swizzling,
1409 needs_clflush_before,
1410 needs_clflush_after);
1411 }
1412
1413 static int
1414 i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1415 const struct drm_i915_gem_pwrite *args)
1416 {
1417 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1418 void __user *user_data;
1419 u64 remain;
1420 unsigned int obj_do_bit17_swizzling;
1421 unsigned int partial_cacheline_write;
1422 unsigned int needs_clflush;
1423 unsigned int offset, idx;
1424 int ret;
1425
1426 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1427 if (ret)
1428 return ret;
1429
1430 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1431 mutex_unlock(&i915->drm.struct_mutex);
1432 if (ret)
1433 return ret;
1434
1435 obj_do_bit17_swizzling = 0;
1436 if (i915_gem_object_needs_bit17_swizzle(obj))
1437 obj_do_bit17_swizzling = BIT(17);
1438
1439 /* If we don't overwrite a cacheline completely we need to be
1440 * careful to have up-to-date data by first clflushing. Don't
1441 * overcomplicate things and flush the entire patch.
1442 */
1443 partial_cacheline_write = 0;
1444 if (needs_clflush & CLFLUSH_BEFORE)
1445 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1446
1447 user_data = u64_to_user_ptr(args->data_ptr);
1448 remain = args->size;
1449 offset = offset_in_page(args->offset);
1450 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1451 struct page *page = i915_gem_object_get_page(obj, idx);
1452 int length;
1453
1454 length = remain;
1455 if (offset + length > PAGE_SIZE)
1456 length = PAGE_SIZE - offset;
1457
1458 ret = shmem_pwrite(page, offset, length, user_data,
1459 page_to_phys(page) & obj_do_bit17_swizzling,
1460 (offset | length) & partial_cacheline_write,
1461 needs_clflush & CLFLUSH_AFTER);
1462 if (ret)
1463 break;
1464
1465 remain -= length;
1466 user_data += length;
1467 offset = 0;
1468 }
1469
1470 intel_fb_obj_flush(obj, ORIGIN_CPU);
1471 i915_gem_obj_finish_shmem_access(obj);
1472 return ret;
1473 }
1474
1475 /**
1476 * Writes data to the object referenced by handle.
1477 * @dev: drm device
1478 * @data: ioctl data blob
1479 * @file: drm file
1480 *
1481 * On error, the contents of the buffer that were to be modified are undefined.
1482 */
1483 int
1484 i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1485 struct drm_file *file)
1486 {
1487 struct drm_i915_gem_pwrite *args = data;
1488 struct drm_i915_gem_object *obj;
1489 int ret;
1490
1491 if (args->size == 0)
1492 return 0;
1493
1494 if (!access_ok(VERIFY_READ,
1495 u64_to_user_ptr(args->data_ptr),
1496 args->size))
1497 return -EFAULT;
1498
1499 obj = i915_gem_object_lookup(file, args->handle);
1500 if (!obj)
1501 return -ENOENT;
1502
1503 /* Bounds check destination. */
1504 if (range_overflows_t(u64, args->offset, args->size, obj->base.size)) {
1505 ret = -EINVAL;
1506 goto err;
1507 }
1508
1509 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1510
1511 ret = -ENODEV;
1512 if (obj->ops->pwrite)
1513 ret = obj->ops->pwrite(obj, args);
1514 if (ret != -ENODEV)
1515 goto err;
1516
1517 ret = i915_gem_object_wait(obj,
1518 I915_WAIT_INTERRUPTIBLE |
1519 I915_WAIT_ALL,
1520 MAX_SCHEDULE_TIMEOUT,
1521 to_rps_client(file));
1522 if (ret)
1523 goto err;
1524
1525 ret = i915_gem_object_pin_pages(obj);
1526 if (ret)
1527 goto err;
1528
1529 ret = -EFAULT;
1530 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1531 * it would end up going through the fenced access, and we'll get
1532 * different detiling behavior between reading and writing.
1533 * pread/pwrite currently are reading and writing from the CPU
1534 * perspective, requiring manual detiling by the client.
1535 */
1536 if (!i915_gem_object_has_struct_page(obj) ||
1537 cpu_write_needs_clflush(obj))
1538 /* Note that the gtt paths might fail with non-page-backed user
1539 * pointers (e.g. gtt mappings when moving data between
1540 * textures). Fallback to the shmem path in that case.
1541 */
1542 ret = i915_gem_gtt_pwrite_fast(obj, args);
1543
1544 if (ret == -EFAULT || ret == -ENOSPC) {
1545 if (obj->phys_handle)
1546 ret = i915_gem_phys_pwrite(obj, args, file);
1547 else
1548 ret = i915_gem_shmem_pwrite(obj, args);
1549 }
1550
1551 i915_gem_object_unpin_pages(obj);
1552 err:
1553 i915_gem_object_put(obj);
1554 return ret;
1555 }
1556
1557 static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1558 {
1559 struct drm_i915_private *i915;
1560 struct list_head *list;
1561 struct i915_vma *vma;
1562
1563 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1564 if (!i915_vma_is_ggtt(vma))
1565 break;
1566
1567 if (i915_vma_is_active(vma))
1568 continue;
1569
1570 if (!drm_mm_node_allocated(&vma->node))
1571 continue;
1572
1573 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1574 }
1575
1576 i915 = to_i915(obj->base.dev);
1577 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
1578 list_move_tail(&obj->global_link, list);
1579 }
1580
1581 /**
1582 * Called when user space prepares to use an object with the CPU, either
1583 * through the mmap ioctl's mapping or a GTT mapping.
1584 * @dev: drm device
1585 * @data: ioctl data blob
1586 * @file: drm file
1587 */
1588 int
1589 i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1590 struct drm_file *file)
1591 {
1592 struct drm_i915_gem_set_domain *args = data;
1593 struct drm_i915_gem_object *obj;
1594 uint32_t read_domains = args->read_domains;
1595 uint32_t write_domain = args->write_domain;
1596 int err;
1597
1598 /* Only handle setting domains to types used by the CPU. */
1599 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
1600 return -EINVAL;
1601
1602 /* Having something in the write domain implies it's in the read
1603 * domain, and only that read domain. Enforce that in the request.
1604 */
1605 if (write_domain != 0 && read_domains != write_domain)
1606 return -EINVAL;
1607
1608 obj = i915_gem_object_lookup(file, args->handle);
1609 if (!obj)
1610 return -ENOENT;
1611
1612 /* Try to flush the object off the GPU without holding the lock.
1613 * We will repeat the flush holding the lock in the normal manner
1614 * to catch cases where we are gazumped.
1615 */
1616 err = i915_gem_object_wait(obj,
1617 I915_WAIT_INTERRUPTIBLE |
1618 (write_domain ? I915_WAIT_ALL : 0),
1619 MAX_SCHEDULE_TIMEOUT,
1620 to_rps_client(file));
1621 if (err)
1622 goto out;
1623
1624 /* Flush and acquire obj->pages so that we are coherent through
1625 * direct access in memory with previous cached writes through
1626 * shmemfs and that our cache domain tracking remains valid.
1627 * For example, if the obj->filp was moved to swap without us
1628 * being notified and releasing the pages, we would mistakenly
1629 * continue to assume that the obj remained out of the CPU cached
1630 * domain.
1631 */
1632 err = i915_gem_object_pin_pages(obj);
1633 if (err)
1634 goto out;
1635
1636 err = i915_mutex_lock_interruptible(dev);
1637 if (err)
1638 goto out_unpin;
1639
1640 if (read_domains & I915_GEM_DOMAIN_WC)
1641 err = i915_gem_object_set_to_wc_domain(obj, write_domain);
1642 else if (read_domains & I915_GEM_DOMAIN_GTT)
1643 err = i915_gem_object_set_to_gtt_domain(obj, write_domain);
1644 else
1645 err = i915_gem_object_set_to_cpu_domain(obj, write_domain);
1646
1647 /* And bump the LRU for this access */
1648 i915_gem_object_bump_inactive_ggtt(obj);
1649
1650 mutex_unlock(&dev->struct_mutex);
1651
1652 if (write_domain != 0)
1653 intel_fb_obj_invalidate(obj,
1654 fb_write_origin(obj, write_domain));
1655
1656 out_unpin:
1657 i915_gem_object_unpin_pages(obj);
1658 out:
1659 i915_gem_object_put(obj);
1660 return err;
1661 }
1662
1663 /**
1664 * Called when user space has done writes to this buffer
1665 * @dev: drm device
1666 * @data: ioctl data blob
1667 * @file: drm file
1668 */
1669 int
1670 i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1671 struct drm_file *file)
1672 {
1673 struct drm_i915_gem_sw_finish *args = data;
1674 struct drm_i915_gem_object *obj;
1675
1676 obj = i915_gem_object_lookup(file, args->handle);
1677 if (!obj)
1678 return -ENOENT;
1679
1680 /* Pinned buffers may be scanout, so flush the cache */
1681 i915_gem_object_flush_if_display(obj);
1682 i915_gem_object_put(obj);
1683
1684 return 0;
1685 }
1686
1687 /**
1688 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1689 * it is mapped to.
1690 * @dev: drm device
1691 * @data: ioctl data blob
1692 * @file: drm file
1693 *
1694 * While the mapping holds a reference on the contents of the object, it doesn't
1695 * imply a ref on the object itself.
1696 *
1697 * IMPORTANT:
1698 *
1699 * DRM driver writers who look a this function as an example for how to do GEM
1700 * mmap support, please don't implement mmap support like here. The modern way
1701 * to implement DRM mmap support is with an mmap offset ioctl (like
1702 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1703 * That way debug tooling like valgrind will understand what's going on, hiding
1704 * the mmap call in a driver private ioctl will break that. The i915 driver only
1705 * does cpu mmaps this way because we didn't know better.
1706 */
1707 int
1708 i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1709 struct drm_file *file)
1710 {
1711 struct drm_i915_gem_mmap *args = data;
1712 struct drm_i915_gem_object *obj;
1713 unsigned long addr;
1714
1715 if (args->flags & ~(I915_MMAP_WC))
1716 return -EINVAL;
1717
1718 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
1719 return -ENODEV;
1720
1721 obj = i915_gem_object_lookup(file, args->handle);
1722 if (!obj)
1723 return -ENOENT;
1724
1725 /* prime objects have no backing filp to GEM mmap
1726 * pages from.
1727 */
1728 if (!obj->base.filp) {
1729 i915_gem_object_put(obj);
1730 return -EINVAL;
1731 }
1732
1733 addr = vm_mmap(obj->base.filp, 0, args->size,
1734 PROT_READ | PROT_WRITE, MAP_SHARED,
1735 args->offset);
1736 if (args->flags & I915_MMAP_WC) {
1737 struct mm_struct *mm = current->mm;
1738 struct vm_area_struct *vma;
1739
1740 if (down_write_killable(&mm->mmap_sem)) {
1741 i915_gem_object_put(obj);
1742 return -EINTR;
1743 }
1744 vma = find_vma(mm, addr);
1745 if (vma)
1746 vma->vm_page_prot =
1747 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1748 else
1749 addr = -ENOMEM;
1750 up_write(&mm->mmap_sem);
1751
1752 /* This may race, but that's ok, it only gets set */
1753 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
1754 }
1755 i915_gem_object_put(obj);
1756 if (IS_ERR((void *)addr))
1757 return addr;
1758
1759 args->addr_ptr = (uint64_t) addr;
1760
1761 return 0;
1762 }
1763
1764 static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1765 {
1766 return i915_gem_object_get_tile_row_size(obj) >> PAGE_SHIFT;
1767 }
1768
1769 /**
1770 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1771 *
1772 * A history of the GTT mmap interface:
1773 *
1774 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1775 * aligned and suitable for fencing, and still fit into the available
1776 * mappable space left by the pinned display objects. A classic problem
1777 * we called the page-fault-of-doom where we would ping-pong between
1778 * two objects that could not fit inside the GTT and so the memcpy
1779 * would page one object in at the expense of the other between every
1780 * single byte.
1781 *
1782 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1783 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1784 * object is too large for the available space (or simply too large
1785 * for the mappable aperture!), a view is created instead and faulted
1786 * into userspace. (This view is aligned and sized appropriately for
1787 * fenced access.)
1788 *
1789 * 2 - Recognise WC as a separate cache domain so that we can flush the
1790 * delayed writes via GTT before performing direct access via WC.
1791 *
1792 * Restrictions:
1793 *
1794 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1795 * hangs on some architectures, corruption on others. An attempt to service
1796 * a GTT page fault from a snoopable object will generate a SIGBUS.
1797 *
1798 * * the object must be able to fit into RAM (physical memory, though no
1799 * limited to the mappable aperture).
1800 *
1801 *
1802 * Caveats:
1803 *
1804 * * a new GTT page fault will synchronize rendering from the GPU and flush
1805 * all data to system memory. Subsequent access will not be synchronized.
1806 *
1807 * * all mappings are revoked on runtime device suspend.
1808 *
1809 * * there are only 8, 16 or 32 fence registers to share between all users
1810 * (older machines require fence register for display and blitter access
1811 * as well). Contention of the fence registers will cause the previous users
1812 * to be unmapped and any new access will generate new page faults.
1813 *
1814 * * running out of memory while servicing a fault may generate a SIGBUS,
1815 * rather than the expected SIGSEGV.
1816 */
1817 int i915_gem_mmap_gtt_version(void)
1818 {
1819 return 2;
1820 }
1821
1822 static inline struct i915_ggtt_view
1823 compute_partial_view(struct drm_i915_gem_object *obj,
1824 pgoff_t page_offset,
1825 unsigned int chunk)
1826 {
1827 struct i915_ggtt_view view;
1828
1829 if (i915_gem_object_is_tiled(obj))
1830 chunk = roundup(chunk, tile_row_pages(obj));
1831
1832 view.type = I915_GGTT_VIEW_PARTIAL;
1833 view.partial.offset = rounddown(page_offset, chunk);
1834 view.partial.size =
1835 min_t(unsigned int, chunk,
1836 (obj->base.size >> PAGE_SHIFT) - view.partial.offset);
1837
1838 /* If the partial covers the entire object, just create a normal VMA. */
1839 if (chunk >= obj->base.size >> PAGE_SHIFT)
1840 view.type = I915_GGTT_VIEW_NORMAL;
1841
1842 return view;
1843 }
1844
1845 /**
1846 * i915_gem_fault - fault a page into the GTT
1847 * @vmf: fault info
1848 *
1849 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1850 * from userspace. The fault handler takes care of binding the object to
1851 * the GTT (if needed), allocating and programming a fence register (again,
1852 * only if needed based on whether the old reg is still valid or the object
1853 * is tiled) and inserting a new PTE into the faulting process.
1854 *
1855 * Note that the faulting process may involve evicting existing objects
1856 * from the GTT and/or fence registers to make room. So performance may
1857 * suffer if the GTT working set is large or there are few fence registers
1858 * left.
1859 *
1860 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1861 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
1862 */
1863 int i915_gem_fault(struct vm_fault *vmf)
1864 {
1865 #define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
1866 struct vm_area_struct *area = vmf->vma;
1867 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
1868 struct drm_device *dev = obj->base.dev;
1869 struct drm_i915_private *dev_priv = to_i915(dev);
1870 struct i915_ggtt *ggtt = &dev_priv->ggtt;
1871 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
1872 struct i915_vma *vma;
1873 pgoff_t page_offset;
1874 unsigned int flags;
1875 int ret;
1876
1877 /* We don't use vmf->pgoff since that has the fake offset */
1878 page_offset = (vmf->address - area->vm_start) >> PAGE_SHIFT;
1879
1880 trace_i915_gem_object_fault(obj, page_offset, true, write);
1881
1882 /* Try to flush the object off the GPU first without holding the lock.
1883 * Upon acquiring the lock, we will perform our sanity checks and then
1884 * repeat the flush holding the lock in the normal manner to catch cases
1885 * where we are gazumped.
1886 */
1887 ret = i915_gem_object_wait(obj,
1888 I915_WAIT_INTERRUPTIBLE,
1889 MAX_SCHEDULE_TIMEOUT,
1890 NULL);
1891 if (ret)
1892 goto err;
1893
1894 ret = i915_gem_object_pin_pages(obj);
1895 if (ret)
1896 goto err;
1897
1898 intel_runtime_pm_get(dev_priv);
1899
1900 ret = i915_mutex_lock_interruptible(dev);
1901 if (ret)
1902 goto err_rpm;
1903
1904 /* Access to snoopable pages through the GTT is incoherent. */
1905 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
1906 ret = -EFAULT;
1907 goto err_unlock;
1908 }
1909
1910 /* If the object is smaller than a couple of partial vma, it is
1911 * not worth only creating a single partial vma - we may as well
1912 * clear enough space for the full object.
1913 */
1914 flags = PIN_MAPPABLE;
1915 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1916 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1917
1918 /* Now pin it into the GTT as needed */
1919 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
1920 if (IS_ERR(vma)) {
1921 /* Use a partial view if it is bigger than available space */
1922 struct i915_ggtt_view view =
1923 compute_partial_view(obj, page_offset, MIN_CHUNK_PAGES);
1924
1925 /* Userspace is now writing through an untracked VMA, abandon
1926 * all hope that the hardware is able to track future writes.
1927 */
1928 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1929
1930 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1931 }
1932 if (IS_ERR(vma)) {
1933 ret = PTR_ERR(vma);
1934 goto err_unlock;
1935 }
1936
1937 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1938 if (ret)
1939 goto err_unpin;
1940
1941 ret = i915_vma_get_fence(vma);
1942 if (ret)
1943 goto err_unpin;
1944
1945 /* Mark as being mmapped into userspace for later revocation */
1946 assert_rpm_wakelock_held(dev_priv);
1947 if (list_empty(&obj->userfault_link))
1948 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
1949
1950 /* Finally, remap it using the new GTT offset */
1951 ret = remap_io_mapping(area,
1952 area->vm_start + (vma->ggtt_view.partial.offset << PAGE_SHIFT),
1953 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1954 min_t(u64, vma->size, area->vm_end - area->vm_start),
1955 &ggtt->mappable);
1956
1957 err_unpin:
1958 __i915_vma_unpin(vma);
1959 err_unlock:
1960 mutex_unlock(&dev->struct_mutex);
1961 err_rpm:
1962 intel_runtime_pm_put(dev_priv);
1963 i915_gem_object_unpin_pages(obj);
1964 err:
1965 switch (ret) {
1966 case -EIO:
1967 /*
1968 * We eat errors when the gpu is terminally wedged to avoid
1969 * userspace unduly crashing (gl has no provisions for mmaps to
1970 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1971 * and so needs to be reported.
1972 */
1973 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
1974 ret = VM_FAULT_SIGBUS;
1975 break;
1976 }
1977 case -EAGAIN:
1978 /*
1979 * EAGAIN means the gpu is hung and we'll wait for the error
1980 * handler to reset everything when re-faulting in
1981 * i915_mutex_lock_interruptible.
1982 */
1983 case 0:
1984 case -ERESTARTSYS:
1985 case -EINTR:
1986 case -EBUSY:
1987 /*
1988 * EBUSY is ok: this just means that another thread
1989 * already did the job.
1990 */
1991 ret = VM_FAULT_NOPAGE;
1992 break;
1993 case -ENOMEM:
1994 ret = VM_FAULT_OOM;
1995 break;
1996 case -ENOSPC:
1997 case -EFAULT:
1998 ret = VM_FAULT_SIGBUS;
1999 break;
2000 default:
2001 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
2002 ret = VM_FAULT_SIGBUS;
2003 break;
2004 }
2005 return ret;
2006 }
2007
2008 /**
2009 * i915_gem_release_mmap - remove physical page mappings
2010 * @obj: obj in question
2011 *
2012 * Preserve the reservation of the mmapping with the DRM core code, but
2013 * relinquish ownership of the pages back to the system.
2014 *
2015 * It is vital that we remove the page mapping if we have mapped a tiled
2016 * object through the GTT and then lose the fence register due to
2017 * resource pressure. Similarly if the object has been moved out of the
2018 * aperture, than pages mapped into userspace must be revoked. Removing the
2019 * mapping will then trigger a page fault on the next user access, allowing
2020 * fixup by i915_gem_fault().
2021 */
2022 void
2023 i915_gem_release_mmap(struct drm_i915_gem_object *obj)
2024 {
2025 struct drm_i915_private *i915 = to_i915(obj->base.dev);
2026
2027 /* Serialisation between user GTT access and our code depends upon
2028 * revoking the CPU's PTE whilst the mutex is held. The next user
2029 * pagefault then has to wait until we release the mutex.
2030 *
2031 * Note that RPM complicates somewhat by adding an additional
2032 * requirement that operations to the GGTT be made holding the RPM
2033 * wakeref.
2034 */
2035 lockdep_assert_held(&i915->drm.struct_mutex);
2036 intel_runtime_pm_get(i915);
2037
2038 if (list_empty(&obj->userfault_link))
2039 goto out;
2040
2041 list_del_init(&obj->userfault_link);
2042 drm_vma_node_unmap(&obj->base.vma_node,
2043 obj->base.dev->anon_inode->i_mapping);
2044
2045 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2046 * memory transactions from userspace before we return. The TLB
2047 * flushing implied above by changing the PTE above *should* be
2048 * sufficient, an extra barrier here just provides us with a bit
2049 * of paranoid documentation about our requirement to serialise
2050 * memory writes before touching registers / GSM.
2051 */
2052 wmb();
2053
2054 out:
2055 intel_runtime_pm_put(i915);
2056 }
2057
2058 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
2059 {
2060 struct drm_i915_gem_object *obj, *on;
2061 int i;
2062
2063 /*
2064 * Only called during RPM suspend. All users of the userfault_list
2065 * must be holding an RPM wakeref to ensure that this can not
2066 * run concurrently with themselves (and use the struct_mutex for
2067 * protection between themselves).
2068 */
2069
2070 list_for_each_entry_safe(obj, on,
2071 &dev_priv->mm.userfault_list, userfault_link) {
2072 list_del_init(&obj->userfault_link);
2073 drm_vma_node_unmap(&obj->base.vma_node,
2074 obj->base.dev->anon_inode->i_mapping);
2075 }
2076
2077 /* The fence will be lost when the device powers down. If any were
2078 * in use by hardware (i.e. they are pinned), we should not be powering
2079 * down! All other fences will be reacquired by the user upon waking.
2080 */
2081 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2082 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2083
2084 /* Ideally we want to assert that the fence register is not
2085 * live at this point (i.e. that no piece of code will be
2086 * trying to write through fence + GTT, as that both violates
2087 * our tracking of activity and associated locking/barriers,
2088 * but also is illegal given that the hw is powered down).
2089 *
2090 * Previously we used reg->pin_count as a "liveness" indicator.
2091 * That is not sufficient, and we need a more fine-grained
2092 * tool if we want to have a sanity check here.
2093 */
2094
2095 if (!reg->vma)
2096 continue;
2097
2098 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2099 reg->dirty = true;
2100 }
2101 }
2102
2103 static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2104 {
2105 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2106 int err;
2107
2108 err = drm_gem_create_mmap_offset(&obj->base);
2109 if (likely(!err))
2110 return 0;
2111
2112 /* Attempt to reap some mmap space from dead objects */
2113 do {
2114 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
2115 if (err)
2116 break;
2117
2118 i915_gem_drain_freed_objects(dev_priv);
2119 err = drm_gem_create_mmap_offset(&obj->base);
2120 if (!err)
2121 break;
2122
2123 } while (flush_delayed_work(&dev_priv->gt.retire_work));
2124
2125 return err;
2126 }
2127
2128 static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2129 {
2130 drm_gem_free_mmap_offset(&obj->base);
2131 }
2132
2133 int
2134 i915_gem_mmap_gtt(struct drm_file *file,
2135 struct drm_device *dev,
2136 uint32_t handle,
2137 uint64_t *offset)
2138 {
2139 struct drm_i915_gem_object *obj;
2140 int ret;
2141
2142 obj = i915_gem_object_lookup(file, handle);
2143 if (!obj)
2144 return -ENOENT;
2145
2146 ret = i915_gem_object_create_mmap_offset(obj);
2147 if (ret == 0)
2148 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
2149
2150 i915_gem_object_put(obj);
2151 return ret;
2152 }
2153
2154 /**
2155 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2156 * @dev: DRM device
2157 * @data: GTT mapping ioctl data
2158 * @file: GEM object info
2159 *
2160 * Simply returns the fake offset to userspace so it can mmap it.
2161 * The mmap call will end up in drm_gem_mmap(), which will set things
2162 * up so we can get faults in the handler above.
2163 *
2164 * The fault handler will take care of binding the object into the GTT
2165 * (since it may have been evicted to make room for something), allocating
2166 * a fence register, and mapping the appropriate aperture address into
2167 * userspace.
2168 */
2169 int
2170 i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2171 struct drm_file *file)
2172 {
2173 struct drm_i915_gem_mmap_gtt *args = data;
2174
2175 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
2176 }
2177
2178 /* Immediately discard the backing storage */
2179 static void
2180 i915_gem_object_truncate(struct drm_i915_gem_object *obj)
2181 {
2182 i915_gem_object_free_mmap_offset(obj);
2183
2184 if (obj->base.filp == NULL)
2185 return;
2186
2187 /* Our goal here is to return as much of the memory as
2188 * is possible back to the system as we are called from OOM.
2189 * To do this we must instruct the shmfs to drop all of its
2190 * backing pages, *now*.
2191 */
2192 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
2193 obj->mm.madv = __I915_MADV_PURGED;
2194 obj->mm.pages = ERR_PTR(-EFAULT);
2195 }
2196
2197 /* Try to discard unwanted pages */
2198 void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
2199 {
2200 struct address_space *mapping;
2201
2202 lockdep_assert_held(&obj->mm.lock);
2203 GEM_BUG_ON(obj->mm.pages);
2204
2205 switch (obj->mm.madv) {
2206 case I915_MADV_DONTNEED:
2207 i915_gem_object_truncate(obj);
2208 case __I915_MADV_PURGED:
2209 return;
2210 }
2211
2212 if (obj->base.filp == NULL)
2213 return;
2214
2215 mapping = obj->base.filp->f_mapping,
2216 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
2217 }
2218
2219 static void
2220 i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2221 struct sg_table *pages)
2222 {
2223 struct sgt_iter sgt_iter;
2224 struct page *page;
2225
2226 __i915_gem_object_release_shmem(obj, pages, true);
2227
2228 i915_gem_gtt_finish_pages(obj, pages);
2229
2230 if (i915_gem_object_needs_bit17_swizzle(obj))
2231 i915_gem_object_save_bit_17_swizzle(obj, pages);
2232
2233 for_each_sgt_page(page, sgt_iter, pages) {
2234 if (obj->mm.dirty)
2235 set_page_dirty(page);
2236
2237 if (obj->mm.madv == I915_MADV_WILLNEED)
2238 mark_page_accessed(page);
2239
2240 put_page(page);
2241 }
2242 obj->mm.dirty = false;
2243
2244 sg_free_table(pages);
2245 kfree(pages);
2246 }
2247
2248 static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2249 {
2250 struct radix_tree_iter iter;
2251 void **slot;
2252
2253 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2254 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
2255 }
2256
2257 void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2258 enum i915_mm_subclass subclass)
2259 {
2260 struct sg_table *pages;
2261
2262 if (i915_gem_object_has_pinned_pages(obj))
2263 return;
2264
2265 GEM_BUG_ON(obj->bind_count);
2266 if (!READ_ONCE(obj->mm.pages))
2267 return;
2268
2269 /* May be called by shrinker from within get_pages() (on another bo) */
2270 mutex_lock_nested(&obj->mm.lock, subclass);
2271 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2272 goto unlock;
2273
2274 /* ->put_pages might need to allocate memory for the bit17 swizzle
2275 * array, hence protect them from being reaped by removing them from gtt
2276 * lists early. */
2277 pages = fetch_and_zero(&obj->mm.pages);
2278 GEM_BUG_ON(!pages);
2279
2280 if (obj->mm.mapping) {
2281 void *ptr;
2282
2283 ptr = ptr_mask_bits(obj->mm.mapping);
2284 if (is_vmalloc_addr(ptr))
2285 vunmap(ptr);
2286 else
2287 kunmap(kmap_to_page(ptr));
2288
2289 obj->mm.mapping = NULL;
2290 }
2291
2292 __i915_gem_object_reset_page_iter(obj);
2293
2294 if (!IS_ERR(pages))
2295 obj->ops->put_pages(obj, pages);
2296
2297 unlock:
2298 mutex_unlock(&obj->mm.lock);
2299 }
2300
2301 static bool i915_sg_trim(struct sg_table *orig_st)
2302 {
2303 struct sg_table new_st;
2304 struct scatterlist *sg, *new_sg;
2305 unsigned int i;
2306
2307 if (orig_st->nents == orig_st->orig_nents)
2308 return false;
2309
2310 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL | __GFP_NOWARN))
2311 return false;
2312
2313 new_sg = new_st.sgl;
2314 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2315 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2316 /* called before being DMA mapped, no need to copy sg->dma_* */
2317 new_sg = sg_next(new_sg);
2318 }
2319 GEM_BUG_ON(new_sg); /* Should walk exactly nents and hit the end */
2320
2321 sg_free_table(orig_st);
2322
2323 *orig_st = new_st;
2324 return true;
2325 }
2326
2327 static struct sg_table *
2328 i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
2329 {
2330 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
2331 const unsigned long page_count = obj->base.size / PAGE_SIZE;
2332 unsigned long i;
2333 struct address_space *mapping;
2334 struct sg_table *st;
2335 struct scatterlist *sg;
2336 struct sgt_iter sgt_iter;
2337 struct page *page;
2338 unsigned long last_pfn = 0; /* suppress gcc warning */
2339 unsigned int max_segment;
2340 int ret;
2341 gfp_t gfp;
2342
2343 /* Assert that the object is not currently in any GPU domain. As it
2344 * wasn't in the GTT, there shouldn't be any way it could have been in
2345 * a GPU cache
2346 */
2347 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2348 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2349
2350 max_segment = swiotlb_max_segment();
2351 if (!max_segment)
2352 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
2353
2354 st = kmalloc(sizeof(*st), GFP_KERNEL);
2355 if (st == NULL)
2356 return ERR_PTR(-ENOMEM);
2357
2358 rebuild_st:
2359 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
2360 kfree(st);
2361 return ERR_PTR(-ENOMEM);
2362 }
2363
2364 /* Get the list of pages out of our struct file. They'll be pinned
2365 * at this point until we release them.
2366 *
2367 * Fail silently without starting the shrinker
2368 */
2369 mapping = obj->base.filp->f_mapping;
2370 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
2371 gfp |= __GFP_NORETRY | __GFP_NOWARN;
2372 sg = st->sgl;
2373 st->nents = 0;
2374 for (i = 0; i < page_count; i++) {
2375 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2376 if (unlikely(IS_ERR(page))) {
2377 i915_gem_shrink(dev_priv,
2378 page_count,
2379 I915_SHRINK_BOUND |
2380 I915_SHRINK_UNBOUND |
2381 I915_SHRINK_PURGEABLE);
2382 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2383 }
2384 if (unlikely(IS_ERR(page))) {
2385 gfp_t reclaim;
2386
2387 /* We've tried hard to allocate the memory by reaping
2388 * our own buffer, now let the real VM do its job and
2389 * go down in flames if truly OOM.
2390 *
2391 * However, since graphics tend to be disposable,
2392 * defer the oom here by reporting the ENOMEM back
2393 * to userspace.
2394 */
2395 reclaim = mapping_gfp_mask(mapping);
2396 reclaim |= __GFP_NORETRY; /* reclaim, but no oom */
2397
2398 page = shmem_read_mapping_page_gfp(mapping, i, reclaim);
2399 if (IS_ERR(page)) {
2400 ret = PTR_ERR(page);
2401 goto err_sg;
2402 }
2403 }
2404 if (!i ||
2405 sg->length >= max_segment ||
2406 page_to_pfn(page) != last_pfn + 1) {
2407 if (i)
2408 sg = sg_next(sg);
2409 st->nents++;
2410 sg_set_page(sg, page, PAGE_SIZE, 0);
2411 } else {
2412 sg->length += PAGE_SIZE;
2413 }
2414 last_pfn = page_to_pfn(page);
2415
2416 /* Check that the i965g/gm workaround works. */
2417 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
2418 }
2419 if (sg) /* loop terminated early; short sg table */
2420 sg_mark_end(sg);
2421
2422 /* Trim unused sg entries to avoid wasting memory. */
2423 i915_sg_trim(st);
2424
2425 ret = i915_gem_gtt_prepare_pages(obj, st);
2426 if (ret) {
2427 /* DMA remapping failed? One possible cause is that
2428 * it could not reserve enough large entries, asking
2429 * for PAGE_SIZE chunks instead may be helpful.
2430 */
2431 if (max_segment > PAGE_SIZE) {
2432 for_each_sgt_page(page, sgt_iter, st)
2433 put_page(page);
2434 sg_free_table(st);
2435
2436 max_segment = PAGE_SIZE;
2437 goto rebuild_st;
2438 } else {
2439 dev_warn(&dev_priv->drm.pdev->dev,
2440 "Failed to DMA remap %lu pages\n",
2441 page_count);
2442 goto err_pages;
2443 }
2444 }
2445
2446 if (i915_gem_object_needs_bit17_swizzle(obj))
2447 i915_gem_object_do_bit_17_swizzle(obj, st);
2448
2449 return st;
2450
2451 err_sg:
2452 sg_mark_end(sg);
2453 err_pages:
2454 for_each_sgt_page(page, sgt_iter, st)
2455 put_page(page);
2456 sg_free_table(st);
2457 kfree(st);
2458
2459 /* shmemfs first checks if there is enough memory to allocate the page
2460 * and reports ENOSPC should there be insufficient, along with the usual
2461 * ENOMEM for a genuine allocation failure.
2462 *
2463 * We use ENOSPC in our driver to mean that we have run out of aperture
2464 * space and so want to translate the error from shmemfs back to our
2465 * usual understanding of ENOMEM.
2466 */
2467 if (ret == -ENOSPC)
2468 ret = -ENOMEM;
2469
2470 return ERR_PTR(ret);
2471 }
2472
2473 void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2474 struct sg_table *pages)
2475 {
2476 lockdep_assert_held(&obj->mm.lock);
2477
2478 obj->mm.get_page.sg_pos = pages->sgl;
2479 obj->mm.get_page.sg_idx = 0;
2480
2481 obj->mm.pages = pages;
2482
2483 if (i915_gem_object_is_tiled(obj) &&
2484 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2485 GEM_BUG_ON(obj->mm.quirked);
2486 __i915_gem_object_pin_pages(obj);
2487 obj->mm.quirked = true;
2488 }
2489 }
2490
2491 static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2492 {
2493 struct sg_table *pages;
2494
2495 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2496
2497 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2498 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2499 return -EFAULT;
2500 }
2501
2502 pages = obj->ops->get_pages(obj);
2503 if (unlikely(IS_ERR(pages)))
2504 return PTR_ERR(pages);
2505
2506 __i915_gem_object_set_pages(obj, pages);
2507 return 0;
2508 }
2509
2510 /* Ensure that the associated pages are gathered from the backing storage
2511 * and pinned into our object. i915_gem_object_pin_pages() may be called
2512 * multiple times before they are released by a single call to
2513 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
2514 * either as a result of memory pressure (reaping pages under the shrinker)
2515 * or as the object is itself released.
2516 */
2517 int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2518 {
2519 int err;
2520
2521 err = mutex_lock_interruptible(&obj->mm.lock);
2522 if (err)
2523 return err;
2524
2525 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
2526 err = ____i915_gem_object_get_pages(obj);
2527 if (err)
2528 goto unlock;
2529
2530 smp_mb__before_atomic();
2531 }
2532 atomic_inc(&obj->mm.pages_pin_count);
2533
2534 unlock:
2535 mutex_unlock(&obj->mm.lock);
2536 return err;
2537 }
2538
2539 /* The 'mapping' part of i915_gem_object_pin_map() below */
2540 static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2541 enum i915_map_type type)
2542 {
2543 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2544 struct sg_table *sgt = obj->mm.pages;
2545 struct sgt_iter sgt_iter;
2546 struct page *page;
2547 struct page *stack_pages[32];
2548 struct page **pages = stack_pages;
2549 unsigned long i = 0;
2550 pgprot_t pgprot;
2551 void *addr;
2552
2553 /* A single page can always be kmapped */
2554 if (n_pages == 1 && type == I915_MAP_WB)
2555 return kmap(sg_page(sgt->sgl));
2556
2557 if (n_pages > ARRAY_SIZE(stack_pages)) {
2558 /* Too big for stack -- allocate temporary array instead */
2559 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2560 if (!pages)
2561 return NULL;
2562 }
2563
2564 for_each_sgt_page(page, sgt_iter, sgt)
2565 pages[i++] = page;
2566
2567 /* Check that we have the expected number of pages */
2568 GEM_BUG_ON(i != n_pages);
2569
2570 switch (type) {
2571 case I915_MAP_WB:
2572 pgprot = PAGE_KERNEL;
2573 break;
2574 case I915_MAP_WC:
2575 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2576 break;
2577 }
2578 addr = vmap(pages, n_pages, 0, pgprot);
2579
2580 if (pages != stack_pages)
2581 drm_free_large(pages);
2582
2583 return addr;
2584 }
2585
2586 /* get, pin, and map the pages of the object into kernel space */
2587 void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2588 enum i915_map_type type)
2589 {
2590 enum i915_map_type has_type;
2591 bool pinned;
2592 void *ptr;
2593 int ret;
2594
2595 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
2596
2597 ret = mutex_lock_interruptible(&obj->mm.lock);
2598 if (ret)
2599 return ERR_PTR(ret);
2600
2601 pinned = true;
2602 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
2603 if (unlikely(IS_ERR_OR_NULL(obj->mm.pages))) {
2604 ret = ____i915_gem_object_get_pages(obj);
2605 if (ret)
2606 goto err_unlock;
2607
2608 smp_mb__before_atomic();
2609 }
2610 atomic_inc(&obj->mm.pages_pin_count);
2611 pinned = false;
2612 }
2613 GEM_BUG_ON(!obj->mm.pages);
2614
2615 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
2616 if (ptr && has_type != type) {
2617 if (pinned) {
2618 ret = -EBUSY;
2619 goto err_unpin;
2620 }
2621
2622 if (is_vmalloc_addr(ptr))
2623 vunmap(ptr);
2624 else
2625 kunmap(kmap_to_page(ptr));
2626
2627 ptr = obj->mm.mapping = NULL;
2628 }
2629
2630 if (!ptr) {
2631 ptr = i915_gem_object_map(obj, type);
2632 if (!ptr) {
2633 ret = -ENOMEM;
2634 goto err_unpin;
2635 }
2636
2637 obj->mm.mapping = ptr_pack_bits(ptr, type);
2638 }
2639
2640 out_unlock:
2641 mutex_unlock(&obj->mm.lock);
2642 return ptr;
2643
2644 err_unpin:
2645 atomic_dec(&obj->mm.pages_pin_count);
2646 err_unlock:
2647 ptr = ERR_PTR(ret);
2648 goto out_unlock;
2649 }
2650
2651 static int
2652 i915_gem_object_pwrite_gtt(struct drm_i915_gem_object *obj,
2653 const struct drm_i915_gem_pwrite *arg)
2654 {
2655 struct address_space *mapping = obj->base.filp->f_mapping;
2656 char __user *user_data = u64_to_user_ptr(arg->data_ptr);
2657 u64 remain, offset;
2658 unsigned int pg;
2659
2660 /* Before we instantiate/pin the backing store for our use, we
2661 * can prepopulate the shmemfs filp efficiently using a write into
2662 * the pagecache. We avoid the penalty of instantiating all the
2663 * pages, important if the user is just writing to a few and never
2664 * uses the object on the GPU, and using a direct write into shmemfs
2665 * allows it to avoid the cost of retrieving a page (either swapin
2666 * or clearing-before-use) before it is overwritten.
2667 */
2668 if (READ_ONCE(obj->mm.pages))
2669 return -ENODEV;
2670
2671 /* Before the pages are instantiated the object is treated as being
2672 * in the CPU domain. The pages will be clflushed as required before
2673 * use, and we can freely write into the pages directly. If userspace
2674 * races pwrite with any other operation; corruption will ensue -
2675 * that is userspace's prerogative!
2676 */
2677
2678 remain = arg->size;
2679 offset = arg->offset;
2680 pg = offset_in_page(offset);
2681
2682 do {
2683 unsigned int len, unwritten;
2684 struct page *page;
2685 void *data, *vaddr;
2686 int err;
2687
2688 len = PAGE_SIZE - pg;
2689 if (len > remain)
2690 len = remain;
2691
2692 err = pagecache_write_begin(obj->base.filp, mapping,
2693 offset, len, 0,
2694 &page, &data);
2695 if (err < 0)
2696 return err;
2697
2698 vaddr = kmap(page);
2699 unwritten = copy_from_user(vaddr + pg, user_data, len);
2700 kunmap(page);
2701
2702 err = pagecache_write_end(obj->base.filp, mapping,
2703 offset, len, len - unwritten,
2704 page, data);
2705 if (err < 0)
2706 return err;
2707
2708 if (unwritten)
2709 return -EFAULT;
2710
2711 remain -= len;
2712 user_data += len;
2713 offset += len;
2714 pg = 0;
2715 } while (remain);
2716
2717 return 0;
2718 }
2719
2720 static bool ban_context(const struct i915_gem_context *ctx)
2721 {
2722 return (i915_gem_context_is_bannable(ctx) &&
2723 ctx->ban_score >= CONTEXT_SCORE_BAN_THRESHOLD);
2724 }
2725
2726 static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
2727 {
2728 ctx->guilty_count++;
2729 ctx->ban_score += CONTEXT_SCORE_GUILTY;
2730 if (ban_context(ctx))
2731 i915_gem_context_set_banned(ctx);
2732
2733 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
2734 ctx->name, ctx->ban_score,
2735 yesno(i915_gem_context_is_banned(ctx)));
2736
2737 if (!i915_gem_context_is_banned(ctx) || IS_ERR_OR_NULL(ctx->file_priv))
2738 return;
2739
2740 ctx->file_priv->context_bans++;
2741 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2742 ctx->name, ctx->file_priv->context_bans);
2743 }
2744
2745 static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2746 {
2747 ctx->active_count++;
2748 }
2749
2750 struct drm_i915_gem_request *
2751 i915_gem_find_active_request(struct intel_engine_cs *engine)
2752 {
2753 struct drm_i915_gem_request *request, *active = NULL;
2754 unsigned long flags;
2755
2756 /* We are called by the error capture and reset at a random
2757 * point in time. In particular, note that neither is crucially
2758 * ordered with an interrupt. After a hang, the GPU is dead and we
2759 * assume that no more writes can happen (we waited long enough for
2760 * all writes that were in transaction to be flushed) - adding an
2761 * extra delay for a recent interrupt is pointless. Hence, we do
2762 * not need an engine->irq_seqno_barrier() before the seqno reads.
2763 */
2764 spin_lock_irqsave(&engine->timeline->lock, flags);
2765 list_for_each_entry(request, &engine->timeline->requests, link) {
2766 if (__i915_gem_request_completed(request,
2767 request->global_seqno))
2768 continue;
2769
2770 GEM_BUG_ON(request->engine != engine);
2771 GEM_BUG_ON(test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
2772 &request->fence.flags));
2773
2774 active = request;
2775 break;
2776 }
2777 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2778
2779 return active;
2780 }
2781
2782 static bool engine_stalled(struct intel_engine_cs *engine)
2783 {
2784 if (!engine->hangcheck.stalled)
2785 return false;
2786
2787 /* Check for possible seqno movement after hang declaration */
2788 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2789 DRM_DEBUG_DRIVER("%s pardoned\n", engine->name);
2790 return false;
2791 }
2792
2793 return true;
2794 }
2795
2796 int i915_gem_reset_prepare(struct drm_i915_private *dev_priv)
2797 {
2798 struct intel_engine_cs *engine;
2799 enum intel_engine_id id;
2800 int err = 0;
2801
2802 /* Ensure irq handler finishes, and not run again. */
2803 for_each_engine(engine, dev_priv, id) {
2804 struct drm_i915_gem_request *request;
2805
2806 /* Prevent the signaler thread from updating the request
2807 * state (by calling dma_fence_signal) as we are processing
2808 * the reset. The write from the GPU of the seqno is
2809 * asynchronous and the signaler thread may see a different
2810 * value to us and declare the request complete, even though
2811 * the reset routine have picked that request as the active
2812 * (incomplete) request. This conflict is not handled
2813 * gracefully!
2814 */
2815 kthread_park(engine->breadcrumbs.signaler);
2816
2817 /* Prevent request submission to the hardware until we have
2818 * completed the reset in i915_gem_reset_finish(). If a request
2819 * is completed by one engine, it may then queue a request
2820 * to a second via its engine->irq_tasklet *just* as we are
2821 * calling engine->init_hw() and also writing the ELSP.
2822 * Turning off the engine->irq_tasklet until the reset is over
2823 * prevents the race.
2824 */
2825 tasklet_kill(&engine->irq_tasklet);
2826 tasklet_disable(&engine->irq_tasklet);
2827
2828 if (engine->irq_seqno_barrier)
2829 engine->irq_seqno_barrier(engine);
2830
2831 if (engine_stalled(engine)) {
2832 request = i915_gem_find_active_request(engine);
2833 if (request && request->fence.error == -EIO)
2834 err = -EIO; /* Previous reset failed! */
2835 }
2836 }
2837
2838 i915_gem_revoke_fences(dev_priv);
2839
2840 return err;
2841 }
2842
2843 static void skip_request(struct drm_i915_gem_request *request)
2844 {
2845 void *vaddr = request->ring->vaddr;
2846 u32 head;
2847
2848 /* As this request likely depends on state from the lost
2849 * context, clear out all the user operations leaving the
2850 * breadcrumb at the end (so we get the fence notifications).
2851 */
2852 head = request->head;
2853 if (request->postfix < head) {
2854 memset(vaddr + head, 0, request->ring->size - head);
2855 head = 0;
2856 }
2857 memset(vaddr + head, 0, request->postfix - head);
2858
2859 dma_fence_set_error(&request->fence, -EIO);
2860 }
2861
2862 static void engine_skip_context(struct drm_i915_gem_request *request)
2863 {
2864 struct intel_engine_cs *engine = request->engine;
2865 struct i915_gem_context *hung_ctx = request->ctx;
2866 struct intel_timeline *timeline;
2867 unsigned long flags;
2868
2869 timeline = i915_gem_context_lookup_timeline(hung_ctx, engine);
2870
2871 spin_lock_irqsave(&engine->timeline->lock, flags);
2872 spin_lock(&timeline->lock);
2873
2874 list_for_each_entry_continue(request, &engine->timeline->requests, link)
2875 if (request->ctx == hung_ctx)
2876 skip_request(request);
2877
2878 list_for_each_entry(request, &timeline->requests, link)
2879 skip_request(request);
2880
2881 spin_unlock(&timeline->lock);
2882 spin_unlock_irqrestore(&engine->timeline->lock, flags);
2883 }
2884
2885 /* Returns true if the request was guilty of hang */
2886 static bool i915_gem_reset_request(struct drm_i915_gem_request *request)
2887 {
2888 /* Read once and return the resolution */
2889 const bool guilty = engine_stalled(request->engine);
2890
2891 /* The guilty request will get skipped on a hung engine.
2892 *
2893 * Users of client default contexts do not rely on logical
2894 * state preserved between batches so it is safe to execute
2895 * queued requests following the hang. Non default contexts
2896 * rely on preserved state, so skipping a batch loses the
2897 * evolution of the state and it needs to be considered corrupted.
2898 * Executing more queued batches on top of corrupted state is
2899 * risky. But we take the risk by trying to advance through
2900 * the queued requests in order to make the client behaviour
2901 * more predictable around resets, by not throwing away random
2902 * amount of batches it has prepared for execution. Sophisticated
2903 * clients can use gem_reset_stats_ioctl and dma fence status
2904 * (exported via sync_file info ioctl on explicit fences) to observe
2905 * when it loses the context state and should rebuild accordingly.
2906 *
2907 * The context ban, and ultimately the client ban, mechanism are safety
2908 * valves if client submission ends up resulting in nothing more than
2909 * subsequent hangs.
2910 */
2911
2912 if (guilty) {
2913 i915_gem_context_mark_guilty(request->ctx);
2914 skip_request(request);
2915 } else {
2916 i915_gem_context_mark_innocent(request->ctx);
2917 dma_fence_set_error(&request->fence, -EAGAIN);
2918 }
2919
2920 return guilty;
2921 }
2922
2923 static void i915_gem_reset_engine(struct intel_engine_cs *engine)
2924 {
2925 struct drm_i915_gem_request *request;
2926
2927 request = i915_gem_find_active_request(engine);
2928 if (request && i915_gem_reset_request(request)) {
2929 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2930 engine->name, request->global_seqno);
2931
2932 /* If this context is now banned, skip all pending requests. */
2933 if (i915_gem_context_is_banned(request->ctx))
2934 engine_skip_context(request);
2935 }
2936
2937 /* Setup the CS to resume from the breadcrumb of the hung request */
2938 engine->reset_hw(engine, request);
2939 }
2940
2941 void i915_gem_reset(struct drm_i915_private *dev_priv)
2942 {
2943 struct intel_engine_cs *engine;
2944 enum intel_engine_id id;
2945
2946 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2947
2948 i915_gem_retire_requests(dev_priv);
2949
2950 for_each_engine(engine, dev_priv, id) {
2951 struct i915_gem_context *ctx;
2952
2953 i915_gem_reset_engine(engine);
2954 ctx = fetch_and_zero(&engine->last_retired_context);
2955 if (ctx)
2956 engine->context_unpin(engine, ctx);
2957 }
2958
2959 i915_gem_restore_fences(dev_priv);
2960
2961 if (dev_priv->gt.awake) {
2962 intel_sanitize_gt_powersave(dev_priv);
2963 intel_enable_gt_powersave(dev_priv);
2964 if (INTEL_GEN(dev_priv) >= 6)
2965 gen6_rps_busy(dev_priv);
2966 }
2967 }
2968
2969 void i915_gem_reset_finish(struct drm_i915_private *dev_priv)
2970 {
2971 struct intel_engine_cs *engine;
2972 enum intel_engine_id id;
2973
2974 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2975
2976 for_each_engine(engine, dev_priv, id) {
2977 tasklet_enable(&engine->irq_tasklet);
2978 kthread_unpark(engine->breadcrumbs.signaler);
2979 }
2980 }
2981
2982 static void nop_submit_request(struct drm_i915_gem_request *request)
2983 {
2984 dma_fence_set_error(&request->fence, -EIO);
2985 i915_gem_request_submit(request);
2986 intel_engine_init_global_seqno(request->engine, request->global_seqno);
2987 }
2988
2989 static void engine_set_wedged(struct intel_engine_cs *engine)
2990 {
2991 struct drm_i915_gem_request *request;
2992 unsigned long flags;
2993
2994 /* We need to be sure that no thread is running the old callback as
2995 * we install the nop handler (otherwise we would submit a request
2996 * to hardware that will never complete). In order to prevent this
2997 * race, we wait until the machine is idle before making the swap
2998 * (using stop_machine()).
2999 */
3000 engine->submit_request = nop_submit_request;
3001
3002 /* Mark all executing requests as skipped */
3003 spin_lock_irqsave(&engine->timeline->lock, flags);
3004 list_for_each_entry(request, &engine->timeline->requests, link)
3005 dma_fence_set_error(&request->fence, -EIO);
3006 spin_unlock_irqrestore(&engine->timeline->lock, flags);
3007
3008 /* Mark all pending requests as complete so that any concurrent
3009 * (lockless) lookup doesn't try and wait upon the request as we
3010 * reset it.
3011 */
3012 intel_engine_init_global_seqno(engine,
3013 intel_engine_last_submit(engine));
3014
3015 /*
3016 * Clear the execlists queue up before freeing the requests, as those
3017 * are the ones that keep the context and ringbuffer backing objects
3018 * pinned in place.
3019 */
3020
3021 if (i915.enable_execlists) {
3022 unsigned long flags;
3023
3024 spin_lock_irqsave(&engine->timeline->lock, flags);
3025
3026 i915_gem_request_put(engine->execlist_port[0].request);
3027 i915_gem_request_put(engine->execlist_port[1].request);
3028 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
3029 engine->execlist_queue = RB_ROOT;
3030 engine->execlist_first = NULL;
3031
3032 spin_unlock_irqrestore(&engine->timeline->lock, flags);
3033 }
3034 }
3035
3036 static int __i915_gem_set_wedged_BKL(void *data)
3037 {
3038 struct drm_i915_private *i915 = data;
3039 struct intel_engine_cs *engine;
3040 enum intel_engine_id id;
3041
3042 for_each_engine(engine, i915, id)
3043 engine_set_wedged(engine);
3044
3045 return 0;
3046 }
3047
3048 void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
3049 {
3050 lockdep_assert_held(&dev_priv->drm.struct_mutex);
3051 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
3052
3053 /* Retire completed requests first so the list of inflight/incomplete
3054 * requests is accurate and we don't try and mark successful requests
3055 * as in error during __i915_gem_set_wedged_BKL().
3056 */
3057 i915_gem_retire_requests(dev_priv);
3058
3059 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
3060
3061 i915_gem_context_lost(dev_priv);
3062
3063 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
3064 }
3065
3066 bool i915_gem_unset_wedged(struct drm_i915_private *i915)
3067 {
3068 struct i915_gem_timeline *tl;
3069 int i;
3070
3071 lockdep_assert_held(&i915->drm.struct_mutex);
3072 if (!test_bit(I915_WEDGED, &i915->gpu_error.flags))
3073 return true;
3074
3075 /* Before unwedging, make sure that all pending operations
3076 * are flushed and errored out - we may have requests waiting upon
3077 * third party fences. We marked all inflight requests as EIO, and
3078 * every execbuf since returned EIO, for consistency we want all
3079 * the currently pending requests to also be marked as EIO, which
3080 * is done inside our nop_submit_request - and so we must wait.
3081 *
3082 * No more can be submitted until we reset the wedged bit.
3083 */
3084 list_for_each_entry(tl, &i915->gt.timelines, link) {
3085 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3086 struct drm_i915_gem_request *rq;
3087
3088 rq = i915_gem_active_peek(&tl->engine[i].last_request,
3089 &i915->drm.struct_mutex);
3090 if (!rq)
3091 continue;
3092
3093 /* We can't use our normal waiter as we want to
3094 * avoid recursively trying to handle the current
3095 * reset. The basic dma_fence_default_wait() installs
3096 * a callback for dma_fence_signal(), which is
3097 * triggered by our nop handler (indirectly, the
3098 * callback enables the signaler thread which is
3099 * woken by the nop_submit_request() advancing the seqno
3100 * and when the seqno passes the fence, the signaler
3101 * then signals the fence waking us up).
3102 */
3103 if (dma_fence_default_wait(&rq->fence, true,
3104 MAX_SCHEDULE_TIMEOUT) < 0)
3105 return false;
3106 }
3107 }
3108
3109 /* Undo nop_submit_request. We prevent all new i915 requests from
3110 * being queued (by disallowing execbuf whilst wedged) so having
3111 * waited for all active requests above, we know the system is idle
3112 * and do not have to worry about a thread being inside
3113 * engine->submit_request() as we swap over. So unlike installing
3114 * the nop_submit_request on reset, we can do this from normal
3115 * context and do not require stop_machine().
3116 */
3117 intel_engines_reset_default_submission(i915);
3118
3119 smp_mb__before_atomic(); /* complete takeover before enabling execbuf */
3120 clear_bit(I915_WEDGED, &i915->gpu_error.flags);
3121
3122 return true;
3123 }
3124
3125 static void
3126 i915_gem_retire_work_handler(struct work_struct *work)
3127 {
3128 struct drm_i915_private *dev_priv =
3129 container_of(work, typeof(*dev_priv), gt.retire_work.work);
3130 struct drm_device *dev = &dev_priv->drm;
3131
3132 /* Come back later if the device is busy... */
3133 if (mutex_trylock(&dev->struct_mutex)) {
3134 i915_gem_retire_requests(dev_priv);
3135 mutex_unlock(&dev->struct_mutex);
3136 }
3137
3138 /* Keep the retire handler running until we are finally idle.
3139 * We do not need to do this test under locking as in the worst-case
3140 * we queue the retire worker once too often.
3141 */
3142 if (READ_ONCE(dev_priv->gt.awake)) {
3143 i915_queue_hangcheck(dev_priv);
3144 queue_delayed_work(dev_priv->wq,
3145 &dev_priv->gt.retire_work,
3146 round_jiffies_up_relative(HZ));
3147 }
3148 }
3149
3150 static void
3151 i915_gem_idle_work_handler(struct work_struct *work)
3152 {
3153 struct drm_i915_private *dev_priv =
3154 container_of(work, typeof(*dev_priv), gt.idle_work.work);
3155 struct drm_device *dev = &dev_priv->drm;
3156 struct intel_engine_cs *engine;
3157 enum intel_engine_id id;
3158 bool rearm_hangcheck;
3159
3160 if (!READ_ONCE(dev_priv->gt.awake))
3161 return;
3162
3163 /*
3164 * Wait for last execlists context complete, but bail out in case a
3165 * new request is submitted.
3166 */
3167 wait_for(intel_engines_are_idle(dev_priv), 10);
3168 if (READ_ONCE(dev_priv->gt.active_requests))
3169 return;
3170
3171 rearm_hangcheck =
3172 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3173
3174 if (!mutex_trylock(&dev->struct_mutex)) {
3175 /* Currently busy, come back later */
3176 mod_delayed_work(dev_priv->wq,
3177 &dev_priv->gt.idle_work,
3178 msecs_to_jiffies(50));
3179 goto out_rearm;
3180 }
3181
3182 /*
3183 * New request retired after this work handler started, extend active
3184 * period until next instance of the work.
3185 */
3186 if (work_pending(work))
3187 goto out_unlock;
3188
3189 if (dev_priv->gt.active_requests)
3190 goto out_unlock;
3191
3192 if (wait_for(intel_engines_are_idle(dev_priv), 10))
3193 DRM_ERROR("Timeout waiting for engines to idle\n");
3194
3195 for_each_engine(engine, dev_priv, id) {
3196 intel_engine_disarm_breadcrumbs(engine);
3197 i915_gem_batch_pool_fini(&engine->batch_pool);
3198 }
3199
3200 GEM_BUG_ON(!dev_priv->gt.awake);
3201 dev_priv->gt.awake = false;
3202 rearm_hangcheck = false;
3203
3204 if (INTEL_GEN(dev_priv) >= 6)
3205 gen6_rps_idle(dev_priv);
3206 intel_runtime_pm_put(dev_priv);
3207 out_unlock:
3208 mutex_unlock(&dev->struct_mutex);
3209
3210 out_rearm:
3211 if (rearm_hangcheck) {
3212 GEM_BUG_ON(!dev_priv->gt.awake);
3213 i915_queue_hangcheck(dev_priv);
3214 }
3215 }
3216
3217 void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
3218 {
3219 struct drm_i915_gem_object *obj = to_intel_bo(gem);
3220 struct drm_i915_file_private *fpriv = file->driver_priv;
3221 struct i915_vma *vma, *vn;
3222
3223 mutex_lock(&obj->base.dev->struct_mutex);
3224 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
3225 if (vma->vm->file == fpriv)
3226 i915_vma_close(vma);
3227
3228 if (i915_gem_object_is_active(obj) &&
3229 !i915_gem_object_has_active_reference(obj)) {
3230 i915_gem_object_set_active_reference(obj);
3231 i915_gem_object_get(obj);
3232 }
3233 mutex_unlock(&obj->base.dev->struct_mutex);
3234 }
3235
3236 static unsigned long to_wait_timeout(s64 timeout_ns)
3237 {
3238 if (timeout_ns < 0)
3239 return MAX_SCHEDULE_TIMEOUT;
3240
3241 if (timeout_ns == 0)
3242 return 0;
3243
3244 return nsecs_to_jiffies_timeout(timeout_ns);
3245 }
3246
3247 /**
3248 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
3249 * @dev: drm device pointer
3250 * @data: ioctl data blob
3251 * @file: drm file pointer
3252 *
3253 * Returns 0 if successful, else an error is returned with the remaining time in
3254 * the timeout parameter.
3255 * -ETIME: object is still busy after timeout
3256 * -ERESTARTSYS: signal interrupted the wait
3257 * -ENONENT: object doesn't exist
3258 * Also possible, but rare:
3259 * -EAGAIN: GPU wedged
3260 * -ENOMEM: damn
3261 * -ENODEV: Internal IRQ fail
3262 * -E?: The add request failed
3263 *
3264 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3265 * non-zero timeout parameter the wait ioctl will wait for the given number of
3266 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3267 * without holding struct_mutex the object may become re-busied before this
3268 * function completes. A similar but shorter * race condition exists in the busy
3269 * ioctl
3270 */
3271 int
3272 i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3273 {
3274 struct drm_i915_gem_wait *args = data;
3275 struct drm_i915_gem_object *obj;
3276 ktime_t start;
3277 long ret;
3278
3279 if (args->flags != 0)
3280 return -EINVAL;
3281
3282 obj = i915_gem_object_lookup(file, args->bo_handle);
3283 if (!obj)
3284 return -ENOENT;
3285
3286 start = ktime_get();
3287
3288 ret = i915_gem_object_wait(obj,
3289 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3290 to_wait_timeout(args->timeout_ns),
3291 to_rps_client(file));
3292
3293 if (args->timeout_ns > 0) {
3294 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3295 if (args->timeout_ns < 0)
3296 args->timeout_ns = 0;
3297
3298 /*
3299 * Apparently ktime isn't accurate enough and occasionally has a
3300 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
3301 * things up to make the test happy. We allow up to 1 jiffy.
3302 *
3303 * This is a regression from the timespec->ktime conversion.
3304 */
3305 if (ret == -ETIME && !nsecs_to_jiffies(args->timeout_ns))
3306 args->timeout_ns = 0;
3307 }
3308
3309 i915_gem_object_put(obj);
3310 return ret;
3311 }
3312
3313 static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
3314 {
3315 int ret, i;
3316
3317 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3318 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3319 if (ret)
3320 return ret;
3321 }
3322
3323 return 0;
3324 }
3325
3326 static int wait_for_engine(struct intel_engine_cs *engine, int timeout_ms)
3327 {
3328 return wait_for(intel_engine_is_idle(engine), timeout_ms);
3329 }
3330
3331 static int wait_for_engines(struct drm_i915_private *i915)
3332 {
3333 struct intel_engine_cs *engine;
3334 enum intel_engine_id id;
3335
3336 for_each_engine(engine, i915, id) {
3337 if (GEM_WARN_ON(wait_for_engine(engine, 50))) {
3338 i915_gem_set_wedged(i915);
3339 return -EIO;
3340 }
3341
3342 GEM_BUG_ON(intel_engine_get_seqno(engine) !=
3343 intel_engine_last_submit(engine));
3344 }
3345
3346 return 0;
3347 }
3348
3349 int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3350 {
3351 int ret;
3352
3353 if (flags & I915_WAIT_LOCKED) {
3354 struct i915_gem_timeline *tl;
3355
3356 lockdep_assert_held(&i915->drm.struct_mutex);
3357
3358 list_for_each_entry(tl, &i915->gt.timelines, link) {
3359 ret = wait_for_timeline(tl, flags);
3360 if (ret)
3361 return ret;
3362 }
3363
3364 i915_gem_retire_requests(i915);
3365 GEM_BUG_ON(i915->gt.active_requests);
3366
3367 ret = wait_for_engines(i915);
3368 } else {
3369 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
3370 }
3371
3372 return ret;
3373 }
3374
3375 static void __i915_gem_object_flush_for_display(struct drm_i915_gem_object *obj)
3376 {
3377 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU && !obj->cache_dirty)
3378 return;
3379
3380 i915_gem_clflush_object(obj, I915_CLFLUSH_FORCE);
3381 obj->base.write_domain = 0;
3382 }
3383
3384 void i915_gem_object_flush_if_display(struct drm_i915_gem_object *obj)
3385 {
3386 if (!READ_ONCE(obj->pin_display))
3387 return;
3388
3389 mutex_lock(&obj->base.dev->struct_mutex);
3390 __i915_gem_object_flush_for_display(obj);
3391 mutex_unlock(&obj->base.dev->struct_mutex);
3392 }
3393
3394 /**
3395 * Moves a single object to the WC read, and possibly write domain.
3396 * @obj: object to act on
3397 * @write: ask for write access or read only
3398 *
3399 * This function returns when the move is complete, including waiting on
3400 * flushes to occur.
3401 */
3402 int
3403 i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write)
3404 {
3405 int ret;
3406
3407 lockdep_assert_held(&obj->base.dev->struct_mutex);
3408
3409 ret = i915_gem_object_wait(obj,
3410 I915_WAIT_INTERRUPTIBLE |
3411 I915_WAIT_LOCKED |
3412 (write ? I915_WAIT_ALL : 0),
3413 MAX_SCHEDULE_TIMEOUT,
3414 NULL);
3415 if (ret)
3416 return ret;
3417
3418 if (obj->base.write_domain == I915_GEM_DOMAIN_WC)
3419 return 0;
3420
3421 /* Flush and acquire obj->pages so that we are coherent through
3422 * direct access in memory with previous cached writes through
3423 * shmemfs and that our cache domain tracking remains valid.
3424 * For example, if the obj->filp was moved to swap without us
3425 * being notified and releasing the pages, we would mistakenly
3426 * continue to assume that the obj remained out of the CPU cached
3427 * domain.
3428 */
3429 ret = i915_gem_object_pin_pages(obj);
3430 if (ret)
3431 return ret;
3432
3433 flush_write_domain(obj, ~I915_GEM_DOMAIN_WC);
3434
3435 /* Serialise direct access to this object with the barriers for
3436 * coherent writes from the GPU, by effectively invalidating the
3437 * WC domain upon first access.
3438 */
3439 if ((obj->base.read_domains & I915_GEM_DOMAIN_WC) == 0)
3440 mb();
3441
3442 /* It should now be out of any other write domains, and we can update
3443 * the domain values for our changes.
3444 */
3445 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_WC) != 0);
3446 obj->base.read_domains |= I915_GEM_DOMAIN_WC;
3447 if (write) {
3448 obj->base.read_domains = I915_GEM_DOMAIN_WC;
3449 obj->base.write_domain = I915_GEM_DOMAIN_WC;
3450 obj->mm.dirty = true;
3451 }
3452
3453 i915_gem_object_unpin_pages(obj);
3454 return 0;
3455 }
3456
3457 /**
3458 * Moves a single object to the GTT read, and possibly write domain.
3459 * @obj: object to act on
3460 * @write: ask for write access or read only
3461 *
3462 * This function returns when the move is complete, including waiting on
3463 * flushes to occur.
3464 */
3465 int
3466 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
3467 {
3468 int ret;
3469
3470 lockdep_assert_held(&obj->base.dev->struct_mutex);
3471
3472 ret = i915_gem_object_wait(obj,
3473 I915_WAIT_INTERRUPTIBLE |
3474 I915_WAIT_LOCKED |
3475 (write ? I915_WAIT_ALL : 0),
3476 MAX_SCHEDULE_TIMEOUT,
3477 NULL);
3478 if (ret)
3479 return ret;
3480
3481 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3482 return 0;
3483
3484 /* Flush and acquire obj->pages so that we are coherent through
3485 * direct access in memory with previous cached writes through
3486 * shmemfs and that our cache domain tracking remains valid.
3487 * For example, if the obj->filp was moved to swap without us
3488 * being notified and releasing the pages, we would mistakenly
3489 * continue to assume that the obj remained out of the CPU cached
3490 * domain.
3491 */
3492 ret = i915_gem_object_pin_pages(obj);
3493 if (ret)
3494 return ret;
3495
3496 flush_write_domain(obj, ~I915_GEM_DOMAIN_GTT);
3497
3498 /* Serialise direct access to this object with the barriers for
3499 * coherent writes from the GPU, by effectively invalidating the
3500 * GTT domain upon first access.
3501 */
3502 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3503 mb();
3504
3505 /* It should now be out of any other write domains, and we can update
3506 * the domain values for our changes.
3507 */
3508 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3509 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3510 if (write) {
3511 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3512 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3513 obj->mm.dirty = true;
3514 }
3515
3516 i915_gem_object_unpin_pages(obj);
3517 return 0;
3518 }
3519
3520 /**
3521 * Changes the cache-level of an object across all VMA.
3522 * @obj: object to act on
3523 * @cache_level: new cache level to set for the object
3524 *
3525 * After this function returns, the object will be in the new cache-level
3526 * across all GTT and the contents of the backing storage will be coherent,
3527 * with respect to the new cache-level. In order to keep the backing storage
3528 * coherent for all users, we only allow a single cache level to be set
3529 * globally on the object and prevent it from being changed whilst the
3530 * hardware is reading from the object. That is if the object is currently
3531 * on the scanout it will be set to uncached (or equivalent display
3532 * cache coherency) and all non-MOCS GPU access will also be uncached so
3533 * that all direct access to the scanout remains coherent.
3534 */
3535 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3536 enum i915_cache_level cache_level)
3537 {
3538 struct i915_vma *vma;
3539 int ret;
3540
3541 lockdep_assert_held(&obj->base.dev->struct_mutex);
3542
3543 if (obj->cache_level == cache_level)
3544 return 0;
3545
3546 /* Inspect the list of currently bound VMA and unbind any that would
3547 * be invalid given the new cache-level. This is principally to
3548 * catch the issue of the CS prefetch crossing page boundaries and
3549 * reading an invalid PTE on older architectures.
3550 */
3551 restart:
3552 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3553 if (!drm_mm_node_allocated(&vma->node))
3554 continue;
3555
3556 if (i915_vma_is_pinned(vma)) {
3557 DRM_DEBUG("can not change the cache level of pinned objects\n");
3558 return -EBUSY;
3559 }
3560
3561 if (i915_gem_valid_gtt_space(vma, cache_level))
3562 continue;
3563
3564 ret = i915_vma_unbind(vma);
3565 if (ret)
3566 return ret;
3567
3568 /* As unbinding may affect other elements in the
3569 * obj->vma_list (due to side-effects from retiring
3570 * an active vma), play safe and restart the iterator.
3571 */
3572 goto restart;
3573 }
3574
3575 /* We can reuse the existing drm_mm nodes but need to change the
3576 * cache-level on the PTE. We could simply unbind them all and
3577 * rebind with the correct cache-level on next use. However since
3578 * we already have a valid slot, dma mapping, pages etc, we may as
3579 * rewrite the PTE in the belief that doing so tramples upon less
3580 * state and so involves less work.
3581 */
3582 if (obj->bind_count) {
3583 /* Before we change the PTE, the GPU must not be accessing it.
3584 * If we wait upon the object, we know that all the bound
3585 * VMA are no longer active.
3586 */
3587 ret = i915_gem_object_wait(obj,
3588 I915_WAIT_INTERRUPTIBLE |
3589 I915_WAIT_LOCKED |
3590 I915_WAIT_ALL,
3591 MAX_SCHEDULE_TIMEOUT,
3592 NULL);
3593 if (ret)
3594 return ret;
3595
3596 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3597 cache_level != I915_CACHE_NONE) {
3598 /* Access to snoopable pages through the GTT is
3599 * incoherent and on some machines causes a hard
3600 * lockup. Relinquish the CPU mmaping to force
3601 * userspace to refault in the pages and we can
3602 * then double check if the GTT mapping is still
3603 * valid for that pointer access.
3604 */
3605 i915_gem_release_mmap(obj);
3606
3607 /* As we no longer need a fence for GTT access,
3608 * we can relinquish it now (and so prevent having
3609 * to steal a fence from someone else on the next
3610 * fence request). Note GPU activity would have
3611 * dropped the fence as all snoopable access is
3612 * supposed to be linear.
3613 */
3614 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3615 ret = i915_vma_put_fence(vma);
3616 if (ret)
3617 return ret;
3618 }
3619 } else {
3620 /* We either have incoherent backing store and
3621 * so no GTT access or the architecture is fully
3622 * coherent. In such cases, existing GTT mmaps
3623 * ignore the cache bit in the PTE and we can
3624 * rewrite it without confusing the GPU or having
3625 * to force userspace to fault back in its mmaps.
3626 */
3627 }
3628
3629 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3630 if (!drm_mm_node_allocated(&vma->node))
3631 continue;
3632
3633 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3634 if (ret)
3635 return ret;
3636 }
3637 }
3638
3639 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
3640 i915_gem_object_is_coherent(obj))
3641 obj->cache_dirty = true;
3642
3643 list_for_each_entry(vma, &obj->vma_list, obj_link)
3644 vma->node.color = cache_level;
3645 obj->cache_level = cache_level;
3646
3647 return 0;
3648 }
3649
3650 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3651 struct drm_file *file)
3652 {
3653 struct drm_i915_gem_caching *args = data;
3654 struct drm_i915_gem_object *obj;
3655 int err = 0;
3656
3657 rcu_read_lock();
3658 obj = i915_gem_object_lookup_rcu(file, args->handle);
3659 if (!obj) {
3660 err = -ENOENT;
3661 goto out;
3662 }
3663
3664 switch (obj->cache_level) {
3665 case I915_CACHE_LLC:
3666 case I915_CACHE_L3_LLC:
3667 args->caching = I915_CACHING_CACHED;
3668 break;
3669
3670 case I915_CACHE_WT:
3671 args->caching = I915_CACHING_DISPLAY;
3672 break;
3673
3674 default:
3675 args->caching = I915_CACHING_NONE;
3676 break;
3677 }
3678 out:
3679 rcu_read_unlock();
3680 return err;
3681 }
3682
3683 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3684 struct drm_file *file)
3685 {
3686 struct drm_i915_private *i915 = to_i915(dev);
3687 struct drm_i915_gem_caching *args = data;
3688 struct drm_i915_gem_object *obj;
3689 enum i915_cache_level level;
3690 int ret = 0;
3691
3692 switch (args->caching) {
3693 case I915_CACHING_NONE:
3694 level = I915_CACHE_NONE;
3695 break;
3696 case I915_CACHING_CACHED:
3697 /*
3698 * Due to a HW issue on BXT A stepping, GPU stores via a
3699 * snooped mapping may leave stale data in a corresponding CPU
3700 * cacheline, whereas normally such cachelines would get
3701 * invalidated.
3702 */
3703 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
3704 return -ENODEV;
3705
3706 level = I915_CACHE_LLC;
3707 break;
3708 case I915_CACHING_DISPLAY:
3709 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
3710 break;
3711 default:
3712 return -EINVAL;
3713 }
3714
3715 obj = i915_gem_object_lookup(file, args->handle);
3716 if (!obj)
3717 return -ENOENT;
3718
3719 if (obj->cache_level == level)
3720 goto out;
3721
3722 ret = i915_gem_object_wait(obj,
3723 I915_WAIT_INTERRUPTIBLE,
3724 MAX_SCHEDULE_TIMEOUT,
3725 to_rps_client(file));
3726 if (ret)
3727 goto out;
3728
3729 ret = i915_mutex_lock_interruptible(dev);
3730 if (ret)
3731 goto out;
3732
3733 ret = i915_gem_object_set_cache_level(obj, level);
3734 mutex_unlock(&dev->struct_mutex);
3735
3736 out:
3737 i915_gem_object_put(obj);
3738 return ret;
3739 }
3740
3741 /*
3742 * Prepare buffer for display plane (scanout, cursors, etc).
3743 * Can be called from an uninterruptible phase (modesetting) and allows
3744 * any flushes to be pipelined (for pageflips).
3745 */
3746 struct i915_vma *
3747 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3748 u32 alignment,
3749 const struct i915_ggtt_view *view)
3750 {
3751 struct i915_vma *vma;
3752 int ret;
3753
3754 lockdep_assert_held(&obj->base.dev->struct_mutex);
3755
3756 /* Mark the pin_display early so that we account for the
3757 * display coherency whilst setting up the cache domains.
3758 */
3759 obj->pin_display++;
3760
3761 /* The display engine is not coherent with the LLC cache on gen6. As
3762 * a result, we make sure that the pinning that is about to occur is
3763 * done with uncached PTEs. This is lowest common denominator for all
3764 * chipsets.
3765 *
3766 * However for gen6+, we could do better by using the GFDT bit instead
3767 * of uncaching, which would allow us to flush all the LLC-cached data
3768 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3769 */
3770 ret = i915_gem_object_set_cache_level(obj,
3771 HAS_WT(to_i915(obj->base.dev)) ?
3772 I915_CACHE_WT : I915_CACHE_NONE);
3773 if (ret) {
3774 vma = ERR_PTR(ret);
3775 goto err_unpin_display;
3776 }
3777
3778 /* As the user may map the buffer once pinned in the display plane
3779 * (e.g. libkms for the bootup splash), we have to ensure that we
3780 * always use map_and_fenceable for all scanout buffers. However,
3781 * it may simply be too big to fit into mappable, in which case
3782 * put it anyway and hope that userspace can cope (but always first
3783 * try to preserve the existing ABI).
3784 */
3785 vma = ERR_PTR(-ENOSPC);
3786 if (!view || view->type == I915_GGTT_VIEW_NORMAL)
3787 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3788 PIN_MAPPABLE | PIN_NONBLOCK);
3789 if (IS_ERR(vma)) {
3790 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3791 unsigned int flags;
3792
3793 /* Valleyview is definitely limited to scanning out the first
3794 * 512MiB. Lets presume this behaviour was inherited from the
3795 * g4x display engine and that all earlier gen are similarly
3796 * limited. Testing suggests that it is a little more
3797 * complicated than this. For example, Cherryview appears quite
3798 * happy to scanout from anywhere within its global aperture.
3799 */
3800 flags = 0;
3801 if (HAS_GMCH_DISPLAY(i915))
3802 flags = PIN_MAPPABLE;
3803 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3804 }
3805 if (IS_ERR(vma))
3806 goto err_unpin_display;
3807
3808 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3809
3810 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
3811 __i915_gem_object_flush_for_display(obj);
3812 intel_fb_obj_flush(obj, ORIGIN_DIRTYFB);
3813
3814 /* It should now be out of any other write domains, and we can update
3815 * the domain values for our changes.
3816 */
3817 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
3818
3819 return vma;
3820
3821 err_unpin_display:
3822 obj->pin_display--;
3823 return vma;
3824 }
3825
3826 void
3827 i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
3828 {
3829 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
3830
3831 if (WARN_ON(vma->obj->pin_display == 0))
3832 return;
3833
3834 if (--vma->obj->pin_display == 0)
3835 vma->display_alignment = I915_GTT_MIN_ALIGNMENT;
3836
3837 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3838 i915_gem_object_bump_inactive_ggtt(vma->obj);
3839
3840 i915_vma_unpin(vma);
3841 }
3842
3843 /**
3844 * Moves a single object to the CPU read, and possibly write domain.
3845 * @obj: object to act on
3846 * @write: requesting write or read-only access
3847 *
3848 * This function returns when the move is complete, including waiting on
3849 * flushes to occur.
3850 */
3851 int
3852 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
3853 {
3854 int ret;
3855
3856 lockdep_assert_held(&obj->base.dev->struct_mutex);
3857
3858 ret = i915_gem_object_wait(obj,
3859 I915_WAIT_INTERRUPTIBLE |
3860 I915_WAIT_LOCKED |
3861 (write ? I915_WAIT_ALL : 0),
3862 MAX_SCHEDULE_TIMEOUT,
3863 NULL);
3864 if (ret)
3865 return ret;
3866
3867 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3868 return 0;
3869
3870 flush_write_domain(obj, ~I915_GEM_DOMAIN_CPU);
3871
3872 /* Flush the CPU cache if it's still invalid. */
3873 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
3874 i915_gem_clflush_object(obj, I915_CLFLUSH_SYNC);
3875 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
3876 }
3877
3878 /* It should now be out of any other write domains, and we can update
3879 * the domain values for our changes.
3880 */
3881 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3882
3883 /* If we're writing through the CPU, then the GPU read domains will
3884 * need to be invalidated at next use.
3885 */
3886 if (write) {
3887 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3888 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3889 }
3890
3891 return 0;
3892 }
3893
3894 /* Throttle our rendering by waiting until the ring has completed our requests
3895 * emitted over 20 msec ago.
3896 *
3897 * Note that if we were to use the current jiffies each time around the loop,
3898 * we wouldn't escape the function with any frames outstanding if the time to
3899 * render a frame was over 20ms.
3900 *
3901 * This should get us reasonable parallelism between CPU and GPU but also
3902 * relatively low latency when blocking on a particular request to finish.
3903 */
3904 static int
3905 i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
3906 {
3907 struct drm_i915_private *dev_priv = to_i915(dev);
3908 struct drm_i915_file_private *file_priv = file->driver_priv;
3909 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
3910 struct drm_i915_gem_request *request, *target = NULL;
3911 long ret;
3912
3913 /* ABI: return -EIO if already wedged */
3914 if (i915_terminally_wedged(&dev_priv->gpu_error))
3915 return -EIO;
3916
3917 spin_lock(&file_priv->mm.lock);
3918 list_for_each_entry(request, &file_priv->mm.request_list, client_link) {
3919 if (time_after_eq(request->emitted_jiffies, recent_enough))
3920 break;
3921
3922 if (target) {
3923 list_del(&target->client_link);
3924 target->file_priv = NULL;
3925 }
3926
3927 target = request;
3928 }
3929 if (target)
3930 i915_gem_request_get(target);
3931 spin_unlock(&file_priv->mm.lock);
3932
3933 if (target == NULL)
3934 return 0;
3935
3936 ret = i915_wait_request(target,
3937 I915_WAIT_INTERRUPTIBLE,
3938 MAX_SCHEDULE_TIMEOUT);
3939 i915_gem_request_put(target);
3940
3941 return ret < 0 ? ret : 0;
3942 }
3943
3944 struct i915_vma *
3945 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3946 const struct i915_ggtt_view *view,
3947 u64 size,
3948 u64 alignment,
3949 u64 flags)
3950 {
3951 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3952 struct i915_address_space *vm = &dev_priv->ggtt.base;
3953 struct i915_vma *vma;
3954 int ret;
3955
3956 lockdep_assert_held(&obj->base.dev->struct_mutex);
3957
3958 vma = i915_vma_instance(obj, vm, view);
3959 if (unlikely(IS_ERR(vma)))
3960 return vma;
3961
3962 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3963 if (flags & PIN_NONBLOCK &&
3964 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
3965 return ERR_PTR(-ENOSPC);
3966
3967 if (flags & PIN_MAPPABLE) {
3968 /* If the required space is larger than the available
3969 * aperture, we will not able to find a slot for the
3970 * object and unbinding the object now will be in
3971 * vain. Worse, doing so may cause us to ping-pong
3972 * the object in and out of the Global GTT and
3973 * waste a lot of cycles under the mutex.
3974 */
3975 if (vma->fence_size > dev_priv->ggtt.mappable_end)
3976 return ERR_PTR(-E2BIG);
3977
3978 /* If NONBLOCK is set the caller is optimistically
3979 * trying to cache the full object within the mappable
3980 * aperture, and *must* have a fallback in place for
3981 * situations where we cannot bind the object. We
3982 * can be a little more lax here and use the fallback
3983 * more often to avoid costly migrations of ourselves
3984 * and other objects within the aperture.
3985 *
3986 * Half-the-aperture is used as a simple heuristic.
3987 * More interesting would to do search for a free
3988 * block prior to making the commitment to unbind.
3989 * That caters for the self-harm case, and with a
3990 * little more heuristics (e.g. NOFAULT, NOEVICT)
3991 * we could try to minimise harm to others.
3992 */
3993 if (flags & PIN_NONBLOCK &&
3994 vma->fence_size > dev_priv->ggtt.mappable_end / 2)
3995 return ERR_PTR(-ENOSPC);
3996 }
3997
3998 WARN(i915_vma_is_pinned(vma),
3999 "bo is already pinned in ggtt with incorrect alignment:"
4000 " offset=%08x, req.alignment=%llx,"
4001 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
4002 i915_ggtt_offset(vma), alignment,
4003 !!(flags & PIN_MAPPABLE),
4004 i915_vma_is_map_and_fenceable(vma));
4005 ret = i915_vma_unbind(vma);
4006 if (ret)
4007 return ERR_PTR(ret);
4008 }
4009
4010 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
4011 if (ret)
4012 return ERR_PTR(ret);
4013
4014 return vma;
4015 }
4016
4017 static __always_inline unsigned int __busy_read_flag(unsigned int id)
4018 {
4019 /* Note that we could alias engines in the execbuf API, but
4020 * that would be very unwise as it prevents userspace from
4021 * fine control over engine selection. Ahem.
4022 *
4023 * This should be something like EXEC_MAX_ENGINE instead of
4024 * I915_NUM_ENGINES.
4025 */
4026 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
4027 return 0x10000 << id;
4028 }
4029
4030 static __always_inline unsigned int __busy_write_id(unsigned int id)
4031 {
4032 /* The uABI guarantees an active writer is also amongst the read
4033 * engines. This would be true if we accessed the activity tracking
4034 * under the lock, but as we perform the lookup of the object and
4035 * its activity locklessly we can not guarantee that the last_write
4036 * being active implies that we have set the same engine flag from
4037 * last_read - hence we always set both read and write busy for
4038 * last_write.
4039 */
4040 return id | __busy_read_flag(id);
4041 }
4042
4043 static __always_inline unsigned int
4044 __busy_set_if_active(const struct dma_fence *fence,
4045 unsigned int (*flag)(unsigned int id))
4046 {
4047 struct drm_i915_gem_request *rq;
4048
4049 /* We have to check the current hw status of the fence as the uABI
4050 * guarantees forward progress. We could rely on the idle worker
4051 * to eventually flush us, but to minimise latency just ask the
4052 * hardware.
4053 *
4054 * Note we only report on the status of native fences.
4055 */
4056 if (!dma_fence_is_i915(fence))
4057 return 0;
4058
4059 /* opencode to_request() in order to avoid const warnings */
4060 rq = container_of(fence, struct drm_i915_gem_request, fence);
4061 if (i915_gem_request_completed(rq))
4062 return 0;
4063
4064 return flag(rq->engine->uabi_id);
4065 }
4066
4067 static __always_inline unsigned int
4068 busy_check_reader(const struct dma_fence *fence)
4069 {
4070 return __busy_set_if_active(fence, __busy_read_flag);
4071 }
4072
4073 static __always_inline unsigned int
4074 busy_check_writer(const struct dma_fence *fence)
4075 {
4076 if (!fence)
4077 return 0;
4078
4079 return __busy_set_if_active(fence, __busy_write_id);
4080 }
4081
4082 int
4083 i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4084 struct drm_file *file)
4085 {
4086 struct drm_i915_gem_busy *args = data;
4087 struct drm_i915_gem_object *obj;
4088 struct reservation_object_list *list;
4089 unsigned int seq;
4090 int err;
4091
4092 err = -ENOENT;
4093 rcu_read_lock();
4094 obj = i915_gem_object_lookup_rcu(file, args->handle);
4095 if (!obj)
4096 goto out;
4097
4098 /* A discrepancy here is that we do not report the status of
4099 * non-i915 fences, i.e. even though we may report the object as idle,
4100 * a call to set-domain may still stall waiting for foreign rendering.
4101 * This also means that wait-ioctl may report an object as busy,
4102 * where busy-ioctl considers it idle.
4103 *
4104 * We trade the ability to warn of foreign fences to report on which
4105 * i915 engines are active for the object.
4106 *
4107 * Alternatively, we can trade that extra information on read/write
4108 * activity with
4109 * args->busy =
4110 * !reservation_object_test_signaled_rcu(obj->resv, true);
4111 * to report the overall busyness. This is what the wait-ioctl does.
4112 *
4113 */
4114 retry:
4115 seq = raw_read_seqcount(&obj->resv->seq);
4116
4117 /* Translate the exclusive fence to the READ *and* WRITE engine */
4118 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
4119
4120 /* Translate shared fences to READ set of engines */
4121 list = rcu_dereference(obj->resv->fence);
4122 if (list) {
4123 unsigned int shared_count = list->shared_count, i;
4124
4125 for (i = 0; i < shared_count; ++i) {
4126 struct dma_fence *fence =
4127 rcu_dereference(list->shared[i]);
4128
4129 args->busy |= busy_check_reader(fence);
4130 }
4131 }
4132
4133 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
4134 goto retry;
4135
4136 err = 0;
4137 out:
4138 rcu_read_unlock();
4139 return err;
4140 }
4141
4142 int
4143 i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4144 struct drm_file *file_priv)
4145 {
4146 return i915_gem_ring_throttle(dev, file_priv);
4147 }
4148
4149 int
4150 i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4151 struct drm_file *file_priv)
4152 {
4153 struct drm_i915_private *dev_priv = to_i915(dev);
4154 struct drm_i915_gem_madvise *args = data;
4155 struct drm_i915_gem_object *obj;
4156 int err;
4157
4158 switch (args->madv) {
4159 case I915_MADV_DONTNEED:
4160 case I915_MADV_WILLNEED:
4161 break;
4162 default:
4163 return -EINVAL;
4164 }
4165
4166 obj = i915_gem_object_lookup(file_priv, args->handle);
4167 if (!obj)
4168 return -ENOENT;
4169
4170 err = mutex_lock_interruptible(&obj->mm.lock);
4171 if (err)
4172 goto out;
4173
4174 if (obj->mm.pages &&
4175 i915_gem_object_is_tiled(obj) &&
4176 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4177 if (obj->mm.madv == I915_MADV_WILLNEED) {
4178 GEM_BUG_ON(!obj->mm.quirked);
4179 __i915_gem_object_unpin_pages(obj);
4180 obj->mm.quirked = false;
4181 }
4182 if (args->madv == I915_MADV_WILLNEED) {
4183 GEM_BUG_ON(obj->mm.quirked);
4184 __i915_gem_object_pin_pages(obj);
4185 obj->mm.quirked = true;
4186 }
4187 }
4188
4189 if (obj->mm.madv != __I915_MADV_PURGED)
4190 obj->mm.madv = args->madv;
4191
4192 /* if the object is no longer attached, discard its backing storage */
4193 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
4194 i915_gem_object_truncate(obj);
4195
4196 args->retained = obj->mm.madv != __I915_MADV_PURGED;
4197 mutex_unlock(&obj->mm.lock);
4198
4199 out:
4200 i915_gem_object_put(obj);
4201 return err;
4202 }
4203
4204 static void
4205 frontbuffer_retire(struct i915_gem_active *active,
4206 struct drm_i915_gem_request *request)
4207 {
4208 struct drm_i915_gem_object *obj =
4209 container_of(active, typeof(*obj), frontbuffer_write);
4210
4211 intel_fb_obj_flush(obj, ORIGIN_CS);
4212 }
4213
4214 void i915_gem_object_init(struct drm_i915_gem_object *obj,
4215 const struct drm_i915_gem_object_ops *ops)
4216 {
4217 mutex_init(&obj->mm.lock);
4218
4219 INIT_LIST_HEAD(&obj->global_link);
4220 INIT_LIST_HEAD(&obj->userfault_link);
4221 INIT_LIST_HEAD(&obj->obj_exec_link);
4222 INIT_LIST_HEAD(&obj->vma_list);
4223 INIT_LIST_HEAD(&obj->batch_pool_link);
4224
4225 obj->ops = ops;
4226
4227 reservation_object_init(&obj->__builtin_resv);
4228 obj->resv = &obj->__builtin_resv;
4229
4230 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
4231 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
4232
4233 obj->mm.madv = I915_MADV_WILLNEED;
4234 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
4235 mutex_init(&obj->mm.get_page.lock);
4236
4237 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
4238 }
4239
4240 static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4241 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
4242 I915_GEM_OBJECT_IS_SHRINKABLE,
4243
4244 .get_pages = i915_gem_object_get_pages_gtt,
4245 .put_pages = i915_gem_object_put_pages_gtt,
4246
4247 .pwrite = i915_gem_object_pwrite_gtt,
4248 };
4249
4250 struct drm_i915_gem_object *
4251 i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size)
4252 {
4253 struct drm_i915_gem_object *obj;
4254 struct address_space *mapping;
4255 gfp_t mask;
4256 int ret;
4257
4258 /* There is a prevalence of the assumption that we fit the object's
4259 * page count inside a 32bit _signed_ variable. Let's document this and
4260 * catch if we ever need to fix it. In the meantime, if you do spot
4261 * such a local variable, please consider fixing!
4262 */
4263 if (size >> PAGE_SHIFT > INT_MAX)
4264 return ERR_PTR(-E2BIG);
4265
4266 if (overflows_type(size, obj->base.size))
4267 return ERR_PTR(-E2BIG);
4268
4269 obj = i915_gem_object_alloc(dev_priv);
4270 if (obj == NULL)
4271 return ERR_PTR(-ENOMEM);
4272
4273 ret = drm_gem_object_init(&dev_priv->drm, &obj->base, size);
4274 if (ret)
4275 goto fail;
4276
4277 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4278 if (IS_I965GM(dev_priv) || IS_I965G(dev_priv)) {
4279 /* 965gm cannot relocate objects above 4GiB. */
4280 mask &= ~__GFP_HIGHMEM;
4281 mask |= __GFP_DMA32;
4282 }
4283
4284 mapping = obj->base.filp->f_mapping;
4285 mapping_set_gfp_mask(mapping, mask);
4286
4287 i915_gem_object_init(obj, &i915_gem_object_ops);
4288
4289 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4290 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4291
4292 if (HAS_LLC(dev_priv)) {
4293 /* On some devices, we can have the GPU use the LLC (the CPU
4294 * cache) for about a 10% performance improvement
4295 * compared to uncached. Graphics requests other than
4296 * display scanout are coherent with the CPU in
4297 * accessing this cache. This means in this mode we
4298 * don't need to clflush on the CPU side, and on the
4299 * GPU side we only need to flush internal caches to
4300 * get data visible to the CPU.
4301 *
4302 * However, we maintain the display planes as UC, and so
4303 * need to rebind when first used as such.
4304 */
4305 obj->cache_level = I915_CACHE_LLC;
4306 } else
4307 obj->cache_level = I915_CACHE_NONE;
4308
4309 trace_i915_gem_object_create(obj);
4310
4311 return obj;
4312
4313 fail:
4314 i915_gem_object_free(obj);
4315 return ERR_PTR(ret);
4316 }
4317
4318 static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4319 {
4320 /* If we are the last user of the backing storage (be it shmemfs
4321 * pages or stolen etc), we know that the pages are going to be
4322 * immediately released. In this case, we can then skip copying
4323 * back the contents from the GPU.
4324 */
4325
4326 if (obj->mm.madv != I915_MADV_WILLNEED)
4327 return false;
4328
4329 if (obj->base.filp == NULL)
4330 return true;
4331
4332 /* At first glance, this looks racy, but then again so would be
4333 * userspace racing mmap against close. However, the first external
4334 * reference to the filp can only be obtained through the
4335 * i915_gem_mmap_ioctl() which safeguards us against the user
4336 * acquiring such a reference whilst we are in the middle of
4337 * freeing the object.
4338 */
4339 return atomic_long_read(&obj->base.filp->f_count) == 1;
4340 }
4341
4342 static void __i915_gem_free_objects(struct drm_i915_private *i915,
4343 struct llist_node *freed)
4344 {
4345 struct drm_i915_gem_object *obj, *on;
4346
4347 mutex_lock(&i915->drm.struct_mutex);
4348 intel_runtime_pm_get(i915);
4349 llist_for_each_entry(obj, freed, freed) {
4350 struct i915_vma *vma, *vn;
4351
4352 trace_i915_gem_object_destroy(obj);
4353
4354 GEM_BUG_ON(i915_gem_object_is_active(obj));
4355 list_for_each_entry_safe(vma, vn,
4356 &obj->vma_list, obj_link) {
4357 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4358 GEM_BUG_ON(i915_vma_is_active(vma));
4359 vma->flags &= ~I915_VMA_PIN_MASK;
4360 i915_vma_close(vma);
4361 }
4362 GEM_BUG_ON(!list_empty(&obj->vma_list));
4363 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
4364
4365 list_del(&obj->global_link);
4366 }
4367 intel_runtime_pm_put(i915);
4368 mutex_unlock(&i915->drm.struct_mutex);
4369
4370 cond_resched();
4371
4372 llist_for_each_entry_safe(obj, on, freed, freed) {
4373 GEM_BUG_ON(obj->bind_count);
4374 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4375
4376 if (obj->ops->release)
4377 obj->ops->release(obj);
4378
4379 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4380 atomic_set(&obj->mm.pages_pin_count, 0);
4381 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
4382 GEM_BUG_ON(obj->mm.pages);
4383
4384 if (obj->base.import_attach)
4385 drm_prime_gem_destroy(&obj->base, NULL);
4386
4387 reservation_object_fini(&obj->__builtin_resv);
4388 drm_gem_object_release(&obj->base);
4389 i915_gem_info_remove_obj(i915, obj->base.size);
4390
4391 kfree(obj->bit_17);
4392 i915_gem_object_free(obj);
4393 }
4394 }
4395
4396 static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4397 {
4398 struct llist_node *freed;
4399
4400 freed = llist_del_all(&i915->mm.free_list);
4401 if (unlikely(freed))
4402 __i915_gem_free_objects(i915, freed);
4403 }
4404
4405 static void __i915_gem_free_work(struct work_struct *work)
4406 {
4407 struct drm_i915_private *i915 =
4408 container_of(work, struct drm_i915_private, mm.free_work);
4409 struct llist_node *freed;
4410
4411 /* All file-owned VMA should have been released by this point through
4412 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4413 * However, the object may also be bound into the global GTT (e.g.
4414 * older GPUs without per-process support, or for direct access through
4415 * the GTT either for the user or for scanout). Those VMA still need to
4416 * unbound now.
4417 */
4418
4419 while ((freed = llist_del_all(&i915->mm.free_list))) {
4420 __i915_gem_free_objects(i915, freed);
4421 if (need_resched())
4422 break;
4423 }
4424 }
4425
4426 static void __i915_gem_free_object_rcu(struct rcu_head *head)
4427 {
4428 struct drm_i915_gem_object *obj =
4429 container_of(head, typeof(*obj), rcu);
4430 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4431
4432 /* We can't simply use call_rcu() from i915_gem_free_object()
4433 * as we need to block whilst unbinding, and the call_rcu
4434 * task may be called from softirq context. So we take a
4435 * detour through a worker.
4436 */
4437 if (llist_add(&obj->freed, &i915->mm.free_list))
4438 schedule_work(&i915->mm.free_work);
4439 }
4440
4441 void i915_gem_free_object(struct drm_gem_object *gem_obj)
4442 {
4443 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4444
4445 if (obj->mm.quirked)
4446 __i915_gem_object_unpin_pages(obj);
4447
4448 if (discard_backing_storage(obj))
4449 obj->mm.madv = I915_MADV_DONTNEED;
4450
4451 /* Before we free the object, make sure any pure RCU-only
4452 * read-side critical sections are complete, e.g.
4453 * i915_gem_busy_ioctl(). For the corresponding synchronized
4454 * lookup see i915_gem_object_lookup_rcu().
4455 */
4456 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
4457 }
4458
4459 void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4460 {
4461 lockdep_assert_held(&obj->base.dev->struct_mutex);
4462
4463 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4464 if (i915_gem_object_is_active(obj))
4465 i915_gem_object_set_active_reference(obj);
4466 else
4467 i915_gem_object_put(obj);
4468 }
4469
4470 static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4471 {
4472 struct intel_engine_cs *engine;
4473 enum intel_engine_id id;
4474
4475 for_each_engine(engine, dev_priv, id)
4476 GEM_BUG_ON(engine->last_retired_context &&
4477 !i915_gem_context_is_kernel(engine->last_retired_context));
4478 }
4479
4480 void i915_gem_sanitize(struct drm_i915_private *i915)
4481 {
4482 /*
4483 * If we inherit context state from the BIOS or earlier occupants
4484 * of the GPU, the GPU may be in an inconsistent state when we
4485 * try to take over. The only way to remove the earlier state
4486 * is by resetting. However, resetting on earlier gen is tricky as
4487 * it may impact the display and we are uncertain about the stability
4488 * of the reset, so this could be applied to even earlier gen.
4489 */
4490 if (INTEL_GEN(i915) >= 5) {
4491 int reset = intel_gpu_reset(i915, ALL_ENGINES);
4492 WARN_ON(reset && reset != -ENODEV);
4493 }
4494 }
4495
4496 int i915_gem_suspend(struct drm_i915_private *dev_priv)
4497 {
4498 struct drm_device *dev = &dev_priv->drm;
4499 int ret;
4500
4501 intel_runtime_pm_get(dev_priv);
4502 intel_suspend_gt_powersave(dev_priv);
4503
4504 mutex_lock(&dev->struct_mutex);
4505
4506 /* We have to flush all the executing contexts to main memory so
4507 * that they can saved in the hibernation image. To ensure the last
4508 * context image is coherent, we have to switch away from it. That
4509 * leaves the dev_priv->kernel_context still active when
4510 * we actually suspend, and its image in memory may not match the GPU
4511 * state. Fortunately, the kernel_context is disposable and we do
4512 * not rely on its state.
4513 */
4514 ret = i915_gem_switch_to_kernel_context(dev_priv);
4515 if (ret)
4516 goto err_unlock;
4517
4518 ret = i915_gem_wait_for_idle(dev_priv,
4519 I915_WAIT_INTERRUPTIBLE |
4520 I915_WAIT_LOCKED);
4521 if (ret)
4522 goto err_unlock;
4523
4524 assert_kernel_context_is_current(dev_priv);
4525 i915_gem_context_lost(dev_priv);
4526 mutex_unlock(&dev->struct_mutex);
4527
4528 intel_guc_suspend(dev_priv);
4529
4530 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
4531 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4532
4533 /* As the idle_work is rearming if it detects a race, play safe and
4534 * repeat the flush until it is definitely idle.
4535 */
4536 while (flush_delayed_work(&dev_priv->gt.idle_work))
4537 ;
4538
4539 i915_gem_drain_freed_objects(dev_priv);
4540
4541 /* Assert that we sucessfully flushed all the work and
4542 * reset the GPU back to its idle, low power state.
4543 */
4544 WARN_ON(dev_priv->gt.awake);
4545 WARN_ON(!intel_engines_are_idle(dev_priv));
4546
4547 /*
4548 * Neither the BIOS, ourselves or any other kernel
4549 * expects the system to be in execlists mode on startup,
4550 * so we need to reset the GPU back to legacy mode. And the only
4551 * known way to disable logical contexts is through a GPU reset.
4552 *
4553 * So in order to leave the system in a known default configuration,
4554 * always reset the GPU upon unload and suspend. Afterwards we then
4555 * clean up the GEM state tracking, flushing off the requests and
4556 * leaving the system in a known idle state.
4557 *
4558 * Note that is of the upmost importance that the GPU is idle and
4559 * all stray writes are flushed *before* we dismantle the backing
4560 * storage for the pinned objects.
4561 *
4562 * However, since we are uncertain that resetting the GPU on older
4563 * machines is a good idea, we don't - just in case it leaves the
4564 * machine in an unusable condition.
4565 */
4566 i915_gem_sanitize(dev_priv);
4567 goto out_rpm_put;
4568
4569 err_unlock:
4570 mutex_unlock(&dev->struct_mutex);
4571 out_rpm_put:
4572 intel_runtime_pm_put(dev_priv);
4573 return ret;
4574 }
4575
4576 void i915_gem_resume(struct drm_i915_private *dev_priv)
4577 {
4578 struct drm_device *dev = &dev_priv->drm;
4579
4580 WARN_ON(dev_priv->gt.awake);
4581
4582 mutex_lock(&dev->struct_mutex);
4583 i915_gem_restore_gtt_mappings(dev_priv);
4584
4585 /* As we didn't flush the kernel context before suspend, we cannot
4586 * guarantee that the context image is complete. So let's just reset
4587 * it and start again.
4588 */
4589 dev_priv->gt.resume(dev_priv);
4590
4591 mutex_unlock(&dev->struct_mutex);
4592 }
4593
4594 void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
4595 {
4596 if (INTEL_GEN(dev_priv) < 5 ||
4597 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4598 return;
4599
4600 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4601 DISP_TILE_SURFACE_SWIZZLING);
4602
4603 if (IS_GEN5(dev_priv))
4604 return;
4605
4606 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4607 if (IS_GEN6(dev_priv))
4608 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
4609 else if (IS_GEN7(dev_priv))
4610 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
4611 else if (IS_GEN8(dev_priv))
4612 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
4613 else
4614 BUG();
4615 }
4616
4617 static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
4618 {
4619 I915_WRITE(RING_CTL(base), 0);
4620 I915_WRITE(RING_HEAD(base), 0);
4621 I915_WRITE(RING_TAIL(base), 0);
4622 I915_WRITE(RING_START(base), 0);
4623 }
4624
4625 static void init_unused_rings(struct drm_i915_private *dev_priv)
4626 {
4627 if (IS_I830(dev_priv)) {
4628 init_unused_ring(dev_priv, PRB1_BASE);
4629 init_unused_ring(dev_priv, SRB0_BASE);
4630 init_unused_ring(dev_priv, SRB1_BASE);
4631 init_unused_ring(dev_priv, SRB2_BASE);
4632 init_unused_ring(dev_priv, SRB3_BASE);
4633 } else if (IS_GEN2(dev_priv)) {
4634 init_unused_ring(dev_priv, SRB0_BASE);
4635 init_unused_ring(dev_priv, SRB1_BASE);
4636 } else if (IS_GEN3(dev_priv)) {
4637 init_unused_ring(dev_priv, PRB1_BASE);
4638 init_unused_ring(dev_priv, PRB2_BASE);
4639 }
4640 }
4641
4642 static int __i915_gem_restart_engines(void *data)
4643 {
4644 struct drm_i915_private *i915 = data;
4645 struct intel_engine_cs *engine;
4646 enum intel_engine_id id;
4647 int err;
4648
4649 for_each_engine(engine, i915, id) {
4650 err = engine->init_hw(engine);
4651 if (err)
4652 return err;
4653 }
4654
4655 return 0;
4656 }
4657
4658 int i915_gem_init_hw(struct drm_i915_private *dev_priv)
4659 {
4660 int ret;
4661
4662 dev_priv->gt.last_init_time = ktime_get();
4663
4664 /* Double layer security blanket, see i915_gem_init() */
4665 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4666
4667 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
4668 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4669
4670 if (IS_HASWELL(dev_priv))
4671 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
4672 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
4673
4674 if (HAS_PCH_NOP(dev_priv)) {
4675 if (IS_IVYBRIDGE(dev_priv)) {
4676 u32 temp = I915_READ(GEN7_MSG_CTL);
4677 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4678 I915_WRITE(GEN7_MSG_CTL, temp);
4679 } else if (INTEL_GEN(dev_priv) >= 7) {
4680 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4681 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4682 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4683 }
4684 }
4685
4686 i915_gem_init_swizzling(dev_priv);
4687
4688 /*
4689 * At least 830 can leave some of the unused rings
4690 * "active" (ie. head != tail) after resume which
4691 * will prevent c3 entry. Makes sure all unused rings
4692 * are totally idle.
4693 */
4694 init_unused_rings(dev_priv);
4695
4696 BUG_ON(!dev_priv->kernel_context);
4697
4698 ret = i915_ppgtt_init_hw(dev_priv);
4699 if (ret) {
4700 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4701 goto out;
4702 }
4703
4704 /* Need to do basic initialisation of all rings first: */
4705 ret = __i915_gem_restart_engines(dev_priv);
4706 if (ret)
4707 goto out;
4708
4709 intel_mocs_init_l3cc_table(dev_priv);
4710
4711 /* We can't enable contexts until all firmware is loaded */
4712 ret = intel_uc_init_hw(dev_priv);
4713 if (ret)
4714 goto out;
4715
4716 out:
4717 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4718 return ret;
4719 }
4720
4721 bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4722 {
4723 if (INTEL_INFO(dev_priv)->gen < 6)
4724 return false;
4725
4726 /* TODO: make semaphores and Execlists play nicely together */
4727 if (i915.enable_execlists)
4728 return false;
4729
4730 if (value >= 0)
4731 return value;
4732
4733 #ifdef CONFIG_INTEL_IOMMU
4734 /* Enable semaphores on SNB when IO remapping is off */
4735 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4736 return false;
4737 #endif
4738
4739 return true;
4740 }
4741
4742 int i915_gem_init(struct drm_i915_private *dev_priv)
4743 {
4744 int ret;
4745
4746 mutex_lock(&dev_priv->drm.struct_mutex);
4747
4748 i915_gem_clflush_init(dev_priv);
4749
4750 if (!i915.enable_execlists) {
4751 dev_priv->gt.resume = intel_legacy_submission_resume;
4752 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
4753 } else {
4754 dev_priv->gt.resume = intel_lr_context_resume;
4755 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
4756 }
4757
4758 /* This is just a security blanket to placate dragons.
4759 * On some systems, we very sporadically observe that the first TLBs
4760 * used by the CS may be stale, despite us poking the TLB reset. If
4761 * we hold the forcewake during initialisation these problems
4762 * just magically go away.
4763 */
4764 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4765
4766 i915_gem_init_userptr(dev_priv);
4767
4768 ret = i915_gem_init_ggtt(dev_priv);
4769 if (ret)
4770 goto out_unlock;
4771
4772 ret = i915_gem_context_init(dev_priv);
4773 if (ret)
4774 goto out_unlock;
4775
4776 ret = intel_engines_init(dev_priv);
4777 if (ret)
4778 goto out_unlock;
4779
4780 ret = i915_gem_init_hw(dev_priv);
4781 if (ret == -EIO) {
4782 /* Allow engine initialisation to fail by marking the GPU as
4783 * wedged. But we only want to do this where the GPU is angry,
4784 * for all other failure, such as an allocation failure, bail.
4785 */
4786 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
4787 i915_gem_set_wedged(dev_priv);
4788 ret = 0;
4789 }
4790
4791 out_unlock:
4792 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4793 mutex_unlock(&dev_priv->drm.struct_mutex);
4794
4795 return ret;
4796 }
4797
4798 void i915_gem_init_mmio(struct drm_i915_private *i915)
4799 {
4800 i915_gem_sanitize(i915);
4801 }
4802
4803 void
4804 i915_gem_cleanup_engines(struct drm_i915_private *dev_priv)
4805 {
4806 struct intel_engine_cs *engine;
4807 enum intel_engine_id id;
4808
4809 for_each_engine(engine, dev_priv, id)
4810 dev_priv->gt.cleanup_engine(engine);
4811 }
4812
4813 void
4814 i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4815 {
4816 int i;
4817
4818 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4819 !IS_CHERRYVIEW(dev_priv))
4820 dev_priv->num_fence_regs = 32;
4821 else if (INTEL_INFO(dev_priv)->gen >= 4 ||
4822 IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||
4823 IS_G33(dev_priv) || IS_PINEVIEW(dev_priv))
4824 dev_priv->num_fence_regs = 16;
4825 else
4826 dev_priv->num_fence_regs = 8;
4827
4828 if (intel_vgpu_active(dev_priv))
4829 dev_priv->num_fence_regs =
4830 I915_READ(vgtif_reg(avail_rs.fence_num));
4831
4832 /* Initialize fence registers to zero */
4833 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4834 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4835
4836 fence->i915 = dev_priv;
4837 fence->id = i;
4838 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4839 }
4840 i915_gem_restore_fences(dev_priv);
4841
4842 i915_gem_detect_bit_6_swizzle(dev_priv);
4843 }
4844
4845 int
4846 i915_gem_load_init(struct drm_i915_private *dev_priv)
4847 {
4848 int err = -ENOMEM;
4849
4850 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4851 if (!dev_priv->objects)
4852 goto err_out;
4853
4854 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4855 if (!dev_priv->vmas)
4856 goto err_objects;
4857
4858 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4859 SLAB_HWCACHE_ALIGN |
4860 SLAB_RECLAIM_ACCOUNT |
4861 SLAB_DESTROY_BY_RCU);
4862 if (!dev_priv->requests)
4863 goto err_vmas;
4864
4865 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4866 SLAB_HWCACHE_ALIGN |
4867 SLAB_RECLAIM_ACCOUNT);
4868 if (!dev_priv->dependencies)
4869 goto err_requests;
4870
4871 mutex_lock(&dev_priv->drm.struct_mutex);
4872 INIT_LIST_HEAD(&dev_priv->gt.timelines);
4873 err = i915_gem_timeline_init__global(dev_priv);
4874 mutex_unlock(&dev_priv->drm.struct_mutex);
4875 if (err)
4876 goto err_dependencies;
4877
4878 INIT_LIST_HEAD(&dev_priv->context_list);
4879 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4880 init_llist_head(&dev_priv->mm.free_list);
4881 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4882 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
4883 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4884 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
4885 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
4886 i915_gem_retire_work_handler);
4887 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
4888 i915_gem_idle_work_handler);
4889 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
4890 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
4891
4892 init_waitqueue_head(&dev_priv->pending_flip_queue);
4893
4894 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4895
4896 spin_lock_init(&dev_priv->fb_tracking.lock);
4897
4898 return 0;
4899
4900 err_dependencies:
4901 kmem_cache_destroy(dev_priv->dependencies);
4902 err_requests:
4903 kmem_cache_destroy(dev_priv->requests);
4904 err_vmas:
4905 kmem_cache_destroy(dev_priv->vmas);
4906 err_objects:
4907 kmem_cache_destroy(dev_priv->objects);
4908 err_out:
4909 return err;
4910 }
4911
4912 void i915_gem_load_cleanup(struct drm_i915_private *dev_priv)
4913 {
4914 i915_gem_drain_freed_objects(dev_priv);
4915 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
4916 WARN_ON(dev_priv->mm.object_count);
4917
4918 mutex_lock(&dev_priv->drm.struct_mutex);
4919 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4920 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4921 mutex_unlock(&dev_priv->drm.struct_mutex);
4922
4923 kmem_cache_destroy(dev_priv->dependencies);
4924 kmem_cache_destroy(dev_priv->requests);
4925 kmem_cache_destroy(dev_priv->vmas);
4926 kmem_cache_destroy(dev_priv->objects);
4927
4928 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4929 rcu_barrier();
4930 }
4931
4932 int i915_gem_freeze(struct drm_i915_private *dev_priv)
4933 {
4934 /* Discard all purgeable objects, let userspace recover those as
4935 * required after resuming.
4936 */
4937 i915_gem_shrink_all(dev_priv);
4938
4939 return 0;
4940 }
4941
4942 int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4943 {
4944 struct drm_i915_gem_object *obj;
4945 struct list_head *phases[] = {
4946 &dev_priv->mm.unbound_list,
4947 &dev_priv->mm.bound_list,
4948 NULL
4949 }, **p;
4950
4951 /* Called just before we write the hibernation image.
4952 *
4953 * We need to update the domain tracking to reflect that the CPU
4954 * will be accessing all the pages to create and restore from the
4955 * hibernation, and so upon restoration those pages will be in the
4956 * CPU domain.
4957 *
4958 * To make sure the hibernation image contains the latest state,
4959 * we update that state just before writing out the image.
4960 *
4961 * To try and reduce the hibernation image, we manually shrink
4962 * the objects as well, see i915_gem_freeze()
4963 */
4964
4965 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
4966 i915_gem_drain_freed_objects(dev_priv);
4967
4968 mutex_lock(&dev_priv->drm.struct_mutex);
4969 for (p = phases; *p; p++) {
4970 list_for_each_entry(obj, *p, global_link) {
4971 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4972 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4973 }
4974 }
4975 mutex_unlock(&dev_priv->drm.struct_mutex);
4976
4977 return 0;
4978 }
4979
4980 void i915_gem_release(struct drm_device *dev, struct drm_file *file)
4981 {
4982 struct drm_i915_file_private *file_priv = file->driver_priv;
4983 struct drm_i915_gem_request *request;
4984
4985 /* Clean up our request list when the client is going away, so that
4986 * later retire_requests won't dereference our soon-to-be-gone
4987 * file_priv.
4988 */
4989 spin_lock(&file_priv->mm.lock);
4990 list_for_each_entry(request, &file_priv->mm.request_list, client_link)
4991 request->file_priv = NULL;
4992 spin_unlock(&file_priv->mm.lock);
4993
4994 if (!list_empty(&file_priv->rps.link)) {
4995 spin_lock(&to_i915(dev)->rps.client_lock);
4996 list_del(&file_priv->rps.link);
4997 spin_unlock(&to_i915(dev)->rps.client_lock);
4998 }
4999 }
5000
5001 int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5002 {
5003 struct drm_i915_file_private *file_priv;
5004 int ret;
5005
5006 DRM_DEBUG("\n");
5007
5008 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5009 if (!file_priv)
5010 return -ENOMEM;
5011
5012 file->driver_priv = file_priv;
5013 file_priv->dev_priv = to_i915(dev);
5014 file_priv->file = file;
5015 INIT_LIST_HEAD(&file_priv->rps.link);
5016
5017 spin_lock_init(&file_priv->mm.lock);
5018 INIT_LIST_HEAD(&file_priv->mm.request_list);
5019
5020 file_priv->bsd_engine = -1;
5021
5022 ret = i915_gem_context_open(dev, file);
5023 if (ret)
5024 kfree(file_priv);
5025
5026 return ret;
5027 }
5028
5029 /**
5030 * i915_gem_track_fb - update frontbuffer tracking
5031 * @old: current GEM buffer for the frontbuffer slots
5032 * @new: new GEM buffer for the frontbuffer slots
5033 * @frontbuffer_bits: bitmask of frontbuffer slots
5034 *
5035 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5036 * from @old and setting them in @new. Both @old and @new can be NULL.
5037 */
5038 void i915_gem_track_fb(struct drm_i915_gem_object *old,
5039 struct drm_i915_gem_object *new,
5040 unsigned frontbuffer_bits)
5041 {
5042 /* Control of individual bits within the mask are guarded by
5043 * the owning plane->mutex, i.e. we can never see concurrent
5044 * manipulation of individual bits. But since the bitfield as a whole
5045 * is updated using RMW, we need to use atomics in order to update
5046 * the bits.
5047 */
5048 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
5049 sizeof(atomic_t) * BITS_PER_BYTE);
5050
5051 if (old) {
5052 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
5053 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
5054 }
5055
5056 if (new) {
5057 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
5058 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
5059 }
5060 }
5061
5062 /* Allocate a new GEM object and fill it with the supplied data */
5063 struct drm_i915_gem_object *
5064 i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
5065 const void *data, size_t size)
5066 {
5067 struct drm_i915_gem_object *obj;
5068 struct file *file;
5069 size_t offset;
5070 int err;
5071
5072 obj = i915_gem_object_create(dev_priv, round_up(size, PAGE_SIZE));
5073 if (IS_ERR(obj))
5074 return obj;
5075
5076 GEM_BUG_ON(obj->base.write_domain != I915_GEM_DOMAIN_CPU);
5077
5078 file = obj->base.filp;
5079 offset = 0;
5080 do {
5081 unsigned int len = min_t(typeof(size), size, PAGE_SIZE);
5082 struct page *page;
5083 void *pgdata, *vaddr;
5084
5085 err = pagecache_write_begin(file, file->f_mapping,
5086 offset, len, 0,
5087 &page, &pgdata);
5088 if (err < 0)
5089 goto fail;
5090
5091 vaddr = kmap(page);
5092 memcpy(vaddr, data, len);
5093 kunmap(page);
5094
5095 err = pagecache_write_end(file, file->f_mapping,
5096 offset, len, len,
5097 page, pgdata);
5098 if (err < 0)
5099 goto fail;
5100
5101 size -= len;
5102 data += len;
5103 offset += len;
5104 } while (size);
5105
5106 return obj;
5107
5108 fail:
5109 i915_gem_object_put(obj);
5110 return ERR_PTR(err);
5111 }
5112
5113 struct scatterlist *
5114 i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
5115 unsigned int n,
5116 unsigned int *offset)
5117 {
5118 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
5119 struct scatterlist *sg;
5120 unsigned int idx, count;
5121
5122 might_sleep();
5123 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
5124 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
5125
5126 /* As we iterate forward through the sg, we record each entry in a
5127 * radixtree for quick repeated (backwards) lookups. If we have seen
5128 * this index previously, we will have an entry for it.
5129 *
5130 * Initial lookup is O(N), but this is amortized to O(1) for
5131 * sequential page access (where each new request is consecutive
5132 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
5133 * i.e. O(1) with a large constant!
5134 */
5135 if (n < READ_ONCE(iter->sg_idx))
5136 goto lookup;
5137
5138 mutex_lock(&iter->lock);
5139
5140 /* We prefer to reuse the last sg so that repeated lookup of this
5141 * (or the subsequent) sg are fast - comparing against the last
5142 * sg is faster than going through the radixtree.
5143 */
5144
5145 sg = iter->sg_pos;
5146 idx = iter->sg_idx;
5147 count = __sg_page_count(sg);
5148
5149 while (idx + count <= n) {
5150 unsigned long exception, i;
5151 int ret;
5152
5153 /* If we cannot allocate and insert this entry, or the
5154 * individual pages from this range, cancel updating the
5155 * sg_idx so that on this lookup we are forced to linearly
5156 * scan onwards, but on future lookups we will try the
5157 * insertion again (in which case we need to be careful of
5158 * the error return reporting that we have already inserted
5159 * this index).
5160 */
5161 ret = radix_tree_insert(&iter->radix, idx, sg);
5162 if (ret && ret != -EEXIST)
5163 goto scan;
5164
5165 exception =
5166 RADIX_TREE_EXCEPTIONAL_ENTRY |
5167 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
5168 for (i = 1; i < count; i++) {
5169 ret = radix_tree_insert(&iter->radix, idx + i,
5170 (void *)exception);
5171 if (ret && ret != -EEXIST)
5172 goto scan;
5173 }
5174
5175 idx += count;
5176 sg = ____sg_next(sg);
5177 count = __sg_page_count(sg);
5178 }
5179
5180 scan:
5181 iter->sg_pos = sg;
5182 iter->sg_idx = idx;
5183
5184 mutex_unlock(&iter->lock);
5185
5186 if (unlikely(n < idx)) /* insertion completed by another thread */
5187 goto lookup;
5188
5189 /* In case we failed to insert the entry into the radixtree, we need
5190 * to look beyond the current sg.
5191 */
5192 while (idx + count <= n) {
5193 idx += count;
5194 sg = ____sg_next(sg);
5195 count = __sg_page_count(sg);
5196 }
5197
5198 *offset = n - idx;
5199 return sg;
5200
5201 lookup:
5202 rcu_read_lock();
5203
5204 sg = radix_tree_lookup(&iter->radix, n);
5205 GEM_BUG_ON(!sg);
5206
5207 /* If this index is in the middle of multi-page sg entry,
5208 * the radixtree will contain an exceptional entry that points
5209 * to the start of that range. We will return the pointer to
5210 * the base page and the offset of this page within the
5211 * sg entry's range.
5212 */
5213 *offset = 0;
5214 if (unlikely(radix_tree_exception(sg))) {
5215 unsigned long base =
5216 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
5217
5218 sg = radix_tree_lookup(&iter->radix, base);
5219 GEM_BUG_ON(!sg);
5220
5221 *offset = n - base;
5222 }
5223
5224 rcu_read_unlock();
5225
5226 return sg;
5227 }
5228
5229 struct page *
5230 i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
5231 {
5232 struct scatterlist *sg;
5233 unsigned int offset;
5234
5235 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
5236
5237 sg = i915_gem_object_get_sg(obj, n, &offset);
5238 return nth_page(sg_page(sg), offset);
5239 }
5240
5241 /* Like i915_gem_object_get_page(), but mark the returned page dirty */
5242 struct page *
5243 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
5244 unsigned int n)
5245 {
5246 struct page *page;
5247
5248 page = i915_gem_object_get_page(obj, n);
5249 if (!obj->mm.dirty)
5250 set_page_dirty(page);
5251
5252 return page;
5253 }
5254
5255 dma_addr_t
5256 i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
5257 unsigned long n)
5258 {
5259 struct scatterlist *sg;
5260 unsigned int offset;
5261
5262 sg = i915_gem_object_get_sg(obj, n, &offset);
5263 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
5264 }
5265
5266 #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
5267 #include "selftests/scatterlist.c"
5268 #include "selftests/mock_gem_device.c"
5269 #include "selftests/huge_gem_object.c"
5270 #include "selftests/i915_gem_object.c"
5271 #include "selftests/i915_gem_coherency.c"
5272 #endif