]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - drivers/gpu/drm/i915/i915_gem_context.c
mtd: nand: atmel: Relax tADL_min constraint
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / i915_gem_context.c
1 /*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28 /*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
76 * GPU. The GPU has loaded its state already and has stored away the gtt
77 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
88 #include <linux/log2.h>
89 #include <drm/drmP.h>
90 #include <drm/i915_drm.h>
91 #include "i915_drv.h"
92 #include "i915_trace.h"
93
94 #define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
95
96 /* Initial size (as log2) to preallocate the handle->object hashtable */
97 #define VMA_HT_BITS 2u /* 4 x 2 pointers, 64 bytes minimum */
98
99 static void resize_vma_ht(struct work_struct *work)
100 {
101 struct i915_gem_context_vma_lut *lut =
102 container_of(work, typeof(*lut), resize);
103 unsigned int bits, new_bits, size, i;
104 struct hlist_head *new_ht;
105
106 GEM_BUG_ON(!(lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS));
107
108 bits = 1 + ilog2(4*lut->ht_count/3 + 1);
109 new_bits = min_t(unsigned int,
110 max(bits, VMA_HT_BITS),
111 sizeof(unsigned int) * BITS_PER_BYTE - 1);
112 if (new_bits == lut->ht_bits)
113 goto out;
114
115 new_ht = kzalloc(sizeof(*new_ht)<<new_bits, GFP_KERNEL | __GFP_NOWARN);
116 if (!new_ht)
117 new_ht = vzalloc(sizeof(*new_ht)<<new_bits);
118 if (!new_ht)
119 /* Pretend resize succeeded and stop calling us for a bit! */
120 goto out;
121
122 size = BIT(lut->ht_bits);
123 for (i = 0; i < size; i++) {
124 struct i915_vma *vma;
125 struct hlist_node *tmp;
126
127 hlist_for_each_entry_safe(vma, tmp, &lut->ht[i], ctx_node)
128 hlist_add_head(&vma->ctx_node,
129 &new_ht[hash_32(vma->ctx_handle,
130 new_bits)]);
131 }
132 kvfree(lut->ht);
133 lut->ht = new_ht;
134 lut->ht_bits = new_bits;
135 out:
136 smp_store_release(&lut->ht_size, BIT(bits));
137 GEM_BUG_ON(lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS);
138 }
139
140 static void vma_lut_free(struct i915_gem_context *ctx)
141 {
142 struct i915_gem_context_vma_lut *lut = &ctx->vma_lut;
143 unsigned int i, size;
144
145 if (lut->ht_size & I915_CTX_RESIZE_IN_PROGRESS)
146 cancel_work_sync(&lut->resize);
147
148 size = BIT(lut->ht_bits);
149 for (i = 0; i < size; i++) {
150 struct i915_vma *vma;
151
152 hlist_for_each_entry(vma, &lut->ht[i], ctx_node) {
153 vma->obj->vma_hashed = NULL;
154 vma->ctx = NULL;
155 i915_vma_put(vma);
156 }
157 }
158 kvfree(lut->ht);
159 }
160
161 void i915_gem_context_free(struct kref *ctx_ref)
162 {
163 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
164 int i;
165
166 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
167 trace_i915_context_free(ctx);
168 GEM_BUG_ON(!i915_gem_context_is_closed(ctx));
169
170 vma_lut_free(ctx);
171 i915_ppgtt_put(ctx->ppgtt);
172
173 for (i = 0; i < I915_NUM_ENGINES; i++) {
174 struct intel_context *ce = &ctx->engine[i];
175
176 if (!ce->state)
177 continue;
178
179 WARN_ON(ce->pin_count);
180 if (ce->ring)
181 intel_ring_free(ce->ring);
182
183 __i915_gem_object_release_unless_active(ce->state->obj);
184 }
185
186 kfree(ctx->name);
187 put_pid(ctx->pid);
188
189 list_del(&ctx->link);
190
191 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
192 kfree(ctx);
193 }
194
195 static void context_close(struct i915_gem_context *ctx)
196 {
197 i915_gem_context_set_closed(ctx);
198 if (ctx->ppgtt)
199 i915_ppgtt_close(&ctx->ppgtt->base);
200 ctx->file_priv = ERR_PTR(-EBADF);
201 i915_gem_context_put(ctx);
202 }
203
204 static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
205 {
206 int ret;
207
208 ret = ida_simple_get(&dev_priv->context_hw_ida,
209 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
210 if (ret < 0) {
211 /* Contexts are only released when no longer active.
212 * Flush any pending retires to hopefully release some
213 * stale contexts and try again.
214 */
215 i915_gem_retire_requests(dev_priv);
216 ret = ida_simple_get(&dev_priv->context_hw_ida,
217 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
218 if (ret < 0)
219 return ret;
220 }
221
222 *out = ret;
223 return 0;
224 }
225
226 static u32 default_desc_template(const struct drm_i915_private *i915,
227 const struct i915_hw_ppgtt *ppgtt)
228 {
229 u32 address_mode;
230 u32 desc;
231
232 desc = GEN8_CTX_VALID | GEN8_CTX_PRIVILEGE;
233
234 address_mode = INTEL_LEGACY_32B_CONTEXT;
235 if (ppgtt && i915_vm_is_48bit(&ppgtt->base))
236 address_mode = INTEL_LEGACY_64B_CONTEXT;
237 desc |= address_mode << GEN8_CTX_ADDRESSING_MODE_SHIFT;
238
239 if (IS_GEN8(i915))
240 desc |= GEN8_CTX_L3LLC_COHERENT;
241
242 /* TODO: WaDisableLiteRestore when we start using semaphore
243 * signalling between Command Streamers
244 * ring->ctx_desc_template |= GEN8_CTX_FORCE_RESTORE;
245 */
246
247 return desc;
248 }
249
250 static struct i915_gem_context *
251 __create_hw_context(struct drm_i915_private *dev_priv,
252 struct drm_i915_file_private *file_priv)
253 {
254 struct i915_gem_context *ctx;
255 int ret;
256
257 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
258 if (ctx == NULL)
259 return ERR_PTR(-ENOMEM);
260
261 ret = assign_hw_id(dev_priv, &ctx->hw_id);
262 if (ret) {
263 kfree(ctx);
264 return ERR_PTR(ret);
265 }
266
267 kref_init(&ctx->ref);
268 list_add_tail(&ctx->link, &dev_priv->context_list);
269 ctx->i915 = dev_priv;
270 ctx->priority = I915_PRIORITY_NORMAL;
271
272 ctx->vma_lut.ht_bits = VMA_HT_BITS;
273 ctx->vma_lut.ht_size = BIT(VMA_HT_BITS);
274 BUILD_BUG_ON(BIT(VMA_HT_BITS) == I915_CTX_RESIZE_IN_PROGRESS);
275 ctx->vma_lut.ht = kcalloc(ctx->vma_lut.ht_size,
276 sizeof(*ctx->vma_lut.ht),
277 GFP_KERNEL);
278 if (!ctx->vma_lut.ht)
279 goto err_out;
280
281 INIT_WORK(&ctx->vma_lut.resize, resize_vma_ht);
282
283 /* Default context will never have a file_priv */
284 ret = DEFAULT_CONTEXT_HANDLE;
285 if (file_priv) {
286 ret = idr_alloc(&file_priv->context_idr, ctx,
287 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
288 if (ret < 0)
289 goto err_lut;
290 }
291 ctx->user_handle = ret;
292
293 ctx->file_priv = file_priv;
294 if (file_priv) {
295 ctx->pid = get_task_pid(current, PIDTYPE_PID);
296 ctx->name = kasprintf(GFP_KERNEL, "%s[%d]/%x",
297 current->comm,
298 pid_nr(ctx->pid),
299 ctx->user_handle);
300 if (!ctx->name) {
301 ret = -ENOMEM;
302 goto err_pid;
303 }
304 }
305
306 /* NB: Mark all slices as needing a remap so that when the context first
307 * loads it will restore whatever remap state already exists. If there
308 * is no remap info, it will be a NOP. */
309 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
310
311 i915_gem_context_set_bannable(ctx);
312 ctx->ring_size = 4 * PAGE_SIZE;
313 ctx->desc_template =
314 default_desc_template(dev_priv, dev_priv->mm.aliasing_ppgtt);
315
316 /* GuC requires the ring to be placed above GUC_WOPCM_TOP. If GuC is not
317 * present or not in use we still need a small bias as ring wraparound
318 * at offset 0 sometimes hangs. No idea why.
319 */
320 if (HAS_GUC(dev_priv) && i915.enable_guc_loading)
321 ctx->ggtt_offset_bias = GUC_WOPCM_TOP;
322 else
323 ctx->ggtt_offset_bias = I915_GTT_PAGE_SIZE;
324
325 return ctx;
326
327 err_pid:
328 put_pid(ctx->pid);
329 idr_remove(&file_priv->context_idr, ctx->user_handle);
330 err_lut:
331 kvfree(ctx->vma_lut.ht);
332 err_out:
333 context_close(ctx);
334 return ERR_PTR(ret);
335 }
336
337 static void __destroy_hw_context(struct i915_gem_context *ctx,
338 struct drm_i915_file_private *file_priv)
339 {
340 idr_remove(&file_priv->context_idr, ctx->user_handle);
341 context_close(ctx);
342 }
343
344 /**
345 * The default context needs to exist per ring that uses contexts. It stores the
346 * context state of the GPU for applications that don't utilize HW contexts, as
347 * well as an idle case.
348 */
349 static struct i915_gem_context *
350 i915_gem_create_context(struct drm_i915_private *dev_priv,
351 struct drm_i915_file_private *file_priv)
352 {
353 struct i915_gem_context *ctx;
354
355 lockdep_assert_held(&dev_priv->drm.struct_mutex);
356
357 ctx = __create_hw_context(dev_priv, file_priv);
358 if (IS_ERR(ctx))
359 return ctx;
360
361 if (USES_FULL_PPGTT(dev_priv)) {
362 struct i915_hw_ppgtt *ppgtt;
363
364 ppgtt = i915_ppgtt_create(dev_priv, file_priv, ctx->name);
365 if (IS_ERR(ppgtt)) {
366 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
367 PTR_ERR(ppgtt));
368 __destroy_hw_context(ctx, file_priv);
369 return ERR_CAST(ppgtt);
370 }
371
372 ctx->ppgtt = ppgtt;
373 ctx->desc_template = default_desc_template(dev_priv, ppgtt);
374 }
375
376 trace_i915_context_create(ctx);
377
378 return ctx;
379 }
380
381 /**
382 * i915_gem_context_create_gvt - create a GVT GEM context
383 * @dev: drm device *
384 *
385 * This function is used to create a GVT specific GEM context.
386 *
387 * Returns:
388 * pointer to i915_gem_context on success, error pointer if failed
389 *
390 */
391 struct i915_gem_context *
392 i915_gem_context_create_gvt(struct drm_device *dev)
393 {
394 struct i915_gem_context *ctx;
395 int ret;
396
397 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
398 return ERR_PTR(-ENODEV);
399
400 ret = i915_mutex_lock_interruptible(dev);
401 if (ret)
402 return ERR_PTR(ret);
403
404 ctx = __create_hw_context(to_i915(dev), NULL);
405 if (IS_ERR(ctx))
406 goto out;
407
408 ctx->file_priv = ERR_PTR(-EBADF);
409 i915_gem_context_set_closed(ctx); /* not user accessible */
410 i915_gem_context_clear_bannable(ctx);
411 i915_gem_context_set_force_single_submission(ctx);
412 if (!i915.enable_guc_submission)
413 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
414
415 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
416 out:
417 mutex_unlock(&dev->struct_mutex);
418 return ctx;
419 }
420
421 int i915_gem_context_init(struct drm_i915_private *dev_priv)
422 {
423 struct i915_gem_context *ctx;
424
425 /* Init should only be called once per module load. Eventually the
426 * restriction on the context_disabled check can be loosened. */
427 if (WARN_ON(dev_priv->kernel_context))
428 return 0;
429
430 if (intel_vgpu_active(dev_priv) &&
431 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
432 if (!i915.enable_execlists) {
433 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
434 return -EINVAL;
435 }
436 }
437
438 /* Using the simple ida interface, the max is limited by sizeof(int) */
439 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
440 ida_init(&dev_priv->context_hw_ida);
441
442 ctx = i915_gem_create_context(dev_priv, NULL);
443 if (IS_ERR(ctx)) {
444 DRM_ERROR("Failed to create default global context (error %ld)\n",
445 PTR_ERR(ctx));
446 return PTR_ERR(ctx);
447 }
448
449 /* For easy recognisablity, we want the kernel context to be 0 and then
450 * all user contexts will have non-zero hw_id.
451 */
452 GEM_BUG_ON(ctx->hw_id);
453
454 i915_gem_context_clear_bannable(ctx);
455 ctx->priority = I915_PRIORITY_MIN; /* lowest priority; idle task */
456 dev_priv->kernel_context = ctx;
457
458 GEM_BUG_ON(!i915_gem_context_is_kernel(ctx));
459
460 DRM_DEBUG_DRIVER("%s context support initialized\n",
461 dev_priv->engine[RCS]->context_size ? "logical" :
462 "fake");
463 return 0;
464 }
465
466 void i915_gem_context_lost(struct drm_i915_private *dev_priv)
467 {
468 struct intel_engine_cs *engine;
469 enum intel_engine_id id;
470
471 lockdep_assert_held(&dev_priv->drm.struct_mutex);
472
473 for_each_engine(engine, dev_priv, id) {
474 engine->legacy_active_context = NULL;
475
476 if (!engine->last_retired_context)
477 continue;
478
479 engine->context_unpin(engine, engine->last_retired_context);
480 engine->last_retired_context = NULL;
481 }
482
483 /* Force the GPU state to be restored on enabling */
484 if (!i915.enable_execlists) {
485 struct i915_gem_context *ctx;
486
487 list_for_each_entry(ctx, &dev_priv->context_list, link) {
488 if (!i915_gem_context_is_default(ctx))
489 continue;
490
491 for_each_engine(engine, dev_priv, id)
492 ctx->engine[engine->id].initialised = false;
493
494 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
495 }
496
497 for_each_engine(engine, dev_priv, id) {
498 struct intel_context *kce =
499 &dev_priv->kernel_context->engine[engine->id];
500
501 kce->initialised = true;
502 }
503 }
504 }
505
506 void i915_gem_context_fini(struct drm_i915_private *dev_priv)
507 {
508 struct i915_gem_context *dctx = dev_priv->kernel_context;
509
510 lockdep_assert_held(&dev_priv->drm.struct_mutex);
511
512 GEM_BUG_ON(!i915_gem_context_is_kernel(dctx));
513
514 context_close(dctx);
515 dev_priv->kernel_context = NULL;
516
517 ida_destroy(&dev_priv->context_hw_ida);
518 }
519
520 static int context_idr_cleanup(int id, void *p, void *data)
521 {
522 struct i915_gem_context *ctx = p;
523
524 context_close(ctx);
525 return 0;
526 }
527
528 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
529 {
530 struct drm_i915_file_private *file_priv = file->driver_priv;
531 struct i915_gem_context *ctx;
532
533 idr_init(&file_priv->context_idr);
534
535 mutex_lock(&dev->struct_mutex);
536 ctx = i915_gem_create_context(to_i915(dev), file_priv);
537 mutex_unlock(&dev->struct_mutex);
538
539 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
540
541 if (IS_ERR(ctx)) {
542 idr_destroy(&file_priv->context_idr);
543 return PTR_ERR(ctx);
544 }
545
546 return 0;
547 }
548
549 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
550 {
551 struct drm_i915_file_private *file_priv = file->driver_priv;
552
553 lockdep_assert_held(&dev->struct_mutex);
554
555 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
556 idr_destroy(&file_priv->context_idr);
557 }
558
559 static inline int
560 mi_set_context(struct drm_i915_gem_request *req, u32 flags)
561 {
562 struct drm_i915_private *dev_priv = req->i915;
563 struct intel_engine_cs *engine = req->engine;
564 enum intel_engine_id id;
565 const int num_rings =
566 /* Use an extended w/a on gen7 if signalling from other rings */
567 (i915.semaphores && INTEL_GEN(dev_priv) == 7) ?
568 INTEL_INFO(dev_priv)->num_rings - 1 :
569 0;
570 int len;
571 u32 *cs;
572
573 flags |= MI_MM_SPACE_GTT;
574 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
575 /* These flags are for resource streamer on HSW+ */
576 flags |= HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN;
577 else
578 flags |= MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN;
579
580 len = 4;
581 if (INTEL_GEN(dev_priv) >= 7)
582 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
583
584 cs = intel_ring_begin(req, len);
585 if (IS_ERR(cs))
586 return PTR_ERR(cs);
587
588 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
589 if (INTEL_GEN(dev_priv) >= 7) {
590 *cs++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
591 if (num_rings) {
592 struct intel_engine_cs *signaller;
593
594 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
595 for_each_engine(signaller, dev_priv, id) {
596 if (signaller == engine)
597 continue;
598
599 *cs++ = i915_mmio_reg_offset(
600 RING_PSMI_CTL(signaller->mmio_base));
601 *cs++ = _MASKED_BIT_ENABLE(
602 GEN6_PSMI_SLEEP_MSG_DISABLE);
603 }
604 }
605 }
606
607 *cs++ = MI_NOOP;
608 *cs++ = MI_SET_CONTEXT;
609 *cs++ = i915_ggtt_offset(req->ctx->engine[RCS].state) | flags;
610 /*
611 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
612 * WaMiSetContext_Hang:snb,ivb,vlv
613 */
614 *cs++ = MI_NOOP;
615
616 if (INTEL_GEN(dev_priv) >= 7) {
617 if (num_rings) {
618 struct intel_engine_cs *signaller;
619 i915_reg_t last_reg = {}; /* keep gcc quiet */
620
621 *cs++ = MI_LOAD_REGISTER_IMM(num_rings);
622 for_each_engine(signaller, dev_priv, id) {
623 if (signaller == engine)
624 continue;
625
626 last_reg = RING_PSMI_CTL(signaller->mmio_base);
627 *cs++ = i915_mmio_reg_offset(last_reg);
628 *cs++ = _MASKED_BIT_DISABLE(
629 GEN6_PSMI_SLEEP_MSG_DISABLE);
630 }
631
632 /* Insert a delay before the next switch! */
633 *cs++ = MI_STORE_REGISTER_MEM | MI_SRM_LRM_GLOBAL_GTT;
634 *cs++ = i915_mmio_reg_offset(last_reg);
635 *cs++ = i915_ggtt_offset(engine->scratch);
636 *cs++ = MI_NOOP;
637 }
638 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
639 }
640
641 intel_ring_advance(req, cs);
642
643 return 0;
644 }
645
646 static int remap_l3(struct drm_i915_gem_request *req, int slice)
647 {
648 u32 *cs, *remap_info = req->i915->l3_parity.remap_info[slice];
649 int i;
650
651 if (!remap_info)
652 return 0;
653
654 cs = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
655 if (IS_ERR(cs))
656 return PTR_ERR(cs);
657
658 /*
659 * Note: We do not worry about the concurrent register cacheline hang
660 * here because no other code should access these registers other than
661 * at initialization time.
662 */
663 *cs++ = MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4);
664 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
665 *cs++ = i915_mmio_reg_offset(GEN7_L3LOG(slice, i));
666 *cs++ = remap_info[i];
667 }
668 *cs++ = MI_NOOP;
669 intel_ring_advance(req, cs);
670
671 return 0;
672 }
673
674 static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
675 struct intel_engine_cs *engine,
676 struct i915_gem_context *to)
677 {
678 if (to->remap_slice)
679 return false;
680
681 if (!to->engine[RCS].initialised)
682 return false;
683
684 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
685 return false;
686
687 return to == engine->legacy_active_context;
688 }
689
690 static bool
691 needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
692 struct intel_engine_cs *engine,
693 struct i915_gem_context *to)
694 {
695 if (!ppgtt)
696 return false;
697
698 /* Always load the ppgtt on first use */
699 if (!engine->legacy_active_context)
700 return true;
701
702 /* Same context without new entries, skip */
703 if (engine->legacy_active_context == to &&
704 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
705 return false;
706
707 if (engine->id != RCS)
708 return true;
709
710 if (INTEL_GEN(engine->i915) < 8)
711 return true;
712
713 return false;
714 }
715
716 static bool
717 needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
718 struct i915_gem_context *to,
719 u32 hw_flags)
720 {
721 if (!ppgtt)
722 return false;
723
724 if (!IS_GEN8(to->i915))
725 return false;
726
727 if (hw_flags & MI_RESTORE_INHIBIT)
728 return true;
729
730 return false;
731 }
732
733 static int do_rcs_switch(struct drm_i915_gem_request *req)
734 {
735 struct i915_gem_context *to = req->ctx;
736 struct intel_engine_cs *engine = req->engine;
737 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
738 struct i915_gem_context *from = engine->legacy_active_context;
739 u32 hw_flags;
740 int ret, i;
741
742 GEM_BUG_ON(engine->id != RCS);
743
744 if (skip_rcs_switch(ppgtt, engine, to))
745 return 0;
746
747 if (needs_pd_load_pre(ppgtt, engine, to)) {
748 /* Older GENs and non render rings still want the load first,
749 * "PP_DCLV followed by PP_DIR_BASE register through Load
750 * Register Immediate commands in Ring Buffer before submitting
751 * a context."*/
752 trace_switch_mm(engine, to);
753 ret = ppgtt->switch_mm(ppgtt, req);
754 if (ret)
755 return ret;
756 }
757
758 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
759 /* NB: If we inhibit the restore, the context is not allowed to
760 * die because future work may end up depending on valid address
761 * space. This means we must enforce that a page table load
762 * occur when this occurs. */
763 hw_flags = MI_RESTORE_INHIBIT;
764 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
765 hw_flags = MI_FORCE_RESTORE;
766 else
767 hw_flags = 0;
768
769 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
770 ret = mi_set_context(req, hw_flags);
771 if (ret)
772 return ret;
773
774 engine->legacy_active_context = to;
775 }
776
777 /* GEN8 does *not* require an explicit reload if the PDPs have been
778 * setup, and we do not wish to move them.
779 */
780 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
781 trace_switch_mm(engine, to);
782 ret = ppgtt->switch_mm(ppgtt, req);
783 /* The hardware context switch is emitted, but we haven't
784 * actually changed the state - so it's probably safe to bail
785 * here. Still, let the user know something dangerous has
786 * happened.
787 */
788 if (ret)
789 return ret;
790 }
791
792 if (ppgtt)
793 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
794
795 for (i = 0; i < MAX_L3_SLICES; i++) {
796 if (!(to->remap_slice & (1<<i)))
797 continue;
798
799 ret = remap_l3(req, i);
800 if (ret)
801 return ret;
802
803 to->remap_slice &= ~(1<<i);
804 }
805
806 if (!to->engine[RCS].initialised) {
807 if (engine->init_context) {
808 ret = engine->init_context(req);
809 if (ret)
810 return ret;
811 }
812 to->engine[RCS].initialised = true;
813 }
814
815 return 0;
816 }
817
818 /**
819 * i915_switch_context() - perform a GPU context switch.
820 * @req: request for which we'll execute the context switch
821 *
822 * The context life cycle is simple. The context refcount is incremented and
823 * decremented by 1 and create and destroy. If the context is in use by the GPU,
824 * it will have a refcount > 1. This allows us to destroy the context abstract
825 * object while letting the normal object tracking destroy the backing BO.
826 *
827 * This function should not be used in execlists mode. Instead the context is
828 * switched by writing to the ELSP and requests keep a reference to their
829 * context.
830 */
831 int i915_switch_context(struct drm_i915_gem_request *req)
832 {
833 struct intel_engine_cs *engine = req->engine;
834
835 lockdep_assert_held(&req->i915->drm.struct_mutex);
836 if (i915.enable_execlists)
837 return 0;
838
839 if (!req->ctx->engine[engine->id].state) {
840 struct i915_gem_context *to = req->ctx;
841 struct i915_hw_ppgtt *ppgtt =
842 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
843
844 if (needs_pd_load_pre(ppgtt, engine, to)) {
845 int ret;
846
847 trace_switch_mm(engine, to);
848 ret = ppgtt->switch_mm(ppgtt, req);
849 if (ret)
850 return ret;
851
852 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
853 }
854
855 return 0;
856 }
857
858 return do_rcs_switch(req);
859 }
860
861 static bool engine_has_kernel_context(struct intel_engine_cs *engine)
862 {
863 struct i915_gem_timeline *timeline;
864
865 list_for_each_entry(timeline, &engine->i915->gt.timelines, link) {
866 struct intel_timeline *tl;
867
868 if (timeline == &engine->i915->gt.global_timeline)
869 continue;
870
871 tl = &timeline->engine[engine->id];
872 if (i915_gem_active_peek(&tl->last_request,
873 &engine->i915->drm.struct_mutex))
874 return false;
875 }
876
877 return (!engine->last_retired_context ||
878 i915_gem_context_is_kernel(engine->last_retired_context));
879 }
880
881 int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
882 {
883 struct intel_engine_cs *engine;
884 struct i915_gem_timeline *timeline;
885 enum intel_engine_id id;
886
887 lockdep_assert_held(&dev_priv->drm.struct_mutex);
888
889 i915_gem_retire_requests(dev_priv);
890
891 for_each_engine(engine, dev_priv, id) {
892 struct drm_i915_gem_request *req;
893 int ret;
894
895 if (engine_has_kernel_context(engine))
896 continue;
897
898 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
899 if (IS_ERR(req))
900 return PTR_ERR(req);
901
902 /* Queue this switch after all other activity */
903 list_for_each_entry(timeline, &dev_priv->gt.timelines, link) {
904 struct drm_i915_gem_request *prev;
905 struct intel_timeline *tl;
906
907 tl = &timeline->engine[engine->id];
908 prev = i915_gem_active_raw(&tl->last_request,
909 &dev_priv->drm.struct_mutex);
910 if (prev)
911 i915_sw_fence_await_sw_fence_gfp(&req->submit,
912 &prev->submit,
913 GFP_KERNEL);
914 }
915
916 ret = i915_switch_context(req);
917 i915_add_request(req);
918 if (ret)
919 return ret;
920 }
921
922 return 0;
923 }
924
925 static bool client_is_banned(struct drm_i915_file_private *file_priv)
926 {
927 return file_priv->context_bans > I915_MAX_CLIENT_CONTEXT_BANS;
928 }
929
930 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
931 struct drm_file *file)
932 {
933 struct drm_i915_private *dev_priv = to_i915(dev);
934 struct drm_i915_gem_context_create *args = data;
935 struct drm_i915_file_private *file_priv = file->driver_priv;
936 struct i915_gem_context *ctx;
937 int ret;
938
939 if (!dev_priv->engine[RCS]->context_size)
940 return -ENODEV;
941
942 if (args->pad != 0)
943 return -EINVAL;
944
945 if (client_is_banned(file_priv)) {
946 DRM_DEBUG("client %s[%d] banned from creating ctx\n",
947 current->comm,
948 pid_nr(get_task_pid(current, PIDTYPE_PID)));
949
950 return -EIO;
951 }
952
953 ret = i915_mutex_lock_interruptible(dev);
954 if (ret)
955 return ret;
956
957 ctx = i915_gem_create_context(dev_priv, file_priv);
958 mutex_unlock(&dev->struct_mutex);
959 if (IS_ERR(ctx))
960 return PTR_ERR(ctx);
961
962 GEM_BUG_ON(i915_gem_context_is_kernel(ctx));
963
964 args->ctx_id = ctx->user_handle;
965 DRM_DEBUG("HW context %d created\n", args->ctx_id);
966
967 return 0;
968 }
969
970 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
971 struct drm_file *file)
972 {
973 struct drm_i915_gem_context_destroy *args = data;
974 struct drm_i915_file_private *file_priv = file->driver_priv;
975 struct i915_gem_context *ctx;
976 int ret;
977
978 if (args->pad != 0)
979 return -EINVAL;
980
981 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
982 return -ENOENT;
983
984 ret = i915_mutex_lock_interruptible(dev);
985 if (ret)
986 return ret;
987
988 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
989 if (IS_ERR(ctx)) {
990 mutex_unlock(&dev->struct_mutex);
991 return PTR_ERR(ctx);
992 }
993
994 __destroy_hw_context(ctx, file_priv);
995 mutex_unlock(&dev->struct_mutex);
996
997 DRM_DEBUG("HW context %d destroyed\n", args->ctx_id);
998 return 0;
999 }
1000
1001 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1002 struct drm_file *file)
1003 {
1004 struct drm_i915_file_private *file_priv = file->driver_priv;
1005 struct drm_i915_gem_context_param *args = data;
1006 struct i915_gem_context *ctx;
1007 int ret;
1008
1009 ret = i915_mutex_lock_interruptible(dev);
1010 if (ret)
1011 return ret;
1012
1013 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1014 if (IS_ERR(ctx)) {
1015 mutex_unlock(&dev->struct_mutex);
1016 return PTR_ERR(ctx);
1017 }
1018
1019 args->size = 0;
1020 switch (args->param) {
1021 case I915_CONTEXT_PARAM_BAN_PERIOD:
1022 ret = -EINVAL;
1023 break;
1024 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1025 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1026 break;
1027 case I915_CONTEXT_PARAM_GTT_SIZE:
1028 if (ctx->ppgtt)
1029 args->value = ctx->ppgtt->base.total;
1030 else if (to_i915(dev)->mm.aliasing_ppgtt)
1031 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1032 else
1033 args->value = to_i915(dev)->ggtt.base.total;
1034 break;
1035 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1036 args->value = i915_gem_context_no_error_capture(ctx);
1037 break;
1038 case I915_CONTEXT_PARAM_BANNABLE:
1039 args->value = i915_gem_context_is_bannable(ctx);
1040 break;
1041 default:
1042 ret = -EINVAL;
1043 break;
1044 }
1045 mutex_unlock(&dev->struct_mutex);
1046
1047 return ret;
1048 }
1049
1050 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1051 struct drm_file *file)
1052 {
1053 struct drm_i915_file_private *file_priv = file->driver_priv;
1054 struct drm_i915_gem_context_param *args = data;
1055 struct i915_gem_context *ctx;
1056 int ret;
1057
1058 ret = i915_mutex_lock_interruptible(dev);
1059 if (ret)
1060 return ret;
1061
1062 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
1063 if (IS_ERR(ctx)) {
1064 mutex_unlock(&dev->struct_mutex);
1065 return PTR_ERR(ctx);
1066 }
1067
1068 switch (args->param) {
1069 case I915_CONTEXT_PARAM_BAN_PERIOD:
1070 ret = -EINVAL;
1071 break;
1072 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1073 if (args->size) {
1074 ret = -EINVAL;
1075 } else {
1076 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1077 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1078 }
1079 break;
1080 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1081 if (args->size)
1082 ret = -EINVAL;
1083 else if (args->value)
1084 i915_gem_context_set_no_error_capture(ctx);
1085 else
1086 i915_gem_context_clear_no_error_capture(ctx);
1087 break;
1088 case I915_CONTEXT_PARAM_BANNABLE:
1089 if (args->size)
1090 ret = -EINVAL;
1091 else if (!capable(CAP_SYS_ADMIN) && !args->value)
1092 ret = -EPERM;
1093 else if (args->value)
1094 i915_gem_context_set_bannable(ctx);
1095 else
1096 i915_gem_context_clear_bannable(ctx);
1097 break;
1098 default:
1099 ret = -EINVAL;
1100 break;
1101 }
1102 mutex_unlock(&dev->struct_mutex);
1103
1104 return ret;
1105 }
1106
1107 int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1108 void *data, struct drm_file *file)
1109 {
1110 struct drm_i915_private *dev_priv = to_i915(dev);
1111 struct drm_i915_reset_stats *args = data;
1112 struct i915_gem_context *ctx;
1113 int ret;
1114
1115 if (args->flags || args->pad)
1116 return -EINVAL;
1117
1118 ret = i915_mutex_lock_interruptible(dev);
1119 if (ret)
1120 return ret;
1121
1122 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
1123 if (IS_ERR(ctx)) {
1124 mutex_unlock(&dev->struct_mutex);
1125 return PTR_ERR(ctx);
1126 }
1127
1128 if (capable(CAP_SYS_ADMIN))
1129 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1130 else
1131 args->reset_count = 0;
1132
1133 args->batch_active = ctx->guilty_count;
1134 args->batch_pending = ctx->active_count;
1135
1136 mutex_unlock(&dev->struct_mutex);
1137
1138 return 0;
1139 }
1140
1141 #if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
1142 #include "selftests/mock_context.c"
1143 #include "selftests/i915_gem_context.c"
1144 #endif