]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blob - drivers/gpu/drm/i915/i915_reg.h
drm/i915/display/dg1: Correctly map DPLLs during state readout
[mirror_ubuntu-jammy-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 #include <linux/bitfield.h>
29 #include <linux/bits.h>
30
31 /**
32 * DOC: The i915 register macro definition style guide
33 *
34 * Follow the style described here for new macros, and while changing existing
35 * macros. Do **not** mass change existing definitions just to update the style.
36 *
37 * File Layout
38 * ~~~~~~~~~~~
39 *
40 * Keep helper macros near the top. For example, _PIPE() and friends.
41 *
42 * Prefix macros that generally should not be used outside of this file with
43 * underscore '_'. For example, _PIPE() and friends, single instances of
44 * registers that are defined solely for the use by function-like macros.
45 *
46 * Avoid using the underscore prefixed macros outside of this file. There are
47 * exceptions, but keep them to a minimum.
48 *
49 * There are two basic types of register definitions: Single registers and
50 * register groups. Register groups are registers which have two or more
51 * instances, for example one per pipe, port, transcoder, etc. Register groups
52 * should be defined using function-like macros.
53 *
54 * For single registers, define the register offset first, followed by register
55 * contents.
56 *
57 * For register groups, define the register instance offsets first, prefixed
58 * with underscore, followed by a function-like macro choosing the right
59 * instance based on the parameter, followed by register contents.
60 *
61 * Define the register contents (i.e. bit and bit field macros) from most
62 * significant to least significant bit. Indent the register content macros
63 * using two extra spaces between ``#define`` and the macro name.
64 *
65 * Define bit fields using ``REG_GENMASK(h, l)``. Define bit field contents
66 * using ``REG_FIELD_PREP(mask, value)``. This will define the values already
67 * shifted in place, so they can be directly OR'd together. For convenience,
68 * function-like macros may be used to define bit fields, but do note that the
69 * macros may be needed to read as well as write the register contents.
70 *
71 * Define bits using ``REG_BIT(N)``. Do **not** add ``_BIT`` suffix to the name.
72 *
73 * Group the register and its contents together without blank lines, separate
74 * from other registers and their contents with one blank line.
75 *
76 * Indent macro values from macro names using TABs. Align values vertically. Use
77 * braces in macro values as needed to avoid unintended precedence after macro
78 * substitution. Use spaces in macro values according to kernel coding
79 * style. Use lower case in hexadecimal values.
80 *
81 * Naming
82 * ~~~~~~
83 *
84 * Try to name registers according to the specs. If the register name changes in
85 * the specs from platform to another, stick to the original name.
86 *
87 * Try to re-use existing register macro definitions. Only add new macros for
88 * new register offsets, or when the register contents have changed enough to
89 * warrant a full redefinition.
90 *
91 * When a register macro changes for a new platform, prefix the new macro using
92 * the platform acronym or generation. For example, ``SKL_`` or ``GEN8_``. The
93 * prefix signifies the start platform/generation using the register.
94 *
95 * When a bit (field) macro changes or gets added for a new platform, while
96 * retaining the existing register macro, add a platform acronym or generation
97 * suffix to the name. For example, ``_SKL`` or ``_GEN8``.
98 *
99 * Examples
100 * ~~~~~~~~
101 *
102 * (Note that the values in the example are indented using spaces instead of
103 * TABs to avoid misalignment in generated documentation. Use TABs in the
104 * definitions.)::
105 *
106 * #define _FOO_A 0xf000
107 * #define _FOO_B 0xf001
108 * #define FOO(pipe) _MMIO_PIPE(pipe, _FOO_A, _FOO_B)
109 * #define FOO_ENABLE REG_BIT(31)
110 * #define FOO_MODE_MASK REG_GENMASK(19, 16)
111 * #define FOO_MODE_BAR REG_FIELD_PREP(FOO_MODE_MASK, 0)
112 * #define FOO_MODE_BAZ REG_FIELD_PREP(FOO_MODE_MASK, 1)
113 * #define FOO_MODE_QUX_SNB REG_FIELD_PREP(FOO_MODE_MASK, 2)
114 *
115 * #define BAR _MMIO(0xb000)
116 * #define GEN8_BAR _MMIO(0xb888)
117 */
118
119 /**
120 * REG_BIT() - Prepare a u32 bit value
121 * @__n: 0-based bit number
122 *
123 * Local wrapper for BIT() to force u32, with compile time checks.
124 *
125 * @return: Value with bit @__n set.
126 */
127 #define REG_BIT(__n) \
128 ((u32)(BIT(__n) + \
129 BUILD_BUG_ON_ZERO(__is_constexpr(__n) && \
130 ((__n) < 0 || (__n) > 31))))
131
132 /**
133 * REG_GENMASK() - Prepare a continuous u32 bitmask
134 * @__high: 0-based high bit
135 * @__low: 0-based low bit
136 *
137 * Local wrapper for GENMASK() to force u32, with compile time checks.
138 *
139 * @return: Continuous bitmask from @__high to @__low, inclusive.
140 */
141 #define REG_GENMASK(__high, __low) \
142 ((u32)(GENMASK(__high, __low) + \
143 BUILD_BUG_ON_ZERO(__is_constexpr(__high) && \
144 __is_constexpr(__low) && \
145 ((__low) < 0 || (__high) > 31 || (__low) > (__high)))))
146
147 /*
148 * Local integer constant expression version of is_power_of_2().
149 */
150 #define IS_POWER_OF_2(__x) ((__x) && (((__x) & ((__x) - 1)) == 0))
151
152 /**
153 * REG_FIELD_PREP() - Prepare a u32 bitfield value
154 * @__mask: shifted mask defining the field's length and position
155 * @__val: value to put in the field
156 *
157 * Local copy of FIELD_PREP() to generate an integer constant expression, force
158 * u32 and for consistency with REG_FIELD_GET(), REG_BIT() and REG_GENMASK().
159 *
160 * @return: @__val masked and shifted into the field defined by @__mask.
161 */
162 #define REG_FIELD_PREP(__mask, __val) \
163 ((u32)((((typeof(__mask))(__val) << __bf_shf(__mask)) & (__mask)) + \
164 BUILD_BUG_ON_ZERO(!__is_constexpr(__mask)) + \
165 BUILD_BUG_ON_ZERO((__mask) == 0 || (__mask) > U32_MAX) + \
166 BUILD_BUG_ON_ZERO(!IS_POWER_OF_2((__mask) + (1ULL << __bf_shf(__mask)))) + \
167 BUILD_BUG_ON_ZERO(__builtin_choose_expr(__is_constexpr(__val), (~((__mask) >> __bf_shf(__mask)) & (__val)), 0))))
168
169 /**
170 * REG_FIELD_GET() - Extract a u32 bitfield value
171 * @__mask: shifted mask defining the field's length and position
172 * @__val: value to extract the bitfield value from
173 *
174 * Local wrapper for FIELD_GET() to force u32 and for consistency with
175 * REG_FIELD_PREP(), REG_BIT() and REG_GENMASK().
176 *
177 * @return: Masked and shifted value of the field defined by @__mask in @__val.
178 */
179 #define REG_FIELD_GET(__mask, __val) ((u32)FIELD_GET(__mask, __val))
180
181 typedef struct {
182 u32 reg;
183 } i915_reg_t;
184
185 #define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
186
187 #define INVALID_MMIO_REG _MMIO(0)
188
189 static __always_inline u32 i915_mmio_reg_offset(i915_reg_t reg)
190 {
191 return reg.reg;
192 }
193
194 static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
195 {
196 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
197 }
198
199 static inline bool i915_mmio_reg_valid(i915_reg_t reg)
200 {
201 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
202 }
203
204 #define VLV_DISPLAY_BASE 0x180000
205 #define VLV_MIPI_BASE VLV_DISPLAY_BASE
206 #define BXT_MIPI_BASE 0x60000
207
208 #define DISPLAY_MMIO_BASE(dev_priv) (INTEL_INFO(dev_priv)->display_mmio_offset)
209
210 /*
211 * Given the first two numbers __a and __b of arbitrarily many evenly spaced
212 * numbers, pick the 0-based __index'th value.
213 *
214 * Always prefer this over _PICK() if the numbers are evenly spaced.
215 */
216 #define _PICK_EVEN(__index, __a, __b) ((__a) + (__index) * ((__b) - (__a)))
217
218 /*
219 * Given the arbitrary numbers in varargs, pick the 0-based __index'th number.
220 *
221 * Always prefer _PICK_EVEN() over this if the numbers are evenly spaced.
222 */
223 #define _PICK(__index, ...) (((const u32 []){ __VA_ARGS__ })[__index])
224
225 /*
226 * Named helper wrappers around _PICK_EVEN() and _PICK().
227 */
228 #define _PIPE(pipe, a, b) _PICK_EVEN(pipe, a, b)
229 #define _PLANE(plane, a, b) _PICK_EVEN(plane, a, b)
230 #define _TRANS(tran, a, b) _PICK_EVEN(tran, a, b)
231 #define _PORT(port, a, b) _PICK_EVEN(port, a, b)
232 #define _PLL(pll, a, b) _PICK_EVEN(pll, a, b)
233 #define _PHY(phy, a, b) _PICK_EVEN(phy, a, b)
234
235 #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
236 #define _MMIO_PLANE(plane, a, b) _MMIO(_PLANE(plane, a, b))
237 #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
238 #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
239 #define _MMIO_PLL(pll, a, b) _MMIO(_PLL(pll, a, b))
240 #define _MMIO_PHY(phy, a, b) _MMIO(_PHY(phy, a, b))
241
242 #define _PHY3(phy, ...) _PICK(phy, __VA_ARGS__)
243
244 #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
245 #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PICK(pipe, a, b, c))
246 #define _MMIO_PHY3(phy, a, b, c) _MMIO(_PHY3(phy, a, b, c))
247 #define _MMIO_PLL3(pll, ...) _MMIO(_PICK(pll, __VA_ARGS__))
248
249
250 /*
251 * Device info offset array based helpers for groups of registers with unevenly
252 * spaced base offsets.
253 */
254 #define _MMIO_PIPE2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->pipe_offsets[pipe] - \
255 INTEL_INFO(dev_priv)->pipe_offsets[PIPE_A] + (reg) + \
256 DISPLAY_MMIO_BASE(dev_priv))
257 #define _TRANS2(tran, reg) (INTEL_INFO(dev_priv)->trans_offsets[(tran)] - \
258 INTEL_INFO(dev_priv)->trans_offsets[TRANSCODER_A] + (reg) + \
259 DISPLAY_MMIO_BASE(dev_priv))
260 #define _MMIO_TRANS2(tran, reg) _MMIO(_TRANS2(tran, reg))
261 #define _CURSOR2(pipe, reg) _MMIO(INTEL_INFO(dev_priv)->cursor_offsets[(pipe)] - \
262 INTEL_INFO(dev_priv)->cursor_offsets[PIPE_A] + (reg) + \
263 DISPLAY_MMIO_BASE(dev_priv))
264
265 #define __MASKED_FIELD(mask, value) ((mask) << 16 | (value))
266 #define _MASKED_FIELD(mask, value) ({ \
267 if (__builtin_constant_p(mask)) \
268 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
269 if (__builtin_constant_p(value)) \
270 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
271 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
272 BUILD_BUG_ON_MSG((value) & ~(mask), \
273 "Incorrect value for mask"); \
274 __MASKED_FIELD(mask, value); })
275 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
276 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
277
278 /* PCI config space */
279
280 #define MCHBAR_I915 0x44
281 #define MCHBAR_I965 0x48
282 #define MCHBAR_SIZE (4 * 4096)
283
284 #define DEVEN 0x54
285 #define DEVEN_MCHBAR_EN (1 << 28)
286
287 /* BSM in include/drm/i915_drm.h */
288
289 #define HPLLCC 0xc0 /* 85x only */
290 #define GC_CLOCK_CONTROL_MASK (0x7 << 0)
291 #define GC_CLOCK_133_200 (0 << 0)
292 #define GC_CLOCK_100_200 (1 << 0)
293 #define GC_CLOCK_100_133 (2 << 0)
294 #define GC_CLOCK_133_266 (3 << 0)
295 #define GC_CLOCK_133_200_2 (4 << 0)
296 #define GC_CLOCK_133_266_2 (5 << 0)
297 #define GC_CLOCK_166_266 (6 << 0)
298 #define GC_CLOCK_166_250 (7 << 0)
299
300 #define I915_GDRST 0xc0 /* PCI config register */
301 #define GRDOM_FULL (0 << 2)
302 #define GRDOM_RENDER (1 << 2)
303 #define GRDOM_MEDIA (3 << 2)
304 #define GRDOM_MASK (3 << 2)
305 #define GRDOM_RESET_STATUS (1 << 1)
306 #define GRDOM_RESET_ENABLE (1 << 0)
307
308 /* BSpec only has register offset, PCI device and bit found empirically */
309 #define I830_CLOCK_GATE 0xc8 /* device 0 */
310 #define I830_L2_CACHE_CLOCK_GATE_DISABLE (1 << 2)
311
312 #define GCDGMBUS 0xcc
313
314 #define GCFGC2 0xda
315 #define GCFGC 0xf0 /* 915+ only */
316 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
317 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
318 #define GC_DISPLAY_CLOCK_333_320_MHZ (4 << 4)
319 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
320 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
321 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
322 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
323 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
324 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
325 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
326 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
327 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
328 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
329 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
330 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
331 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
332 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
333 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
334 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
335 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
336 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
337 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
338 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
339 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
340 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
341 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
342 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
343 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
344 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
345
346 #define ASLE 0xe4
347 #define ASLS 0xfc
348
349 #define SWSCI 0xe8
350 #define SWSCI_SCISEL (1 << 15)
351 #define SWSCI_GSSCIE (1 << 0)
352
353 #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
354
355
356 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
357 #define ILK_GRDOM_FULL (0 << 1)
358 #define ILK_GRDOM_RENDER (1 << 1)
359 #define ILK_GRDOM_MEDIA (3 << 1)
360 #define ILK_GRDOM_MASK (3 << 1)
361 #define ILK_GRDOM_RESET_ENABLE (1 << 0)
362
363 #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
364 #define GEN6_MBC_SNPCR_SHIFT 21
365 #define GEN6_MBC_SNPCR_MASK (3 << 21)
366 #define GEN6_MBC_SNPCR_MAX (0 << 21)
367 #define GEN6_MBC_SNPCR_MED (1 << 21)
368 #define GEN6_MBC_SNPCR_LOW (2 << 21)
369 #define GEN6_MBC_SNPCR_MIN (3 << 21) /* only 1/16th of the cache is shared */
370
371 #define VLV_G3DCTL _MMIO(0x9024)
372 #define VLV_GSCKGCTL _MMIO(0x9028)
373
374 #define GEN6_MBCTL _MMIO(0x0907c)
375 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
376 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
377 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
378 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
379 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
380
381 #define GEN6_GDRST _MMIO(0x941c)
382 #define GEN6_GRDOM_FULL (1 << 0)
383 #define GEN6_GRDOM_RENDER (1 << 1)
384 #define GEN6_GRDOM_MEDIA (1 << 2)
385 #define GEN6_GRDOM_BLT (1 << 3)
386 #define GEN6_GRDOM_VECS (1 << 4)
387 #define GEN9_GRDOM_GUC (1 << 5)
388 #define GEN8_GRDOM_MEDIA2 (1 << 7)
389 /* GEN11 changed all bit defs except for FULL & RENDER */
390 #define GEN11_GRDOM_FULL GEN6_GRDOM_FULL
391 #define GEN11_GRDOM_RENDER GEN6_GRDOM_RENDER
392 #define GEN11_GRDOM_BLT (1 << 2)
393 #define GEN11_GRDOM_GUC (1 << 3)
394 #define GEN11_GRDOM_MEDIA (1 << 5)
395 #define GEN11_GRDOM_MEDIA2 (1 << 6)
396 #define GEN11_GRDOM_MEDIA3 (1 << 7)
397 #define GEN11_GRDOM_MEDIA4 (1 << 8)
398 #define GEN11_GRDOM_VECS (1 << 13)
399 #define GEN11_GRDOM_VECS2 (1 << 14)
400 #define GEN11_GRDOM_SFC0 (1 << 17)
401 #define GEN11_GRDOM_SFC1 (1 << 18)
402
403 #define GEN11_VCS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << ((instance) >> 1))
404 #define GEN11_VECS_SFC_RESET_BIT(instance) (GEN11_GRDOM_SFC0 << (instance))
405
406 #define GEN11_VCS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x88C)
407 #define GEN11_VCS_SFC_FORCED_LOCK_BIT (1 << 0)
408 #define GEN11_VCS_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x890)
409 #define GEN11_VCS_SFC_USAGE_BIT (1 << 0)
410 #define GEN11_VCS_SFC_LOCK_ACK_BIT (1 << 1)
411
412 #define GEN11_VECS_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x201C)
413 #define GEN11_VECS_SFC_FORCED_LOCK_BIT (1 << 0)
414 #define GEN11_VECS_SFC_LOCK_ACK(engine) _MMIO((engine)->mmio_base + 0x2018)
415 #define GEN11_VECS_SFC_LOCK_ACK_BIT (1 << 0)
416 #define GEN11_VECS_SFC_USAGE(engine) _MMIO((engine)->mmio_base + 0x2014)
417 #define GEN11_VECS_SFC_USAGE_BIT (1 << 0)
418
419 #define GEN12_HCP_SFC_FORCED_LOCK(engine) _MMIO((engine)->mmio_base + 0x2910)
420 #define GEN12_HCP_SFC_FORCED_LOCK_BIT REG_BIT(0)
421 #define GEN12_HCP_SFC_LOCK_STATUS(engine) _MMIO((engine)->mmio_base + 0x2914)
422 #define GEN12_HCP_SFC_LOCK_ACK_BIT REG_BIT(1)
423 #define GEN12_HCP_SFC_USAGE_BIT REG_BIT(0)
424
425 #define GEN12_SFC_DONE(n) _MMIO(0x1cc00 + (n) * 0x100)
426 #define GEN12_SFC_DONE_MAX 4
427
428 #define RING_PP_DIR_BASE(base) _MMIO((base) + 0x228)
429 #define RING_PP_DIR_BASE_READ(base) _MMIO((base) + 0x518)
430 #define RING_PP_DIR_DCLV(base) _MMIO((base) + 0x220)
431 #define PP_DIR_DCLV_2G 0xffffffff
432
433 #define GEN8_RING_PDP_UDW(base, n) _MMIO((base) + 0x270 + (n) * 8 + 4)
434 #define GEN8_RING_PDP_LDW(base, n) _MMIO((base) + 0x270 + (n) * 8)
435
436 #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
437 #define GEN8_RPCS_ENABLE (1 << 31)
438 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
439 #define GEN8_RPCS_S_CNT_SHIFT 15
440 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
441 #define GEN11_RPCS_S_CNT_SHIFT 12
442 #define GEN11_RPCS_S_CNT_MASK (0x3f << GEN11_RPCS_S_CNT_SHIFT)
443 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
444 #define GEN8_RPCS_SS_CNT_SHIFT 8
445 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
446 #define GEN8_RPCS_EU_MAX_SHIFT 4
447 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
448 #define GEN8_RPCS_EU_MIN_SHIFT 0
449 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
450
451 #define WAIT_FOR_RC6_EXIT _MMIO(0x20CC)
452 /* HSW only */
453 #define HSW_SELECTIVE_READ_ADDRESSING_SHIFT 2
454 #define HSW_SELECTIVE_READ_ADDRESSING_MASK (0x3 << HSW_SLECTIVE_READ_ADDRESSING_SHIFT)
455 #define HSW_SELECTIVE_WRITE_ADDRESS_SHIFT 4
456 #define HSW_SELECTIVE_WRITE_ADDRESS_MASK (0x7 << HSW_SELECTIVE_WRITE_ADDRESS_SHIFT)
457 /* HSW+ */
458 #define HSW_WAIT_FOR_RC6_EXIT_ENABLE (1 << 0)
459 #define HSW_RCS_CONTEXT_ENABLE (1 << 7)
460 #define HSW_RCS_INHIBIT (1 << 8)
461 /* Gen8 */
462 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
463 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
464 #define GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT 4
465 #define GEN8_SELECTIVE_WRITE_ADDRESS_MASK (0x3 << GEN8_SELECTIVE_WRITE_ADDRESS_SHIFT)
466 #define GEN8_SELECTIVE_WRITE_ADDRESSING_ENABLE (1 << 6)
467 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT 9
468 #define GEN8_SELECTIVE_READ_SUBSLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SUBSLICE_SELECT_SHIFT)
469 #define GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT 11
470 #define GEN8_SELECTIVE_READ_SLICE_SELECT_MASK (0x3 << GEN8_SELECTIVE_READ_SLICE_SELECT_SHIFT)
471 #define GEN8_SELECTIVE_READ_ADDRESSING_ENABLE (1 << 13)
472
473 #define GAM_ECOCHK _MMIO(0x4090)
474 #define BDW_DISABLE_HDC_INVALIDATION (1 << 25)
475 #define ECOCHK_SNB_BIT (1 << 10)
476 #define ECOCHK_DIS_TLB (1 << 8)
477 #define HSW_ECOCHK_ARB_PRIO_SOL (1 << 6)
478 #define ECOCHK_PPGTT_CACHE64B (0x3 << 3)
479 #define ECOCHK_PPGTT_CACHE4B (0x0 << 3)
480 #define ECOCHK_PPGTT_GFDT_IVB (0x1 << 4)
481 #define ECOCHK_PPGTT_LLC_IVB (0x1 << 3)
482 #define ECOCHK_PPGTT_UC_HSW (0x1 << 3)
483 #define ECOCHK_PPGTT_WT_HSW (0x2 << 3)
484 #define ECOCHK_PPGTT_WB_HSW (0x3 << 3)
485
486 #define GEN8_RC6_CTX_INFO _MMIO(0x8504)
487
488 #define GAC_ECO_BITS _MMIO(0x14090)
489 #define ECOBITS_SNB_BIT (1 << 13)
490 #define ECOBITS_PPGTT_CACHE64B (3 << 8)
491 #define ECOBITS_PPGTT_CACHE4B (0 << 8)
492
493 #define GAB_CTL _MMIO(0x24000)
494 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1 << 8)
495
496 #define GU_CNTL _MMIO(0x101010)
497 #define LMEM_INIT REG_BIT(7)
498
499 #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
500 #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
501 #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
502 #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
503 #define GEN6_STOLEN_RESERVED_1M (0 << 4)
504 #define GEN6_STOLEN_RESERVED_512K (1 << 4)
505 #define GEN6_STOLEN_RESERVED_256K (2 << 4)
506 #define GEN6_STOLEN_RESERVED_128K (3 << 4)
507 #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
508 #define GEN7_STOLEN_RESERVED_1M (0 << 5)
509 #define GEN7_STOLEN_RESERVED_256K (1 << 5)
510 #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
511 #define GEN8_STOLEN_RESERVED_1M (0 << 7)
512 #define GEN8_STOLEN_RESERVED_2M (1 << 7)
513 #define GEN8_STOLEN_RESERVED_4M (2 << 7)
514 #define GEN8_STOLEN_RESERVED_8M (3 << 7)
515 #define GEN6_STOLEN_RESERVED_ENABLE (1 << 0)
516 #define GEN11_STOLEN_RESERVED_ADDR_MASK (0xFFFFFFFFFFFULL << 20)
517
518 /* VGA stuff */
519
520 #define VGA_ST01_MDA 0x3ba
521 #define VGA_ST01_CGA 0x3da
522
523 #define _VGA_MSR_WRITE _MMIO(0x3c2)
524 #define VGA_MSR_WRITE 0x3c2
525 #define VGA_MSR_READ 0x3cc
526 #define VGA_MSR_MEM_EN (1 << 1)
527 #define VGA_MSR_CGA_MODE (1 << 0)
528
529 #define VGA_SR_INDEX 0x3c4
530 #define SR01 1
531 #define VGA_SR_DATA 0x3c5
532
533 #define VGA_AR_INDEX 0x3c0
534 #define VGA_AR_VID_EN (1 << 5)
535 #define VGA_AR_DATA_WRITE 0x3c0
536 #define VGA_AR_DATA_READ 0x3c1
537
538 #define VGA_GR_INDEX 0x3ce
539 #define VGA_GR_DATA 0x3cf
540 /* GR05 */
541 #define VGA_GR_MEM_READ_MODE_SHIFT 3
542 #define VGA_GR_MEM_READ_MODE_PLANE 1
543 /* GR06 */
544 #define VGA_GR_MEM_MODE_MASK 0xc
545 #define VGA_GR_MEM_MODE_SHIFT 2
546 #define VGA_GR_MEM_A0000_AFFFF 0
547 #define VGA_GR_MEM_A0000_BFFFF 1
548 #define VGA_GR_MEM_B0000_B7FFF 2
549 #define VGA_GR_MEM_B0000_BFFFF 3
550
551 #define VGA_DACMASK 0x3c6
552 #define VGA_DACRX 0x3c7
553 #define VGA_DACWX 0x3c8
554 #define VGA_DACDATA 0x3c9
555
556 #define VGA_CR_INDEX_MDA 0x3b4
557 #define VGA_CR_DATA_MDA 0x3b5
558 #define VGA_CR_INDEX_CGA 0x3d4
559 #define VGA_CR_DATA_CGA 0x3d5
560
561 #define MI_PREDICATE_SRC0 _MMIO(0x2400)
562 #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
563 #define MI_PREDICATE_SRC1 _MMIO(0x2408)
564 #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
565 #define MI_PREDICATE_DATA _MMIO(0x2410)
566 #define MI_PREDICATE_RESULT _MMIO(0x2418)
567 #define MI_PREDICATE_RESULT_1 _MMIO(0x241c)
568 #define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
569 #define LOWER_SLICE_ENABLED (1 << 0)
570 #define LOWER_SLICE_DISABLED (0 << 0)
571
572 /*
573 * Registers used only by the command parser
574 */
575 #define BCS_SWCTRL _MMIO(0x22200)
576 #define BCS_SRC_Y REG_BIT(0)
577 #define BCS_DST_Y REG_BIT(1)
578
579 /* There are 16 GPR registers */
580 #define BCS_GPR(n) _MMIO(0x22600 + (n) * 8)
581 #define BCS_GPR_UDW(n) _MMIO(0x22600 + (n) * 8 + 4)
582
583 #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
584 #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
585 #define HS_INVOCATION_COUNT _MMIO(0x2300)
586 #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
587 #define DS_INVOCATION_COUNT _MMIO(0x2308)
588 #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
589 #define IA_VERTICES_COUNT _MMIO(0x2310)
590 #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
591 #define IA_PRIMITIVES_COUNT _MMIO(0x2318)
592 #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
593 #define VS_INVOCATION_COUNT _MMIO(0x2320)
594 #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
595 #define GS_INVOCATION_COUNT _MMIO(0x2328)
596 #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
597 #define GS_PRIMITIVES_COUNT _MMIO(0x2330)
598 #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
599 #define CL_INVOCATION_COUNT _MMIO(0x2338)
600 #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
601 #define CL_PRIMITIVES_COUNT _MMIO(0x2340)
602 #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
603 #define PS_INVOCATION_COUNT _MMIO(0x2348)
604 #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
605 #define PS_DEPTH_COUNT _MMIO(0x2350)
606 #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
607
608 /* There are the 4 64-bit counter registers, one for each stream output */
609 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
610 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
611
612 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
613 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
614
615 #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
616 #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
617 #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
618 #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
619 #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
620 #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
621
622 #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
623 #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
624 #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
625
626 /* There are the 16 64-bit CS General Purpose Registers */
627 #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
628 #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
629
630 #define GEN7_OACONTROL _MMIO(0x2360)
631 #define GEN7_OACONTROL_CTX_MASK 0xFFFFF000
632 #define GEN7_OACONTROL_TIMER_PERIOD_MASK 0x3F
633 #define GEN7_OACONTROL_TIMER_PERIOD_SHIFT 6
634 #define GEN7_OACONTROL_TIMER_ENABLE (1 << 5)
635 #define GEN7_OACONTROL_FORMAT_A13 (0 << 2)
636 #define GEN7_OACONTROL_FORMAT_A29 (1 << 2)
637 #define GEN7_OACONTROL_FORMAT_A13_B8_C8 (2 << 2)
638 #define GEN7_OACONTROL_FORMAT_A29_B8_C8 (3 << 2)
639 #define GEN7_OACONTROL_FORMAT_B4_C8 (4 << 2)
640 #define GEN7_OACONTROL_FORMAT_A45_B8_C8 (5 << 2)
641 #define GEN7_OACONTROL_FORMAT_B4_C8_A16 (6 << 2)
642 #define GEN7_OACONTROL_FORMAT_C4_B8 (7 << 2)
643 #define GEN7_OACONTROL_FORMAT_SHIFT 2
644 #define GEN7_OACONTROL_PER_CTX_ENABLE (1 << 1)
645 #define GEN7_OACONTROL_ENABLE (1 << 0)
646
647 #define GEN8_OACTXID _MMIO(0x2364)
648
649 #define GEN8_OA_DEBUG _MMIO(0x2B04)
650 #define GEN9_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
651 #define GEN9_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
652 #define GEN9_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
653 #define GEN9_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
654
655 #define GEN8_OACONTROL _MMIO(0x2B00)
656 #define GEN8_OA_REPORT_FORMAT_A12 (0 << 2)
657 #define GEN8_OA_REPORT_FORMAT_A12_B8_C8 (2 << 2)
658 #define GEN8_OA_REPORT_FORMAT_A36_B8_C8 (5 << 2)
659 #define GEN8_OA_REPORT_FORMAT_C4_B8 (7 << 2)
660 #define GEN8_OA_REPORT_FORMAT_SHIFT 2
661 #define GEN8_OA_SPECIFIC_CONTEXT_ENABLE (1 << 1)
662 #define GEN8_OA_COUNTER_ENABLE (1 << 0)
663
664 #define GEN8_OACTXCONTROL _MMIO(0x2360)
665 #define GEN8_OA_TIMER_PERIOD_MASK 0x3F
666 #define GEN8_OA_TIMER_PERIOD_SHIFT 2
667 #define GEN8_OA_TIMER_ENABLE (1 << 1)
668 #define GEN8_OA_COUNTER_RESUME (1 << 0)
669
670 #define GEN7_OABUFFER _MMIO(0x23B0) /* R/W */
671 #define GEN7_OABUFFER_OVERRUN_DISABLE (1 << 3)
672 #define GEN7_OABUFFER_EDGE_TRIGGER (1 << 2)
673 #define GEN7_OABUFFER_STOP_RESUME_ENABLE (1 << 1)
674 #define GEN7_OABUFFER_RESUME (1 << 0)
675
676 #define GEN8_OABUFFER_UDW _MMIO(0x23b4)
677 #define GEN8_OABUFFER _MMIO(0x2b14)
678 #define GEN8_OABUFFER_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
679
680 #define GEN7_OASTATUS1 _MMIO(0x2364)
681 #define GEN7_OASTATUS1_TAIL_MASK 0xffffffc0
682 #define GEN7_OASTATUS1_COUNTER_OVERFLOW (1 << 2)
683 #define GEN7_OASTATUS1_OABUFFER_OVERFLOW (1 << 1)
684 #define GEN7_OASTATUS1_REPORT_LOST (1 << 0)
685
686 #define GEN7_OASTATUS2 _MMIO(0x2368)
687 #define GEN7_OASTATUS2_HEAD_MASK 0xffffffc0
688 #define GEN7_OASTATUS2_MEM_SELECT_GGTT (1 << 0) /* 0: PPGTT, 1: GGTT */
689
690 #define GEN8_OASTATUS _MMIO(0x2b08)
691 #define GEN8_OASTATUS_TAIL_POINTER_WRAP (1 << 17)
692 #define GEN8_OASTATUS_HEAD_POINTER_WRAP (1 << 16)
693 #define GEN8_OASTATUS_OVERRUN_STATUS (1 << 3)
694 #define GEN8_OASTATUS_COUNTER_OVERFLOW (1 << 2)
695 #define GEN8_OASTATUS_OABUFFER_OVERFLOW (1 << 1)
696 #define GEN8_OASTATUS_REPORT_LOST (1 << 0)
697
698 #define GEN8_OAHEADPTR _MMIO(0x2B0C)
699 #define GEN8_OAHEADPTR_MASK 0xffffffc0
700 #define GEN8_OATAILPTR _MMIO(0x2B10)
701 #define GEN8_OATAILPTR_MASK 0xffffffc0
702
703 #define OABUFFER_SIZE_128K (0 << 3)
704 #define OABUFFER_SIZE_256K (1 << 3)
705 #define OABUFFER_SIZE_512K (2 << 3)
706 #define OABUFFER_SIZE_1M (3 << 3)
707 #define OABUFFER_SIZE_2M (4 << 3)
708 #define OABUFFER_SIZE_4M (5 << 3)
709 #define OABUFFER_SIZE_8M (6 << 3)
710 #define OABUFFER_SIZE_16M (7 << 3)
711
712 #define GEN12_OA_TLB_INV_CR _MMIO(0xceec)
713
714 /* Gen12 OAR unit */
715 #define GEN12_OAR_OACONTROL _MMIO(0x2960)
716 #define GEN12_OAR_OACONTROL_COUNTER_FORMAT_SHIFT 1
717 #define GEN12_OAR_OACONTROL_COUNTER_ENABLE (1 << 0)
718
719 #define GEN12_OACTXCONTROL _MMIO(0x2360)
720 #define GEN12_OAR_OASTATUS _MMIO(0x2968)
721
722 /* Gen12 OAG unit */
723 #define GEN12_OAG_OAHEADPTR _MMIO(0xdb00)
724 #define GEN12_OAG_OAHEADPTR_MASK 0xffffffc0
725 #define GEN12_OAG_OATAILPTR _MMIO(0xdb04)
726 #define GEN12_OAG_OATAILPTR_MASK 0xffffffc0
727
728 #define GEN12_OAG_OABUFFER _MMIO(0xdb08)
729 #define GEN12_OAG_OABUFFER_BUFFER_SIZE_MASK (0x7)
730 #define GEN12_OAG_OABUFFER_BUFFER_SIZE_SHIFT (3)
731 #define GEN12_OAG_OABUFFER_MEMORY_SELECT (1 << 0) /* 0: PPGTT, 1: GGTT */
732
733 #define GEN12_OAG_OAGLBCTXCTRL _MMIO(0x2b28)
734 #define GEN12_OAG_OAGLBCTXCTRL_TIMER_PERIOD_SHIFT 2
735 #define GEN12_OAG_OAGLBCTXCTRL_TIMER_ENABLE (1 << 1)
736 #define GEN12_OAG_OAGLBCTXCTRL_COUNTER_RESUME (1 << 0)
737
738 #define GEN12_OAG_OACONTROL _MMIO(0xdaf4)
739 #define GEN12_OAG_OACONTROL_OA_COUNTER_FORMAT_SHIFT 2
740 #define GEN12_OAG_OACONTROL_OA_COUNTER_ENABLE (1 << 0)
741
742 #define GEN12_OAG_OA_DEBUG _MMIO(0xdaf8)
743 #define GEN12_OAG_OA_DEBUG_INCLUDE_CLK_RATIO (1 << 6)
744 #define GEN12_OAG_OA_DEBUG_DISABLE_CLK_RATIO_REPORTS (1 << 5)
745 #define GEN12_OAG_OA_DEBUG_DISABLE_GO_1_0_REPORTS (1 << 2)
746 #define GEN12_OAG_OA_DEBUG_DISABLE_CTX_SWITCH_REPORTS (1 << 1)
747
748 #define GEN12_OAG_OASTATUS _MMIO(0xdafc)
749 #define GEN12_OAG_OASTATUS_COUNTER_OVERFLOW (1 << 2)
750 #define GEN12_OAG_OASTATUS_BUFFER_OVERFLOW (1 << 1)
751 #define GEN12_OAG_OASTATUS_REPORT_LOST (1 << 0)
752
753 /*
754 * Flexible, Aggregate EU Counter Registers.
755 * Note: these aren't contiguous
756 */
757 #define EU_PERF_CNTL0 _MMIO(0xe458)
758 #define EU_PERF_CNTL1 _MMIO(0xe558)
759 #define EU_PERF_CNTL2 _MMIO(0xe658)
760 #define EU_PERF_CNTL3 _MMIO(0xe758)
761 #define EU_PERF_CNTL4 _MMIO(0xe45c)
762 #define EU_PERF_CNTL5 _MMIO(0xe55c)
763 #define EU_PERF_CNTL6 _MMIO(0xe65c)
764
765 /*
766 * OA Boolean state
767 */
768
769 #define OASTARTTRIG1 _MMIO(0x2710)
770 #define OASTARTTRIG1_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
771 #define OASTARTTRIG1_THRESHOLD_MASK 0xffff
772
773 #define OASTARTTRIG2 _MMIO(0x2714)
774 #define OASTARTTRIG2_INVERT_A_0 (1 << 0)
775 #define OASTARTTRIG2_INVERT_A_1 (1 << 1)
776 #define OASTARTTRIG2_INVERT_A_2 (1 << 2)
777 #define OASTARTTRIG2_INVERT_A_3 (1 << 3)
778 #define OASTARTTRIG2_INVERT_A_4 (1 << 4)
779 #define OASTARTTRIG2_INVERT_A_5 (1 << 5)
780 #define OASTARTTRIG2_INVERT_A_6 (1 << 6)
781 #define OASTARTTRIG2_INVERT_A_7 (1 << 7)
782 #define OASTARTTRIG2_INVERT_A_8 (1 << 8)
783 #define OASTARTTRIG2_INVERT_A_9 (1 << 9)
784 #define OASTARTTRIG2_INVERT_A_10 (1 << 10)
785 #define OASTARTTRIG2_INVERT_A_11 (1 << 11)
786 #define OASTARTTRIG2_INVERT_A_12 (1 << 12)
787 #define OASTARTTRIG2_INVERT_A_13 (1 << 13)
788 #define OASTARTTRIG2_INVERT_A_14 (1 << 14)
789 #define OASTARTTRIG2_INVERT_A_15 (1 << 15)
790 #define OASTARTTRIG2_INVERT_B_0 (1 << 16)
791 #define OASTARTTRIG2_INVERT_B_1 (1 << 17)
792 #define OASTARTTRIG2_INVERT_B_2 (1 << 18)
793 #define OASTARTTRIG2_INVERT_B_3 (1 << 19)
794 #define OASTARTTRIG2_INVERT_C_0 (1 << 20)
795 #define OASTARTTRIG2_INVERT_C_1 (1 << 21)
796 #define OASTARTTRIG2_INVERT_D_0 (1 << 22)
797 #define OASTARTTRIG2_THRESHOLD_ENABLE (1 << 23)
798 #define OASTARTTRIG2_START_TRIG_FLAG_MBZ (1 << 24)
799 #define OASTARTTRIG2_EVENT_SELECT_0 (1 << 28)
800 #define OASTARTTRIG2_EVENT_SELECT_1 (1 << 29)
801 #define OASTARTTRIG2_EVENT_SELECT_2 (1 << 30)
802 #define OASTARTTRIG2_EVENT_SELECT_3 (1 << 31)
803
804 #define OASTARTTRIG3 _MMIO(0x2718)
805 #define OASTARTTRIG3_NOA_SELECT_MASK 0xf
806 #define OASTARTTRIG3_NOA_SELECT_8_SHIFT 0
807 #define OASTARTTRIG3_NOA_SELECT_9_SHIFT 4
808 #define OASTARTTRIG3_NOA_SELECT_10_SHIFT 8
809 #define OASTARTTRIG3_NOA_SELECT_11_SHIFT 12
810 #define OASTARTTRIG3_NOA_SELECT_12_SHIFT 16
811 #define OASTARTTRIG3_NOA_SELECT_13_SHIFT 20
812 #define OASTARTTRIG3_NOA_SELECT_14_SHIFT 24
813 #define OASTARTTRIG3_NOA_SELECT_15_SHIFT 28
814
815 #define OASTARTTRIG4 _MMIO(0x271c)
816 #define OASTARTTRIG4_NOA_SELECT_MASK 0xf
817 #define OASTARTTRIG4_NOA_SELECT_0_SHIFT 0
818 #define OASTARTTRIG4_NOA_SELECT_1_SHIFT 4
819 #define OASTARTTRIG4_NOA_SELECT_2_SHIFT 8
820 #define OASTARTTRIG4_NOA_SELECT_3_SHIFT 12
821 #define OASTARTTRIG4_NOA_SELECT_4_SHIFT 16
822 #define OASTARTTRIG4_NOA_SELECT_5_SHIFT 20
823 #define OASTARTTRIG4_NOA_SELECT_6_SHIFT 24
824 #define OASTARTTRIG4_NOA_SELECT_7_SHIFT 28
825
826 #define OASTARTTRIG5 _MMIO(0x2720)
827 #define OASTARTTRIG5_THRESHOLD_COUNT_MASK_MBZ 0xffff0000
828 #define OASTARTTRIG5_THRESHOLD_MASK 0xffff
829
830 #define OASTARTTRIG6 _MMIO(0x2724)
831 #define OASTARTTRIG6_INVERT_A_0 (1 << 0)
832 #define OASTARTTRIG6_INVERT_A_1 (1 << 1)
833 #define OASTARTTRIG6_INVERT_A_2 (1 << 2)
834 #define OASTARTTRIG6_INVERT_A_3 (1 << 3)
835 #define OASTARTTRIG6_INVERT_A_4 (1 << 4)
836 #define OASTARTTRIG6_INVERT_A_5 (1 << 5)
837 #define OASTARTTRIG6_INVERT_A_6 (1 << 6)
838 #define OASTARTTRIG6_INVERT_A_7 (1 << 7)
839 #define OASTARTTRIG6_INVERT_A_8 (1 << 8)
840 #define OASTARTTRIG6_INVERT_A_9 (1 << 9)
841 #define OASTARTTRIG6_INVERT_A_10 (1 << 10)
842 #define OASTARTTRIG6_INVERT_A_11 (1 << 11)
843 #define OASTARTTRIG6_INVERT_A_12 (1 << 12)
844 #define OASTARTTRIG6_INVERT_A_13 (1 << 13)
845 #define OASTARTTRIG6_INVERT_A_14 (1 << 14)
846 #define OASTARTTRIG6_INVERT_A_15 (1 << 15)
847 #define OASTARTTRIG6_INVERT_B_0 (1 << 16)
848 #define OASTARTTRIG6_INVERT_B_1 (1 << 17)
849 #define OASTARTTRIG6_INVERT_B_2 (1 << 18)
850 #define OASTARTTRIG6_INVERT_B_3 (1 << 19)
851 #define OASTARTTRIG6_INVERT_C_0 (1 << 20)
852 #define OASTARTTRIG6_INVERT_C_1 (1 << 21)
853 #define OASTARTTRIG6_INVERT_D_0 (1 << 22)
854 #define OASTARTTRIG6_THRESHOLD_ENABLE (1 << 23)
855 #define OASTARTTRIG6_START_TRIG_FLAG_MBZ (1 << 24)
856 #define OASTARTTRIG6_EVENT_SELECT_4 (1 << 28)
857 #define OASTARTTRIG6_EVENT_SELECT_5 (1 << 29)
858 #define OASTARTTRIG6_EVENT_SELECT_6 (1 << 30)
859 #define OASTARTTRIG6_EVENT_SELECT_7 (1 << 31)
860
861 #define OASTARTTRIG7 _MMIO(0x2728)
862 #define OASTARTTRIG7_NOA_SELECT_MASK 0xf
863 #define OASTARTTRIG7_NOA_SELECT_8_SHIFT 0
864 #define OASTARTTRIG7_NOA_SELECT_9_SHIFT 4
865 #define OASTARTTRIG7_NOA_SELECT_10_SHIFT 8
866 #define OASTARTTRIG7_NOA_SELECT_11_SHIFT 12
867 #define OASTARTTRIG7_NOA_SELECT_12_SHIFT 16
868 #define OASTARTTRIG7_NOA_SELECT_13_SHIFT 20
869 #define OASTARTTRIG7_NOA_SELECT_14_SHIFT 24
870 #define OASTARTTRIG7_NOA_SELECT_15_SHIFT 28
871
872 #define OASTARTTRIG8 _MMIO(0x272c)
873 #define OASTARTTRIG8_NOA_SELECT_MASK 0xf
874 #define OASTARTTRIG8_NOA_SELECT_0_SHIFT 0
875 #define OASTARTTRIG8_NOA_SELECT_1_SHIFT 4
876 #define OASTARTTRIG8_NOA_SELECT_2_SHIFT 8
877 #define OASTARTTRIG8_NOA_SELECT_3_SHIFT 12
878 #define OASTARTTRIG8_NOA_SELECT_4_SHIFT 16
879 #define OASTARTTRIG8_NOA_SELECT_5_SHIFT 20
880 #define OASTARTTRIG8_NOA_SELECT_6_SHIFT 24
881 #define OASTARTTRIG8_NOA_SELECT_7_SHIFT 28
882
883 #define OAREPORTTRIG1 _MMIO(0x2740)
884 #define OAREPORTTRIG1_THRESHOLD_MASK 0xffff
885 #define OAREPORTTRIG1_EDGE_LEVEL_TRIGGER_SELECT_MASK 0xffff0000 /* 0=level */
886
887 #define OAREPORTTRIG2 _MMIO(0x2744)
888 #define OAREPORTTRIG2_INVERT_A_0 (1 << 0)
889 #define OAREPORTTRIG2_INVERT_A_1 (1 << 1)
890 #define OAREPORTTRIG2_INVERT_A_2 (1 << 2)
891 #define OAREPORTTRIG2_INVERT_A_3 (1 << 3)
892 #define OAREPORTTRIG2_INVERT_A_4 (1 << 4)
893 #define OAREPORTTRIG2_INVERT_A_5 (1 << 5)
894 #define OAREPORTTRIG2_INVERT_A_6 (1 << 6)
895 #define OAREPORTTRIG2_INVERT_A_7 (1 << 7)
896 #define OAREPORTTRIG2_INVERT_A_8 (1 << 8)
897 #define OAREPORTTRIG2_INVERT_A_9 (1 << 9)
898 #define OAREPORTTRIG2_INVERT_A_10 (1 << 10)
899 #define OAREPORTTRIG2_INVERT_A_11 (1 << 11)
900 #define OAREPORTTRIG2_INVERT_A_12 (1 << 12)
901 #define OAREPORTTRIG2_INVERT_A_13 (1 << 13)
902 #define OAREPORTTRIG2_INVERT_A_14 (1 << 14)
903 #define OAREPORTTRIG2_INVERT_A_15 (1 << 15)
904 #define OAREPORTTRIG2_INVERT_B_0 (1 << 16)
905 #define OAREPORTTRIG2_INVERT_B_1 (1 << 17)
906 #define OAREPORTTRIG2_INVERT_B_2 (1 << 18)
907 #define OAREPORTTRIG2_INVERT_B_3 (1 << 19)
908 #define OAREPORTTRIG2_INVERT_C_0 (1 << 20)
909 #define OAREPORTTRIG2_INVERT_C_1 (1 << 21)
910 #define OAREPORTTRIG2_INVERT_D_0 (1 << 22)
911 #define OAREPORTTRIG2_THRESHOLD_ENABLE (1 << 23)
912 #define OAREPORTTRIG2_REPORT_TRIGGER_ENABLE (1 << 31)
913
914 #define OAREPORTTRIG3 _MMIO(0x2748)
915 #define OAREPORTTRIG3_NOA_SELECT_MASK 0xf
916 #define OAREPORTTRIG3_NOA_SELECT_8_SHIFT 0
917 #define OAREPORTTRIG3_NOA_SELECT_9_SHIFT 4
918 #define OAREPORTTRIG3_NOA_SELECT_10_SHIFT 8
919 #define OAREPORTTRIG3_NOA_SELECT_11_SHIFT 12
920 #define OAREPORTTRIG3_NOA_SELECT_12_SHIFT 16
921 #define OAREPORTTRIG3_NOA_SELECT_13_SHIFT 20
922 #define OAREPORTTRIG3_NOA_SELECT_14_SHIFT 24
923 #define OAREPORTTRIG3_NOA_SELECT_15_SHIFT 28
924
925 #define OAREPORTTRIG4 _MMIO(0x274c)
926 #define OAREPORTTRIG4_NOA_SELECT_MASK 0xf
927 #define OAREPORTTRIG4_NOA_SELECT_0_SHIFT 0
928 #define OAREPORTTRIG4_NOA_SELECT_1_SHIFT 4
929 #define OAREPORTTRIG4_NOA_SELECT_2_SHIFT 8
930 #define OAREPORTTRIG4_NOA_SELECT_3_SHIFT 12
931 #define OAREPORTTRIG4_NOA_SELECT_4_SHIFT 16
932 #define OAREPORTTRIG4_NOA_SELECT_5_SHIFT 20
933 #define OAREPORTTRIG4_NOA_SELECT_6_SHIFT 24
934 #define OAREPORTTRIG4_NOA_SELECT_7_SHIFT 28
935
936 #define OAREPORTTRIG5 _MMIO(0x2750)
937 #define OAREPORTTRIG5_THRESHOLD_MASK 0xffff
938 #define OAREPORTTRIG5_EDGE_LEVEL_TRIGGER_SELECT_MASK 0xffff0000 /* 0=level */
939
940 #define OAREPORTTRIG6 _MMIO(0x2754)
941 #define OAREPORTTRIG6_INVERT_A_0 (1 << 0)
942 #define OAREPORTTRIG6_INVERT_A_1 (1 << 1)
943 #define OAREPORTTRIG6_INVERT_A_2 (1 << 2)
944 #define OAREPORTTRIG6_INVERT_A_3 (1 << 3)
945 #define OAREPORTTRIG6_INVERT_A_4 (1 << 4)
946 #define OAREPORTTRIG6_INVERT_A_5 (1 << 5)
947 #define OAREPORTTRIG6_INVERT_A_6 (1 << 6)
948 #define OAREPORTTRIG6_INVERT_A_7 (1 << 7)
949 #define OAREPORTTRIG6_INVERT_A_8 (1 << 8)
950 #define OAREPORTTRIG6_INVERT_A_9 (1 << 9)
951 #define OAREPORTTRIG6_INVERT_A_10 (1 << 10)
952 #define OAREPORTTRIG6_INVERT_A_11 (1 << 11)
953 #define OAREPORTTRIG6_INVERT_A_12 (1 << 12)
954 #define OAREPORTTRIG6_INVERT_A_13 (1 << 13)
955 #define OAREPORTTRIG6_INVERT_A_14 (1 << 14)
956 #define OAREPORTTRIG6_INVERT_A_15 (1 << 15)
957 #define OAREPORTTRIG6_INVERT_B_0 (1 << 16)
958 #define OAREPORTTRIG6_INVERT_B_1 (1 << 17)
959 #define OAREPORTTRIG6_INVERT_B_2 (1 << 18)
960 #define OAREPORTTRIG6_INVERT_B_3 (1 << 19)
961 #define OAREPORTTRIG6_INVERT_C_0 (1 << 20)
962 #define OAREPORTTRIG6_INVERT_C_1 (1 << 21)
963 #define OAREPORTTRIG6_INVERT_D_0 (1 << 22)
964 #define OAREPORTTRIG6_THRESHOLD_ENABLE (1 << 23)
965 #define OAREPORTTRIG6_REPORT_TRIGGER_ENABLE (1 << 31)
966
967 #define OAREPORTTRIG7 _MMIO(0x2758)
968 #define OAREPORTTRIG7_NOA_SELECT_MASK 0xf
969 #define OAREPORTTRIG7_NOA_SELECT_8_SHIFT 0
970 #define OAREPORTTRIG7_NOA_SELECT_9_SHIFT 4
971 #define OAREPORTTRIG7_NOA_SELECT_10_SHIFT 8
972 #define OAREPORTTRIG7_NOA_SELECT_11_SHIFT 12
973 #define OAREPORTTRIG7_NOA_SELECT_12_SHIFT 16
974 #define OAREPORTTRIG7_NOA_SELECT_13_SHIFT 20
975 #define OAREPORTTRIG7_NOA_SELECT_14_SHIFT 24
976 #define OAREPORTTRIG7_NOA_SELECT_15_SHIFT 28
977
978 #define OAREPORTTRIG8 _MMIO(0x275c)
979 #define OAREPORTTRIG8_NOA_SELECT_MASK 0xf
980 #define OAREPORTTRIG8_NOA_SELECT_0_SHIFT 0
981 #define OAREPORTTRIG8_NOA_SELECT_1_SHIFT 4
982 #define OAREPORTTRIG8_NOA_SELECT_2_SHIFT 8
983 #define OAREPORTTRIG8_NOA_SELECT_3_SHIFT 12
984 #define OAREPORTTRIG8_NOA_SELECT_4_SHIFT 16
985 #define OAREPORTTRIG8_NOA_SELECT_5_SHIFT 20
986 #define OAREPORTTRIG8_NOA_SELECT_6_SHIFT 24
987 #define OAREPORTTRIG8_NOA_SELECT_7_SHIFT 28
988
989 /* Same layout as OASTARTTRIGX */
990 #define GEN12_OAG_OASTARTTRIG1 _MMIO(0xd900)
991 #define GEN12_OAG_OASTARTTRIG2 _MMIO(0xd904)
992 #define GEN12_OAG_OASTARTTRIG3 _MMIO(0xd908)
993 #define GEN12_OAG_OASTARTTRIG4 _MMIO(0xd90c)
994 #define GEN12_OAG_OASTARTTRIG5 _MMIO(0xd910)
995 #define GEN12_OAG_OASTARTTRIG6 _MMIO(0xd914)
996 #define GEN12_OAG_OASTARTTRIG7 _MMIO(0xd918)
997 #define GEN12_OAG_OASTARTTRIG8 _MMIO(0xd91c)
998
999 /* Same layout as OAREPORTTRIGX */
1000 #define GEN12_OAG_OAREPORTTRIG1 _MMIO(0xd920)
1001 #define GEN12_OAG_OAREPORTTRIG2 _MMIO(0xd924)
1002 #define GEN12_OAG_OAREPORTTRIG3 _MMIO(0xd928)
1003 #define GEN12_OAG_OAREPORTTRIG4 _MMIO(0xd92c)
1004 #define GEN12_OAG_OAREPORTTRIG5 _MMIO(0xd930)
1005 #define GEN12_OAG_OAREPORTTRIG6 _MMIO(0xd934)
1006 #define GEN12_OAG_OAREPORTTRIG7 _MMIO(0xd938)
1007 #define GEN12_OAG_OAREPORTTRIG8 _MMIO(0xd93c)
1008
1009 /* CECX_0 */
1010 #define OACEC_COMPARE_LESS_OR_EQUAL 6
1011 #define OACEC_COMPARE_NOT_EQUAL 5
1012 #define OACEC_COMPARE_LESS_THAN 4
1013 #define OACEC_COMPARE_GREATER_OR_EQUAL 3
1014 #define OACEC_COMPARE_EQUAL 2
1015 #define OACEC_COMPARE_GREATER_THAN 1
1016 #define OACEC_COMPARE_ANY_EQUAL 0
1017
1018 #define OACEC_COMPARE_VALUE_MASK 0xffff
1019 #define OACEC_COMPARE_VALUE_SHIFT 3
1020
1021 #define OACEC_SELECT_NOA (0 << 19)
1022 #define OACEC_SELECT_PREV (1 << 19)
1023 #define OACEC_SELECT_BOOLEAN (2 << 19)
1024
1025 /* 11-bit array 0: pass-through, 1: negated */
1026 #define GEN12_OASCEC_NEGATE_MASK 0x7ff
1027 #define GEN12_OASCEC_NEGATE_SHIFT 21
1028
1029 /* CECX_1 */
1030 #define OACEC_MASK_MASK 0xffff
1031 #define OACEC_CONSIDERATIONS_MASK 0xffff
1032 #define OACEC_CONSIDERATIONS_SHIFT 16
1033
1034 #define OACEC0_0 _MMIO(0x2770)
1035 #define OACEC0_1 _MMIO(0x2774)
1036 #define OACEC1_0 _MMIO(0x2778)
1037 #define OACEC1_1 _MMIO(0x277c)
1038 #define OACEC2_0 _MMIO(0x2780)
1039 #define OACEC2_1 _MMIO(0x2784)
1040 #define OACEC3_0 _MMIO(0x2788)
1041 #define OACEC3_1 _MMIO(0x278c)
1042 #define OACEC4_0 _MMIO(0x2790)
1043 #define OACEC4_1 _MMIO(0x2794)
1044 #define OACEC5_0 _MMIO(0x2798)
1045 #define OACEC5_1 _MMIO(0x279c)
1046 #define OACEC6_0 _MMIO(0x27a0)
1047 #define OACEC6_1 _MMIO(0x27a4)
1048 #define OACEC7_0 _MMIO(0x27a8)
1049 #define OACEC7_1 _MMIO(0x27ac)
1050
1051 /* Same layout as CECX_Y */
1052 #define GEN12_OAG_CEC0_0 _MMIO(0xd940)
1053 #define GEN12_OAG_CEC0_1 _MMIO(0xd944)
1054 #define GEN12_OAG_CEC1_0 _MMIO(0xd948)
1055 #define GEN12_OAG_CEC1_1 _MMIO(0xd94c)
1056 #define GEN12_OAG_CEC2_0 _MMIO(0xd950)
1057 #define GEN12_OAG_CEC2_1 _MMIO(0xd954)
1058 #define GEN12_OAG_CEC3_0 _MMIO(0xd958)
1059 #define GEN12_OAG_CEC3_1 _MMIO(0xd95c)
1060 #define GEN12_OAG_CEC4_0 _MMIO(0xd960)
1061 #define GEN12_OAG_CEC4_1 _MMIO(0xd964)
1062 #define GEN12_OAG_CEC5_0 _MMIO(0xd968)
1063 #define GEN12_OAG_CEC5_1 _MMIO(0xd96c)
1064 #define GEN12_OAG_CEC6_0 _MMIO(0xd970)
1065 #define GEN12_OAG_CEC6_1 _MMIO(0xd974)
1066 #define GEN12_OAG_CEC7_0 _MMIO(0xd978)
1067 #define GEN12_OAG_CEC7_1 _MMIO(0xd97c)
1068
1069 /* Same layout as CECX_Y + negate 11-bit array */
1070 #define GEN12_OAG_SCEC0_0 _MMIO(0xdc00)
1071 #define GEN12_OAG_SCEC0_1 _MMIO(0xdc04)
1072 #define GEN12_OAG_SCEC1_0 _MMIO(0xdc08)
1073 #define GEN12_OAG_SCEC1_1 _MMIO(0xdc0c)
1074 #define GEN12_OAG_SCEC2_0 _MMIO(0xdc10)
1075 #define GEN12_OAG_SCEC2_1 _MMIO(0xdc14)
1076 #define GEN12_OAG_SCEC3_0 _MMIO(0xdc18)
1077 #define GEN12_OAG_SCEC3_1 _MMIO(0xdc1c)
1078 #define GEN12_OAG_SCEC4_0 _MMIO(0xdc20)
1079 #define GEN12_OAG_SCEC4_1 _MMIO(0xdc24)
1080 #define GEN12_OAG_SCEC5_0 _MMIO(0xdc28)
1081 #define GEN12_OAG_SCEC5_1 _MMIO(0xdc2c)
1082 #define GEN12_OAG_SCEC6_0 _MMIO(0xdc30)
1083 #define GEN12_OAG_SCEC6_1 _MMIO(0xdc34)
1084 #define GEN12_OAG_SCEC7_0 _MMIO(0xdc38)
1085 #define GEN12_OAG_SCEC7_1 _MMIO(0xdc3c)
1086
1087 /* OA perf counters */
1088 #define OA_PERFCNT1_LO _MMIO(0x91B8)
1089 #define OA_PERFCNT1_HI _MMIO(0x91BC)
1090 #define OA_PERFCNT2_LO _MMIO(0x91C0)
1091 #define OA_PERFCNT2_HI _MMIO(0x91C4)
1092 #define OA_PERFCNT3_LO _MMIO(0x91C8)
1093 #define OA_PERFCNT3_HI _MMIO(0x91CC)
1094 #define OA_PERFCNT4_LO _MMIO(0x91D8)
1095 #define OA_PERFCNT4_HI _MMIO(0x91DC)
1096
1097 #define OA_PERFMATRIX_LO _MMIO(0x91C8)
1098 #define OA_PERFMATRIX_HI _MMIO(0x91CC)
1099
1100 /* RPM unit config (Gen8+) */
1101 #define RPM_CONFIG0 _MMIO(0x0D00)
1102 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1103 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (1 << GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1104 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 0
1105 #define GEN9_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 1
1106 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT 3
1107 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_MASK (0x7 << GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_SHIFT)
1108 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_24_MHZ 0
1109 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_19_2_MHZ 1
1110 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_38_4_MHZ 2
1111 #define GEN11_RPM_CONFIG0_CRYSTAL_CLOCK_FREQ_25_MHZ 3
1112 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT 1
1113 #define GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_MASK (0x3 << GEN10_RPM_CONFIG0_CTC_SHIFT_PARAMETER_SHIFT)
1114
1115 #define RPM_CONFIG1 _MMIO(0x0D04)
1116 #define GEN10_GT_NOA_ENABLE (1 << 9)
1117
1118 /* GPM unit config (Gen9+) */
1119 #define CTC_MODE _MMIO(0xA26C)
1120 #define CTC_SOURCE_PARAMETER_MASK 1
1121 #define CTC_SOURCE_CRYSTAL_CLOCK 0
1122 #define CTC_SOURCE_DIVIDE_LOGIC 1
1123 #define CTC_SHIFT_PARAMETER_SHIFT 1
1124 #define CTC_SHIFT_PARAMETER_MASK (0x3 << CTC_SHIFT_PARAMETER_SHIFT)
1125
1126 /* RCP unit config (Gen8+) */
1127 #define RCP_CONFIG _MMIO(0x0D08)
1128
1129 /* NOA (HSW) */
1130 #define HSW_MBVID2_NOA0 _MMIO(0x9E80)
1131 #define HSW_MBVID2_NOA1 _MMIO(0x9E84)
1132 #define HSW_MBVID2_NOA2 _MMIO(0x9E88)
1133 #define HSW_MBVID2_NOA3 _MMIO(0x9E8C)
1134 #define HSW_MBVID2_NOA4 _MMIO(0x9E90)
1135 #define HSW_MBVID2_NOA5 _MMIO(0x9E94)
1136 #define HSW_MBVID2_NOA6 _MMIO(0x9E98)
1137 #define HSW_MBVID2_NOA7 _MMIO(0x9E9C)
1138 #define HSW_MBVID2_NOA8 _MMIO(0x9EA0)
1139 #define HSW_MBVID2_NOA9 _MMIO(0x9EA4)
1140
1141 #define HSW_MBVID2_MISR0 _MMIO(0x9EC0)
1142
1143 /* NOA (Gen8+) */
1144 #define NOA_CONFIG(i) _MMIO(0x0D0C + (i) * 4)
1145
1146 #define MICRO_BP0_0 _MMIO(0x9800)
1147 #define MICRO_BP0_2 _MMIO(0x9804)
1148 #define MICRO_BP0_1 _MMIO(0x9808)
1149
1150 #define MICRO_BP1_0 _MMIO(0x980C)
1151 #define MICRO_BP1_2 _MMIO(0x9810)
1152 #define MICRO_BP1_1 _MMIO(0x9814)
1153
1154 #define MICRO_BP2_0 _MMIO(0x9818)
1155 #define MICRO_BP2_2 _MMIO(0x981C)
1156 #define MICRO_BP2_1 _MMIO(0x9820)
1157
1158 #define MICRO_BP3_0 _MMIO(0x9824)
1159 #define MICRO_BP3_2 _MMIO(0x9828)
1160 #define MICRO_BP3_1 _MMIO(0x982C)
1161
1162 #define MICRO_BP_TRIGGER _MMIO(0x9830)
1163 #define MICRO_BP3_COUNT_STATUS01 _MMIO(0x9834)
1164 #define MICRO_BP3_COUNT_STATUS23 _MMIO(0x9838)
1165 #define MICRO_BP_FIRED_ARMED _MMIO(0x983C)
1166
1167 #define GEN12_OAA_DBG_REG _MMIO(0xdc44)
1168 #define GEN12_OAG_OA_PESS _MMIO(0x2b2c)
1169 #define GEN12_OAG_SPCTR_CNF _MMIO(0xdc40)
1170
1171 #define GDT_CHICKEN_BITS _MMIO(0x9840)
1172 #define GT_NOA_ENABLE 0x00000080
1173
1174 #define NOA_DATA _MMIO(0x986C)
1175 #define NOA_WRITE _MMIO(0x9888)
1176 #define GEN10_NOA_WRITE_HIGH _MMIO(0x9884)
1177
1178 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
1179 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
1180 #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
1181
1182 /*
1183 * Reset registers
1184 */
1185 #define DEBUG_RESET_I830 _MMIO(0x6070)
1186 #define DEBUG_RESET_FULL (1 << 7)
1187 #define DEBUG_RESET_RENDER (1 << 8)
1188 #define DEBUG_RESET_DISPLAY (1 << 9)
1189
1190 /*
1191 * IOSF sideband
1192 */
1193 #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
1194 #define IOSF_DEVFN_SHIFT 24
1195 #define IOSF_OPCODE_SHIFT 16
1196 #define IOSF_PORT_SHIFT 8
1197 #define IOSF_BYTE_ENABLES_SHIFT 4
1198 #define IOSF_BAR_SHIFT 1
1199 #define IOSF_SB_BUSY (1 << 0)
1200 #define IOSF_PORT_BUNIT 0x03
1201 #define IOSF_PORT_PUNIT 0x04
1202 #define IOSF_PORT_NC 0x11
1203 #define IOSF_PORT_DPIO 0x12
1204 #define IOSF_PORT_GPIO_NC 0x13
1205 #define IOSF_PORT_CCK 0x14
1206 #define IOSF_PORT_DPIO_2 0x1a
1207 #define IOSF_PORT_FLISDSI 0x1b
1208 #define IOSF_PORT_GPIO_SC 0x48
1209 #define IOSF_PORT_GPIO_SUS 0xa8
1210 #define IOSF_PORT_CCU 0xa9
1211 #define CHV_IOSF_PORT_GPIO_N 0x13
1212 #define CHV_IOSF_PORT_GPIO_SE 0x48
1213 #define CHV_IOSF_PORT_GPIO_E 0xa8
1214 #define CHV_IOSF_PORT_GPIO_SW 0xb2
1215 #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
1216 #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
1217
1218 /* See configdb bunit SB addr map */
1219 #define BUNIT_REG_BISOC 0x11
1220
1221 /* PUNIT_REG_*SSPM0 */
1222 #define _SSPM0_SSC(val) ((val) << 0)
1223 #define SSPM0_SSC_MASK _SSPM0_SSC(0x3)
1224 #define SSPM0_SSC_PWR_ON _SSPM0_SSC(0x0)
1225 #define SSPM0_SSC_CLK_GATE _SSPM0_SSC(0x1)
1226 #define SSPM0_SSC_RESET _SSPM0_SSC(0x2)
1227 #define SSPM0_SSC_PWR_GATE _SSPM0_SSC(0x3)
1228 #define _SSPM0_SSS(val) ((val) << 24)
1229 #define SSPM0_SSS_MASK _SSPM0_SSS(0x3)
1230 #define SSPM0_SSS_PWR_ON _SSPM0_SSS(0x0)
1231 #define SSPM0_SSS_CLK_GATE _SSPM0_SSS(0x1)
1232 #define SSPM0_SSS_RESET _SSPM0_SSS(0x2)
1233 #define SSPM0_SSS_PWR_GATE _SSPM0_SSS(0x3)
1234
1235 /* PUNIT_REG_*SSPM1 */
1236 #define SSPM1_FREQSTAT_SHIFT 24
1237 #define SSPM1_FREQSTAT_MASK (0x1f << SSPM1_FREQSTAT_SHIFT)
1238 #define SSPM1_FREQGUAR_SHIFT 8
1239 #define SSPM1_FREQGUAR_MASK (0x1f << SSPM1_FREQGUAR_SHIFT)
1240 #define SSPM1_FREQ_SHIFT 0
1241 #define SSPM1_FREQ_MASK (0x1f << SSPM1_FREQ_SHIFT)
1242
1243 #define PUNIT_REG_VEDSSPM0 0x32
1244 #define PUNIT_REG_VEDSSPM1 0x33
1245
1246 #define PUNIT_REG_DSPSSPM 0x36
1247 #define DSPFREQSTAT_SHIFT_CHV 24
1248 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
1249 #define DSPFREQGUAR_SHIFT_CHV 8
1250 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
1251 #define DSPFREQSTAT_SHIFT 30
1252 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
1253 #define DSPFREQGUAR_SHIFT 14
1254 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
1255 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
1256 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
1257 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
1258 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
1259 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
1260 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
1261 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
1262 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
1263 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
1264 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
1265 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
1266 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
1267 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
1268 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
1269 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
1270
1271 #define PUNIT_REG_ISPSSPM0 0x39
1272 #define PUNIT_REG_ISPSSPM1 0x3a
1273
1274 #define PUNIT_REG_PWRGT_CTRL 0x60
1275 #define PUNIT_REG_PWRGT_STATUS 0x61
1276 #define PUNIT_PWRGT_MASK(pw_idx) (3 << ((pw_idx) * 2))
1277 #define PUNIT_PWRGT_PWR_ON(pw_idx) (0 << ((pw_idx) * 2))
1278 #define PUNIT_PWRGT_CLK_GATE(pw_idx) (1 << ((pw_idx) * 2))
1279 #define PUNIT_PWRGT_RESET(pw_idx) (2 << ((pw_idx) * 2))
1280 #define PUNIT_PWRGT_PWR_GATE(pw_idx) (3 << ((pw_idx) * 2))
1281
1282 #define PUNIT_PWGT_IDX_RENDER 0
1283 #define PUNIT_PWGT_IDX_MEDIA 1
1284 #define PUNIT_PWGT_IDX_DISP2D 3
1285 #define PUNIT_PWGT_IDX_DPIO_CMN_BC 5
1286 #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01 6
1287 #define PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23 7
1288 #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01 8
1289 #define PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23 9
1290 #define PUNIT_PWGT_IDX_DPIO_RX0 10
1291 #define PUNIT_PWGT_IDX_DPIO_RX1 11
1292 #define PUNIT_PWGT_IDX_DPIO_CMN_D 12
1293
1294 #define PUNIT_REG_GPU_LFM 0xd3
1295 #define PUNIT_REG_GPU_FREQ_REQ 0xd4
1296 #define PUNIT_REG_GPU_FREQ_STS 0xd8
1297 #define GPLLENABLE (1 << 4)
1298 #define GENFREQSTATUS (1 << 0)
1299 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
1300 #define PUNIT_REG_CZ_TIMESTAMP 0xce
1301
1302 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
1303 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
1304
1305 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
1306 #define FB_GFX_FREQ_FUSE_MASK 0xff
1307 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
1308 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
1309 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
1310
1311 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
1312 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
1313
1314 #define PUNIT_REG_DDR_SETUP2 0x139
1315 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
1316 #define FORCE_DDR_LOW_FREQ (1 << 1)
1317 #define FORCE_DDR_HIGH_FREQ (1 << 0)
1318
1319 #define PUNIT_GPU_STATUS_REG 0xdb
1320 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
1321 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
1322 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
1323 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
1324
1325 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf
1326 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
1327 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
1328
1329 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
1330 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
1331 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
1332 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
1333 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
1334 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
1335 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
1336 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
1337 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
1338 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
1339
1340 #define VLV_TURBO_SOC_OVERRIDE 0x04
1341 #define VLV_OVERRIDE_EN 1
1342 #define VLV_SOC_TDP_EN (1 << 1)
1343 #define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
1344 #define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
1345
1346 /* vlv2 north clock has */
1347 #define CCK_FUSE_REG 0x8
1348 #define CCK_FUSE_HPLL_FREQ_MASK 0x3
1349 #define CCK_REG_DSI_PLL_FUSE 0x44
1350 #define CCK_REG_DSI_PLL_CONTROL 0x48
1351 #define DSI_PLL_VCO_EN (1 << 31)
1352 #define DSI_PLL_LDO_GATE (1 << 30)
1353 #define DSI_PLL_P1_POST_DIV_SHIFT 17
1354 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
1355 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
1356 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
1357 #define DSI_PLL_MUX_MASK (3 << 9)
1358 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
1359 #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
1360 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
1361 #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
1362 #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
1363 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
1364 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
1365 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
1366 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
1367 #define DSI_PLL_LOCK (1 << 0)
1368 #define CCK_REG_DSI_PLL_DIVIDER 0x4c
1369 #define DSI_PLL_LFSR (1 << 31)
1370 #define DSI_PLL_FRACTION_EN (1 << 30)
1371 #define DSI_PLL_FRAC_COUNTER_SHIFT 27
1372 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
1373 #define DSI_PLL_USYNC_CNT_SHIFT 18
1374 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
1375 #define DSI_PLL_N1_DIV_SHIFT 16
1376 #define DSI_PLL_N1_DIV_MASK (3 << 16)
1377 #define DSI_PLL_M1_DIV_SHIFT 0
1378 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
1379 #define CCK_CZ_CLOCK_CONTROL 0x62
1380 #define CCK_GPLL_CLOCK_CONTROL 0x67
1381 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
1382 #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
1383 #define CCK_TRUNK_FORCE_ON (1 << 17)
1384 #define CCK_TRUNK_FORCE_OFF (1 << 16)
1385 #define CCK_FREQUENCY_STATUS (0x1f << 8)
1386 #define CCK_FREQUENCY_STATUS_SHIFT 8
1387 #define CCK_FREQUENCY_VALUES (0x1f << 0)
1388
1389 /* DPIO registers */
1390 #define DPIO_DEVFN 0
1391
1392 #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
1393 #define DPIO_MODSEL1 (1 << 3) /* if ref clk b == 27 */
1394 #define DPIO_MODSEL0 (1 << 2) /* if ref clk a == 27 */
1395 #define DPIO_SFR_BYPASS (1 << 1)
1396 #define DPIO_CMNRST (1 << 0)
1397
1398 #define DPIO_PHY(pipe) ((pipe) >> 1)
1399
1400 /*
1401 * Per pipe/PLL DPIO regs
1402 */
1403 #define _VLV_PLL_DW3_CH0 0x800c
1404 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
1405 #define DPIO_POST_DIV_DAC 0
1406 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
1407 #define DPIO_POST_DIV_LVDS1 2
1408 #define DPIO_POST_DIV_LVDS2 3
1409 #define DPIO_K_SHIFT (24) /* 4 bits */
1410 #define DPIO_P1_SHIFT (21) /* 3 bits */
1411 #define DPIO_P2_SHIFT (16) /* 5 bits */
1412 #define DPIO_N_SHIFT (12) /* 4 bits */
1413 #define DPIO_ENABLE_CALIBRATION (1 << 11)
1414 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
1415 #define DPIO_M2DIV_MASK 0xff
1416 #define _VLV_PLL_DW3_CH1 0x802c
1417 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
1418
1419 #define _VLV_PLL_DW5_CH0 0x8014
1420 #define DPIO_REFSEL_OVERRIDE 27
1421 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
1422 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
1423 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
1424 #define DPIO_PLL_REFCLK_SEL_MASK 3
1425 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
1426 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
1427 #define _VLV_PLL_DW5_CH1 0x8034
1428 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
1429
1430 #define _VLV_PLL_DW7_CH0 0x801c
1431 #define _VLV_PLL_DW7_CH1 0x803c
1432 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
1433
1434 #define _VLV_PLL_DW8_CH0 0x8040
1435 #define _VLV_PLL_DW8_CH1 0x8060
1436 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
1437
1438 #define VLV_PLL_DW9_BCAST 0xc044
1439 #define _VLV_PLL_DW9_CH0 0x8044
1440 #define _VLV_PLL_DW9_CH1 0x8064
1441 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
1442
1443 #define _VLV_PLL_DW10_CH0 0x8048
1444 #define _VLV_PLL_DW10_CH1 0x8068
1445 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
1446
1447 #define _VLV_PLL_DW11_CH0 0x804c
1448 #define _VLV_PLL_DW11_CH1 0x806c
1449 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
1450
1451 /* Spec for ref block start counts at DW10 */
1452 #define VLV_REF_DW13 0x80ac
1453
1454 #define VLV_CMN_DW0 0x8100
1455
1456 /*
1457 * Per DDI channel DPIO regs
1458 */
1459
1460 #define _VLV_PCS_DW0_CH0 0x8200
1461 #define _VLV_PCS_DW0_CH1 0x8400
1462 #define DPIO_PCS_TX_LANE2_RESET (1 << 16)
1463 #define DPIO_PCS_TX_LANE1_RESET (1 << 7)
1464 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1 << 4)
1465 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1 << 3)
1466 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
1467
1468 #define _VLV_PCS01_DW0_CH0 0x200
1469 #define _VLV_PCS23_DW0_CH0 0x400
1470 #define _VLV_PCS01_DW0_CH1 0x2600
1471 #define _VLV_PCS23_DW0_CH1 0x2800
1472 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1473 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1474
1475 #define _VLV_PCS_DW1_CH0 0x8204
1476 #define _VLV_PCS_DW1_CH1 0x8404
1477 #define CHV_PCS_REQ_SOFTRESET_EN (1 << 23)
1478 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1 << 22)
1479 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1 << 21)
1480 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1481 #define DPIO_PCS_CLK_SOFT_RESET (1 << 5)
1482 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1483
1484 #define _VLV_PCS01_DW1_CH0 0x204
1485 #define _VLV_PCS23_DW1_CH0 0x404
1486 #define _VLV_PCS01_DW1_CH1 0x2604
1487 #define _VLV_PCS23_DW1_CH1 0x2804
1488 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1489 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1490
1491 #define _VLV_PCS_DW8_CH0 0x8220
1492 #define _VLV_PCS_DW8_CH1 0x8420
1493 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1494 #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
1495 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1496
1497 #define _VLV_PCS01_DW8_CH0 0x0220
1498 #define _VLV_PCS23_DW8_CH0 0x0420
1499 #define _VLV_PCS01_DW8_CH1 0x2620
1500 #define _VLV_PCS23_DW8_CH1 0x2820
1501 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1502 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1503
1504 #define _VLV_PCS_DW9_CH0 0x8224
1505 #define _VLV_PCS_DW9_CH1 0x8424
1506 #define DPIO_PCS_TX2MARGIN_MASK (0x7 << 13)
1507 #define DPIO_PCS_TX2MARGIN_000 (0 << 13)
1508 #define DPIO_PCS_TX2MARGIN_101 (1 << 13)
1509 #define DPIO_PCS_TX1MARGIN_MASK (0x7 << 10)
1510 #define DPIO_PCS_TX1MARGIN_000 (0 << 10)
1511 #define DPIO_PCS_TX1MARGIN_101 (1 << 10)
1512 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1513
1514 #define _VLV_PCS01_DW9_CH0 0x224
1515 #define _VLV_PCS23_DW9_CH0 0x424
1516 #define _VLV_PCS01_DW9_CH1 0x2624
1517 #define _VLV_PCS23_DW9_CH1 0x2824
1518 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1519 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1520
1521 #define _CHV_PCS_DW10_CH0 0x8228
1522 #define _CHV_PCS_DW10_CH1 0x8428
1523 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1 << 30)
1524 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1 << 31)
1525 #define DPIO_PCS_TX2DEEMP_MASK (0xf << 24)
1526 #define DPIO_PCS_TX2DEEMP_9P5 (0 << 24)
1527 #define DPIO_PCS_TX2DEEMP_6P0 (2 << 24)
1528 #define DPIO_PCS_TX1DEEMP_MASK (0xf << 16)
1529 #define DPIO_PCS_TX1DEEMP_9P5 (0 << 16)
1530 #define DPIO_PCS_TX1DEEMP_6P0 (2 << 16)
1531 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1532
1533 #define _VLV_PCS01_DW10_CH0 0x0228
1534 #define _VLV_PCS23_DW10_CH0 0x0428
1535 #define _VLV_PCS01_DW10_CH1 0x2628
1536 #define _VLV_PCS23_DW10_CH1 0x2828
1537 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1538 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1539
1540 #define _VLV_PCS_DW11_CH0 0x822c
1541 #define _VLV_PCS_DW11_CH1 0x842c
1542 #define DPIO_TX2_STAGGER_MASK(x) ((x) << 24)
1543 #define DPIO_LANEDESKEW_STRAP_OVRD (1 << 3)
1544 #define DPIO_LEFT_TXFIFO_RST_MASTER (1 << 1)
1545 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1 << 0)
1546 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1547
1548 #define _VLV_PCS01_DW11_CH0 0x022c
1549 #define _VLV_PCS23_DW11_CH0 0x042c
1550 #define _VLV_PCS01_DW11_CH1 0x262c
1551 #define _VLV_PCS23_DW11_CH1 0x282c
1552 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1553 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
1554
1555 #define _VLV_PCS01_DW12_CH0 0x0230
1556 #define _VLV_PCS23_DW12_CH0 0x0430
1557 #define _VLV_PCS01_DW12_CH1 0x2630
1558 #define _VLV_PCS23_DW12_CH1 0x2830
1559 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1560 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1561
1562 #define _VLV_PCS_DW12_CH0 0x8230
1563 #define _VLV_PCS_DW12_CH1 0x8430
1564 #define DPIO_TX2_STAGGER_MULT(x) ((x) << 20)
1565 #define DPIO_TX1_STAGGER_MULT(x) ((x) << 16)
1566 #define DPIO_TX1_STAGGER_MASK(x) ((x) << 8)
1567 #define DPIO_LANESTAGGER_STRAP_OVRD (1 << 6)
1568 #define DPIO_LANESTAGGER_STRAP(x) ((x) << 0)
1569 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1570
1571 #define _VLV_PCS_DW14_CH0 0x8238
1572 #define _VLV_PCS_DW14_CH1 0x8438
1573 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1574
1575 #define _VLV_PCS_DW23_CH0 0x825c
1576 #define _VLV_PCS_DW23_CH1 0x845c
1577 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1578
1579 #define _VLV_TX_DW2_CH0 0x8288
1580 #define _VLV_TX_DW2_CH1 0x8488
1581 #define DPIO_SWING_MARGIN000_SHIFT 16
1582 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
1583 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
1584 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1585
1586 #define _VLV_TX_DW3_CH0 0x828c
1587 #define _VLV_TX_DW3_CH1 0x848c
1588 /* The following bit for CHV phy */
1589 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1 << 27)
1590 #define DPIO_SWING_MARGIN101_SHIFT 16
1591 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
1592 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1593
1594 #define _VLV_TX_DW4_CH0 0x8290
1595 #define _VLV_TX_DW4_CH1 0x8490
1596 #define DPIO_SWING_DEEMPH9P5_SHIFT 24
1597 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1598 #define DPIO_SWING_DEEMPH6P0_SHIFT 16
1599 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
1600 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1601
1602 #define _VLV_TX3_DW4_CH0 0x690
1603 #define _VLV_TX3_DW4_CH1 0x2a90
1604 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1605
1606 #define _VLV_TX_DW5_CH0 0x8294
1607 #define _VLV_TX_DW5_CH1 0x8494
1608 #define DPIO_TX_OCALINIT_EN (1 << 31)
1609 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1610
1611 #define _VLV_TX_DW11_CH0 0x82ac
1612 #define _VLV_TX_DW11_CH1 0x84ac
1613 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1614
1615 #define _VLV_TX_DW14_CH0 0x82b8
1616 #define _VLV_TX_DW14_CH1 0x84b8
1617 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
1618
1619 /* CHV dpPhy registers */
1620 #define _CHV_PLL_DW0_CH0 0x8000
1621 #define _CHV_PLL_DW0_CH1 0x8180
1622 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1623
1624 #define _CHV_PLL_DW1_CH0 0x8004
1625 #define _CHV_PLL_DW1_CH1 0x8184
1626 #define DPIO_CHV_N_DIV_SHIFT 8
1627 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1628 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1629
1630 #define _CHV_PLL_DW2_CH0 0x8008
1631 #define _CHV_PLL_DW2_CH1 0x8188
1632 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1633
1634 #define _CHV_PLL_DW3_CH0 0x800c
1635 #define _CHV_PLL_DW3_CH1 0x818c
1636 #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1637 #define DPIO_CHV_FIRST_MOD (0 << 8)
1638 #define DPIO_CHV_SECOND_MOD (1 << 8)
1639 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
1640 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
1641 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1642
1643 #define _CHV_PLL_DW6_CH0 0x8018
1644 #define _CHV_PLL_DW6_CH1 0x8198
1645 #define DPIO_CHV_GAIN_CTRL_SHIFT 16
1646 #define DPIO_CHV_INT_COEFF_SHIFT 8
1647 #define DPIO_CHV_PROP_COEFF_SHIFT 0
1648 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1649
1650 #define _CHV_PLL_DW8_CH0 0x8020
1651 #define _CHV_PLL_DW8_CH1 0x81A0
1652 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1653 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
1654 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1655
1656 #define _CHV_PLL_DW9_CH0 0x8024
1657 #define _CHV_PLL_DW9_CH1 0x81A4
1658 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
1659 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
1660 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1661 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1662
1663 #define _CHV_CMN_DW0_CH0 0x8100
1664 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1665 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1666 #define DPIO_ALLDL_POWERDOWN (1 << 1)
1667 #define DPIO_ANYDL_POWERDOWN (1 << 0)
1668
1669 #define _CHV_CMN_DW5_CH0 0x8114
1670 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1671 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1672 #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1673 #define CHV_BUFRIGHTENA1_MASK (3 << 20)
1674 #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1675 #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1676 #define CHV_BUFLEFTENA1_FORCE (3 << 22)
1677 #define CHV_BUFLEFTENA1_MASK (3 << 22)
1678
1679 #define _CHV_CMN_DW13_CH0 0x8134
1680 #define _CHV_CMN_DW0_CH1 0x8080
1681 #define DPIO_CHV_S1_DIV_SHIFT 21
1682 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1683 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1684 #define DPIO_CHV_K_DIV_SHIFT 4
1685 #define DPIO_PLL_FREQLOCK (1 << 1)
1686 #define DPIO_PLL_LOCK (1 << 0)
1687 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1688
1689 #define _CHV_CMN_DW14_CH0 0x8138
1690 #define _CHV_CMN_DW1_CH1 0x8084
1691 #define DPIO_AFC_RECAL (1 << 14)
1692 #define DPIO_DCLKP_EN (1 << 13)
1693 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1694 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1695 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1696 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1697 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1698 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1699 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1700 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
1701 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1702
1703 #define _CHV_CMN_DW19_CH0 0x814c
1704 #define _CHV_CMN_DW6_CH1 0x8098
1705 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1706 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
1707 #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
1708 #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1709
1710 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1711
1712 #define CHV_CMN_DW28 0x8170
1713 #define DPIO_CL1POWERDOWNEN (1 << 23)
1714 #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
1715 #define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1716 #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1717 #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1718 #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
1719
1720 #define CHV_CMN_DW30 0x8178
1721 #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
1722 #define DPIO_LRC_BYPASS (1 << 3)
1723
1724 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1725 (lane) * 0x200 + (offset))
1726
1727 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1728 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1729 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1730 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1731 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1732 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1733 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1734 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1735 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1736 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1737 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
1738 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1739 #define DPIO_FRC_LATENCY_SHFIT 8
1740 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1741 #define DPIO_UPAR_SHIFT 30
1742
1743 /* BXT PHY registers */
1744 #define _BXT_PHY0_BASE 0x6C000
1745 #define _BXT_PHY1_BASE 0x162000
1746 #define _BXT_PHY2_BASE 0x163000
1747 #define BXT_PHY_BASE(phy) _PHY3((phy), _BXT_PHY0_BASE, \
1748 _BXT_PHY1_BASE, \
1749 _BXT_PHY2_BASE)
1750
1751 #define _BXT_PHY(phy, reg) \
1752 _MMIO(BXT_PHY_BASE(phy) - _BXT_PHY0_BASE + (reg))
1753
1754 #define _BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1755 (BXT_PHY_BASE(phy) + _PIPE((ch), (reg_ch0) - _BXT_PHY0_BASE, \
1756 (reg_ch1) - _BXT_PHY0_BASE))
1757 #define _MMIO_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1) \
1758 _MMIO(_BXT_PHY_CH(phy, ch, reg_ch0, reg_ch1))
1759
1760 #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1761 #define MIPIO_RST_CTRL (1 << 2)
1762
1763 #define _BXT_PHY_CTL_DDI_A 0x64C00
1764 #define _BXT_PHY_CTL_DDI_B 0x64C10
1765 #define _BXT_PHY_CTL_DDI_C 0x64C20
1766 #define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1767 #define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1768 #define BXT_PHY_LANE_ENABLED (1 << 8)
1769 #define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1770 _BXT_PHY_CTL_DDI_B)
1771
1772 #define _PHY_CTL_FAMILY_EDP 0x64C80
1773 #define _PHY_CTL_FAMILY_DDI 0x64C90
1774 #define _PHY_CTL_FAMILY_DDI_C 0x64CA0
1775 #define COMMON_RESET_DIS (1 << 31)
1776 #define BXT_PHY_CTL_FAMILY(phy) _MMIO_PHY3((phy), _PHY_CTL_FAMILY_DDI, \
1777 _PHY_CTL_FAMILY_EDP, \
1778 _PHY_CTL_FAMILY_DDI_C)
1779
1780 /* BXT PHY PLL registers */
1781 #define _PORT_PLL_A 0x46074
1782 #define _PORT_PLL_B 0x46078
1783 #define _PORT_PLL_C 0x4607c
1784 #define PORT_PLL_ENABLE (1 << 31)
1785 #define PORT_PLL_LOCK (1 << 30)
1786 #define PORT_PLL_REF_SEL (1 << 27)
1787 #define PORT_PLL_POWER_ENABLE (1 << 26)
1788 #define PORT_PLL_POWER_STATE (1 << 25)
1789 #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1790
1791 #define _PORT_PLL_EBB_0_A 0x162034
1792 #define _PORT_PLL_EBB_0_B 0x6C034
1793 #define _PORT_PLL_EBB_0_C 0x6C340
1794 #define PORT_PLL_P1_SHIFT 13
1795 #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1796 #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1797 #define PORT_PLL_P2_SHIFT 8
1798 #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1799 #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
1800 #define BXT_PORT_PLL_EBB_0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1801 _PORT_PLL_EBB_0_B, \
1802 _PORT_PLL_EBB_0_C)
1803
1804 #define _PORT_PLL_EBB_4_A 0x162038
1805 #define _PORT_PLL_EBB_4_B 0x6C038
1806 #define _PORT_PLL_EBB_4_C 0x6C344
1807 #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1808 #define PORT_PLL_RECALIBRATE (1 << 14)
1809 #define BXT_PORT_PLL_EBB_4(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
1810 _PORT_PLL_EBB_4_B, \
1811 _PORT_PLL_EBB_4_C)
1812
1813 #define _PORT_PLL_0_A 0x162100
1814 #define _PORT_PLL_0_B 0x6C100
1815 #define _PORT_PLL_0_C 0x6C380
1816 /* PORT_PLL_0_A */
1817 #define PORT_PLL_M2_MASK 0xFF
1818 /* PORT_PLL_1_A */
1819 #define PORT_PLL_N_SHIFT 8
1820 #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1821 #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
1822 /* PORT_PLL_2_A */
1823 #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1824 /* PORT_PLL_3_A */
1825 #define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1826 /* PORT_PLL_6_A */
1827 #define PORT_PLL_PROP_COEFF_MASK 0xF
1828 #define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1829 #define PORT_PLL_INT_COEFF(x) ((x) << 8)
1830 #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1831 #define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1832 /* PORT_PLL_8_A */
1833 #define PORT_PLL_TARGET_CNT_MASK 0x3FF
1834 /* PORT_PLL_9_A */
1835 #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1836 #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
1837 /* PORT_PLL_10_A */
1838 #define PORT_PLL_DCO_AMP_OVR_EN_H (1 << 27)
1839 #define PORT_PLL_DCO_AMP_DEFAULT 15
1840 #define PORT_PLL_DCO_AMP_MASK 0x3c00
1841 #define PORT_PLL_DCO_AMP(x) ((x) << 10)
1842 #define _PORT_PLL_BASE(phy, ch) _BXT_PHY_CH(phy, ch, \
1843 _PORT_PLL_0_B, \
1844 _PORT_PLL_0_C)
1845 #define BXT_PORT_PLL(phy, ch, idx) _MMIO(_PORT_PLL_BASE(phy, ch) + \
1846 (idx) * 4)
1847
1848 /* BXT PHY common lane registers */
1849 #define _PORT_CL1CM_DW0_A 0x162000
1850 #define _PORT_CL1CM_DW0_BC 0x6C000
1851 #define PHY_POWER_GOOD (1 << 16)
1852 #define PHY_RESERVED (1 << 7)
1853 #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC)
1854
1855 #define _PORT_CL1CM_DW9_A 0x162024
1856 #define _PORT_CL1CM_DW9_BC 0x6C024
1857 #define IREF0RC_OFFSET_SHIFT 8
1858 #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1859 #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC)
1860
1861 #define _PORT_CL1CM_DW10_A 0x162028
1862 #define _PORT_CL1CM_DW10_BC 0x6C028
1863 #define IREF1RC_OFFSET_SHIFT 8
1864 #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1865 #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC)
1866
1867 #define _PORT_CL1CM_DW28_A 0x162070
1868 #define _PORT_CL1CM_DW28_BC 0x6C070
1869 #define OCL1_POWER_DOWN_EN (1 << 23)
1870 #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1871 #define SUS_CLK_CONFIG 0x3
1872 #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC)
1873
1874 #define _PORT_CL1CM_DW30_A 0x162078
1875 #define _PORT_CL1CM_DW30_BC 0x6C078
1876 #define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1877 #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC)
1878
1879 /*
1880 * CNL/ICL Port/COMBO-PHY Registers
1881 */
1882 #define _ICL_COMBOPHY_A 0x162000
1883 #define _ICL_COMBOPHY_B 0x6C000
1884 #define _EHL_COMBOPHY_C 0x160000
1885 #define _RKL_COMBOPHY_D 0x161000
1886 #define _ADL_COMBOPHY_E 0x16B000
1887
1888 #define _ICL_COMBOPHY(phy) _PICK(phy, _ICL_COMBOPHY_A, \
1889 _ICL_COMBOPHY_B, \
1890 _EHL_COMBOPHY_C, \
1891 _RKL_COMBOPHY_D, \
1892 _ADL_COMBOPHY_E)
1893
1894 /* CNL/ICL Port CL_DW registers */
1895 #define _ICL_PORT_CL_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
1896 4 * (dw))
1897
1898 #define CNL_PORT_CL1CM_DW5 _MMIO(0x162014)
1899 #define ICL_PORT_CL_DW5(phy) _MMIO(_ICL_PORT_CL_DW(5, phy))
1900 #define CL_POWER_DOWN_ENABLE (1 << 4)
1901 #define SUS_CLOCK_CONFIG (3 << 0)
1902
1903 #define ICL_PORT_CL_DW10(phy) _MMIO(_ICL_PORT_CL_DW(10, phy))
1904 #define PG_SEQ_DELAY_OVERRIDE_MASK (3 << 25)
1905 #define PG_SEQ_DELAY_OVERRIDE_SHIFT 25
1906 #define PG_SEQ_DELAY_OVERRIDE_ENABLE (1 << 24)
1907 #define PWR_UP_ALL_LANES (0x0 << 4)
1908 #define PWR_DOWN_LN_3_2_1 (0xe << 4)
1909 #define PWR_DOWN_LN_3_2 (0xc << 4)
1910 #define PWR_DOWN_LN_3 (0x8 << 4)
1911 #define PWR_DOWN_LN_2_1_0 (0x7 << 4)
1912 #define PWR_DOWN_LN_1_0 (0x3 << 4)
1913 #define PWR_DOWN_LN_3_1 (0xa << 4)
1914 #define PWR_DOWN_LN_3_1_0 (0xb << 4)
1915 #define PWR_DOWN_LN_MASK (0xf << 4)
1916 #define PWR_DOWN_LN_SHIFT 4
1917 #define EDP4K2K_MODE_OVRD_EN (1 << 3)
1918 #define EDP4K2K_MODE_OVRD_OPTIMIZED (1 << 2)
1919
1920 #define ICL_PORT_CL_DW12(phy) _MMIO(_ICL_PORT_CL_DW(12, phy))
1921 #define ICL_LANE_ENABLE_AUX (1 << 0)
1922
1923 /* CNL/ICL Port COMP_DW registers */
1924 #define _ICL_PORT_COMP 0x100
1925 #define _ICL_PORT_COMP_DW(dw, phy) (_ICL_COMBOPHY(phy) + \
1926 _ICL_PORT_COMP + 4 * (dw))
1927
1928 #define CNL_PORT_COMP_DW0 _MMIO(0x162100)
1929 #define ICL_PORT_COMP_DW0(phy) _MMIO(_ICL_PORT_COMP_DW(0, phy))
1930 #define COMP_INIT (1 << 31)
1931
1932 #define CNL_PORT_COMP_DW1 _MMIO(0x162104)
1933 #define ICL_PORT_COMP_DW1(phy) _MMIO(_ICL_PORT_COMP_DW(1, phy))
1934
1935 #define CNL_PORT_COMP_DW3 _MMIO(0x16210c)
1936 #define ICL_PORT_COMP_DW3(phy) _MMIO(_ICL_PORT_COMP_DW(3, phy))
1937 #define PROCESS_INFO_DOT_0 (0 << 26)
1938 #define PROCESS_INFO_DOT_1 (1 << 26)
1939 #define PROCESS_INFO_DOT_4 (2 << 26)
1940 #define PROCESS_INFO_MASK (7 << 26)
1941 #define PROCESS_INFO_SHIFT 26
1942 #define VOLTAGE_INFO_0_85V (0 << 24)
1943 #define VOLTAGE_INFO_0_95V (1 << 24)
1944 #define VOLTAGE_INFO_1_05V (2 << 24)
1945 #define VOLTAGE_INFO_MASK (3 << 24)
1946 #define VOLTAGE_INFO_SHIFT 24
1947
1948 #define ICL_PORT_COMP_DW8(phy) _MMIO(_ICL_PORT_COMP_DW(8, phy))
1949 #define IREFGEN (1 << 24)
1950
1951 #define CNL_PORT_COMP_DW9 _MMIO(0x162124)
1952 #define ICL_PORT_COMP_DW9(phy) _MMIO(_ICL_PORT_COMP_DW(9, phy))
1953
1954 #define CNL_PORT_COMP_DW10 _MMIO(0x162128)
1955 #define ICL_PORT_COMP_DW10(phy) _MMIO(_ICL_PORT_COMP_DW(10, phy))
1956
1957 /* CNL/ICL Port PCS registers */
1958 #define _CNL_PORT_PCS_DW1_GRP_AE 0x162304
1959 #define _CNL_PORT_PCS_DW1_GRP_B 0x162384
1960 #define _CNL_PORT_PCS_DW1_GRP_C 0x162B04
1961 #define _CNL_PORT_PCS_DW1_GRP_D 0x162B84
1962 #define _CNL_PORT_PCS_DW1_GRP_F 0x162A04
1963 #define _CNL_PORT_PCS_DW1_LN0_AE 0x162404
1964 #define _CNL_PORT_PCS_DW1_LN0_B 0x162604
1965 #define _CNL_PORT_PCS_DW1_LN0_C 0x162C04
1966 #define _CNL_PORT_PCS_DW1_LN0_D 0x162E04
1967 #define _CNL_PORT_PCS_DW1_LN0_F 0x162804
1968 #define CNL_PORT_PCS_DW1_GRP(phy) _MMIO(_PICK(phy, \
1969 _CNL_PORT_PCS_DW1_GRP_AE, \
1970 _CNL_PORT_PCS_DW1_GRP_B, \
1971 _CNL_PORT_PCS_DW1_GRP_C, \
1972 _CNL_PORT_PCS_DW1_GRP_D, \
1973 _CNL_PORT_PCS_DW1_GRP_AE, \
1974 _CNL_PORT_PCS_DW1_GRP_F))
1975 #define CNL_PORT_PCS_DW1_LN0(phy) _MMIO(_PICK(phy, \
1976 _CNL_PORT_PCS_DW1_LN0_AE, \
1977 _CNL_PORT_PCS_DW1_LN0_B, \
1978 _CNL_PORT_PCS_DW1_LN0_C, \
1979 _CNL_PORT_PCS_DW1_LN0_D, \
1980 _CNL_PORT_PCS_DW1_LN0_AE, \
1981 _CNL_PORT_PCS_DW1_LN0_F))
1982
1983 #define _ICL_PORT_PCS_AUX 0x300
1984 #define _ICL_PORT_PCS_GRP 0x600
1985 #define _ICL_PORT_PCS_LN(ln) (0x800 + (ln) * 0x100)
1986 #define _ICL_PORT_PCS_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
1987 _ICL_PORT_PCS_AUX + 4 * (dw))
1988 #define _ICL_PORT_PCS_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
1989 _ICL_PORT_PCS_GRP + 4 * (dw))
1990 #define _ICL_PORT_PCS_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
1991 _ICL_PORT_PCS_LN(ln) + 4 * (dw))
1992 #define ICL_PORT_PCS_DW1_AUX(phy) _MMIO(_ICL_PORT_PCS_DW_AUX(1, phy))
1993 #define ICL_PORT_PCS_DW1_GRP(phy) _MMIO(_ICL_PORT_PCS_DW_GRP(1, phy))
1994 #define ICL_PORT_PCS_DW1_LN0(phy) _MMIO(_ICL_PORT_PCS_DW_LN(1, 0, phy))
1995 #define DCC_MODE_SELECT_MASK (0x3 << 20)
1996 #define DCC_MODE_SELECT_CONTINUOSLY (0x3 << 20)
1997 #define COMMON_KEEPER_EN (1 << 26)
1998 #define LATENCY_OPTIM_MASK (0x3 << 2)
1999 #define LATENCY_OPTIM_VAL(x) ((x) << 2)
2000
2001 /* CNL/ICL Port TX registers */
2002 #define _CNL_PORT_TX_AE_GRP_OFFSET 0x162340
2003 #define _CNL_PORT_TX_B_GRP_OFFSET 0x1623C0
2004 #define _CNL_PORT_TX_C_GRP_OFFSET 0x162B40
2005 #define _CNL_PORT_TX_D_GRP_OFFSET 0x162BC0
2006 #define _CNL_PORT_TX_F_GRP_OFFSET 0x162A40
2007 #define _CNL_PORT_TX_AE_LN0_OFFSET 0x162440
2008 #define _CNL_PORT_TX_B_LN0_OFFSET 0x162640
2009 #define _CNL_PORT_TX_C_LN0_OFFSET 0x162C40
2010 #define _CNL_PORT_TX_D_LN0_OFFSET 0x162E40
2011 #define _CNL_PORT_TX_F_LN0_OFFSET 0x162840
2012 #define _CNL_PORT_TX_DW_GRP(dw, port) (_PICK((port), \
2013 _CNL_PORT_TX_AE_GRP_OFFSET, \
2014 _CNL_PORT_TX_B_GRP_OFFSET, \
2015 _CNL_PORT_TX_B_GRP_OFFSET, \
2016 _CNL_PORT_TX_D_GRP_OFFSET, \
2017 _CNL_PORT_TX_AE_GRP_OFFSET, \
2018 _CNL_PORT_TX_F_GRP_OFFSET) + \
2019 4 * (dw))
2020 #define _CNL_PORT_TX_DW_LN0(dw, port) (_PICK((port), \
2021 _CNL_PORT_TX_AE_LN0_OFFSET, \
2022 _CNL_PORT_TX_B_LN0_OFFSET, \
2023 _CNL_PORT_TX_B_LN0_OFFSET, \
2024 _CNL_PORT_TX_D_LN0_OFFSET, \
2025 _CNL_PORT_TX_AE_LN0_OFFSET, \
2026 _CNL_PORT_TX_F_LN0_OFFSET) + \
2027 4 * (dw))
2028
2029 #define _ICL_PORT_TX_AUX 0x380
2030 #define _ICL_PORT_TX_GRP 0x680
2031 #define _ICL_PORT_TX_LN(ln) (0x880 + (ln) * 0x100)
2032
2033 #define _ICL_PORT_TX_DW_AUX(dw, phy) (_ICL_COMBOPHY(phy) + \
2034 _ICL_PORT_TX_AUX + 4 * (dw))
2035 #define _ICL_PORT_TX_DW_GRP(dw, phy) (_ICL_COMBOPHY(phy) + \
2036 _ICL_PORT_TX_GRP + 4 * (dw))
2037 #define _ICL_PORT_TX_DW_LN(dw, ln, phy) (_ICL_COMBOPHY(phy) + \
2038 _ICL_PORT_TX_LN(ln) + 4 * (dw))
2039
2040 #define CNL_PORT_TX_DW2_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(2, port))
2041 #define CNL_PORT_TX_DW2_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(2, port))
2042 #define ICL_PORT_TX_DW2_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(2, phy))
2043 #define ICL_PORT_TX_DW2_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(2, phy))
2044 #define ICL_PORT_TX_DW2_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(2, 0, phy))
2045 #define SWING_SEL_UPPER(x) (((x) >> 3) << 15)
2046 #define SWING_SEL_UPPER_MASK (1 << 15)
2047 #define SWING_SEL_LOWER(x) (((x) & 0x7) << 11)
2048 #define SWING_SEL_LOWER_MASK (0x7 << 11)
2049 #define FRC_LATENCY_OPTIM_MASK (0x7 << 8)
2050 #define FRC_LATENCY_OPTIM_VAL(x) ((x) << 8)
2051 #define RCOMP_SCALAR(x) ((x) << 0)
2052 #define RCOMP_SCALAR_MASK (0xFF << 0)
2053
2054 #define _CNL_PORT_TX_DW4_LN0_AE 0x162450
2055 #define _CNL_PORT_TX_DW4_LN1_AE 0x1624D0
2056 #define CNL_PORT_TX_DW4_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(4, (port)))
2057 #define CNL_PORT_TX_DW4_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)))
2058 #define CNL_PORT_TX_DW4_LN(ln, port) _MMIO(_CNL_PORT_TX_DW_LN0(4, (port)) + \
2059 ((ln) * (_CNL_PORT_TX_DW4_LN1_AE - \
2060 _CNL_PORT_TX_DW4_LN0_AE)))
2061 #define ICL_PORT_TX_DW4_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(4, phy))
2062 #define ICL_PORT_TX_DW4_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(4, phy))
2063 #define ICL_PORT_TX_DW4_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(4, 0, phy))
2064 #define ICL_PORT_TX_DW4_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(4, ln, phy))
2065 #define LOADGEN_SELECT (1 << 31)
2066 #define POST_CURSOR_1(x) ((x) << 12)
2067 #define POST_CURSOR_1_MASK (0x3F << 12)
2068 #define POST_CURSOR_2(x) ((x) << 6)
2069 #define POST_CURSOR_2_MASK (0x3F << 6)
2070 #define CURSOR_COEFF(x) ((x) << 0)
2071 #define CURSOR_COEFF_MASK (0x3F << 0)
2072
2073 #define CNL_PORT_TX_DW5_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(5, port))
2074 #define CNL_PORT_TX_DW5_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(5, port))
2075 #define ICL_PORT_TX_DW5_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(5, phy))
2076 #define ICL_PORT_TX_DW5_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(5, phy))
2077 #define ICL_PORT_TX_DW5_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(5, 0, phy))
2078 #define TX_TRAINING_EN (1 << 31)
2079 #define TAP2_DISABLE (1 << 30)
2080 #define TAP3_DISABLE (1 << 29)
2081 #define SCALING_MODE_SEL(x) ((x) << 18)
2082 #define SCALING_MODE_SEL_MASK (0x7 << 18)
2083 #define RTERM_SELECT(x) ((x) << 3)
2084 #define RTERM_SELECT_MASK (0x7 << 3)
2085
2086 #define CNL_PORT_TX_DW7_GRP(port) _MMIO(_CNL_PORT_TX_DW_GRP(7, (port)))
2087 #define CNL_PORT_TX_DW7_LN0(port) _MMIO(_CNL_PORT_TX_DW_LN0(7, (port)))
2088 #define ICL_PORT_TX_DW7_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(7, phy))
2089 #define ICL_PORT_TX_DW7_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(7, phy))
2090 #define ICL_PORT_TX_DW7_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(7, 0, phy))
2091 #define ICL_PORT_TX_DW7_LN(ln, phy) _MMIO(_ICL_PORT_TX_DW_LN(7, ln, phy))
2092 #define N_SCALAR(x) ((x) << 24)
2093 #define N_SCALAR_MASK (0x7F << 24)
2094
2095 #define ICL_PORT_TX_DW8_AUX(phy) _MMIO(_ICL_PORT_TX_DW_AUX(8, phy))
2096 #define ICL_PORT_TX_DW8_GRP(phy) _MMIO(_ICL_PORT_TX_DW_GRP(8, phy))
2097 #define ICL_PORT_TX_DW8_LN0(phy) _MMIO(_ICL_PORT_TX_DW_LN(8, 0, phy))
2098 #define ICL_PORT_TX_DW8_ODCC_CLK_SEL REG_BIT(31)
2099 #define ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_MASK REG_GENMASK(30, 29)
2100 #define ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_DIV2 REG_FIELD_PREP(ICL_PORT_TX_DW8_ODCC_CLK_DIV_SEL_MASK, 0x1)
2101
2102 #define _ICL_DPHY_CHKN_REG 0x194
2103 #define ICL_DPHY_CHKN(port) _MMIO(_ICL_COMBOPHY(port) + _ICL_DPHY_CHKN_REG)
2104 #define ICL_DPHY_CHKN_AFE_OVER_PPI_STRAP REG_BIT(7)
2105
2106 #define MG_PHY_PORT_LN(ln, tc_port, ln0p1, ln0p2, ln1p1) \
2107 _MMIO(_PORT(tc_port, ln0p1, ln0p2) + (ln) * ((ln1p1) - (ln0p1)))
2108
2109 #define MG_TX_LINK_PARAMS_TX1LN0_PORT1 0x16812C
2110 #define MG_TX_LINK_PARAMS_TX1LN1_PORT1 0x16852C
2111 #define MG_TX_LINK_PARAMS_TX1LN0_PORT2 0x16912C
2112 #define MG_TX_LINK_PARAMS_TX1LN1_PORT2 0x16952C
2113 #define MG_TX_LINK_PARAMS_TX1LN0_PORT3 0x16A12C
2114 #define MG_TX_LINK_PARAMS_TX1LN1_PORT3 0x16A52C
2115 #define MG_TX_LINK_PARAMS_TX1LN0_PORT4 0x16B12C
2116 #define MG_TX_LINK_PARAMS_TX1LN1_PORT4 0x16B52C
2117 #define MG_TX1_LINK_PARAMS(ln, tc_port) \
2118 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX1LN0_PORT1, \
2119 MG_TX_LINK_PARAMS_TX1LN0_PORT2, \
2120 MG_TX_LINK_PARAMS_TX1LN1_PORT1)
2121
2122 #define MG_TX_LINK_PARAMS_TX2LN0_PORT1 0x1680AC
2123 #define MG_TX_LINK_PARAMS_TX2LN1_PORT1 0x1684AC
2124 #define MG_TX_LINK_PARAMS_TX2LN0_PORT2 0x1690AC
2125 #define MG_TX_LINK_PARAMS_TX2LN1_PORT2 0x1694AC
2126 #define MG_TX_LINK_PARAMS_TX2LN0_PORT3 0x16A0AC
2127 #define MG_TX_LINK_PARAMS_TX2LN1_PORT3 0x16A4AC
2128 #define MG_TX_LINK_PARAMS_TX2LN0_PORT4 0x16B0AC
2129 #define MG_TX_LINK_PARAMS_TX2LN1_PORT4 0x16B4AC
2130 #define MG_TX2_LINK_PARAMS(ln, tc_port) \
2131 MG_PHY_PORT_LN(ln, tc_port, MG_TX_LINK_PARAMS_TX2LN0_PORT1, \
2132 MG_TX_LINK_PARAMS_TX2LN0_PORT2, \
2133 MG_TX_LINK_PARAMS_TX2LN1_PORT1)
2134 #define CRI_USE_FS32 (1 << 5)
2135
2136 #define MG_TX_PISO_READLOAD_TX1LN0_PORT1 0x16814C
2137 #define MG_TX_PISO_READLOAD_TX1LN1_PORT1 0x16854C
2138 #define MG_TX_PISO_READLOAD_TX1LN0_PORT2 0x16914C
2139 #define MG_TX_PISO_READLOAD_TX1LN1_PORT2 0x16954C
2140 #define MG_TX_PISO_READLOAD_TX1LN0_PORT3 0x16A14C
2141 #define MG_TX_PISO_READLOAD_TX1LN1_PORT3 0x16A54C
2142 #define MG_TX_PISO_READLOAD_TX1LN0_PORT4 0x16B14C
2143 #define MG_TX_PISO_READLOAD_TX1LN1_PORT4 0x16B54C
2144 #define MG_TX1_PISO_READLOAD(ln, tc_port) \
2145 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX1LN0_PORT1, \
2146 MG_TX_PISO_READLOAD_TX1LN0_PORT2, \
2147 MG_TX_PISO_READLOAD_TX1LN1_PORT1)
2148
2149 #define MG_TX_PISO_READLOAD_TX2LN0_PORT1 0x1680CC
2150 #define MG_TX_PISO_READLOAD_TX2LN1_PORT1 0x1684CC
2151 #define MG_TX_PISO_READLOAD_TX2LN0_PORT2 0x1690CC
2152 #define MG_TX_PISO_READLOAD_TX2LN1_PORT2 0x1694CC
2153 #define MG_TX_PISO_READLOAD_TX2LN0_PORT3 0x16A0CC
2154 #define MG_TX_PISO_READLOAD_TX2LN1_PORT3 0x16A4CC
2155 #define MG_TX_PISO_READLOAD_TX2LN0_PORT4 0x16B0CC
2156 #define MG_TX_PISO_READLOAD_TX2LN1_PORT4 0x16B4CC
2157 #define MG_TX2_PISO_READLOAD(ln, tc_port) \
2158 MG_PHY_PORT_LN(ln, tc_port, MG_TX_PISO_READLOAD_TX2LN0_PORT1, \
2159 MG_TX_PISO_READLOAD_TX2LN0_PORT2, \
2160 MG_TX_PISO_READLOAD_TX2LN1_PORT1)
2161 #define CRI_CALCINIT (1 << 1)
2162
2163 #define MG_TX_SWINGCTRL_TX1LN0_PORT1 0x168148
2164 #define MG_TX_SWINGCTRL_TX1LN1_PORT1 0x168548
2165 #define MG_TX_SWINGCTRL_TX1LN0_PORT2 0x169148
2166 #define MG_TX_SWINGCTRL_TX1LN1_PORT2 0x169548
2167 #define MG_TX_SWINGCTRL_TX1LN0_PORT3 0x16A148
2168 #define MG_TX_SWINGCTRL_TX1LN1_PORT3 0x16A548
2169 #define MG_TX_SWINGCTRL_TX1LN0_PORT4 0x16B148
2170 #define MG_TX_SWINGCTRL_TX1LN1_PORT4 0x16B548
2171 #define MG_TX1_SWINGCTRL(ln, tc_port) \
2172 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX1LN0_PORT1, \
2173 MG_TX_SWINGCTRL_TX1LN0_PORT2, \
2174 MG_TX_SWINGCTRL_TX1LN1_PORT1)
2175
2176 #define MG_TX_SWINGCTRL_TX2LN0_PORT1 0x1680C8
2177 #define MG_TX_SWINGCTRL_TX2LN1_PORT1 0x1684C8
2178 #define MG_TX_SWINGCTRL_TX2LN0_PORT2 0x1690C8
2179 #define MG_TX_SWINGCTRL_TX2LN1_PORT2 0x1694C8
2180 #define MG_TX_SWINGCTRL_TX2LN0_PORT3 0x16A0C8
2181 #define MG_TX_SWINGCTRL_TX2LN1_PORT3 0x16A4C8
2182 #define MG_TX_SWINGCTRL_TX2LN0_PORT4 0x16B0C8
2183 #define MG_TX_SWINGCTRL_TX2LN1_PORT4 0x16B4C8
2184 #define MG_TX2_SWINGCTRL(ln, tc_port) \
2185 MG_PHY_PORT_LN(ln, tc_port, MG_TX_SWINGCTRL_TX2LN0_PORT1, \
2186 MG_TX_SWINGCTRL_TX2LN0_PORT2, \
2187 MG_TX_SWINGCTRL_TX2LN1_PORT1)
2188 #define CRI_TXDEEMPH_OVERRIDE_17_12(x) ((x) << 0)
2189 #define CRI_TXDEEMPH_OVERRIDE_17_12_MASK (0x3F << 0)
2190
2191 #define MG_TX_DRVCTRL_TX1LN0_TXPORT1 0x168144
2192 #define MG_TX_DRVCTRL_TX1LN1_TXPORT1 0x168544
2193 #define MG_TX_DRVCTRL_TX1LN0_TXPORT2 0x169144
2194 #define MG_TX_DRVCTRL_TX1LN1_TXPORT2 0x169544
2195 #define MG_TX_DRVCTRL_TX1LN0_TXPORT3 0x16A144
2196 #define MG_TX_DRVCTRL_TX1LN1_TXPORT3 0x16A544
2197 #define MG_TX_DRVCTRL_TX1LN0_TXPORT4 0x16B144
2198 #define MG_TX_DRVCTRL_TX1LN1_TXPORT4 0x16B544
2199 #define MG_TX1_DRVCTRL(ln, tc_port) \
2200 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX1LN0_TXPORT1, \
2201 MG_TX_DRVCTRL_TX1LN0_TXPORT2, \
2202 MG_TX_DRVCTRL_TX1LN1_TXPORT1)
2203
2204 #define MG_TX_DRVCTRL_TX2LN0_PORT1 0x1680C4
2205 #define MG_TX_DRVCTRL_TX2LN1_PORT1 0x1684C4
2206 #define MG_TX_DRVCTRL_TX2LN0_PORT2 0x1690C4
2207 #define MG_TX_DRVCTRL_TX2LN1_PORT2 0x1694C4
2208 #define MG_TX_DRVCTRL_TX2LN0_PORT3 0x16A0C4
2209 #define MG_TX_DRVCTRL_TX2LN1_PORT3 0x16A4C4
2210 #define MG_TX_DRVCTRL_TX2LN0_PORT4 0x16B0C4
2211 #define MG_TX_DRVCTRL_TX2LN1_PORT4 0x16B4C4
2212 #define MG_TX2_DRVCTRL(ln, tc_port) \
2213 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DRVCTRL_TX2LN0_PORT1, \
2214 MG_TX_DRVCTRL_TX2LN0_PORT2, \
2215 MG_TX_DRVCTRL_TX2LN1_PORT1)
2216 #define CRI_TXDEEMPH_OVERRIDE_11_6(x) ((x) << 24)
2217 #define CRI_TXDEEMPH_OVERRIDE_11_6_MASK (0x3F << 24)
2218 #define CRI_TXDEEMPH_OVERRIDE_EN (1 << 22)
2219 #define CRI_TXDEEMPH_OVERRIDE_5_0(x) ((x) << 16)
2220 #define CRI_TXDEEMPH_OVERRIDE_5_0_MASK (0x3F << 16)
2221 #define CRI_LOADGEN_SEL(x) ((x) << 12)
2222 #define CRI_LOADGEN_SEL_MASK (0x3 << 12)
2223
2224 #define MG_CLKHUB_LN0_PORT1 0x16839C
2225 #define MG_CLKHUB_LN1_PORT1 0x16879C
2226 #define MG_CLKHUB_LN0_PORT2 0x16939C
2227 #define MG_CLKHUB_LN1_PORT2 0x16979C
2228 #define MG_CLKHUB_LN0_PORT3 0x16A39C
2229 #define MG_CLKHUB_LN1_PORT3 0x16A79C
2230 #define MG_CLKHUB_LN0_PORT4 0x16B39C
2231 #define MG_CLKHUB_LN1_PORT4 0x16B79C
2232 #define MG_CLKHUB(ln, tc_port) \
2233 MG_PHY_PORT_LN(ln, tc_port, MG_CLKHUB_LN0_PORT1, \
2234 MG_CLKHUB_LN0_PORT2, \
2235 MG_CLKHUB_LN1_PORT1)
2236 #define CFG_LOW_RATE_LKREN_EN (1 << 11)
2237
2238 #define MG_TX_DCC_TX1LN0_PORT1 0x168110
2239 #define MG_TX_DCC_TX1LN1_PORT1 0x168510
2240 #define MG_TX_DCC_TX1LN0_PORT2 0x169110
2241 #define MG_TX_DCC_TX1LN1_PORT2 0x169510
2242 #define MG_TX_DCC_TX1LN0_PORT3 0x16A110
2243 #define MG_TX_DCC_TX1LN1_PORT3 0x16A510
2244 #define MG_TX_DCC_TX1LN0_PORT4 0x16B110
2245 #define MG_TX_DCC_TX1LN1_PORT4 0x16B510
2246 #define MG_TX1_DCC(ln, tc_port) \
2247 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX1LN0_PORT1, \
2248 MG_TX_DCC_TX1LN0_PORT2, \
2249 MG_TX_DCC_TX1LN1_PORT1)
2250 #define MG_TX_DCC_TX2LN0_PORT1 0x168090
2251 #define MG_TX_DCC_TX2LN1_PORT1 0x168490
2252 #define MG_TX_DCC_TX2LN0_PORT2 0x169090
2253 #define MG_TX_DCC_TX2LN1_PORT2 0x169490
2254 #define MG_TX_DCC_TX2LN0_PORT3 0x16A090
2255 #define MG_TX_DCC_TX2LN1_PORT3 0x16A490
2256 #define MG_TX_DCC_TX2LN0_PORT4 0x16B090
2257 #define MG_TX_DCC_TX2LN1_PORT4 0x16B490
2258 #define MG_TX2_DCC(ln, tc_port) \
2259 MG_PHY_PORT_LN(ln, tc_port, MG_TX_DCC_TX2LN0_PORT1, \
2260 MG_TX_DCC_TX2LN0_PORT2, \
2261 MG_TX_DCC_TX2LN1_PORT1)
2262 #define CFG_AMI_CK_DIV_OVERRIDE_VAL(x) ((x) << 25)
2263 #define CFG_AMI_CK_DIV_OVERRIDE_VAL_MASK (0x3 << 25)
2264 #define CFG_AMI_CK_DIV_OVERRIDE_EN (1 << 24)
2265
2266 #define MG_DP_MODE_LN0_ACU_PORT1 0x1683A0
2267 #define MG_DP_MODE_LN1_ACU_PORT1 0x1687A0
2268 #define MG_DP_MODE_LN0_ACU_PORT2 0x1693A0
2269 #define MG_DP_MODE_LN1_ACU_PORT2 0x1697A0
2270 #define MG_DP_MODE_LN0_ACU_PORT3 0x16A3A0
2271 #define MG_DP_MODE_LN1_ACU_PORT3 0x16A7A0
2272 #define MG_DP_MODE_LN0_ACU_PORT4 0x16B3A0
2273 #define MG_DP_MODE_LN1_ACU_PORT4 0x16B7A0
2274 #define MG_DP_MODE(ln, tc_port) \
2275 MG_PHY_PORT_LN(ln, tc_port, MG_DP_MODE_LN0_ACU_PORT1, \
2276 MG_DP_MODE_LN0_ACU_PORT2, \
2277 MG_DP_MODE_LN1_ACU_PORT1)
2278 #define MG_DP_MODE_CFG_DP_X2_MODE (1 << 7)
2279 #define MG_DP_MODE_CFG_DP_X1_MODE (1 << 6)
2280
2281 /* The spec defines this only for BXT PHY0, but lets assume that this
2282 * would exist for PHY1 too if it had a second channel.
2283 */
2284 #define _PORT_CL2CM_DW6_A 0x162358
2285 #define _PORT_CL2CM_DW6_BC 0x6C358
2286 #define BXT_PORT_CL2CM_DW6(phy) _BXT_PHY((phy), _PORT_CL2CM_DW6_BC)
2287 #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
2288
2289 #define FIA1_BASE 0x163000
2290 #define FIA2_BASE 0x16E000
2291 #define FIA3_BASE 0x16F000
2292 #define _FIA(fia) _PICK((fia), FIA1_BASE, FIA2_BASE, FIA3_BASE)
2293 #define _MMIO_FIA(fia, off) _MMIO(_FIA(fia) + (off))
2294
2295 /* ICL PHY DFLEX registers */
2296 #define PORT_TX_DFLEXDPMLE1(fia) _MMIO_FIA((fia), 0x008C0)
2297 #define DFLEXDPMLE1_DPMLETC_MASK(idx) (0xf << (4 * (idx)))
2298 #define DFLEXDPMLE1_DPMLETC_ML0(idx) (1 << (4 * (idx)))
2299 #define DFLEXDPMLE1_DPMLETC_ML1_0(idx) (3 << (4 * (idx)))
2300 #define DFLEXDPMLE1_DPMLETC_ML3(idx) (8 << (4 * (idx)))
2301 #define DFLEXDPMLE1_DPMLETC_ML3_2(idx) (12 << (4 * (idx)))
2302 #define DFLEXDPMLE1_DPMLETC_ML3_0(idx) (15 << (4 * (idx)))
2303
2304 /* BXT PHY Ref registers */
2305 #define _PORT_REF_DW3_A 0x16218C
2306 #define _PORT_REF_DW3_BC 0x6C18C
2307 #define GRC_DONE (1 << 22)
2308 #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC)
2309
2310 #define _PORT_REF_DW6_A 0x162198
2311 #define _PORT_REF_DW6_BC 0x6C198
2312 #define GRC_CODE_SHIFT 24
2313 #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
2314 #define GRC_CODE_FAST_SHIFT 16
2315 #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
2316 #define GRC_CODE_SLOW_SHIFT 8
2317 #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
2318 #define GRC_CODE_NOM_MASK 0xFF
2319 #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC)
2320
2321 #define _PORT_REF_DW8_A 0x1621A0
2322 #define _PORT_REF_DW8_BC 0x6C1A0
2323 #define GRC_DIS (1 << 15)
2324 #define GRC_RDY_OVRD (1 << 1)
2325 #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC)
2326
2327 /* BXT PHY PCS registers */
2328 #define _PORT_PCS_DW10_LN01_A 0x162428
2329 #define _PORT_PCS_DW10_LN01_B 0x6C428
2330 #define _PORT_PCS_DW10_LN01_C 0x6C828
2331 #define _PORT_PCS_DW10_GRP_A 0x162C28
2332 #define _PORT_PCS_DW10_GRP_B 0x6CC28
2333 #define _PORT_PCS_DW10_GRP_C 0x6CE28
2334 #define BXT_PORT_PCS_DW10_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2335 _PORT_PCS_DW10_LN01_B, \
2336 _PORT_PCS_DW10_LN01_C)
2337 #define BXT_PORT_PCS_DW10_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2338 _PORT_PCS_DW10_GRP_B, \
2339 _PORT_PCS_DW10_GRP_C)
2340
2341 #define TX2_SWING_CALC_INIT (1 << 31)
2342 #define TX1_SWING_CALC_INIT (1 << 30)
2343
2344 #define _PORT_PCS_DW12_LN01_A 0x162430
2345 #define _PORT_PCS_DW12_LN01_B 0x6C430
2346 #define _PORT_PCS_DW12_LN01_C 0x6C830
2347 #define _PORT_PCS_DW12_LN23_A 0x162630
2348 #define _PORT_PCS_DW12_LN23_B 0x6C630
2349 #define _PORT_PCS_DW12_LN23_C 0x6CA30
2350 #define _PORT_PCS_DW12_GRP_A 0x162c30
2351 #define _PORT_PCS_DW12_GRP_B 0x6CC30
2352 #define _PORT_PCS_DW12_GRP_C 0x6CE30
2353 #define LANESTAGGER_STRAP_OVRD (1 << 6)
2354 #define LANE_STAGGER_MASK 0x1F
2355 #define BXT_PORT_PCS_DW12_LN01(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2356 _PORT_PCS_DW12_LN01_B, \
2357 _PORT_PCS_DW12_LN01_C)
2358 #define BXT_PORT_PCS_DW12_LN23(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2359 _PORT_PCS_DW12_LN23_B, \
2360 _PORT_PCS_DW12_LN23_C)
2361 #define BXT_PORT_PCS_DW12_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2362 _PORT_PCS_DW12_GRP_B, \
2363 _PORT_PCS_DW12_GRP_C)
2364
2365 /* BXT PHY TX registers */
2366 #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
2367 ((lane) & 1) * 0x80)
2368
2369 #define _PORT_TX_DW2_LN0_A 0x162508
2370 #define _PORT_TX_DW2_LN0_B 0x6C508
2371 #define _PORT_TX_DW2_LN0_C 0x6C908
2372 #define _PORT_TX_DW2_GRP_A 0x162D08
2373 #define _PORT_TX_DW2_GRP_B 0x6CD08
2374 #define _PORT_TX_DW2_GRP_C 0x6CF08
2375 #define BXT_PORT_TX_DW2_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2376 _PORT_TX_DW2_LN0_B, \
2377 _PORT_TX_DW2_LN0_C)
2378 #define BXT_PORT_TX_DW2_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2379 _PORT_TX_DW2_GRP_B, \
2380 _PORT_TX_DW2_GRP_C)
2381 #define MARGIN_000_SHIFT 16
2382 #define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
2383 #define UNIQ_TRANS_SCALE_SHIFT 8
2384 #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
2385
2386 #define _PORT_TX_DW3_LN0_A 0x16250C
2387 #define _PORT_TX_DW3_LN0_B 0x6C50C
2388 #define _PORT_TX_DW3_LN0_C 0x6C90C
2389 #define _PORT_TX_DW3_GRP_A 0x162D0C
2390 #define _PORT_TX_DW3_GRP_B 0x6CD0C
2391 #define _PORT_TX_DW3_GRP_C 0x6CF0C
2392 #define BXT_PORT_TX_DW3_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2393 _PORT_TX_DW3_LN0_B, \
2394 _PORT_TX_DW3_LN0_C)
2395 #define BXT_PORT_TX_DW3_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2396 _PORT_TX_DW3_GRP_B, \
2397 _PORT_TX_DW3_GRP_C)
2398 #define SCALE_DCOMP_METHOD (1 << 26)
2399 #define UNIQUE_TRANGE_EN_METHOD (1 << 27)
2400
2401 #define _PORT_TX_DW4_LN0_A 0x162510
2402 #define _PORT_TX_DW4_LN0_B 0x6C510
2403 #define _PORT_TX_DW4_LN0_C 0x6C910
2404 #define _PORT_TX_DW4_GRP_A 0x162D10
2405 #define _PORT_TX_DW4_GRP_B 0x6CD10
2406 #define _PORT_TX_DW4_GRP_C 0x6CF10
2407 #define BXT_PORT_TX_DW4_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2408 _PORT_TX_DW4_LN0_B, \
2409 _PORT_TX_DW4_LN0_C)
2410 #define BXT_PORT_TX_DW4_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2411 _PORT_TX_DW4_GRP_B, \
2412 _PORT_TX_DW4_GRP_C)
2413 #define DEEMPH_SHIFT 24
2414 #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
2415
2416 #define _PORT_TX_DW5_LN0_A 0x162514
2417 #define _PORT_TX_DW5_LN0_B 0x6C514
2418 #define _PORT_TX_DW5_LN0_C 0x6C914
2419 #define _PORT_TX_DW5_GRP_A 0x162D14
2420 #define _PORT_TX_DW5_GRP_B 0x6CD14
2421 #define _PORT_TX_DW5_GRP_C 0x6CF14
2422 #define BXT_PORT_TX_DW5_LN0(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2423 _PORT_TX_DW5_LN0_B, \
2424 _PORT_TX_DW5_LN0_C)
2425 #define BXT_PORT_TX_DW5_GRP(phy, ch) _MMIO_BXT_PHY_CH(phy, ch, \
2426 _PORT_TX_DW5_GRP_B, \
2427 _PORT_TX_DW5_GRP_C)
2428 #define DCC_DELAY_RANGE_1 (1 << 9)
2429 #define DCC_DELAY_RANGE_2 (1 << 8)
2430
2431 #define _PORT_TX_DW14_LN0_A 0x162538
2432 #define _PORT_TX_DW14_LN0_B 0x6C538
2433 #define _PORT_TX_DW14_LN0_C 0x6C938
2434 #define LATENCY_OPTIM_SHIFT 30
2435 #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
2436 #define BXT_PORT_TX_DW14_LN(phy, ch, lane) \
2437 _MMIO(_BXT_PHY_CH(phy, ch, _PORT_TX_DW14_LN0_B, \
2438 _PORT_TX_DW14_LN0_C) + \
2439 _BXT_LANE_OFFSET(lane))
2440
2441 /* UAIMI scratch pad register 1 */
2442 #define UAIMI_SPR1 _MMIO(0x4F074)
2443 /* SKL VccIO mask */
2444 #define SKL_VCCIO_MASK 0x1
2445 /* SKL balance leg register */
2446 #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
2447 /* I_boost values */
2448 #define BALANCE_LEG_SHIFT(port) (8 + 3 * (port))
2449 #define BALANCE_LEG_MASK(port) (7 << (8 + 3 * (port)))
2450 /* Balance leg disable bits */
2451 #define BALANCE_LEG_DISABLE_SHIFT 23
2452 #define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
2453
2454 /*
2455 * Fence registers
2456 * [0-7] @ 0x2000 gen2,gen3
2457 * [8-15] @ 0x3000 945,g33,pnv
2458 *
2459 * [0-15] @ 0x3000 gen4,gen5
2460 *
2461 * [0-15] @ 0x100000 gen6,vlv,chv
2462 * [0-31] @ 0x100000 gen7+
2463 */
2464 #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
2465 #define I830_FENCE_START_MASK 0x07f80000
2466 #define I830_FENCE_TILING_Y_SHIFT 12
2467 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
2468 #define I830_FENCE_PITCH_SHIFT 4
2469 #define I830_FENCE_REG_VALID (1 << 0)
2470 #define I915_FENCE_MAX_PITCH_VAL 4
2471 #define I830_FENCE_MAX_PITCH_VAL 6
2472 #define I830_FENCE_MAX_SIZE_VAL (1 << 8)
2473
2474 #define I915_FENCE_START_MASK 0x0ff00000
2475 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
2476
2477 #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
2478 #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
2479 #define I965_FENCE_PITCH_SHIFT 2
2480 #define I965_FENCE_TILING_Y_SHIFT 1
2481 #define I965_FENCE_REG_VALID (1 << 0)
2482 #define I965_FENCE_MAX_PITCH_VAL 0x0400
2483
2484 #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
2485 #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
2486 #define GEN6_FENCE_PITCH_SHIFT 32
2487 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
2488
2489
2490 /* control register for cpu gtt access */
2491 #define TILECTL _MMIO(0x101000)
2492 #define TILECTL_SWZCTL (1 << 0)
2493 #define TILECTL_TLBPF (1 << 1)
2494 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
2495 #define TILECTL_BACKSNOOP_DIS (1 << 3)
2496
2497 /*
2498 * Instruction and interrupt control regs
2499 */
2500 #define PGTBL_CTL _MMIO(0x02020)
2501 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
2502 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
2503 #define PGTBL_ER _MMIO(0x02024)
2504 #define PRB0_BASE (0x2030 - 0x30)
2505 #define PRB1_BASE (0x2040 - 0x30) /* 830,gen3 */
2506 #define PRB2_BASE (0x2050 - 0x30) /* gen3 */
2507 #define SRB0_BASE (0x2100 - 0x30) /* gen2 */
2508 #define SRB1_BASE (0x2110 - 0x30) /* gen2 */
2509 #define SRB2_BASE (0x2120 - 0x30) /* 830 */
2510 #define SRB3_BASE (0x2130 - 0x30) /* 830 */
2511 #define RENDER_RING_BASE 0x02000
2512 #define BSD_RING_BASE 0x04000
2513 #define GEN6_BSD_RING_BASE 0x12000
2514 #define GEN8_BSD2_RING_BASE 0x1c000
2515 #define GEN11_BSD_RING_BASE 0x1c0000
2516 #define GEN11_BSD2_RING_BASE 0x1c4000
2517 #define GEN11_BSD3_RING_BASE 0x1d0000
2518 #define GEN11_BSD4_RING_BASE 0x1d4000
2519 #define VEBOX_RING_BASE 0x1a000
2520 #define GEN11_VEBOX_RING_BASE 0x1c8000
2521 #define GEN11_VEBOX2_RING_BASE 0x1d8000
2522 #define BLT_RING_BASE 0x22000
2523 #define RING_TAIL(base) _MMIO((base) + 0x30)
2524 #define RING_HEAD(base) _MMIO((base) + 0x34)
2525 #define RING_START(base) _MMIO((base) + 0x38)
2526 #define RING_CTL(base) _MMIO((base) + 0x3c)
2527 #define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
2528 #define RING_SYNC_0(base) _MMIO((base) + 0x40)
2529 #define RING_SYNC_1(base) _MMIO((base) + 0x44)
2530 #define RING_SYNC_2(base) _MMIO((base) + 0x48)
2531 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
2532 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
2533 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
2534 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
2535 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
2536 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
2537 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
2538 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
2539 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
2540 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
2541 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
2542 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
2543 #define GEN6_NOSYNC INVALID_MMIO_REG
2544 #define RING_PSMI_CTL(base) _MMIO((base) + 0x50)
2545 #define RING_MAX_IDLE(base) _MMIO((base) + 0x54)
2546 #define RING_HWS_PGA(base) _MMIO((base) + 0x80)
2547 #define RING_ID(base) _MMIO((base) + 0x8c)
2548 #define RING_HWS_PGA_GEN6(base) _MMIO((base) + 0x2080)
2549 #define RING_RESET_CTL(base) _MMIO((base) + 0xd0)
2550 #define RESET_CTL_CAT_ERROR REG_BIT(2)
2551 #define RESET_CTL_READY_TO_RESET REG_BIT(1)
2552 #define RESET_CTL_REQUEST_RESET REG_BIT(0)
2553
2554 #define RING_SEMA_WAIT_POLL(base) _MMIO((base) + 0x24c)
2555
2556 #define HSW_GTT_CACHE_EN _MMIO(0x4024)
2557 #define GTT_CACHE_EN_ALL 0xF0007FFF
2558 #define GEN7_WR_WATERMARK _MMIO(0x4028)
2559 #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
2560 #define ARB_MODE _MMIO(0x4030)
2561 #define ARB_MODE_SWIZZLE_SNB (1 << 4)
2562 #define ARB_MODE_SWIZZLE_IVB (1 << 5)
2563 #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
2564 #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
2565 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
2566 #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
2567 #define GEN7_LRA_LIMITS_REG_NUM 13
2568 #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
2569 #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
2570
2571 #define GAMTARBMODE _MMIO(0x04a08)
2572 #define ARB_MODE_BWGTLB_DISABLE (1 << 9)
2573 #define ARB_MODE_SWIZZLE_BDW (1 << 1)
2574 #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
2575 #define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100 * (engine)->hw_id)
2576 #define GEN8_RING_FAULT_REG _MMIO(0x4094)
2577 #define GEN12_RING_FAULT_REG _MMIO(0xcec4)
2578 #define GEN8_RING_FAULT_ENGINE_ID(x) (((x) >> 12) & 0x7)
2579 #define RING_FAULT_GTTSEL_MASK (1 << 11)
2580 #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
2581 #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
2582 #define RING_FAULT_VALID (1 << 0)
2583 #define DONE_REG _MMIO(0x40b0)
2584 #define GEN12_GAM_DONE _MMIO(0xcf68)
2585 #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
2586 #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
2587 #define GEN10_PAT_INDEX(index) _MMIO(0x40e0 + (index) * 4)
2588 #define GEN12_PAT_INDEX(index) _MMIO(0x4800 + (index) * 4)
2589 #define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
2590 #define GEN12_GFX_CCS_AUX_NV _MMIO(0x4208)
2591 #define GEN12_VD0_AUX_NV _MMIO(0x4218)
2592 #define GEN12_VD1_AUX_NV _MMIO(0x4228)
2593 #define GEN12_VD2_AUX_NV _MMIO(0x4298)
2594 #define GEN12_VD3_AUX_NV _MMIO(0x42A8)
2595 #define GEN12_VE0_AUX_NV _MMIO(0x4238)
2596 #define GEN12_VE1_AUX_NV _MMIO(0x42B8)
2597 #define AUX_INV REG_BIT(0)
2598 #define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
2599 #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
2600 #define RING_ACTHD(base) _MMIO((base) + 0x74)
2601 #define RING_ACTHD_UDW(base) _MMIO((base) + 0x5c)
2602 #define RING_NOPID(base) _MMIO((base) + 0x94)
2603 #define RING_IMR(base) _MMIO((base) + 0xa8)
2604 #define RING_HWSTAM(base) _MMIO((base) + 0x98)
2605 #define RING_TIMESTAMP(base) _MMIO((base) + 0x358)
2606 #define RING_TIMESTAMP_UDW(base) _MMIO((base) + 0x358 + 4)
2607 #define TAIL_ADDR 0x001FFFF8
2608 #define HEAD_WRAP_COUNT 0xFFE00000
2609 #define HEAD_WRAP_ONE 0x00200000
2610 #define HEAD_ADDR 0x001FFFFC
2611 #define RING_NR_PAGES 0x001FF000
2612 #define RING_REPORT_MASK 0x00000006
2613 #define RING_REPORT_64K 0x00000002
2614 #define RING_REPORT_128K 0x00000004
2615 #define RING_NO_REPORT 0x00000000
2616 #define RING_VALID_MASK 0x00000001
2617 #define RING_VALID 0x00000001
2618 #define RING_INVALID 0x00000000
2619 #define RING_WAIT_I8XX (1 << 0) /* gen2, PRBx_HEAD */
2620 #define RING_WAIT (1 << 11) /* gen3+, PRBx_CTL */
2621 #define RING_WAIT_SEMAPHORE (1 << 10) /* gen6+ */
2622
2623 /* There are 16 64-bit CS General Purpose Registers per-engine on Gen8+ */
2624 #define GEN8_RING_CS_GPR(base, n) _MMIO((base) + 0x600 + (n) * 8)
2625 #define GEN8_RING_CS_GPR_UDW(base, n) _MMIO((base) + 0x600 + (n) * 8 + 4)
2626
2627 #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base) + 0x4D0) + (i) * 4)
2628 #define RING_FORCE_TO_NONPRIV_ADDRESS_MASK REG_GENMASK(25, 2)
2629 #define RING_FORCE_TO_NONPRIV_ACCESS_RW (0 << 28) /* CFL+ & Gen11+ */
2630 #define RING_FORCE_TO_NONPRIV_ACCESS_RD (1 << 28)
2631 #define RING_FORCE_TO_NONPRIV_ACCESS_WR (2 << 28)
2632 #define RING_FORCE_TO_NONPRIV_ACCESS_INVALID (3 << 28)
2633 #define RING_FORCE_TO_NONPRIV_ACCESS_MASK (3 << 28)
2634 #define RING_FORCE_TO_NONPRIV_RANGE_1 (0 << 0) /* CFL+ & Gen11+ */
2635 #define RING_FORCE_TO_NONPRIV_RANGE_4 (1 << 0)
2636 #define RING_FORCE_TO_NONPRIV_RANGE_16 (2 << 0)
2637 #define RING_FORCE_TO_NONPRIV_RANGE_64 (3 << 0)
2638 #define RING_FORCE_TO_NONPRIV_RANGE_MASK (3 << 0)
2639 #define RING_FORCE_TO_NONPRIV_MASK_VALID \
2640 (RING_FORCE_TO_NONPRIV_RANGE_MASK \
2641 | RING_FORCE_TO_NONPRIV_ACCESS_MASK)
2642 #define RING_MAX_NONPRIV_SLOTS 12
2643
2644 #define GEN7_TLB_RD_ADDR _MMIO(0x4700)
2645
2646 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
2647 #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1 << 18)
2648
2649 #define GEN8_GAMW_ECO_DEV_RW_IA _MMIO(0x4080)
2650 #define GAMW_ECO_ENABLE_64K_IPS_FIELD 0xF
2651 #define GAMW_ECO_DEV_CTX_RELOAD_DISABLE (1 << 7)
2652
2653 #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
2654 #define GAMT_CHKN_DISABLE_L3_COH_PIPE (1 << 31)
2655 #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1 << 28)
2656 #define GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT (1 << 24)
2657
2658 #if 0
2659 #define PRB0_TAIL _MMIO(0x2030)
2660 #define PRB0_HEAD _MMIO(0x2034)
2661 #define PRB0_START _MMIO(0x2038)
2662 #define PRB0_CTL _MMIO(0x203c)
2663 #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
2664 #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
2665 #define PRB1_START _MMIO(0x2048) /* 915+ only */
2666 #define PRB1_CTL _MMIO(0x204c) /* 915+ only */
2667 #endif
2668 #define IPEIR_I965 _MMIO(0x2064)
2669 #define IPEHR_I965 _MMIO(0x2068)
2670 #define GEN7_SC_INSTDONE _MMIO(0x7100)
2671 #define GEN12_SC_INSTDONE_EXTRA _MMIO(0x7104)
2672 #define GEN12_SC_INSTDONE_EXTRA2 _MMIO(0x7108)
2673 #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
2674 #define GEN7_ROW_INSTDONE _MMIO(0xe164)
2675 #define GEN8_MCR_SELECTOR _MMIO(0xfdc)
2676 #define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
2677 #define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
2678 #define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
2679 #define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
2680 #define GEN11_MCR_SLICE(slice) (((slice) & 0xf) << 27)
2681 #define GEN11_MCR_SLICE_MASK GEN11_MCR_SLICE(0xf)
2682 #define GEN11_MCR_SUBSLICE(subslice) (((subslice) & 0x7) << 24)
2683 #define GEN11_MCR_SUBSLICE_MASK GEN11_MCR_SUBSLICE(0x7)
2684 #define RING_IPEIR(base) _MMIO((base) + 0x64)
2685 #define RING_IPEHR(base) _MMIO((base) + 0x68)
2686 #define RING_EIR(base) _MMIO((base) + 0xb0)
2687 #define RING_EMR(base) _MMIO((base) + 0xb4)
2688 #define RING_ESR(base) _MMIO((base) + 0xb8)
2689 /*
2690 * On GEN4, only the render ring INSTDONE exists and has a different
2691 * layout than the GEN7+ version.
2692 * The GEN2 counterpart of this register is GEN2_INSTDONE.
2693 */
2694 #define RING_INSTDONE(base) _MMIO((base) + 0x6c)
2695 #define RING_INSTPS(base) _MMIO((base) + 0x70)
2696 #define RING_DMA_FADD(base) _MMIO((base) + 0x78)
2697 #define RING_DMA_FADD_UDW(base) _MMIO((base) + 0x60) /* gen8+ */
2698 #define RING_INSTPM(base) _MMIO((base) + 0xc0)
2699 #define RING_MI_MODE(base) _MMIO((base) + 0x9c)
2700 #define RING_CMD_BUF_CCTL(base) _MMIO((base) + 0x84)
2701 #define INSTPS _MMIO(0x2070) /* 965+ only */
2702 #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
2703 #define ACTHD_I965 _MMIO(0x2074)
2704 #define HWS_PGA _MMIO(0x2080)
2705 #define HWS_ADDRESS_MASK 0xfffff000
2706 #define HWS_START_ADDRESS_SHIFT 4
2707 #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
2708 #define PWRCTX_EN (1 << 0)
2709 #define IPEIR(base) _MMIO((base) + 0x88)
2710 #define IPEHR(base) _MMIO((base) + 0x8c)
2711 #define GEN2_INSTDONE _MMIO(0x2090)
2712 #define NOPID _MMIO(0x2094)
2713 #define HWSTAM _MMIO(0x2098)
2714 #define DMA_FADD_I8XX(base) _MMIO((base) + 0xd0)
2715 #define RING_BBSTATE(base) _MMIO((base) + 0x110)
2716 #define RING_BB_PPGTT (1 << 5)
2717 #define RING_SBBADDR(base) _MMIO((base) + 0x114) /* hsw+ */
2718 #define RING_SBBSTATE(base) _MMIO((base) + 0x118) /* hsw+ */
2719 #define RING_SBBADDR_UDW(base) _MMIO((base) + 0x11c) /* gen8+ */
2720 #define RING_BBADDR(base) _MMIO((base) + 0x140)
2721 #define RING_BBADDR_UDW(base) _MMIO((base) + 0x168) /* gen8+ */
2722 #define RING_BB_PER_CTX_PTR(base) _MMIO((base) + 0x1c0) /* gen8+ */
2723 #define RING_INDIRECT_CTX(base) _MMIO((base) + 0x1c4) /* gen8+ */
2724 #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base) + 0x1c8) /* gen8+ */
2725 #define RING_CTX_TIMESTAMP(base) _MMIO((base) + 0x3a8) /* gen8+ */
2726
2727 #define VDBOX_CGCTL3F10(base) _MMIO((base) + 0x3f10)
2728 #define IECPUNIT_CLKGATE_DIS REG_BIT(22)
2729
2730 #define ERROR_GEN6 _MMIO(0x40a0)
2731 #define GEN7_ERR_INT _MMIO(0x44040)
2732 #define ERR_INT_POISON (1 << 31)
2733 #define ERR_INT_MMIO_UNCLAIMED (1 << 13)
2734 #define ERR_INT_PIPE_CRC_DONE_C (1 << 8)
2735 #define ERR_INT_FIFO_UNDERRUN_C (1 << 6)
2736 #define ERR_INT_PIPE_CRC_DONE_B (1 << 5)
2737 #define ERR_INT_FIFO_UNDERRUN_B (1 << 3)
2738 #define ERR_INT_PIPE_CRC_DONE_A (1 << 2)
2739 #define ERR_INT_PIPE_CRC_DONE(pipe) (1 << (2 + (pipe) * 3))
2740 #define ERR_INT_FIFO_UNDERRUN_A (1 << 0)
2741 #define ERR_INT_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
2742
2743 #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
2744 #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
2745 #define GEN12_FAULT_TLB_DATA0 _MMIO(0xceb8)
2746 #define GEN12_FAULT_TLB_DATA1 _MMIO(0xcebc)
2747 #define FAULT_VA_HIGH_BITS (0xf << 0)
2748 #define FAULT_GTT_SEL (1 << 4)
2749
2750 #define GEN12_AUX_ERR_DBG _MMIO(0x43f4)
2751
2752 #define FPGA_DBG _MMIO(0x42300)
2753 #define FPGA_DBG_RM_NOCLAIM (1 << 31)
2754
2755 #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
2756 #define CLAIM_ER_CLR (1 << 31)
2757 #define CLAIM_ER_OVERFLOW (1 << 16)
2758 #define CLAIM_ER_CTR_MASK 0xffff
2759
2760 #define DERRMR _MMIO(0x44050)
2761 /* Note that HBLANK events are reserved on bdw+ */
2762 #define DERRMR_PIPEA_SCANLINE (1 << 0)
2763 #define DERRMR_PIPEA_PRI_FLIP_DONE (1 << 1)
2764 #define DERRMR_PIPEA_SPR_FLIP_DONE (1 << 2)
2765 #define DERRMR_PIPEA_VBLANK (1 << 3)
2766 #define DERRMR_PIPEA_HBLANK (1 << 5)
2767 #define DERRMR_PIPEB_SCANLINE (1 << 8)
2768 #define DERRMR_PIPEB_PRI_FLIP_DONE (1 << 9)
2769 #define DERRMR_PIPEB_SPR_FLIP_DONE (1 << 10)
2770 #define DERRMR_PIPEB_VBLANK (1 << 11)
2771 #define DERRMR_PIPEB_HBLANK (1 << 13)
2772 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
2773 #define DERRMR_PIPEC_SCANLINE (1 << 14)
2774 #define DERRMR_PIPEC_PRI_FLIP_DONE (1 << 15)
2775 #define DERRMR_PIPEC_SPR_FLIP_DONE (1 << 20)
2776 #define DERRMR_PIPEC_VBLANK (1 << 21)
2777 #define DERRMR_PIPEC_HBLANK (1 << 22)
2778
2779
2780 /* GM45+ chicken bits -- debug workaround bits that may be required
2781 * for various sorts of correct behavior. The top 16 bits of each are
2782 * the enables for writing to the corresponding low bit.
2783 */
2784 #define _3D_CHICKEN _MMIO(0x2084)
2785 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
2786 #define _3D_CHICKEN2 _MMIO(0x208c)
2787
2788 #define FF_SLICE_CHICKEN _MMIO(0x2088)
2789 #define FF_SLICE_CHICKEN_CL_PROVOKING_VERTEX_FIX (1 << 1)
2790
2791 /* Disables pipelining of read flushes past the SF-WIZ interface.
2792 * Required on all Ironlake steppings according to the B-Spec, but the
2793 * particular danger of not doing so is not specified.
2794 */
2795 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
2796 #define _3D_CHICKEN3 _MMIO(0x2090)
2797 #define _3D_CHICKEN_SF_PROVOKING_VERTEX_FIX (1 << 12)
2798 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
2799 #define _3D_CHICKEN3_AA_LINE_QUALITY_FIX_ENABLE (1 << 5)
2800 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
2801 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x) << 1) /* gen8+ */
2802 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
2803
2804 #define MI_MODE _MMIO(0x209c)
2805 # define VS_TIMER_DISPATCH (1 << 6)
2806 # define MI_FLUSH_ENABLE (1 << 12)
2807 # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
2808 # define MODE_IDLE (1 << 9)
2809 # define STOP_RING (1 << 8)
2810
2811 #define GEN6_GT_MODE _MMIO(0x20d0)
2812 #define GEN7_GT_MODE _MMIO(0x7008)
2813 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
2814 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
2815 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
2816 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
2817 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
2818 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
2819 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
2820 #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
2821
2822 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
2823 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
2824 #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
2825 #define GEN11_ENABLE_32_PLANE_MODE (1 << 7)
2826
2827 /* WaClearTdlStateAckDirtyBits */
2828 #define GEN8_STATE_ACK _MMIO(0x20F0)
2829 #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
2830 #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
2831 #define GEN9_STATE_ACK_TDL0 (1 << 12)
2832 #define GEN9_STATE_ACK_TDL1 (1 << 13)
2833 #define GEN9_STATE_ACK_TDL2 (1 << 14)
2834 #define GEN9_STATE_ACK_TDL3 (1 << 15)
2835 #define GEN9_SUBSLICE_TDL_ACK_BITS \
2836 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
2837 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
2838
2839 #define GFX_MODE _MMIO(0x2520)
2840 #define GFX_MODE_GEN7 _MMIO(0x229c)
2841 #define RING_MODE_GEN7(base) _MMIO((base) + 0x29c)
2842 #define GFX_RUN_LIST_ENABLE (1 << 15)
2843 #define GFX_INTERRUPT_STEERING (1 << 14)
2844 #define GFX_TLB_INVALIDATE_EXPLICIT (1 << 13)
2845 #define GFX_SURFACE_FAULT_ENABLE (1 << 12)
2846 #define GFX_REPLAY_MODE (1 << 11)
2847 #define GFX_PSMI_GRANULARITY (1 << 10)
2848 #define GFX_PPGTT_ENABLE (1 << 9)
2849 #define GEN8_GFX_PPGTT_48B (1 << 7)
2850
2851 #define GFX_FORWARD_VBLANK_MASK (3 << 5)
2852 #define GFX_FORWARD_VBLANK_NEVER (0 << 5)
2853 #define GFX_FORWARD_VBLANK_ALWAYS (1 << 5)
2854 #define GFX_FORWARD_VBLANK_COND (2 << 5)
2855
2856 #define GEN11_GFX_DISABLE_LEGACY_MODE (1 << 3)
2857
2858 #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
2859 #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
2860 #define SCPD0 _MMIO(0x209c) /* 915+ only */
2861 #define SCPD_FBC_IGNORE_3D (1 << 6)
2862 #define CSTATE_RENDER_CLOCK_GATE_DISABLE (1 << 5)
2863 #define GEN2_IER _MMIO(0x20a0)
2864 #define GEN2_IIR _MMIO(0x20a4)
2865 #define GEN2_IMR _MMIO(0x20a8)
2866 #define GEN2_ISR _MMIO(0x20ac)
2867 #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
2868 #define GINT_DIS (1 << 22)
2869 #define GCFG_DIS (1 << 8)
2870 #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
2871 #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
2872 #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
2873 #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
2874 #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
2875 #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
2876 #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
2877 #define VLV_PCBR_ADDR_SHIFT 12
2878
2879 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1 << (11 - (plane))) /* A and B only */
2880 #define EIR _MMIO(0x20b0)
2881 #define EMR _MMIO(0x20b4)
2882 #define ESR _MMIO(0x20b8)
2883 #define GM45_ERROR_PAGE_TABLE (1 << 5)
2884 #define GM45_ERROR_MEM_PRIV (1 << 4)
2885 #define I915_ERROR_PAGE_TABLE (1 << 4)
2886 #define GM45_ERROR_CP_PRIV (1 << 3)
2887 #define I915_ERROR_MEMORY_REFRESH (1 << 1)
2888 #define I915_ERROR_INSTRUCTION (1 << 0)
2889 #define INSTPM _MMIO(0x20c0)
2890 #define INSTPM_SELF_EN (1 << 12) /* 915GM only */
2891 #define INSTPM_AGPBUSY_INT_EN (1 << 11) /* gen3: when disabled, pending interrupts
2892 will not assert AGPBUSY# and will only
2893 be delivered when out of C3. */
2894 #define INSTPM_FORCE_ORDERING (1 << 7) /* GEN6+ */
2895 #define INSTPM_TLB_INVALIDATE (1 << 9)
2896 #define INSTPM_SYNC_FLUSH (1 << 5)
2897 #define ACTHD(base) _MMIO((base) + 0xc8)
2898 #define MEM_MODE _MMIO(0x20cc)
2899 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1 << 3) /* 830 only */
2900 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1 << 2) /* 830/845 only */
2901 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) /* 85x only */
2902 #define FW_BLC _MMIO(0x20d8)
2903 #define FW_BLC2 _MMIO(0x20dc)
2904 #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
2905 #define FW_BLC_SELF_EN_MASK (1 << 31)
2906 #define FW_BLC_SELF_FIFO_MASK (1 << 16) /* 945 only */
2907 #define FW_BLC_SELF_EN (1 << 15) /* 945 only */
2908 #define MM_BURST_LENGTH 0x00700000
2909 #define MM_FIFO_WATERMARK 0x0001F000
2910 #define LM_BURST_LENGTH 0x00000700
2911 #define LM_FIFO_WATERMARK 0x0000001F
2912 #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
2913
2914 #define _MBUS_ABOX0_CTL 0x45038
2915 #define _MBUS_ABOX1_CTL 0x45048
2916 #define _MBUS_ABOX2_CTL 0x4504C
2917 #define MBUS_ABOX_CTL(x) _MMIO(_PICK(x, _MBUS_ABOX0_CTL, \
2918 _MBUS_ABOX1_CTL, \
2919 _MBUS_ABOX2_CTL))
2920 #define MBUS_ABOX_BW_CREDIT_MASK (3 << 20)
2921 #define MBUS_ABOX_BW_CREDIT(x) ((x) << 20)
2922 #define MBUS_ABOX_B_CREDIT_MASK (0xF << 16)
2923 #define MBUS_ABOX_B_CREDIT(x) ((x) << 16)
2924 #define MBUS_ABOX_BT_CREDIT_POOL2_MASK (0x1F << 8)
2925 #define MBUS_ABOX_BT_CREDIT_POOL2(x) ((x) << 8)
2926 #define MBUS_ABOX_BT_CREDIT_POOL1_MASK (0x1F << 0)
2927 #define MBUS_ABOX_BT_CREDIT_POOL1(x) ((x) << 0)
2928
2929 #define _PIPEA_MBUS_DBOX_CTL 0x7003C
2930 #define _PIPEB_MBUS_DBOX_CTL 0x7103C
2931 #define PIPE_MBUS_DBOX_CTL(pipe) _MMIO_PIPE(pipe, _PIPEA_MBUS_DBOX_CTL, \
2932 _PIPEB_MBUS_DBOX_CTL)
2933 #define MBUS_DBOX_BW_CREDIT_MASK (3 << 14)
2934 #define MBUS_DBOX_BW_CREDIT(x) ((x) << 14)
2935 #define MBUS_DBOX_B_CREDIT_MASK (0x1F << 8)
2936 #define MBUS_DBOX_B_CREDIT(x) ((x) << 8)
2937 #define MBUS_DBOX_A_CREDIT_MASK (0xF << 0)
2938 #define MBUS_DBOX_A_CREDIT(x) ((x) << 0)
2939
2940 #define MBUS_UBOX_CTL _MMIO(0x4503C)
2941 #define MBUS_BBOX_CTL_S1 _MMIO(0x45040)
2942 #define MBUS_BBOX_CTL_S2 _MMIO(0x45044)
2943
2944 #define MBUS_CTL _MMIO(0x4438C)
2945 #define MBUS_JOIN REG_BIT(31)
2946 #define MBUS_HASHING_MODE_MASK REG_BIT(30)
2947 #define MBUS_HASHING_MODE_2x2 REG_FIELD_PREP(MBUS_HASHING_MODE_MASK, 0)
2948 #define MBUS_HASHING_MODE_1x4 REG_FIELD_PREP(MBUS_HASHING_MODE_MASK, 1)
2949 #define MBUS_JOIN_PIPE_SELECT_MASK REG_GENMASK(28, 26)
2950 #define MBUS_JOIN_PIPE_SELECT(pipe) REG_FIELD_PREP(MBUS_JOIN_PIPE_SELECT_MASK, pipe)
2951 #define MBUS_JOIN_PIPE_SELECT_NONE MBUS_JOIN_PIPE_SELECT(7)
2952
2953 #define HDPORT_STATE _MMIO(0x45050)
2954 #define HDPORT_DPLL_USED_MASK REG_GENMASK(15, 12)
2955 #define HDPORT_DDI_USED(phy) REG_BIT(2 * (phy) + 1)
2956 #define HDPORT_ENABLED REG_BIT(0)
2957
2958 /* Make render/texture TLB fetches lower priorty than associated data
2959 * fetches. This is not turned on by default
2960 */
2961 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
2962
2963 /* Isoch request wait on GTT enable (Display A/B/C streams).
2964 * Make isoch requests stall on the TLB update. May cause
2965 * display underruns (test mode only)
2966 */
2967 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
2968
2969 /* Block grant count for isoch requests when block count is
2970 * set to a finite value.
2971 */
2972 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
2973 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
2974 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
2975 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
2976 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
2977
2978 /* Enable render writes to complete in C2/C3/C4 power states.
2979 * If this isn't enabled, render writes are prevented in low
2980 * power states. That seems bad to me.
2981 */
2982 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
2983
2984 /* This acknowledges an async flip immediately instead
2985 * of waiting for 2TLB fetches.
2986 */
2987 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
2988
2989 /* Enables non-sequential data reads through arbiter
2990 */
2991 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
2992
2993 /* Disable FSB snooping of cacheable write cycles from binner/render
2994 * command stream
2995 */
2996 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
2997
2998 /* Arbiter time slice for non-isoch streams */
2999 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
3000 #define MI_ARB_TIME_SLICE_1 (0 << 5)
3001 #define MI_ARB_TIME_SLICE_2 (1 << 5)
3002 #define MI_ARB_TIME_SLICE_4 (2 << 5)
3003 #define MI_ARB_TIME_SLICE_6 (3 << 5)
3004 #define MI_ARB_TIME_SLICE_8 (4 << 5)
3005 #define MI_ARB_TIME_SLICE_10 (5 << 5)
3006 #define MI_ARB_TIME_SLICE_14 (6 << 5)
3007 #define MI_ARB_TIME_SLICE_16 (7 << 5)
3008
3009 /* Low priority grace period page size */
3010 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
3011 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
3012
3013 /* Disable display A/B trickle feed */
3014 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
3015
3016 /* Set display plane priority */
3017 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
3018 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
3019
3020 #define MI_STATE _MMIO(0x20e4) /* gen2 only */
3021 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
3022 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
3023
3024 #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
3025 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1 << 8)
3026 #define CM0_IZ_OPT_DISABLE (1 << 6)
3027 #define CM0_ZR_OPT_DISABLE (1 << 5)
3028 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1 << 5)
3029 #define CM0_DEPTH_EVICT_DISABLE (1 << 4)
3030 #define CM0_COLOR_EVICT_DISABLE (1 << 3)
3031 #define CM0_DEPTH_WRITE_DISABLE (1 << 1)
3032 #define CM0_RC_OP_FLUSH_DISABLE (1 << 0)
3033 #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
3034 #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
3035 #define GFX_FLSH_CNTL_EN (1 << 0)
3036 #define ECOSKPD _MMIO(0x21d0)
3037 #define ECO_CONSTANT_BUFFER_SR_DISABLE REG_BIT(4)
3038 #define ECO_GATING_CX_ONLY (1 << 3)
3039 #define ECO_FLIP_DONE (1 << 0)
3040
3041 #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
3042 #define RC_OP_FLUSH_ENABLE (1 << 0)
3043 #define HIZ_RAW_STALL_OPT_DISABLE (1 << 2)
3044 #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
3045 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1 << 6)
3046 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1 << 6)
3047 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1 << 1)
3048
3049 #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
3050 #define GEN6_BLITTER_LOCK_SHIFT 16
3051 #define GEN6_BLITTER_FBC_NOTIFY (1 << 3)
3052
3053 #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
3054 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
3055 #define GEN12_WAIT_FOR_EVENT_POWER_DOWN_DISABLE REG_BIT(7)
3056 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
3057 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1 << 10)
3058
3059 #define GEN6_RCS_PWR_FSM _MMIO(0x22ac)
3060 #define GEN9_RCS_FE_FSM2 _MMIO(0x22a4)
3061
3062 #define GEN10_CACHE_MODE_SS _MMIO(0xe420)
3063 #define FLOAT_BLEND_OPTIMIZATION_ENABLE (1 << 4)
3064
3065 /* Fuse readout registers for GT */
3066 #define HSW_PAVP_FUSE1 _MMIO(0x911C)
3067 #define HSW_F1_EU_DIS_SHIFT 16
3068 #define HSW_F1_EU_DIS_MASK (0x3 << HSW_F1_EU_DIS_SHIFT)
3069 #define HSW_F1_EU_DIS_10EUS 0
3070 #define HSW_F1_EU_DIS_8EUS 1
3071 #define HSW_F1_EU_DIS_6EUS 2
3072
3073 #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
3074 #define CHV_FGT_DISABLE_SS0 (1 << 10)
3075 #define CHV_FGT_DISABLE_SS1 (1 << 11)
3076 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
3077 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
3078 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
3079 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
3080 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
3081 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
3082 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
3083 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
3084
3085 #define GEN8_FUSE2 _MMIO(0x9120)
3086 #define GEN8_F2_SS_DIS_SHIFT 21
3087 #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3088 #define GEN8_F2_S_ENA_SHIFT 25
3089 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
3090
3091 #define GEN9_F2_SS_DIS_SHIFT 20
3092 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
3093
3094 #define GEN10_F2_S_ENA_SHIFT 22
3095 #define GEN10_F2_S_ENA_MASK (0x3f << GEN10_F2_S_ENA_SHIFT)
3096 #define GEN10_F2_SS_DIS_SHIFT 18
3097 #define GEN10_F2_SS_DIS_MASK (0xf << GEN10_F2_SS_DIS_SHIFT)
3098
3099 #define GEN10_MIRROR_FUSE3 _MMIO(0x9118)
3100 #define GEN10_L3BANK_PAIR_COUNT 4
3101 #define GEN10_L3BANK_MASK 0x0F
3102
3103 #define GEN8_EU_DISABLE0 _MMIO(0x9134)
3104 #define GEN8_EU_DIS0_S0_MASK 0xffffff
3105 #define GEN8_EU_DIS0_S1_SHIFT 24
3106 #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
3107
3108 #define GEN8_EU_DISABLE1 _MMIO(0x9138)
3109 #define GEN8_EU_DIS1_S1_MASK 0xffff
3110 #define GEN8_EU_DIS1_S2_SHIFT 16
3111 #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
3112
3113 #define GEN8_EU_DISABLE2 _MMIO(0x913c)
3114 #define GEN8_EU_DIS2_S2_MASK 0xff
3115
3116 #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice) * 0x4)
3117
3118 #define GEN10_EU_DISABLE3 _MMIO(0x9140)
3119 #define GEN10_EU_DIS_SS_MASK 0xff
3120
3121 #define GEN11_GT_VEBOX_VDBOX_DISABLE _MMIO(0x9140)
3122 #define GEN11_GT_VDBOX_DISABLE_MASK 0xff
3123 #define GEN11_GT_VEBOX_DISABLE_SHIFT 16
3124 #define GEN11_GT_VEBOX_DISABLE_MASK (0x0f << GEN11_GT_VEBOX_DISABLE_SHIFT)
3125
3126 #define GEN11_EU_DISABLE _MMIO(0x9134)
3127 #define GEN11_EU_DIS_MASK 0xFF
3128
3129 #define GEN11_GT_SLICE_ENABLE _MMIO(0x9138)
3130 #define GEN11_GT_S_ENA_MASK 0xFF
3131
3132 #define GEN11_GT_SUBSLICE_DISABLE _MMIO(0x913C)
3133
3134 #define GEN12_GT_DSS_ENABLE _MMIO(0x913C)
3135
3136 #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
3137 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
3138 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
3139 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
3140 #define GEN6_BSD_GO_INDICATOR (1 << 4)
3141
3142 /* On modern GEN architectures interrupt control consists of two sets
3143 * of registers. The first set pertains to the ring generating the
3144 * interrupt. The second control is for the functional block generating the
3145 * interrupt. These are PM, GT, DE, etc.
3146 *
3147 * Luckily *knocks on wood* all the ring interrupt bits match up with the
3148 * GT interrupt bits, so we don't need to duplicate the defines.
3149 *
3150 * These defines should cover us well from SNB->HSW with minor exceptions
3151 * it can also work on ILK.
3152 */
3153 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3154 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
3155 #define GT_BLT_USER_INTERRUPT (1 << 22)
3156 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
3157 #define GT_BSD_USER_INTERRUPT (1 << 12)
3158 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
3159 #define GT_WAIT_SEMAPHORE_INTERRUPT REG_BIT(11) /* bdw+ */
3160 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
3161 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
3162 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
3163 #define GT_CS_MASTER_ERROR_INTERRUPT REG_BIT(3)
3164 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
3165 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
3166 #define GT_RENDER_USER_INTERRUPT (1 << 0)
3167
3168 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
3169 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
3170
3171 #define GT_PARITY_ERROR(dev_priv) \
3172 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
3173 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
3174
3175 /* These are all the "old" interrupts */
3176 #define ILK_BSD_USER_INTERRUPT (1 << 5)
3177
3178 #define I915_PM_INTERRUPT (1 << 31)
3179 #define I915_ISP_INTERRUPT (1 << 22)
3180 #define I915_LPE_PIPE_B_INTERRUPT (1 << 21)
3181 #define I915_LPE_PIPE_A_INTERRUPT (1 << 20)
3182 #define I915_MIPIC_INTERRUPT (1 << 19)
3183 #define I915_MIPIA_INTERRUPT (1 << 18)
3184 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 18)
3185 #define I915_DISPLAY_PORT_INTERRUPT (1 << 17)
3186 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1 << 16)
3187 #define I915_MASTER_ERROR_INTERRUPT (1 << 15)
3188 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1 << 14)
3189 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1 << 14) /* p-state */
3190 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1 << 13)
3191 #define I915_HWB_OOM_INTERRUPT (1 << 13)
3192 #define I915_LPE_PIPE_C_INTERRUPT (1 << 12)
3193 #define I915_SYNC_STATUS_INTERRUPT (1 << 12)
3194 #define I915_MISC_INTERRUPT (1 << 11)
3195 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1 << 11)
3196 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1 << 10)
3197 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1 << 10)
3198 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1 << 9)
3199 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1 << 9)
3200 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1 << 8)
3201 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1 << 8)
3202 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1 << 7)
3203 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1 << 6)
3204 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1 << 5)
3205 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1 << 4)
3206 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1 << 3)
3207 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1 << 2)
3208 #define I915_DEBUG_INTERRUPT (1 << 2)
3209 #define I915_WINVALID_INTERRUPT (1 << 1)
3210 #define I915_USER_INTERRUPT (1 << 1)
3211 #define I915_ASLE_INTERRUPT (1 << 0)
3212 #define I915_BSD_USER_INTERRUPT (1 << 25)
3213
3214 #define I915_HDMI_LPE_AUDIO_BASE (VLV_DISPLAY_BASE + 0x65000)
3215 #define I915_HDMI_LPE_AUDIO_SIZE 0x1000
3216
3217 /* DisplayPort Audio w/ LPE */
3218 #define VLV_AUD_CHICKEN_BIT_REG _MMIO(VLV_DISPLAY_BASE + 0x62F38)
3219 #define VLV_CHICKEN_BIT_DBG_ENABLE (1 << 0)
3220
3221 #define _VLV_AUD_PORT_EN_B_DBG (VLV_DISPLAY_BASE + 0x62F20)
3222 #define _VLV_AUD_PORT_EN_C_DBG (VLV_DISPLAY_BASE + 0x62F30)
3223 #define _VLV_AUD_PORT_EN_D_DBG (VLV_DISPLAY_BASE + 0x62F34)
3224 #define VLV_AUD_PORT_EN_DBG(port) _MMIO_PORT3((port) - PORT_B, \
3225 _VLV_AUD_PORT_EN_B_DBG, \
3226 _VLV_AUD_PORT_EN_C_DBG, \
3227 _VLV_AUD_PORT_EN_D_DBG)
3228 #define VLV_AMP_MUTE (1 << 1)
3229
3230 #define GEN6_BSD_RNCID _MMIO(0x12198)
3231
3232 #define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
3233 #define GEN7_FF_SCHED_MASK 0x0077070
3234 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
3235 #define GEN12_FF_TESSELATION_DOP_GATE_DISABLE BIT(19)
3236 #define GEN7_FF_TS_SCHED_HS1 (0x5 << 16)
3237 #define GEN7_FF_TS_SCHED_HS0 (0x3 << 16)
3238 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1 << 16)
3239 #define GEN7_FF_TS_SCHED_HW (0x0 << 16) /* Default */
3240 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
3241 #define GEN7_FF_VS_SCHED_HS1 (0x5 << 12)
3242 #define GEN7_FF_VS_SCHED_HS0 (0x3 << 12)
3243 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1 << 12) /* Default */
3244 #define GEN7_FF_VS_SCHED_HW (0x0 << 12)
3245 #define GEN7_FF_DS_SCHED_HS1 (0x5 << 4)
3246 #define GEN7_FF_DS_SCHED_HS0 (0x3 << 4)
3247 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1 << 4) /* Default */
3248 #define GEN7_FF_DS_SCHED_HW (0x0 << 4)
3249
3250 /*
3251 * Framebuffer compression (915+ only)
3252 */
3253
3254 #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
3255 #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
3256 #define FBC_CONTROL _MMIO(0x3208)
3257 #define FBC_CTL_EN REG_BIT(31)
3258 #define FBC_CTL_PERIODIC REG_BIT(30)
3259 #define FBC_CTL_INTERVAL_MASK REG_GENMASK(29, 16)
3260 #define FBC_CTL_INTERVAL(x) REG_FIELD_PREP(FBC_CTL_INTERVAL_MASK, (x))
3261 #define FBC_CTL_STOP_ON_MOD REG_BIT(15)
3262 #define FBC_CTL_UNCOMPRESSIBLE REG_BIT(14) /* i915+ */
3263 #define FBC_CTL_C3_IDLE REG_BIT(13) /* i945gm */
3264 #define FBC_CTL_STRIDE_MASK REG_GENMASK(12, 5)
3265 #define FBC_CTL_STRIDE(x) REG_FIELD_PREP(FBC_CTL_STRIDE_MASK, (x))
3266 #define FBC_CTL_FENCENO_MASK REG_GENMASK(3, 0)
3267 #define FBC_CTL_FENCENO(x) REG_FIELD_PREP(FBC_CTL_FENCENO_MASK, (x))
3268 #define FBC_COMMAND _MMIO(0x320c)
3269 #define FBC_CMD_COMPRESS (1 << 0)
3270 #define FBC_STATUS _MMIO(0x3210)
3271 #define FBC_STAT_COMPRESSING (1 << 31)
3272 #define FBC_STAT_COMPRESSED (1 << 30)
3273 #define FBC_STAT_MODIFIED (1 << 29)
3274 #define FBC_STAT_CURRENT_LINE_SHIFT (0)
3275 #define FBC_CONTROL2 _MMIO(0x3214)
3276 #define FBC_CTL_FENCE_DBL (0 << 4)
3277 #define FBC_CTL_IDLE_IMM (0 << 2)
3278 #define FBC_CTL_IDLE_FULL (1 << 2)
3279 #define FBC_CTL_IDLE_LINE (2 << 2)
3280 #define FBC_CTL_IDLE_DEBUG (3 << 2)
3281 #define FBC_CTL_CPU_FENCE (1 << 1)
3282 #define FBC_CTL_PLANE(plane) ((plane) << 0)
3283 #define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
3284 #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
3285
3286 #define FBC_LL_SIZE (1536)
3287
3288 #define FBC_LLC_READ_CTRL _MMIO(0x9044)
3289 #define FBC_LLC_FULLY_OPEN (1 << 30)
3290
3291 /* Framebuffer compression for GM45+ */
3292 #define DPFC_CB_BASE _MMIO(0x3200)
3293 #define DPFC_CONTROL _MMIO(0x3208)
3294 #define DPFC_CTL_EN (1 << 31)
3295 #define DPFC_CTL_PLANE(plane) ((plane) << 30)
3296 #define IVB_DPFC_CTL_PLANE(plane) ((plane) << 29)
3297 #define DPFC_CTL_FENCE_EN (1 << 29)
3298 #define IVB_DPFC_CTL_FENCE_EN (1 << 28)
3299 #define DPFC_CTL_PERSISTENT_MODE (1 << 25)
3300 #define DPFC_SR_EN (1 << 10)
3301 #define DPFC_CTL_LIMIT_1X (0 << 6)
3302 #define DPFC_CTL_LIMIT_2X (1 << 6)
3303 #define DPFC_CTL_LIMIT_4X (2 << 6)
3304 #define DPFC_RECOMP_CTL _MMIO(0x320c)
3305 #define DPFC_RECOMP_STALL_EN (1 << 27)
3306 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
3307 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
3308 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
3309 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
3310 #define DPFC_STATUS _MMIO(0x3210)
3311 #define DPFC_INVAL_SEG_SHIFT (16)
3312 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
3313 #define DPFC_COMP_SEG_SHIFT (0)
3314 #define DPFC_COMP_SEG_MASK (0x000007ff)
3315 #define DPFC_STATUS2 _MMIO(0x3214)
3316 #define DPFC_FENCE_YOFF _MMIO(0x3218)
3317 #define DPFC_CHICKEN _MMIO(0x3224)
3318 #define DPFC_HT_MODIFY (1 << 31)
3319
3320 /* Framebuffer compression for Ironlake */
3321 #define ILK_DPFC_CB_BASE _MMIO(0x43200)
3322 #define ILK_DPFC_CONTROL _MMIO(0x43208)
3323 #define FBC_CTL_FALSE_COLOR (1 << 10)
3324 /* The bit 28-8 is reserved */
3325 #define DPFC_RESERVED (0x1FFFFF00)
3326 #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
3327 #define ILK_DPFC_STATUS _MMIO(0x43210)
3328 #define ILK_DPFC_COMP_SEG_MASK 0x7ff
3329 #define IVB_FBC_STATUS2 _MMIO(0x43214)
3330 #define IVB_FBC_COMP_SEG_MASK 0x7ff
3331 #define BDW_FBC_COMP_SEG_MASK 0xfff
3332 #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
3333 #define ILK_DPFC_CHICKEN _MMIO(0x43224)
3334 #define ILK_DPFC_DISABLE_DUMMY0 (1 << 8)
3335 #define ILK_DPFC_CHICKEN_COMP_DUMMY_PIXEL (1 << 14)
3336 #define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1 << 23)
3337 #define ILK_FBC_RT_BASE _MMIO(0x2128)
3338 #define ILK_FBC_RT_VALID (1 << 0)
3339 #define SNB_FBC_FRONT_BUFFER (1 << 1)
3340
3341 #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
3342 #define ILK_FBCQ_DIS (1 << 22)
3343 #define ILK_PABSTRETCH_DIS REG_BIT(21)
3344 #define ILK_SABSTRETCH_DIS REG_BIT(20)
3345 #define IVB_PRI_STRETCH_MAX_MASK REG_GENMASK(21, 20)
3346 #define IVB_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 0)
3347 #define IVB_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 1)
3348 #define IVB_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 2)
3349 #define IVB_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_PRI_STRETCH_MAX_MASK, 3)
3350 #define IVB_SPR_STRETCH_MAX_MASK REG_GENMASK(19, 18)
3351 #define IVB_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 0)
3352 #define IVB_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 1)
3353 #define IVB_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 2)
3354 #define IVB_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(IVB_SPR_STRETCH_MAX_MASK, 3)
3355
3356
3357 /*
3358 * Framebuffer compression for Sandybridge
3359 *
3360 * The following two registers are of type GTTMMADR
3361 */
3362 #define SNB_DPFC_CTL_SA _MMIO(0x100100)
3363 #define SNB_CPU_FENCE_ENABLE (1 << 29)
3364 #define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
3365
3366 /* Framebuffer compression for Ivybridge */
3367 #define IVB_FBC_RT_BASE _MMIO(0x7020)
3368 #define IVB_FBC_RT_BASE_UPPER _MMIO(0x7024)
3369
3370 #define IPS_CTL _MMIO(0x43408)
3371 #define IPS_ENABLE (1 << 31)
3372
3373 #define MSG_FBC_REND_STATE _MMIO(0x50380)
3374 #define FBC_REND_NUKE (1 << 2)
3375 #define FBC_REND_CACHE_CLEAN (1 << 1)
3376
3377 /*
3378 * GPIO regs
3379 */
3380 #define GPIO(gpio) _MMIO(dev_priv->gpio_mmio_base + 0x5010 + \
3381 4 * (gpio))
3382
3383 # define GPIO_CLOCK_DIR_MASK (1 << 0)
3384 # define GPIO_CLOCK_DIR_IN (0 << 1)
3385 # define GPIO_CLOCK_DIR_OUT (1 << 1)
3386 # define GPIO_CLOCK_VAL_MASK (1 << 2)
3387 # define GPIO_CLOCK_VAL_OUT (1 << 3)
3388 # define GPIO_CLOCK_VAL_IN (1 << 4)
3389 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
3390 # define GPIO_DATA_DIR_MASK (1 << 8)
3391 # define GPIO_DATA_DIR_IN (0 << 9)
3392 # define GPIO_DATA_DIR_OUT (1 << 9)
3393 # define GPIO_DATA_VAL_MASK (1 << 10)
3394 # define GPIO_DATA_VAL_OUT (1 << 11)
3395 # define GPIO_DATA_VAL_IN (1 << 12)
3396 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
3397
3398 #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
3399 #define GMBUS_AKSV_SELECT (1 << 11)
3400 #define GMBUS_RATE_100KHZ (0 << 8)
3401 #define GMBUS_RATE_50KHZ (1 << 8)
3402 #define GMBUS_RATE_400KHZ (2 << 8) /* reserved on Pineview */
3403 #define GMBUS_RATE_1MHZ (3 << 8) /* reserved on Pineview */
3404 #define GMBUS_HOLD_EXT (1 << 7) /* 300ns hold time, rsvd on Pineview */
3405 #define GMBUS_BYTE_CNT_OVERRIDE (1 << 6)
3406
3407 #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
3408 #define GMBUS_SW_CLR_INT (1 << 31)
3409 #define GMBUS_SW_RDY (1 << 30)
3410 #define GMBUS_ENT (1 << 29) /* enable timeout */
3411 #define GMBUS_CYCLE_NONE (0 << 25)
3412 #define GMBUS_CYCLE_WAIT (1 << 25)
3413 #define GMBUS_CYCLE_INDEX (2 << 25)
3414 #define GMBUS_CYCLE_STOP (4 << 25)
3415 #define GMBUS_BYTE_COUNT_SHIFT 16
3416 #define GMBUS_BYTE_COUNT_MAX 256U
3417 #define GEN9_GMBUS_BYTE_COUNT_MAX 511U
3418 #define GMBUS_SLAVE_INDEX_SHIFT 8
3419 #define GMBUS_SLAVE_ADDR_SHIFT 1
3420 #define GMBUS_SLAVE_READ (1 << 0)
3421 #define GMBUS_SLAVE_WRITE (0 << 0)
3422 #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
3423 #define GMBUS_INUSE (1 << 15)
3424 #define GMBUS_HW_WAIT_PHASE (1 << 14)
3425 #define GMBUS_STALL_TIMEOUT (1 << 13)
3426 #define GMBUS_INT (1 << 12)
3427 #define GMBUS_HW_RDY (1 << 11)
3428 #define GMBUS_SATOER (1 << 10)
3429 #define GMBUS_ACTIVE (1 << 9)
3430 #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
3431 #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
3432 #define GMBUS_SLAVE_TIMEOUT_EN (1 << 4)
3433 #define GMBUS_NAK_EN (1 << 3)
3434 #define GMBUS_IDLE_EN (1 << 2)
3435 #define GMBUS_HW_WAIT_EN (1 << 1)
3436 #define GMBUS_HW_RDY_EN (1 << 0)
3437 #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
3438 #define GMBUS_2BYTE_INDEX_EN (1 << 31)
3439
3440 /*
3441 * Clock control & power management
3442 */
3443 #define _DPLL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x6014)
3444 #define _DPLL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x6018)
3445 #define _CHV_DPLL_C (DISPLAY_MMIO_BASE(dev_priv) + 0x6030)
3446 #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
3447
3448 #define VGA0 _MMIO(0x6000)
3449 #define VGA1 _MMIO(0x6004)
3450 #define VGA_PD _MMIO(0x6010)
3451 #define VGA0_PD_P2_DIV_4 (1 << 7)
3452 #define VGA0_PD_P1_DIV_2 (1 << 5)
3453 #define VGA0_PD_P1_SHIFT 0
3454 #define VGA0_PD_P1_MASK (0x1f << 0)
3455 #define VGA1_PD_P2_DIV_4 (1 << 15)
3456 #define VGA1_PD_P1_DIV_2 (1 << 13)
3457 #define VGA1_PD_P1_SHIFT 8
3458 #define VGA1_PD_P1_MASK (0x1f << 8)
3459 #define DPLL_VCO_ENABLE (1 << 31)
3460 #define DPLL_SDVO_HIGH_SPEED (1 << 30)
3461 #define DPLL_DVO_2X_MODE (1 << 30)
3462 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
3463 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
3464 #define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
3465 #define DPLL_VGA_MODE_DIS (1 << 28)
3466 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
3467 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
3468 #define DPLL_MODE_MASK (3 << 26)
3469 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
3470 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
3471 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
3472 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
3473 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
3474 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
3475 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
3476 #define DPLL_LOCK_VLV (1 << 15)
3477 #define DPLL_INTEGRATED_CRI_CLK_VLV (1 << 14)
3478 #define DPLL_INTEGRATED_REF_CLK_VLV (1 << 13)
3479 #define DPLL_SSC_REF_CLK_CHV (1 << 13)
3480 #define DPLL_PORTC_READY_MASK (0xf << 4)
3481 #define DPLL_PORTB_READY_MASK (0xf)
3482
3483 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
3484
3485 /* Additional CHV pll/phy registers */
3486 #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
3487 #define DPLL_PORTD_READY_MASK (0xf)
3488 #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
3489 #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2 * (phy) + (ch) + 27))
3490 #define PHY_LDO_DELAY_0NS 0x0
3491 #define PHY_LDO_DELAY_200NS 0x1
3492 #define PHY_LDO_DELAY_600NS 0x2
3493 #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2 * (phy) + 23))
3494 #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8 * (phy) + 4 * (ch) + 11))
3495 #define PHY_CH_SU_PSR 0x1
3496 #define PHY_CH_DEEP_PSR 0x7
3497 #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6 * (phy) + 3 * (ch) + 2))
3498 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
3499 #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
3500 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1 << 31) : (1 << 30))
3501 #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6 - (6 * (phy) + 3 * (ch))))
3502 #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8 - (6 * (phy) + 3 * (ch) + (spline))))
3503
3504 /*
3505 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
3506 * this field (only one bit may be set).
3507 */
3508 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
3509 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
3510 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
3511 /* i830, required in DVO non-gang */
3512 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
3513 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
3514 #define PLL_REF_INPUT_DREFCLK (0 << 13)
3515 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
3516 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
3517 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
3518 #define PLL_REF_INPUT_MASK (3 << 13)
3519 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
3520 /* Ironlake */
3521 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
3522 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
3523 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x) - 1) << 9)
3524 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
3525 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
3526
3527 /*
3528 * Parallel to Serial Load Pulse phase selection.
3529 * Selects the phase for the 10X DPLL clock for the PCIe
3530 * digital display port. The range is 4 to 13; 10 or more
3531 * is just a flip delay. The default is 6
3532 */
3533 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
3534 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
3535 /*
3536 * SDVO multiplier for 945G/GM. Not used on 965.
3537 */
3538 #define SDVO_MULTIPLIER_MASK 0x000000ff
3539 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
3540 #define SDVO_MULTIPLIER_SHIFT_VGA 0
3541
3542 #define _DPLL_A_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x601c)
3543 #define _DPLL_B_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x6020)
3544 #define _CHV_DPLL_C_MD (DISPLAY_MMIO_BASE(dev_priv) + 0x603c)
3545 #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
3546
3547 /*
3548 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
3549 *
3550 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
3551 */
3552 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
3553 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
3554 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
3555 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
3556 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
3557 /*
3558 * SDVO/UDI pixel multiplier.
3559 *
3560 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
3561 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
3562 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
3563 * dummy bytes in the datastream at an increased clock rate, with both sides of
3564 * the link knowing how many bytes are fill.
3565 *
3566 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
3567 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
3568 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
3569 * through an SDVO command.
3570 *
3571 * This register field has values of multiplication factor minus 1, with
3572 * a maximum multiplier of 5 for SDVO.
3573 */
3574 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
3575 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
3576 /*
3577 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
3578 * This best be set to the default value (3) or the CRT won't work. No,
3579 * I don't entirely understand what this does...
3580 */
3581 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
3582 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
3583
3584 #define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
3585
3586 #define _FPA0 0x6040
3587 #define _FPA1 0x6044
3588 #define _FPB0 0x6048
3589 #define _FPB1 0x604c
3590 #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
3591 #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
3592 #define FP_N_DIV_MASK 0x003f0000
3593 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
3594 #define FP_N_DIV_SHIFT 16
3595 #define FP_M1_DIV_MASK 0x00003f00
3596 #define FP_M1_DIV_SHIFT 8
3597 #define FP_M2_DIV_MASK 0x0000003f
3598 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
3599 #define FP_M2_DIV_SHIFT 0
3600 #define DPLL_TEST _MMIO(0x606c)
3601 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
3602 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
3603 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
3604 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
3605 #define DPLLB_TEST_N_BYPASS (1 << 19)
3606 #define DPLLB_TEST_M_BYPASS (1 << 18)
3607 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
3608 #define DPLLA_TEST_N_BYPASS (1 << 3)
3609 #define DPLLA_TEST_M_BYPASS (1 << 2)
3610 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
3611 #define D_STATE _MMIO(0x6104)
3612 #define DSTATE_GFX_RESET_I830 (1 << 6)
3613 #define DSTATE_PLL_D3_OFF (1 << 3)
3614 #define DSTATE_GFX_CLOCK_GATING (1 << 1)
3615 #define DSTATE_DOT_CLOCK_GATING (1 << 0)
3616 #define DSPCLK_GATE_D _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x6200)
3617 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
3618 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
3619 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
3620 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
3621 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
3622 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
3623 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
3624 # define PNV_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 24) /* pnv */
3625 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
3626 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
3627 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
3628 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
3629 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
3630 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
3631 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
3632 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
3633 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
3634 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
3635 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
3636 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
3637 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
3638 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
3639 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3640 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
3641 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
3642 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
3643 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
3644 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
3645 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
3646 /*
3647 * This bit must be set on the 830 to prevent hangs when turning off the
3648 * overlay scaler.
3649 */
3650 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
3651 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
3652 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
3653 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
3654 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
3655
3656 #define RENCLK_GATE_D1 _MMIO(0x6204)
3657 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
3658 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
3659 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
3660 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
3661 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
3662 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
3663 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
3664 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
3665 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
3666 /* This bit must be unset on 855,865 */
3667 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
3668 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
3669 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
3670 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
3671 /* This bit must be set on 855,865. */
3672 # define SV_CLOCK_GATE_DISABLE (1 << 0)
3673 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
3674 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
3675 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
3676 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
3677 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
3678 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
3679 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
3680 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
3681 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
3682 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
3683 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
3684 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
3685 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
3686 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
3687 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
3688 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
3689 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
3690
3691 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
3692 /* This bit must always be set on 965G/965GM */
3693 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
3694 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
3695 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
3696 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
3697 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
3698 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
3699 /* This bit must always be set on 965G */
3700 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
3701 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
3702 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
3703 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
3704 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
3705 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
3706 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
3707 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
3708 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
3709 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
3710 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
3711 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
3712 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
3713 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
3714 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
3715 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
3716 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
3717 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
3718 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
3719
3720 #define RENCLK_GATE_D2 _MMIO(0x6208)
3721 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
3722 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
3723 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
3724
3725 #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
3726 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
3727
3728 #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
3729 #define DEUC _MMIO(0x6214) /* CRL only */
3730
3731 #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
3732 #define FW_CSPWRDWNEN (1 << 15)
3733
3734 #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
3735
3736 #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
3737 #define CDCLK_FREQ_SHIFT 4
3738 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
3739 #define CZCLK_FREQ_MASK 0xf
3740
3741 #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
3742 #define PFI_CREDIT_63 (9 << 28) /* chv only */
3743 #define PFI_CREDIT_31 (8 << 28) /* chv only */
3744 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
3745 #define PFI_CREDIT_RESEND (1 << 27)
3746 #define VGA_FAST_MODE_DISABLE (1 << 14)
3747
3748 #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
3749
3750 /*
3751 * Palette regs
3752 */
3753 #define _PALETTE_A 0xa000
3754 #define _PALETTE_B 0xa800
3755 #define _CHV_PALETTE_C 0xc000
3756 #define PALETTE_RED_MASK REG_GENMASK(23, 16)
3757 #define PALETTE_GREEN_MASK REG_GENMASK(15, 8)
3758 #define PALETTE_BLUE_MASK REG_GENMASK(7, 0)
3759 #define PALETTE(pipe, i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + \
3760 _PICK((pipe), _PALETTE_A, \
3761 _PALETTE_B, _CHV_PALETTE_C) + \
3762 (i) * 4)
3763
3764 /* MCH MMIO space */
3765
3766 /*
3767 * MCHBAR mirror.
3768 *
3769 * This mirrors the MCHBAR MMIO space whose location is determined by
3770 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
3771 * every way. It is not accessible from the CP register read instructions.
3772 *
3773 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
3774 * just read.
3775 */
3776 #define MCHBAR_MIRROR_BASE 0x10000
3777
3778 #define MCHBAR_MIRROR_BASE_SNB 0x140000
3779
3780 #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
3781 #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
3782 #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
3783 #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
3784 #define G4X_STOLEN_RESERVED_ENABLE (1 << 0)
3785
3786 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
3787 #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3788
3789 /* 915-945 and GM965 MCH register controlling DRAM channel access */
3790 #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
3791 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
3792 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
3793 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
3794 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
3795 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
3796 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
3797 #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
3798 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
3799
3800 /* Pineview MCH register contains DDR3 setting */
3801 #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
3802 #define CSHRDDR3CTL_DDR3 (1 << 2)
3803
3804 /* 965 MCH register controlling DRAM channel configuration */
3805 #define C0DRB3_BW _MMIO(MCHBAR_MIRROR_BASE + 0x206)
3806 #define C1DRB3_BW _MMIO(MCHBAR_MIRROR_BASE + 0x606)
3807
3808 /* snb MCH registers for reading the DRAM channel configuration */
3809 #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
3810 #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
3811 #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
3812 #define MAD_DIMM_ECC_MASK (0x3 << 24)
3813 #define MAD_DIMM_ECC_OFF (0x0 << 24)
3814 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
3815 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
3816 #define MAD_DIMM_ECC_ON (0x3 << 24)
3817 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
3818 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
3819 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
3820 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
3821 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
3822 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
3823 #define MAD_DIMM_A_SELECT (0x1 << 16)
3824 /* DIMM sizes are in multiples of 256mb. */
3825 #define MAD_DIMM_B_SIZE_SHIFT 8
3826 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
3827 #define MAD_DIMM_A_SIZE_SHIFT 0
3828 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
3829
3830 /* snb MCH registers for priority tuning */
3831 #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
3832 #define MCH_SSKPD_WM0_MASK 0x3f
3833 #define MCH_SSKPD_WM0_VAL 0xc
3834
3835 /* Clocking configuration register */
3836 #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
3837 #define CLKCFG_FSB_400 (0 << 0) /* hrawclk 100 */
3838 #define CLKCFG_FSB_400_ALT (5 << 0) /* hrawclk 100 */
3839 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
3840 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
3841 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
3842 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
3843 #define CLKCFG_FSB_1067_ALT (0 << 0) /* hrawclk 266 */
3844 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
3845 #define CLKCFG_FSB_1333_ALT (4 << 0) /* hrawclk 333 */
3846 #define CLKCFG_FSB_1600_ALT (6 << 0) /* hrawclk 400 */
3847 #define CLKCFG_FSB_MASK (7 << 0)
3848 #define CLKCFG_MEM_533 (1 << 4)
3849 #define CLKCFG_MEM_667 (2 << 4)
3850 #define CLKCFG_MEM_800 (3 << 4)
3851 #define CLKCFG_MEM_MASK (7 << 4)
3852
3853 #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
3854 #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
3855
3856 #define TSC1 _MMIO(0x11001)
3857 #define TSE (1 << 0)
3858 #define TR1 _MMIO(0x11006)
3859 #define TSFS _MMIO(0x11020)
3860 #define TSFS_SLOPE_MASK 0x0000ff00
3861 #define TSFS_SLOPE_SHIFT 8
3862 #define TSFS_INTR_MASK 0x000000ff
3863
3864 #define CRSTANDVID _MMIO(0x11100)
3865 #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
3866 #define PXVFREQ_PX_MASK 0x7f000000
3867 #define PXVFREQ_PX_SHIFT 24
3868 #define VIDFREQ_BASE _MMIO(0x11110)
3869 #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
3870 #define VIDFREQ2 _MMIO(0x11114)
3871 #define VIDFREQ3 _MMIO(0x11118)
3872 #define VIDFREQ4 _MMIO(0x1111c)
3873 #define VIDFREQ_P0_MASK 0x1f000000
3874 #define VIDFREQ_P0_SHIFT 24
3875 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
3876 #define VIDFREQ_P0_CSCLK_SHIFT 20
3877 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
3878 #define VIDFREQ_P0_CRCLK_SHIFT 16
3879 #define VIDFREQ_P1_MASK 0x00001f00
3880 #define VIDFREQ_P1_SHIFT 8
3881 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
3882 #define VIDFREQ_P1_CSCLK_SHIFT 4
3883 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
3884 #define INTTOEXT_BASE_ILK _MMIO(0x11300)
3885 #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
3886 #define INTTOEXT_MAP3_SHIFT 24
3887 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
3888 #define INTTOEXT_MAP2_SHIFT 16
3889 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
3890 #define INTTOEXT_MAP1_SHIFT 8
3891 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
3892 #define INTTOEXT_MAP0_SHIFT 0
3893 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
3894 #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
3895 #define MEMCTL_CMD_MASK 0xe000
3896 #define MEMCTL_CMD_SHIFT 13
3897 #define MEMCTL_CMD_RCLK_OFF 0
3898 #define MEMCTL_CMD_RCLK_ON 1
3899 #define MEMCTL_CMD_CHFREQ 2
3900 #define MEMCTL_CMD_CHVID 3
3901 #define MEMCTL_CMD_VMMOFF 4
3902 #define MEMCTL_CMD_VMMON 5
3903 #define MEMCTL_CMD_STS (1 << 12) /* write 1 triggers command, clears
3904 when command complete */
3905 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
3906 #define MEMCTL_FREQ_SHIFT 8
3907 #define MEMCTL_SFCAVM (1 << 7)
3908 #define MEMCTL_TGT_VID_MASK 0x007f
3909 #define MEMIHYST _MMIO(0x1117c)
3910 #define MEMINTREN _MMIO(0x11180) /* 16 bits */
3911 #define MEMINT_RSEXIT_EN (1 << 8)
3912 #define MEMINT_CX_SUPR_EN (1 << 7)
3913 #define MEMINT_CONT_BUSY_EN (1 << 6)
3914 #define MEMINT_AVG_BUSY_EN (1 << 5)
3915 #define MEMINT_EVAL_CHG_EN (1 << 4)
3916 #define MEMINT_MON_IDLE_EN (1 << 3)
3917 #define MEMINT_UP_EVAL_EN (1 << 2)
3918 #define MEMINT_DOWN_EVAL_EN (1 << 1)
3919 #define MEMINT_SW_CMD_EN (1 << 0)
3920 #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
3921 #define MEM_RSEXIT_MASK 0xc000
3922 #define MEM_RSEXIT_SHIFT 14
3923 #define MEM_CONT_BUSY_MASK 0x3000
3924 #define MEM_CONT_BUSY_SHIFT 12
3925 #define MEM_AVG_BUSY_MASK 0x0c00
3926 #define MEM_AVG_BUSY_SHIFT 10
3927 #define MEM_EVAL_CHG_MASK 0x0300
3928 #define MEM_EVAL_BUSY_SHIFT 8
3929 #define MEM_MON_IDLE_MASK 0x00c0
3930 #define MEM_MON_IDLE_SHIFT 6
3931 #define MEM_UP_EVAL_MASK 0x0030
3932 #define MEM_UP_EVAL_SHIFT 4
3933 #define MEM_DOWN_EVAL_MASK 0x000c
3934 #define MEM_DOWN_EVAL_SHIFT 2
3935 #define MEM_SW_CMD_MASK 0x0003
3936 #define MEM_INT_STEER_GFX 0
3937 #define MEM_INT_STEER_CMR 1
3938 #define MEM_INT_STEER_SMI 2
3939 #define MEM_INT_STEER_SCI 3
3940 #define MEMINTRSTS _MMIO(0x11184)
3941 #define MEMINT_RSEXIT (1 << 7)
3942 #define MEMINT_CONT_BUSY (1 << 6)
3943 #define MEMINT_AVG_BUSY (1 << 5)
3944 #define MEMINT_EVAL_CHG (1 << 4)
3945 #define MEMINT_MON_IDLE (1 << 3)
3946 #define MEMINT_UP_EVAL (1 << 2)
3947 #define MEMINT_DOWN_EVAL (1 << 1)
3948 #define MEMINT_SW_CMD (1 << 0)
3949 #define MEMMODECTL _MMIO(0x11190)
3950 #define MEMMODE_BOOST_EN (1 << 31)
3951 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
3952 #define MEMMODE_BOOST_FREQ_SHIFT 24
3953 #define MEMMODE_IDLE_MODE_MASK 0x00030000
3954 #define MEMMODE_IDLE_MODE_SHIFT 16
3955 #define MEMMODE_IDLE_MODE_EVAL 0
3956 #define MEMMODE_IDLE_MODE_CONT 1
3957 #define MEMMODE_HWIDLE_EN (1 << 15)
3958 #define MEMMODE_SWMODE_EN (1 << 14)
3959 #define MEMMODE_RCLK_GATE (1 << 13)
3960 #define MEMMODE_HW_UPDATE (1 << 12)
3961 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
3962 #define MEMMODE_FSTART_SHIFT 8
3963 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
3964 #define MEMMODE_FMAX_SHIFT 4
3965 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
3966 #define RCBMAXAVG _MMIO(0x1119c)
3967 #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
3968 #define SWMEMCMD_RENDER_OFF (0 << 13)
3969 #define SWMEMCMD_RENDER_ON (1 << 13)
3970 #define SWMEMCMD_SWFREQ (2 << 13)
3971 #define SWMEMCMD_TARVID (3 << 13)
3972 #define SWMEMCMD_VRM_OFF (4 << 13)
3973 #define SWMEMCMD_VRM_ON (5 << 13)
3974 #define CMDSTS (1 << 12)
3975 #define SFCAVM (1 << 11)
3976 #define SWFREQ_MASK 0x0380 /* P0-7 */
3977 #define SWFREQ_SHIFT 7
3978 #define TARVID_MASK 0x001f
3979 #define MEMSTAT_CTG _MMIO(0x111a0)
3980 #define RCBMINAVG _MMIO(0x111a0)
3981 #define RCUPEI _MMIO(0x111b0)
3982 #define RCDNEI _MMIO(0x111b4)
3983 #define RSTDBYCTL _MMIO(0x111b8)
3984 #define RS1EN (1 << 31)
3985 #define RS2EN (1 << 30)
3986 #define RS3EN (1 << 29)
3987 #define D3RS3EN (1 << 28) /* Display D3 imlies RS3 */
3988 #define SWPROMORSX (1 << 27) /* RSx promotion timers ignored */
3989 #define RCWAKERW (1 << 26) /* Resetwarn from PCH causes wakeup */
3990 #define DPRSLPVREN (1 << 25) /* Fast voltage ramp enable */
3991 #define GFXTGHYST (1 << 24) /* Hysteresis to allow trunk gating */
3992 #define RCX_SW_EXIT (1 << 23) /* Leave RSx and prevent re-entry */
3993 #define RSX_STATUS_MASK (7 << 20)
3994 #define RSX_STATUS_ON (0 << 20)
3995 #define RSX_STATUS_RC1 (1 << 20)
3996 #define RSX_STATUS_RC1E (2 << 20)
3997 #define RSX_STATUS_RS1 (3 << 20)
3998 #define RSX_STATUS_RS2 (4 << 20) /* aka rc6 */
3999 #define RSX_STATUS_RSVD (5 << 20) /* deep rc6 unsupported on ilk */
4000 #define RSX_STATUS_RS3 (6 << 20) /* rs3 unsupported on ilk */
4001 #define RSX_STATUS_RSVD2 (7 << 20)
4002 #define UWRCRSXE (1 << 19) /* wake counter limit prevents rsx */
4003 #define RSCRP (1 << 18) /* rs requests control on rs1/2 reqs */
4004 #define JRSC (1 << 17) /* rsx coupled to cpu c-state */
4005 #define RS2INC0 (1 << 16) /* allow rs2 in cpu c0 */
4006 #define RS1CONTSAV_MASK (3 << 14)
4007 #define RS1CONTSAV_NO_RS1 (0 << 14) /* rs1 doesn't save/restore context */
4008 #define RS1CONTSAV_RSVD (1 << 14)
4009 #define RS1CONTSAV_SAVE_RS1 (2 << 14) /* rs1 saves context */
4010 #define RS1CONTSAV_FULL_RS1 (3 << 14) /* rs1 saves and restores context */
4011 #define NORMSLEXLAT_MASK (3 << 12)
4012 #define SLOW_RS123 (0 << 12)
4013 #define SLOW_RS23 (1 << 12)
4014 #define SLOW_RS3 (2 << 12)
4015 #define NORMAL_RS123 (3 << 12)
4016 #define RCMODE_TIMEOUT (1 << 11) /* 0 is eval interval method */
4017 #define IMPROMOEN (1 << 10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
4018 #define RCENTSYNC (1 << 9) /* rs coupled to cpu c-state (3/6/7) */
4019 #define STATELOCK (1 << 7) /* locked to rs_cstate if 0 */
4020 #define RS_CSTATE_MASK (3 << 4)
4021 #define RS_CSTATE_C367_RS1 (0 << 4)
4022 #define RS_CSTATE_C36_RS1_C7_RS2 (1 << 4)
4023 #define RS_CSTATE_RSVD (2 << 4)
4024 #define RS_CSTATE_C367_RS2 (3 << 4)
4025 #define REDSAVES (1 << 3) /* no context save if was idle during rs0 */
4026 #define REDRESTORES (1 << 2) /* no restore if was idle during rs0 */
4027 #define VIDCTL _MMIO(0x111c0)
4028 #define VIDSTS _MMIO(0x111c8)
4029 #define VIDSTART _MMIO(0x111cc) /* 8 bits */
4030 #define MEMSTAT_ILK _MMIO(0x111f8)
4031 #define MEMSTAT_VID_MASK 0x7f00
4032 #define MEMSTAT_VID_SHIFT 8
4033 #define MEMSTAT_PSTATE_MASK 0x00f8
4034 #define MEMSTAT_PSTATE_SHIFT 3
4035 #define MEMSTAT_MON_ACTV (1 << 2)
4036 #define MEMSTAT_SRC_CTL_MASK 0x0003
4037 #define MEMSTAT_SRC_CTL_CORE 0
4038 #define MEMSTAT_SRC_CTL_TRB 1
4039 #define MEMSTAT_SRC_CTL_THM 2
4040 #define MEMSTAT_SRC_CTL_STDBY 3
4041 #define RCPREVBSYTUPAVG _MMIO(0x113b8)
4042 #define RCPREVBSYTDNAVG _MMIO(0x113bc)
4043 #define PMMISC _MMIO(0x11214)
4044 #define MCPPCE_EN (1 << 0) /* enable PM_MSG from PCH->MPC */
4045 #define SDEW _MMIO(0x1124c)
4046 #define CSIEW0 _MMIO(0x11250)
4047 #define CSIEW1 _MMIO(0x11254)
4048 #define CSIEW2 _MMIO(0x11258)
4049 #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
4050 #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
4051 #define MCHAFE _MMIO(0x112c0)
4052 #define CSIEC _MMIO(0x112e0)
4053 #define DMIEC _MMIO(0x112e4)
4054 #define DDREC _MMIO(0x112e8)
4055 #define PEG0EC _MMIO(0x112ec)
4056 #define PEG1EC _MMIO(0x112f0)
4057 #define GFXEC _MMIO(0x112f4)
4058 #define RPPREVBSYTUPAVG _MMIO(0x113b8)
4059 #define RPPREVBSYTDNAVG _MMIO(0x113bc)
4060 #define ECR _MMIO(0x11600)
4061 #define ECR_GPFE (1 << 31)
4062 #define ECR_IMONE (1 << 30)
4063 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
4064 #define OGW0 _MMIO(0x11608)
4065 #define OGW1 _MMIO(0x1160c)
4066 #define EG0 _MMIO(0x11610)
4067 #define EG1 _MMIO(0x11614)
4068 #define EG2 _MMIO(0x11618)
4069 #define EG3 _MMIO(0x1161c)
4070 #define EG4 _MMIO(0x11620)
4071 #define EG5 _MMIO(0x11624)
4072 #define EG6 _MMIO(0x11628)
4073 #define EG7 _MMIO(0x1162c)
4074 #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
4075 #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
4076 #define LCFUSE02 _MMIO(0x116c0)
4077 #define LCFUSE_HIV_MASK 0x000000ff
4078 #define CSIPLL0 _MMIO(0x12c10)
4079 #define DDRMPLL1 _MMIO(0X12c20)
4080 #define PEG_BAND_GAP_DATA _MMIO(0x14d68)
4081
4082 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
4083 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
4084
4085 #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
4086 #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
4087 #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
4088 #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
4089 #define BXT_RP_STATE_CAP _MMIO(0x138170)
4090 #define GEN9_RP_STATE_LIMITS _MMIO(0x138148)
4091
4092 /*
4093 * Logical Context regs
4094 */
4095 #define CCID(base) _MMIO((base) + 0x180)
4096 #define CCID_EN BIT(0)
4097 #define CCID_EXTENDED_STATE_RESTORE BIT(2)
4098 #define CCID_EXTENDED_STATE_SAVE BIT(3)
4099 /*
4100 * Notes on SNB/IVB/VLV context size:
4101 * - Power context is saved elsewhere (LLC or stolen)
4102 * - Ring/execlist context is saved on SNB, not on IVB
4103 * - Extended context size already includes render context size
4104 * - We always need to follow the extended context size.
4105 * SNB BSpec has comments indicating that we should use the
4106 * render context size instead if execlists are disabled, but
4107 * based on empirical testing that's just nonsense.
4108 * - Pipelined/VF state is saved on SNB/IVB respectively
4109 * - GT1 size just indicates how much of render context
4110 * doesn't need saving on GT1
4111 */
4112 #define CXT_SIZE _MMIO(0x21a0)
4113 #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
4114 #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
4115 #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
4116 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
4117 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
4118 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
4119 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
4120 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4121 #define GEN7_CXT_SIZE _MMIO(0x21a8)
4122 #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
4123 #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
4124 #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
4125 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
4126 #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
4127 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
4128 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4129 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
4130
4131 enum {
4132 INTEL_ADVANCED_CONTEXT = 0,
4133 INTEL_LEGACY_32B_CONTEXT,
4134 INTEL_ADVANCED_AD_CONTEXT,
4135 INTEL_LEGACY_64B_CONTEXT
4136 };
4137
4138 enum {
4139 FAULT_AND_HANG = 0,
4140 FAULT_AND_HALT, /* Debug only */
4141 FAULT_AND_STREAM,
4142 FAULT_AND_CONTINUE /* Unsupported */
4143 };
4144
4145 #define GEN8_CTX_VALID (1 << 0)
4146 #define GEN8_CTX_FORCE_PD_RESTORE (1 << 1)
4147 #define GEN8_CTX_FORCE_RESTORE (1 << 2)
4148 #define GEN8_CTX_L3LLC_COHERENT (1 << 5)
4149 #define GEN8_CTX_PRIVILEGE (1 << 8)
4150 #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
4151
4152 #define GEN8_CTX_ID_SHIFT 32
4153 #define GEN8_CTX_ID_WIDTH 21
4154 #define GEN11_SW_CTX_ID_SHIFT 37
4155 #define GEN11_SW_CTX_ID_WIDTH 11
4156 #define GEN11_ENGINE_CLASS_SHIFT 61
4157 #define GEN11_ENGINE_CLASS_WIDTH 3
4158 #define GEN11_ENGINE_INSTANCE_SHIFT 48
4159 #define GEN11_ENGINE_INSTANCE_WIDTH 6
4160
4161 #define CHV_CLK_CTL1 _MMIO(0x101100)
4162 #define VLV_CLK_CTL2 _MMIO(0x101104)
4163 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
4164
4165 /*
4166 * Overlay regs
4167 */
4168
4169 #define OVADD _MMIO(0x30000)
4170 #define DOVSTA _MMIO(0x30008)
4171 #define OC_BUF (0x3 << 20)
4172 #define OGAMC5 _MMIO(0x30010)
4173 #define OGAMC4 _MMIO(0x30014)
4174 #define OGAMC3 _MMIO(0x30018)
4175 #define OGAMC2 _MMIO(0x3001c)
4176 #define OGAMC1 _MMIO(0x30020)
4177 #define OGAMC0 _MMIO(0x30024)
4178
4179 /*
4180 * GEN9 clock gating regs
4181 */
4182 #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
4183 #define DARBF_GATING_DIS (1 << 27)
4184 #define PWM2_GATING_DIS (1 << 14)
4185 #define PWM1_GATING_DIS (1 << 13)
4186
4187 #define GEN9_CLKGATE_DIS_3 _MMIO(0x46538)
4188 #define TGL_VRH_GATING_DIS REG_BIT(31)
4189 #define DPT_GATING_DIS REG_BIT(22)
4190
4191 #define GEN9_CLKGATE_DIS_4 _MMIO(0x4653C)
4192 #define BXT_GMBUS_GATING_DIS (1 << 14)
4193
4194 #define GEN9_CLKGATE_DIS_5 _MMIO(0x46540)
4195 #define DPCE_GATING_DIS REG_BIT(17)
4196
4197 #define _CLKGATE_DIS_PSL_A 0x46520
4198 #define _CLKGATE_DIS_PSL_B 0x46524
4199 #define _CLKGATE_DIS_PSL_C 0x46528
4200 #define DUPS1_GATING_DIS (1 << 15)
4201 #define DUPS2_GATING_DIS (1 << 19)
4202 #define DUPS3_GATING_DIS (1 << 23)
4203 #define DPF_GATING_DIS (1 << 10)
4204 #define DPF_RAM_GATING_DIS (1 << 9)
4205 #define DPFR_GATING_DIS (1 << 8)
4206
4207 #define CLKGATE_DIS_PSL(pipe) \
4208 _MMIO_PIPE(pipe, _CLKGATE_DIS_PSL_A, _CLKGATE_DIS_PSL_B)
4209
4210 /*
4211 * GEN10 clock gating regs
4212 */
4213 #define SLICE_UNIT_LEVEL_CLKGATE _MMIO(0x94d4)
4214 #define SARBUNIT_CLKGATE_DIS (1 << 5)
4215 #define RCCUNIT_CLKGATE_DIS (1 << 7)
4216 #define MSCUNIT_CLKGATE_DIS (1 << 10)
4217 #define L3_CLKGATE_DIS REG_BIT(16)
4218 #define L3_CR2X_CLKGATE_DIS REG_BIT(17)
4219
4220 #define SUBSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9524)
4221 #define GWUNIT_CLKGATE_DIS (1 << 16)
4222
4223 #define SUBSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x9528)
4224 #define CPSSUNIT_CLKGATE_DIS REG_BIT(9)
4225
4226 #define UNSLICE_UNIT_LEVEL_CLKGATE _MMIO(0x9434)
4227 #define VFUNIT_CLKGATE_DIS REG_BIT(20)
4228 #define HSUNIT_CLKGATE_DIS REG_BIT(8)
4229 #define VSUNIT_CLKGATE_DIS REG_BIT(3)
4230
4231 #define UNSLICE_UNIT_LEVEL_CLKGATE2 _MMIO(0x94e4)
4232 #define VSUNIT_CLKGATE_DIS_TGL REG_BIT(19)
4233 #define PSDUNIT_CLKGATE_DIS REG_BIT(5)
4234
4235 #define INF_UNIT_LEVEL_CLKGATE _MMIO(0x9560)
4236 #define CGPSF_CLKGATE_DIS (1 << 3)
4237
4238 /*
4239 * Display engine regs
4240 */
4241
4242 /* Pipe A CRC regs */
4243 #define _PIPE_CRC_CTL_A 0x60050
4244 #define PIPE_CRC_ENABLE (1 << 31)
4245 /* skl+ source selection */
4246 #define PIPE_CRC_SOURCE_PLANE_1_SKL (0 << 28)
4247 #define PIPE_CRC_SOURCE_PLANE_2_SKL (2 << 28)
4248 #define PIPE_CRC_SOURCE_DMUX_SKL (4 << 28)
4249 #define PIPE_CRC_SOURCE_PLANE_3_SKL (6 << 28)
4250 #define PIPE_CRC_SOURCE_PLANE_4_SKL (7 << 28)
4251 #define PIPE_CRC_SOURCE_PLANE_5_SKL (5 << 28)
4252 #define PIPE_CRC_SOURCE_PLANE_6_SKL (3 << 28)
4253 #define PIPE_CRC_SOURCE_PLANE_7_SKL (1 << 28)
4254 /* ivb+ source selection */
4255 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
4256 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
4257 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
4258 /* ilk+ source selection */
4259 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
4260 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
4261 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
4262 /* embedded DP port on the north display block, reserved on ivb */
4263 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
4264 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
4265 /* vlv source selection */
4266 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
4267 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
4268 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
4269 /* with DP port the pipe source is invalid */
4270 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
4271 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
4272 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
4273 /* gen3+ source selection */
4274 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
4275 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
4276 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
4277 /* with DP/TV port the pipe source is invalid */
4278 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
4279 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
4280 #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
4281 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
4282 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
4283 /* gen2 doesn't have source selection bits */
4284 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
4285
4286 #define _PIPE_CRC_RES_1_A_IVB 0x60064
4287 #define _PIPE_CRC_RES_2_A_IVB 0x60068
4288 #define _PIPE_CRC_RES_3_A_IVB 0x6006c
4289 #define _PIPE_CRC_RES_4_A_IVB 0x60070
4290 #define _PIPE_CRC_RES_5_A_IVB 0x60074
4291
4292 #define _PIPE_CRC_RES_RED_A 0x60060
4293 #define _PIPE_CRC_RES_GREEN_A 0x60064
4294 #define _PIPE_CRC_RES_BLUE_A 0x60068
4295 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
4296 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
4297
4298 /* Pipe B CRC regs */
4299 #define _PIPE_CRC_RES_1_B_IVB 0x61064
4300 #define _PIPE_CRC_RES_2_B_IVB 0x61068
4301 #define _PIPE_CRC_RES_3_B_IVB 0x6106c
4302 #define _PIPE_CRC_RES_4_B_IVB 0x61070
4303 #define _PIPE_CRC_RES_5_B_IVB 0x61074
4304
4305 #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
4306 #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
4307 #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
4308 #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
4309 #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
4310 #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
4311
4312 #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
4313 #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
4314 #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
4315 #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
4316 #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
4317
4318 /* Pipe A timing regs */
4319 #define _HTOTAL_A 0x60000
4320 #define _HBLANK_A 0x60004
4321 #define _HSYNC_A 0x60008
4322 #define _VTOTAL_A 0x6000c
4323 #define _VBLANK_A 0x60010
4324 #define _VSYNC_A 0x60014
4325 #define _EXITLINE_A 0x60018
4326 #define _PIPEASRC 0x6001c
4327 #define _BCLRPAT_A 0x60020
4328 #define _VSYNCSHIFT_A 0x60028
4329 #define _PIPE_MULT_A 0x6002c
4330
4331 /* Pipe B timing regs */
4332 #define _HTOTAL_B 0x61000
4333 #define _HBLANK_B 0x61004
4334 #define _HSYNC_B 0x61008
4335 #define _VTOTAL_B 0x6100c
4336 #define _VBLANK_B 0x61010
4337 #define _VSYNC_B 0x61014
4338 #define _PIPEBSRC 0x6101c
4339 #define _BCLRPAT_B 0x61020
4340 #define _VSYNCSHIFT_B 0x61028
4341 #define _PIPE_MULT_B 0x6102c
4342
4343 /* DSI 0 timing regs */
4344 #define _HTOTAL_DSI0 0x6b000
4345 #define _HSYNC_DSI0 0x6b008
4346 #define _VTOTAL_DSI0 0x6b00c
4347 #define _VSYNC_DSI0 0x6b014
4348 #define _VSYNCSHIFT_DSI0 0x6b028
4349
4350 /* DSI 1 timing regs */
4351 #define _HTOTAL_DSI1 0x6b800
4352 #define _HSYNC_DSI1 0x6b808
4353 #define _VTOTAL_DSI1 0x6b80c
4354 #define _VSYNC_DSI1 0x6b814
4355 #define _VSYNCSHIFT_DSI1 0x6b828
4356
4357 #define TRANSCODER_A_OFFSET 0x60000
4358 #define TRANSCODER_B_OFFSET 0x61000
4359 #define TRANSCODER_C_OFFSET 0x62000
4360 #define CHV_TRANSCODER_C_OFFSET 0x63000
4361 #define TRANSCODER_D_OFFSET 0x63000
4362 #define TRANSCODER_EDP_OFFSET 0x6f000
4363 #define TRANSCODER_DSI0_OFFSET 0x6b000
4364 #define TRANSCODER_DSI1_OFFSET 0x6b800
4365
4366 #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
4367 #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
4368 #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
4369 #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
4370 #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
4371 #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
4372 #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
4373 #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
4374 #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
4375 #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
4376
4377 #define EXITLINE(trans) _MMIO_TRANS2(trans, _EXITLINE_A)
4378 #define EXITLINE_ENABLE REG_BIT(31)
4379 #define EXITLINE_MASK REG_GENMASK(12, 0)
4380 #define EXITLINE_SHIFT 0
4381
4382 /* VRR registers */
4383 #define _TRANS_VRR_CTL_A 0x60420
4384 #define _TRANS_VRR_CTL_B 0x61420
4385 #define _TRANS_VRR_CTL_C 0x62420
4386 #define _TRANS_VRR_CTL_D 0x63420
4387 #define TRANS_VRR_CTL(trans) _MMIO_TRANS2(trans, _TRANS_VRR_CTL_A)
4388 #define VRR_CTL_VRR_ENABLE REG_BIT(31)
4389 #define VRR_CTL_IGN_MAX_SHIFT REG_BIT(30)
4390 #define VRR_CTL_FLIP_LINE_EN REG_BIT(29)
4391 #define VRR_CTL_PIPELINE_FULL_MASK REG_GENMASK(10, 3)
4392 #define VRR_CTL_PIPELINE_FULL(x) REG_FIELD_PREP(VRR_CTL_PIPELINE_FULL_MASK, (x))
4393 #define VRR_CTL_PIPELINE_FULL_OVERRIDE REG_BIT(0)
4394 #define XELPD_VRR_CTL_VRR_GUARDBAND_MASK REG_GENMASK(15, 0)
4395 #define XELPD_VRR_CTL_VRR_GUARDBAND(x) REG_FIELD_PREP(XELPD_VRR_CTL_VRR_GUARDBAND_MASK, (x))
4396
4397 #define _TRANS_VRR_VMAX_A 0x60424
4398 #define _TRANS_VRR_VMAX_B 0x61424
4399 #define _TRANS_VRR_VMAX_C 0x62424
4400 #define _TRANS_VRR_VMAX_D 0x63424
4401 #define TRANS_VRR_VMAX(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMAX_A)
4402 #define VRR_VMAX_MASK REG_GENMASK(19, 0)
4403
4404 #define _TRANS_VRR_VMIN_A 0x60434
4405 #define _TRANS_VRR_VMIN_B 0x61434
4406 #define _TRANS_VRR_VMIN_C 0x62434
4407 #define _TRANS_VRR_VMIN_D 0x63434
4408 #define TRANS_VRR_VMIN(trans) _MMIO_TRANS2(trans, _TRANS_VRR_VMIN_A)
4409 #define VRR_VMIN_MASK REG_GENMASK(15, 0)
4410
4411 #define _TRANS_VRR_VMAXSHIFT_A 0x60428
4412 #define _TRANS_VRR_VMAXSHIFT_B 0x61428
4413 #define _TRANS_VRR_VMAXSHIFT_C 0x62428
4414 #define _TRANS_VRR_VMAXSHIFT_D 0x63428
4415 #define TRANS_VRR_VMAXSHIFT(trans) _MMIO_TRANS2(trans, \
4416 _TRANS_VRR_VMAXSHIFT_A)
4417 #define VRR_VMAXSHIFT_DEC_MASK REG_GENMASK(29, 16)
4418 #define VRR_VMAXSHIFT_DEC REG_BIT(16)
4419 #define VRR_VMAXSHIFT_INC_MASK REG_GENMASK(12, 0)
4420
4421 #define _TRANS_VRR_STATUS_A 0x6042C
4422 #define _TRANS_VRR_STATUS_B 0x6142C
4423 #define _TRANS_VRR_STATUS_C 0x6242C
4424 #define _TRANS_VRR_STATUS_D 0x6342C
4425 #define TRANS_VRR_STATUS(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS_A)
4426 #define VRR_STATUS_VMAX_REACHED REG_BIT(31)
4427 #define VRR_STATUS_NOFLIP_TILL_BNDR REG_BIT(30)
4428 #define VRR_STATUS_FLIP_BEF_BNDR REG_BIT(29)
4429 #define VRR_STATUS_NO_FLIP_FRAME REG_BIT(28)
4430 #define VRR_STATUS_VRR_EN_LIVE REG_BIT(27)
4431 #define VRR_STATUS_FLIPS_SERVICED REG_BIT(26)
4432 #define VRR_STATUS_VBLANK_MASK REG_GENMASK(22, 20)
4433 #define STATUS_FSM_IDLE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 0)
4434 #define STATUS_FSM_WAIT_TILL_FDB REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 1)
4435 #define STATUS_FSM_WAIT_TILL_FS REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 2)
4436 #define STATUS_FSM_WAIT_TILL_FLIP REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 3)
4437 #define STATUS_FSM_PIPELINE_FILL REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 4)
4438 #define STATUS_FSM_ACTIVE REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 5)
4439 #define STATUS_FSM_LEGACY_VBLANK REG_FIELD_PREP(VRR_STATUS_VBLANK_MASK, 6)
4440
4441 #define _TRANS_VRR_VTOTAL_PREV_A 0x60480
4442 #define _TRANS_VRR_VTOTAL_PREV_B 0x61480
4443 #define _TRANS_VRR_VTOTAL_PREV_C 0x62480
4444 #define _TRANS_VRR_VTOTAL_PREV_D 0x63480
4445 #define TRANS_VRR_VTOTAL_PREV(trans) _MMIO_TRANS2(trans, \
4446 _TRANS_VRR_VTOTAL_PREV_A)
4447 #define VRR_VTOTAL_FLIP_BEFR_BNDR REG_BIT(31)
4448 #define VRR_VTOTAL_FLIP_AFTER_BNDR REG_BIT(30)
4449 #define VRR_VTOTAL_FLIP_AFTER_DBLBUF REG_BIT(29)
4450 #define VRR_VTOTAL_PREV_FRAME_MASK REG_GENMASK(19, 0)
4451
4452 #define _TRANS_VRR_FLIPLINE_A 0x60438
4453 #define _TRANS_VRR_FLIPLINE_B 0x61438
4454 #define _TRANS_VRR_FLIPLINE_C 0x62438
4455 #define _TRANS_VRR_FLIPLINE_D 0x63438
4456 #define TRANS_VRR_FLIPLINE(trans) _MMIO_TRANS2(trans, \
4457 _TRANS_VRR_FLIPLINE_A)
4458 #define VRR_FLIPLINE_MASK REG_GENMASK(19, 0)
4459
4460 #define _TRANS_VRR_STATUS2_A 0x6043C
4461 #define _TRANS_VRR_STATUS2_B 0x6143C
4462 #define _TRANS_VRR_STATUS2_C 0x6243C
4463 #define _TRANS_VRR_STATUS2_D 0x6343C
4464 #define TRANS_VRR_STATUS2(trans) _MMIO_TRANS2(trans, _TRANS_VRR_STATUS2_A)
4465 #define VRR_STATUS2_VERT_LN_CNT_MASK REG_GENMASK(19, 0)
4466
4467 #define _TRANS_PUSH_A 0x60A70
4468 #define _TRANS_PUSH_B 0x61A70
4469 #define _TRANS_PUSH_C 0x62A70
4470 #define _TRANS_PUSH_D 0x63A70
4471 #define TRANS_PUSH(trans) _MMIO_TRANS2(trans, _TRANS_PUSH_A)
4472 #define TRANS_PUSH_EN REG_BIT(31)
4473 #define TRANS_PUSH_SEND REG_BIT(30)
4474
4475 /*
4476 * HSW+ eDP PSR registers
4477 *
4478 * HSW PSR registers are relative to DDIA(_DDI_BUF_CTL_A + 0x800) with just one
4479 * instance of it
4480 */
4481 #define _HSW_EDP_PSR_BASE 0x64800
4482 #define _SRD_CTL_A 0x60800
4483 #define _SRD_CTL_EDP 0x6f800
4484 #define _PSR_ADJ(tran, reg) (_TRANS2(tran, reg) - dev_priv->hsw_psr_mmio_adjust)
4485 #define EDP_PSR_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_CTL_A))
4486 #define EDP_PSR_ENABLE (1 << 31)
4487 #define BDW_PSR_SINGLE_FRAME (1 << 30)
4488 #define EDP_PSR_RESTORE_PSR_ACTIVE_CTX_MASK (1 << 29) /* SW can't modify */
4489 #define EDP_PSR_LINK_STANDBY (1 << 27)
4490 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3 << 25)
4491 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0 << 25)
4492 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1 << 25)
4493 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2 << 25)
4494 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3 << 25)
4495 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
4496 #define EDP_PSR_SKIP_AUX_EXIT (1 << 12)
4497 #define EDP_PSR_TP1_TP2_SEL (0 << 11)
4498 #define EDP_PSR_TP1_TP3_SEL (1 << 11)
4499 #define EDP_PSR_CRC_ENABLE (1 << 10) /* BDW+ */
4500 #define EDP_PSR_TP2_TP3_TIME_500us (0 << 8)
4501 #define EDP_PSR_TP2_TP3_TIME_100us (1 << 8)
4502 #define EDP_PSR_TP2_TP3_TIME_2500us (2 << 8)
4503 #define EDP_PSR_TP2_TP3_TIME_0us (3 << 8)
4504 #define EDP_PSR_TP4_TIME_0US (3 << 6) /* ICL+ */
4505 #define EDP_PSR_TP1_TIME_500us (0 << 4)
4506 #define EDP_PSR_TP1_TIME_100us (1 << 4)
4507 #define EDP_PSR_TP1_TIME_2500us (2 << 4)
4508 #define EDP_PSR_TP1_TIME_0us (3 << 4)
4509 #define EDP_PSR_IDLE_FRAME_SHIFT 0
4510
4511 /*
4512 * Until TGL, IMR/IIR are fixed at 0x648xx. On TGL+ those registers are relative
4513 * to transcoder and bits defined for each one as if using no shift (i.e. as if
4514 * it was for TRANSCODER_EDP)
4515 */
4516 #define EDP_PSR_IMR _MMIO(0x64834)
4517 #define EDP_PSR_IIR _MMIO(0x64838)
4518 #define _PSR_IMR_A 0x60814
4519 #define _PSR_IIR_A 0x60818
4520 #define TRANS_PSR_IMR(tran) _MMIO_TRANS2(tran, _PSR_IMR_A)
4521 #define TRANS_PSR_IIR(tran) _MMIO_TRANS2(tran, _PSR_IIR_A)
4522 #define _EDP_PSR_TRANS_SHIFT(trans) ((trans) == TRANSCODER_EDP ? \
4523 0 : ((trans) - TRANSCODER_A + 1) * 8)
4524 #define EDP_PSR_TRANS_MASK(trans) (0x7 << _EDP_PSR_TRANS_SHIFT(trans))
4525 #define EDP_PSR_ERROR(trans) (0x4 << _EDP_PSR_TRANS_SHIFT(trans))
4526 #define EDP_PSR_POST_EXIT(trans) (0x2 << _EDP_PSR_TRANS_SHIFT(trans))
4527 #define EDP_PSR_PRE_ENTRY(trans) (0x1 << _EDP_PSR_TRANS_SHIFT(trans))
4528
4529 #define _SRD_AUX_CTL_A 0x60810
4530 #define _SRD_AUX_CTL_EDP 0x6f810
4531 #define EDP_PSR_AUX_CTL(tran) _MMIO(_PSR_ADJ(tran, _SRD_AUX_CTL_A))
4532 #define EDP_PSR_AUX_CTL_TIME_OUT_MASK (3 << 26)
4533 #define EDP_PSR_AUX_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4534 #define EDP_PSR_AUX_CTL_PRECHARGE_2US_MASK (0xf << 16)
4535 #define EDP_PSR_AUX_CTL_ERROR_INTERRUPT (1 << 11)
4536 #define EDP_PSR_AUX_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4537
4538 #define _SRD_AUX_DATA_A 0x60814
4539 #define _SRD_AUX_DATA_EDP 0x6f814
4540 #define EDP_PSR_AUX_DATA(tran, i) _MMIO(_PSR_ADJ(tran, _SRD_AUX_DATA_A) + (i) + 4) /* 5 registers */
4541
4542 #define _SRD_STATUS_A 0x60840
4543 #define _SRD_STATUS_EDP 0x6f840
4544 #define EDP_PSR_STATUS(tran) _MMIO(_PSR_ADJ(tran, _SRD_STATUS_A))
4545 #define EDP_PSR_STATUS_STATE_MASK (7 << 29)
4546 #define EDP_PSR_STATUS_STATE_SHIFT 29
4547 #define EDP_PSR_STATUS_STATE_IDLE (0 << 29)
4548 #define EDP_PSR_STATUS_STATE_SRDONACK (1 << 29)
4549 #define EDP_PSR_STATUS_STATE_SRDENT (2 << 29)
4550 #define EDP_PSR_STATUS_STATE_BUFOFF (3 << 29)
4551 #define EDP_PSR_STATUS_STATE_BUFON (4 << 29)
4552 #define EDP_PSR_STATUS_STATE_AUXACK (5 << 29)
4553 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6 << 29)
4554 #define EDP_PSR_STATUS_LINK_MASK (3 << 26)
4555 #define EDP_PSR_STATUS_LINK_FULL_OFF (0 << 26)
4556 #define EDP_PSR_STATUS_LINK_FULL_ON (1 << 26)
4557 #define EDP_PSR_STATUS_LINK_STANDBY (2 << 26)
4558 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
4559 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
4560 #define EDP_PSR_STATUS_COUNT_SHIFT 16
4561 #define EDP_PSR_STATUS_COUNT_MASK 0xf
4562 #define EDP_PSR_STATUS_AUX_ERROR (1 << 15)
4563 #define EDP_PSR_STATUS_AUX_SENDING (1 << 12)
4564 #define EDP_PSR_STATUS_SENDING_IDLE (1 << 9)
4565 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1 << 8)
4566 #define EDP_PSR_STATUS_SENDING_TP1 (1 << 4)
4567 #define EDP_PSR_STATUS_IDLE_MASK 0xf
4568
4569 #define _SRD_PERF_CNT_A 0x60844
4570 #define _SRD_PERF_CNT_EDP 0x6f844
4571 #define EDP_PSR_PERF_CNT(tran) _MMIO(_PSR_ADJ(tran, _SRD_PERF_CNT_A))
4572 #define EDP_PSR_PERF_CNT_MASK 0xffffff
4573
4574 /* PSR_MASK on SKL+ */
4575 #define _SRD_DEBUG_A 0x60860
4576 #define _SRD_DEBUG_EDP 0x6f860
4577 #define EDP_PSR_DEBUG(tran) _MMIO(_PSR_ADJ(tran, _SRD_DEBUG_A))
4578 #define EDP_PSR_DEBUG_MASK_MAX_SLEEP (1 << 28)
4579 #define EDP_PSR_DEBUG_MASK_LPSP (1 << 27)
4580 #define EDP_PSR_DEBUG_MASK_MEMUP (1 << 26)
4581 #define EDP_PSR_DEBUG_MASK_HPD (1 << 25)
4582 #define EDP_PSR_DEBUG_MASK_DISP_REG_WRITE (1 << 16) /* Reserved in ICL+ */
4583 #define EDP_PSR_DEBUG_EXIT_ON_PIXEL_UNDERRUN (1 << 15) /* SKL+ */
4584
4585 #define _PSR2_CTL_A 0x60900
4586 #define _PSR2_CTL_EDP 0x6f900
4587 #define EDP_PSR2_CTL(tran) _MMIO_TRANS2(tran, _PSR2_CTL_A)
4588 #define EDP_PSR2_ENABLE (1 << 31)
4589 #define EDP_SU_TRACK_ENABLE (1 << 30)
4590 #define TGL_EDP_PSR2_BLOCK_COUNT_NUM_2 (0 << 28)
4591 #define TGL_EDP_PSR2_BLOCK_COUNT_NUM_3 (1 << 28)
4592 #define EDP_Y_COORDINATE_ENABLE REG_BIT(25) /* display 10, 11 and 12 */
4593 #define EDP_MAX_SU_DISABLE_TIME(t) ((t) << 20)
4594 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f << 20)
4595 #define EDP_PSR2_IO_BUFFER_WAKE_MAX_LINES 8
4596 #define EDP_PSR2_IO_BUFFER_WAKE(lines) ((EDP_PSR2_IO_BUFFER_WAKE_MAX_LINES - (lines)) << 13)
4597 #define EDP_PSR2_IO_BUFFER_WAKE_MASK (3 << 13)
4598 #define TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES 5
4599 #define TGL_EDP_PSR2_IO_BUFFER_WAKE(lines) (((lines) - TGL_EDP_PSR2_IO_BUFFER_WAKE_MIN_LINES) << 13)
4600 #define TGL_EDP_PSR2_IO_BUFFER_WAKE_MASK (7 << 13)
4601 #define EDP_PSR2_FAST_WAKE_MAX_LINES 8
4602 #define EDP_PSR2_FAST_WAKE(lines) ((EDP_PSR2_FAST_WAKE_MAX_LINES - (lines)) << 11)
4603 #define EDP_PSR2_FAST_WAKE_MASK (3 << 11)
4604 #define TGL_EDP_PSR2_FAST_WAKE_MIN_LINES 5
4605 #define TGL_EDP_PSR2_FAST_WAKE(lines) (((lines) - TGL_EDP_PSR2_FAST_WAKE_MIN_LINES) << 10)
4606 #define TGL_EDP_PSR2_FAST_WAKE_MASK (7 << 10)
4607 #define EDP_PSR2_TP2_TIME_500us (0 << 8)
4608 #define EDP_PSR2_TP2_TIME_100us (1 << 8)
4609 #define EDP_PSR2_TP2_TIME_2500us (2 << 8)
4610 #define EDP_PSR2_TP2_TIME_50us (3 << 8)
4611 #define EDP_PSR2_TP2_TIME_MASK (3 << 8)
4612 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
4613 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf << 4)
4614 #define EDP_PSR2_FRAME_BEFORE_SU(a) ((a) << 4)
4615 #define EDP_PSR2_IDLE_FRAME_MASK 0xf
4616 #define EDP_PSR2_IDLE_FRAME_SHIFT 0
4617
4618 #define _PSR_EVENT_TRANS_A 0x60848
4619 #define _PSR_EVENT_TRANS_B 0x61848
4620 #define _PSR_EVENT_TRANS_C 0x62848
4621 #define _PSR_EVENT_TRANS_D 0x63848
4622 #define _PSR_EVENT_TRANS_EDP 0x6f848
4623 #define PSR_EVENT(tran) _MMIO_TRANS2(tran, _PSR_EVENT_TRANS_A)
4624 #define PSR_EVENT_PSR2_WD_TIMER_EXPIRE (1 << 17)
4625 #define PSR_EVENT_PSR2_DISABLED (1 << 16)
4626 #define PSR_EVENT_SU_DIRTY_FIFO_UNDERRUN (1 << 15)
4627 #define PSR_EVENT_SU_CRC_FIFO_UNDERRUN (1 << 14)
4628 #define PSR_EVENT_GRAPHICS_RESET (1 << 12)
4629 #define PSR_EVENT_PCH_INTERRUPT (1 << 11)
4630 #define PSR_EVENT_MEMORY_UP (1 << 10)
4631 #define PSR_EVENT_FRONT_BUFFER_MODIFY (1 << 9)
4632 #define PSR_EVENT_WD_TIMER_EXPIRE (1 << 8)
4633 #define PSR_EVENT_PIPE_REGISTERS_UPDATE (1 << 6)
4634 #define PSR_EVENT_REGISTER_UPDATE (1 << 5) /* Reserved in ICL+ */
4635 #define PSR_EVENT_HDCP_ENABLE (1 << 4)
4636 #define PSR_EVENT_KVMR_SESSION_ENABLE (1 << 3)
4637 #define PSR_EVENT_VBI_ENABLE (1 << 2)
4638 #define PSR_EVENT_LPSP_MODE_EXIT (1 << 1)
4639 #define PSR_EVENT_PSR_DISABLE (1 << 0)
4640
4641 #define _PSR2_STATUS_A 0x60940
4642 #define _PSR2_STATUS_EDP 0x6f940
4643 #define EDP_PSR2_STATUS(tran) _MMIO_TRANS2(tran, _PSR2_STATUS_A)
4644 #define EDP_PSR2_STATUS_STATE_MASK (0xf << 28)
4645 #define EDP_PSR2_STATUS_STATE_SHIFT 28
4646
4647 #define _PSR2_SU_STATUS_A 0x60914
4648 #define _PSR2_SU_STATUS_EDP 0x6f914
4649 #define _PSR2_SU_STATUS(tran, index) _MMIO(_TRANS2(tran, _PSR2_SU_STATUS_A) + (index) * 4)
4650 #define PSR2_SU_STATUS(tran, frame) (_PSR2_SU_STATUS(tran, (frame) / 3))
4651 #define PSR2_SU_STATUS_SHIFT(frame) (((frame) % 3) * 10)
4652 #define PSR2_SU_STATUS_MASK(frame) (0x3ff << PSR2_SU_STATUS_SHIFT(frame))
4653 #define PSR2_SU_STATUS_FRAMES 8
4654
4655 #define _PSR2_MAN_TRK_CTL_A 0x60910
4656 #define _PSR2_MAN_TRK_CTL_EDP 0x6f910
4657 #define PSR2_MAN_TRK_CTL(tran) _MMIO_TRANS2(tran, _PSR2_MAN_TRK_CTL_A)
4658 #define PSR2_MAN_TRK_CTL_ENABLE REG_BIT(31)
4659 #define PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK REG_GENMASK(30, 21)
4660 #define PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR(val) REG_FIELD_PREP(PSR2_MAN_TRK_CTL_SU_REGION_START_ADDR_MASK, val)
4661 #define PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK REG_GENMASK(20, 11)
4662 #define PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR(val) REG_FIELD_PREP(PSR2_MAN_TRK_CTL_SU_REGION_END_ADDR_MASK, val)
4663 #define PSR2_MAN_TRK_CTL_SF_SINGLE_FULL_FRAME REG_BIT(3)
4664 #define PSR2_MAN_TRK_CTL_SF_CONTINUOS_FULL_FRAME REG_BIT(2)
4665 #define PSR2_MAN_TRK_CTL_SF_PARTIAL_FRAME_UPDATE REG_BIT(1)
4666
4667 /* Icelake DSC Rate Control Range Parameter Registers */
4668 #define DSCA_RC_RANGE_PARAMETERS_0 _MMIO(0x6B240)
4669 #define DSCA_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6B240 + 4)
4670 #define DSCC_RC_RANGE_PARAMETERS_0 _MMIO(0x6BA40)
4671 #define DSCC_RC_RANGE_PARAMETERS_0_UDW _MMIO(0x6BA40 + 4)
4672 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB (0x78208)
4673 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB (0x78208 + 4)
4674 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB (0x78308)
4675 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB (0x78308 + 4)
4676 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC (0x78408)
4677 #define _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC (0x78408 + 4)
4678 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC (0x78508)
4679 #define _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC (0x78508 + 4)
4680 #define ICL_DSC0_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4681 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PB, \
4682 _ICL_DSC0_RC_RANGE_PARAMETERS_0_PC)
4683 #define ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4684 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PB, \
4685 _ICL_DSC0_RC_RANGE_PARAMETERS_0_UDW_PC)
4686 #define ICL_DSC1_RC_RANGE_PARAMETERS_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4687 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PB, \
4688 _ICL_DSC1_RC_RANGE_PARAMETERS_0_PC)
4689 #define ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4690 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PB, \
4691 _ICL_DSC1_RC_RANGE_PARAMETERS_0_UDW_PC)
4692 #define RC_BPG_OFFSET_SHIFT 10
4693 #define RC_MAX_QP_SHIFT 5
4694 #define RC_MIN_QP_SHIFT 0
4695
4696 #define DSCA_RC_RANGE_PARAMETERS_1 _MMIO(0x6B248)
4697 #define DSCA_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6B248 + 4)
4698 #define DSCC_RC_RANGE_PARAMETERS_1 _MMIO(0x6BA48)
4699 #define DSCC_RC_RANGE_PARAMETERS_1_UDW _MMIO(0x6BA48 + 4)
4700 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB (0x78210)
4701 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB (0x78210 + 4)
4702 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB (0x78310)
4703 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB (0x78310 + 4)
4704 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC (0x78410)
4705 #define _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC (0x78410 + 4)
4706 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC (0x78510)
4707 #define _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC (0x78510 + 4)
4708 #define ICL_DSC0_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4709 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PB, \
4710 _ICL_DSC0_RC_RANGE_PARAMETERS_1_PC)
4711 #define ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4712 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PB, \
4713 _ICL_DSC0_RC_RANGE_PARAMETERS_1_UDW_PC)
4714 #define ICL_DSC1_RC_RANGE_PARAMETERS_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4715 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PB, \
4716 _ICL_DSC1_RC_RANGE_PARAMETERS_1_PC)
4717 #define ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4718 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PB, \
4719 _ICL_DSC1_RC_RANGE_PARAMETERS_1_UDW_PC)
4720
4721 #define DSCA_RC_RANGE_PARAMETERS_2 _MMIO(0x6B250)
4722 #define DSCA_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6B250 + 4)
4723 #define DSCC_RC_RANGE_PARAMETERS_2 _MMIO(0x6BA50)
4724 #define DSCC_RC_RANGE_PARAMETERS_2_UDW _MMIO(0x6BA50 + 4)
4725 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB (0x78218)
4726 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB (0x78218 + 4)
4727 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB (0x78318)
4728 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB (0x78318 + 4)
4729 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC (0x78418)
4730 #define _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC (0x78418 + 4)
4731 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC (0x78518)
4732 #define _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC (0x78518 + 4)
4733 #define ICL_DSC0_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4734 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PB, \
4735 _ICL_DSC0_RC_RANGE_PARAMETERS_2_PC)
4736 #define ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4737 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PB, \
4738 _ICL_DSC0_RC_RANGE_PARAMETERS_2_UDW_PC)
4739 #define ICL_DSC1_RC_RANGE_PARAMETERS_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4740 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PB, \
4741 _ICL_DSC1_RC_RANGE_PARAMETERS_2_PC)
4742 #define ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4743 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PB, \
4744 _ICL_DSC1_RC_RANGE_PARAMETERS_2_UDW_PC)
4745
4746 #define DSCA_RC_RANGE_PARAMETERS_3 _MMIO(0x6B258)
4747 #define DSCA_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6B258 + 4)
4748 #define DSCC_RC_RANGE_PARAMETERS_3 _MMIO(0x6BA58)
4749 #define DSCC_RC_RANGE_PARAMETERS_3_UDW _MMIO(0x6BA58 + 4)
4750 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB (0x78220)
4751 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB (0x78220 + 4)
4752 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB (0x78320)
4753 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB (0x78320 + 4)
4754 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC (0x78420)
4755 #define _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC (0x78420 + 4)
4756 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC (0x78520)
4757 #define _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC (0x78520 + 4)
4758 #define ICL_DSC0_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4759 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PB, \
4760 _ICL_DSC0_RC_RANGE_PARAMETERS_3_PC)
4761 #define ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4762 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PB, \
4763 _ICL_DSC0_RC_RANGE_PARAMETERS_3_UDW_PC)
4764 #define ICL_DSC1_RC_RANGE_PARAMETERS_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4765 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PB, \
4766 _ICL_DSC1_RC_RANGE_PARAMETERS_3_PC)
4767 #define ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
4768 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PB, \
4769 _ICL_DSC1_RC_RANGE_PARAMETERS_3_UDW_PC)
4770
4771 /* VGA port control */
4772 #define ADPA _MMIO(0x61100)
4773 #define PCH_ADPA _MMIO(0xe1100)
4774 #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
4775
4776 #define ADPA_DAC_ENABLE (1 << 31)
4777 #define ADPA_DAC_DISABLE 0
4778 #define ADPA_PIPE_SEL_SHIFT 30
4779 #define ADPA_PIPE_SEL_MASK (1 << 30)
4780 #define ADPA_PIPE_SEL(pipe) ((pipe) << 30)
4781 #define ADPA_PIPE_SEL_SHIFT_CPT 29
4782 #define ADPA_PIPE_SEL_MASK_CPT (3 << 29)
4783 #define ADPA_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4784 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
4785 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0 << 24)
4786 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3 << 24)
4787 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3 << 24)
4788 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2 << 24)
4789 #define ADPA_CRT_HOTPLUG_ENABLE (1 << 23)
4790 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0 << 22)
4791 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1 << 22)
4792 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0 << 21)
4793 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1 << 21)
4794 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0 << 20)
4795 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1 << 20)
4796 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0 << 18)
4797 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1 << 18)
4798 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2 << 18)
4799 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3 << 18)
4800 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0 << 17)
4801 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1 << 17)
4802 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1 << 16)
4803 #define ADPA_USE_VGA_HVPOLARITY (1 << 15)
4804 #define ADPA_SETS_HVPOLARITY 0
4805 #define ADPA_VSYNC_CNTL_DISABLE (1 << 10)
4806 #define ADPA_VSYNC_CNTL_ENABLE 0
4807 #define ADPA_HSYNC_CNTL_DISABLE (1 << 11)
4808 #define ADPA_HSYNC_CNTL_ENABLE 0
4809 #define ADPA_VSYNC_ACTIVE_HIGH (1 << 4)
4810 #define ADPA_VSYNC_ACTIVE_LOW 0
4811 #define ADPA_HSYNC_ACTIVE_HIGH (1 << 3)
4812 #define ADPA_HSYNC_ACTIVE_LOW 0
4813 #define ADPA_DPMS_MASK (~(3 << 10))
4814 #define ADPA_DPMS_ON (0 << 10)
4815 #define ADPA_DPMS_SUSPEND (1 << 10)
4816 #define ADPA_DPMS_STANDBY (2 << 10)
4817 #define ADPA_DPMS_OFF (3 << 10)
4818
4819
4820 /* Hotplug control (945+ only) */
4821 #define PORT_HOTPLUG_EN _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61110)
4822 #define PORTB_HOTPLUG_INT_EN (1 << 29)
4823 #define PORTC_HOTPLUG_INT_EN (1 << 28)
4824 #define PORTD_HOTPLUG_INT_EN (1 << 27)
4825 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
4826 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
4827 #define TV_HOTPLUG_INT_EN (1 << 18)
4828 #define CRT_HOTPLUG_INT_EN (1 << 9)
4829 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
4830 PORTC_HOTPLUG_INT_EN | \
4831 PORTD_HOTPLUG_INT_EN | \
4832 SDVOC_HOTPLUG_INT_EN | \
4833 SDVOB_HOTPLUG_INT_EN | \
4834 CRT_HOTPLUG_INT_EN)
4835 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
4836 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
4837 /* must use period 64 on GM45 according to docs */
4838 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
4839 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
4840 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
4841 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
4842 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
4843 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
4844 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
4845 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
4846 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
4847 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
4848 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
4849 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
4850
4851 #define PORT_HOTPLUG_STAT _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61114)
4852 /*
4853 * HDMI/DP bits are g4x+
4854 *
4855 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
4856 * Please check the detailed lore in the commit message for for experimental
4857 * evidence.
4858 */
4859 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
4860 #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
4861 #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
4862 #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
4863 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */
4864 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
4865 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
4866 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
4867 #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
4868 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
4869 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
4870 #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
4871 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
4872 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
4873 #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
4874 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
4875 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
4876 /* CRT/TV common between gen3+ */
4877 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
4878 #define TV_HOTPLUG_INT_STATUS (1 << 10)
4879 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
4880 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
4881 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
4882 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4883 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
4884 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
4885 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
4886 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
4887
4888 /* SDVO is different across gen3/4 */
4889 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
4890 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4891 /*
4892 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
4893 * since reality corrobates that they're the same as on gen3. But keep these
4894 * bits here (and the comment!) to help any other lost wanderers back onto the
4895 * right tracks.
4896 */
4897 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
4898 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
4899 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
4900 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
4901 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
4902 SDVOB_HOTPLUG_INT_STATUS_G4X | \
4903 SDVOC_HOTPLUG_INT_STATUS_G4X | \
4904 PORTB_HOTPLUG_INT_STATUS | \
4905 PORTC_HOTPLUG_INT_STATUS | \
4906 PORTD_HOTPLUG_INT_STATUS)
4907
4908 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
4909 SDVOB_HOTPLUG_INT_STATUS_I915 | \
4910 SDVOC_HOTPLUG_INT_STATUS_I915 | \
4911 PORTB_HOTPLUG_INT_STATUS | \
4912 PORTC_HOTPLUG_INT_STATUS | \
4913 PORTD_HOTPLUG_INT_STATUS)
4914
4915 /* SDVO and HDMI port control.
4916 * The same register may be used for SDVO or HDMI */
4917 #define _GEN3_SDVOB 0x61140
4918 #define _GEN3_SDVOC 0x61160
4919 #define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
4920 #define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
4921 #define GEN4_HDMIB GEN3_SDVOB
4922 #define GEN4_HDMIC GEN3_SDVOC
4923 #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
4924 #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
4925 #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
4926 #define PCH_SDVOB _MMIO(0xe1140)
4927 #define PCH_HDMIB PCH_SDVOB
4928 #define PCH_HDMIC _MMIO(0xe1150)
4929 #define PCH_HDMID _MMIO(0xe1160)
4930
4931 #define PORT_DFT_I9XX _MMIO(0x61150)
4932 #define DC_BALANCE_RESET (1 << 25)
4933 #define PORT_DFT2_G4X _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61154)
4934 #define DC_BALANCE_RESET_VLV (1 << 31)
4935 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
4936 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
4937 #define PIPE_B_SCRAMBLE_RESET (1 << 1)
4938 #define PIPE_A_SCRAMBLE_RESET (1 << 0)
4939
4940 /* Gen 3 SDVO bits: */
4941 #define SDVO_ENABLE (1 << 31)
4942 #define SDVO_PIPE_SEL_SHIFT 30
4943 #define SDVO_PIPE_SEL_MASK (1 << 30)
4944 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
4945 #define SDVO_STALL_SELECT (1 << 29)
4946 #define SDVO_INTERRUPT_ENABLE (1 << 26)
4947 /*
4948 * 915G/GM SDVO pixel multiplier.
4949 * Programmed value is multiplier - 1, up to 5x.
4950 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
4951 */
4952 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
4953 #define SDVO_PORT_MULTIPLY_SHIFT 23
4954 #define SDVO_PHASE_SELECT_MASK (15 << 19)
4955 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
4956 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
4957 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
4958 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
4959 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
4960 #define SDVO_DETECTED (1 << 2)
4961 /* Bits to be preserved when writing */
4962 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
4963 SDVO_INTERRUPT_ENABLE)
4964 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
4965
4966 /* Gen 4 SDVO/HDMI bits: */
4967 #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
4968 #define SDVO_COLOR_FORMAT_MASK (7 << 26)
4969 #define SDVO_ENCODING_SDVO (0 << 10)
4970 #define SDVO_ENCODING_HDMI (2 << 10)
4971 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
4972 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4973 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
4974 #define HDMI_AUDIO_ENABLE (1 << 6) /* HDMI only */
4975 /* VSYNC/HSYNC bits new with 965, default is to be set */
4976 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
4977 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
4978
4979 /* Gen 5 (IBX) SDVO/HDMI bits: */
4980 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
4981 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
4982
4983 /* Gen 6 (CPT) SDVO/HDMI bits: */
4984 #define SDVO_PIPE_SEL_SHIFT_CPT 29
4985 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
4986 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
4987
4988 /* CHV SDVO/HDMI bits: */
4989 #define SDVO_PIPE_SEL_SHIFT_CHV 24
4990 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
4991 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
4992
4993
4994 /* DVO port control */
4995 #define _DVOA 0x61120
4996 #define DVOA _MMIO(_DVOA)
4997 #define _DVOB 0x61140
4998 #define DVOB _MMIO(_DVOB)
4999 #define _DVOC 0x61160
5000 #define DVOC _MMIO(_DVOC)
5001 #define DVO_ENABLE (1 << 31)
5002 #define DVO_PIPE_SEL_SHIFT 30
5003 #define DVO_PIPE_SEL_MASK (1 << 30)
5004 #define DVO_PIPE_SEL(pipe) ((pipe) << 30)
5005 #define DVO_PIPE_STALL_UNUSED (0 << 28)
5006 #define DVO_PIPE_STALL (1 << 28)
5007 #define DVO_PIPE_STALL_TV (2 << 28)
5008 #define DVO_PIPE_STALL_MASK (3 << 28)
5009 #define DVO_USE_VGA_SYNC (1 << 15)
5010 #define DVO_DATA_ORDER_I740 (0 << 14)
5011 #define DVO_DATA_ORDER_FP (1 << 14)
5012 #define DVO_VSYNC_DISABLE (1 << 11)
5013 #define DVO_HSYNC_DISABLE (1 << 10)
5014 #define DVO_VSYNC_TRISTATE (1 << 9)
5015 #define DVO_HSYNC_TRISTATE (1 << 8)
5016 #define DVO_BORDER_ENABLE (1 << 7)
5017 #define DVO_DATA_ORDER_GBRG (1 << 6)
5018 #define DVO_DATA_ORDER_RGGB (0 << 6)
5019 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
5020 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
5021 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
5022 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
5023 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
5024 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
5025 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
5026 #define DVO_PRESERVE_MASK (0x7 << 24)
5027 #define DVOA_SRCDIM _MMIO(0x61124)
5028 #define DVOB_SRCDIM _MMIO(0x61144)
5029 #define DVOC_SRCDIM _MMIO(0x61164)
5030 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
5031 #define DVO_SRCDIM_VERTICAL_SHIFT 0
5032
5033 /* LVDS port control */
5034 #define LVDS _MMIO(0x61180)
5035 /*
5036 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
5037 * the DPLL semantics change when the LVDS is assigned to that pipe.
5038 */
5039 #define LVDS_PORT_EN (1 << 31)
5040 /* Selects pipe B for LVDS data. Must be set on pre-965. */
5041 #define LVDS_PIPE_SEL_SHIFT 30
5042 #define LVDS_PIPE_SEL_MASK (1 << 30)
5043 #define LVDS_PIPE_SEL(pipe) ((pipe) << 30)
5044 #define LVDS_PIPE_SEL_SHIFT_CPT 29
5045 #define LVDS_PIPE_SEL_MASK_CPT (3 << 29)
5046 #define LVDS_PIPE_SEL_CPT(pipe) ((pipe) << 29)
5047 /* LVDS dithering flag on 965/g4x platform */
5048 #define LVDS_ENABLE_DITHER (1 << 25)
5049 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
5050 #define LVDS_VSYNC_POLARITY (1 << 21)
5051 #define LVDS_HSYNC_POLARITY (1 << 20)
5052
5053 /* Enable border for unscaled (or aspect-scaled) display */
5054 #define LVDS_BORDER_ENABLE (1 << 15)
5055 /*
5056 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
5057 * pixel.
5058 */
5059 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
5060 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
5061 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
5062 /*
5063 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
5064 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
5065 * on.
5066 */
5067 #define LVDS_A3_POWER_MASK (3 << 6)
5068 #define LVDS_A3_POWER_DOWN (0 << 6)
5069 #define LVDS_A3_POWER_UP (3 << 6)
5070 /*
5071 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
5072 * is set.
5073 */
5074 #define LVDS_CLKB_POWER_MASK (3 << 4)
5075 #define LVDS_CLKB_POWER_DOWN (0 << 4)
5076 #define LVDS_CLKB_POWER_UP (3 << 4)
5077 /*
5078 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
5079 * setting for whether we are in dual-channel mode. The B3 pair will
5080 * additionally only be powered up when LVDS_A3_POWER_UP is set.
5081 */
5082 #define LVDS_B0B3_POWER_MASK (3 << 2)
5083 #define LVDS_B0B3_POWER_DOWN (0 << 2)
5084 #define LVDS_B0B3_POWER_UP (3 << 2)
5085
5086 /* Video Data Island Packet control */
5087 #define VIDEO_DIP_DATA _MMIO(0x61178)
5088 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
5089 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
5090 * of the infoframe structure specified by CEA-861. */
5091 #define VIDEO_DIP_DATA_SIZE 32
5092 #define VIDEO_DIP_GMP_DATA_SIZE 36
5093 #define VIDEO_DIP_VSC_DATA_SIZE 36
5094 #define VIDEO_DIP_PPS_DATA_SIZE 132
5095 #define VIDEO_DIP_CTL _MMIO(0x61170)
5096 /* Pre HSW: */
5097 #define VIDEO_DIP_ENABLE (1 << 31)
5098 #define VIDEO_DIP_PORT(port) ((port) << 29)
5099 #define VIDEO_DIP_PORT_MASK (3 << 29)
5100 #define VIDEO_DIP_ENABLE_GCP (1 << 25) /* ilk+ */
5101 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
5102 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
5103 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) /* ilk+ */
5104 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
5105 #define VIDEO_DIP_SELECT_AVI (0 << 19)
5106 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
5107 #define VIDEO_DIP_SELECT_GAMUT (2 << 19)
5108 #define VIDEO_DIP_SELECT_SPD (3 << 19)
5109 #define VIDEO_DIP_SELECT_MASK (3 << 19)
5110 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
5111 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
5112 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
5113 #define VIDEO_DIP_FREQ_MASK (3 << 16)
5114 /* HSW and later: */
5115 #define VIDEO_DIP_ENABLE_DRM_GLK (1 << 28)
5116 #define PSR_VSC_BIT_7_SET (1 << 27)
5117 #define VSC_SELECT_MASK (0x3 << 25)
5118 #define VSC_SELECT_SHIFT 25
5119 #define VSC_DIP_HW_HEA_DATA (0 << 25)
5120 #define VSC_DIP_HW_HEA_SW_DATA (1 << 25)
5121 #define VSC_DIP_HW_DATA_SW_HEA (2 << 25)
5122 #define VSC_DIP_SW_HEA_DATA (3 << 25)
5123 #define VDIP_ENABLE_PPS (1 << 24)
5124 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
5125 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
5126 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
5127 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
5128 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
5129 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
5130
5131 /* Panel power sequencing */
5132 #define PPS_BASE 0x61200
5133 #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
5134 #define PCH_PPS_BASE 0xC7200
5135
5136 #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
5137 PPS_BASE + (reg) + \
5138 (pps_idx) * 0x100)
5139
5140 #define _PP_STATUS 0x61200
5141 #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
5142 #define PP_ON REG_BIT(31)
5143 /*
5144 * Indicates that all dependencies of the panel are on:
5145 *
5146 * - PLL enabled
5147 * - pipe enabled
5148 * - LVDS/DVOB/DVOC on
5149 */
5150 #define PP_READY REG_BIT(30)
5151 #define PP_SEQUENCE_MASK REG_GENMASK(29, 28)
5152 #define PP_SEQUENCE_NONE REG_FIELD_PREP(PP_SEQUENCE_MASK, 0)
5153 #define PP_SEQUENCE_POWER_UP REG_FIELD_PREP(PP_SEQUENCE_MASK, 1)
5154 #define PP_SEQUENCE_POWER_DOWN REG_FIELD_PREP(PP_SEQUENCE_MASK, 2)
5155 #define PP_CYCLE_DELAY_ACTIVE REG_BIT(27)
5156 #define PP_SEQUENCE_STATE_MASK REG_GENMASK(3, 0)
5157 #define PP_SEQUENCE_STATE_OFF_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x0)
5158 #define PP_SEQUENCE_STATE_OFF_S0_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x1)
5159 #define PP_SEQUENCE_STATE_OFF_S0_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x2)
5160 #define PP_SEQUENCE_STATE_OFF_S0_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x3)
5161 #define PP_SEQUENCE_STATE_ON_IDLE REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x8)
5162 #define PP_SEQUENCE_STATE_ON_S1_1 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0x9)
5163 #define PP_SEQUENCE_STATE_ON_S1_2 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xa)
5164 #define PP_SEQUENCE_STATE_ON_S1_3 REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xb)
5165 #define PP_SEQUENCE_STATE_RESET REG_FIELD_PREP(PP_SEQUENCE_STATE_MASK, 0xf)
5166
5167 #define _PP_CONTROL 0x61204
5168 #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
5169 #define PANEL_UNLOCK_MASK REG_GENMASK(31, 16)
5170 #define PANEL_UNLOCK_REGS REG_FIELD_PREP(PANEL_UNLOCK_MASK, 0xabcd)
5171 #define BXT_POWER_CYCLE_DELAY_MASK REG_GENMASK(8, 4)
5172 #define EDP_FORCE_VDD REG_BIT(3)
5173 #define EDP_BLC_ENABLE REG_BIT(2)
5174 #define PANEL_POWER_RESET REG_BIT(1)
5175 #define PANEL_POWER_ON REG_BIT(0)
5176
5177 #define _PP_ON_DELAYS 0x61208
5178 #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
5179 #define PANEL_PORT_SELECT_MASK REG_GENMASK(31, 30)
5180 #define PANEL_PORT_SELECT_LVDS REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 0)
5181 #define PANEL_PORT_SELECT_DPA REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 1)
5182 #define PANEL_PORT_SELECT_DPC REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 2)
5183 #define PANEL_PORT_SELECT_DPD REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, 3)
5184 #define PANEL_PORT_SELECT_VLV(port) REG_FIELD_PREP(PANEL_PORT_SELECT_MASK, port)
5185 #define PANEL_POWER_UP_DELAY_MASK REG_GENMASK(28, 16)
5186 #define PANEL_LIGHT_ON_DELAY_MASK REG_GENMASK(12, 0)
5187
5188 #define _PP_OFF_DELAYS 0x6120C
5189 #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
5190 #define PANEL_POWER_DOWN_DELAY_MASK REG_GENMASK(28, 16)
5191 #define PANEL_LIGHT_OFF_DELAY_MASK REG_GENMASK(12, 0)
5192
5193 #define _PP_DIVISOR 0x61210
5194 #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
5195 #define PP_REFERENCE_DIVIDER_MASK REG_GENMASK(31, 8)
5196 #define PANEL_POWER_CYCLE_DELAY_MASK REG_GENMASK(4, 0)
5197
5198 /* Panel fitting */
5199 #define PFIT_CONTROL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61230)
5200 #define PFIT_ENABLE (1 << 31)
5201 #define PFIT_PIPE_MASK (3 << 29)
5202 #define PFIT_PIPE_SHIFT 29
5203 #define PFIT_PIPE(pipe) ((pipe) << 29)
5204 #define VERT_INTERP_DISABLE (0 << 10)
5205 #define VERT_INTERP_BILINEAR (1 << 10)
5206 #define VERT_INTERP_MASK (3 << 10)
5207 #define VERT_AUTO_SCALE (1 << 9)
5208 #define HORIZ_INTERP_DISABLE (0 << 6)
5209 #define HORIZ_INTERP_BILINEAR (1 << 6)
5210 #define HORIZ_INTERP_MASK (3 << 6)
5211 #define HORIZ_AUTO_SCALE (1 << 5)
5212 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
5213 #define PFIT_FILTER_FUZZY (0 << 24)
5214 #define PFIT_SCALING_AUTO (0 << 26)
5215 #define PFIT_SCALING_PROGRAMMED (1 << 26)
5216 #define PFIT_SCALING_PILLAR (2 << 26)
5217 #define PFIT_SCALING_LETTER (3 << 26)
5218 #define PFIT_PGM_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61234)
5219 /* Pre-965 */
5220 #define PFIT_VERT_SCALE_SHIFT 20
5221 #define PFIT_VERT_SCALE_MASK 0xfff00000
5222 #define PFIT_HORIZ_SCALE_SHIFT 4
5223 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
5224 /* 965+ */
5225 #define PFIT_VERT_SCALE_SHIFT_965 16
5226 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
5227 #define PFIT_HORIZ_SCALE_SHIFT_965 0
5228 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
5229
5230 #define PFIT_AUTO_RATIOS _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61238)
5231
5232 #define _VLV_BLC_PWM_CTL2_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61250)
5233 #define _VLV_BLC_PWM_CTL2_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61350)
5234 #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
5235 _VLV_BLC_PWM_CTL2_B)
5236
5237 #define _VLV_BLC_PWM_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
5238 #define _VLV_BLC_PWM_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61354)
5239 #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
5240 _VLV_BLC_PWM_CTL_B)
5241
5242 #define _VLV_BLC_HIST_CTL_A (DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
5243 #define _VLV_BLC_HIST_CTL_B (DISPLAY_MMIO_BASE(dev_priv) + 0x61360)
5244 #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
5245 _VLV_BLC_HIST_CTL_B)
5246
5247 /* Backlight control */
5248 #define BLC_PWM_CTL2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61250) /* 965+ only */
5249 #define BLM_PWM_ENABLE (1 << 31)
5250 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
5251 #define BLM_PIPE_SELECT (1 << 29)
5252 #define BLM_PIPE_SELECT_IVB (3 << 29)
5253 #define BLM_PIPE_A (0 << 29)
5254 #define BLM_PIPE_B (1 << 29)
5255 #define BLM_PIPE_C (2 << 29) /* ivb + */
5256 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
5257 #define BLM_TRANSCODER_B BLM_PIPE_B
5258 #define BLM_TRANSCODER_C BLM_PIPE_C
5259 #define BLM_TRANSCODER_EDP (3 << 29)
5260 #define BLM_PIPE(pipe) ((pipe) << 29)
5261 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
5262 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
5263 #define BLM_PHASE_IN_ENABLE (1 << 25)
5264 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
5265 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
5266 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
5267 #define BLM_PHASE_IN_COUNT_SHIFT (8)
5268 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
5269 #define BLM_PHASE_IN_INCR_SHIFT (0)
5270 #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5271 #define BLC_PWM_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61254)
5272 /*
5273 * This is the most significant 15 bits of the number of backlight cycles in a
5274 * complete cycle of the modulated backlight control.
5275 *
5276 * The actual value is this field multiplied by two.
5277 */
5278 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
5279 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
5280 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
5281 /*
5282 * This is the number of cycles out of the backlight modulation cycle for which
5283 * the backlight is on.
5284 *
5285 * This field must be no greater than the number of cycles in the complete
5286 * backlight modulation cycle.
5287 */
5288 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
5289 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
5290 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
5291 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
5292
5293 #define BLC_HIST_CTL _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x61260)
5294 #define BLM_HISTOGRAM_ENABLE (1 << 31)
5295
5296 /* New registers for PCH-split platforms. Safe where new bits show up, the
5297 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
5298 #define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
5299 #define BLC_PWM_CPU_CTL _MMIO(0x48254)
5300
5301 #define HSW_BLC_PWM2_CTL _MMIO(0x48350)
5302
5303 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
5304 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
5305 #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
5306 #define BLM_PCH_PWM_ENABLE (1 << 31)
5307 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
5308 #define BLM_PCH_POLARITY (1 << 29)
5309 #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
5310
5311 #define UTIL_PIN_CTL _MMIO(0x48400)
5312 #define UTIL_PIN_ENABLE (1 << 31)
5313 #define UTIL_PIN_PIPE_MASK (3 << 29)
5314 #define UTIL_PIN_PIPE(x) ((x) << 29)
5315 #define UTIL_PIN_MODE_MASK (0xf << 24)
5316 #define UTIL_PIN_MODE_DATA (0 << 24)
5317 #define UTIL_PIN_MODE_PWM (1 << 24)
5318 #define UTIL_PIN_MODE_VBLANK (4 << 24)
5319 #define UTIL_PIN_MODE_VSYNC (5 << 24)
5320 #define UTIL_PIN_MODE_EYE_LEVEL (8 << 24)
5321 #define UTIL_PIN_OUTPUT_DATA (1 << 23)
5322 #define UTIL_PIN_POLARITY (1 << 22)
5323 #define UTIL_PIN_DIRECTION_INPUT (1 << 19)
5324 #define UTIL_PIN_INPUT_DATA (1 << 16)
5325
5326 /* BXT backlight register definition. */
5327 #define _BXT_BLC_PWM_CTL1 0xC8250
5328 #define BXT_BLC_PWM_ENABLE (1 << 31)
5329 #define BXT_BLC_PWM_POLARITY (1 << 29)
5330 #define _BXT_BLC_PWM_FREQ1 0xC8254
5331 #define _BXT_BLC_PWM_DUTY1 0xC8258
5332
5333 #define _BXT_BLC_PWM_CTL2 0xC8350
5334 #define _BXT_BLC_PWM_FREQ2 0xC8354
5335 #define _BXT_BLC_PWM_DUTY2 0xC8358
5336
5337 #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
5338 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
5339 #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
5340 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
5341 #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
5342 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
5343
5344 #define PCH_GTC_CTL _MMIO(0xe7000)
5345 #define PCH_GTC_ENABLE (1 << 31)
5346
5347 /* TV port control */
5348 #define TV_CTL _MMIO(0x68000)
5349 /* Enables the TV encoder */
5350 # define TV_ENC_ENABLE (1 << 31)
5351 /* Sources the TV encoder input from pipe B instead of A. */
5352 # define TV_ENC_PIPE_SEL_SHIFT 30
5353 # define TV_ENC_PIPE_SEL_MASK (1 << 30)
5354 # define TV_ENC_PIPE_SEL(pipe) ((pipe) << 30)
5355 /* Outputs composite video (DAC A only) */
5356 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
5357 /* Outputs SVideo video (DAC B/C) */
5358 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
5359 /* Outputs Component video (DAC A/B/C) */
5360 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
5361 /* Outputs Composite and SVideo (DAC A/B/C) */
5362 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
5363 # define TV_TRILEVEL_SYNC (1 << 21)
5364 /* Enables slow sync generation (945GM only) */
5365 # define TV_SLOW_SYNC (1 << 20)
5366 /* Selects 4x oversampling for 480i and 576p */
5367 # define TV_OVERSAMPLE_4X (0 << 18)
5368 /* Selects 2x oversampling for 720p and 1080i */
5369 # define TV_OVERSAMPLE_2X (1 << 18)
5370 /* Selects no oversampling for 1080p */
5371 # define TV_OVERSAMPLE_NONE (2 << 18)
5372 /* Selects 8x oversampling */
5373 # define TV_OVERSAMPLE_8X (3 << 18)
5374 # define TV_OVERSAMPLE_MASK (3 << 18)
5375 /* Selects progressive mode rather than interlaced */
5376 # define TV_PROGRESSIVE (1 << 17)
5377 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
5378 # define TV_PAL_BURST (1 << 16)
5379 /* Field for setting delay of Y compared to C */
5380 # define TV_YC_SKEW_MASK (7 << 12)
5381 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
5382 # define TV_ENC_SDP_FIX (1 << 11)
5383 /*
5384 * Enables a fix for the 915GM only.
5385 *
5386 * Not sure what it does.
5387 */
5388 # define TV_ENC_C0_FIX (1 << 10)
5389 /* Bits that must be preserved by software */
5390 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
5391 # define TV_FUSE_STATE_MASK (3 << 4)
5392 /* Read-only state that reports all features enabled */
5393 # define TV_FUSE_STATE_ENABLED (0 << 4)
5394 /* Read-only state that reports that Macrovision is disabled in hardware*/
5395 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
5396 /* Read-only state that reports that TV-out is disabled in hardware. */
5397 # define TV_FUSE_STATE_DISABLED (2 << 4)
5398 /* Normal operation */
5399 # define TV_TEST_MODE_NORMAL (0 << 0)
5400 /* Encoder test pattern 1 - combo pattern */
5401 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
5402 /* Encoder test pattern 2 - full screen vertical 75% color bars */
5403 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
5404 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
5405 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
5406 /* Encoder test pattern 4 - random noise */
5407 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
5408 /* Encoder test pattern 5 - linear color ramps */
5409 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
5410 /*
5411 * This test mode forces the DACs to 50% of full output.
5412 *
5413 * This is used for load detection in combination with TVDAC_SENSE_MASK
5414 */
5415 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
5416 # define TV_TEST_MODE_MASK (7 << 0)
5417
5418 #define TV_DAC _MMIO(0x68004)
5419 # define TV_DAC_SAVE 0x00ffff00
5420 /*
5421 * Reports that DAC state change logic has reported change (RO).
5422 *
5423 * This gets cleared when TV_DAC_STATE_EN is cleared
5424 */
5425 # define TVDAC_STATE_CHG (1 << 31)
5426 # define TVDAC_SENSE_MASK (7 << 28)
5427 /* Reports that DAC A voltage is above the detect threshold */
5428 # define TVDAC_A_SENSE (1 << 30)
5429 /* Reports that DAC B voltage is above the detect threshold */
5430 # define TVDAC_B_SENSE (1 << 29)
5431 /* Reports that DAC C voltage is above the detect threshold */
5432 # define TVDAC_C_SENSE (1 << 28)
5433 /*
5434 * Enables DAC state detection logic, for load-based TV detection.
5435 *
5436 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
5437 * to off, for load detection to work.
5438 */
5439 # define TVDAC_STATE_CHG_EN (1 << 27)
5440 /* Sets the DAC A sense value to high */
5441 # define TVDAC_A_SENSE_CTL (1 << 26)
5442 /* Sets the DAC B sense value to high */
5443 # define TVDAC_B_SENSE_CTL (1 << 25)
5444 /* Sets the DAC C sense value to high */
5445 # define TVDAC_C_SENSE_CTL (1 << 24)
5446 /* Overrides the ENC_ENABLE and DAC voltage levels */
5447 # define DAC_CTL_OVERRIDE (1 << 7)
5448 /* Sets the slew rate. Must be preserved in software */
5449 # define ENC_TVDAC_SLEW_FAST (1 << 6)
5450 # define DAC_A_1_3_V (0 << 4)
5451 # define DAC_A_1_1_V (1 << 4)
5452 # define DAC_A_0_7_V (2 << 4)
5453 # define DAC_A_MASK (3 << 4)
5454 # define DAC_B_1_3_V (0 << 2)
5455 # define DAC_B_1_1_V (1 << 2)
5456 # define DAC_B_0_7_V (2 << 2)
5457 # define DAC_B_MASK (3 << 2)
5458 # define DAC_C_1_3_V (0 << 0)
5459 # define DAC_C_1_1_V (1 << 0)
5460 # define DAC_C_0_7_V (2 << 0)
5461 # define DAC_C_MASK (3 << 0)
5462
5463 /*
5464 * CSC coefficients are stored in a floating point format with 9 bits of
5465 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
5466 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
5467 * -1 (0x3) being the only legal negative value.
5468 */
5469 #define TV_CSC_Y _MMIO(0x68010)
5470 # define TV_RY_MASK 0x07ff0000
5471 # define TV_RY_SHIFT 16
5472 # define TV_GY_MASK 0x00000fff
5473 # define TV_GY_SHIFT 0
5474
5475 #define TV_CSC_Y2 _MMIO(0x68014)
5476 # define TV_BY_MASK 0x07ff0000
5477 # define TV_BY_SHIFT 16
5478 /*
5479 * Y attenuation for component video.
5480 *
5481 * Stored in 1.9 fixed point.
5482 */
5483 # define TV_AY_MASK 0x000003ff
5484 # define TV_AY_SHIFT 0
5485
5486 #define TV_CSC_U _MMIO(0x68018)
5487 # define TV_RU_MASK 0x07ff0000
5488 # define TV_RU_SHIFT 16
5489 # define TV_GU_MASK 0x000007ff
5490 # define TV_GU_SHIFT 0
5491
5492 #define TV_CSC_U2 _MMIO(0x6801c)
5493 # define TV_BU_MASK 0x07ff0000
5494 # define TV_BU_SHIFT 16
5495 /*
5496 * U attenuation for component video.
5497 *
5498 * Stored in 1.9 fixed point.
5499 */
5500 # define TV_AU_MASK 0x000003ff
5501 # define TV_AU_SHIFT 0
5502
5503 #define TV_CSC_V _MMIO(0x68020)
5504 # define TV_RV_MASK 0x0fff0000
5505 # define TV_RV_SHIFT 16
5506 # define TV_GV_MASK 0x000007ff
5507 # define TV_GV_SHIFT 0
5508
5509 #define TV_CSC_V2 _MMIO(0x68024)
5510 # define TV_BV_MASK 0x07ff0000
5511 # define TV_BV_SHIFT 16
5512 /*
5513 * V attenuation for component video.
5514 *
5515 * Stored in 1.9 fixed point.
5516 */
5517 # define TV_AV_MASK 0x000007ff
5518 # define TV_AV_SHIFT 0
5519
5520 #define TV_CLR_KNOBS _MMIO(0x68028)
5521 /* 2s-complement brightness adjustment */
5522 # define TV_BRIGHTNESS_MASK 0xff000000
5523 # define TV_BRIGHTNESS_SHIFT 24
5524 /* Contrast adjustment, as a 2.6 unsigned floating point number */
5525 # define TV_CONTRAST_MASK 0x00ff0000
5526 # define TV_CONTRAST_SHIFT 16
5527 /* Saturation adjustment, as a 2.6 unsigned floating point number */
5528 # define TV_SATURATION_MASK 0x0000ff00
5529 # define TV_SATURATION_SHIFT 8
5530 /* Hue adjustment, as an integer phase angle in degrees */
5531 # define TV_HUE_MASK 0x000000ff
5532 # define TV_HUE_SHIFT 0
5533
5534 #define TV_CLR_LEVEL _MMIO(0x6802c)
5535 /* Controls the DAC level for black */
5536 # define TV_BLACK_LEVEL_MASK 0x01ff0000
5537 # define TV_BLACK_LEVEL_SHIFT 16
5538 /* Controls the DAC level for blanking */
5539 # define TV_BLANK_LEVEL_MASK 0x000001ff
5540 # define TV_BLANK_LEVEL_SHIFT 0
5541
5542 #define TV_H_CTL_1 _MMIO(0x68030)
5543 /* Number of pixels in the hsync. */
5544 # define TV_HSYNC_END_MASK 0x1fff0000
5545 # define TV_HSYNC_END_SHIFT 16
5546 /* Total number of pixels minus one in the line (display and blanking). */
5547 # define TV_HTOTAL_MASK 0x00001fff
5548 # define TV_HTOTAL_SHIFT 0
5549
5550 #define TV_H_CTL_2 _MMIO(0x68034)
5551 /* Enables the colorburst (needed for non-component color) */
5552 # define TV_BURST_ENA (1 << 31)
5553 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
5554 # define TV_HBURST_START_SHIFT 16
5555 # define TV_HBURST_START_MASK 0x1fff0000
5556 /* Length of the colorburst */
5557 # define TV_HBURST_LEN_SHIFT 0
5558 # define TV_HBURST_LEN_MASK 0x0001fff
5559
5560 #define TV_H_CTL_3 _MMIO(0x68038)
5561 /* End of hblank, measured in pixels minus one from start of hsync */
5562 # define TV_HBLANK_END_SHIFT 16
5563 # define TV_HBLANK_END_MASK 0x1fff0000
5564 /* Start of hblank, measured in pixels minus one from start of hsync */
5565 # define TV_HBLANK_START_SHIFT 0
5566 # define TV_HBLANK_START_MASK 0x0001fff
5567
5568 #define TV_V_CTL_1 _MMIO(0x6803c)
5569 /* XXX */
5570 # define TV_NBR_END_SHIFT 16
5571 # define TV_NBR_END_MASK 0x07ff0000
5572 /* XXX */
5573 # define TV_VI_END_F1_SHIFT 8
5574 # define TV_VI_END_F1_MASK 0x00003f00
5575 /* XXX */
5576 # define TV_VI_END_F2_SHIFT 0
5577 # define TV_VI_END_F2_MASK 0x0000003f
5578
5579 #define TV_V_CTL_2 _MMIO(0x68040)
5580 /* Length of vsync, in half lines */
5581 # define TV_VSYNC_LEN_MASK 0x07ff0000
5582 # define TV_VSYNC_LEN_SHIFT 16
5583 /* Offset of the start of vsync in field 1, measured in one less than the
5584 * number of half lines.
5585 */
5586 # define TV_VSYNC_START_F1_MASK 0x00007f00
5587 # define TV_VSYNC_START_F1_SHIFT 8
5588 /*
5589 * Offset of the start of vsync in field 2, measured in one less than the
5590 * number of half lines.
5591 */
5592 # define TV_VSYNC_START_F2_MASK 0x0000007f
5593 # define TV_VSYNC_START_F2_SHIFT 0
5594
5595 #define TV_V_CTL_3 _MMIO(0x68044)
5596 /* Enables generation of the equalization signal */
5597 # define TV_EQUAL_ENA (1 << 31)
5598 /* Length of vsync, in half lines */
5599 # define TV_VEQ_LEN_MASK 0x007f0000
5600 # define TV_VEQ_LEN_SHIFT 16
5601 /* Offset of the start of equalization in field 1, measured in one less than
5602 * the number of half lines.
5603 */
5604 # define TV_VEQ_START_F1_MASK 0x0007f00
5605 # define TV_VEQ_START_F1_SHIFT 8
5606 /*
5607 * Offset of the start of equalization in field 2, measured in one less than
5608 * the number of half lines.
5609 */
5610 # define TV_VEQ_START_F2_MASK 0x000007f
5611 # define TV_VEQ_START_F2_SHIFT 0
5612
5613 #define TV_V_CTL_4 _MMIO(0x68048)
5614 /*
5615 * Offset to start of vertical colorburst, measured in one less than the
5616 * number of lines from vertical start.
5617 */
5618 # define TV_VBURST_START_F1_MASK 0x003f0000
5619 # define TV_VBURST_START_F1_SHIFT 16
5620 /*
5621 * Offset to the end of vertical colorburst, measured in one less than the
5622 * number of lines from the start of NBR.
5623 */
5624 # define TV_VBURST_END_F1_MASK 0x000000ff
5625 # define TV_VBURST_END_F1_SHIFT 0
5626
5627 #define TV_V_CTL_5 _MMIO(0x6804c)
5628 /*
5629 * Offset to start of vertical colorburst, measured in one less than the
5630 * number of lines from vertical start.
5631 */
5632 # define TV_VBURST_START_F2_MASK 0x003f0000
5633 # define TV_VBURST_START_F2_SHIFT 16
5634 /*
5635 * Offset to the end of vertical colorburst, measured in one less than the
5636 * number of lines from the start of NBR.
5637 */
5638 # define TV_VBURST_END_F2_MASK 0x000000ff
5639 # define TV_VBURST_END_F2_SHIFT 0
5640
5641 #define TV_V_CTL_6 _MMIO(0x68050)
5642 /*
5643 * Offset to start of vertical colorburst, measured in one less than the
5644 * number of lines from vertical start.
5645 */
5646 # define TV_VBURST_START_F3_MASK 0x003f0000
5647 # define TV_VBURST_START_F3_SHIFT 16
5648 /*
5649 * Offset to the end of vertical colorburst, measured in one less than the
5650 * number of lines from the start of NBR.
5651 */
5652 # define TV_VBURST_END_F3_MASK 0x000000ff
5653 # define TV_VBURST_END_F3_SHIFT 0
5654
5655 #define TV_V_CTL_7 _MMIO(0x68054)
5656 /*
5657 * Offset to start of vertical colorburst, measured in one less than the
5658 * number of lines from vertical start.
5659 */
5660 # define TV_VBURST_START_F4_MASK 0x003f0000
5661 # define TV_VBURST_START_F4_SHIFT 16
5662 /*
5663 * Offset to the end of vertical colorburst, measured in one less than the
5664 * number of lines from the start of NBR.
5665 */
5666 # define TV_VBURST_END_F4_MASK 0x000000ff
5667 # define TV_VBURST_END_F4_SHIFT 0
5668
5669 #define TV_SC_CTL_1 _MMIO(0x68060)
5670 /* Turns on the first subcarrier phase generation DDA */
5671 # define TV_SC_DDA1_EN (1 << 31)
5672 /* Turns on the first subcarrier phase generation DDA */
5673 # define TV_SC_DDA2_EN (1 << 30)
5674 /* Turns on the first subcarrier phase generation DDA */
5675 # define TV_SC_DDA3_EN (1 << 29)
5676 /* Sets the subcarrier DDA to reset frequency every other field */
5677 # define TV_SC_RESET_EVERY_2 (0 << 24)
5678 /* Sets the subcarrier DDA to reset frequency every fourth field */
5679 # define TV_SC_RESET_EVERY_4 (1 << 24)
5680 /* Sets the subcarrier DDA to reset frequency every eighth field */
5681 # define TV_SC_RESET_EVERY_8 (2 << 24)
5682 /* Sets the subcarrier DDA to never reset the frequency */
5683 # define TV_SC_RESET_NEVER (3 << 24)
5684 /* Sets the peak amplitude of the colorburst.*/
5685 # define TV_BURST_LEVEL_MASK 0x00ff0000
5686 # define TV_BURST_LEVEL_SHIFT 16
5687 /* Sets the increment of the first subcarrier phase generation DDA */
5688 # define TV_SCDDA1_INC_MASK 0x00000fff
5689 # define TV_SCDDA1_INC_SHIFT 0
5690
5691 #define TV_SC_CTL_2 _MMIO(0x68064)
5692 /* Sets the rollover for the second subcarrier phase generation DDA */
5693 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
5694 # define TV_SCDDA2_SIZE_SHIFT 16
5695 /* Sets the increent of the second subcarrier phase generation DDA */
5696 # define TV_SCDDA2_INC_MASK 0x00007fff
5697 # define TV_SCDDA2_INC_SHIFT 0
5698
5699 #define TV_SC_CTL_3 _MMIO(0x68068)
5700 /* Sets the rollover for the third subcarrier phase generation DDA */
5701 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
5702 # define TV_SCDDA3_SIZE_SHIFT 16
5703 /* Sets the increent of the third subcarrier phase generation DDA */
5704 # define TV_SCDDA3_INC_MASK 0x00007fff
5705 # define TV_SCDDA3_INC_SHIFT 0
5706
5707 #define TV_WIN_POS _MMIO(0x68070)
5708 /* X coordinate of the display from the start of horizontal active */
5709 # define TV_XPOS_MASK 0x1fff0000
5710 # define TV_XPOS_SHIFT 16
5711 /* Y coordinate of the display from the start of vertical active (NBR) */
5712 # define TV_YPOS_MASK 0x00000fff
5713 # define TV_YPOS_SHIFT 0
5714
5715 #define TV_WIN_SIZE _MMIO(0x68074)
5716 /* Horizontal size of the display window, measured in pixels*/
5717 # define TV_XSIZE_MASK 0x1fff0000
5718 # define TV_XSIZE_SHIFT 16
5719 /*
5720 * Vertical size of the display window, measured in pixels.
5721 *
5722 * Must be even for interlaced modes.
5723 */
5724 # define TV_YSIZE_MASK 0x00000fff
5725 # define TV_YSIZE_SHIFT 0
5726
5727 #define TV_FILTER_CTL_1 _MMIO(0x68080)
5728 /*
5729 * Enables automatic scaling calculation.
5730 *
5731 * If set, the rest of the registers are ignored, and the calculated values can
5732 * be read back from the register.
5733 */
5734 # define TV_AUTO_SCALE (1 << 31)
5735 /*
5736 * Disables the vertical filter.
5737 *
5738 * This is required on modes more than 1024 pixels wide */
5739 # define TV_V_FILTER_BYPASS (1 << 29)
5740 /* Enables adaptive vertical filtering */
5741 # define TV_VADAPT (1 << 28)
5742 # define TV_VADAPT_MODE_MASK (3 << 26)
5743 /* Selects the least adaptive vertical filtering mode */
5744 # define TV_VADAPT_MODE_LEAST (0 << 26)
5745 /* Selects the moderately adaptive vertical filtering mode */
5746 # define TV_VADAPT_MODE_MODERATE (1 << 26)
5747 /* Selects the most adaptive vertical filtering mode */
5748 # define TV_VADAPT_MODE_MOST (3 << 26)
5749 /*
5750 * Sets the horizontal scaling factor.
5751 *
5752 * This should be the fractional part of the horizontal scaling factor divided
5753 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
5754 *
5755 * (src width - 1) / ((oversample * dest width) - 1)
5756 */
5757 # define TV_HSCALE_FRAC_MASK 0x00003fff
5758 # define TV_HSCALE_FRAC_SHIFT 0
5759
5760 #define TV_FILTER_CTL_2 _MMIO(0x68084)
5761 /*
5762 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5763 *
5764 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
5765 */
5766 # define TV_VSCALE_INT_MASK 0x00038000
5767 # define TV_VSCALE_INT_SHIFT 15
5768 /*
5769 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5770 *
5771 * \sa TV_VSCALE_INT_MASK
5772 */
5773 # define TV_VSCALE_FRAC_MASK 0x00007fff
5774 # define TV_VSCALE_FRAC_SHIFT 0
5775
5776 #define TV_FILTER_CTL_3 _MMIO(0x68088)
5777 /*
5778 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
5779 *
5780 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
5781 *
5782 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5783 */
5784 # define TV_VSCALE_IP_INT_MASK 0x00038000
5785 # define TV_VSCALE_IP_INT_SHIFT 15
5786 /*
5787 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
5788 *
5789 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
5790 *
5791 * \sa TV_VSCALE_IP_INT_MASK
5792 */
5793 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
5794 # define TV_VSCALE_IP_FRAC_SHIFT 0
5795
5796 #define TV_CC_CONTROL _MMIO(0x68090)
5797 # define TV_CC_ENABLE (1 << 31)
5798 /*
5799 * Specifies which field to send the CC data in.
5800 *
5801 * CC data is usually sent in field 0.
5802 */
5803 # define TV_CC_FID_MASK (1 << 27)
5804 # define TV_CC_FID_SHIFT 27
5805 /* Sets the horizontal position of the CC data. Usually 135. */
5806 # define TV_CC_HOFF_MASK 0x03ff0000
5807 # define TV_CC_HOFF_SHIFT 16
5808 /* Sets the vertical position of the CC data. Usually 21 */
5809 # define TV_CC_LINE_MASK 0x0000003f
5810 # define TV_CC_LINE_SHIFT 0
5811
5812 #define TV_CC_DATA _MMIO(0x68094)
5813 # define TV_CC_RDY (1 << 31)
5814 /* Second word of CC data to be transmitted. */
5815 # define TV_CC_DATA_2_MASK 0x007f0000
5816 # define TV_CC_DATA_2_SHIFT 16
5817 /* First word of CC data to be transmitted. */
5818 # define TV_CC_DATA_1_MASK 0x0000007f
5819 # define TV_CC_DATA_1_SHIFT 0
5820
5821 #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
5822 #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
5823 #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
5824 #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
5825
5826 /* Display Port */
5827 #define DP_A _MMIO(0x64000) /* eDP */
5828 #define DP_B _MMIO(0x64100)
5829 #define DP_C _MMIO(0x64200)
5830 #define DP_D _MMIO(0x64300)
5831
5832 #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
5833 #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
5834 #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
5835
5836 #define DP_PORT_EN (1 << 31)
5837 #define DP_PIPE_SEL_SHIFT 30
5838 #define DP_PIPE_SEL_MASK (1 << 30)
5839 #define DP_PIPE_SEL(pipe) ((pipe) << 30)
5840 #define DP_PIPE_SEL_SHIFT_IVB 29
5841 #define DP_PIPE_SEL_MASK_IVB (3 << 29)
5842 #define DP_PIPE_SEL_IVB(pipe) ((pipe) << 29)
5843 #define DP_PIPE_SEL_SHIFT_CHV 16
5844 #define DP_PIPE_SEL_MASK_CHV (3 << 16)
5845 #define DP_PIPE_SEL_CHV(pipe) ((pipe) << 16)
5846
5847 /* Link training mode - select a suitable mode for each stage */
5848 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
5849 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
5850 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
5851 #define DP_LINK_TRAIN_OFF (3 << 28)
5852 #define DP_LINK_TRAIN_MASK (3 << 28)
5853 #define DP_LINK_TRAIN_SHIFT 28
5854
5855 /* CPT Link training mode */
5856 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
5857 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
5858 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
5859 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
5860 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
5861 #define DP_LINK_TRAIN_SHIFT_CPT 8
5862
5863 /* Signal voltages. These are mostly controlled by the other end */
5864 #define DP_VOLTAGE_0_4 (0 << 25)
5865 #define DP_VOLTAGE_0_6 (1 << 25)
5866 #define DP_VOLTAGE_0_8 (2 << 25)
5867 #define DP_VOLTAGE_1_2 (3 << 25)
5868 #define DP_VOLTAGE_MASK (7 << 25)
5869 #define DP_VOLTAGE_SHIFT 25
5870
5871 /* Signal pre-emphasis levels, like voltages, the other end tells us what
5872 * they want
5873 */
5874 #define DP_PRE_EMPHASIS_0 (0 << 22)
5875 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
5876 #define DP_PRE_EMPHASIS_6 (2 << 22)
5877 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
5878 #define DP_PRE_EMPHASIS_MASK (7 << 22)
5879 #define DP_PRE_EMPHASIS_SHIFT 22
5880
5881 /* How many wires to use. I guess 3 was too hard */
5882 #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
5883 #define DP_PORT_WIDTH_MASK (7 << 19)
5884 #define DP_PORT_WIDTH_SHIFT 19
5885
5886 /* Mystic DPCD version 1.1 special mode */
5887 #define DP_ENHANCED_FRAMING (1 << 18)
5888
5889 /* eDP */
5890 #define DP_PLL_FREQ_270MHZ (0 << 16)
5891 #define DP_PLL_FREQ_162MHZ (1 << 16)
5892 #define DP_PLL_FREQ_MASK (3 << 16)
5893
5894 /* locked once port is enabled */
5895 #define DP_PORT_REVERSAL (1 << 15)
5896
5897 /* eDP */
5898 #define DP_PLL_ENABLE (1 << 14)
5899
5900 /* sends the clock on lane 15 of the PEG for debug */
5901 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
5902
5903 #define DP_SCRAMBLING_DISABLE (1 << 12)
5904 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
5905
5906 /* limit RGB values to avoid confusing TVs */
5907 #define DP_COLOR_RANGE_16_235 (1 << 8)
5908
5909 /* Turn on the audio link */
5910 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
5911
5912 /* vs and hs sync polarity */
5913 #define DP_SYNC_VS_HIGH (1 << 4)
5914 #define DP_SYNC_HS_HIGH (1 << 3)
5915
5916 /* A fantasy */
5917 #define DP_DETECTED (1 << 2)
5918
5919 /* The aux channel provides a way to talk to the
5920 * signal sink for DDC etc. Max packet size supported
5921 * is 20 bytes in each direction, hence the 5 fixed
5922 * data registers
5923 */
5924 #define _DPA_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64010)
5925 #define _DPA_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64014)
5926
5927 #define _DPB_AUX_CH_CTL (DISPLAY_MMIO_BASE(dev_priv) + 0x64110)
5928 #define _DPB_AUX_CH_DATA1 (DISPLAY_MMIO_BASE(dev_priv) + 0x64114)
5929
5930 #define DP_AUX_CH_CTL(aux_ch) _MMIO_PORT(aux_ch, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
5931 #define DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT(aux_ch, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5932
5933 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
5934 #define DP_AUX_CH_CTL_DONE (1 << 30)
5935 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
5936 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
5937 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
5938 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
5939 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
5940 #define DP_AUX_CH_CTL_TIME_OUT_MAX (3 << 26) /* Varies per platform */
5941 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
5942 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
5943 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
5944 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
5945 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
5946 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
5947 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
5948 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
5949 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
5950 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
5951 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
5952 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
5953 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
5954 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
5955 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
5956 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
5957 #define DP_AUX_CH_CTL_TBT_IO (1 << 11)
5958 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
5959 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
5960 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
5961
5962 /*
5963 * Computing GMCH M and N values for the Display Port link
5964 *
5965 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
5966 *
5967 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
5968 *
5969 * The GMCH value is used internally
5970 *
5971 * bytes_per_pixel is the number of bytes coming out of the plane,
5972 * which is after the LUTs, so we want the bytes for our color format.
5973 * For our current usage, this is always 3, one byte for R, G and B.
5974 */
5975 #define _PIPEA_DATA_M_G4X 0x70050
5976 #define _PIPEB_DATA_M_G4X 0x71050
5977
5978 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
5979 #define TU_SIZE(x) (((x) - 1) << 25) /* default size 64 */
5980 #define TU_SIZE_SHIFT 25
5981 #define TU_SIZE_MASK (0x3f << 25)
5982
5983 #define DATA_LINK_M_N_MASK (0xffffff)
5984 #define DATA_LINK_N_MAX (0x800000)
5985
5986 #define _PIPEA_DATA_N_G4X 0x70054
5987 #define _PIPEB_DATA_N_G4X 0x71054
5988 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
5989
5990 /*
5991 * Computing Link M and N values for the Display Port link
5992 *
5993 * Link M / N = pixel_clock / ls_clk
5994 *
5995 * (the DP spec calls pixel_clock the 'strm_clk')
5996 *
5997 * The Link value is transmitted in the Main Stream
5998 * Attributes and VB-ID.
5999 */
6000
6001 #define _PIPEA_LINK_M_G4X 0x70060
6002 #define _PIPEB_LINK_M_G4X 0x71060
6003 #define PIPEA_DP_LINK_M_MASK (0xffffff)
6004
6005 #define _PIPEA_LINK_N_G4X 0x70064
6006 #define _PIPEB_LINK_N_G4X 0x71064
6007 #define PIPEA_DP_LINK_N_MASK (0xffffff)
6008
6009 #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
6010 #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
6011 #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
6012 #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
6013
6014 /* Display & cursor control */
6015
6016 /* Pipe A */
6017 #define _PIPEADSL 0x70000
6018 #define DSL_LINEMASK_GEN2 0x00000fff
6019 #define DSL_LINEMASK_GEN3 0x00001fff
6020 #define _PIPEACONF 0x70008
6021 #define PIPECONF_ENABLE (1 << 31)
6022 #define PIPECONF_DISABLE 0
6023 #define PIPECONF_DOUBLE_WIDE (1 << 30)
6024 #define I965_PIPECONF_ACTIVE (1 << 30)
6025 #define PIPECONF_DSI_PLL_LOCKED (1 << 29) /* vlv & pipe A only */
6026 #define PIPECONF_FRAME_START_DELAY_MASK (3 << 27) /* pre-hsw */
6027 #define PIPECONF_FRAME_START_DELAY(x) ((x) << 27) /* pre-hsw: 0-3 */
6028 #define PIPECONF_SINGLE_WIDE 0
6029 #define PIPECONF_PIPE_UNLOCKED 0
6030 #define PIPECONF_PIPE_LOCKED (1 << 25)
6031 #define PIPECONF_FORCE_BORDER (1 << 25)
6032 #define PIPECONF_GAMMA_MODE_MASK_I9XX (1 << 24) /* gmch */
6033 #define PIPECONF_GAMMA_MODE_MASK_ILK (3 << 24) /* ilk-ivb */
6034 #define PIPECONF_GAMMA_MODE_8BIT (0 << 24) /* gmch,ilk-ivb */
6035 #define PIPECONF_GAMMA_MODE_10BIT (1 << 24) /* gmch,ilk-ivb */
6036 #define PIPECONF_GAMMA_MODE_12BIT (2 << 24) /* ilk-ivb */
6037 #define PIPECONF_GAMMA_MODE_SPLIT (3 << 24) /* ivb */
6038 #define PIPECONF_GAMMA_MODE(x) ((x) << 24) /* pass in GAMMA_MODE_MODE_* */
6039 #define PIPECONF_GAMMA_MODE_SHIFT 24
6040 #define PIPECONF_INTERLACE_MASK (7 << 21)
6041 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
6042 /* Note that pre-gen3 does not support interlaced display directly. Panel
6043 * fitting must be disabled on pre-ilk for interlaced. */
6044 #define PIPECONF_PROGRESSIVE (0 << 21)
6045 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
6046 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
6047 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
6048 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
6049 /* Ironlake and later have a complete new set of values for interlaced. PFIT
6050 * means panel fitter required, PF means progressive fetch, DBL means power
6051 * saving pixel doubling. */
6052 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
6053 #define PIPECONF_INTERLACED_ILK (3 << 21)
6054 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
6055 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
6056 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
6057 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
6058 #define PIPECONF_CXSR_DOWNCLOCK (1 << 16)
6059 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
6060 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
6061 #define PIPECONF_OUTPUT_COLORSPACE_MASK (3 << 11) /* ilk-ivb */
6062 #define PIPECONF_OUTPUT_COLORSPACE_RGB (0 << 11) /* ilk-ivb */
6063 #define PIPECONF_OUTPUT_COLORSPACE_YUV601 (1 << 11) /* ilk-ivb */
6064 #define PIPECONF_OUTPUT_COLORSPACE_YUV709 (2 << 11) /* ilk-ivb */
6065 #define PIPECONF_OUTPUT_COLORSPACE_YUV_HSW (1 << 11) /* hsw only */
6066 #define PIPECONF_BPC_MASK (0x7 << 5)
6067 #define PIPECONF_8BPC (0 << 5)
6068 #define PIPECONF_10BPC (1 << 5)
6069 #define PIPECONF_6BPC (2 << 5)
6070 #define PIPECONF_12BPC (3 << 5)
6071 #define PIPECONF_DITHER_EN (1 << 4)
6072 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
6073 #define PIPECONF_DITHER_TYPE_SP (0 << 2)
6074 #define PIPECONF_DITHER_TYPE_ST1 (1 << 2)
6075 #define PIPECONF_DITHER_TYPE_ST2 (2 << 2)
6076 #define PIPECONF_DITHER_TYPE_TEMP (3 << 2)
6077 #define _PIPEASTAT 0x70024
6078 #define PIPE_FIFO_UNDERRUN_STATUS (1UL << 31)
6079 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL << 30)
6080 #define PIPE_CRC_ERROR_ENABLE (1UL << 29)
6081 #define PIPE_CRC_DONE_ENABLE (1UL << 28)
6082 #define PERF_COUNTER2_INTERRUPT_EN (1UL << 27)
6083 #define PIPE_GMBUS_EVENT_ENABLE (1UL << 27)
6084 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL << 26)
6085 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL << 26)
6086 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL << 25)
6087 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL << 24)
6088 #define PIPE_DPST_EVENT_ENABLE (1UL << 23)
6089 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL << 22)
6090 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL << 22)
6091 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL << 21)
6092 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL << 20)
6093 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL << 19)
6094 #define PERF_COUNTER_INTERRUPT_EN (1UL << 19)
6095 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL << 18) /* pre-965 */
6096 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL << 18) /* 965 or later */
6097 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL << 17)
6098 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL << 17)
6099 #define PIPEA_HBLANK_INT_EN_VLV (1UL << 16)
6100 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL << 16)
6101 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL << 15)
6102 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL << 14)
6103 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL << 13)
6104 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL << 12)
6105 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL << 11)
6106 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL << 11)
6107 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL << 10)
6108 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL << 10)
6109 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL << 9)
6110 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL << 8)
6111 #define PIPE_DPST_EVENT_STATUS (1UL << 7)
6112 #define PIPE_A_PSR_STATUS_VLV (1UL << 6)
6113 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL << 6)
6114 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL << 5)
6115 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL << 4)
6116 #define PIPE_B_PSR_STATUS_VLV (1UL << 3)
6117 #define PERF_COUNTER_INTERRUPT_STATUS (1UL << 3)
6118 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL << 2) /* pre-965 */
6119 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL << 2) /* 965 or later */
6120 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL << 1)
6121 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL << 1)
6122 #define PIPE_HBLANK_INT_STATUS (1UL << 0)
6123 #define PIPE_OVERLAY_UPDATED_STATUS (1UL << 0)
6124
6125 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
6126 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
6127
6128 #define PIPE_A_OFFSET 0x70000
6129 #define PIPE_B_OFFSET 0x71000
6130 #define PIPE_C_OFFSET 0x72000
6131 #define PIPE_D_OFFSET 0x73000
6132 #define CHV_PIPE_C_OFFSET 0x74000
6133 /*
6134 * There's actually no pipe EDP. Some pipe registers have
6135 * simply shifted from the pipe to the transcoder, while
6136 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
6137 * to access such registers in transcoder EDP.
6138 */
6139 #define PIPE_EDP_OFFSET 0x7f000
6140
6141 /* ICL DSI 0 and 1 */
6142 #define PIPE_DSI0_OFFSET 0x7b000
6143 #define PIPE_DSI1_OFFSET 0x7b800
6144
6145 #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
6146 #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
6147 #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
6148 #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
6149 #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
6150
6151 #define _PIPEAGCMAX 0x70010
6152 #define _PIPEBGCMAX 0x71010
6153 #define PIPEGCMAX(pipe, i) _MMIO_PIPE2(pipe, _PIPEAGCMAX + (i) * 4)
6154
6155 #define _PIPE_ARB_CTL_A 0x70028 /* icl+ */
6156 #define PIPE_ARB_CTL(pipe) _MMIO_PIPE2(pipe, _PIPE_ARB_CTL_A)
6157 #define PIPE_ARB_USE_PROG_SLOTS REG_BIT(13)
6158
6159 #define _PIPE_MISC_A 0x70030
6160 #define _PIPE_MISC_B 0x71030
6161 #define PIPEMISC_YUV420_ENABLE (1 << 27) /* glk+ */
6162 #define PIPEMISC_YUV420_MODE_FULL_BLEND (1 << 26) /* glk+ */
6163 #define PIPEMISC_HDR_MODE_PRECISION (1 << 23) /* icl+ */
6164 #define PIPEMISC_OUTPUT_COLORSPACE_YUV (1 << 11)
6165 #define PIPEMISC_PIXEL_ROUNDING_TRUNC REG_BIT(8) /* tgl+ */
6166 #define PIPEMISC_DITHER_BPC_MASK (7 << 5)
6167 #define PIPEMISC_DITHER_8_BPC (0 << 5)
6168 #define PIPEMISC_DITHER_10_BPC (1 << 5)
6169 #define PIPEMISC_DITHER_6_BPC (2 << 5)
6170 #define PIPEMISC_DITHER_12_BPC (3 << 5)
6171 #define PIPEMISC_DITHER_ENABLE (1 << 4)
6172 #define PIPEMISC_DITHER_TYPE_MASK (3 << 2)
6173 #define PIPEMISC_DITHER_TYPE_SP (0 << 2)
6174 #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
6175
6176 #define _PIPE_MISC2_A 0x7002C
6177 #define _PIPE_MISC2_B 0x7102C
6178 #define PIPE_MISC2_BUBBLE_COUNTER_SCALER_EN (0x50 << 24)
6179 #define PIPE_MISC2_BUBBLE_COUNTER_SCALER_DIS (0x14 << 24)
6180 #define PIPE_MISC2_UNDERRUN_BUBBLE_COUNTER_MASK (0xff << 24)
6181 #define PIPE_MISC2(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC2_A)
6182
6183 /* Skylake+ pipe bottom (background) color */
6184 #define _SKL_BOTTOM_COLOR_A 0x70034
6185 #define SKL_BOTTOM_COLOR_GAMMA_ENABLE (1 << 31)
6186 #define SKL_BOTTOM_COLOR_CSC_ENABLE (1 << 30)
6187 #define SKL_BOTTOM_COLOR(pipe) _MMIO_PIPE2(pipe, _SKL_BOTTOM_COLOR_A)
6188
6189 #define _ICL_PIPE_A_STATUS 0x70058
6190 #define ICL_PIPESTATUS(pipe) _MMIO_PIPE2(pipe, _ICL_PIPE_A_STATUS)
6191 #define PIPE_STATUS_UNDERRUN REG_BIT(31)
6192 #define PIPE_STATUS_SOFT_UNDERRUN_XELPD REG_BIT(28)
6193 #define PIPE_STATUS_HARD_UNDERRUN_XELPD REG_BIT(27)
6194 #define PIPE_STATUS_PORT_UNDERRUN_XELPD REG_BIT(26)
6195
6196 #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
6197 #define PIPEB_LINE_COMPARE_INT_EN (1 << 29)
6198 #define PIPEB_HLINE_INT_EN (1 << 28)
6199 #define PIPEB_VBLANK_INT_EN (1 << 27)
6200 #define SPRITED_FLIP_DONE_INT_EN (1 << 26)
6201 #define SPRITEC_FLIP_DONE_INT_EN (1 << 25)
6202 #define PLANEB_FLIP_DONE_INT_EN (1 << 24)
6203 #define PIPE_PSR_INT_EN (1 << 22)
6204 #define PIPEA_LINE_COMPARE_INT_EN (1 << 21)
6205 #define PIPEA_HLINE_INT_EN (1 << 20)
6206 #define PIPEA_VBLANK_INT_EN (1 << 19)
6207 #define SPRITEB_FLIP_DONE_INT_EN (1 << 18)
6208 #define SPRITEA_FLIP_DONE_INT_EN (1 << 17)
6209 #define PLANEA_FLIPDONE_INT_EN (1 << 16)
6210 #define PIPEC_LINE_COMPARE_INT_EN (1 << 13)
6211 #define PIPEC_HLINE_INT_EN (1 << 12)
6212 #define PIPEC_VBLANK_INT_EN (1 << 11)
6213 #define SPRITEF_FLIPDONE_INT_EN (1 << 10)
6214 #define SPRITEE_FLIPDONE_INT_EN (1 << 9)
6215 #define PLANEC_FLIPDONE_INT_EN (1 << 8)
6216
6217 #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
6218 #define SPRITEF_INVALID_GTT_INT_EN (1 << 27)
6219 #define SPRITEE_INVALID_GTT_INT_EN (1 << 26)
6220 #define PLANEC_INVALID_GTT_INT_EN (1 << 25)
6221 #define CURSORC_INVALID_GTT_INT_EN (1 << 24)
6222 #define CURSORB_INVALID_GTT_INT_EN (1 << 23)
6223 #define CURSORA_INVALID_GTT_INT_EN (1 << 22)
6224 #define SPRITED_INVALID_GTT_INT_EN (1 << 21)
6225 #define SPRITEC_INVALID_GTT_INT_EN (1 << 20)
6226 #define PLANEB_INVALID_GTT_INT_EN (1 << 19)
6227 #define SPRITEB_INVALID_GTT_INT_EN (1 << 18)
6228 #define SPRITEA_INVALID_GTT_INT_EN (1 << 17)
6229 #define PLANEA_INVALID_GTT_INT_EN (1 << 16)
6230 #define DPINVGTT_EN_MASK 0xff0000
6231 #define DPINVGTT_EN_MASK_CHV 0xfff0000
6232 #define SPRITEF_INVALID_GTT_STATUS (1 << 11)
6233 #define SPRITEE_INVALID_GTT_STATUS (1 << 10)
6234 #define PLANEC_INVALID_GTT_STATUS (1 << 9)
6235 #define CURSORC_INVALID_GTT_STATUS (1 << 8)
6236 #define CURSORB_INVALID_GTT_STATUS (1 << 7)
6237 #define CURSORA_INVALID_GTT_STATUS (1 << 6)
6238 #define SPRITED_INVALID_GTT_STATUS (1 << 5)
6239 #define SPRITEC_INVALID_GTT_STATUS (1 << 4)
6240 #define PLANEB_INVALID_GTT_STATUS (1 << 3)
6241 #define SPRITEB_INVALID_GTT_STATUS (1 << 2)
6242 #define SPRITEA_INVALID_GTT_STATUS (1 << 1)
6243 #define PLANEA_INVALID_GTT_STATUS (1 << 0)
6244 #define DPINVGTT_STATUS_MASK 0xff
6245 #define DPINVGTT_STATUS_MASK_CHV 0xfff
6246
6247 #define DSPARB _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70030)
6248 #define DSPARB_CSTART_MASK (0x7f << 7)
6249 #define DSPARB_CSTART_SHIFT 7
6250 #define DSPARB_BSTART_MASK (0x7f)
6251 #define DSPARB_BSTART_SHIFT 0
6252 #define DSPARB_BEND_SHIFT 9 /* on 855 */
6253 #define DSPARB_AEND_SHIFT 0
6254 #define DSPARB_SPRITEA_SHIFT_VLV 0
6255 #define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
6256 #define DSPARB_SPRITEB_SHIFT_VLV 8
6257 #define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
6258 #define DSPARB_SPRITEC_SHIFT_VLV 16
6259 #define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
6260 #define DSPARB_SPRITED_SHIFT_VLV 24
6261 #define DSPARB_SPRITED_MASK_VLV (0xff << 24)
6262 #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
6263 #define DSPARB_SPRITEA_HI_SHIFT_VLV 0
6264 #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
6265 #define DSPARB_SPRITEB_HI_SHIFT_VLV 4
6266 #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
6267 #define DSPARB_SPRITEC_HI_SHIFT_VLV 8
6268 #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
6269 #define DSPARB_SPRITED_HI_SHIFT_VLV 12
6270 #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
6271 #define DSPARB_SPRITEE_HI_SHIFT_VLV 16
6272 #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
6273 #define DSPARB_SPRITEF_HI_SHIFT_VLV 20
6274 #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
6275 #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
6276 #define DSPARB_SPRITEE_SHIFT_VLV 0
6277 #define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
6278 #define DSPARB_SPRITEF_SHIFT_VLV 8
6279 #define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
6280
6281 /* pnv/gen4/g4x/vlv/chv */
6282 #define DSPFW1 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70034)
6283 #define DSPFW_SR_SHIFT 23
6284 #define DSPFW_SR_MASK (0x1ff << 23)
6285 #define DSPFW_CURSORB_SHIFT 16
6286 #define DSPFW_CURSORB_MASK (0x3f << 16)
6287 #define DSPFW_PLANEB_SHIFT 8
6288 #define DSPFW_PLANEB_MASK (0x7f << 8)
6289 #define DSPFW_PLANEB_MASK_VLV (0xff << 8) /* vlv/chv */
6290 #define DSPFW_PLANEA_SHIFT 0
6291 #define DSPFW_PLANEA_MASK (0x7f << 0)
6292 #define DSPFW_PLANEA_MASK_VLV (0xff << 0) /* vlv/chv */
6293 #define DSPFW2 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70038)
6294 #define DSPFW_FBC_SR_EN (1 << 31) /* g4x */
6295 #define DSPFW_FBC_SR_SHIFT 28
6296 #define DSPFW_FBC_SR_MASK (0x7 << 28) /* g4x */
6297 #define DSPFW_FBC_HPLL_SR_SHIFT 24
6298 #define DSPFW_FBC_HPLL_SR_MASK (0xf << 24) /* g4x */
6299 #define DSPFW_SPRITEB_SHIFT (16)
6300 #define DSPFW_SPRITEB_MASK (0x7f << 16) /* g4x */
6301 #define DSPFW_SPRITEB_MASK_VLV (0xff << 16) /* vlv/chv */
6302 #define DSPFW_CURSORA_SHIFT 8
6303 #define DSPFW_CURSORA_MASK (0x3f << 8)
6304 #define DSPFW_PLANEC_OLD_SHIFT 0
6305 #define DSPFW_PLANEC_OLD_MASK (0x7f << 0) /* pre-gen4 sprite C */
6306 #define DSPFW_SPRITEA_SHIFT 0
6307 #define DSPFW_SPRITEA_MASK (0x7f << 0) /* g4x */
6308 #define DSPFW_SPRITEA_MASK_VLV (0xff << 0) /* vlv/chv */
6309 #define DSPFW3 _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x7003c)
6310 #define DSPFW_HPLL_SR_EN (1 << 31)
6311 #define PINEVIEW_SELF_REFRESH_EN (1 << 30)
6312 #define DSPFW_CURSOR_SR_SHIFT 24
6313 #define DSPFW_CURSOR_SR_MASK (0x3f << 24)
6314 #define DSPFW_HPLL_CURSOR_SHIFT 16
6315 #define DSPFW_HPLL_CURSOR_MASK (0x3f << 16)
6316 #define DSPFW_HPLL_SR_SHIFT 0
6317 #define DSPFW_HPLL_SR_MASK (0x1ff << 0)
6318
6319 /* vlv/chv */
6320 #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
6321 #define DSPFW_SPRITEB_WM1_SHIFT 16
6322 #define DSPFW_SPRITEB_WM1_MASK (0xff << 16)
6323 #define DSPFW_CURSORA_WM1_SHIFT 8
6324 #define DSPFW_CURSORA_WM1_MASK (0x3f << 8)
6325 #define DSPFW_SPRITEA_WM1_SHIFT 0
6326 #define DSPFW_SPRITEA_WM1_MASK (0xff << 0)
6327 #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
6328 #define DSPFW_PLANEB_WM1_SHIFT 24
6329 #define DSPFW_PLANEB_WM1_MASK (0xff << 24)
6330 #define DSPFW_PLANEA_WM1_SHIFT 16
6331 #define DSPFW_PLANEA_WM1_MASK (0xff << 16)
6332 #define DSPFW_CURSORB_WM1_SHIFT 8
6333 #define DSPFW_CURSORB_WM1_MASK (0x3f << 8)
6334 #define DSPFW_CURSOR_SR_WM1_SHIFT 0
6335 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f << 0)
6336 #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
6337 #define DSPFW_SR_WM1_SHIFT 0
6338 #define DSPFW_SR_WM1_MASK (0x1ff << 0)
6339 #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
6340 #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
6341 #define DSPFW_SPRITED_WM1_SHIFT 24
6342 #define DSPFW_SPRITED_WM1_MASK (0xff << 24)
6343 #define DSPFW_SPRITED_SHIFT 16
6344 #define DSPFW_SPRITED_MASK_VLV (0xff << 16)
6345 #define DSPFW_SPRITEC_WM1_SHIFT 8
6346 #define DSPFW_SPRITEC_WM1_MASK (0xff << 8)
6347 #define DSPFW_SPRITEC_SHIFT 0
6348 #define DSPFW_SPRITEC_MASK_VLV (0xff << 0)
6349 #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
6350 #define DSPFW_SPRITEF_WM1_SHIFT 24
6351 #define DSPFW_SPRITEF_WM1_MASK (0xff << 24)
6352 #define DSPFW_SPRITEF_SHIFT 16
6353 #define DSPFW_SPRITEF_MASK_VLV (0xff << 16)
6354 #define DSPFW_SPRITEE_WM1_SHIFT 8
6355 #define DSPFW_SPRITEE_WM1_MASK (0xff << 8)
6356 #define DSPFW_SPRITEE_SHIFT 0
6357 #define DSPFW_SPRITEE_MASK_VLV (0xff << 0)
6358 #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
6359 #define DSPFW_PLANEC_WM1_SHIFT 24
6360 #define DSPFW_PLANEC_WM1_MASK (0xff << 24)
6361 #define DSPFW_PLANEC_SHIFT 16
6362 #define DSPFW_PLANEC_MASK_VLV (0xff << 16)
6363 #define DSPFW_CURSORC_WM1_SHIFT 8
6364 #define DSPFW_CURSORC_WM1_MASK (0x3f << 16)
6365 #define DSPFW_CURSORC_SHIFT 0
6366 #define DSPFW_CURSORC_MASK (0x3f << 0)
6367
6368 /* vlv/chv high order bits */
6369 #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
6370 #define DSPFW_SR_HI_SHIFT 24
6371 #define DSPFW_SR_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
6372 #define DSPFW_SPRITEF_HI_SHIFT 23
6373 #define DSPFW_SPRITEF_HI_MASK (1 << 23)
6374 #define DSPFW_SPRITEE_HI_SHIFT 22
6375 #define DSPFW_SPRITEE_HI_MASK (1 << 22)
6376 #define DSPFW_PLANEC_HI_SHIFT 21
6377 #define DSPFW_PLANEC_HI_MASK (1 << 21)
6378 #define DSPFW_SPRITED_HI_SHIFT 20
6379 #define DSPFW_SPRITED_HI_MASK (1 << 20)
6380 #define DSPFW_SPRITEC_HI_SHIFT 16
6381 #define DSPFW_SPRITEC_HI_MASK (1 << 16)
6382 #define DSPFW_PLANEB_HI_SHIFT 12
6383 #define DSPFW_PLANEB_HI_MASK (1 << 12)
6384 #define DSPFW_SPRITEB_HI_SHIFT 8
6385 #define DSPFW_SPRITEB_HI_MASK (1 << 8)
6386 #define DSPFW_SPRITEA_HI_SHIFT 4
6387 #define DSPFW_SPRITEA_HI_MASK (1 << 4)
6388 #define DSPFW_PLANEA_HI_SHIFT 0
6389 #define DSPFW_PLANEA_HI_MASK (1 << 0)
6390 #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
6391 #define DSPFW_SR_WM1_HI_SHIFT 24
6392 #define DSPFW_SR_WM1_HI_MASK (3 << 24) /* 2 bits for chv, 1 for vlv */
6393 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23
6394 #define DSPFW_SPRITEF_WM1_HI_MASK (1 << 23)
6395 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22
6396 #define DSPFW_SPRITEE_WM1_HI_MASK (1 << 22)
6397 #define DSPFW_PLANEC_WM1_HI_SHIFT 21
6398 #define DSPFW_PLANEC_WM1_HI_MASK (1 << 21)
6399 #define DSPFW_SPRITED_WM1_HI_SHIFT 20
6400 #define DSPFW_SPRITED_WM1_HI_MASK (1 << 20)
6401 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16
6402 #define DSPFW_SPRITEC_WM1_HI_MASK (1 << 16)
6403 #define DSPFW_PLANEB_WM1_HI_SHIFT 12
6404 #define DSPFW_PLANEB_WM1_HI_MASK (1 << 12)
6405 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8
6406 #define DSPFW_SPRITEB_WM1_HI_MASK (1 << 8)
6407 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4
6408 #define DSPFW_SPRITEA_WM1_HI_MASK (1 << 4)
6409 #define DSPFW_PLANEA_WM1_HI_SHIFT 0
6410 #define DSPFW_PLANEA_WM1_HI_MASK (1 << 0)
6411
6412 /* drain latency register values*/
6413 #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
6414 #define DDL_CURSOR_SHIFT 24
6415 #define DDL_SPRITE_SHIFT(sprite) (8 + 8 * (sprite))
6416 #define DDL_PLANE_SHIFT 0
6417 #define DDL_PRECISION_HIGH (1 << 7)
6418 #define DDL_PRECISION_LOW (0 << 7)
6419 #define DRAIN_LATENCY_MASK 0x7f
6420
6421 #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
6422 #define CBR_PND_DEADLINE_DISABLE (1 << 31)
6423 #define CBR_PWM_CLOCK_MUX_SELECT (1 << 30)
6424
6425 #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
6426 #define CBR_DPLLBMD_PIPE(pipe) (1 << (7 + (pipe) * 11)) /* pipes B and C */
6427
6428 /* FIFO watermark sizes etc */
6429 #define G4X_FIFO_LINE_SIZE 64
6430 #define I915_FIFO_LINE_SIZE 64
6431 #define I830_FIFO_LINE_SIZE 32
6432
6433 #define VALLEYVIEW_FIFO_SIZE 255
6434 #define G4X_FIFO_SIZE 127
6435 #define I965_FIFO_SIZE 512
6436 #define I945_FIFO_SIZE 127
6437 #define I915_FIFO_SIZE 95
6438 #define I855GM_FIFO_SIZE 127 /* In cachelines */
6439 #define I830_FIFO_SIZE 95
6440
6441 #define VALLEYVIEW_MAX_WM 0xff
6442 #define G4X_MAX_WM 0x3f
6443 #define I915_MAX_WM 0x3f
6444
6445 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
6446 #define PINEVIEW_FIFO_LINE_SIZE 64
6447 #define PINEVIEW_MAX_WM 0x1ff
6448 #define PINEVIEW_DFT_WM 0x3f
6449 #define PINEVIEW_DFT_HPLLOFF_WM 0
6450 #define PINEVIEW_GUARD_WM 10
6451 #define PINEVIEW_CURSOR_FIFO 64
6452 #define PINEVIEW_CURSOR_MAX_WM 0x3f
6453 #define PINEVIEW_CURSOR_DFT_WM 0
6454 #define PINEVIEW_CURSOR_GUARD_WM 5
6455
6456 #define VALLEYVIEW_CURSOR_MAX_WM 64
6457 #define I965_CURSOR_FIFO 64
6458 #define I965_CURSOR_MAX_WM 32
6459 #define I965_CURSOR_DFT_WM 8
6460
6461 /* Watermark register definitions for SKL */
6462 #define _CUR_WM_A_0 0x70140
6463 #define _CUR_WM_B_0 0x71140
6464 #define _CUR_WM_SAGV_A 0x70158
6465 #define _CUR_WM_SAGV_B 0x71158
6466 #define _CUR_WM_SAGV_TRANS_A 0x7015C
6467 #define _CUR_WM_SAGV_TRANS_B 0x7115C
6468 #define _CUR_WM_TRANS_A 0x70168
6469 #define _CUR_WM_TRANS_B 0x71168
6470 #define _PLANE_WM_1_A_0 0x70240
6471 #define _PLANE_WM_1_B_0 0x71240
6472 #define _PLANE_WM_2_A_0 0x70340
6473 #define _PLANE_WM_2_B_0 0x71340
6474 #define _PLANE_WM_SAGV_1_A 0x70258
6475 #define _PLANE_WM_SAGV_1_B 0x71258
6476 #define _PLANE_WM_SAGV_2_A 0x70358
6477 #define _PLANE_WM_SAGV_2_B 0x71358
6478 #define _PLANE_WM_SAGV_TRANS_1_A 0x7025C
6479 #define _PLANE_WM_SAGV_TRANS_1_B 0x7125C
6480 #define _PLANE_WM_SAGV_TRANS_2_A 0x7035C
6481 #define _PLANE_WM_SAGV_TRANS_2_B 0x7135C
6482 #define _PLANE_WM_TRANS_1_A 0x70268
6483 #define _PLANE_WM_TRANS_1_B 0x71268
6484 #define _PLANE_WM_TRANS_2_A 0x70368
6485 #define _PLANE_WM_TRANS_2_B 0x71368
6486 #define PLANE_WM_EN (1 << 31)
6487 #define PLANE_WM_IGNORE_LINES (1 << 30)
6488 #define PLANE_WM_LINES_MASK REG_GENMASK(26, 14)
6489 #define PLANE_WM_BLOCKS_MASK REG_GENMASK(11, 0)
6490
6491 #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
6492 #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
6493 #define CUR_WM_SAGV(pipe) _MMIO_PIPE(pipe, _CUR_WM_SAGV_A, _CUR_WM_SAGV_B)
6494 #define CUR_WM_SAGV_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_SAGV_TRANS_A, _CUR_WM_SAGV_TRANS_B)
6495 #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A, _CUR_WM_TRANS_B)
6496 #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
6497 #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
6498 #define _PLANE_WM_BASE(pipe, plane) \
6499 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
6500 #define PLANE_WM(pipe, plane, level) \
6501 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
6502 #define _PLANE_WM_SAGV_1(pipe) \
6503 _PIPE(pipe, _PLANE_WM_SAGV_1_A, _PLANE_WM_SAGV_1_B)
6504 #define _PLANE_WM_SAGV_2(pipe) \
6505 _PIPE(pipe, _PLANE_WM_SAGV_2_A, _PLANE_WM_SAGV_2_B)
6506 #define PLANE_WM_SAGV(pipe, plane) \
6507 _MMIO(_PLANE(plane, _PLANE_WM_SAGV_1(pipe), _PLANE_WM_SAGV_2(pipe)))
6508 #define _PLANE_WM_SAGV_TRANS_1(pipe) \
6509 _PIPE(pipe, _PLANE_WM_SAGV_TRANS_1_A, _PLANE_WM_SAGV_TRANS_1_B)
6510 #define _PLANE_WM_SAGV_TRANS_2(pipe) \
6511 _PIPE(pipe, _PLANE_WM_SAGV_TRANS_2_A, _PLANE_WM_SAGV_TRANS_2_B)
6512 #define PLANE_WM_SAGV_TRANS(pipe, plane) \
6513 _MMIO(_PLANE(plane, _PLANE_WM_SAGV_TRANS_1(pipe), _PLANE_WM_SAGV_TRANS_2(pipe)))
6514 #define _PLANE_WM_TRANS_1(pipe) \
6515 _PIPE(pipe, _PLANE_WM_TRANS_1_A, _PLANE_WM_TRANS_1_B)
6516 #define _PLANE_WM_TRANS_2(pipe) \
6517 _PIPE(pipe, _PLANE_WM_TRANS_2_A, _PLANE_WM_TRANS_2_B)
6518 #define PLANE_WM_TRANS(pipe, plane) \
6519 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
6520
6521 /* define the Watermark register on Ironlake */
6522 #define _WM0_PIPEA_ILK 0x45100
6523 #define _WM0_PIPEB_ILK 0x45104
6524 #define _WM0_PIPEC_IVB 0x45200
6525 #define WM0_PIPE_ILK(pipe) _MMIO_PIPE3((pipe), _WM0_PIPEA_ILK, \
6526 _WM0_PIPEB_ILK, _WM0_PIPEC_IVB)
6527 #define WM0_PIPE_PLANE_MASK (0xffff << 16)
6528 #define WM0_PIPE_PLANE_SHIFT 16
6529 #define WM0_PIPE_SPRITE_MASK (0xff << 8)
6530 #define WM0_PIPE_SPRITE_SHIFT 8
6531 #define WM0_PIPE_CURSOR_MASK (0xff)
6532 #define WM1_LP_ILK _MMIO(0x45108)
6533 #define WM1_LP_SR_EN (1 << 31)
6534 #define WM1_LP_LATENCY_SHIFT 24
6535 #define WM1_LP_LATENCY_MASK (0x7f << 24)
6536 #define WM1_LP_FBC_MASK (0xf << 20)
6537 #define WM1_LP_FBC_SHIFT 20
6538 #define WM1_LP_FBC_SHIFT_BDW 19
6539 #define WM1_LP_SR_MASK (0x7ff << 8)
6540 #define WM1_LP_SR_SHIFT 8
6541 #define WM1_LP_CURSOR_MASK (0xff)
6542 #define WM2_LP_ILK _MMIO(0x4510c)
6543 #define WM2_LP_EN (1 << 31)
6544 #define WM3_LP_ILK _MMIO(0x45110)
6545 #define WM3_LP_EN (1 << 31)
6546 #define WM1S_LP_ILK _MMIO(0x45120)
6547 #define WM2S_LP_IVB _MMIO(0x45124)
6548 #define WM3S_LP_IVB _MMIO(0x45128)
6549 #define WM1S_LP_EN (1 << 31)
6550
6551 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
6552 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
6553 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
6554
6555 /* Memory latency timer register */
6556 #define MLTR_ILK _MMIO(0x11222)
6557 #define MLTR_WM1_SHIFT 0
6558 #define MLTR_WM2_SHIFT 8
6559 /* the unit of memory self-refresh latency time is 0.5us */
6560 #define ILK_SRLT_MASK 0x3f
6561
6562
6563 /* the address where we get all kinds of latency value */
6564 #define SSKPD _MMIO(0x5d10)
6565 #define SSKPD_WM_MASK 0x3f
6566 #define SSKPD_WM0_SHIFT 0
6567 #define SSKPD_WM1_SHIFT 8
6568 #define SSKPD_WM2_SHIFT 16
6569 #define SSKPD_WM3_SHIFT 24
6570
6571 /*
6572 * The two pipe frame counter registers are not synchronized, so
6573 * reading a stable value is somewhat tricky. The following code
6574 * should work:
6575 *
6576 * do {
6577 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6578 * PIPE_FRAME_HIGH_SHIFT;
6579 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
6580 * PIPE_FRAME_LOW_SHIFT);
6581 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
6582 * PIPE_FRAME_HIGH_SHIFT);
6583 * } while (high1 != high2);
6584 * frame = (high1 << 8) | low1;
6585 */
6586 #define _PIPEAFRAMEHIGH 0x70040
6587 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
6588 #define PIPE_FRAME_HIGH_SHIFT 0
6589 #define _PIPEAFRAMEPIXEL 0x70044
6590 #define PIPE_FRAME_LOW_MASK 0xff000000
6591 #define PIPE_FRAME_LOW_SHIFT 24
6592 #define PIPE_PIXEL_MASK 0x00ffffff
6593 #define PIPE_PIXEL_SHIFT 0
6594 /* GM45+ just has to be different */
6595 #define _PIPEA_FRMCOUNT_G4X 0x70040
6596 #define _PIPEA_FLIPCOUNT_G4X 0x70044
6597 #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
6598 #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
6599
6600 /* Cursor A & B regs */
6601 #define _CURACNTR 0x70080
6602 /* Old style CUR*CNTR flags (desktop 8xx) */
6603 #define CURSOR_ENABLE 0x80000000
6604 #define CURSOR_GAMMA_ENABLE 0x40000000
6605 #define CURSOR_STRIDE_SHIFT 28
6606 #define CURSOR_STRIDE(x) ((ffs(x) - 9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
6607 #define CURSOR_FORMAT_SHIFT 24
6608 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
6609 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
6610 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
6611 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
6612 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
6613 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
6614 /* New style CUR*CNTR flags */
6615 #define MCURSOR_MODE 0x27
6616 #define MCURSOR_MODE_DISABLE 0x00
6617 #define MCURSOR_MODE_128_32B_AX 0x02
6618 #define MCURSOR_MODE_256_32B_AX 0x03
6619 #define MCURSOR_MODE_64_32B_AX 0x07
6620 #define MCURSOR_MODE_128_ARGB_AX ((1 << 5) | MCURSOR_MODE_128_32B_AX)
6621 #define MCURSOR_MODE_256_ARGB_AX ((1 << 5) | MCURSOR_MODE_256_32B_AX)
6622 #define MCURSOR_MODE_64_ARGB_AX ((1 << 5) | MCURSOR_MODE_64_32B_AX)
6623 #define MCURSOR_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
6624 #define MCURSOR_ARB_SLOTS(x) REG_FIELD_PREP(MCURSOR_ARB_SLOTS_MASK, (x)) /* icl+ */
6625 #define MCURSOR_PIPE_SELECT_MASK (0x3 << 28)
6626 #define MCURSOR_PIPE_SELECT_SHIFT 28
6627 #define MCURSOR_PIPE_SELECT(pipe) ((pipe) << 28)
6628 #define MCURSOR_GAMMA_ENABLE (1 << 26)
6629 #define MCURSOR_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
6630 #define MCURSOR_ROTATE_180 (1 << 15)
6631 #define MCURSOR_TRICKLE_FEED_DISABLE (1 << 14)
6632 #define _CURABASE 0x70084
6633 #define _CURAPOS 0x70088
6634 #define CURSOR_POS_MASK 0x007FF
6635 #define CURSOR_POS_SIGN 0x8000
6636 #define CURSOR_X_SHIFT 0
6637 #define CURSOR_Y_SHIFT 16
6638 #define CURSIZE _MMIO(0x700a0) /* 845/865 */
6639 #define _CUR_FBC_CTL_A 0x700a0 /* ivb+ */
6640 #define CUR_FBC_CTL_EN (1 << 31)
6641 #define _CURASURFLIVE 0x700ac /* g4x+ */
6642 #define _CURBCNTR 0x700c0
6643 #define _CURBBASE 0x700c4
6644 #define _CURBPOS 0x700c8
6645
6646 #define _CURBCNTR_IVB 0x71080
6647 #define _CURBBASE_IVB 0x71084
6648 #define _CURBPOS_IVB 0x71088
6649
6650 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
6651 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
6652 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
6653 #define CUR_FBC_CTL(pipe) _CURSOR2(pipe, _CUR_FBC_CTL_A)
6654 #define CURSURFLIVE(pipe) _CURSOR2(pipe, _CURASURFLIVE)
6655
6656 #define CURSOR_A_OFFSET 0x70080
6657 #define CURSOR_B_OFFSET 0x700c0
6658 #define CHV_CURSOR_C_OFFSET 0x700e0
6659 #define IVB_CURSOR_B_OFFSET 0x71080
6660 #define IVB_CURSOR_C_OFFSET 0x72080
6661 #define TGL_CURSOR_D_OFFSET 0x73080
6662
6663 /* Display A control */
6664 #define _DSPAADDR_VLV 0x7017C /* vlv/chv */
6665 #define _DSPACNTR 0x70180
6666 #define DISPLAY_PLANE_ENABLE (1 << 31)
6667 #define DISPLAY_PLANE_DISABLE 0
6668 #define DISPPLANE_GAMMA_ENABLE (1 << 30)
6669 #define DISPPLANE_GAMMA_DISABLE 0
6670 #define DISPPLANE_PIXFORMAT_MASK (0xf << 26)
6671 #define DISPPLANE_YUV422 (0x0 << 26)
6672 #define DISPPLANE_8BPP (0x2 << 26)
6673 #define DISPPLANE_BGRA555 (0x3 << 26)
6674 #define DISPPLANE_BGRX555 (0x4 << 26)
6675 #define DISPPLANE_BGRX565 (0x5 << 26)
6676 #define DISPPLANE_BGRX888 (0x6 << 26)
6677 #define DISPPLANE_BGRA888 (0x7 << 26)
6678 #define DISPPLANE_RGBX101010 (0x8 << 26)
6679 #define DISPPLANE_RGBA101010 (0x9 << 26)
6680 #define DISPPLANE_BGRX101010 (0xa << 26)
6681 #define DISPPLANE_BGRA101010 (0xb << 26)
6682 #define DISPPLANE_RGBX161616 (0xc << 26)
6683 #define DISPPLANE_RGBX888 (0xe << 26)
6684 #define DISPPLANE_RGBA888 (0xf << 26)
6685 #define DISPPLANE_STEREO_ENABLE (1 << 25)
6686 #define DISPPLANE_STEREO_DISABLE 0
6687 #define DISPPLANE_PIPE_CSC_ENABLE (1 << 24) /* ilk+ */
6688 #define DISPPLANE_SEL_PIPE_SHIFT 24
6689 #define DISPPLANE_SEL_PIPE_MASK (3 << DISPPLANE_SEL_PIPE_SHIFT)
6690 #define DISPPLANE_SEL_PIPE(pipe) ((pipe) << DISPPLANE_SEL_PIPE_SHIFT)
6691 #define DISPPLANE_SRC_KEY_ENABLE (1 << 22)
6692 #define DISPPLANE_SRC_KEY_DISABLE 0
6693 #define DISPPLANE_LINE_DOUBLE (1 << 20)
6694 #define DISPPLANE_NO_LINE_DOUBLE 0
6695 #define DISPPLANE_STEREO_POLARITY_FIRST 0
6696 #define DISPPLANE_STEREO_POLARITY_SECOND (1 << 18)
6697 #define DISPPLANE_ALPHA_PREMULTIPLY (1 << 16) /* CHV pipe B */
6698 #define DISPPLANE_ROTATE_180 (1 << 15)
6699 #define DISPPLANE_TRICKLE_FEED_DISABLE (1 << 14) /* Ironlake */
6700 #define DISPPLANE_TILED (1 << 10)
6701 #define DISPPLANE_ASYNC_FLIP (1 << 9) /* g4x+ */
6702 #define DISPPLANE_MIRROR (1 << 8) /* CHV pipe B */
6703 #define _DSPAADDR 0x70184
6704 #define _DSPASTRIDE 0x70188
6705 #define _DSPAPOS 0x7018C /* reserved */
6706 #define _DSPASIZE 0x70190
6707 #define _DSPASURF 0x7019C /* 965+ only */
6708 #define _DSPATILEOFF 0x701A4 /* 965+ only */
6709 #define _DSPAOFFSET 0x701A4 /* HSW */
6710 #define _DSPASURFLIVE 0x701AC
6711 #define _DSPAGAMC 0x701E0
6712
6713 #define DSPADDR_VLV(plane) _MMIO_PIPE2(plane, _DSPAADDR_VLV)
6714 #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
6715 #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
6716 #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
6717 #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
6718 #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
6719 #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
6720 #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
6721 #define DSPLINOFF(plane) DSPADDR(plane)
6722 #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
6723 #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
6724 #define DSPGAMC(plane, i) _MMIO(_PIPE2(plane, _DSPAGAMC) + (5 - (i)) * 4) /* plane C only, 6 x u0.8 */
6725
6726 /* CHV pipe B blender and primary plane */
6727 #define _CHV_BLEND_A 0x60a00
6728 #define CHV_BLEND_LEGACY (0 << 30)
6729 #define CHV_BLEND_ANDROID (1 << 30)
6730 #define CHV_BLEND_MPO (2 << 30)
6731 #define CHV_BLEND_MASK (3 << 30)
6732 #define _CHV_CANVAS_A 0x60a04
6733 #define _PRIMPOS_A 0x60a08
6734 #define _PRIMSIZE_A 0x60a0c
6735 #define _PRIMCNSTALPHA_A 0x60a10
6736 #define PRIM_CONST_ALPHA_ENABLE (1 << 31)
6737
6738 #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
6739 #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
6740 #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
6741 #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
6742 #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
6743
6744 /* Display/Sprite base address macros */
6745 #define DISP_BASEADDR_MASK (0xfffff000)
6746 #define I915_LO_DISPBASE(val) ((val) & ~DISP_BASEADDR_MASK)
6747 #define I915_HI_DISPBASE(val) ((val) & DISP_BASEADDR_MASK)
6748
6749 /*
6750 * VBIOS flags
6751 * gen2:
6752 * [00:06] alm,mgm
6753 * [10:16] all
6754 * [30:32] alm,mgm
6755 * gen3+:
6756 * [00:0f] all
6757 * [10:1f] all
6758 * [30:32] all
6759 */
6760 #define SWF0(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x70410 + (i) * 4)
6761 #define SWF1(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x71410 + (i) * 4)
6762 #define SWF3(i) _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x72414 + (i) * 4)
6763 #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
6764
6765 /* Pipe B */
6766 #define _PIPEBDSL (DISPLAY_MMIO_BASE(dev_priv) + 0x71000)
6767 #define _PIPEBCONF (DISPLAY_MMIO_BASE(dev_priv) + 0x71008)
6768 #define _PIPEBSTAT (DISPLAY_MMIO_BASE(dev_priv) + 0x71024)
6769 #define _PIPEBFRAMEHIGH 0x71040
6770 #define _PIPEBFRAMEPIXEL 0x71044
6771 #define _PIPEB_FRMCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71040)
6772 #define _PIPEB_FLIPCOUNT_G4X (DISPLAY_MMIO_BASE(dev_priv) + 0x71044)
6773
6774
6775 /* Display B control */
6776 #define _DSPBCNTR (DISPLAY_MMIO_BASE(dev_priv) + 0x71180)
6777 #define DISPPLANE_ALPHA_TRANS_ENABLE (1 << 15)
6778 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
6779 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
6780 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
6781 #define _DSPBADDR (DISPLAY_MMIO_BASE(dev_priv) + 0x71184)
6782 #define _DSPBSTRIDE (DISPLAY_MMIO_BASE(dev_priv) + 0x71188)
6783 #define _DSPBPOS (DISPLAY_MMIO_BASE(dev_priv) + 0x7118C)
6784 #define _DSPBSIZE (DISPLAY_MMIO_BASE(dev_priv) + 0x71190)
6785 #define _DSPBSURF (DISPLAY_MMIO_BASE(dev_priv) + 0x7119C)
6786 #define _DSPBTILEOFF (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6787 #define _DSPBOFFSET (DISPLAY_MMIO_BASE(dev_priv) + 0x711A4)
6788 #define _DSPBSURFLIVE (DISPLAY_MMIO_BASE(dev_priv) + 0x711AC)
6789
6790 /* ICL DSI 0 and 1 */
6791 #define _PIPEDSI0CONF 0x7b008
6792 #define _PIPEDSI1CONF 0x7b808
6793
6794 /* Sprite A control */
6795 #define _DVSACNTR 0x72180
6796 #define DVS_ENABLE (1 << 31)
6797 #define DVS_GAMMA_ENABLE (1 << 30)
6798 #define DVS_YUV_RANGE_CORRECTION_DISABLE (1 << 27)
6799 #define DVS_PIXFORMAT_MASK (3 << 25)
6800 #define DVS_FORMAT_YUV422 (0 << 25)
6801 #define DVS_FORMAT_RGBX101010 (1 << 25)
6802 #define DVS_FORMAT_RGBX888 (2 << 25)
6803 #define DVS_FORMAT_RGBX161616 (3 << 25)
6804 #define DVS_PIPE_CSC_ENABLE (1 << 24)
6805 #define DVS_SOURCE_KEY (1 << 22)
6806 #define DVS_RGB_ORDER_XBGR (1 << 20)
6807 #define DVS_YUV_FORMAT_BT709 (1 << 18)
6808 #define DVS_YUV_BYTE_ORDER_MASK (3 << 16)
6809 #define DVS_YUV_ORDER_YUYV (0 << 16)
6810 #define DVS_YUV_ORDER_UYVY (1 << 16)
6811 #define DVS_YUV_ORDER_YVYU (2 << 16)
6812 #define DVS_YUV_ORDER_VYUY (3 << 16)
6813 #define DVS_ROTATE_180 (1 << 15)
6814 #define DVS_DEST_KEY (1 << 2)
6815 #define DVS_TRICKLE_FEED_DISABLE (1 << 14)
6816 #define DVS_TILED (1 << 10)
6817 #define _DVSALINOFF 0x72184
6818 #define _DVSASTRIDE 0x72188
6819 #define _DVSAPOS 0x7218c
6820 #define _DVSASIZE 0x72190
6821 #define _DVSAKEYVAL 0x72194
6822 #define _DVSAKEYMSK 0x72198
6823 #define _DVSASURF 0x7219c
6824 #define _DVSAKEYMAXVAL 0x721a0
6825 #define _DVSATILEOFF 0x721a4
6826 #define _DVSASURFLIVE 0x721ac
6827 #define _DVSAGAMC_G4X 0x721e0 /* g4x */
6828 #define _DVSASCALE 0x72204
6829 #define DVS_SCALE_ENABLE (1 << 31)
6830 #define DVS_FILTER_MASK (3 << 29)
6831 #define DVS_FILTER_MEDIUM (0 << 29)
6832 #define DVS_FILTER_ENHANCING (1 << 29)
6833 #define DVS_FILTER_SOFTENING (2 << 29)
6834 #define DVS_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6835 #define DVS_VERTICAL_OFFSET_ENABLE (1 << 27)
6836 #define _DVSAGAMC_ILK 0x72300 /* ilk/snb */
6837 #define _DVSAGAMCMAX_ILK 0x72340 /* ilk/snb */
6838
6839 #define _DVSBCNTR 0x73180
6840 #define _DVSBLINOFF 0x73184
6841 #define _DVSBSTRIDE 0x73188
6842 #define _DVSBPOS 0x7318c
6843 #define _DVSBSIZE 0x73190
6844 #define _DVSBKEYVAL 0x73194
6845 #define _DVSBKEYMSK 0x73198
6846 #define _DVSBSURF 0x7319c
6847 #define _DVSBKEYMAXVAL 0x731a0
6848 #define _DVSBTILEOFF 0x731a4
6849 #define _DVSBSURFLIVE 0x731ac
6850 #define _DVSBGAMC_G4X 0x731e0 /* g4x */
6851 #define _DVSBSCALE 0x73204
6852 #define _DVSBGAMC_ILK 0x73300 /* ilk/snb */
6853 #define _DVSBGAMCMAX_ILK 0x73340 /* ilk/snb */
6854
6855 #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
6856 #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
6857 #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
6858 #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
6859 #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
6860 #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
6861 #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
6862 #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
6863 #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
6864 #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
6865 #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
6866 #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
6867 #define DVSGAMC_G4X(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_G4X, _DVSBGAMC_G4X) + (5 - (i)) * 4) /* 6 x u0.8 */
6868 #define DVSGAMC_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMC_ILK, _DVSBGAMC_ILK) + (i) * 4) /* 16 x u0.10 */
6869 #define DVSGAMCMAX_ILK(pipe, i) _MMIO(_PIPE(pipe, _DVSAGAMCMAX_ILK, _DVSBGAMCMAX_ILK) + (i) * 4) /* 3 x u1.10 */
6870
6871 #define _SPRA_CTL 0x70280
6872 #define SPRITE_ENABLE (1 << 31)
6873 #define SPRITE_GAMMA_ENABLE (1 << 30)
6874 #define SPRITE_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
6875 #define SPRITE_PIXFORMAT_MASK (7 << 25)
6876 #define SPRITE_FORMAT_YUV422 (0 << 25)
6877 #define SPRITE_FORMAT_RGBX101010 (1 << 25)
6878 #define SPRITE_FORMAT_RGBX888 (2 << 25)
6879 #define SPRITE_FORMAT_RGBX161616 (3 << 25)
6880 #define SPRITE_FORMAT_YUV444 (4 << 25)
6881 #define SPRITE_FORMAT_XR_BGR101010 (5 << 25) /* Extended range */
6882 #define SPRITE_PIPE_CSC_ENABLE (1 << 24)
6883 #define SPRITE_SOURCE_KEY (1 << 22)
6884 #define SPRITE_RGB_ORDER_RGBX (1 << 20) /* only for 888 and 161616 */
6885 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1 << 19)
6886 #define SPRITE_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18) /* 0 is BT601 */
6887 #define SPRITE_YUV_BYTE_ORDER_MASK (3 << 16)
6888 #define SPRITE_YUV_ORDER_YUYV (0 << 16)
6889 #define SPRITE_YUV_ORDER_UYVY (1 << 16)
6890 #define SPRITE_YUV_ORDER_YVYU (2 << 16)
6891 #define SPRITE_YUV_ORDER_VYUY (3 << 16)
6892 #define SPRITE_ROTATE_180 (1 << 15)
6893 #define SPRITE_TRICKLE_FEED_DISABLE (1 << 14)
6894 #define SPRITE_INT_GAMMA_DISABLE (1 << 13)
6895 #define SPRITE_TILED (1 << 10)
6896 #define SPRITE_DEST_KEY (1 << 2)
6897 #define _SPRA_LINOFF 0x70284
6898 #define _SPRA_STRIDE 0x70288
6899 #define _SPRA_POS 0x7028c
6900 #define _SPRA_SIZE 0x70290
6901 #define _SPRA_KEYVAL 0x70294
6902 #define _SPRA_KEYMSK 0x70298
6903 #define _SPRA_SURF 0x7029c
6904 #define _SPRA_KEYMAX 0x702a0
6905 #define _SPRA_TILEOFF 0x702a4
6906 #define _SPRA_OFFSET 0x702a4
6907 #define _SPRA_SURFLIVE 0x702ac
6908 #define _SPRA_SCALE 0x70304
6909 #define SPRITE_SCALE_ENABLE (1 << 31)
6910 #define SPRITE_FILTER_MASK (3 << 29)
6911 #define SPRITE_FILTER_MEDIUM (0 << 29)
6912 #define SPRITE_FILTER_ENHANCING (1 << 29)
6913 #define SPRITE_FILTER_SOFTENING (2 << 29)
6914 #define SPRITE_VERTICAL_OFFSET_HALF (1 << 28) /* must be enabled below */
6915 #define SPRITE_VERTICAL_OFFSET_ENABLE (1 << 27)
6916 #define _SPRA_GAMC 0x70400
6917 #define _SPRA_GAMC16 0x70440
6918 #define _SPRA_GAMC17 0x7044c
6919
6920 #define _SPRB_CTL 0x71280
6921 #define _SPRB_LINOFF 0x71284
6922 #define _SPRB_STRIDE 0x71288
6923 #define _SPRB_POS 0x7128c
6924 #define _SPRB_SIZE 0x71290
6925 #define _SPRB_KEYVAL 0x71294
6926 #define _SPRB_KEYMSK 0x71298
6927 #define _SPRB_SURF 0x7129c
6928 #define _SPRB_KEYMAX 0x712a0
6929 #define _SPRB_TILEOFF 0x712a4
6930 #define _SPRB_OFFSET 0x712a4
6931 #define _SPRB_SURFLIVE 0x712ac
6932 #define _SPRB_SCALE 0x71304
6933 #define _SPRB_GAMC 0x71400
6934 #define _SPRB_GAMC16 0x71440
6935 #define _SPRB_GAMC17 0x7144c
6936
6937 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
6938 #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
6939 #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
6940 #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
6941 #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
6942 #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
6943 #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
6944 #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
6945 #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
6946 #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
6947 #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
6948 #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
6949 #define SPRGAMC(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) + (i) * 4) /* 16 x u0.10 */
6950 #define SPRGAMC16(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC16, _SPRB_GAMC16) + (i) * 4) /* 3 x u1.10 */
6951 #define SPRGAMC17(pipe, i) _MMIO(_PIPE(pipe, _SPRA_GAMC17, _SPRB_GAMC17) + (i) * 4) /* 3 x u2.10 */
6952 #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
6953
6954 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
6955 #define SP_ENABLE (1 << 31)
6956 #define SP_GAMMA_ENABLE (1 << 30)
6957 #define SP_PIXFORMAT_MASK (0xf << 26)
6958 #define SP_FORMAT_YUV422 (0x0 << 26)
6959 #define SP_FORMAT_8BPP (0x2 << 26)
6960 #define SP_FORMAT_BGR565 (0x5 << 26)
6961 #define SP_FORMAT_BGRX8888 (0x6 << 26)
6962 #define SP_FORMAT_BGRA8888 (0x7 << 26)
6963 #define SP_FORMAT_RGBX1010102 (0x8 << 26)
6964 #define SP_FORMAT_RGBA1010102 (0x9 << 26)
6965 #define SP_FORMAT_BGRX1010102 (0xa << 26) /* CHV pipe B */
6966 #define SP_FORMAT_BGRA1010102 (0xb << 26) /* CHV pipe B */
6967 #define SP_FORMAT_RGBX8888 (0xe << 26)
6968 #define SP_FORMAT_RGBA8888 (0xf << 26)
6969 #define SP_ALPHA_PREMULTIPLY (1 << 23) /* CHV pipe B */
6970 #define SP_SOURCE_KEY (1 << 22)
6971 #define SP_YUV_FORMAT_BT709 (1 << 18)
6972 #define SP_YUV_BYTE_ORDER_MASK (3 << 16)
6973 #define SP_YUV_ORDER_YUYV (0 << 16)
6974 #define SP_YUV_ORDER_UYVY (1 << 16)
6975 #define SP_YUV_ORDER_YVYU (2 << 16)
6976 #define SP_YUV_ORDER_VYUY (3 << 16)
6977 #define SP_ROTATE_180 (1 << 15)
6978 #define SP_TILED (1 << 10)
6979 #define SP_MIRROR (1 << 8) /* CHV pipe B */
6980 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
6981 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
6982 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
6983 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
6984 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
6985 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
6986 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
6987 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
6988 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
6989 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
6990 #define SP_CONST_ALPHA_ENABLE (1 << 31)
6991 #define _SPACLRC0 (VLV_DISPLAY_BASE + 0x721d0)
6992 #define SP_CONTRAST(x) ((x) << 18) /* u3.6 */
6993 #define SP_BRIGHTNESS(x) ((x) & 0xff) /* s8 */
6994 #define _SPACLRC1 (VLV_DISPLAY_BASE + 0x721d4)
6995 #define SP_SH_SIN(x) (((x) & 0x7ff) << 16) /* s4.7 */
6996 #define SP_SH_COS(x) (x) /* u3.7 */
6997 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721e0)
6998
6999 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
7000 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
7001 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
7002 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
7003 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
7004 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
7005 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
7006 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
7007 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
7008 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
7009 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
7010 #define _SPBCLRC0 (VLV_DISPLAY_BASE + 0x722d0)
7011 #define _SPBCLRC1 (VLV_DISPLAY_BASE + 0x722d4)
7012 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722e0)
7013
7014 #define _VLV_SPR(pipe, plane_id, reg_a, reg_b) \
7015 _PIPE((pipe) * 2 + (plane_id) - PLANE_SPRITE0, (reg_a), (reg_b))
7016 #define _MMIO_VLV_SPR(pipe, plane_id, reg_a, reg_b) \
7017 _MMIO(_VLV_SPR((pipe), (plane_id), (reg_a), (reg_b)))
7018
7019 #define SPCNTR(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACNTR, _SPBCNTR)
7020 #define SPLINOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPALINOFF, _SPBLINOFF)
7021 #define SPSTRIDE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASTRIDE, _SPBSTRIDE)
7022 #define SPPOS(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAPOS, _SPBPOS)
7023 #define SPSIZE(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASIZE, _SPBSIZE)
7024 #define SPKEYMINVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMINVAL, _SPBKEYMINVAL)
7025 #define SPKEYMSK(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMSK, _SPBKEYMSK)
7026 #define SPSURF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPASURF, _SPBSURF)
7027 #define SPKEYMAXVAL(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
7028 #define SPTILEOFF(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPATILEOFF, _SPBTILEOFF)
7029 #define SPCONSTALPHA(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACONSTALPHA, _SPBCONSTALPHA)
7030 #define SPCLRC0(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC0, _SPBCLRC0)
7031 #define SPCLRC1(pipe, plane_id) _MMIO_VLV_SPR((pipe), (plane_id), _SPACLRC1, _SPBCLRC1)
7032 #define SPGAMC(pipe, plane_id, i) _MMIO(_VLV_SPR((pipe), (plane_id), _SPAGAMC, _SPBGAMC) + (5 - (i)) * 4) /* 6 x u0.10 */
7033
7034 /*
7035 * CHV pipe B sprite CSC
7036 *
7037 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
7038 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
7039 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
7040 */
7041 #define _MMIO_CHV_SPCSC(plane_id, reg) \
7042 _MMIO(VLV_DISPLAY_BASE + ((plane_id) - PLANE_SPRITE0) * 0x1000 + (reg))
7043
7044 #define SPCSCYGOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d900)
7045 #define SPCSCCBOFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d904)
7046 #define SPCSCCROFF(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d908)
7047 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
7048 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
7049
7050 #define SPCSCC01(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d90c)
7051 #define SPCSCC23(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d910)
7052 #define SPCSCC45(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d914)
7053 #define SPCSCC67(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d918)
7054 #define SPCSCC8(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d91c)
7055 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
7056 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
7057
7058 #define SPCSCYGICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d920)
7059 #define SPCSCCBICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d924)
7060 #define SPCSCCRICLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d928)
7061 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
7062 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
7063
7064 #define SPCSCYGOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d92c)
7065 #define SPCSCCBOCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d930)
7066 #define SPCSCCROCLAMP(plane_id) _MMIO_CHV_SPCSC(plane_id, 0x6d934)
7067 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */
7068 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */
7069
7070 /* Skylake plane registers */
7071
7072 #define _PLANE_CTL_1_A 0x70180
7073 #define _PLANE_CTL_2_A 0x70280
7074 #define _PLANE_CTL_3_A 0x70380
7075 #define PLANE_CTL_ENABLE (1 << 31)
7076 #define PLANE_CTL_ARB_SLOTS_MASK REG_GENMASK(30, 28) /* icl+ */
7077 #define PLANE_CTL_ARB_SLOTS(x) REG_FIELD_PREP(PLANE_CTL_ARB_SLOTS_MASK, (x)) /* icl+ */
7078 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-GLK */
7079 #define PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
7080 /*
7081 * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
7082 * expanded to include bit 23 as well. However, the shift-24 based values
7083 * correctly map to the same formats in ICL, as long as bit 23 is set to 0
7084 */
7085 #define PLANE_CTL_FORMAT_MASK (0xf << 24)
7086 #define PLANE_CTL_FORMAT_YUV422 (0 << 24)
7087 #define PLANE_CTL_FORMAT_NV12 (1 << 24)
7088 #define PLANE_CTL_FORMAT_XRGB_2101010 (2 << 24)
7089 #define PLANE_CTL_FORMAT_P010 (3 << 24)
7090 #define PLANE_CTL_FORMAT_XRGB_8888 (4 << 24)
7091 #define PLANE_CTL_FORMAT_P012 (5 << 24)
7092 #define PLANE_CTL_FORMAT_XRGB_16161616F (6 << 24)
7093 #define PLANE_CTL_FORMAT_P016 (7 << 24)
7094 #define PLANE_CTL_FORMAT_XYUV (8 << 24)
7095 #define PLANE_CTL_FORMAT_INDEXED (12 << 24)
7096 #define PLANE_CTL_FORMAT_RGB_565 (14 << 24)
7097 #define ICL_PLANE_CTL_FORMAT_MASK (0x1f << 23)
7098 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23) /* Pre-GLK */
7099 #define PLANE_CTL_FORMAT_Y210 (1 << 23)
7100 #define PLANE_CTL_FORMAT_Y212 (3 << 23)
7101 #define PLANE_CTL_FORMAT_Y216 (5 << 23)
7102 #define PLANE_CTL_FORMAT_Y410 (7 << 23)
7103 #define PLANE_CTL_FORMAT_Y412 (9 << 23)
7104 #define PLANE_CTL_FORMAT_Y416 (0xb << 23)
7105 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
7106 #define PLANE_CTL_KEY_ENABLE_SOURCE (1 << 21)
7107 #define PLANE_CTL_KEY_ENABLE_DESTINATION (2 << 21)
7108 #define PLANE_CTL_ORDER_BGRX (0 << 20)
7109 #define PLANE_CTL_ORDER_RGBX (1 << 20)
7110 #define PLANE_CTL_YUV420_Y_PLANE (1 << 19)
7111 #define PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709 (1 << 18)
7112 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
7113 #define PLANE_CTL_YUV422_YUYV (0 << 16)
7114 #define PLANE_CTL_YUV422_UYVY (1 << 16)
7115 #define PLANE_CTL_YUV422_YVYU (2 << 16)
7116 #define PLANE_CTL_YUV422_VYUY (3 << 16)
7117 #define PLANE_CTL_RENDER_DECOMPRESSION_ENABLE (1 << 15)
7118 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
7119 #define PLANE_CTL_CLEAR_COLOR_DISABLE (1 << 13) /* TGL+ */
7120 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13) /* Pre-GLK */
7121 #define PLANE_CTL_TILED_MASK (0x7 << 10)
7122 #define PLANE_CTL_TILED_LINEAR (0 << 10)
7123 #define PLANE_CTL_TILED_X (1 << 10)
7124 #define PLANE_CTL_TILED_Y (4 << 10)
7125 #define PLANE_CTL_TILED_YF (5 << 10)
7126 #define PLANE_CTL_ASYNC_FLIP (1 << 9)
7127 #define PLANE_CTL_FLIP_HORIZONTAL (1 << 8)
7128 #define PLANE_CTL_MEDIA_DECOMPRESSION_ENABLE (1 << 4) /* TGL+ */
7129 #define PLANE_CTL_ALPHA_MASK (0x3 << 4) /* Pre-GLK */
7130 #define PLANE_CTL_ALPHA_DISABLE (0 << 4)
7131 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY (2 << 4)
7132 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY (3 << 4)
7133 #define PLANE_CTL_ROTATE_MASK 0x3
7134 #define PLANE_CTL_ROTATE_0 0x0
7135 #define PLANE_CTL_ROTATE_90 0x1
7136 #define PLANE_CTL_ROTATE_180 0x2
7137 #define PLANE_CTL_ROTATE_270 0x3
7138 #define _PLANE_STRIDE_1_A 0x70188
7139 #define _PLANE_STRIDE_2_A 0x70288
7140 #define _PLANE_STRIDE_3_A 0x70388
7141 #define _PLANE_POS_1_A 0x7018c
7142 #define _PLANE_POS_2_A 0x7028c
7143 #define _PLANE_POS_3_A 0x7038c
7144 #define _PLANE_SIZE_1_A 0x70190
7145 #define _PLANE_SIZE_2_A 0x70290
7146 #define _PLANE_SIZE_3_A 0x70390
7147 #define _PLANE_SURF_1_A 0x7019c
7148 #define _PLANE_SURF_2_A 0x7029c
7149 #define _PLANE_SURF_3_A 0x7039c
7150 #define _PLANE_OFFSET_1_A 0x701a4
7151 #define _PLANE_OFFSET_2_A 0x702a4
7152 #define _PLANE_OFFSET_3_A 0x703a4
7153 #define _PLANE_KEYVAL_1_A 0x70194
7154 #define _PLANE_KEYVAL_2_A 0x70294
7155 #define _PLANE_KEYMSK_1_A 0x70198
7156 #define _PLANE_KEYMSK_2_A 0x70298
7157 #define PLANE_KEYMSK_ALPHA_ENABLE (1 << 31)
7158 #define _PLANE_KEYMAX_1_A 0x701a0
7159 #define _PLANE_KEYMAX_2_A 0x702a0
7160 #define PLANE_KEYMAX_ALPHA(a) ((a) << 24)
7161 #define _PLANE_CC_VAL_1_A 0x701b4
7162 #define _PLANE_CC_VAL_2_A 0x702b4
7163 #define _PLANE_AUX_DIST_1_A 0x701c0
7164 #define _PLANE_AUX_DIST_2_A 0x702c0
7165 #define _PLANE_AUX_OFFSET_1_A 0x701c4
7166 #define _PLANE_AUX_OFFSET_2_A 0x702c4
7167 #define _PLANE_CUS_CTL_1_A 0x701c8
7168 #define _PLANE_CUS_CTL_2_A 0x702c8
7169 #define PLANE_CUS_ENABLE (1 << 31)
7170 #define PLANE_CUS_PLANE_4_RKL (0 << 30)
7171 #define PLANE_CUS_PLANE_5_RKL (1 << 30)
7172 #define PLANE_CUS_PLANE_6 (0 << 30)
7173 #define PLANE_CUS_PLANE_7 (1 << 30)
7174 #define PLANE_CUS_HPHASE_SIGN_NEGATIVE (1 << 19)
7175 #define PLANE_CUS_HPHASE_0 (0 << 16)
7176 #define PLANE_CUS_HPHASE_0_25 (1 << 16)
7177 #define PLANE_CUS_HPHASE_0_5 (2 << 16)
7178 #define PLANE_CUS_VPHASE_SIGN_NEGATIVE (1 << 15)
7179 #define PLANE_CUS_VPHASE_0 (0 << 12)
7180 #define PLANE_CUS_VPHASE_0_25 (1 << 12)
7181 #define PLANE_CUS_VPHASE_0_5 (2 << 12)
7182 #define _PLANE_COLOR_CTL_1_A 0x701CC /* GLK+ */
7183 #define _PLANE_COLOR_CTL_2_A 0x702CC /* GLK+ */
7184 #define _PLANE_COLOR_CTL_3_A 0x703CC /* GLK+ */
7185 #define PLANE_COLOR_PIPE_GAMMA_ENABLE (1 << 30) /* Pre-ICL */
7186 #define PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE (1 << 28)
7187 #define PLANE_COLOR_INPUT_CSC_ENABLE (1 << 20) /* ICL+ */
7188 #define PLANE_COLOR_PIPE_CSC_ENABLE (1 << 23) /* Pre-ICL */
7189 #define PLANE_COLOR_CSC_MODE_BYPASS (0 << 17)
7190 #define PLANE_COLOR_CSC_MODE_YUV601_TO_RGB601 (1 << 17)
7191 #define PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709 (2 << 17)
7192 #define PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020 (3 << 17)
7193 #define PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020 (4 << 17)
7194 #define PLANE_COLOR_PLANE_GAMMA_DISABLE (1 << 13)
7195 #define PLANE_COLOR_ALPHA_MASK (0x3 << 4)
7196 #define PLANE_COLOR_ALPHA_DISABLE (0 << 4)
7197 #define PLANE_COLOR_ALPHA_SW_PREMULTIPLY (2 << 4)
7198 #define PLANE_COLOR_ALPHA_HW_PREMULTIPLY (3 << 4)
7199 #define _PLANE_BUF_CFG_1_A 0x7027c
7200 #define _PLANE_BUF_CFG_2_A 0x7037c
7201 #define _PLANE_NV12_BUF_CFG_1_A 0x70278
7202 #define _PLANE_NV12_BUF_CFG_2_A 0x70378
7203
7204 #define _PLANE_CC_VAL_1_B 0x711b4
7205 #define _PLANE_CC_VAL_2_B 0x712b4
7206 #define _PLANE_CC_VAL_1(pipe) _PIPE(pipe, _PLANE_CC_VAL_1_A, _PLANE_CC_VAL_1_B)
7207 #define _PLANE_CC_VAL_2(pipe) _PIPE(pipe, _PLANE_CC_VAL_2_A, _PLANE_CC_VAL_2_B)
7208 #define PLANE_CC_VAL(pipe, plane) \
7209 _MMIO_PLANE(plane, _PLANE_CC_VAL_1(pipe), _PLANE_CC_VAL_2(pipe))
7210
7211 /* Input CSC Register Definitions */
7212 #define _PLANE_INPUT_CSC_RY_GY_1_A 0x701E0
7213 #define _PLANE_INPUT_CSC_RY_GY_2_A 0x702E0
7214
7215 #define _PLANE_INPUT_CSC_RY_GY_1_B 0x711E0
7216 #define _PLANE_INPUT_CSC_RY_GY_2_B 0x712E0
7217
7218 #define _PLANE_INPUT_CSC_RY_GY_1(pipe) \
7219 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_1_A, \
7220 _PLANE_INPUT_CSC_RY_GY_1_B)
7221 #define _PLANE_INPUT_CSC_RY_GY_2(pipe) \
7222 _PIPE(pipe, _PLANE_INPUT_CSC_RY_GY_2_A, \
7223 _PLANE_INPUT_CSC_RY_GY_2_B)
7224
7225 #define PLANE_INPUT_CSC_COEFF(pipe, plane, index) \
7226 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_RY_GY_1(pipe) + (index) * 4, \
7227 _PLANE_INPUT_CSC_RY_GY_2(pipe) + (index) * 4)
7228
7229 #define _PLANE_INPUT_CSC_PREOFF_HI_1_A 0x701F8
7230 #define _PLANE_INPUT_CSC_PREOFF_HI_2_A 0x702F8
7231
7232 #define _PLANE_INPUT_CSC_PREOFF_HI_1_B 0x711F8
7233 #define _PLANE_INPUT_CSC_PREOFF_HI_2_B 0x712F8
7234
7235 #define _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) \
7236 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_1_A, \
7237 _PLANE_INPUT_CSC_PREOFF_HI_1_B)
7238 #define _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) \
7239 _PIPE(pipe, _PLANE_INPUT_CSC_PREOFF_HI_2_A, \
7240 _PLANE_INPUT_CSC_PREOFF_HI_2_B)
7241 #define PLANE_INPUT_CSC_PREOFF(pipe, plane, index) \
7242 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_PREOFF_HI_1(pipe) + (index) * 4, \
7243 _PLANE_INPUT_CSC_PREOFF_HI_2(pipe) + (index) * 4)
7244
7245 #define _PLANE_INPUT_CSC_POSTOFF_HI_1_A 0x70204
7246 #define _PLANE_INPUT_CSC_POSTOFF_HI_2_A 0x70304
7247
7248 #define _PLANE_INPUT_CSC_POSTOFF_HI_1_B 0x71204
7249 #define _PLANE_INPUT_CSC_POSTOFF_HI_2_B 0x71304
7250
7251 #define _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) \
7252 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_1_A, \
7253 _PLANE_INPUT_CSC_POSTOFF_HI_1_B)
7254 #define _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) \
7255 _PIPE(pipe, _PLANE_INPUT_CSC_POSTOFF_HI_2_A, \
7256 _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
7257 #define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index) \
7258 _MMIO_PLANE(plane, _PLANE_INPUT_CSC_POSTOFF_HI_1(pipe) + (index) * 4, \
7259 _PLANE_INPUT_CSC_POSTOFF_HI_2(pipe) + (index) * 4)
7260
7261 #define _PLANE_CTL_1_B 0x71180
7262 #define _PLANE_CTL_2_B 0x71280
7263 #define _PLANE_CTL_3_B 0x71380
7264 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
7265 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
7266 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
7267 #define PLANE_CTL(pipe, plane) \
7268 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
7269
7270 #define _PLANE_STRIDE_1_B 0x71188
7271 #define _PLANE_STRIDE_2_B 0x71288
7272 #define _PLANE_STRIDE_3_B 0x71388
7273 #define _PLANE_STRIDE_1(pipe) \
7274 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
7275 #define _PLANE_STRIDE_2(pipe) \
7276 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
7277 #define _PLANE_STRIDE_3(pipe) \
7278 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
7279 #define PLANE_STRIDE(pipe, plane) \
7280 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
7281 #define PLANE_STRIDE_MASK REG_GENMASK(10, 0)
7282 #define PLANE_STRIDE_MASK_XELPD REG_GENMASK(11, 0)
7283
7284 #define _PLANE_POS_1_B 0x7118c
7285 #define _PLANE_POS_2_B 0x7128c
7286 #define _PLANE_POS_3_B 0x7138c
7287 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
7288 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
7289 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
7290 #define PLANE_POS(pipe, plane) \
7291 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
7292
7293 #define _PLANE_SIZE_1_B 0x71190
7294 #define _PLANE_SIZE_2_B 0x71290
7295 #define _PLANE_SIZE_3_B 0x71390
7296 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
7297 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
7298 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
7299 #define PLANE_SIZE(pipe, plane) \
7300 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
7301
7302 #define _PLANE_SURF_1_B 0x7119c
7303 #define _PLANE_SURF_2_B 0x7129c
7304 #define _PLANE_SURF_3_B 0x7139c
7305 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
7306 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
7307 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
7308 #define PLANE_SURF(pipe, plane) \
7309 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
7310
7311 #define _PLANE_OFFSET_1_B 0x711a4
7312 #define _PLANE_OFFSET_2_B 0x712a4
7313 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
7314 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
7315 #define PLANE_OFFSET(pipe, plane) \
7316 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
7317
7318 #define _PLANE_KEYVAL_1_B 0x71194
7319 #define _PLANE_KEYVAL_2_B 0x71294
7320 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
7321 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
7322 #define PLANE_KEYVAL(pipe, plane) \
7323 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
7324
7325 #define _PLANE_KEYMSK_1_B 0x71198
7326 #define _PLANE_KEYMSK_2_B 0x71298
7327 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
7328 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
7329 #define PLANE_KEYMSK(pipe, plane) \
7330 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
7331
7332 #define _PLANE_KEYMAX_1_B 0x711a0
7333 #define _PLANE_KEYMAX_2_B 0x712a0
7334 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
7335 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
7336 #define PLANE_KEYMAX(pipe, plane) \
7337 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
7338
7339 #define _PLANE_BUF_CFG_1_B 0x7127c
7340 #define _PLANE_BUF_CFG_2_B 0x7137c
7341 #define DDB_ENTRY_MASK 0xFFF /* skl+: 10 bits, icl+ 11 bits, adlp+ 12 bits */
7342 #define DDB_ENTRY_END_SHIFT 16
7343 #define _PLANE_BUF_CFG_1(pipe) \
7344 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
7345 #define _PLANE_BUF_CFG_2(pipe) \
7346 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
7347 #define PLANE_BUF_CFG(pipe, plane) \
7348 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
7349
7350 #define _PLANE_NV12_BUF_CFG_1_B 0x71278
7351 #define _PLANE_NV12_BUF_CFG_2_B 0x71378
7352 #define _PLANE_NV12_BUF_CFG_1(pipe) \
7353 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
7354 #define _PLANE_NV12_BUF_CFG_2(pipe) \
7355 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
7356 #define PLANE_NV12_BUF_CFG(pipe, plane) \
7357 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
7358
7359 #define _PLANE_AUX_DIST_1_B 0x711c0
7360 #define _PLANE_AUX_DIST_2_B 0x712c0
7361 #define _PLANE_AUX_DIST_1(pipe) \
7362 _PIPE(pipe, _PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B)
7363 #define _PLANE_AUX_DIST_2(pipe) \
7364 _PIPE(pipe, _PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
7365 #define PLANE_AUX_DIST(pipe, plane) \
7366 _MMIO_PLANE(plane, _PLANE_AUX_DIST_1(pipe), _PLANE_AUX_DIST_2(pipe))
7367
7368 #define _PLANE_AUX_OFFSET_1_B 0x711c4
7369 #define _PLANE_AUX_OFFSET_2_B 0x712c4
7370 #define _PLANE_AUX_OFFSET_1(pipe) \
7371 _PIPE(pipe, _PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B)
7372 #define _PLANE_AUX_OFFSET_2(pipe) \
7373 _PIPE(pipe, _PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
7374 #define PLANE_AUX_OFFSET(pipe, plane) \
7375 _MMIO_PLANE(plane, _PLANE_AUX_OFFSET_1(pipe), _PLANE_AUX_OFFSET_2(pipe))
7376
7377 #define _PLANE_CUS_CTL_1_B 0x711c8
7378 #define _PLANE_CUS_CTL_2_B 0x712c8
7379 #define _PLANE_CUS_CTL_1(pipe) \
7380 _PIPE(pipe, _PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B)
7381 #define _PLANE_CUS_CTL_2(pipe) \
7382 _PIPE(pipe, _PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
7383 #define PLANE_CUS_CTL(pipe, plane) \
7384 _MMIO_PLANE(plane, _PLANE_CUS_CTL_1(pipe), _PLANE_CUS_CTL_2(pipe))
7385
7386 #define _PLANE_COLOR_CTL_1_B 0x711CC
7387 #define _PLANE_COLOR_CTL_2_B 0x712CC
7388 #define _PLANE_COLOR_CTL_3_B 0x713CC
7389 #define _PLANE_COLOR_CTL_1(pipe) \
7390 _PIPE(pipe, _PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B)
7391 #define _PLANE_COLOR_CTL_2(pipe) \
7392 _PIPE(pipe, _PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
7393 #define PLANE_COLOR_CTL(pipe, plane) \
7394 _MMIO_PLANE(plane, _PLANE_COLOR_CTL_1(pipe), _PLANE_COLOR_CTL_2(pipe))
7395
7396 #define _SEL_FETCH_PLANE_BASE_1_A 0x70890
7397 #define _SEL_FETCH_PLANE_BASE_2_A 0x708B0
7398 #define _SEL_FETCH_PLANE_BASE_3_A 0x708D0
7399 #define _SEL_FETCH_PLANE_BASE_4_A 0x708F0
7400 #define _SEL_FETCH_PLANE_BASE_5_A 0x70920
7401 #define _SEL_FETCH_PLANE_BASE_6_A 0x70940
7402 #define _SEL_FETCH_PLANE_BASE_7_A 0x70960
7403 #define _SEL_FETCH_PLANE_BASE_CUR_A 0x70880
7404 #define _SEL_FETCH_PLANE_BASE_1_B 0x70990
7405
7406 #define _SEL_FETCH_PLANE_BASE_A(plane) _PICK(plane, \
7407 _SEL_FETCH_PLANE_BASE_1_A, \
7408 _SEL_FETCH_PLANE_BASE_2_A, \
7409 _SEL_FETCH_PLANE_BASE_3_A, \
7410 _SEL_FETCH_PLANE_BASE_4_A, \
7411 _SEL_FETCH_PLANE_BASE_5_A, \
7412 _SEL_FETCH_PLANE_BASE_6_A, \
7413 _SEL_FETCH_PLANE_BASE_7_A, \
7414 _SEL_FETCH_PLANE_BASE_CUR_A)
7415 #define _SEL_FETCH_PLANE_BASE_1(pipe) _PIPE(pipe, _SEL_FETCH_PLANE_BASE_1_A, _SEL_FETCH_PLANE_BASE_1_B)
7416 #define _SEL_FETCH_PLANE_BASE(pipe, plane) (_SEL_FETCH_PLANE_BASE_1(pipe) - \
7417 _SEL_FETCH_PLANE_BASE_1_A + \
7418 _SEL_FETCH_PLANE_BASE_A(plane))
7419
7420 #define _SEL_FETCH_PLANE_CTL_1_A 0x70890
7421 #define PLANE_SEL_FETCH_CTL(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7422 _SEL_FETCH_PLANE_CTL_1_A - \
7423 _SEL_FETCH_PLANE_BASE_1_A)
7424 #define PLANE_SEL_FETCH_CTL_ENABLE REG_BIT(31)
7425
7426 #define _SEL_FETCH_PLANE_POS_1_A 0x70894
7427 #define PLANE_SEL_FETCH_POS(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7428 _SEL_FETCH_PLANE_POS_1_A - \
7429 _SEL_FETCH_PLANE_BASE_1_A)
7430
7431 #define _SEL_FETCH_PLANE_SIZE_1_A 0x70898
7432 #define PLANE_SEL_FETCH_SIZE(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7433 _SEL_FETCH_PLANE_SIZE_1_A - \
7434 _SEL_FETCH_PLANE_BASE_1_A)
7435
7436 #define _SEL_FETCH_PLANE_OFFSET_1_A 0x7089C
7437 #define PLANE_SEL_FETCH_OFFSET(pipe, plane) _MMIO(_SEL_FETCH_PLANE_BASE(pipe, plane) + \
7438 _SEL_FETCH_PLANE_OFFSET_1_A - \
7439 _SEL_FETCH_PLANE_BASE_1_A)
7440
7441 /* SKL new cursor registers */
7442 #define _CUR_BUF_CFG_A 0x7017c
7443 #define _CUR_BUF_CFG_B 0x7117c
7444 #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
7445
7446 /* VBIOS regs */
7447 #define VGACNTRL _MMIO(0x71400)
7448 # define VGA_DISP_DISABLE (1 << 31)
7449 # define VGA_2X_MODE (1 << 30)
7450 # define VGA_PIPE_B_SELECT (1 << 29)
7451
7452 #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
7453
7454 /* Ironlake */
7455
7456 #define CPU_VGACNTRL _MMIO(0x41000)
7457
7458 #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
7459 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
7460 #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
7461 #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
7462 #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
7463 #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
7464 #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
7465 #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
7466 #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
7467 #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
7468 #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
7469
7470 /* refresh rate hardware control */
7471 #define RR_HW_CTL _MMIO(0x45300)
7472 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
7473 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
7474
7475 #define FDI_PLL_BIOS_0 _MMIO(0x46000)
7476 #define FDI_PLL_FB_CLOCK_MASK 0xff
7477 #define FDI_PLL_BIOS_1 _MMIO(0x46004)
7478 #define FDI_PLL_BIOS_2 _MMIO(0x46008)
7479 #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
7480 #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
7481 #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
7482
7483 #define PCH_3DCGDIS0 _MMIO(0x46020)
7484 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
7485 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
7486
7487 #define PCH_3DCGDIS1 _MMIO(0x46024)
7488 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
7489
7490 #define FDI_PLL_FREQ_CTL _MMIO(0x46030)
7491 #define FDI_PLL_FREQ_CHANGE_REQUEST (1 << 24)
7492 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
7493 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
7494
7495
7496 #define _PIPEA_DATA_M1 0x60030
7497 #define PIPE_DATA_M1_OFFSET 0
7498 #define _PIPEA_DATA_N1 0x60034
7499 #define PIPE_DATA_N1_OFFSET 0
7500
7501 #define _PIPEA_DATA_M2 0x60038
7502 #define PIPE_DATA_M2_OFFSET 0
7503 #define _PIPEA_DATA_N2 0x6003c
7504 #define PIPE_DATA_N2_OFFSET 0
7505
7506 #define _PIPEA_LINK_M1 0x60040
7507 #define PIPE_LINK_M1_OFFSET 0
7508 #define _PIPEA_LINK_N1 0x60044
7509 #define PIPE_LINK_N1_OFFSET 0
7510
7511 #define _PIPEA_LINK_M2 0x60048
7512 #define PIPE_LINK_M2_OFFSET 0
7513 #define _PIPEA_LINK_N2 0x6004c
7514 #define PIPE_LINK_N2_OFFSET 0
7515
7516 /* PIPEB timing regs are same start from 0x61000 */
7517
7518 #define _PIPEB_DATA_M1 0x61030
7519 #define _PIPEB_DATA_N1 0x61034
7520 #define _PIPEB_DATA_M2 0x61038
7521 #define _PIPEB_DATA_N2 0x6103c
7522 #define _PIPEB_LINK_M1 0x61040
7523 #define _PIPEB_LINK_N1 0x61044
7524 #define _PIPEB_LINK_M2 0x61048
7525 #define _PIPEB_LINK_N2 0x6104c
7526
7527 #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
7528 #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
7529 #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
7530 #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
7531 #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
7532 #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
7533 #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
7534 #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
7535
7536 /* CPU panel fitter */
7537 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
7538 #define _PFA_CTL_1 0x68080
7539 #define _PFB_CTL_1 0x68880
7540 #define PF_ENABLE (1 << 31)
7541 #define PF_PIPE_SEL_MASK_IVB (3 << 29)
7542 #define PF_PIPE_SEL_IVB(pipe) ((pipe) << 29)
7543 #define PF_FILTER_MASK (3 << 23)
7544 #define PF_FILTER_PROGRAMMED (0 << 23)
7545 #define PF_FILTER_MED_3x3 (1 << 23)
7546 #define PF_FILTER_EDGE_ENHANCE (2 << 23)
7547 #define PF_FILTER_EDGE_SOFTEN (3 << 23)
7548 #define _PFA_WIN_SZ 0x68074
7549 #define _PFB_WIN_SZ 0x68874
7550 #define _PFA_WIN_POS 0x68070
7551 #define _PFB_WIN_POS 0x68870
7552 #define _PFA_VSCALE 0x68084
7553 #define _PFB_VSCALE 0x68884
7554 #define _PFA_HSCALE 0x68090
7555 #define _PFB_HSCALE 0x68890
7556
7557 #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
7558 #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
7559 #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
7560 #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
7561 #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
7562
7563 #define _PSA_CTL 0x68180
7564 #define _PSB_CTL 0x68980
7565 #define PS_ENABLE (1 << 31)
7566 #define _PSA_WIN_SZ 0x68174
7567 #define _PSB_WIN_SZ 0x68974
7568 #define _PSA_WIN_POS 0x68170
7569 #define _PSB_WIN_POS 0x68970
7570
7571 #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
7572 #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
7573 #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
7574
7575 /*
7576 * Skylake scalers
7577 */
7578 #define _PS_1A_CTRL 0x68180
7579 #define _PS_2A_CTRL 0x68280
7580 #define _PS_1B_CTRL 0x68980
7581 #define _PS_2B_CTRL 0x68A80
7582 #define _PS_1C_CTRL 0x69180
7583 #define PS_SCALER_EN (1 << 31)
7584 #define SKL_PS_SCALER_MODE_MASK (3 << 28)
7585 #define SKL_PS_SCALER_MODE_DYN (0 << 28)
7586 #define SKL_PS_SCALER_MODE_HQ (1 << 28)
7587 #define SKL_PS_SCALER_MODE_NV12 (2 << 28)
7588 #define PS_SCALER_MODE_PLANAR (1 << 29)
7589 #define PS_SCALER_MODE_NORMAL (0 << 29)
7590 #define PS_PLANE_SEL_MASK (7 << 25)
7591 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
7592 #define PS_FILTER_MASK (3 << 23)
7593 #define PS_FILTER_MEDIUM (0 << 23)
7594 #define PS_FILTER_PROGRAMMED (1 << 23)
7595 #define PS_FILTER_EDGE_ENHANCE (2 << 23)
7596 #define PS_FILTER_BILINEAR (3 << 23)
7597 #define PS_VERT3TAP (1 << 21)
7598 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
7599 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
7600 #define PS_PWRUP_PROGRESS (1 << 17)
7601 #define PS_V_FILTER_BYPASS (1 << 8)
7602 #define PS_VADAPT_EN (1 << 7)
7603 #define PS_VADAPT_MODE_MASK (3 << 5)
7604 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
7605 #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
7606 #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
7607 #define PS_PLANE_Y_SEL_MASK (7 << 5)
7608 #define PS_PLANE_Y_SEL(plane) (((plane) + 1) << 5)
7609 #define PS_Y_VERT_FILTER_SELECT(set) ((set) << 4)
7610 #define PS_Y_HORZ_FILTER_SELECT(set) ((set) << 3)
7611 #define PS_UV_VERT_FILTER_SELECT(set) ((set) << 2)
7612 #define PS_UV_HORZ_FILTER_SELECT(set) ((set) << 1)
7613
7614 #define _PS_PWR_GATE_1A 0x68160
7615 #define _PS_PWR_GATE_2A 0x68260
7616 #define _PS_PWR_GATE_1B 0x68960
7617 #define _PS_PWR_GATE_2B 0x68A60
7618 #define _PS_PWR_GATE_1C 0x69160
7619 #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
7620 #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
7621 #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
7622 #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
7623 #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
7624 #define PS_PWR_GATE_SLPEN_8 0
7625 #define PS_PWR_GATE_SLPEN_16 1
7626 #define PS_PWR_GATE_SLPEN_24 2
7627 #define PS_PWR_GATE_SLPEN_32 3
7628
7629 #define _PS_WIN_POS_1A 0x68170
7630 #define _PS_WIN_POS_2A 0x68270
7631 #define _PS_WIN_POS_1B 0x68970
7632 #define _PS_WIN_POS_2B 0x68A70
7633 #define _PS_WIN_POS_1C 0x69170
7634
7635 #define _PS_WIN_SZ_1A 0x68174
7636 #define _PS_WIN_SZ_2A 0x68274
7637 #define _PS_WIN_SZ_1B 0x68974
7638 #define _PS_WIN_SZ_2B 0x68A74
7639 #define _PS_WIN_SZ_1C 0x69174
7640
7641 #define _PS_VSCALE_1A 0x68184
7642 #define _PS_VSCALE_2A 0x68284
7643 #define _PS_VSCALE_1B 0x68984
7644 #define _PS_VSCALE_2B 0x68A84
7645 #define _PS_VSCALE_1C 0x69184
7646
7647 #define _PS_HSCALE_1A 0x68190
7648 #define _PS_HSCALE_2A 0x68290
7649 #define _PS_HSCALE_1B 0x68990
7650 #define _PS_HSCALE_2B 0x68A90
7651 #define _PS_HSCALE_1C 0x69190
7652
7653 #define _PS_VPHASE_1A 0x68188
7654 #define _PS_VPHASE_2A 0x68288
7655 #define _PS_VPHASE_1B 0x68988
7656 #define _PS_VPHASE_2B 0x68A88
7657 #define _PS_VPHASE_1C 0x69188
7658 #define PS_Y_PHASE(x) ((x) << 16)
7659 #define PS_UV_RGB_PHASE(x) ((x) << 0)
7660 #define PS_PHASE_MASK (0x7fff << 1) /* u2.13 */
7661 #define PS_PHASE_TRIP (1 << 0)
7662
7663 #define _PS_HPHASE_1A 0x68194
7664 #define _PS_HPHASE_2A 0x68294
7665 #define _PS_HPHASE_1B 0x68994
7666 #define _PS_HPHASE_2B 0x68A94
7667 #define _PS_HPHASE_1C 0x69194
7668
7669 #define _PS_ECC_STAT_1A 0x681D0
7670 #define _PS_ECC_STAT_2A 0x682D0
7671 #define _PS_ECC_STAT_1B 0x689D0
7672 #define _PS_ECC_STAT_2B 0x68AD0
7673 #define _PS_ECC_STAT_1C 0x691D0
7674
7675 #define _PS_COEF_SET0_INDEX_1A 0x68198
7676 #define _PS_COEF_SET0_INDEX_2A 0x68298
7677 #define _PS_COEF_SET0_INDEX_1B 0x68998
7678 #define _PS_COEF_SET0_INDEX_2B 0x68A98
7679 #define PS_COEE_INDEX_AUTO_INC (1 << 10)
7680
7681 #define _PS_COEF_SET0_DATA_1A 0x6819C
7682 #define _PS_COEF_SET0_DATA_2A 0x6829C
7683 #define _PS_COEF_SET0_DATA_1B 0x6899C
7684 #define _PS_COEF_SET0_DATA_2B 0x68A9C
7685
7686 #define _ID(id, a, b) _PICK_EVEN(id, a, b)
7687 #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
7688 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
7689 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
7690 #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
7691 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
7692 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
7693 #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
7694 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
7695 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
7696 #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
7697 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
7698 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
7699 #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
7700 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
7701 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
7702 #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
7703 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
7704 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
7705 #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
7706 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
7707 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
7708 #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
7709 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
7710 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
7711 #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
7712 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
7713 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
7714 #define CNL_PS_COEF_INDEX_SET(pipe, id, set) _MMIO_PIPE(pipe, \
7715 _ID(id, _PS_COEF_SET0_INDEX_1A, _PS_COEF_SET0_INDEX_2A) + (set) * 8, \
7716 _ID(id, _PS_COEF_SET0_INDEX_1B, _PS_COEF_SET0_INDEX_2B) + (set) * 8)
7717
7718 #define CNL_PS_COEF_DATA_SET(pipe, id, set) _MMIO_PIPE(pipe, \
7719 _ID(id, _PS_COEF_SET0_DATA_1A, _PS_COEF_SET0_DATA_2A) + (set) * 8, \
7720 _ID(id, _PS_COEF_SET0_DATA_1B, _PS_COEF_SET0_DATA_2B) + (set) * 8)
7721 /* legacy palette */
7722 #define _LGC_PALETTE_A 0x4a000
7723 #define _LGC_PALETTE_B 0x4a800
7724 #define LGC_PALETTE_RED_MASK REG_GENMASK(23, 16)
7725 #define LGC_PALETTE_GREEN_MASK REG_GENMASK(15, 8)
7726 #define LGC_PALETTE_BLUE_MASK REG_GENMASK(7, 0)
7727 #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
7728
7729 /* ilk/snb precision palette */
7730 #define _PREC_PALETTE_A 0x4b000
7731 #define _PREC_PALETTE_B 0x4c000
7732 #define PREC_PALETTE_RED_MASK REG_GENMASK(29, 20)
7733 #define PREC_PALETTE_GREEN_MASK REG_GENMASK(19, 10)
7734 #define PREC_PALETTE_BLUE_MASK REG_GENMASK(9, 0)
7735 #define PREC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _PREC_PALETTE_A, _PREC_PALETTE_B) + (i) * 4)
7736
7737 #define _PREC_PIPEAGCMAX 0x4d000
7738 #define _PREC_PIPEBGCMAX 0x4d010
7739 #define PREC_PIPEGCMAX(pipe, i) _MMIO(_PIPE(pipe, _PIPEAGCMAX, _PIPEBGCMAX) + (i) * 4)
7740
7741 #define _GAMMA_MODE_A 0x4a480
7742 #define _GAMMA_MODE_B 0x4ac80
7743 #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
7744 #define PRE_CSC_GAMMA_ENABLE (1 << 31)
7745 #define POST_CSC_GAMMA_ENABLE (1 << 30)
7746 #define GAMMA_MODE_MODE_MASK (3 << 0)
7747 #define GAMMA_MODE_MODE_8BIT (0 << 0)
7748 #define GAMMA_MODE_MODE_10BIT (1 << 0)
7749 #define GAMMA_MODE_MODE_12BIT (2 << 0)
7750 #define GAMMA_MODE_MODE_SPLIT (3 << 0) /* ivb-bdw */
7751 #define GAMMA_MODE_MODE_12BIT_MULTI_SEGMENTED (3 << 0) /* icl + */
7752
7753 /* DMC */
7754 #define DMC_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
7755 #define DMC_SSP_BASE_ADDR_GEN9 0x00002FC0
7756 #define DMC_HTP_ADDR_SKL 0x00500034
7757 #define DMC_SSP_BASE _MMIO(0x8F074)
7758 #define DMC_HTP_SKL _MMIO(0x8F004)
7759 #define DMC_LAST_WRITE _MMIO(0x8F034)
7760 #define DMC_LAST_WRITE_VALUE 0xc003b400
7761 /* MMIO address range for DMC program (0x80000 - 0x82FFF) */
7762 #define DMC_MMIO_START_RANGE 0x80000
7763 #define DMC_MMIO_END_RANGE 0x8FFFF
7764 #define SKL_DMC_DC3_DC5_COUNT _MMIO(0x80030)
7765 #define SKL_DMC_DC5_DC6_COUNT _MMIO(0x8002C)
7766 #define BXT_DMC_DC3_DC5_COUNT _MMIO(0x80038)
7767 #define TGL_DMC_DEBUG_DC5_COUNT _MMIO(0x101084)
7768 #define TGL_DMC_DEBUG_DC6_COUNT _MMIO(0x101088)
7769 #define DG1_DMC_DEBUG_DC5_COUNT _MMIO(0x134154)
7770
7771 #define DMC_DEBUG3 _MMIO(0x101090)
7772
7773 /* Display Internal Timeout Register */
7774 #define RM_TIMEOUT _MMIO(0x42060)
7775 #define MMIO_TIMEOUT_US(us) ((us) << 0)
7776
7777 /* interrupts */
7778 #define DE_MASTER_IRQ_CONTROL (1 << 31)
7779 #define DE_SPRITEB_FLIP_DONE (1 << 29)
7780 #define DE_SPRITEA_FLIP_DONE (1 << 28)
7781 #define DE_PLANEB_FLIP_DONE (1 << 27)
7782 #define DE_PLANEA_FLIP_DONE (1 << 26)
7783 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
7784 #define DE_PCU_EVENT (1 << 25)
7785 #define DE_GTT_FAULT (1 << 24)
7786 #define DE_POISON (1 << 23)
7787 #define DE_PERFORM_COUNTER (1 << 22)
7788 #define DE_PCH_EVENT (1 << 21)
7789 #define DE_AUX_CHANNEL_A (1 << 20)
7790 #define DE_DP_A_HOTPLUG (1 << 19)
7791 #define DE_GSE (1 << 18)
7792 #define DE_PIPEB_VBLANK (1 << 15)
7793 #define DE_PIPEB_EVEN_FIELD (1 << 14)
7794 #define DE_PIPEB_ODD_FIELD (1 << 13)
7795 #define DE_PIPEB_LINE_COMPARE (1 << 12)
7796 #define DE_PIPEB_VSYNC (1 << 11)
7797 #define DE_PIPEB_CRC_DONE (1 << 10)
7798 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
7799 #define DE_PIPEA_VBLANK (1 << 7)
7800 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8 * (pipe)))
7801 #define DE_PIPEA_EVEN_FIELD (1 << 6)
7802 #define DE_PIPEA_ODD_FIELD (1 << 5)
7803 #define DE_PIPEA_LINE_COMPARE (1 << 4)
7804 #define DE_PIPEA_VSYNC (1 << 3)
7805 #define DE_PIPEA_CRC_DONE (1 << 2)
7806 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8 * (pipe)))
7807 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
7808 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8 * (pipe)))
7809
7810 /* More Ivybridge lolz */
7811 #define DE_ERR_INT_IVB (1 << 30)
7812 #define DE_GSE_IVB (1 << 29)
7813 #define DE_PCH_EVENT_IVB (1 << 28)
7814 #define DE_DP_A_HOTPLUG_IVB (1 << 27)
7815 #define DE_AUX_CHANNEL_A_IVB (1 << 26)
7816 #define DE_EDP_PSR_INT_HSW (1 << 19)
7817 #define DE_SPRITEC_FLIP_DONE_IVB (1 << 14)
7818 #define DE_PLANEC_FLIP_DONE_IVB (1 << 13)
7819 #define DE_PIPEC_VBLANK_IVB (1 << 10)
7820 #define DE_SPRITEB_FLIP_DONE_IVB (1 << 9)
7821 #define DE_PLANEB_FLIP_DONE_IVB (1 << 8)
7822 #define DE_PIPEB_VBLANK_IVB (1 << 5)
7823 #define DE_SPRITEA_FLIP_DONE_IVB (1 << 4)
7824 #define DE_PLANEA_FLIP_DONE_IVB (1 << 3)
7825 #define DE_PLANE_FLIP_DONE_IVB(plane) (1 << (3 + 5 * (plane)))
7826 #define DE_PIPEA_VBLANK_IVB (1 << 0)
7827 #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
7828
7829 #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7830 #define MASTER_INTERRUPT_ENABLE (1 << 31)
7831
7832 #define DEISR _MMIO(0x44000)
7833 #define DEIMR _MMIO(0x44004)
7834 #define DEIIR _MMIO(0x44008)
7835 #define DEIER _MMIO(0x4400c)
7836
7837 #define GTISR _MMIO(0x44010)
7838 #define GTIMR _MMIO(0x44014)
7839 #define GTIIR _MMIO(0x44018)
7840 #define GTIER _MMIO(0x4401c)
7841
7842 #define GEN8_MASTER_IRQ _MMIO(0x44200)
7843 #define GEN8_MASTER_IRQ_CONTROL (1 << 31)
7844 #define GEN8_PCU_IRQ (1 << 30)
7845 #define GEN8_DE_PCH_IRQ (1 << 23)
7846 #define GEN8_DE_MISC_IRQ (1 << 22)
7847 #define GEN8_DE_PORT_IRQ (1 << 20)
7848 #define GEN8_DE_PIPE_C_IRQ (1 << 18)
7849 #define GEN8_DE_PIPE_B_IRQ (1 << 17)
7850 #define GEN8_DE_PIPE_A_IRQ (1 << 16)
7851 #define GEN8_DE_PIPE_IRQ(pipe) (1 << (16 + (pipe)))
7852 #define GEN8_GT_VECS_IRQ (1 << 6)
7853 #define GEN8_GT_GUC_IRQ (1 << 5)
7854 #define GEN8_GT_PM_IRQ (1 << 4)
7855 #define GEN8_GT_VCS1_IRQ (1 << 3) /* NB: VCS2 in bspec! */
7856 #define GEN8_GT_VCS0_IRQ (1 << 2) /* NB: VCS1 in bpsec! */
7857 #define GEN8_GT_BCS_IRQ (1 << 1)
7858 #define GEN8_GT_RCS_IRQ (1 << 0)
7859
7860 #define XELPD_DISPLAY_ERR_FATAL_MASK _MMIO(0x4421c)
7861
7862 #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
7863 #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
7864 #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
7865 #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
7866
7867 #define GEN8_RCS_IRQ_SHIFT 0
7868 #define GEN8_BCS_IRQ_SHIFT 16
7869 #define GEN8_VCS0_IRQ_SHIFT 0 /* NB: VCS1 in bspec! */
7870 #define GEN8_VCS1_IRQ_SHIFT 16 /* NB: VCS2 in bpsec! */
7871 #define GEN8_VECS_IRQ_SHIFT 0
7872 #define GEN8_WD_IRQ_SHIFT 16
7873
7874 #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
7875 #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
7876 #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
7877 #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
7878 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
7879 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
7880 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
7881 #define XELPD_PIPE_SOFT_UNDERRUN (1 << 22)
7882 #define XELPD_PIPE_HARD_UNDERRUN (1 << 21)
7883 #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
7884 #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
7885 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
7886 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
7887 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
7888 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
7889 #define GEN8_PIPE_VSYNC (1 << 1)
7890 #define GEN8_PIPE_VBLANK (1 << 0)
7891 #define GEN9_PIPE_CURSOR_FAULT (1 << 11)
7892 #define GEN11_PIPE_PLANE7_FAULT (1 << 22)
7893 #define GEN11_PIPE_PLANE6_FAULT (1 << 21)
7894 #define GEN11_PIPE_PLANE5_FAULT (1 << 20)
7895 #define GEN9_PIPE_PLANE4_FAULT (1 << 10)
7896 #define GEN9_PIPE_PLANE3_FAULT (1 << 9)
7897 #define GEN9_PIPE_PLANE2_FAULT (1 << 8)
7898 #define GEN9_PIPE_PLANE1_FAULT (1 << 7)
7899 #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
7900 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
7901 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
7902 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
7903 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
7904 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
7905 (GEN8_PIPE_CURSOR_FAULT | \
7906 GEN8_PIPE_SPRITE_FAULT | \
7907 GEN8_PIPE_PRIMARY_FAULT)
7908 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
7909 (GEN9_PIPE_CURSOR_FAULT | \
7910 GEN9_PIPE_PLANE4_FAULT | \
7911 GEN9_PIPE_PLANE3_FAULT | \
7912 GEN9_PIPE_PLANE2_FAULT | \
7913 GEN9_PIPE_PLANE1_FAULT)
7914 #define GEN11_DE_PIPE_IRQ_FAULT_ERRORS \
7915 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
7916 GEN11_PIPE_PLANE7_FAULT | \
7917 GEN11_PIPE_PLANE6_FAULT | \
7918 GEN11_PIPE_PLANE5_FAULT)
7919 #define RKL_DE_PIPE_IRQ_FAULT_ERRORS \
7920 (GEN9_DE_PIPE_IRQ_FAULT_ERRORS | \
7921 GEN11_PIPE_PLANE5_FAULT)
7922
7923 #define _HPD_PIN_DDI(hpd_pin) ((hpd_pin) - HPD_PORT_A)
7924 #define _HPD_PIN_TC(hpd_pin) ((hpd_pin) - HPD_PORT_TC1)
7925
7926 #define GEN8_DE_PORT_ISR _MMIO(0x44440)
7927 #define GEN8_DE_PORT_IMR _MMIO(0x44444)
7928 #define GEN8_DE_PORT_IIR _MMIO(0x44448)
7929 #define GEN8_DE_PORT_IER _MMIO(0x4444c)
7930 #define DSI1_NON_TE (1 << 31)
7931 #define DSI0_NON_TE (1 << 30)
7932 #define ICL_AUX_CHANNEL_E (1 << 29)
7933 #define CNL_AUX_CHANNEL_F (1 << 28)
7934 #define GEN9_AUX_CHANNEL_D (1 << 27)
7935 #define GEN9_AUX_CHANNEL_C (1 << 26)
7936 #define GEN9_AUX_CHANNEL_B (1 << 25)
7937 #define DSI1_TE (1 << 24)
7938 #define DSI0_TE (1 << 23)
7939 #define GEN8_DE_PORT_HOTPLUG(hpd_pin) REG_BIT(3 + _HPD_PIN_DDI(hpd_pin))
7940 #define BXT_DE_PORT_HOTPLUG_MASK (GEN8_DE_PORT_HOTPLUG(HPD_PORT_A) | \
7941 GEN8_DE_PORT_HOTPLUG(HPD_PORT_B) | \
7942 GEN8_DE_PORT_HOTPLUG(HPD_PORT_C))
7943 #define BDW_DE_PORT_HOTPLUG_MASK GEN8_DE_PORT_HOTPLUG(HPD_PORT_A)
7944 #define BXT_DE_PORT_GMBUS (1 << 1)
7945 #define GEN8_AUX_CHANNEL_A (1 << 0)
7946 #define TGL_DE_PORT_AUX_USBC6 REG_BIT(13)
7947 #define XELPD_DE_PORT_AUX_DDIE REG_BIT(13)
7948 #define TGL_DE_PORT_AUX_USBC5 REG_BIT(12)
7949 #define XELPD_DE_PORT_AUX_DDID REG_BIT(12)
7950 #define TGL_DE_PORT_AUX_USBC4 REG_BIT(11)
7951 #define TGL_DE_PORT_AUX_USBC3 REG_BIT(10)
7952 #define TGL_DE_PORT_AUX_USBC2 REG_BIT(9)
7953 #define TGL_DE_PORT_AUX_USBC1 REG_BIT(8)
7954 #define TGL_DE_PORT_AUX_DDIC REG_BIT(2)
7955 #define TGL_DE_PORT_AUX_DDIB REG_BIT(1)
7956 #define TGL_DE_PORT_AUX_DDIA REG_BIT(0)
7957
7958 #define GEN8_DE_MISC_ISR _MMIO(0x44460)
7959 #define GEN8_DE_MISC_IMR _MMIO(0x44464)
7960 #define GEN8_DE_MISC_IIR _MMIO(0x44468)
7961 #define GEN8_DE_MISC_IER _MMIO(0x4446c)
7962 #define GEN8_DE_MISC_GSE (1 << 27)
7963 #define GEN8_DE_EDP_PSR (1 << 19)
7964
7965 #define GEN8_PCU_ISR _MMIO(0x444e0)
7966 #define GEN8_PCU_IMR _MMIO(0x444e4)
7967 #define GEN8_PCU_IIR _MMIO(0x444e8)
7968 #define GEN8_PCU_IER _MMIO(0x444ec)
7969
7970 #define GEN11_GU_MISC_ISR _MMIO(0x444f0)
7971 #define GEN11_GU_MISC_IMR _MMIO(0x444f4)
7972 #define GEN11_GU_MISC_IIR _MMIO(0x444f8)
7973 #define GEN11_GU_MISC_IER _MMIO(0x444fc)
7974 #define GEN11_GU_MISC_GSE (1 << 27)
7975
7976 #define GEN11_GFX_MSTR_IRQ _MMIO(0x190010)
7977 #define GEN11_MASTER_IRQ (1 << 31)
7978 #define GEN11_PCU_IRQ (1 << 30)
7979 #define GEN11_GU_MISC_IRQ (1 << 29)
7980 #define GEN11_DISPLAY_IRQ (1 << 16)
7981 #define GEN11_GT_DW_IRQ(x) (1 << (x))
7982 #define GEN11_GT_DW1_IRQ (1 << 1)
7983 #define GEN11_GT_DW0_IRQ (1 << 0)
7984
7985 #define DG1_MSTR_UNIT_INTR _MMIO(0x190008)
7986 #define DG1_MSTR_IRQ REG_BIT(31)
7987 #define DG1_MSTR_UNIT(u) REG_BIT(u)
7988
7989 #define GEN11_DISPLAY_INT_CTL _MMIO(0x44200)
7990 #define GEN11_DISPLAY_IRQ_ENABLE (1 << 31)
7991 #define GEN11_AUDIO_CODEC_IRQ (1 << 24)
7992 #define GEN11_DE_PCH_IRQ (1 << 23)
7993 #define GEN11_DE_MISC_IRQ (1 << 22)
7994 #define GEN11_DE_HPD_IRQ (1 << 21)
7995 #define GEN11_DE_PORT_IRQ (1 << 20)
7996 #define GEN11_DE_PIPE_C (1 << 18)
7997 #define GEN11_DE_PIPE_B (1 << 17)
7998 #define GEN11_DE_PIPE_A (1 << 16)
7999
8000 #define GEN11_DE_HPD_ISR _MMIO(0x44470)
8001 #define GEN11_DE_HPD_IMR _MMIO(0x44474)
8002 #define GEN11_DE_HPD_IIR _MMIO(0x44478)
8003 #define GEN11_DE_HPD_IER _MMIO(0x4447c)
8004 #define GEN11_TC_HOTPLUG(hpd_pin) REG_BIT(16 + _HPD_PIN_TC(hpd_pin))
8005 #define GEN11_DE_TC_HOTPLUG_MASK (GEN11_TC_HOTPLUG(HPD_PORT_TC6) | \
8006 GEN11_TC_HOTPLUG(HPD_PORT_TC5) | \
8007 GEN11_TC_HOTPLUG(HPD_PORT_TC4) | \
8008 GEN11_TC_HOTPLUG(HPD_PORT_TC3) | \
8009 GEN11_TC_HOTPLUG(HPD_PORT_TC2) | \
8010 GEN11_TC_HOTPLUG(HPD_PORT_TC1))
8011 #define GEN11_TBT_HOTPLUG(hpd_pin) REG_BIT(_HPD_PIN_TC(hpd_pin))
8012 #define GEN11_DE_TBT_HOTPLUG_MASK (GEN11_TBT_HOTPLUG(HPD_PORT_TC6) | \
8013 GEN11_TBT_HOTPLUG(HPD_PORT_TC5) | \
8014 GEN11_TBT_HOTPLUG(HPD_PORT_TC4) | \
8015 GEN11_TBT_HOTPLUG(HPD_PORT_TC3) | \
8016 GEN11_TBT_HOTPLUG(HPD_PORT_TC2) | \
8017 GEN11_TBT_HOTPLUG(HPD_PORT_TC1))
8018
8019 #define GEN11_TBT_HOTPLUG_CTL _MMIO(0x44030)
8020 #define GEN11_TC_HOTPLUG_CTL _MMIO(0x44038)
8021 #define GEN11_HOTPLUG_CTL_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
8022 #define GEN11_HOTPLUG_CTL_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
8023 #define GEN11_HOTPLUG_CTL_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
8024 #define GEN11_HOTPLUG_CTL_NO_DETECT(hpd_pin) (0 << (_HPD_PIN_TC(hpd_pin) * 4))
8025
8026 #define GEN11_GT_INTR_DW0 _MMIO(0x190018)
8027 #define GEN11_CSME (31)
8028 #define GEN11_GUNIT (28)
8029 #define GEN11_GUC (25)
8030 #define GEN11_WDPERF (20)
8031 #define GEN11_KCR (19)
8032 #define GEN11_GTPM (16)
8033 #define GEN11_BCS (15)
8034 #define GEN11_RCS0 (0)
8035
8036 #define GEN11_GT_INTR_DW1 _MMIO(0x19001c)
8037 #define GEN11_VECS(x) (31 - (x))
8038 #define GEN11_VCS(x) (x)
8039
8040 #define GEN11_GT_INTR_DW(x) _MMIO(0x190018 + ((x) * 4))
8041
8042 #define GEN11_INTR_IDENTITY_REG0 _MMIO(0x190060)
8043 #define GEN11_INTR_IDENTITY_REG1 _MMIO(0x190064)
8044 #define GEN11_INTR_DATA_VALID (1 << 31)
8045 #define GEN11_INTR_ENGINE_CLASS(x) (((x) & GENMASK(18, 16)) >> 16)
8046 #define GEN11_INTR_ENGINE_INSTANCE(x) (((x) & GENMASK(25, 20)) >> 20)
8047 #define GEN11_INTR_ENGINE_INTR(x) ((x) & 0xffff)
8048 /* irq instances for OTHER_CLASS */
8049 #define OTHER_GUC_INSTANCE 0
8050 #define OTHER_GTPM_INSTANCE 1
8051
8052 #define GEN11_INTR_IDENTITY_REG(x) _MMIO(0x190060 + ((x) * 4))
8053
8054 #define GEN11_IIR_REG0_SELECTOR _MMIO(0x190070)
8055 #define GEN11_IIR_REG1_SELECTOR _MMIO(0x190074)
8056
8057 #define GEN11_IIR_REG_SELECTOR(x) _MMIO(0x190070 + ((x) * 4))
8058
8059 #define GEN11_RENDER_COPY_INTR_ENABLE _MMIO(0x190030)
8060 #define GEN11_VCS_VECS_INTR_ENABLE _MMIO(0x190034)
8061 #define GEN11_GUC_SG_INTR_ENABLE _MMIO(0x190038)
8062 #define GEN11_GPM_WGBOXPERF_INTR_ENABLE _MMIO(0x19003c)
8063 #define GEN11_CRYPTO_RSVD_INTR_ENABLE _MMIO(0x190040)
8064 #define GEN11_GUNIT_CSME_INTR_ENABLE _MMIO(0x190044)
8065
8066 #define GEN11_RCS0_RSVD_INTR_MASK _MMIO(0x190090)
8067 #define GEN11_BCS_RSVD_INTR_MASK _MMIO(0x1900a0)
8068 #define GEN11_VCS0_VCS1_INTR_MASK _MMIO(0x1900a8)
8069 #define GEN11_VCS2_VCS3_INTR_MASK _MMIO(0x1900ac)
8070 #define GEN11_VECS0_VECS1_INTR_MASK _MMIO(0x1900d0)
8071 #define GEN11_GUC_SG_INTR_MASK _MMIO(0x1900e8)
8072 #define GEN11_GPM_WGBOXPERF_INTR_MASK _MMIO(0x1900ec)
8073 #define GEN11_CRYPTO_RSVD_INTR_MASK _MMIO(0x1900f0)
8074 #define GEN11_GUNIT_CSME_INTR_MASK _MMIO(0x1900f4)
8075
8076 #define ENGINE1_MASK REG_GENMASK(31, 16)
8077 #define ENGINE0_MASK REG_GENMASK(15, 0)
8078
8079 #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
8080 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
8081 #define ILK_ELPIN_409_SELECT (1 << 25)
8082 #define ILK_DPARB_GATE (1 << 22)
8083 #define ILK_VSDPFD_FULL (1 << 21)
8084 #define FUSE_STRAP _MMIO(0x42014)
8085 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
8086 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
8087 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8088 #define IVB_PIPE_C_DISABLE (1 << 28)
8089 #define ILK_HDCP_DISABLE (1 << 25)
8090 #define ILK_eDP_A_DISABLE (1 << 24)
8091 #define HSW_CDCLK_LIMIT (1 << 24)
8092 #define ILK_DESKTOP (1 << 23)
8093 #define HSW_CPU_SSC_ENABLE (1 << 21)
8094
8095 #define FUSE_STRAP3 _MMIO(0x42020)
8096 #define HSW_REF_CLK_SELECT (1 << 1)
8097
8098 #define ILK_DSPCLK_GATE_D _MMIO(0x42020)
8099 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
8100 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
8101 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8102 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
8103 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
8104
8105 #define IVB_CHICKEN3 _MMIO(0x4200c)
8106 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
8107 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
8108
8109 #define CHICKEN_PAR1_1 _MMIO(0x42080)
8110 #define KBL_ARB_FILL_SPARE_22 REG_BIT(22)
8111 #define DIS_RAM_BYPASS_PSR2_MAN_TRACK (1 << 16)
8112 #define SKL_DE_COMPRESSED_HASH_MODE (1 << 15)
8113 #define DPA_MASK_VBLANK_SRD (1 << 15)
8114 #define FORCE_ARB_IDLE_PLANES (1 << 14)
8115 #define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
8116 #define IGNORE_PSR2_HW_TRACKING (1 << 1)
8117
8118 #define CHICKEN_PAR2_1 _MMIO(0x42090)
8119 #define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
8120
8121 #define CHICKEN_MISC_2 _MMIO(0x42084)
8122 #define CNL_COMP_PWR_DOWN (1 << 23)
8123 #define KBL_ARB_FILL_SPARE_14 REG_BIT(14)
8124 #define KBL_ARB_FILL_SPARE_13 REG_BIT(13)
8125 #define GLK_CL2_PWR_DOWN (1 << 12)
8126 #define GLK_CL1_PWR_DOWN (1 << 11)
8127 #define GLK_CL0_PWR_DOWN (1 << 10)
8128
8129 #define CHICKEN_MISC_4 _MMIO(0x4208c)
8130 #define FBC_STRIDE_OVERRIDE (1 << 13)
8131 #define FBC_STRIDE_MASK 0x1FFF
8132
8133 #define _CHICKEN_PIPESL_1_A 0x420b0
8134 #define _CHICKEN_PIPESL_1_B 0x420b4
8135 #define HSW_PRI_STRETCH_MAX_MASK REG_GENMASK(28, 27)
8136 #define HSW_PRI_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 0)
8137 #define HSW_PRI_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 1)
8138 #define HSW_PRI_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 2)
8139 #define HSW_PRI_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_PRI_STRETCH_MAX_MASK, 3)
8140 #define HSW_SPR_STRETCH_MAX_MASK REG_GENMASK(26, 25)
8141 #define HSW_SPR_STRETCH_MAX_X8 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 0)
8142 #define HSW_SPR_STRETCH_MAX_X4 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 1)
8143 #define HSW_SPR_STRETCH_MAX_X2 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 2)
8144 #define HSW_SPR_STRETCH_MAX_X1 REG_FIELD_PREP(HSW_SPR_STRETCH_MAX_MASK, 3)
8145 #define HSW_FBCQ_DIS (1 << 22)
8146 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
8147 #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
8148
8149 #define _CHICKEN_TRANS_A 0x420c0
8150 #define _CHICKEN_TRANS_B 0x420c4
8151 #define _CHICKEN_TRANS_C 0x420c8
8152 #define _CHICKEN_TRANS_EDP 0x420cc
8153 #define _CHICKEN_TRANS_D 0x420d8
8154 #define CHICKEN_TRANS(trans) _MMIO(_PICK((trans), \
8155 [TRANSCODER_EDP] = _CHICKEN_TRANS_EDP, \
8156 [TRANSCODER_A] = _CHICKEN_TRANS_A, \
8157 [TRANSCODER_B] = _CHICKEN_TRANS_B, \
8158 [TRANSCODER_C] = _CHICKEN_TRANS_C, \
8159 [TRANSCODER_D] = _CHICKEN_TRANS_D))
8160 #define HSW_FRAME_START_DELAY_MASK (3 << 27)
8161 #define HSW_FRAME_START_DELAY(x) ((x) << 27) /* 0-3 */
8162 #define VSC_DATA_SEL_SOFTWARE_CONTROL (1 << 25) /* GLK and CNL+ */
8163 #define DDI_TRAINING_OVERRIDE_ENABLE (1 << 19)
8164 #define DDI_TRAINING_OVERRIDE_VALUE (1 << 18)
8165 #define DDIE_TRAINING_OVERRIDE_ENABLE (1 << 17) /* CHICKEN_TRANS_A only */
8166 #define DDIE_TRAINING_OVERRIDE_VALUE (1 << 16) /* CHICKEN_TRANS_A only */
8167 #define PSR2_ADD_VERTICAL_LINE_COUNT (1 << 15)
8168 #define PSR2_VSC_ENABLE_PROG_HEADER (1 << 12)
8169
8170 #define DISP_ARB_CTL _MMIO(0x45000)
8171 #define DISP_FBC_MEMORY_WAKE (1 << 31)
8172 #define DISP_TILE_SURFACE_SWIZZLING (1 << 13)
8173 #define DISP_FBC_WM_DIS (1 << 15)
8174 #define DISP_ARB_CTL2 _MMIO(0x45004)
8175 #define DISP_DATA_PARTITION_5_6 (1 << 6)
8176 #define DISP_IPC_ENABLE (1 << 3)
8177
8178 /*
8179 * The below are numbered starting from "S1" on gen11/gen12, but starting
8180 * with gen13 display, the bspec switches to a 0-based numbering scheme
8181 * (although the addresses stay the same so new S0 = old S1, new S1 = old S2).
8182 * We'll just use the 0-based numbering here for all platforms since it's the
8183 * way things will be named by the hardware team going forward, plus it's more
8184 * consistent with how most of the rest of our registers are named.
8185 */
8186 #define _DBUF_CTL_S0 0x45008
8187 #define _DBUF_CTL_S1 0x44FE8
8188 #define _DBUF_CTL_S2 0x44300
8189 #define _DBUF_CTL_S3 0x44304
8190 #define DBUF_CTL_S(slice) _MMIO(_PICK(slice, \
8191 _DBUF_CTL_S0, \
8192 _DBUF_CTL_S1, \
8193 _DBUF_CTL_S2, \
8194 _DBUF_CTL_S3))
8195 #define DBUF_POWER_REQUEST REG_BIT(31)
8196 #define DBUF_POWER_STATE REG_BIT(30)
8197 #define DBUF_TRACKER_STATE_SERVICE_MASK REG_GENMASK(23, 19)
8198 #define DBUF_TRACKER_STATE_SERVICE(x) REG_FIELD_PREP(DBUF_TRACKER_STATE_SERVICE_MASK, x)
8199 #define DBUF_MIN_TRACKER_STATE_SERVICE_MASK REG_GENMASK(18, 16) /* ADL-P+ */
8200 #define DBUF_MIN_TRACKER_STATE_SERVICE(x) REG_FIELD_PREP(DBUF_MIN_TRACKER_STATE_SERVICE_MASK, x) /* ADL-P+ */
8201
8202 #define GEN7_MSG_CTL _MMIO(0x45010)
8203 #define WAIT_FOR_PCH_RESET_ACK (1 << 1)
8204 #define WAIT_FOR_PCH_FLR_ACK (1 << 0)
8205
8206 #define _BW_BUDDY0_CTL 0x45130
8207 #define _BW_BUDDY1_CTL 0x45140
8208 #define BW_BUDDY_CTL(x) _MMIO(_PICK_EVEN(x, \
8209 _BW_BUDDY0_CTL, \
8210 _BW_BUDDY1_CTL))
8211 #define BW_BUDDY_DISABLE REG_BIT(31)
8212 #define BW_BUDDY_TLB_REQ_TIMER_MASK REG_GENMASK(21, 16)
8213 #define BW_BUDDY_TLB_REQ_TIMER(x) REG_FIELD_PREP(BW_BUDDY_TLB_REQ_TIMER_MASK, x)
8214
8215 #define _BW_BUDDY0_PAGE_MASK 0x45134
8216 #define _BW_BUDDY1_PAGE_MASK 0x45144
8217 #define BW_BUDDY_PAGE_MASK(x) _MMIO(_PICK_EVEN(x, \
8218 _BW_BUDDY0_PAGE_MASK, \
8219 _BW_BUDDY1_PAGE_MASK))
8220
8221 #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
8222 #define RESET_PCH_HANDSHAKE_ENABLE (1 << 4)
8223
8224 #define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
8225 #define SKL_SELECT_ALTERNATE_DC_EXIT (1 << 30)
8226 #define CNL_DELAY_PMRSP (1 << 22)
8227 #define MASK_WAKEMEM (1 << 13)
8228 #define CNL_DDI_CLOCK_REG_ACCESS_ON (1 << 7)
8229
8230 #define GEN11_CHICKEN_DCPR_2 _MMIO(0x46434)
8231 #define DCPR_MASK_MAXLATENCY_MEMUP_CLR REG_BIT(27)
8232 #define DCPR_MASK_LPMODE REG_BIT(26)
8233 #define DCPR_SEND_RESP_IMM REG_BIT(25)
8234 #define DCPR_CLEAR_MEMSTAT_DIS REG_BIT(24)
8235
8236 #define SKL_DFSM _MMIO(0x51000)
8237 #define SKL_DFSM_DISPLAY_PM_DISABLE (1 << 27)
8238 #define SKL_DFSM_DISPLAY_HDCP_DISABLE (1 << 25)
8239 #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
8240 #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
8241 #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
8242 #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
8243 #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
8244 #define ICL_DFSM_DMC_DISABLE (1 << 23)
8245 #define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
8246 #define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
8247 #define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
8248 #define TGL_DFSM_PIPE_D_DISABLE (1 << 22)
8249 #define CNL_DFSM_DISPLAY_DSC_DISABLE (1 << 7)
8250
8251 #define SKL_DSSM _MMIO(0x51004)
8252 #define CNL_DSSM_CDCLK_PLL_REFCLK_24MHz (1 << 31)
8253 #define ICL_DSSM_CDCLK_PLL_REFCLK_MASK (7 << 29)
8254 #define ICL_DSSM_CDCLK_PLL_REFCLK_24MHz (0 << 29)
8255 #define ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz (1 << 29)
8256 #define ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz (2 << 29)
8257
8258 #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
8259 #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1 << 14)
8260
8261 #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
8262 #define GEN9_TSG_BARRIER_ACK_DISABLE (1 << 8)
8263 #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1 << 10)
8264
8265 #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
8266 #define FF_DOP_CLOCK_GATE_DISABLE REG_BIT(1)
8267 #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
8268 #define GEN12_DISABLE_POSH_BUSY_FF_DOP_CG REG_BIT(11)
8269
8270 #define GEN8_CS_CHICKEN1 _MMIO(0x2580)
8271 #define GEN9_PREEMPT_3D_OBJECT_LEVEL (1 << 0)
8272 #define GEN9_PREEMPT_GPGPU_LEVEL(hi, lo) (((hi) << 2) | ((lo) << 1))
8273 #define GEN9_PREEMPT_GPGPU_MID_THREAD_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 0)
8274 #define GEN9_PREEMPT_GPGPU_THREAD_GROUP_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(0, 1)
8275 #define GEN9_PREEMPT_GPGPU_COMMAND_LEVEL GEN9_PREEMPT_GPGPU_LEVEL(1, 0)
8276 #define GEN9_PREEMPT_GPGPU_LEVEL_MASK GEN9_PREEMPT_GPGPU_LEVEL(1, 1)
8277
8278 /* GEN7 chicken */
8279 #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
8280 #define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC (1 << 10)
8281 #define GEN9_RHWO_OPTIMIZATION_DISABLE (1 << 14)
8282
8283 #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
8284 #define GEN9_PBE_COMPRESSED_HASH_SELECTION (1 << 13)
8285 #define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1 << 12)
8286 #define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1 << 8)
8287 #define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1 << 0)
8288
8289 #define GEN8_L3CNTLREG _MMIO(0x7034)
8290 #define GEN8_ERRDETBCTRL (1 << 9)
8291
8292 #define GEN11_COMMON_SLICE_CHICKEN3 _MMIO(0x7304)
8293 #define DG1_FLOAT_POINT_BLEND_OPT_STRICT_MODE_EN REG_BIT(12)
8294 #define GEN11_BLEND_EMB_FIX_DISABLE_IN_RCC REG_BIT(11)
8295 #define GEN12_DISABLE_CPS_AWARE_COLOR_PIPE REG_BIT(9)
8296
8297 #define HIZ_CHICKEN _MMIO(0x7018)
8298 # define CHV_HZ_8X8_MODE_IN_1X REG_BIT(15)
8299 # define DG1_HZ_READ_SUPPRESSION_OPTIMIZATION_DISABLE REG_BIT(14)
8300 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE REG_BIT(3)
8301
8302 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
8303 #define DISABLE_PIXEL_MASK_CAMMING (1 << 14)
8304
8305 #define GEN9_SLICE_COMMON_ECO_CHICKEN1 _MMIO(0x731c)
8306 #define GEN11_STATE_CACHE_REDIRECT_TO_CS (1 << 11)
8307
8308 #define GEN7_SARCHKMD _MMIO(0xB000)
8309 #define GEN7_DISABLE_DEMAND_PREFETCH (1 << 31)
8310 #define GEN7_DISABLE_SAMPLER_PREFETCH (1 << 30)
8311
8312 #define GEN7_L3SQCREG1 _MMIO(0xB010)
8313 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
8314
8315 #define GEN8_L3SQCREG1 _MMIO(0xB100)
8316 /*
8317 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
8318 * Using the formula in BSpec leads to a hang, while the formula here works
8319 * fine and matches the formulas for all other platforms. A BSpec change
8320 * request has been filed to clarify this.
8321 */
8322 #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
8323 #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
8324 #define L3_PRIO_CREDITS_MASK ((0x1f << 19) | (0x1f << 14))
8325
8326 #define GEN7_L3CNTLREG1 _MMIO(0xB01C)
8327 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
8328 #define GEN7_L3AGDIS (1 << 19)
8329 #define GEN7_L3CNTLREG2 _MMIO(0xB020)
8330 #define GEN7_L3CNTLREG3 _MMIO(0xB024)
8331
8332 #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
8333 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
8334 #define GEN10_L3_CHICKEN_MODE_REGISTER _MMIO(0xB114)
8335 #define GEN11_I2M_WRITE_DISABLE (1 << 28)
8336
8337 #define GEN7_L3SQCREG4 _MMIO(0xb034)
8338 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1 << 27)
8339
8340 #define GEN11_SCRATCH2 _MMIO(0xb140)
8341 #define GEN11_COHERENT_PARTIAL_WRITE_MERGE_ENABLE (1 << 19)
8342
8343 #define GEN8_L3SQCREG4 _MMIO(0xb118)
8344 #define GEN11_LQSC_CLEAN_EVICT_DISABLE (1 << 6)
8345 #define GEN8_LQSC_RO_PERF_DIS (1 << 27)
8346 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1 << 21)
8347 #define GEN8_LQSQ_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(22)
8348
8349 /* GEN8 chicken */
8350 #define HDC_CHICKEN0 _MMIO(0x7300)
8351 #define CNL_HDC_CHICKEN0 _MMIO(0xE5F0)
8352 #define ICL_HDC_MODE _MMIO(0xE5F4)
8353 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1 << 15)
8354 #define HDC_FENCE_DEST_SLM_DISABLE (1 << 14)
8355 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1 << 11)
8356 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1 << 5)
8357 #define HDC_FORCE_NON_COHERENT (1 << 4)
8358 #define HDC_BARRIER_PERFORMANCE_DISABLE (1 << 10)
8359
8360 #define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
8361
8362 /* GEN9 chicken */
8363 #define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
8364 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
8365
8366 #define GEN9_WM_CHICKEN3 _MMIO(0x5588)
8367 #define GEN9_FACTOR_IN_CLR_VAL_HIZ (1 << 9)
8368
8369 /* WaCatErrorRejectionIssue */
8370 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
8371 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1 << 11)
8372
8373 #define HSW_SCRATCH1 _MMIO(0xb038)
8374 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1 << 27)
8375
8376 #define BDW_SCRATCH1 _MMIO(0xb11c)
8377 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1 << 2)
8378
8379 /*GEN11 chicken */
8380 #define _PIPEA_CHICKEN 0x70038
8381 #define _PIPEB_CHICKEN 0x71038
8382 #define _PIPEC_CHICKEN 0x72038
8383 #define PIPE_CHICKEN(pipe) _MMIO_PIPE(pipe, _PIPEA_CHICKEN,\
8384 _PIPEB_CHICKEN)
8385 #define UNDERRUN_RECOVERY_DISABLE REG_BIT(30)
8386 #define PIXEL_ROUNDING_TRUNC_FB_PASSTHRU (1 << 15)
8387 #define PER_PIXEL_ALPHA_BYPASS_EN (1 << 7)
8388
8389 #define FF_MODE2 _MMIO(0x6604)
8390 #define FF_MODE2_GS_TIMER_MASK REG_GENMASK(31, 24)
8391 #define FF_MODE2_GS_TIMER_224 REG_FIELD_PREP(FF_MODE2_GS_TIMER_MASK, 224)
8392 #define FF_MODE2_TDS_TIMER_MASK REG_GENMASK(23, 16)
8393 #define FF_MODE2_TDS_TIMER_128 REG_FIELD_PREP(FF_MODE2_TDS_TIMER_MASK, 4)
8394
8395 /* PCH */
8396
8397 #define PCH_DISPLAY_BASE 0xc0000u
8398
8399 /* south display engine interrupt: IBX */
8400 #define SDE_AUDIO_POWER_D (1 << 27)
8401 #define SDE_AUDIO_POWER_C (1 << 26)
8402 #define SDE_AUDIO_POWER_B (1 << 25)
8403 #define SDE_AUDIO_POWER_SHIFT (25)
8404 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
8405 #define SDE_GMBUS (1 << 24)
8406 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
8407 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
8408 #define SDE_AUDIO_HDCP_MASK (3 << 22)
8409 #define SDE_AUDIO_TRANSB (1 << 21)
8410 #define SDE_AUDIO_TRANSA (1 << 20)
8411 #define SDE_AUDIO_TRANS_MASK (3 << 20)
8412 #define SDE_POISON (1 << 19)
8413 /* 18 reserved */
8414 #define SDE_FDI_RXB (1 << 17)
8415 #define SDE_FDI_RXA (1 << 16)
8416 #define SDE_FDI_MASK (3 << 16)
8417 #define SDE_AUXD (1 << 15)
8418 #define SDE_AUXC (1 << 14)
8419 #define SDE_AUXB (1 << 13)
8420 #define SDE_AUX_MASK (7 << 13)
8421 /* 12 reserved */
8422 #define SDE_CRT_HOTPLUG (1 << 11)
8423 #define SDE_PORTD_HOTPLUG (1 << 10)
8424 #define SDE_PORTC_HOTPLUG (1 << 9)
8425 #define SDE_PORTB_HOTPLUG (1 << 8)
8426 #define SDE_SDVOB_HOTPLUG (1 << 6)
8427 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
8428 SDE_SDVOB_HOTPLUG | \
8429 SDE_PORTB_HOTPLUG | \
8430 SDE_PORTC_HOTPLUG | \
8431 SDE_PORTD_HOTPLUG)
8432 #define SDE_TRANSB_CRC_DONE (1 << 5)
8433 #define SDE_TRANSB_CRC_ERR (1 << 4)
8434 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
8435 #define SDE_TRANSA_CRC_DONE (1 << 2)
8436 #define SDE_TRANSA_CRC_ERR (1 << 1)
8437 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
8438 #define SDE_TRANS_MASK (0x3f)
8439
8440 /* south display engine interrupt: CPT - CNP */
8441 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
8442 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
8443 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
8444 #define SDE_AUDIO_POWER_SHIFT_CPT 29
8445 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
8446 #define SDE_AUXD_CPT (1 << 27)
8447 #define SDE_AUXC_CPT (1 << 26)
8448 #define SDE_AUXB_CPT (1 << 25)
8449 #define SDE_AUX_MASK_CPT (7 << 25)
8450 #define SDE_PORTE_HOTPLUG_SPT (1 << 25)
8451 #define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8452 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
8453 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
8454 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
8455 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
8456 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
8457 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
8458 SDE_SDVOB_HOTPLUG_CPT | \
8459 SDE_PORTD_HOTPLUG_CPT | \
8460 SDE_PORTC_HOTPLUG_CPT | \
8461 SDE_PORTB_HOTPLUG_CPT)
8462 #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
8463 SDE_PORTD_HOTPLUG_CPT | \
8464 SDE_PORTC_HOTPLUG_CPT | \
8465 SDE_PORTB_HOTPLUG_CPT | \
8466 SDE_PORTA_HOTPLUG_SPT)
8467 #define SDE_GMBUS_CPT (1 << 17)
8468 #define SDE_ERROR_CPT (1 << 16)
8469 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
8470 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
8471 #define SDE_FDI_RXC_CPT (1 << 8)
8472 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
8473 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
8474 #define SDE_FDI_RXB_CPT (1 << 4)
8475 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
8476 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
8477 #define SDE_FDI_RXA_CPT (1 << 0)
8478 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
8479 SDE_AUDIO_CP_REQ_B_CPT | \
8480 SDE_AUDIO_CP_REQ_A_CPT)
8481 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
8482 SDE_AUDIO_CP_CHG_B_CPT | \
8483 SDE_AUDIO_CP_CHG_A_CPT)
8484 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
8485 SDE_FDI_RXB_CPT | \
8486 SDE_FDI_RXA_CPT)
8487
8488 /* south display engine interrupt: ICP/TGP */
8489 #define SDE_GMBUS_ICP (1 << 23)
8490 #define SDE_TC_HOTPLUG_ICP(hpd_pin) REG_BIT(24 + _HPD_PIN_TC(hpd_pin))
8491 #define SDE_DDI_HOTPLUG_ICP(hpd_pin) REG_BIT(16 + _HPD_PIN_DDI(hpd_pin))
8492 #define SDE_DDI_HOTPLUG_MASK_ICP (SDE_DDI_HOTPLUG_ICP(HPD_PORT_D) | \
8493 SDE_DDI_HOTPLUG_ICP(HPD_PORT_C) | \
8494 SDE_DDI_HOTPLUG_ICP(HPD_PORT_B) | \
8495 SDE_DDI_HOTPLUG_ICP(HPD_PORT_A))
8496 #define SDE_TC_HOTPLUG_MASK_ICP (SDE_TC_HOTPLUG_ICP(HPD_PORT_TC6) | \
8497 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC5) | \
8498 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC4) | \
8499 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC3) | \
8500 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC2) | \
8501 SDE_TC_HOTPLUG_ICP(HPD_PORT_TC1))
8502
8503 #define SDEISR _MMIO(0xc4000)
8504 #define SDEIMR _MMIO(0xc4004)
8505 #define SDEIIR _MMIO(0xc4008)
8506 #define SDEIER _MMIO(0xc400c)
8507
8508 #define SERR_INT _MMIO(0xc4040)
8509 #define SERR_INT_POISON (1 << 31)
8510 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1 << ((pipe) * 3))
8511
8512 /* digital port hotplug */
8513 #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
8514 #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
8515 #define BXT_DDIA_HPD_INVERT (1 << 27)
8516 #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
8517 #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
8518 #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
8519 #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
8520 #define PORTD_HOTPLUG_ENABLE (1 << 20)
8521 #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
8522 #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
8523 #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
8524 #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
8525 #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
8526 #define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
8527 #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
8528 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
8529 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
8530 #define PORTC_HOTPLUG_ENABLE (1 << 12)
8531 #define BXT_DDIC_HPD_INVERT (1 << 11)
8532 #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
8533 #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
8534 #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
8535 #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
8536 #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
8537 #define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
8538 #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
8539 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
8540 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
8541 #define PORTB_HOTPLUG_ENABLE (1 << 4)
8542 #define BXT_DDIB_HPD_INVERT (1 << 3)
8543 #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
8544 #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
8545 #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
8546 #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
8547 #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
8548 #define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
8549 #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
8550 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
8551 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
8552 #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
8553 BXT_DDIB_HPD_INVERT | \
8554 BXT_DDIC_HPD_INVERT)
8555
8556 #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
8557 #define PORTE_HOTPLUG_ENABLE (1 << 4)
8558 #define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
8559 #define PORTE_HOTPLUG_NO_DETECT (0 << 0)
8560 #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
8561 #define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
8562
8563 /* This register is a reuse of PCH_PORT_HOTPLUG register. The
8564 * functionality covered in PCH_PORT_HOTPLUG is split into
8565 * SHOTPLUG_CTL_DDI and SHOTPLUG_CTL_TC.
8566 */
8567
8568 #define SHOTPLUG_CTL_DDI _MMIO(0xc4030)
8569 #define SHOTPLUG_CTL_DDI_HPD_ENABLE(hpd_pin) (0x8 << (_HPD_PIN_DDI(hpd_pin) * 4))
8570 #define SHOTPLUG_CTL_DDI_HPD_STATUS_MASK(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
8571 #define SHOTPLUG_CTL_DDI_HPD_NO_DETECT(hpd_pin) (0x0 << (_HPD_PIN_DDI(hpd_pin) * 4))
8572 #define SHOTPLUG_CTL_DDI_HPD_SHORT_DETECT(hpd_pin) (0x1 << (_HPD_PIN_DDI(hpd_pin) * 4))
8573 #define SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(hpd_pin) (0x2 << (_HPD_PIN_DDI(hpd_pin) * 4))
8574 #define SHOTPLUG_CTL_DDI_HPD_SHORT_LONG_DETECT(hpd_pin) (0x3 << (_HPD_PIN_DDI(hpd_pin) * 4))
8575
8576 #define SHOTPLUG_CTL_TC _MMIO(0xc4034)
8577 #define ICP_TC_HPD_ENABLE(hpd_pin) (8 << (_HPD_PIN_TC(hpd_pin) * 4))
8578 #define ICP_TC_HPD_LONG_DETECT(hpd_pin) (2 << (_HPD_PIN_TC(hpd_pin) * 4))
8579 #define ICP_TC_HPD_SHORT_DETECT(hpd_pin) (1 << (_HPD_PIN_TC(hpd_pin) * 4))
8580
8581 #define SHPD_FILTER_CNT _MMIO(0xc4038)
8582 #define SHPD_FILTER_CNT_500_ADJ 0x001D9
8583
8584 #define _PCH_DPLL_A 0xc6014
8585 #define _PCH_DPLL_B 0xc6018
8586 #define PCH_DPLL(pll) _MMIO((pll) == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
8587
8588 #define _PCH_FPA0 0xc6040
8589 #define FP_CB_TUNE (0x3 << 22)
8590 #define _PCH_FPA1 0xc6044
8591 #define _PCH_FPB0 0xc6048
8592 #define _PCH_FPB1 0xc604c
8593 #define PCH_FP0(pll) _MMIO((pll) == 0 ? _PCH_FPA0 : _PCH_FPB0)
8594 #define PCH_FP1(pll) _MMIO((pll) == 0 ? _PCH_FPA1 : _PCH_FPB1)
8595
8596 #define PCH_DPLL_TEST _MMIO(0xc606c)
8597
8598 #define PCH_DREF_CONTROL _MMIO(0xC6200)
8599 #define DREF_CONTROL_MASK 0x7fc3
8600 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0 << 13)
8601 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2 << 13)
8602 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3 << 13)
8603 #define DREF_CPU_SOURCE_OUTPUT_MASK (3 << 13)
8604 #define DREF_SSC_SOURCE_DISABLE (0 << 11)
8605 #define DREF_SSC_SOURCE_ENABLE (2 << 11)
8606 #define DREF_SSC_SOURCE_MASK (3 << 11)
8607 #define DREF_NONSPREAD_SOURCE_DISABLE (0 << 9)
8608 #define DREF_NONSPREAD_CK505_ENABLE (1 << 9)
8609 #define DREF_NONSPREAD_SOURCE_ENABLE (2 << 9)
8610 #define DREF_NONSPREAD_SOURCE_MASK (3 << 9)
8611 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0 << 7)
8612 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2 << 7)
8613 #define DREF_SUPERSPREAD_SOURCE_MASK (3 << 7)
8614 #define DREF_SSC4_DOWNSPREAD (0 << 6)
8615 #define DREF_SSC4_CENTERSPREAD (1 << 6)
8616 #define DREF_SSC1_DISABLE (0 << 1)
8617 #define DREF_SSC1_ENABLE (1 << 1)
8618 #define DREF_SSC4_DISABLE (0)
8619 #define DREF_SSC4_ENABLE (1)
8620
8621 #define PCH_RAWCLK_FREQ _MMIO(0xc6204)
8622 #define FDL_TP1_TIMER_SHIFT 12
8623 #define FDL_TP1_TIMER_MASK (3 << 12)
8624 #define FDL_TP2_TIMER_SHIFT 10
8625 #define FDL_TP2_TIMER_MASK (3 << 10)
8626 #define RAWCLK_FREQ_MASK 0x3ff
8627 #define CNP_RAWCLK_DIV_MASK (0x3ff << 16)
8628 #define CNP_RAWCLK_DIV(div) ((div) << 16)
8629 #define CNP_RAWCLK_FRAC_MASK (0xf << 26)
8630 #define CNP_RAWCLK_DEN(den) ((den) << 26)
8631 #define ICP_RAWCLK_NUM(num) ((num) << 11)
8632
8633 #define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
8634
8635 #define PCH_SSC4_PARMS _MMIO(0xc6210)
8636 #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
8637
8638 #define PCH_DPLL_SEL _MMIO(0xc7000)
8639 #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
8640 #define TRANS_DPLLA_SEL(pipe) 0
8641 #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8642
8643 /* transcoder */
8644
8645 #define _PCH_TRANS_HTOTAL_A 0xe0000
8646 #define TRANS_HTOTAL_SHIFT 16
8647 #define TRANS_HACTIVE_SHIFT 0
8648 #define _PCH_TRANS_HBLANK_A 0xe0004
8649 #define TRANS_HBLANK_END_SHIFT 16
8650 #define TRANS_HBLANK_START_SHIFT 0
8651 #define _PCH_TRANS_HSYNC_A 0xe0008
8652 #define TRANS_HSYNC_END_SHIFT 16
8653 #define TRANS_HSYNC_START_SHIFT 0
8654 #define _PCH_TRANS_VTOTAL_A 0xe000c
8655 #define TRANS_VTOTAL_SHIFT 16
8656 #define TRANS_VACTIVE_SHIFT 0
8657 #define _PCH_TRANS_VBLANK_A 0xe0010
8658 #define TRANS_VBLANK_END_SHIFT 16
8659 #define TRANS_VBLANK_START_SHIFT 0
8660 #define _PCH_TRANS_VSYNC_A 0xe0014
8661 #define TRANS_VSYNC_END_SHIFT 16
8662 #define TRANS_VSYNC_START_SHIFT 0
8663 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
8664
8665 #define _PCH_TRANSA_DATA_M1 0xe0030
8666 #define _PCH_TRANSA_DATA_N1 0xe0034
8667 #define _PCH_TRANSA_DATA_M2 0xe0038
8668 #define _PCH_TRANSA_DATA_N2 0xe003c
8669 #define _PCH_TRANSA_LINK_M1 0xe0040
8670 #define _PCH_TRANSA_LINK_N1 0xe0044
8671 #define _PCH_TRANSA_LINK_M2 0xe0048
8672 #define _PCH_TRANSA_LINK_N2 0xe004c
8673
8674 /* Per-transcoder DIP controls (PCH) */
8675 #define _VIDEO_DIP_CTL_A 0xe0200
8676 #define _VIDEO_DIP_DATA_A 0xe0208
8677 #define _VIDEO_DIP_GCP_A 0xe0210
8678 #define GCP_COLOR_INDICATION (1 << 2)
8679 #define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
8680 #define GCP_AV_MUTE (1 << 0)
8681
8682 #define _VIDEO_DIP_CTL_B 0xe1200
8683 #define _VIDEO_DIP_DATA_B 0xe1208
8684 #define _VIDEO_DIP_GCP_B 0xe1210
8685
8686 #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
8687 #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
8688 #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
8689
8690 /* Per-transcoder DIP controls (VLV) */
8691 #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
8692 #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
8693 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
8694
8695 #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
8696 #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
8697 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
8698
8699 #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
8700 #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
8701 #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
8702
8703 #define VLV_TVIDEO_DIP_CTL(pipe) \
8704 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
8705 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
8706 #define VLV_TVIDEO_DIP_DATA(pipe) \
8707 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
8708 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
8709 #define VLV_TVIDEO_DIP_GCP(pipe) \
8710 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
8711 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
8712
8713 /* Haswell DIP controls */
8714
8715 #define _HSW_VIDEO_DIP_CTL_A 0x60200
8716 #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
8717 #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
8718 #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
8719 #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
8720 #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
8721 #define _GLK_VIDEO_DIP_DRM_DATA_A 0x60440
8722 #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
8723 #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
8724 #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
8725 #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
8726 #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
8727 #define _HSW_VIDEO_DIP_GCP_A 0x60210
8728
8729 #define _HSW_VIDEO_DIP_CTL_B 0x61200
8730 #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
8731 #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
8732 #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
8733 #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
8734 #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
8735 #define _GLK_VIDEO_DIP_DRM_DATA_B 0x61440
8736 #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
8737 #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
8738 #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
8739 #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
8740 #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
8741 #define _HSW_VIDEO_DIP_GCP_B 0x61210
8742
8743 /* Icelake PPS_DATA and _ECC DIP Registers.
8744 * These are available for transcoders B,C and eDP.
8745 * Adding the _A so as to reuse the _MMIO_TRANS2
8746 * definition, with which it offsets to the right location.
8747 */
8748
8749 #define _ICL_VIDEO_DIP_PPS_DATA_A 0x60350
8750 #define _ICL_VIDEO_DIP_PPS_DATA_B 0x61350
8751 #define _ICL_VIDEO_DIP_PPS_ECC_A 0x603D4
8752 #define _ICL_VIDEO_DIP_PPS_ECC_B 0x613D4
8753
8754 #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
8755 #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
8756 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
8757 #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
8758 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
8759 #define HSW_TVIDEO_DIP_GMP_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GMP_DATA_A + (i) * 4)
8760 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
8761 #define GLK_TVIDEO_DIP_DRM_DATA(trans, i) _MMIO_TRANS2(trans, _GLK_VIDEO_DIP_DRM_DATA_A + (i) * 4)
8762 #define ICL_VIDEO_DIP_PPS_DATA(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_DATA_A + (i) * 4)
8763 #define ICL_VIDEO_DIP_PPS_ECC(trans, i) _MMIO_TRANS2(trans, _ICL_VIDEO_DIP_PPS_ECC_A + (i) * 4)
8764
8765 #define _HSW_STEREO_3D_CTL_A 0x70020
8766 #define S3D_ENABLE (1 << 31)
8767 #define _HSW_STEREO_3D_CTL_B 0x71020
8768
8769 #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
8770
8771 #define _PCH_TRANS_HTOTAL_B 0xe1000
8772 #define _PCH_TRANS_HBLANK_B 0xe1004
8773 #define _PCH_TRANS_HSYNC_B 0xe1008
8774 #define _PCH_TRANS_VTOTAL_B 0xe100c
8775 #define _PCH_TRANS_VBLANK_B 0xe1010
8776 #define _PCH_TRANS_VSYNC_B 0xe1014
8777 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
8778
8779 #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
8780 #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
8781 #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
8782 #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
8783 #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
8784 #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
8785 #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
8786
8787 #define _PCH_TRANSB_DATA_M1 0xe1030
8788 #define _PCH_TRANSB_DATA_N1 0xe1034
8789 #define _PCH_TRANSB_DATA_M2 0xe1038
8790 #define _PCH_TRANSB_DATA_N2 0xe103c
8791 #define _PCH_TRANSB_LINK_M1 0xe1040
8792 #define _PCH_TRANSB_LINK_N1 0xe1044
8793 #define _PCH_TRANSB_LINK_M2 0xe1048
8794 #define _PCH_TRANSB_LINK_N2 0xe104c
8795
8796 #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
8797 #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
8798 #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
8799 #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
8800 #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
8801 #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
8802 #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
8803 #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
8804
8805 #define _PCH_TRANSACONF 0xf0008
8806 #define _PCH_TRANSBCONF 0xf1008
8807 #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
8808 #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
8809 #define TRANS_DISABLE (0 << 31)
8810 #define TRANS_ENABLE (1 << 31)
8811 #define TRANS_STATE_MASK (1 << 30)
8812 #define TRANS_STATE_DISABLE (0 << 30)
8813 #define TRANS_STATE_ENABLE (1 << 30)
8814 #define TRANS_FRAME_START_DELAY_MASK (3 << 27) /* ibx */
8815 #define TRANS_FRAME_START_DELAY(x) ((x) << 27) /* ibx: 0-3 */
8816 #define TRANS_INTERLACE_MASK (7 << 21)
8817 #define TRANS_PROGRESSIVE (0 << 21)
8818 #define TRANS_INTERLACED (3 << 21)
8819 #define TRANS_LEGACY_INTERLACED_ILK (2 << 21)
8820 #define TRANS_8BPC (0 << 5)
8821 #define TRANS_10BPC (1 << 5)
8822 #define TRANS_6BPC (2 << 5)
8823 #define TRANS_12BPC (3 << 5)
8824
8825 #define _TRANSA_CHICKEN1 0xf0060
8826 #define _TRANSB_CHICKEN1 0xf1060
8827 #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
8828 #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1 << 10)
8829 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1 << 4)
8830 #define _TRANSA_CHICKEN2 0xf0064
8831 #define _TRANSB_CHICKEN2 0xf1064
8832 #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
8833 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1 << 31)
8834 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1 << 29)
8835 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3 << 27)
8836 #define TRANS_CHICKEN2_FRAME_START_DELAY(x) ((x) << 27) /* 0-3 */
8837 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1 << 26)
8838 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1 << 25)
8839
8840 #define SOUTH_CHICKEN1 _MMIO(0xc2000)
8841 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
8842 #define FDIA_PHASE_SYNC_SHIFT_EN 18
8843 #define INVERT_DDID_HPD (1 << 18)
8844 #define INVERT_DDIC_HPD (1 << 17)
8845 #define INVERT_DDIB_HPD (1 << 16)
8846 #define INVERT_DDIA_HPD (1 << 15)
8847 #define FDI_PHASE_SYNC_OVR(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
8848 #define FDI_PHASE_SYNC_EN(pipe) (1 << (FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
8849 #define FDI_BC_BIFURCATION_SELECT (1 << 12)
8850 #define CHASSIS_CLK_REQ_DURATION_MASK (0xf << 8)
8851 #define CHASSIS_CLK_REQ_DURATION(x) ((x) << 8)
8852 #define SBCLK_RUN_REFCLK_DIS (1 << 7)
8853 #define SPT_PWM_GRANULARITY (1 << 0)
8854 #define SOUTH_CHICKEN2 _MMIO(0xc2004)
8855 #define FDI_MPHY_IOSFSB_RESET_STATUS (1 << 13)
8856 #define FDI_MPHY_IOSFSB_RESET_CTL (1 << 12)
8857 #define LPT_PWM_GRANULARITY (1 << 5)
8858 #define DPLS_EDP_PPS_FIX_DIS (1 << 0)
8859
8860 #define _FDI_RXA_CHICKEN 0xc200c
8861 #define _FDI_RXB_CHICKEN 0xc2010
8862 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1 << 1)
8863 #define FDI_RX_PHASE_SYNC_POINTER_EN (1 << 0)
8864 #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
8865
8866 #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
8867 #define PCH_GMBUSUNIT_CLOCK_GATE_DISABLE (1 << 31)
8868 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1 << 30)
8869 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1 << 29)
8870 #define PCH_DPMGUNIT_CLOCK_GATE_DISABLE (1 << 15)
8871 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1 << 14)
8872 #define CNP_PWM_CGE_GATING_DISABLE (1 << 13)
8873 #define PCH_LP_PARTITION_LEVEL_DISABLE (1 << 12)
8874
8875 /* CPU: FDI_TX */
8876 #define _FDI_TXA_CTL 0x60100
8877 #define _FDI_TXB_CTL 0x61100
8878 #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
8879 #define FDI_TX_DISABLE (0 << 31)
8880 #define FDI_TX_ENABLE (1 << 31)
8881 #define FDI_LINK_TRAIN_PATTERN_1 (0 << 28)
8882 #define FDI_LINK_TRAIN_PATTERN_2 (1 << 28)
8883 #define FDI_LINK_TRAIN_PATTERN_IDLE (2 << 28)
8884 #define FDI_LINK_TRAIN_NONE (3 << 28)
8885 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0 << 25)
8886 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1 << 25)
8887 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2 << 25)
8888 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3 << 25)
8889 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0 << 22)
8890 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1 << 22)
8891 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2 << 22)
8892 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3 << 22)
8893 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
8894 SNB has different settings. */
8895 /* SNB A-stepping */
8896 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
8897 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
8898 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
8899 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
8900 /* SNB B-stepping */
8901 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0 << 22)
8902 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a << 22)
8903 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39 << 22)
8904 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38 << 22)
8905 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f << 22)
8906 #define FDI_DP_PORT_WIDTH_SHIFT 19
8907 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
8908 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
8909 #define FDI_TX_ENHANCE_FRAME_ENABLE (1 << 18)
8910 /* Ironlake: hardwired to 1 */
8911 #define FDI_TX_PLL_ENABLE (1 << 14)
8912
8913 /* Ivybridge has different bits for lolz */
8914 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0 << 8)
8915 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1 << 8)
8916 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2 << 8)
8917 #define FDI_LINK_TRAIN_NONE_IVB (3 << 8)
8918
8919 /* both Tx and Rx */
8920 #define FDI_COMPOSITE_SYNC (1 << 11)
8921 #define FDI_LINK_TRAIN_AUTO (1 << 10)
8922 #define FDI_SCRAMBLING_ENABLE (0 << 7)
8923 #define FDI_SCRAMBLING_DISABLE (1 << 7)
8924
8925 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
8926 #define _FDI_RXA_CTL 0xf000c
8927 #define _FDI_RXB_CTL 0xf100c
8928 #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
8929 #define FDI_RX_ENABLE (1 << 31)
8930 /* train, dp width same as FDI_TX */
8931 #define FDI_FS_ERRC_ENABLE (1 << 27)
8932 #define FDI_FE_ERRC_ENABLE (1 << 26)
8933 #define FDI_RX_POLARITY_REVERSED_LPT (1 << 16)
8934 #define FDI_8BPC (0 << 16)
8935 #define FDI_10BPC (1 << 16)
8936 #define FDI_6BPC (2 << 16)
8937 #define FDI_12BPC (3 << 16)
8938 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1 << 15)
8939 #define FDI_DMI_LINK_REVERSE_MASK (1 << 14)
8940 #define FDI_RX_PLL_ENABLE (1 << 13)
8941 #define FDI_FS_ERR_CORRECT_ENABLE (1 << 11)
8942 #define FDI_FE_ERR_CORRECT_ENABLE (1 << 10)
8943 #define FDI_FS_ERR_REPORT_ENABLE (1 << 9)
8944 #define FDI_FE_ERR_REPORT_ENABLE (1 << 8)
8945 #define FDI_RX_ENHANCE_FRAME_ENABLE (1 << 6)
8946 #define FDI_PCDCLK (1 << 4)
8947 /* CPT */
8948 #define FDI_AUTO_TRAINING (1 << 10)
8949 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0 << 8)
8950 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1 << 8)
8951 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2 << 8)
8952 #define FDI_LINK_TRAIN_NORMAL_CPT (3 << 8)
8953 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3 << 8)
8954
8955 #define _FDI_RXA_MISC 0xf0010
8956 #define _FDI_RXB_MISC 0xf1010
8957 #define FDI_RX_PWRDN_LANE1_MASK (3 << 26)
8958 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x) << 26)
8959 #define FDI_RX_PWRDN_LANE0_MASK (3 << 24)
8960 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x) << 24)
8961 #define FDI_RX_TP1_TO_TP2_48 (2 << 20)
8962 #define FDI_RX_TP1_TO_TP2_64 (3 << 20)
8963 #define FDI_RX_FDI_DELAY_90 (0x90 << 0)
8964 #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
8965
8966 #define _FDI_RXA_TUSIZE1 0xf0030
8967 #define _FDI_RXA_TUSIZE2 0xf0038
8968 #define _FDI_RXB_TUSIZE1 0xf1030
8969 #define _FDI_RXB_TUSIZE2 0xf1038
8970 #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
8971 #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
8972
8973 /* FDI_RX interrupt register format */
8974 #define FDI_RX_INTER_LANE_ALIGN (1 << 10)
8975 #define FDI_RX_SYMBOL_LOCK (1 << 9) /* train 2 */
8976 #define FDI_RX_BIT_LOCK (1 << 8) /* train 1 */
8977 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1 << 7)
8978 #define FDI_RX_FS_CODE_ERR (1 << 6)
8979 #define FDI_RX_FE_CODE_ERR (1 << 5)
8980 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1 << 4)
8981 #define FDI_RX_HDCP_LINK_FAIL (1 << 3)
8982 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1 << 2)
8983 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1 << 1)
8984 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1 << 0)
8985
8986 #define _FDI_RXA_IIR 0xf0014
8987 #define _FDI_RXA_IMR 0xf0018
8988 #define _FDI_RXB_IIR 0xf1014
8989 #define _FDI_RXB_IMR 0xf1018
8990 #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
8991 #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
8992
8993 #define FDI_PLL_CTL_1 _MMIO(0xfe000)
8994 #define FDI_PLL_CTL_2 _MMIO(0xfe004)
8995
8996 #define PCH_LVDS _MMIO(0xe1180)
8997 #define LVDS_DETECTED (1 << 1)
8998
8999 #define _PCH_DP_B 0xe4100
9000 #define PCH_DP_B _MMIO(_PCH_DP_B)
9001 #define _PCH_DPB_AUX_CH_CTL 0xe4110
9002 #define _PCH_DPB_AUX_CH_DATA1 0xe4114
9003 #define _PCH_DPB_AUX_CH_DATA2 0xe4118
9004 #define _PCH_DPB_AUX_CH_DATA3 0xe411c
9005 #define _PCH_DPB_AUX_CH_DATA4 0xe4120
9006 #define _PCH_DPB_AUX_CH_DATA5 0xe4124
9007
9008 #define _PCH_DP_C 0xe4200
9009 #define PCH_DP_C _MMIO(_PCH_DP_C)
9010 #define _PCH_DPC_AUX_CH_CTL 0xe4210
9011 #define _PCH_DPC_AUX_CH_DATA1 0xe4214
9012 #define _PCH_DPC_AUX_CH_DATA2 0xe4218
9013 #define _PCH_DPC_AUX_CH_DATA3 0xe421c
9014 #define _PCH_DPC_AUX_CH_DATA4 0xe4220
9015 #define _PCH_DPC_AUX_CH_DATA5 0xe4224
9016
9017 #define _PCH_DP_D 0xe4300
9018 #define PCH_DP_D _MMIO(_PCH_DP_D)
9019 #define _PCH_DPD_AUX_CH_CTL 0xe4310
9020 #define _PCH_DPD_AUX_CH_DATA1 0xe4314
9021 #define _PCH_DPD_AUX_CH_DATA2 0xe4318
9022 #define _PCH_DPD_AUX_CH_DATA3 0xe431c
9023 #define _PCH_DPD_AUX_CH_DATA4 0xe4320
9024 #define _PCH_DPD_AUX_CH_DATA5 0xe4324
9025
9026 #define PCH_DP_AUX_CH_CTL(aux_ch) _MMIO_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
9027 #define PCH_DP_AUX_CH_DATA(aux_ch, i) _MMIO(_PORT((aux_ch) - AUX_CH_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
9028
9029 /* CPT */
9030 #define _TRANS_DP_CTL_A 0xe0300
9031 #define _TRANS_DP_CTL_B 0xe1300
9032 #define _TRANS_DP_CTL_C 0xe2300
9033 #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
9034 #define TRANS_DP_OUTPUT_ENABLE (1 << 31)
9035 #define TRANS_DP_PORT_SEL_MASK (3 << 29)
9036 #define TRANS_DP_PORT_SEL_NONE (3 << 29)
9037 #define TRANS_DP_PORT_SEL(port) (((port) - PORT_B) << 29)
9038 #define TRANS_DP_AUDIO_ONLY (1 << 26)
9039 #define TRANS_DP_ENH_FRAMING (1 << 18)
9040 #define TRANS_DP_8BPC (0 << 9)
9041 #define TRANS_DP_10BPC (1 << 9)
9042 #define TRANS_DP_6BPC (2 << 9)
9043 #define TRANS_DP_12BPC (3 << 9)
9044 #define TRANS_DP_BPC_MASK (3 << 9)
9045 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1 << 4)
9046 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
9047 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1 << 3)
9048 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
9049 #define TRANS_DP_SYNC_MASK (3 << 3)
9050
9051 /* SNB eDP training params */
9052 /* SNB A-stepping */
9053 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38 << 22)
9054 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02 << 22)
9055 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01 << 22)
9056 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0 << 22)
9057 /* SNB B-stepping */
9058 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0 << 22)
9059 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1 << 22)
9060 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a << 22)
9061 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39 << 22)
9062 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38 << 22)
9063 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f << 22)
9064
9065 /* IVB */
9066 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 << 22)
9067 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a << 22)
9068 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f << 22)
9069 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 << 22)
9070 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 << 22)
9071 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 << 22)
9072 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e << 22)
9073
9074 /* legacy values */
9075 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 << 22)
9076 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 << 22)
9077 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 << 22)
9078 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 << 22)
9079 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 << 22)
9080
9081 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f << 22)
9082
9083 #define VLV_PMWGICZ _MMIO(0x1300a4)
9084
9085 #define RC6_LOCATION _MMIO(0xD40)
9086 #define RC6_CTX_IN_DRAM (1 << 0)
9087 #define RC6_CTX_BASE _MMIO(0xD48)
9088 #define RC6_CTX_BASE_MASK 0xFFFFFFF0
9089 #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
9090 #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
9091 #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
9092 #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
9093 #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
9094 #define IDLE_TIME_MASK 0xFFFFF
9095 #define FORCEWAKE _MMIO(0xA18C)
9096 #define FORCEWAKE_VLV _MMIO(0x1300b0)
9097 #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
9098 #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
9099 #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
9100 #define FORCEWAKE_ACK_HSW _MMIO(0x130044)
9101 #define FORCEWAKE_ACK _MMIO(0x130090)
9102 #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
9103 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
9104 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
9105 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
9106
9107 #define VLV_GTLC_PW_STATUS _MMIO(0x130094)
9108 #define VLV_GTLC_ALLOWWAKEACK (1 << 0)
9109 #define VLV_GTLC_ALLOWWAKEERR (1 << 1)
9110 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
9111 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
9112 #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
9113 #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
9114 #define FORCEWAKE_MEDIA_VDBOX_GEN11(n) _MMIO(0xa540 + (n) * 4)
9115 #define FORCEWAKE_MEDIA_VEBOX_GEN11(n) _MMIO(0xa560 + (n) * 4)
9116 #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
9117 #define FORCEWAKE_GT_GEN9 _MMIO(0xa188)
9118 #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
9119 #define FORCEWAKE_ACK_MEDIA_VDBOX_GEN11(n) _MMIO(0x0D50 + (n) * 4)
9120 #define FORCEWAKE_ACK_MEDIA_VEBOX_GEN11(n) _MMIO(0x0D70 + (n) * 4)
9121 #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
9122 #define FORCEWAKE_ACK_GT_GEN9 _MMIO(0x130044)
9123 #define FORCEWAKE_KERNEL BIT(0)
9124 #define FORCEWAKE_USER BIT(1)
9125 #define FORCEWAKE_KERNEL_FALLBACK BIT(15)
9126 #define FORCEWAKE_MT_ACK _MMIO(0x130040)
9127 #define ECOBUS _MMIO(0xa180)
9128 #define FORCEWAKE_MT_ENABLE (1 << 5)
9129 #define VLV_SPAREG2H _MMIO(0xA194)
9130 #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
9131 #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
9132 #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
9133
9134 #define GTFIFODBG _MMIO(0x120000)
9135 #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
9136 #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
9137 #define GT_FIFO_SBDROPERR (1 << 6)
9138 #define GT_FIFO_BLOBDROPERR (1 << 5)
9139 #define GT_FIFO_SB_READ_ABORTERR (1 << 4)
9140 #define GT_FIFO_DROPERR (1 << 3)
9141 #define GT_FIFO_OVFERR (1 << 2)
9142 #define GT_FIFO_IAWRERR (1 << 1)
9143 #define GT_FIFO_IARDERR (1 << 0)
9144
9145 #define GTFIFOCTL _MMIO(0x120008)
9146 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
9147 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
9148 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
9149 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
9150
9151 #define HSW_IDICR _MMIO(0x9008)
9152 #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
9153 #define HSW_EDRAM_CAP _MMIO(0x120010)
9154 #define EDRAM_ENABLED 0x1
9155 #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
9156 #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
9157 #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
9158
9159 #define GEN6_UCGCTL1 _MMIO(0x9400)
9160 # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
9161 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
9162 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
9163 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
9164
9165 #define GEN6_UCGCTL2 _MMIO(0x9404)
9166 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
9167 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
9168 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
9169 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
9170 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9171 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
9172
9173 #define GEN6_UCGCTL3 _MMIO(0x9408)
9174 # define GEN6_OACSUNIT_CLOCK_GATE_DISABLE (1 << 20)
9175
9176 #define GEN7_UCGCTL4 _MMIO(0x940c)
9177 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1 << 25)
9178 #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1 << 14)
9179
9180 #define GEN6_RCGCTL1 _MMIO(0x9410)
9181 #define GEN6_RCGCTL2 _MMIO(0x9414)
9182 #define GEN6_RSTCTL _MMIO(0x9420)
9183
9184 #define GEN8_UCGCTL6 _MMIO(0x9430)
9185 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1 << 24)
9186 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1 << 14)
9187 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1 << 28)
9188
9189 #define GEN6_GFXPAUSE _MMIO(0xA000)
9190 #define GEN6_RPNSWREQ _MMIO(0xA008)
9191 #define GEN6_TURBO_DISABLE (1 << 31)
9192 #define GEN6_FREQUENCY(x) ((x) << 25)
9193 #define HSW_FREQUENCY(x) ((x) << 24)
9194 #define GEN9_FREQUENCY(x) ((x) << 23)
9195 #define GEN6_OFFSET(x) ((x) << 19)
9196 #define GEN6_AGGRESSIVE_TURBO (0 << 15)
9197 #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
9198 #define GEN6_RC_CONTROL _MMIO(0xA090)
9199 #define GEN6_RC_CTL_RC6pp_ENABLE (1 << 16)
9200 #define GEN6_RC_CTL_RC6p_ENABLE (1 << 17)
9201 #define GEN6_RC_CTL_RC6_ENABLE (1 << 18)
9202 #define GEN6_RC_CTL_RC1e_ENABLE (1 << 20)
9203 #define GEN6_RC_CTL_RC7_ENABLE (1 << 22)
9204 #define VLV_RC_CTL_CTX_RST_PARALLEL (1 << 24)
9205 #define GEN7_RC_CTL_TO_MODE (1 << 28)
9206 #define GEN6_RC_CTL_EI_MODE(x) ((x) << 27)
9207 #define GEN6_RC_CTL_HW_ENABLE (1 << 31)
9208 #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
9209 #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
9210 #define GEN6_RPSTAT1 _MMIO(0xA01C)
9211 #define GEN6_CAGF_SHIFT 8
9212 #define HSW_CAGF_SHIFT 7
9213 #define GEN9_CAGF_SHIFT 23
9214 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
9215 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
9216 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
9217 #define GEN6_RP_CONTROL _MMIO(0xA024)
9218 #define GEN6_RP_MEDIA_TURBO (1 << 11)
9219 #define GEN6_RP_MEDIA_MODE_MASK (3 << 9)
9220 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3 << 9)
9221 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2 << 9)
9222 #define GEN6_RP_MEDIA_HW_MODE (1 << 9)
9223 #define GEN6_RP_MEDIA_SW_MODE (0 << 9)
9224 #define GEN6_RP_MEDIA_IS_GFX (1 << 8)
9225 #define GEN6_RP_ENABLE (1 << 7)
9226 #define GEN6_RP_UP_IDLE_MIN (0x1 << 3)
9227 #define GEN6_RP_UP_BUSY_AVG (0x2 << 3)
9228 #define GEN6_RP_UP_BUSY_CONT (0x4 << 3)
9229 #define GEN6_RP_DOWN_IDLE_AVG (0x2 << 0)
9230 #define GEN6_RP_DOWN_IDLE_CONT (0x1 << 0)
9231 #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
9232 #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
9233 #define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
9234 #define GEN6_RP_EI_MASK 0xffffff
9235 #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
9236 #define GEN6_RP_CUR_UP _MMIO(0xA054)
9237 #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
9238 #define GEN6_RP_PREV_UP _MMIO(0xA058)
9239 #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
9240 #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
9241 #define GEN6_RP_CUR_DOWN _MMIO(0xA060)
9242 #define GEN6_RP_PREV_DOWN _MMIO(0xA064)
9243 #define GEN6_RP_UP_EI _MMIO(0xA068)
9244 #define GEN6_RP_DOWN_EI _MMIO(0xA06C)
9245 #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
9246 #define GEN6_RPDEUHWTC _MMIO(0xA080)
9247 #define GEN6_RPDEUC _MMIO(0xA084)
9248 #define GEN6_RPDEUCSW _MMIO(0xA088)
9249 #define GEN6_RC_STATE _MMIO(0xA094)
9250 #define RC_SW_TARGET_STATE_SHIFT 16
9251 #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
9252 #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
9253 #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
9254 #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
9255 #define GEN10_MEDIA_WAKE_RATE_LIMIT _MMIO(0xA0A0)
9256 #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
9257 #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
9258 #define GEN6_RC_SLEEP _MMIO(0xA0B0)
9259 #define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
9260 #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
9261 #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
9262 #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
9263 #define VLV_RCEDATA _MMIO(0xA0BC)
9264 #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
9265 #define GEN6_PMINTRMSK _MMIO(0xA168)
9266 #define GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC (1 << 31)
9267 #define ARAT_EXPIRED_INTRMSK (1 << 9)
9268 #define GEN8_MISC_CTRL0 _MMIO(0xA180)
9269 #define VLV_PWRDWNUPCTL _MMIO(0xA294)
9270 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
9271 #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
9272 #define GEN9_PG_ENABLE _MMIO(0xA210)
9273 #define GEN9_RENDER_PG_ENABLE REG_BIT(0)
9274 #define GEN9_MEDIA_PG_ENABLE REG_BIT(1)
9275 #define GEN11_MEDIA_SAMPLER_PG_ENABLE REG_BIT(2)
9276 #define VDN_HCP_POWERGATE_ENABLE(n) REG_BIT(3 + 2 * (n))
9277 #define VDN_MFX_POWERGATE_ENABLE(n) REG_BIT(4 + 2 * (n))
9278 #define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
9279 #define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
9280 #define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
9281
9282 #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
9283 #define PIXEL_OVERLAP_CNT_MASK (3 << 30)
9284 #define PIXEL_OVERLAP_CNT_SHIFT 30
9285
9286 #define GEN6_PMISR _MMIO(0x44020)
9287 #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
9288 #define GEN6_PMIIR _MMIO(0x44028)
9289 #define GEN6_PMIER _MMIO(0x4402C)
9290 #define GEN6_PM_MBOX_EVENT (1 << 25)
9291 #define GEN6_PM_THERMAL_EVENT (1 << 24)
9292
9293 /*
9294 * For Gen11 these are in the upper word of the GPM_WGBOXPERF
9295 * registers. Shifting is handled on accessing the imr and ier.
9296 */
9297 #define GEN6_PM_RP_DOWN_TIMEOUT (1 << 6)
9298 #define GEN6_PM_RP_UP_THRESHOLD (1 << 5)
9299 #define GEN6_PM_RP_DOWN_THRESHOLD (1 << 4)
9300 #define GEN6_PM_RP_UP_EI_EXPIRED (1 << 2)
9301 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1 << 1)
9302 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_EI_EXPIRED | \
9303 GEN6_PM_RP_UP_THRESHOLD | \
9304 GEN6_PM_RP_DOWN_EI_EXPIRED | \
9305 GEN6_PM_RP_DOWN_THRESHOLD | \
9306 GEN6_PM_RP_DOWN_TIMEOUT)
9307
9308 #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9309 #define GEN7_GT_SCRATCH_REG_NUM 8
9310
9311 #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
9312 #define VLV_GFX_CLK_STATUS_BIT (1 << 3)
9313 #define VLV_GFX_CLK_FORCE_ON_BIT (1 << 2)
9314
9315 #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
9316 #define VLV_COUNTER_CONTROL _MMIO(0x138104)
9317 #define VLV_COUNT_RANGE_HIGH (1 << 15)
9318 #define VLV_MEDIA_RC0_COUNT_EN (1 << 5)
9319 #define VLV_RENDER_RC0_COUNT_EN (1 << 4)
9320 #define VLV_MEDIA_RC6_COUNT_EN (1 << 1)
9321 #define VLV_RENDER_RC6_COUNT_EN (1 << 0)
9322 #define GEN6_GT_GFX_RC6 _MMIO(0x138108)
9323 #define VLV_GT_RENDER_RC6 _MMIO(0x138108)
9324 #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9325
9326 #define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
9327 #define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
9328 #define VLV_RENDER_C0_COUNT _MMIO(0x138118)
9329 #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
9330
9331 #define GEN6_PCODE_MAILBOX _MMIO(0x138124)
9332 #define GEN6_PCODE_READY (1 << 31)
9333 #define GEN6_PCODE_ERROR_MASK 0xFF
9334 #define GEN6_PCODE_SUCCESS 0x0
9335 #define GEN6_PCODE_ILLEGAL_CMD 0x1
9336 #define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
9337 #define GEN6_PCODE_TIMEOUT 0x3
9338 #define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
9339 #define GEN7_PCODE_TIMEOUT 0x2
9340 #define GEN7_PCODE_ILLEGAL_DATA 0x3
9341 #define GEN11_PCODE_ILLEGAL_SUBCOMMAND 0x4
9342 #define GEN11_PCODE_LOCKED 0x6
9343 #define GEN11_PCODE_REJECTED 0x11
9344 #define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
9345 #define GEN6_PCODE_WRITE_RC6VIDS 0x4
9346 #define GEN6_PCODE_READ_RC6VIDS 0x5
9347 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
9348 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
9349 #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
9350 #define GEN9_PCODE_READ_MEM_LATENCY 0x6
9351 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
9352 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
9353 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
9354 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
9355 #define SKL_PCODE_LOAD_HDCP_KEYS 0x5
9356 #define SKL_PCODE_CDCLK_CONTROL 0x7
9357 #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
9358 #define SKL_CDCLK_READY_FOR_CHANGE 0x1
9359 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
9360 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
9361 #define GEN6_READ_OC_PARAMS 0xc
9362 #define ICL_PCODE_MEM_SUBSYSYSTEM_INFO 0xd
9363 #define ICL_PCODE_MEM_SS_READ_GLOBAL_INFO (0x0 << 8)
9364 #define ICL_PCODE_MEM_SS_READ_QGV_POINT_INFO(point) (((point) << 16) | (0x1 << 8))
9365 #define ICL_PCODE_SAGV_DE_MEM_SS_CONFIG 0xe
9366 #define ICL_PCODE_POINTS_RESTRICTED 0x0
9367 #define ICL_PCODE_POINTS_RESTRICTED_MASK 0x1
9368 #define GEN6_PCODE_READ_D_COMP 0x10
9369 #define GEN6_PCODE_WRITE_D_COMP 0x11
9370 #define ICL_PCODE_EXIT_TCCOLD 0x12
9371 #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
9372 #define DISPLAY_IPS_CONTROL 0x19
9373 #define TGL_PCODE_TCCOLD 0x26
9374 #define TGL_PCODE_EXIT_TCCOLD_DATA_L_EXIT_FAILED REG_BIT(0)
9375 #define TGL_PCODE_EXIT_TCCOLD_DATA_L_BLOCK_REQ 0
9376 #define TGL_PCODE_EXIT_TCCOLD_DATA_L_UNBLOCK_REQ REG_BIT(0)
9377 /* See also IPS_CTL */
9378 #define IPS_PCODE_CONTROL (1 << 30)
9379 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
9380 #define GEN9_PCODE_SAGV_CONTROL 0x21
9381 #define GEN9_SAGV_DISABLE 0x0
9382 #define GEN9_SAGV_IS_DISABLED 0x1
9383 #define GEN9_SAGV_ENABLE 0x3
9384 #define DG1_PCODE_STATUS 0x7E
9385 #define DG1_UNCORE_GET_INIT_STATUS 0x0
9386 #define DG1_UNCORE_INIT_STATUS_COMPLETE 0x1
9387 #define GEN12_PCODE_READ_SAGV_BLOCK_TIME_US 0x23
9388 #define GEN6_PCODE_DATA _MMIO(0x138128)
9389 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
9390 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
9391 #define GEN6_PCODE_DATA1 _MMIO(0x13812C)
9392
9393 #define GEN6_GT_CORE_STATUS _MMIO(0x138060)
9394 #define GEN6_CORE_CPD_STATE_MASK (7 << 4)
9395 #define GEN6_RCn_MASK 7
9396 #define GEN6_RC0 0
9397 #define GEN6_RC3 2
9398 #define GEN6_RC6 3
9399 #define GEN6_RC7 4
9400
9401 #define GEN8_GT_SLICE_INFO _MMIO(0x138064)
9402 #define GEN8_LSLICESTAT_MASK 0x7
9403
9404 #define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
9405 #define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
9406 #define CHV_SS_PG_ENABLE (1 << 1)
9407 #define CHV_EU08_PG_ENABLE (1 << 9)
9408 #define CHV_EU19_PG_ENABLE (1 << 17)
9409 #define CHV_EU210_PG_ENABLE (1 << 25)
9410
9411 #define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
9412 #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
9413 #define CHV_EU311_PG_ENABLE (1 << 1)
9414
9415 #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice) * 0x4)
9416 #define GEN10_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + ((slice) / 3) * 0x34 + \
9417 ((slice) % 3) * 0x4)
9418 #define GEN9_PGCTL_SLICE_ACK (1 << 0)
9419 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice) * 2))
9420 #define GEN10_PGCTL_VALID_SS_MASK(slice) ((slice) == 0 ? 0x7F : 0x1F)
9421
9422 #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice) * 0x8)
9423 #define GEN10_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + ((slice) / 3) * 0x30 + \
9424 ((slice) % 3) * 0x8)
9425 #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice) * 0x8)
9426 #define GEN10_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + ((slice) / 3) * 0x30 + \
9427 ((slice) % 3) * 0x8)
9428 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
9429 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
9430 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
9431 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
9432 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
9433 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
9434 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
9435 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
9436
9437 #define GEN7_MISCCPCTL _MMIO(0x9424)
9438 #define GEN7_DOP_CLOCK_GATE_ENABLE (1 << 0)
9439 #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1 << 2)
9440 #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1 << 4)
9441 #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1 << 6)
9442
9443 #define GEN8_GARBCNTL _MMIO(0xB004)
9444 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1 << 7)
9445 #define GEN11_ARBITRATION_PRIO_ORDER_MASK (0x3f << 22)
9446 #define GEN11_HASH_CTRL_EXCL_MASK (0x7f << 0)
9447 #define GEN11_HASH_CTRL_EXCL_BIT0 (1 << 0)
9448
9449 #define GEN11_GLBLINVL _MMIO(0xB404)
9450 #define GEN11_BANK_HASH_ADDR_EXCL_MASK (0x7f << 5)
9451 #define GEN11_BANK_HASH_ADDR_EXCL_BIT0 (1 << 5)
9452
9453 #define GEN10_DFR_RATIO_EN_AND_CHICKEN _MMIO(0x9550)
9454 #define DFR_DISABLE (1 << 9)
9455
9456 #define GEN11_GACB_PERF_CTRL _MMIO(0x4B80)
9457 #define GEN11_HASH_CTRL_MASK (0x3 << 12 | 0xf << 0)
9458 #define GEN11_HASH_CTRL_BIT0 (1 << 0)
9459 #define GEN11_HASH_CTRL_BIT4 (1 << 12)
9460
9461 #define GEN11_LSN_UNSLCVC _MMIO(0xB43C)
9462 #define GEN11_LSN_UNSLCVC_GAFS_HALF_CL2_MAXALLOC (1 << 9)
9463 #define GEN11_LSN_UNSLCVC_GAFS_HALF_SF_MAXALLOC (1 << 7)
9464
9465 #define GEN10_SAMPLER_MODE _MMIO(0xE18C)
9466 #define ENABLE_SMALLPL REG_BIT(15)
9467 #define GEN11_SAMPLER_ENABLE_HEADLESS_MSG REG_BIT(5)
9468
9469 /* IVYBRIDGE DPF */
9470 #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
9471 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff << 14)
9472 #define GEN7_PARITY_ERROR_VALID (1 << 13)
9473 #define GEN7_L3CDERRST1_BANK_MASK (3 << 11)
9474 #define GEN7_L3CDERRST1_SUBBANK_MASK (7 << 8)
9475 #define GEN7_PARITY_ERROR_ROW(reg) \
9476 (((reg) & GEN7_L3CDERRST1_ROW_MASK) >> 14)
9477 #define GEN7_PARITY_ERROR_BANK(reg) \
9478 (((reg) & GEN7_L3CDERRST1_BANK_MASK) >> 11)
9479 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
9480 (((reg) & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
9481 #define GEN7_L3CDERRST1_ENABLE (1 << 7)
9482
9483 #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
9484 #define GEN7_L3LOG_SIZE 0x80
9485
9486 #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
9487 #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
9488 #define GEN7_MAX_PS_THREAD_DEP (8 << 12)
9489 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1 << 10)
9490 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1 << 4)
9491 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1 << 3)
9492
9493 #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
9494 #define GEN9_DG_MIRROR_FIX_ENABLE (1 << 5)
9495 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1 << 3)
9496
9497 #define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
9498 #define FLOW_CONTROL_ENABLE (1 << 15)
9499 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1 << 8)
9500 #define STALL_DOP_GATING_DISABLE (1 << 5)
9501 #define THROTTLE_12_5 (7 << 2)
9502 #define DISABLE_EARLY_EOT (1 << 1)
9503
9504 #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
9505 #define GEN12_DISABLE_EARLY_READ REG_BIT(14)
9506 #define GEN12_PUSH_CONST_DEREF_HOLD_DIS REG_BIT(8)
9507
9508 #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
9509 #define DOP_CLOCK_GATING_DISABLE (1 << 0)
9510 #define PUSH_CONSTANT_DEREF_DISABLE (1 << 8)
9511 #define GEN11_TDL_CLOCK_GATING_FIX_DISABLE (1 << 1)
9512
9513 #define GEN9_ROW_CHICKEN4 _MMIO(0xe48c)
9514 #define GEN12_DISABLE_TDL_PUSH REG_BIT(9)
9515 #define GEN11_DIS_PICK_2ND_EU REG_BIT(7)
9516
9517 #define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
9518 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
9519
9520 #define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
9521 #define GEN8_ST_PO_DISABLE (1 << 13)
9522
9523 #define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
9524 #define HSW_SAMPLE_C_PERFORMANCE (1 << 9)
9525 #define GEN8_CENTROID_PIXEL_OPT_DIS (1 << 8)
9526 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1 << 5)
9527 #define CNL_FAST_ANISO_L1_BANKING_FIX (1 << 4)
9528 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1 << 1)
9529
9530 #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
9531 #define GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR (1 << 8)
9532 #define GEN9_ENABLE_YV12_BUGFIX (1 << 4)
9533 #define GEN9_ENABLE_GPGPU_PREEMPTION (1 << 2)
9534
9535 /* Audio */
9536 #define G4X_AUD_VID_DID _MMIO(DISPLAY_MMIO_BASE(dev_priv) + 0x62020)
9537 #define INTEL_AUDIO_DEVCL 0x808629FB
9538 #define INTEL_AUDIO_DEVBLC 0x80862801
9539 #define INTEL_AUDIO_DEVCTG 0x80862802
9540
9541 #define G4X_AUD_CNTL_ST _MMIO(0x620B4)
9542 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
9543 #define G4X_ELDV_DEVCTG (1 << 14)
9544 #define G4X_ELD_ADDR_MASK (0xf << 5)
9545 #define G4X_ELD_ACK (1 << 4)
9546 #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
9547
9548 #define _IBX_HDMIW_HDMIEDID_A 0xE2050
9549 #define _IBX_HDMIW_HDMIEDID_B 0xE2150
9550 #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
9551 _IBX_HDMIW_HDMIEDID_B)
9552 #define _IBX_AUD_CNTL_ST_A 0xE20B4
9553 #define _IBX_AUD_CNTL_ST_B 0xE21B4
9554 #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
9555 _IBX_AUD_CNTL_ST_B)
9556 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
9557 #define IBX_ELD_ADDRESS_MASK (0x1f << 5)
9558 #define IBX_ELD_ACK (1 << 4)
9559 #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
9560 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
9561 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
9562
9563 #define _CPT_HDMIW_HDMIEDID_A 0xE5050
9564 #define _CPT_HDMIW_HDMIEDID_B 0xE5150
9565 #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
9566 #define _CPT_AUD_CNTL_ST_A 0xE50B4
9567 #define _CPT_AUD_CNTL_ST_B 0xE51B4
9568 #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
9569 #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
9570
9571 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
9572 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
9573 #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
9574 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
9575 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
9576 #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
9577 #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9578
9579 /* These are the 4 32-bit write offset registers for each stream
9580 * output buffer. It determines the offset from the
9581 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
9582 */
9583 #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
9584
9585 #define _IBX_AUD_CONFIG_A 0xe2000
9586 #define _IBX_AUD_CONFIG_B 0xe2100
9587 #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
9588 #define _CPT_AUD_CONFIG_A 0xe5000
9589 #define _CPT_AUD_CONFIG_B 0xe5100
9590 #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
9591 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
9592 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
9593 #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9594
9595 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
9596 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
9597 #define AUD_CONFIG_UPPER_N_SHIFT 20
9598 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
9599 #define AUD_CONFIG_LOWER_N_SHIFT 4
9600 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
9601 #define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
9602 #define AUD_CONFIG_N(n) \
9603 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
9604 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
9605 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
9606 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
9607 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
9608 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
9609 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
9610 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
9611 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
9612 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
9613 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
9614 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
9615 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
9616 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
9617 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_296703 (10 << 16)
9618 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_297000 (11 << 16)
9619 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_593407 (12 << 16)
9620 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_594000 (13 << 16)
9621 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
9622
9623 /* HSW Audio */
9624 #define _HSW_AUD_CONFIG_A 0x65000
9625 #define _HSW_AUD_CONFIG_B 0x65100
9626 #define HSW_AUD_CFG(trans) _MMIO_TRANS(trans, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
9627
9628 #define _HSW_AUD_MISC_CTRL_A 0x65010
9629 #define _HSW_AUD_MISC_CTRL_B 0x65110
9630 #define HSW_AUD_MISC_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
9631
9632 #define _HSW_AUD_M_CTS_ENABLE_A 0x65028
9633 #define _HSW_AUD_M_CTS_ENABLE_B 0x65128
9634 #define HSW_AUD_M_CTS_ENABLE(trans) _MMIO_TRANS(trans, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
9635 #define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
9636 #define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
9637 #define AUD_CONFIG_M_MASK 0xfffff
9638
9639 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
9640 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
9641 #define HSW_AUD_DIP_ELD_CTRL(trans) _MMIO_TRANS(trans, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9642
9643 /* Audio Digital Converter */
9644 #define _HSW_AUD_DIG_CNVT_1 0x65080
9645 #define _HSW_AUD_DIG_CNVT_2 0x65180
9646 #define AUD_DIG_CNVT(trans) _MMIO_TRANS(trans, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
9647 #define DIP_PORT_SEL_MASK 0x3
9648
9649 #define _HSW_AUD_EDID_DATA_A 0x65050
9650 #define _HSW_AUD_EDID_DATA_B 0x65150
9651 #define HSW_AUD_EDID_DATA(trans) _MMIO_TRANS(trans, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
9652
9653 #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
9654 #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
9655 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
9656 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
9657 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
9658 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9659
9660 #define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
9661 #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
9662
9663 #define AUD_FREQ_CNTRL _MMIO(0x65900)
9664 #define AUD_PIN_BUF_CTL _MMIO(0x48414)
9665 #define AUD_PIN_BUF_ENABLE REG_BIT(31)
9666
9667 /* Display Audio Config Reg */
9668 #define AUD_CONFIG_BE _MMIO(0x65ef0)
9669 #define HBLANK_EARLY_ENABLE_ICL(pipe) (0x1 << (20 - (pipe)))
9670 #define HBLANK_EARLY_ENABLE_TGL(pipe) (0x1 << (24 + (pipe)))
9671 #define HBLANK_START_COUNT_MASK(pipe) (0x7 << (3 + ((pipe) * 6)))
9672 #define HBLANK_START_COUNT(pipe, val) (((val) & 0x7) << (3 + ((pipe)) * 6))
9673 #define NUMBER_SAMPLES_PER_LINE_MASK(pipe) (0x3 << ((pipe) * 6))
9674 #define NUMBER_SAMPLES_PER_LINE(pipe, val) (((val) & 0x3) << ((pipe) * 6))
9675
9676 #define HBLANK_START_COUNT_8 0
9677 #define HBLANK_START_COUNT_16 1
9678 #define HBLANK_START_COUNT_32 2
9679 #define HBLANK_START_COUNT_64 3
9680 #define HBLANK_START_COUNT_96 4
9681 #define HBLANK_START_COUNT_128 5
9682
9683 /*
9684 * HSW - ICL power wells
9685 *
9686 * Platforms have up to 3 power well control register sets, each set
9687 * controlling up to 16 power wells via a request/status HW flag tuple:
9688 * - main (HSW_PWR_WELL_CTL[1-4])
9689 * - AUX (ICL_PWR_WELL_CTL_AUX[1-4])
9690 * - DDI (ICL_PWR_WELL_CTL_DDI[1-4])
9691 * Each control register set consists of up to 4 registers used by different
9692 * sources that can request a power well to be enabled:
9693 * - BIOS (HSW_PWR_WELL_CTL1/ICL_PWR_WELL_CTL_AUX1/ICL_PWR_WELL_CTL_DDI1)
9694 * - DRIVER (HSW_PWR_WELL_CTL2/ICL_PWR_WELL_CTL_AUX2/ICL_PWR_WELL_CTL_DDI2)
9695 * - KVMR (HSW_PWR_WELL_CTL3) (only in the main register set)
9696 * - DEBUG (HSW_PWR_WELL_CTL4/ICL_PWR_WELL_CTL_AUX4/ICL_PWR_WELL_CTL_DDI4)
9697 */
9698 #define HSW_PWR_WELL_CTL1 _MMIO(0x45400)
9699 #define HSW_PWR_WELL_CTL2 _MMIO(0x45404)
9700 #define HSW_PWR_WELL_CTL3 _MMIO(0x45408)
9701 #define HSW_PWR_WELL_CTL4 _MMIO(0x4540C)
9702 #define HSW_PWR_WELL_CTL_REQ(pw_idx) (0x2 << ((pw_idx) * 2))
9703 #define HSW_PWR_WELL_CTL_STATE(pw_idx) (0x1 << ((pw_idx) * 2))
9704
9705 /* HSW/BDW power well */
9706 #define HSW_PW_CTL_IDX_GLOBAL 15
9707
9708 /* SKL/BXT/GLK/CNL power wells */
9709 #define SKL_PW_CTL_IDX_PW_2 15
9710 #define SKL_PW_CTL_IDX_PW_1 14
9711 #define CNL_PW_CTL_IDX_AUX_F 12
9712 #define CNL_PW_CTL_IDX_AUX_D 11
9713 #define GLK_PW_CTL_IDX_AUX_C 10
9714 #define GLK_PW_CTL_IDX_AUX_B 9
9715 #define GLK_PW_CTL_IDX_AUX_A 8
9716 #define CNL_PW_CTL_IDX_DDI_F 6
9717 #define SKL_PW_CTL_IDX_DDI_D 4
9718 #define SKL_PW_CTL_IDX_DDI_C 3
9719 #define SKL_PW_CTL_IDX_DDI_B 2
9720 #define SKL_PW_CTL_IDX_DDI_A_E 1
9721 #define GLK_PW_CTL_IDX_DDI_A 1
9722 #define SKL_PW_CTL_IDX_MISC_IO 0
9723
9724 /* ICL/TGL - power wells */
9725 #define TGL_PW_CTL_IDX_PW_5 4
9726 #define ICL_PW_CTL_IDX_PW_4 3
9727 #define ICL_PW_CTL_IDX_PW_3 2
9728 #define ICL_PW_CTL_IDX_PW_2 1
9729 #define ICL_PW_CTL_IDX_PW_1 0
9730
9731 /* XE_LPD - power wells */
9732 #define XELPD_PW_CTL_IDX_PW_D 8
9733 #define XELPD_PW_CTL_IDX_PW_C 7
9734 #define XELPD_PW_CTL_IDX_PW_B 6
9735 #define XELPD_PW_CTL_IDX_PW_A 5
9736
9737 #define ICL_PWR_WELL_CTL_AUX1 _MMIO(0x45440)
9738 #define ICL_PWR_WELL_CTL_AUX2 _MMIO(0x45444)
9739 #define ICL_PWR_WELL_CTL_AUX4 _MMIO(0x4544C)
9740 #define TGL_PW_CTL_IDX_AUX_TBT6 14
9741 #define TGL_PW_CTL_IDX_AUX_TBT5 13
9742 #define TGL_PW_CTL_IDX_AUX_TBT4 12
9743 #define ICL_PW_CTL_IDX_AUX_TBT4 11
9744 #define TGL_PW_CTL_IDX_AUX_TBT3 11
9745 #define ICL_PW_CTL_IDX_AUX_TBT3 10
9746 #define TGL_PW_CTL_IDX_AUX_TBT2 10
9747 #define ICL_PW_CTL_IDX_AUX_TBT2 9
9748 #define TGL_PW_CTL_IDX_AUX_TBT1 9
9749 #define ICL_PW_CTL_IDX_AUX_TBT1 8
9750 #define TGL_PW_CTL_IDX_AUX_TC6 8
9751 #define XELPD_PW_CTL_IDX_AUX_E 8
9752 #define TGL_PW_CTL_IDX_AUX_TC5 7
9753 #define XELPD_PW_CTL_IDX_AUX_D 7
9754 #define TGL_PW_CTL_IDX_AUX_TC4 6
9755 #define ICL_PW_CTL_IDX_AUX_F 5
9756 #define TGL_PW_CTL_IDX_AUX_TC3 5
9757 #define ICL_PW_CTL_IDX_AUX_E 4
9758 #define TGL_PW_CTL_IDX_AUX_TC2 4
9759 #define ICL_PW_CTL_IDX_AUX_D 3
9760 #define TGL_PW_CTL_IDX_AUX_TC1 3
9761 #define ICL_PW_CTL_IDX_AUX_C 2
9762 #define ICL_PW_CTL_IDX_AUX_B 1
9763 #define ICL_PW_CTL_IDX_AUX_A 0
9764
9765 #define ICL_PWR_WELL_CTL_DDI1 _MMIO(0x45450)
9766 #define ICL_PWR_WELL_CTL_DDI2 _MMIO(0x45454)
9767 #define ICL_PWR_WELL_CTL_DDI4 _MMIO(0x4545C)
9768 #define XELPD_PW_CTL_IDX_DDI_E 8
9769 #define TGL_PW_CTL_IDX_DDI_TC6 8
9770 #define XELPD_PW_CTL_IDX_DDI_D 7
9771 #define TGL_PW_CTL_IDX_DDI_TC5 7
9772 #define TGL_PW_CTL_IDX_DDI_TC4 6
9773 #define ICL_PW_CTL_IDX_DDI_F 5
9774 #define TGL_PW_CTL_IDX_DDI_TC3 5
9775 #define ICL_PW_CTL_IDX_DDI_E 4
9776 #define TGL_PW_CTL_IDX_DDI_TC2 4
9777 #define ICL_PW_CTL_IDX_DDI_D 3
9778 #define TGL_PW_CTL_IDX_DDI_TC1 3
9779 #define ICL_PW_CTL_IDX_DDI_C 2
9780 #define ICL_PW_CTL_IDX_DDI_B 1
9781 #define ICL_PW_CTL_IDX_DDI_A 0
9782
9783 /* HSW - power well misc debug registers */
9784 #define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9785 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1 << 31)
9786 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1 << 20)
9787 #define HSW_PWR_WELL_FORCE_ON (1 << 19)
9788 #define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9789
9790 /* SKL Fuse Status */
9791 enum skl_power_gate {
9792 SKL_PG0,
9793 SKL_PG1,
9794 SKL_PG2,
9795 ICL_PG3,
9796 ICL_PG4,
9797 };
9798
9799 #define SKL_FUSE_STATUS _MMIO(0x42000)
9800 #define SKL_FUSE_DOWNLOAD_STATUS (1 << 31)
9801 /*
9802 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9803 * SKL_DISP_PW1_IDX..SKL_DISP_PW2_IDX -> PG1..PG2
9804 */
9805 #define SKL_PW_CTL_IDX_TO_PG(pw_idx) \
9806 ((pw_idx) - SKL_PW_CTL_IDX_PW_1 + SKL_PG1)
9807 /*
9808 * PG0 is HW controlled, so doesn't have a corresponding power well control knob
9809 * ICL_DISP_PW1_IDX..ICL_DISP_PW4_IDX -> PG1..PG4
9810 */
9811 #define ICL_PW_CTL_IDX_TO_PG(pw_idx) \
9812 ((pw_idx) - ICL_PW_CTL_IDX_PW_1 + SKL_PG1)
9813 #define SKL_FUSE_PG_DIST_STATUS(pg) (1 << (27 - (pg)))
9814
9815 #define _CNL_AUX_REG_IDX(pw_idx) ((pw_idx) - GLK_PW_CTL_IDX_AUX_B)
9816 #define _CNL_AUX_ANAOVRD1_B 0x162250
9817 #define _CNL_AUX_ANAOVRD1_C 0x162210
9818 #define _CNL_AUX_ANAOVRD1_D 0x1622D0
9819 #define _CNL_AUX_ANAOVRD1_F 0x162A90
9820 #define CNL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_CNL_AUX_REG_IDX(pw_idx), \
9821 _CNL_AUX_ANAOVRD1_B, \
9822 _CNL_AUX_ANAOVRD1_C, \
9823 _CNL_AUX_ANAOVRD1_D, \
9824 _CNL_AUX_ANAOVRD1_F))
9825 #define CNL_AUX_ANAOVRD1_ENABLE (1 << 16)
9826 #define CNL_AUX_ANAOVRD1_LDO_BYPASS (1 << 23)
9827
9828 #define _ICL_AUX_REG_IDX(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
9829 #define _ICL_AUX_ANAOVRD1_A 0x162398
9830 #define _ICL_AUX_ANAOVRD1_B 0x6C398
9831 #define ICL_AUX_ANAOVRD1(pw_idx) _MMIO(_PICK(_ICL_AUX_REG_IDX(pw_idx), \
9832 _ICL_AUX_ANAOVRD1_A, \
9833 _ICL_AUX_ANAOVRD1_B))
9834 #define ICL_AUX_ANAOVRD1_LDO_BYPASS (1 << 7)
9835 #define ICL_AUX_ANAOVRD1_ENABLE (1 << 0)
9836
9837 /* HDCP Key Registers */
9838 #define HDCP_KEY_CONF _MMIO(0x66c00)
9839 #define HDCP_AKSV_SEND_TRIGGER BIT(31)
9840 #define HDCP_CLEAR_KEYS_TRIGGER BIT(30)
9841 #define HDCP_KEY_LOAD_TRIGGER BIT(8)
9842 #define HDCP_KEY_STATUS _MMIO(0x66c04)
9843 #define HDCP_FUSE_IN_PROGRESS BIT(7)
9844 #define HDCP_FUSE_ERROR BIT(6)
9845 #define HDCP_FUSE_DONE BIT(5)
9846 #define HDCP_KEY_LOAD_STATUS BIT(1)
9847 #define HDCP_KEY_LOAD_DONE BIT(0)
9848 #define HDCP_AKSV_LO _MMIO(0x66c10)
9849 #define HDCP_AKSV_HI _MMIO(0x66c14)
9850
9851 /* HDCP Repeater Registers */
9852 #define HDCP_REP_CTL _MMIO(0x66d00)
9853 #define HDCP_TRANSA_REP_PRESENT BIT(31)
9854 #define HDCP_TRANSB_REP_PRESENT BIT(30)
9855 #define HDCP_TRANSC_REP_PRESENT BIT(29)
9856 #define HDCP_TRANSD_REP_PRESENT BIT(28)
9857 #define HDCP_DDIB_REP_PRESENT BIT(30)
9858 #define HDCP_DDIA_REP_PRESENT BIT(29)
9859 #define HDCP_DDIC_REP_PRESENT BIT(28)
9860 #define HDCP_DDID_REP_PRESENT BIT(27)
9861 #define HDCP_DDIF_REP_PRESENT BIT(26)
9862 #define HDCP_DDIE_REP_PRESENT BIT(25)
9863 #define HDCP_TRANSA_SHA1_M0 (1 << 20)
9864 #define HDCP_TRANSB_SHA1_M0 (2 << 20)
9865 #define HDCP_TRANSC_SHA1_M0 (3 << 20)
9866 #define HDCP_TRANSD_SHA1_M0 (4 << 20)
9867 #define HDCP_DDIB_SHA1_M0 (1 << 20)
9868 #define HDCP_DDIA_SHA1_M0 (2 << 20)
9869 #define HDCP_DDIC_SHA1_M0 (3 << 20)
9870 #define HDCP_DDID_SHA1_M0 (4 << 20)
9871 #define HDCP_DDIF_SHA1_M0 (5 << 20)
9872 #define HDCP_DDIE_SHA1_M0 (6 << 20) /* Bspec says 5? */
9873 #define HDCP_SHA1_BUSY BIT(16)
9874 #define HDCP_SHA1_READY BIT(17)
9875 #define HDCP_SHA1_COMPLETE BIT(18)
9876 #define HDCP_SHA1_V_MATCH BIT(19)
9877 #define HDCP_SHA1_TEXT_32 (1 << 1)
9878 #define HDCP_SHA1_COMPLETE_HASH (2 << 1)
9879 #define HDCP_SHA1_TEXT_24 (4 << 1)
9880 #define HDCP_SHA1_TEXT_16 (5 << 1)
9881 #define HDCP_SHA1_TEXT_8 (6 << 1)
9882 #define HDCP_SHA1_TEXT_0 (7 << 1)
9883 #define HDCP_SHA_V_PRIME_H0 _MMIO(0x66d04)
9884 #define HDCP_SHA_V_PRIME_H1 _MMIO(0x66d08)
9885 #define HDCP_SHA_V_PRIME_H2 _MMIO(0x66d0C)
9886 #define HDCP_SHA_V_PRIME_H3 _MMIO(0x66d10)
9887 #define HDCP_SHA_V_PRIME_H4 _MMIO(0x66d14)
9888 #define HDCP_SHA_V_PRIME(h) _MMIO((0x66d04 + (h) * 4))
9889 #define HDCP_SHA_TEXT _MMIO(0x66d18)
9890
9891 /* HDCP Auth Registers */
9892 #define _PORTA_HDCP_AUTHENC 0x66800
9893 #define _PORTB_HDCP_AUTHENC 0x66500
9894 #define _PORTC_HDCP_AUTHENC 0x66600
9895 #define _PORTD_HDCP_AUTHENC 0x66700
9896 #define _PORTE_HDCP_AUTHENC 0x66A00
9897 #define _PORTF_HDCP_AUTHENC 0x66900
9898 #define _PORT_HDCP_AUTHENC(port, x) _MMIO(_PICK(port, \
9899 _PORTA_HDCP_AUTHENC, \
9900 _PORTB_HDCP_AUTHENC, \
9901 _PORTC_HDCP_AUTHENC, \
9902 _PORTD_HDCP_AUTHENC, \
9903 _PORTE_HDCP_AUTHENC, \
9904 _PORTF_HDCP_AUTHENC) + (x))
9905 #define PORT_HDCP_CONF(port) _PORT_HDCP_AUTHENC(port, 0x0)
9906 #define _TRANSA_HDCP_CONF 0x66400
9907 #define _TRANSB_HDCP_CONF 0x66500
9908 #define TRANS_HDCP_CONF(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_CONF, \
9909 _TRANSB_HDCP_CONF)
9910 #define HDCP_CONF(dev_priv, trans, port) \
9911 (GRAPHICS_VER(dev_priv) >= 12 ? \
9912 TRANS_HDCP_CONF(trans) : \
9913 PORT_HDCP_CONF(port))
9914
9915 #define HDCP_CONF_CAPTURE_AN BIT(0)
9916 #define HDCP_CONF_AUTH_AND_ENC (BIT(1) | BIT(0))
9917 #define PORT_HDCP_ANINIT(port) _PORT_HDCP_AUTHENC(port, 0x4)
9918 #define _TRANSA_HDCP_ANINIT 0x66404
9919 #define _TRANSB_HDCP_ANINIT 0x66504
9920 #define TRANS_HDCP_ANINIT(trans) _MMIO_TRANS(trans, \
9921 _TRANSA_HDCP_ANINIT, \
9922 _TRANSB_HDCP_ANINIT)
9923 #define HDCP_ANINIT(dev_priv, trans, port) \
9924 (GRAPHICS_VER(dev_priv) >= 12 ? \
9925 TRANS_HDCP_ANINIT(trans) : \
9926 PORT_HDCP_ANINIT(port))
9927
9928 #define PORT_HDCP_ANLO(port) _PORT_HDCP_AUTHENC(port, 0x8)
9929 #define _TRANSA_HDCP_ANLO 0x66408
9930 #define _TRANSB_HDCP_ANLO 0x66508
9931 #define TRANS_HDCP_ANLO(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANLO, \
9932 _TRANSB_HDCP_ANLO)
9933 #define HDCP_ANLO(dev_priv, trans, port) \
9934 (GRAPHICS_VER(dev_priv) >= 12 ? \
9935 TRANS_HDCP_ANLO(trans) : \
9936 PORT_HDCP_ANLO(port))
9937
9938 #define PORT_HDCP_ANHI(port) _PORT_HDCP_AUTHENC(port, 0xC)
9939 #define _TRANSA_HDCP_ANHI 0x6640C
9940 #define _TRANSB_HDCP_ANHI 0x6650C
9941 #define TRANS_HDCP_ANHI(trans) _MMIO_TRANS(trans, _TRANSA_HDCP_ANHI, \
9942 _TRANSB_HDCP_ANHI)
9943 #define HDCP_ANHI(dev_priv, trans, port) \
9944 (GRAPHICS_VER(dev_priv) >= 12 ? \
9945 TRANS_HDCP_ANHI(trans) : \
9946 PORT_HDCP_ANHI(port))
9947
9948 #define PORT_HDCP_BKSVLO(port) _PORT_HDCP_AUTHENC(port, 0x10)
9949 #define _TRANSA_HDCP_BKSVLO 0x66410
9950 #define _TRANSB_HDCP_BKSVLO 0x66510
9951 #define TRANS_HDCP_BKSVLO(trans) _MMIO_TRANS(trans, \
9952 _TRANSA_HDCP_BKSVLO, \
9953 _TRANSB_HDCP_BKSVLO)
9954 #define HDCP_BKSVLO(dev_priv, trans, port) \
9955 (GRAPHICS_VER(dev_priv) >= 12 ? \
9956 TRANS_HDCP_BKSVLO(trans) : \
9957 PORT_HDCP_BKSVLO(port))
9958
9959 #define PORT_HDCP_BKSVHI(port) _PORT_HDCP_AUTHENC(port, 0x14)
9960 #define _TRANSA_HDCP_BKSVHI 0x66414
9961 #define _TRANSB_HDCP_BKSVHI 0x66514
9962 #define TRANS_HDCP_BKSVHI(trans) _MMIO_TRANS(trans, \
9963 _TRANSA_HDCP_BKSVHI, \
9964 _TRANSB_HDCP_BKSVHI)
9965 #define HDCP_BKSVHI(dev_priv, trans, port) \
9966 (GRAPHICS_VER(dev_priv) >= 12 ? \
9967 TRANS_HDCP_BKSVHI(trans) : \
9968 PORT_HDCP_BKSVHI(port))
9969
9970 #define PORT_HDCP_RPRIME(port) _PORT_HDCP_AUTHENC(port, 0x18)
9971 #define _TRANSA_HDCP_RPRIME 0x66418
9972 #define _TRANSB_HDCP_RPRIME 0x66518
9973 #define TRANS_HDCP_RPRIME(trans) _MMIO_TRANS(trans, \
9974 _TRANSA_HDCP_RPRIME, \
9975 _TRANSB_HDCP_RPRIME)
9976 #define HDCP_RPRIME(dev_priv, trans, port) \
9977 (GRAPHICS_VER(dev_priv) >= 12 ? \
9978 TRANS_HDCP_RPRIME(trans) : \
9979 PORT_HDCP_RPRIME(port))
9980
9981 #define PORT_HDCP_STATUS(port) _PORT_HDCP_AUTHENC(port, 0x1C)
9982 #define _TRANSA_HDCP_STATUS 0x6641C
9983 #define _TRANSB_HDCP_STATUS 0x6651C
9984 #define TRANS_HDCP_STATUS(trans) _MMIO_TRANS(trans, \
9985 _TRANSA_HDCP_STATUS, \
9986 _TRANSB_HDCP_STATUS)
9987 #define HDCP_STATUS(dev_priv, trans, port) \
9988 (GRAPHICS_VER(dev_priv) >= 12 ? \
9989 TRANS_HDCP_STATUS(trans) : \
9990 PORT_HDCP_STATUS(port))
9991
9992 #define HDCP_STATUS_STREAM_A_ENC BIT(31)
9993 #define HDCP_STATUS_STREAM_B_ENC BIT(30)
9994 #define HDCP_STATUS_STREAM_C_ENC BIT(29)
9995 #define HDCP_STATUS_STREAM_D_ENC BIT(28)
9996 #define HDCP_STATUS_AUTH BIT(21)
9997 #define HDCP_STATUS_ENC BIT(20)
9998 #define HDCP_STATUS_RI_MATCH BIT(19)
9999 #define HDCP_STATUS_R0_READY BIT(18)
10000 #define HDCP_STATUS_AN_READY BIT(17)
10001 #define HDCP_STATUS_CIPHER BIT(16)
10002 #define HDCP_STATUS_FRAME_CNT(x) (((x) >> 8) & 0xff)
10003
10004 /* HDCP2.2 Registers */
10005 #define _PORTA_HDCP2_BASE 0x66800
10006 #define _PORTB_HDCP2_BASE 0x66500
10007 #define _PORTC_HDCP2_BASE 0x66600
10008 #define _PORTD_HDCP2_BASE 0x66700
10009 #define _PORTE_HDCP2_BASE 0x66A00
10010 #define _PORTF_HDCP2_BASE 0x66900
10011 #define _PORT_HDCP2_BASE(port, x) _MMIO(_PICK((port), \
10012 _PORTA_HDCP2_BASE, \
10013 _PORTB_HDCP2_BASE, \
10014 _PORTC_HDCP2_BASE, \
10015 _PORTD_HDCP2_BASE, \
10016 _PORTE_HDCP2_BASE, \
10017 _PORTF_HDCP2_BASE) + (x))
10018
10019 #define PORT_HDCP2_AUTH(port) _PORT_HDCP2_BASE(port, 0x98)
10020 #define _TRANSA_HDCP2_AUTH 0x66498
10021 #define _TRANSB_HDCP2_AUTH 0x66598
10022 #define TRANS_HDCP2_AUTH(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_AUTH, \
10023 _TRANSB_HDCP2_AUTH)
10024 #define AUTH_LINK_AUTHENTICATED BIT(31)
10025 #define AUTH_LINK_TYPE BIT(30)
10026 #define AUTH_FORCE_CLR_INPUTCTR BIT(19)
10027 #define AUTH_CLR_KEYS BIT(18)
10028 #define HDCP2_AUTH(dev_priv, trans, port) \
10029 (GRAPHICS_VER(dev_priv) >= 12 ? \
10030 TRANS_HDCP2_AUTH(trans) : \
10031 PORT_HDCP2_AUTH(port))
10032
10033 #define PORT_HDCP2_CTL(port) _PORT_HDCP2_BASE(port, 0xB0)
10034 #define _TRANSA_HDCP2_CTL 0x664B0
10035 #define _TRANSB_HDCP2_CTL 0x665B0
10036 #define TRANS_HDCP2_CTL(trans) _MMIO_TRANS(trans, _TRANSA_HDCP2_CTL, \
10037 _TRANSB_HDCP2_CTL)
10038 #define CTL_LINK_ENCRYPTION_REQ BIT(31)
10039 #define HDCP2_CTL(dev_priv, trans, port) \
10040 (GRAPHICS_VER(dev_priv) >= 12 ? \
10041 TRANS_HDCP2_CTL(trans) : \
10042 PORT_HDCP2_CTL(port))
10043
10044 #define PORT_HDCP2_STATUS(port) _PORT_HDCP2_BASE(port, 0xB4)
10045 #define _TRANSA_HDCP2_STATUS 0x664B4
10046 #define _TRANSB_HDCP2_STATUS 0x665B4
10047 #define TRANS_HDCP2_STATUS(trans) _MMIO_TRANS(trans, \
10048 _TRANSA_HDCP2_STATUS, \
10049 _TRANSB_HDCP2_STATUS)
10050 #define LINK_TYPE_STATUS BIT(22)
10051 #define LINK_AUTH_STATUS BIT(21)
10052 #define LINK_ENCRYPTION_STATUS BIT(20)
10053 #define HDCP2_STATUS(dev_priv, trans, port) \
10054 (GRAPHICS_VER(dev_priv) >= 12 ? \
10055 TRANS_HDCP2_STATUS(trans) : \
10056 PORT_HDCP2_STATUS(port))
10057
10058 #define _PIPEA_HDCP2_STREAM_STATUS 0x668C0
10059 #define _PIPEB_HDCP2_STREAM_STATUS 0x665C0
10060 #define _PIPEC_HDCP2_STREAM_STATUS 0x666C0
10061 #define _PIPED_HDCP2_STREAM_STATUS 0x667C0
10062 #define PIPE_HDCP2_STREAM_STATUS(pipe) _MMIO(_PICK((pipe), \
10063 _PIPEA_HDCP2_STREAM_STATUS, \
10064 _PIPEB_HDCP2_STREAM_STATUS, \
10065 _PIPEC_HDCP2_STREAM_STATUS, \
10066 _PIPED_HDCP2_STREAM_STATUS))
10067
10068 #define _TRANSA_HDCP2_STREAM_STATUS 0x664C0
10069 #define _TRANSB_HDCP2_STREAM_STATUS 0x665C0
10070 #define TRANS_HDCP2_STREAM_STATUS(trans) _MMIO_TRANS(trans, \
10071 _TRANSA_HDCP2_STREAM_STATUS, \
10072 _TRANSB_HDCP2_STREAM_STATUS)
10073 #define STREAM_ENCRYPTION_STATUS BIT(31)
10074 #define STREAM_TYPE_STATUS BIT(30)
10075 #define HDCP2_STREAM_STATUS(dev_priv, trans, port) \
10076 (GRAPHICS_VER(dev_priv) >= 12 ? \
10077 TRANS_HDCP2_STREAM_STATUS(trans) : \
10078 PIPE_HDCP2_STREAM_STATUS(pipe))
10079
10080 #define _PORTA_HDCP2_AUTH_STREAM 0x66F00
10081 #define _PORTB_HDCP2_AUTH_STREAM 0x66F04
10082 #define PORT_HDCP2_AUTH_STREAM(port) _MMIO_PORT(port, \
10083 _PORTA_HDCP2_AUTH_STREAM, \
10084 _PORTB_HDCP2_AUTH_STREAM)
10085 #define _TRANSA_HDCP2_AUTH_STREAM 0x66F00
10086 #define _TRANSB_HDCP2_AUTH_STREAM 0x66F04
10087 #define TRANS_HDCP2_AUTH_STREAM(trans) _MMIO_TRANS(trans, \
10088 _TRANSA_HDCP2_AUTH_STREAM, \
10089 _TRANSB_HDCP2_AUTH_STREAM)
10090 #define AUTH_STREAM_TYPE BIT(31)
10091 #define HDCP2_AUTH_STREAM(dev_priv, trans, port) \
10092 (GRAPHICS_VER(dev_priv) >= 12 ? \
10093 TRANS_HDCP2_AUTH_STREAM(trans) : \
10094 PORT_HDCP2_AUTH_STREAM(port))
10095
10096 /* Per-pipe DDI Function Control */
10097 #define _TRANS_DDI_FUNC_CTL_A 0x60400
10098 #define _TRANS_DDI_FUNC_CTL_B 0x61400
10099 #define _TRANS_DDI_FUNC_CTL_C 0x62400
10100 #define _TRANS_DDI_FUNC_CTL_D 0x63400
10101 #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
10102 #define _TRANS_DDI_FUNC_CTL_DSI0 0x6b400
10103 #define _TRANS_DDI_FUNC_CTL_DSI1 0x6bc00
10104 #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
10105
10106 #define TRANS_DDI_FUNC_ENABLE (1 << 31)
10107 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
10108 #define TRANS_DDI_PORT_SHIFT 28
10109 #define TGL_TRANS_DDI_PORT_SHIFT 27
10110 #define TRANS_DDI_PORT_MASK (7 << TRANS_DDI_PORT_SHIFT)
10111 #define TGL_TRANS_DDI_PORT_MASK (0xf << TGL_TRANS_DDI_PORT_SHIFT)
10112 #define TRANS_DDI_SELECT_PORT(x) ((x) << TRANS_DDI_PORT_SHIFT)
10113 #define TGL_TRANS_DDI_SELECT_PORT(x) (((x) + 1) << TGL_TRANS_DDI_PORT_SHIFT)
10114 #define TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) (((val) & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT)
10115 #define TGL_TRANS_DDI_FUNC_CTL_VAL_TO_PORT(val) ((((val) & TGL_TRANS_DDI_PORT_MASK) >> TGL_TRANS_DDI_PORT_SHIFT) - 1)
10116 #define TRANS_DDI_MODE_SELECT_MASK (7 << 24)
10117 #define TRANS_DDI_MODE_SELECT_HDMI (0 << 24)
10118 #define TRANS_DDI_MODE_SELECT_DVI (1 << 24)
10119 #define TRANS_DDI_MODE_SELECT_DP_SST (2 << 24)
10120 #define TRANS_DDI_MODE_SELECT_DP_MST (3 << 24)
10121 #define TRANS_DDI_MODE_SELECT_FDI (4 << 24)
10122 #define TRANS_DDI_BPC_MASK (7 << 20)
10123 #define TRANS_DDI_BPC_8 (0 << 20)
10124 #define TRANS_DDI_BPC_10 (1 << 20)
10125 #define TRANS_DDI_BPC_6 (2 << 20)
10126 #define TRANS_DDI_BPC_12 (3 << 20)
10127 #define TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK REG_GENMASK(19, 18) /* bdw-cnl */
10128 #define TRANS_DDI_PORT_SYNC_MASTER_SELECT(x) REG_FIELD_PREP(TRANS_DDI_PORT_SYNC_MASTER_SELECT_MASK, (x))
10129 #define TRANS_DDI_PVSYNC (1 << 17)
10130 #define TRANS_DDI_PHSYNC (1 << 16)
10131 #define TRANS_DDI_PORT_SYNC_ENABLE REG_BIT(15) /* bdw-cnl */
10132 #define TRANS_DDI_EDP_INPUT_MASK (7 << 12)
10133 #define TRANS_DDI_EDP_INPUT_A_ON (0 << 12)
10134 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4 << 12)
10135 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5 << 12)
10136 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6 << 12)
10137 #define TRANS_DDI_EDP_INPUT_D_ONOFF (7 << 12)
10138 #define TRANS_DDI_MST_TRANSPORT_SELECT_MASK REG_GENMASK(11, 10)
10139 #define TRANS_DDI_MST_TRANSPORT_SELECT(trans) \
10140 REG_FIELD_PREP(TRANS_DDI_MST_TRANSPORT_SELECT_MASK, trans)
10141 #define TRANS_DDI_HDCP_SIGNALLING (1 << 9)
10142 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1 << 8)
10143 #define TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE (1 << 7)
10144 #define TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ (1 << 6)
10145 #define TRANS_DDI_HDCP_SELECT REG_BIT(5)
10146 #define TRANS_DDI_BFI_ENABLE (1 << 4)
10147 #define TRANS_DDI_HIGH_TMDS_CHAR_RATE (1 << 4)
10148 #define TRANS_DDI_HDMI_SCRAMBLING (1 << 0)
10149 #define TRANS_DDI_HDMI_SCRAMBLING_MASK (TRANS_DDI_HDMI_SCRAMBLER_CTS_ENABLE \
10150 | TRANS_DDI_HDMI_SCRAMBLER_RESET_FREQ \
10151 | TRANS_DDI_HDMI_SCRAMBLING)
10152
10153 #define _TRANS_DDI_FUNC_CTL2_A 0x60404
10154 #define _TRANS_DDI_FUNC_CTL2_B 0x61404
10155 #define _TRANS_DDI_FUNC_CTL2_C 0x62404
10156 #define _TRANS_DDI_FUNC_CTL2_EDP 0x6f404
10157 #define _TRANS_DDI_FUNC_CTL2_DSI0 0x6b404
10158 #define _TRANS_DDI_FUNC_CTL2_DSI1 0x6bc04
10159 #define TRANS_DDI_FUNC_CTL2(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL2_A)
10160 #define PORT_SYNC_MODE_ENABLE REG_BIT(4)
10161 #define PORT_SYNC_MODE_MASTER_SELECT_MASK REG_GENMASK(2, 0)
10162 #define PORT_SYNC_MODE_MASTER_SELECT(x) REG_FIELD_PREP(PORT_SYNC_MODE_MASTER_SELECT_MASK, (x))
10163
10164 /* DisplayPort Transport Control */
10165 #define _DP_TP_CTL_A 0x64040
10166 #define _DP_TP_CTL_B 0x64140
10167 #define _TGL_DP_TP_CTL_A 0x60540
10168 #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
10169 #define TGL_DP_TP_CTL(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_CTL_A)
10170 #define DP_TP_CTL_ENABLE (1 << 31)
10171 #define DP_TP_CTL_FEC_ENABLE (1 << 30)
10172 #define DP_TP_CTL_MODE_SST (0 << 27)
10173 #define DP_TP_CTL_MODE_MST (1 << 27)
10174 #define DP_TP_CTL_FORCE_ACT (1 << 25)
10175 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1 << 18)
10176 #define DP_TP_CTL_FDI_AUTOTRAIN (1 << 15)
10177 #define DP_TP_CTL_LINK_TRAIN_MASK (7 << 8)
10178 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0 << 8)
10179 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1 << 8)
10180 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4 << 8)
10181 #define DP_TP_CTL_LINK_TRAIN_PAT4 (5 << 8)
10182 #define DP_TP_CTL_LINK_TRAIN_IDLE (2 << 8)
10183 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3 << 8)
10184 #define DP_TP_CTL_SCRAMBLE_DISABLE (1 << 7)
10185
10186 /* DisplayPort Transport Status */
10187 #define _DP_TP_STATUS_A 0x64044
10188 #define _DP_TP_STATUS_B 0x64144
10189 #define _TGL_DP_TP_STATUS_A 0x60544
10190 #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
10191 #define TGL_DP_TP_STATUS(tran) _MMIO_TRANS2((tran), _TGL_DP_TP_STATUS_A)
10192 #define DP_TP_STATUS_FEC_ENABLE_LIVE (1 << 28)
10193 #define DP_TP_STATUS_IDLE_DONE (1 << 25)
10194 #define DP_TP_STATUS_ACT_SENT (1 << 24)
10195 #define DP_TP_STATUS_MODE_STATUS_MST (1 << 23)
10196 #define DP_TP_STATUS_AUTOTRAIN_DONE (1 << 12)
10197 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
10198 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
10199 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
10200
10201 /* DDI Buffer Control */
10202 #define _DDI_BUF_CTL_A 0x64000
10203 #define _DDI_BUF_CTL_B 0x64100
10204 #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
10205 #define DDI_BUF_CTL_ENABLE (1 << 31)
10206 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
10207 #define DDI_BUF_EMP_MASK (0xf << 24)
10208 #define DDI_BUF_PHY_LINK_RATE(r) ((r) << 20)
10209 #define DDI_BUF_PORT_REVERSAL (1 << 16)
10210 #define DDI_BUF_IS_IDLE (1 << 7)
10211 #define DDI_BUF_CTL_TC_PHY_OWNERSHIP REG_BIT(6)
10212 #define DDI_A_4_LANES (1 << 4)
10213 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
10214 #define DDI_PORT_WIDTH_MASK (7 << 1)
10215 #define DDI_PORT_WIDTH_SHIFT 1
10216 #define DDI_INIT_DISPLAY_DETECTED (1 << 0)
10217
10218 /* DDI Buffer Translations */
10219 #define _DDI_BUF_TRANS_A 0x64E00
10220 #define _DDI_BUF_TRANS_B 0x64E60
10221 #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
10222 #define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
10223 #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
10224
10225 /* DDI DP Compliance Control */
10226 #define _DDI_DP_COMP_CTL_A 0x605F0
10227 #define _DDI_DP_COMP_CTL_B 0x615F0
10228 #define DDI_DP_COMP_CTL(pipe) _MMIO_PIPE(pipe, _DDI_DP_COMP_CTL_A, _DDI_DP_COMP_CTL_B)
10229 #define DDI_DP_COMP_CTL_ENABLE (1 << 31)
10230 #define DDI_DP_COMP_CTL_D10_2 (0 << 28)
10231 #define DDI_DP_COMP_CTL_SCRAMBLED_0 (1 << 28)
10232 #define DDI_DP_COMP_CTL_PRBS7 (2 << 28)
10233 #define DDI_DP_COMP_CTL_CUSTOM80 (3 << 28)
10234 #define DDI_DP_COMP_CTL_HBR2 (4 << 28)
10235 #define DDI_DP_COMP_CTL_SCRAMBLED_1 (5 << 28)
10236 #define DDI_DP_COMP_CTL_HBR2_RESET (0xFC << 0)
10237
10238 /* DDI DP Compliance Pattern */
10239 #define _DDI_DP_COMP_PAT_A 0x605F4
10240 #define _DDI_DP_COMP_PAT_B 0x615F4
10241 #define DDI_DP_COMP_PAT(pipe, i) _MMIO(_PIPE(pipe, _DDI_DP_COMP_PAT_A, _DDI_DP_COMP_PAT_B) + (i) * 4)
10242
10243 /* Sideband Interface (SBI) is programmed indirectly, via
10244 * SBI_ADDR, which contains the register offset; and SBI_DATA,
10245 * which contains the payload */
10246 #define SBI_ADDR _MMIO(0xC6000)
10247 #define SBI_DATA _MMIO(0xC6004)
10248 #define SBI_CTL_STAT _MMIO(0xC6008)
10249 #define SBI_CTL_DEST_ICLK (0x0 << 16)
10250 #define SBI_CTL_DEST_MPHY (0x1 << 16)
10251 #define SBI_CTL_OP_IORD (0x2 << 8)
10252 #define SBI_CTL_OP_IOWR (0x3 << 8)
10253 #define SBI_CTL_OP_CRRD (0x6 << 8)
10254 #define SBI_CTL_OP_CRWR (0x7 << 8)
10255 #define SBI_RESPONSE_FAIL (0x1 << 1)
10256 #define SBI_RESPONSE_SUCCESS (0x0 << 1)
10257 #define SBI_BUSY (0x1 << 0)
10258 #define SBI_READY (0x0 << 0)
10259
10260 /* SBI offsets */
10261 #define SBI_SSCDIVINTPHASE 0x0200
10262 #define SBI_SSCDIVINTPHASE6 0x0600
10263 #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
10264 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f << 1)
10265 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x) << 1)
10266 #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
10267 #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f << 8)
10268 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x) << 8)
10269 #define SBI_SSCDIVINTPHASE_DIR(x) ((x) << 15)
10270 #define SBI_SSCDIVINTPHASE_PROPAGATE (1 << 0)
10271 #define SBI_SSCDITHPHASE 0x0204
10272 #define SBI_SSCCTL 0x020c
10273 #define SBI_SSCCTL6 0x060C
10274 #define SBI_SSCCTL_PATHALT (1 << 3)
10275 #define SBI_SSCCTL_DISABLE (1 << 0)
10276 #define SBI_SSCAUXDIV6 0x0610
10277 #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
10278 #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1 << 4)
10279 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x) << 4)
10280 #define SBI_DBUFF0 0x2a00
10281 #define SBI_GEN0 0x1f00
10282 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1 << 0)
10283
10284 /* LPT PIXCLK_GATE */
10285 #define PIXCLK_GATE _MMIO(0xC6020)
10286 #define PIXCLK_GATE_UNGATE (1 << 0)
10287 #define PIXCLK_GATE_GATE (0 << 0)
10288
10289 /* SPLL */
10290 #define SPLL_CTL _MMIO(0x46020)
10291 #define SPLL_PLL_ENABLE (1 << 31)
10292 #define SPLL_REF_BCLK (0 << 28)
10293 #define SPLL_REF_MUXED_SSC (1 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
10294 #define SPLL_REF_NON_SSC_HSW (2 << 28)
10295 #define SPLL_REF_PCH_SSC_BDW (2 << 28)
10296 #define SPLL_REF_LCPLL (3 << 28)
10297 #define SPLL_REF_MASK (3 << 28)
10298 #define SPLL_FREQ_810MHz (0 << 26)
10299 #define SPLL_FREQ_1350MHz (1 << 26)
10300 #define SPLL_FREQ_2700MHz (2 << 26)
10301 #define SPLL_FREQ_MASK (3 << 26)
10302
10303 /* WRPLL */
10304 #define _WRPLL_CTL1 0x46040
10305 #define _WRPLL_CTL2 0x46060
10306 #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
10307 #define WRPLL_PLL_ENABLE (1 << 31)
10308 #define WRPLL_REF_BCLK (0 << 28)
10309 #define WRPLL_REF_PCH_SSC (1 << 28)
10310 #define WRPLL_REF_MUXED_SSC_BDW (2 << 28) /* CPU SSC if fused enabled, PCH SSC otherwise */
10311 #define WRPLL_REF_SPECIAL_HSW (2 << 28) /* muxed SSC (ULT), non-SSC (non-ULT) */
10312 #define WRPLL_REF_LCPLL (3 << 28)
10313 #define WRPLL_REF_MASK (3 << 28)
10314 /* WRPLL divider programming */
10315 #define WRPLL_DIVIDER_REFERENCE(x) ((x) << 0)
10316 #define WRPLL_DIVIDER_REF_MASK (0xff)
10317 #define WRPLL_DIVIDER_POST(x) ((x) << 8)
10318 #define WRPLL_DIVIDER_POST_MASK (0x3f << 8)
10319 #define WRPLL_DIVIDER_POST_SHIFT 8
10320 #define WRPLL_DIVIDER_FEEDBACK(x) ((x) << 16)
10321 #define WRPLL_DIVIDER_FB_SHIFT 16
10322 #define WRPLL_DIVIDER_FB_MASK (0xff << 16)
10323
10324 /* Port clock selection */
10325 #define _PORT_CLK_SEL_A 0x46100
10326 #define _PORT_CLK_SEL_B 0x46104
10327 #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
10328 #define PORT_CLK_SEL_LCPLL_2700 (0 << 29)
10329 #define PORT_CLK_SEL_LCPLL_1350 (1 << 29)
10330 #define PORT_CLK_SEL_LCPLL_810 (2 << 29)
10331 #define PORT_CLK_SEL_SPLL (3 << 29)
10332 #define PORT_CLK_SEL_WRPLL(pll) (((pll) + 4) << 29)
10333 #define PORT_CLK_SEL_WRPLL1 (4 << 29)
10334 #define PORT_CLK_SEL_WRPLL2 (5 << 29)
10335 #define PORT_CLK_SEL_NONE (7 << 29)
10336 #define PORT_CLK_SEL_MASK (7 << 29)
10337
10338 /* On ICL+ this is the same as PORT_CLK_SEL, but all bits change. */
10339 #define DDI_CLK_SEL(port) PORT_CLK_SEL(port)
10340 #define DDI_CLK_SEL_NONE (0x0 << 28)
10341 #define DDI_CLK_SEL_MG (0x8 << 28)
10342 #define DDI_CLK_SEL_TBT_162 (0xC << 28)
10343 #define DDI_CLK_SEL_TBT_270 (0xD << 28)
10344 #define DDI_CLK_SEL_TBT_540 (0xE << 28)
10345 #define DDI_CLK_SEL_TBT_810 (0xF << 28)
10346 #define DDI_CLK_SEL_MASK (0xF << 28)
10347
10348 /* Transcoder clock selection */
10349 #define _TRANS_CLK_SEL_A 0x46140
10350 #define _TRANS_CLK_SEL_B 0x46144
10351 #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
10352 /* For each transcoder, we need to select the corresponding port clock */
10353 #define TRANS_CLK_SEL_DISABLED (0x0 << 29)
10354 #define TRANS_CLK_SEL_PORT(x) (((x) + 1) << 29)
10355 #define TGL_TRANS_CLK_SEL_DISABLED (0x0 << 28)
10356 #define TGL_TRANS_CLK_SEL_PORT(x) (((x) + 1) << 28)
10357
10358
10359 #define CDCLK_FREQ _MMIO(0x46200)
10360
10361 #define _TRANSA_MSA_MISC 0x60410
10362 #define _TRANSB_MSA_MISC 0x61410
10363 #define _TRANSC_MSA_MISC 0x62410
10364 #define _TRANS_EDP_MSA_MISC 0x6f410
10365 #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
10366 /* See DP_MSA_MISC_* for the bit definitions */
10367
10368 /* LCPLL Control */
10369 #define LCPLL_CTL _MMIO(0x130040)
10370 #define LCPLL_PLL_DISABLE (1 << 31)
10371 #define LCPLL_PLL_LOCK (1 << 30)
10372 #define LCPLL_REF_NON_SSC (0 << 28)
10373 #define LCPLL_REF_BCLK (2 << 28)
10374 #define LCPLL_REF_PCH_SSC (3 << 28)
10375 #define LCPLL_REF_MASK (3 << 28)
10376 #define LCPLL_CLK_FREQ_MASK (3 << 26)
10377 #define LCPLL_CLK_FREQ_450 (0 << 26)
10378 #define LCPLL_CLK_FREQ_54O_BDW (1 << 26)
10379 #define LCPLL_CLK_FREQ_337_5_BDW (2 << 26)
10380 #define LCPLL_CLK_FREQ_675_BDW (3 << 26)
10381 #define LCPLL_CD_CLOCK_DISABLE (1 << 25)
10382 #define LCPLL_ROOT_CD_CLOCK_DISABLE (1 << 24)
10383 #define LCPLL_CD2X_CLOCK_DISABLE (1 << 23)
10384 #define LCPLL_POWER_DOWN_ALLOW (1 << 22)
10385 #define LCPLL_CD_SOURCE_FCLK (1 << 21)
10386 #define LCPLL_CD_SOURCE_FCLK_DONE (1 << 19)
10387
10388 /*
10389 * SKL Clocks
10390 */
10391
10392 /* CDCLK_CTL */
10393 #define CDCLK_CTL _MMIO(0x46000)
10394 #define CDCLK_FREQ_SEL_MASK (3 << 26)
10395 #define CDCLK_FREQ_450_432 (0 << 26)
10396 #define CDCLK_FREQ_540 (1 << 26)
10397 #define CDCLK_FREQ_337_308 (2 << 26)
10398 #define CDCLK_FREQ_675_617 (3 << 26)
10399 #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3 << 22)
10400 #define BXT_CDCLK_CD2X_DIV_SEL_1 (0 << 22)
10401 #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1 << 22)
10402 #define BXT_CDCLK_CD2X_DIV_SEL_2 (2 << 22)
10403 #define BXT_CDCLK_CD2X_DIV_SEL_4 (3 << 22)
10404 #define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe) << 20)
10405 #define CDCLK_DIVMUX_CD_OVERRIDE (1 << 19)
10406 #define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
10407 #define ICL_CDCLK_CD2X_PIPE(pipe) (_PICK(pipe, 0, 2, 6) << 19)
10408 #define ICL_CDCLK_CD2X_PIPE_NONE (7 << 19)
10409 #define TGL_CDCLK_CD2X_PIPE(pipe) BXT_CDCLK_CD2X_PIPE(pipe)
10410 #define TGL_CDCLK_CD2X_PIPE_NONE ICL_CDCLK_CD2X_PIPE_NONE
10411 #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1 << 16)
10412 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
10413
10414 /* LCPLL_CTL */
10415 #define LCPLL1_CTL _MMIO(0x46010)
10416 #define LCPLL2_CTL _MMIO(0x46014)
10417 #define LCPLL_PLL_ENABLE (1 << 31)
10418
10419 /* DPLL control1 */
10420 #define DPLL_CTRL1 _MMIO(0x6C058)
10421 #define DPLL_CTRL1_HDMI_MODE(id) (1 << ((id) * 6 + 5))
10422 #define DPLL_CTRL1_SSC(id) (1 << ((id) * 6 + 4))
10423 #define DPLL_CTRL1_LINK_RATE_MASK(id) (7 << ((id) * 6 + 1))
10424 #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id) * 6 + 1)
10425 #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate) << ((id) * 6 + 1))
10426 #define DPLL_CTRL1_OVERRIDE(id) (1 << ((id) * 6))
10427 #define DPLL_CTRL1_LINK_RATE_2700 0
10428 #define DPLL_CTRL1_LINK_RATE_1350 1
10429 #define DPLL_CTRL1_LINK_RATE_810 2
10430 #define DPLL_CTRL1_LINK_RATE_1620 3
10431 #define DPLL_CTRL1_LINK_RATE_1080 4
10432 #define DPLL_CTRL1_LINK_RATE_2160 5
10433
10434 /* DPLL control2 */
10435 #define DPLL_CTRL2 _MMIO(0x6C05C)
10436 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1 << ((port) + 15))
10437 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3 << ((port) * 3 + 1))
10438 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port) * 3 + 1)
10439 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk) << ((port) * 3 + 1))
10440 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1 << ((port) * 3))
10441
10442 /* DPLL Status */
10443 #define DPLL_STATUS _MMIO(0x6C060)
10444 #define DPLL_LOCK(id) (1 << ((id) * 8))
10445
10446 /* DPLL cfg */
10447 #define _DPLL1_CFGCR1 0x6C040
10448 #define _DPLL2_CFGCR1 0x6C048
10449 #define _DPLL3_CFGCR1 0x6C050
10450 #define DPLL_CFGCR1_FREQ_ENABLE (1 << 31)
10451 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff << 9)
10452 #define DPLL_CFGCR1_DCO_FRACTION(x) ((x) << 9)
10453 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
10454
10455 #define _DPLL1_CFGCR2 0x6C044
10456 #define _DPLL2_CFGCR2 0x6C04C
10457 #define _DPLL3_CFGCR2 0x6C054
10458 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff << 8)
10459 #define DPLL_CFGCR2_QDIV_RATIO(x) ((x) << 8)
10460 #define DPLL_CFGCR2_QDIV_MODE(x) ((x) << 7)
10461 #define DPLL_CFGCR2_KDIV_MASK (3 << 5)
10462 #define DPLL_CFGCR2_KDIV(x) ((x) << 5)
10463 #define DPLL_CFGCR2_KDIV_5 (0 << 5)
10464 #define DPLL_CFGCR2_KDIV_2 (1 << 5)
10465 #define DPLL_CFGCR2_KDIV_3 (2 << 5)
10466 #define DPLL_CFGCR2_KDIV_1 (3 << 5)
10467 #define DPLL_CFGCR2_PDIV_MASK (7 << 2)
10468 #define DPLL_CFGCR2_PDIV(x) ((x) << 2)
10469 #define DPLL_CFGCR2_PDIV_1 (0 << 2)
10470 #define DPLL_CFGCR2_PDIV_2 (1 << 2)
10471 #define DPLL_CFGCR2_PDIV_3 (2 << 2)
10472 #define DPLL_CFGCR2_PDIV_7 (4 << 2)
10473 #define DPLL_CFGCR2_PDIV_7_INVALID (5 << 2)
10474 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
10475
10476 #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
10477 #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
10478
10479 /*
10480 * CNL Clocks
10481 */
10482 #define DPCLKA_CFGCR0 _MMIO(0x6C200)
10483 #define DPCLKA_CFGCR0_DDI_CLK_OFF(port) (1 << ((port) == PORT_F ? 23 : \
10484 (port) + 10))
10485 #define DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port) ((port) == PORT_F ? 21 : \
10486 (port) * 2)
10487 #define DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(port) (3 << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
10488 #define DPCLKA_CFGCR0_DDI_CLK_SEL(pll, port) ((pll) << DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(port))
10489
10490 /* ICL Clocks */
10491 #define ICL_DPCLKA_CFGCR0 _MMIO(0x164280)
10492 #define ICL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) (1 << _PICK(phy, 10, 11, 24, 4, 5))
10493 #define RKL_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT((phy) + 10)
10494 #define ICL_DPCLKA_CFGCR0_TC_CLK_OFF(tc_port) (1 << ((tc_port) < TC_PORT_4 ? \
10495 (tc_port) + 12 : \
10496 (tc_port) - TC_PORT_4 + 21))
10497 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) ((phy) * 2)
10498 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (3 << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10499 #define ICL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) ((pll) << ICL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10500 #define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) _PICK(phy, 0, 2, 4, 27)
10501 #define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) \
10502 (3 << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10503 #define RKL_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) \
10504 ((pll) << RKL_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10505
10506 /*
10507 * DG1 Clocks
10508 * First registers controls the first A and B, while the second register
10509 * controls the phy C and D. The bits on these registers are the
10510 * same, but refer to different phys
10511 */
10512 #define _DG1_DPCLKA_CFGCR0 0x164280
10513 #define _DG1_DPCLKA1_CFGCR0 0x16C280
10514 #define _DG1_DPCLKA_PHY_IDX(phy) ((phy) % 2)
10515 #define _DG1_DPCLKA_PLL_IDX(pll) ((pll) % 2)
10516 #define DG1_DPCLKA_CFGCR0(phy) _MMIO_PHY((phy) / 2, \
10517 _DG1_DPCLKA_CFGCR0, \
10518 _DG1_DPCLKA1_CFGCR0)
10519 #define DG1_DPCLKA_CFGCR0_DDI_CLK_OFF(phy) REG_BIT(_DG1_DPCLKA_PHY_IDX(phy) + 10)
10520 #define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) (_DG1_DPCLKA_PHY_IDX(phy) * 2)
10521 #define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL(pll, phy) (_DG1_DPCLKA_PLL_IDX(pll) << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10522 #define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (0x3 << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
10523
10524 /* ADLS Clocks */
10525 #define _ADLS_DPCLKA_CFGCR0 0x164280
10526 #define _ADLS_DPCLKA_CFGCR1 0x1642BC
10527 #define ADLS_DPCLKA_CFGCR(phy) _MMIO_PHY((phy) / 3, \
10528 _ADLS_DPCLKA_CFGCR0, \
10529 _ADLS_DPCLKA_CFGCR1)
10530 #define ADLS_DPCLKA_CFGCR_DDI_SHIFT(phy) (((phy) % 3) * 2)
10531 /* ADLS DPCLKA_CFGCR0 DDI mask */
10532 #define ADLS_DPCLKA_DDII_SEL_MASK REG_GENMASK(5, 4)
10533 #define ADLS_DPCLKA_DDIB_SEL_MASK REG_GENMASK(3, 2)
10534 #define ADLS_DPCLKA_DDIA_SEL_MASK REG_GENMASK(1, 0)
10535 /* ADLS DPCLKA_CFGCR1 DDI mask */
10536 #define ADLS_DPCLKA_DDIK_SEL_MASK REG_GENMASK(3, 2)
10537 #define ADLS_DPCLKA_DDIJ_SEL_MASK REG_GENMASK(1, 0)
10538 #define ADLS_DPCLKA_CFGCR_DDI_CLK_SEL_MASK(phy) _PICK((phy), \
10539 ADLS_DPCLKA_DDIA_SEL_MASK, \
10540 ADLS_DPCLKA_DDIB_SEL_MASK, \
10541 ADLS_DPCLKA_DDII_SEL_MASK, \
10542 ADLS_DPCLKA_DDIJ_SEL_MASK, \
10543 ADLS_DPCLKA_DDIK_SEL_MASK)
10544
10545 /* CNL PLL */
10546 #define DPLL0_ENABLE 0x46010
10547 #define DPLL1_ENABLE 0x46014
10548 #define _ADLS_DPLL2_ENABLE 0x46018
10549 #define _ADLS_DPLL3_ENABLE 0x46030
10550 #define PLL_ENABLE (1 << 31)
10551 #define PLL_LOCK (1 << 30)
10552 #define PLL_POWER_ENABLE (1 << 27)
10553 #define PLL_POWER_STATE (1 << 26)
10554 #define CNL_DPLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
10555 _ADLS_DPLL2_ENABLE, _ADLS_DPLL3_ENABLE)
10556
10557 #define TBT_PLL_ENABLE _MMIO(0x46020)
10558
10559 #define _MG_PLL1_ENABLE 0x46030
10560 #define _MG_PLL2_ENABLE 0x46034
10561 #define _MG_PLL3_ENABLE 0x46038
10562 #define _MG_PLL4_ENABLE 0x4603C
10563 /* Bits are the same as DPLL0_ENABLE */
10564 #define MG_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), _MG_PLL1_ENABLE, \
10565 _MG_PLL2_ENABLE)
10566
10567 /* DG1 PLL */
10568 #define DG1_DPLL_ENABLE(pll) _MMIO_PLL3(pll, DPLL0_ENABLE, DPLL1_ENABLE, \
10569 _MG_PLL1_ENABLE, _MG_PLL2_ENABLE)
10570
10571 /* ADL-P Type C PLL */
10572 #define PORTTC1_PLL_ENABLE 0x46038
10573 #define PORTTC2_PLL_ENABLE 0x46040
10574
10575 #define ADLP_PORTTC_PLL_ENABLE(tc_port) _MMIO_PORT((tc_port), \
10576 PORTTC1_PLL_ENABLE, \
10577 PORTTC2_PLL_ENABLE)
10578
10579 #define _MG_REFCLKIN_CTL_PORT1 0x16892C
10580 #define _MG_REFCLKIN_CTL_PORT2 0x16992C
10581 #define _MG_REFCLKIN_CTL_PORT3 0x16A92C
10582 #define _MG_REFCLKIN_CTL_PORT4 0x16B92C
10583 #define MG_REFCLKIN_CTL_OD_2_MUX(x) ((x) << 8)
10584 #define MG_REFCLKIN_CTL_OD_2_MUX_MASK (0x7 << 8)
10585 #define MG_REFCLKIN_CTL(tc_port) _MMIO_PORT((tc_port), \
10586 _MG_REFCLKIN_CTL_PORT1, \
10587 _MG_REFCLKIN_CTL_PORT2)
10588
10589 #define _MG_CLKTOP2_CORECLKCTL1_PORT1 0x1688D8
10590 #define _MG_CLKTOP2_CORECLKCTL1_PORT2 0x1698D8
10591 #define _MG_CLKTOP2_CORECLKCTL1_PORT3 0x16A8D8
10592 #define _MG_CLKTOP2_CORECLKCTL1_PORT4 0x16B8D8
10593 #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO(x) ((x) << 16)
10594 #define MG_CLKTOP2_CORECLKCTL1_B_DIVRATIO_MASK (0xff << 16)
10595 #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO(x) ((x) << 8)
10596 #define MG_CLKTOP2_CORECLKCTL1_A_DIVRATIO_MASK (0xff << 8)
10597 #define MG_CLKTOP2_CORECLKCTL1(tc_port) _MMIO_PORT((tc_port), \
10598 _MG_CLKTOP2_CORECLKCTL1_PORT1, \
10599 _MG_CLKTOP2_CORECLKCTL1_PORT2)
10600
10601 #define _MG_CLKTOP2_HSCLKCTL_PORT1 0x1688D4
10602 #define _MG_CLKTOP2_HSCLKCTL_PORT2 0x1698D4
10603 #define _MG_CLKTOP2_HSCLKCTL_PORT3 0x16A8D4
10604 #define _MG_CLKTOP2_HSCLKCTL_PORT4 0x16B8D4
10605 #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL(x) ((x) << 16)
10606 #define MG_CLKTOP2_HSCLKCTL_CORE_INPUTSEL_MASK (0x1 << 16)
10607 #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL(x) ((x) << 14)
10608 #define MG_CLKTOP2_HSCLKCTL_TLINEDRV_CLKSEL_MASK (0x3 << 14)
10609 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_MASK (0x3 << 12)
10610 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_2 (0 << 12)
10611 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_3 (1 << 12)
10612 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_5 (2 << 12)
10613 #define MG_CLKTOP2_HSCLKCTL_HSDIV_RATIO_7 (3 << 12)
10614 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO(x) ((x) << 8)
10615 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_SHIFT 8
10616 #define MG_CLKTOP2_HSCLKCTL_DSDIV_RATIO_MASK (0xf << 8)
10617 #define MG_CLKTOP2_HSCLKCTL(tc_port) _MMIO_PORT((tc_port), \
10618 _MG_CLKTOP2_HSCLKCTL_PORT1, \
10619 _MG_CLKTOP2_HSCLKCTL_PORT2)
10620
10621 #define _MG_PLL_DIV0_PORT1 0x168A00
10622 #define _MG_PLL_DIV0_PORT2 0x169A00
10623 #define _MG_PLL_DIV0_PORT3 0x16AA00
10624 #define _MG_PLL_DIV0_PORT4 0x16BA00
10625 #define MG_PLL_DIV0_FRACNEN_H (1 << 30)
10626 #define MG_PLL_DIV0_FBDIV_FRAC_MASK (0x3fffff << 8)
10627 #define MG_PLL_DIV0_FBDIV_FRAC_SHIFT 8
10628 #define MG_PLL_DIV0_FBDIV_FRAC(x) ((x) << 8)
10629 #define MG_PLL_DIV0_FBDIV_INT_MASK (0xff << 0)
10630 #define MG_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
10631 #define MG_PLL_DIV0(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV0_PORT1, \
10632 _MG_PLL_DIV0_PORT2)
10633
10634 #define _MG_PLL_DIV1_PORT1 0x168A04
10635 #define _MG_PLL_DIV1_PORT2 0x169A04
10636 #define _MG_PLL_DIV1_PORT3 0x16AA04
10637 #define _MG_PLL_DIV1_PORT4 0x16BA04
10638 #define MG_PLL_DIV1_IREF_NDIVRATIO(x) ((x) << 16)
10639 #define MG_PLL_DIV1_DITHER_DIV_1 (0 << 12)
10640 #define MG_PLL_DIV1_DITHER_DIV_2 (1 << 12)
10641 #define MG_PLL_DIV1_DITHER_DIV_4 (2 << 12)
10642 #define MG_PLL_DIV1_DITHER_DIV_8 (3 << 12)
10643 #define MG_PLL_DIV1_NDIVRATIO(x) ((x) << 4)
10644 #define MG_PLL_DIV1_FBPREDIV_MASK (0xf << 0)
10645 #define MG_PLL_DIV1_FBPREDIV(x) ((x) << 0)
10646 #define MG_PLL_DIV1(tc_port) _MMIO_PORT((tc_port), _MG_PLL_DIV1_PORT1, \
10647 _MG_PLL_DIV1_PORT2)
10648
10649 #define _MG_PLL_LF_PORT1 0x168A08
10650 #define _MG_PLL_LF_PORT2 0x169A08
10651 #define _MG_PLL_LF_PORT3 0x16AA08
10652 #define _MG_PLL_LF_PORT4 0x16BA08
10653 #define MG_PLL_LF_TDCTARGETCNT(x) ((x) << 24)
10654 #define MG_PLL_LF_AFCCNTSEL_256 (0 << 20)
10655 #define MG_PLL_LF_AFCCNTSEL_512 (1 << 20)
10656 #define MG_PLL_LF_GAINCTRL(x) ((x) << 16)
10657 #define MG_PLL_LF_INT_COEFF(x) ((x) << 8)
10658 #define MG_PLL_LF_PROP_COEFF(x) ((x) << 0)
10659 #define MG_PLL_LF(tc_port) _MMIO_PORT((tc_port), _MG_PLL_LF_PORT1, \
10660 _MG_PLL_LF_PORT2)
10661
10662 #define _MG_PLL_FRAC_LOCK_PORT1 0x168A0C
10663 #define _MG_PLL_FRAC_LOCK_PORT2 0x169A0C
10664 #define _MG_PLL_FRAC_LOCK_PORT3 0x16AA0C
10665 #define _MG_PLL_FRAC_LOCK_PORT4 0x16BA0C
10666 #define MG_PLL_FRAC_LOCK_TRUELOCK_CRIT_32 (1 << 18)
10667 #define MG_PLL_FRAC_LOCK_EARLYLOCK_CRIT_32 (1 << 16)
10668 #define MG_PLL_FRAC_LOCK_LOCKTHRESH(x) ((x) << 11)
10669 #define MG_PLL_FRAC_LOCK_DCODITHEREN (1 << 10)
10670 #define MG_PLL_FRAC_LOCK_FEEDFWRDCAL_EN (1 << 8)
10671 #define MG_PLL_FRAC_LOCK_FEEDFWRDGAIN(x) ((x) << 0)
10672 #define MG_PLL_FRAC_LOCK(tc_port) _MMIO_PORT((tc_port), \
10673 _MG_PLL_FRAC_LOCK_PORT1, \
10674 _MG_PLL_FRAC_LOCK_PORT2)
10675
10676 #define _MG_PLL_SSC_PORT1 0x168A10
10677 #define _MG_PLL_SSC_PORT2 0x169A10
10678 #define _MG_PLL_SSC_PORT3 0x16AA10
10679 #define _MG_PLL_SSC_PORT4 0x16BA10
10680 #define MG_PLL_SSC_EN (1 << 28)
10681 #define MG_PLL_SSC_TYPE(x) ((x) << 26)
10682 #define MG_PLL_SSC_STEPLENGTH(x) ((x) << 16)
10683 #define MG_PLL_SSC_STEPNUM(x) ((x) << 10)
10684 #define MG_PLL_SSC_FLLEN (1 << 9)
10685 #define MG_PLL_SSC_STEPSIZE(x) ((x) << 0)
10686 #define MG_PLL_SSC(tc_port) _MMIO_PORT((tc_port), _MG_PLL_SSC_PORT1, \
10687 _MG_PLL_SSC_PORT2)
10688
10689 #define _MG_PLL_BIAS_PORT1 0x168A14
10690 #define _MG_PLL_BIAS_PORT2 0x169A14
10691 #define _MG_PLL_BIAS_PORT3 0x16AA14
10692 #define _MG_PLL_BIAS_PORT4 0x16BA14
10693 #define MG_PLL_BIAS_BIAS_GB_SEL(x) ((x) << 30)
10694 #define MG_PLL_BIAS_BIAS_GB_SEL_MASK (0x3 << 30)
10695 #define MG_PLL_BIAS_INIT_DCOAMP(x) ((x) << 24)
10696 #define MG_PLL_BIAS_INIT_DCOAMP_MASK (0x3f << 24)
10697 #define MG_PLL_BIAS_BIAS_BONUS(x) ((x) << 16)
10698 #define MG_PLL_BIAS_BIAS_BONUS_MASK (0xff << 16)
10699 #define MG_PLL_BIAS_BIASCAL_EN (1 << 15)
10700 #define MG_PLL_BIAS_CTRIM(x) ((x) << 8)
10701 #define MG_PLL_BIAS_CTRIM_MASK (0x1f << 8)
10702 #define MG_PLL_BIAS_VREF_RDAC(x) ((x) << 5)
10703 #define MG_PLL_BIAS_VREF_RDAC_MASK (0x7 << 5)
10704 #define MG_PLL_BIAS_IREFTRIM(x) ((x) << 0)
10705 #define MG_PLL_BIAS_IREFTRIM_MASK (0x1f << 0)
10706 #define MG_PLL_BIAS(tc_port) _MMIO_PORT((tc_port), _MG_PLL_BIAS_PORT1, \
10707 _MG_PLL_BIAS_PORT2)
10708
10709 #define _MG_PLL_TDC_COLDST_BIAS_PORT1 0x168A18
10710 #define _MG_PLL_TDC_COLDST_BIAS_PORT2 0x169A18
10711 #define _MG_PLL_TDC_COLDST_BIAS_PORT3 0x16AA18
10712 #define _MG_PLL_TDC_COLDST_BIAS_PORT4 0x16BA18
10713 #define MG_PLL_TDC_COLDST_IREFINT_EN (1 << 27)
10714 #define MG_PLL_TDC_COLDST_REFBIAS_START_PULSE_W(x) ((x) << 17)
10715 #define MG_PLL_TDC_COLDST_COLDSTART (1 << 16)
10716 #define MG_PLL_TDC_TDCOVCCORR_EN (1 << 2)
10717 #define MG_PLL_TDC_TDCSEL(x) ((x) << 0)
10718 #define MG_PLL_TDC_COLDST_BIAS(tc_port) _MMIO_PORT((tc_port), \
10719 _MG_PLL_TDC_COLDST_BIAS_PORT1, \
10720 _MG_PLL_TDC_COLDST_BIAS_PORT2)
10721
10722 #define _CNL_DPLL0_CFGCR0 0x6C000
10723 #define _CNL_DPLL1_CFGCR0 0x6C080
10724 #define DPLL_CFGCR0_HDMI_MODE (1 << 30)
10725 #define DPLL_CFGCR0_SSC_ENABLE (1 << 29)
10726 #define DPLL_CFGCR0_SSC_ENABLE_ICL (1 << 25)
10727 #define DPLL_CFGCR0_LINK_RATE_MASK (0xf << 25)
10728 #define DPLL_CFGCR0_LINK_RATE_2700 (0 << 25)
10729 #define DPLL_CFGCR0_LINK_RATE_1350 (1 << 25)
10730 #define DPLL_CFGCR0_LINK_RATE_810 (2 << 25)
10731 #define DPLL_CFGCR0_LINK_RATE_1620 (3 << 25)
10732 #define DPLL_CFGCR0_LINK_RATE_1080 (4 << 25)
10733 #define DPLL_CFGCR0_LINK_RATE_2160 (5 << 25)
10734 #define DPLL_CFGCR0_LINK_RATE_3240 (6 << 25)
10735 #define DPLL_CFGCR0_LINK_RATE_4050 (7 << 25)
10736 #define DPLL_CFGCR0_DCO_FRACTION_MASK (0x7fff << 10)
10737 #define DPLL_CFGCR0_DCO_FRACTION_SHIFT (10)
10738 #define DPLL_CFGCR0_DCO_FRACTION(x) ((x) << 10)
10739 #define DPLL_CFGCR0_DCO_INTEGER_MASK (0x3ff)
10740 #define CNL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR0, _CNL_DPLL1_CFGCR0)
10741
10742 #define _CNL_DPLL0_CFGCR1 0x6C004
10743 #define _CNL_DPLL1_CFGCR1 0x6C084
10744 #define DPLL_CFGCR1_QDIV_RATIO_MASK (0xff << 10)
10745 #define DPLL_CFGCR1_QDIV_RATIO_SHIFT (10)
10746 #define DPLL_CFGCR1_QDIV_RATIO(x) ((x) << 10)
10747 #define DPLL_CFGCR1_QDIV_MODE_SHIFT (9)
10748 #define DPLL_CFGCR1_QDIV_MODE(x) ((x) << 9)
10749 #define DPLL_CFGCR1_KDIV_MASK (7 << 6)
10750 #define DPLL_CFGCR1_KDIV_SHIFT (6)
10751 #define DPLL_CFGCR1_KDIV(x) ((x) << 6)
10752 #define DPLL_CFGCR1_KDIV_1 (1 << 6)
10753 #define DPLL_CFGCR1_KDIV_2 (2 << 6)
10754 #define DPLL_CFGCR1_KDIV_3 (4 << 6)
10755 #define DPLL_CFGCR1_PDIV_MASK (0xf << 2)
10756 #define DPLL_CFGCR1_PDIV_SHIFT (2)
10757 #define DPLL_CFGCR1_PDIV(x) ((x) << 2)
10758 #define DPLL_CFGCR1_PDIV_2 (1 << 2)
10759 #define DPLL_CFGCR1_PDIV_3 (2 << 2)
10760 #define DPLL_CFGCR1_PDIV_5 (4 << 2)
10761 #define DPLL_CFGCR1_PDIV_7 (8 << 2)
10762 #define DPLL_CFGCR1_CENTRAL_FREQ (3 << 0)
10763 #define DPLL_CFGCR1_CENTRAL_FREQ_8400 (3 << 0)
10764 #define TGL_DPLL_CFGCR1_CFSELOVRD_NORMAL_XTAL (0 << 0)
10765 #define CNL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _CNL_DPLL0_CFGCR1, _CNL_DPLL1_CFGCR1)
10766
10767 #define _ICL_DPLL0_CFGCR0 0x164000
10768 #define _ICL_DPLL1_CFGCR0 0x164080
10769 #define ICL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR0, \
10770 _ICL_DPLL1_CFGCR0)
10771
10772 #define _ICL_DPLL0_CFGCR1 0x164004
10773 #define _ICL_DPLL1_CFGCR1 0x164084
10774 #define ICL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _ICL_DPLL0_CFGCR1, \
10775 _ICL_DPLL1_CFGCR1)
10776
10777 #define _TGL_DPLL0_CFGCR0 0x164284
10778 #define _TGL_DPLL1_CFGCR0 0x16428C
10779 #define _TGL_TBTPLL_CFGCR0 0x16429C
10780 #define TGL_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10781 _TGL_DPLL1_CFGCR0, \
10782 _TGL_TBTPLL_CFGCR0)
10783 #define RKL_DPLL_CFGCR0(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR0, \
10784 _TGL_DPLL1_CFGCR0)
10785
10786 #define _TGL_DPLL0_CFGCR1 0x164288
10787 #define _TGL_DPLL1_CFGCR1 0x164290
10788 #define _TGL_TBTPLL_CFGCR1 0x1642A0
10789 #define TGL_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10790 _TGL_DPLL1_CFGCR1, \
10791 _TGL_TBTPLL_CFGCR1)
10792 #define RKL_DPLL_CFGCR1(pll) _MMIO_PLL(pll, _TGL_DPLL0_CFGCR1, \
10793 _TGL_DPLL1_CFGCR1)
10794
10795 #define _DG1_DPLL2_CFGCR0 0x16C284
10796 #define _DG1_DPLL3_CFGCR0 0x16C28C
10797 #define DG1_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10798 _TGL_DPLL1_CFGCR0, \
10799 _DG1_DPLL2_CFGCR0, \
10800 _DG1_DPLL3_CFGCR0)
10801
10802 #define _DG1_DPLL2_CFGCR1 0x16C288
10803 #define _DG1_DPLL3_CFGCR1 0x16C290
10804 #define DG1_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10805 _TGL_DPLL1_CFGCR1, \
10806 _DG1_DPLL2_CFGCR1, \
10807 _DG1_DPLL3_CFGCR1)
10808
10809 /* For ADL-S DPLL4_CFGCR0/1 are used to control DPLL2 */
10810 #define _ADLS_DPLL3_CFGCR0 0x1642C0
10811 #define _ADLS_DPLL4_CFGCR0 0x164294
10812 #define ADLS_DPLL_CFGCR0(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR0, \
10813 _TGL_DPLL1_CFGCR0, \
10814 _ADLS_DPLL4_CFGCR0, \
10815 _ADLS_DPLL3_CFGCR0)
10816
10817 #define _ADLS_DPLL3_CFGCR1 0x1642C4
10818 #define _ADLS_DPLL4_CFGCR1 0x164298
10819 #define ADLS_DPLL_CFGCR1(pll) _MMIO_PLL3(pll, _TGL_DPLL0_CFGCR1, \
10820 _TGL_DPLL1_CFGCR1, \
10821 _ADLS_DPLL4_CFGCR1, \
10822 _ADLS_DPLL3_CFGCR1)
10823
10824 #define _DKL_PHY1_BASE 0x168000
10825 #define _DKL_PHY2_BASE 0x169000
10826 #define _DKL_PHY3_BASE 0x16A000
10827 #define _DKL_PHY4_BASE 0x16B000
10828 #define _DKL_PHY5_BASE 0x16C000
10829 #define _DKL_PHY6_BASE 0x16D000
10830
10831 /* DEKEL PHY MMIO Address = Phy base + (internal address & ~index_mask) */
10832 #define _DKL_PLL_DIV0 0x200
10833 #define DKL_PLL_DIV0_INTEG_COEFF(x) ((x) << 16)
10834 #define DKL_PLL_DIV0_INTEG_COEFF_MASK (0x1F << 16)
10835 #define DKL_PLL_DIV0_PROP_COEFF(x) ((x) << 12)
10836 #define DKL_PLL_DIV0_PROP_COEFF_MASK (0xF << 12)
10837 #define DKL_PLL_DIV0_FBPREDIV_SHIFT (8)
10838 #define DKL_PLL_DIV0_FBPREDIV(x) ((x) << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10839 #define DKL_PLL_DIV0_FBPREDIV_MASK (0xF << DKL_PLL_DIV0_FBPREDIV_SHIFT)
10840 #define DKL_PLL_DIV0_FBDIV_INT(x) ((x) << 0)
10841 #define DKL_PLL_DIV0_FBDIV_INT_MASK (0xFF << 0)
10842 #define DKL_PLL_DIV0(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10843 _DKL_PHY2_BASE) + \
10844 _DKL_PLL_DIV0)
10845
10846 #define _DKL_PLL_DIV1 0x204
10847 #define DKL_PLL_DIV1_IREF_TRIM(x) ((x) << 16)
10848 #define DKL_PLL_DIV1_IREF_TRIM_MASK (0x1F << 16)
10849 #define DKL_PLL_DIV1_TDC_TARGET_CNT(x) ((x) << 0)
10850 #define DKL_PLL_DIV1_TDC_TARGET_CNT_MASK (0xFF << 0)
10851 #define DKL_PLL_DIV1(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10852 _DKL_PHY2_BASE) + \
10853 _DKL_PLL_DIV1)
10854
10855 #define _DKL_PLL_SSC 0x210
10856 #define DKL_PLL_SSC_IREF_NDIV_RATIO(x) ((x) << 29)
10857 #define DKL_PLL_SSC_IREF_NDIV_RATIO_MASK (0x7 << 29)
10858 #define DKL_PLL_SSC_STEP_LEN(x) ((x) << 16)
10859 #define DKL_PLL_SSC_STEP_LEN_MASK (0xFF << 16)
10860 #define DKL_PLL_SSC_STEP_NUM(x) ((x) << 11)
10861 #define DKL_PLL_SSC_STEP_NUM_MASK (0x7 << 11)
10862 #define DKL_PLL_SSC_EN (1 << 9)
10863 #define DKL_PLL_SSC(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10864 _DKL_PHY2_BASE) + \
10865 _DKL_PLL_SSC)
10866
10867 #define _DKL_PLL_BIAS 0x214
10868 #define DKL_PLL_BIAS_FRAC_EN_H (1 << 30)
10869 #define DKL_PLL_BIAS_FBDIV_SHIFT (8)
10870 #define DKL_PLL_BIAS_FBDIV_FRAC(x) ((x) << DKL_PLL_BIAS_FBDIV_SHIFT)
10871 #define DKL_PLL_BIAS_FBDIV_FRAC_MASK (0x3FFFFF << DKL_PLL_BIAS_FBDIV_SHIFT)
10872 #define DKL_PLL_BIAS(tc_port) _MMIO(_PORT(tc_port, _DKL_PHY1_BASE, \
10873 _DKL_PHY2_BASE) + \
10874 _DKL_PLL_BIAS)
10875
10876 #define _DKL_PLL_TDC_COLDST_BIAS 0x218
10877 #define DKL_PLL_TDC_SSC_STEP_SIZE(x) ((x) << 8)
10878 #define DKL_PLL_TDC_SSC_STEP_SIZE_MASK (0xFF << 8)
10879 #define DKL_PLL_TDC_FEED_FWD_GAIN(x) ((x) << 0)
10880 #define DKL_PLL_TDC_FEED_FWD_GAIN_MASK (0xFF << 0)
10881 #define DKL_PLL_TDC_COLDST_BIAS(tc_port) _MMIO(_PORT(tc_port, \
10882 _DKL_PHY1_BASE, \
10883 _DKL_PHY2_BASE) + \
10884 _DKL_PLL_TDC_COLDST_BIAS)
10885
10886 #define _DKL_REFCLKIN_CTL 0x12C
10887 /* Bits are the same as MG_REFCLKIN_CTL */
10888 #define DKL_REFCLKIN_CTL(tc_port) _MMIO(_PORT(tc_port, \
10889 _DKL_PHY1_BASE, \
10890 _DKL_PHY2_BASE) + \
10891 _DKL_REFCLKIN_CTL)
10892
10893 #define _DKL_CLKTOP2_HSCLKCTL 0xD4
10894 /* Bits are the same as MG_CLKTOP2_HSCLKCTL */
10895 #define DKL_CLKTOP2_HSCLKCTL(tc_port) _MMIO(_PORT(tc_port, \
10896 _DKL_PHY1_BASE, \
10897 _DKL_PHY2_BASE) + \
10898 _DKL_CLKTOP2_HSCLKCTL)
10899
10900 #define _DKL_CLKTOP2_CORECLKCTL1 0xD8
10901 /* Bits are the same as MG_CLKTOP2_CORECLKCTL1 */
10902 #define DKL_CLKTOP2_CORECLKCTL1(tc_port) _MMIO(_PORT(tc_port, \
10903 _DKL_PHY1_BASE, \
10904 _DKL_PHY2_BASE) + \
10905 _DKL_CLKTOP2_CORECLKCTL1)
10906
10907 #define _DKL_TX_DPCNTL0 0x2C0
10908 #define DKL_TX_PRESHOOT_COEFF(x) ((x) << 13)
10909 #define DKL_TX_PRESHOOT_COEFF_MASK (0x1f << 13)
10910 #define DKL_TX_DE_EMPHASIS_COEFF(x) ((x) << 8)
10911 #define DKL_TX_DE_EMPAHSIS_COEFF_MASK (0x1f << 8)
10912 #define DKL_TX_VSWING_CONTROL(x) ((x) << 0)
10913 #define DKL_TX_VSWING_CONTROL_MASK (0x7 << 0)
10914 #define DKL_TX_DPCNTL0(tc_port) _MMIO(_PORT(tc_port, \
10915 _DKL_PHY1_BASE, \
10916 _DKL_PHY2_BASE) + \
10917 _DKL_TX_DPCNTL0)
10918
10919 #define _DKL_TX_DPCNTL1 0x2C4
10920 /* Bits are the same as DKL_TX_DPCNTRL0 */
10921 #define DKL_TX_DPCNTL1(tc_port) _MMIO(_PORT(tc_port, \
10922 _DKL_PHY1_BASE, \
10923 _DKL_PHY2_BASE) + \
10924 _DKL_TX_DPCNTL1)
10925
10926 #define _DKL_TX_DPCNTL2 0x2C8
10927 #define DKL_TX_LOADGEN_SHARING_PMD_DISABLE REG_BIT(12)
10928 #define DKL_TX_DP20BITMODE (1 << 2)
10929 #define DKL_TX_DPCNTL2(tc_port) _MMIO(_PORT(tc_port, \
10930 _DKL_PHY1_BASE, \
10931 _DKL_PHY2_BASE) + \
10932 _DKL_TX_DPCNTL2)
10933
10934 #define _DKL_TX_FW_CALIB 0x2F8
10935 #define DKL_TX_CFG_DISABLE_WAIT_INIT (1 << 7)
10936 #define DKL_TX_FW_CALIB(tc_port) _MMIO(_PORT(tc_port, \
10937 _DKL_PHY1_BASE, \
10938 _DKL_PHY2_BASE) + \
10939 _DKL_TX_FW_CALIB)
10940
10941 #define _DKL_TX_PMD_LANE_SUS 0xD00
10942 #define DKL_TX_PMD_LANE_SUS(tc_port) _MMIO(_PORT(tc_port, \
10943 _DKL_PHY1_BASE, \
10944 _DKL_PHY2_BASE) + \
10945 _DKL_TX_PMD_LANE_SUS)
10946
10947 #define _DKL_TX_DW17 0xDC4
10948 #define DKL_TX_DW17(tc_port) _MMIO(_PORT(tc_port, \
10949 _DKL_PHY1_BASE, \
10950 _DKL_PHY2_BASE) + \
10951 _DKL_TX_DW17)
10952
10953 #define _DKL_TX_DW18 0xDC8
10954 #define DKL_TX_DW18(tc_port) _MMIO(_PORT(tc_port, \
10955 _DKL_PHY1_BASE, \
10956 _DKL_PHY2_BASE) + \
10957 _DKL_TX_DW18)
10958
10959 #define _DKL_DP_MODE 0xA0
10960 #define DKL_DP_MODE(tc_port) _MMIO(_PORT(tc_port, \
10961 _DKL_PHY1_BASE, \
10962 _DKL_PHY2_BASE) + \
10963 _DKL_DP_MODE)
10964
10965 #define _DKL_CMN_UC_DW27 0x36C
10966 #define DKL_CMN_UC_DW27_UC_HEALTH (0x1 << 15)
10967 #define DKL_CMN_UC_DW_27(tc_port) _MMIO(_PORT(tc_port, \
10968 _DKL_PHY1_BASE, \
10969 _DKL_PHY2_BASE) + \
10970 _DKL_CMN_UC_DW27)
10971
10972 /*
10973 * Each Dekel PHY is addressed through a 4KB aperture. Each PHY has more than
10974 * 4KB of register space, so a separate index is programmed in HIP_INDEX_REG0
10975 * or HIP_INDEX_REG1, based on the port number, to set the upper 2 address
10976 * bits that point the 4KB window into the full PHY register space.
10977 */
10978 #define _HIP_INDEX_REG0 0x1010A0
10979 #define _HIP_INDEX_REG1 0x1010A4
10980 #define HIP_INDEX_REG(tc_port) _MMIO((tc_port) < 4 ? _HIP_INDEX_REG0 \
10981 : _HIP_INDEX_REG1)
10982 #define _HIP_INDEX_SHIFT(tc_port) (8 * ((tc_port) % 4))
10983 #define HIP_INDEX_VAL(tc_port, val) ((val) << _HIP_INDEX_SHIFT(tc_port))
10984
10985 /* BXT display engine PLL */
10986 #define BXT_DE_PLL_CTL _MMIO(0x6d000)
10987 #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
10988 #define BXT_DE_PLL_RATIO_MASK 0xff
10989
10990 #define BXT_DE_PLL_ENABLE _MMIO(0x46070)
10991 #define BXT_DE_PLL_PLL_ENABLE (1 << 31)
10992 #define BXT_DE_PLL_LOCK (1 << 30)
10993 #define BXT_DE_PLL_FREQ_REQ (1 << 23)
10994 #define BXT_DE_PLL_FREQ_REQ_ACK (1 << 22)
10995 #define CNL_CDCLK_PLL_RATIO(x) (x)
10996 #define CNL_CDCLK_PLL_RATIO_MASK 0xff
10997
10998 /* GEN9 DC */
10999 #define DC_STATE_EN _MMIO(0x45504)
11000 #define DC_STATE_DISABLE 0
11001 #define DC_STATE_EN_DC3CO REG_BIT(30)
11002 #define DC_STATE_DC3CO_STATUS REG_BIT(29)
11003 #define DC_STATE_EN_UPTO_DC5 (1 << 0)
11004 #define DC_STATE_EN_DC9 (1 << 3)
11005 #define DC_STATE_EN_UPTO_DC6 (2 << 0)
11006 #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
11007
11008 #define DC_STATE_DEBUG _MMIO(0x45520)
11009 #define DC_STATE_DEBUG_MASK_CORES (1 << 0)
11010 #define DC_STATE_DEBUG_MASK_MEMORY_UP (1 << 1)
11011
11012 #define BXT_P_CR_MC_BIOS_REQ_0_0_0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7114)
11013 #define BXT_REQ_DATA_MASK 0x3F
11014 #define BXT_DRAM_CHANNEL_ACTIVE_SHIFT 12
11015 #define BXT_DRAM_CHANNEL_ACTIVE_MASK (0xF << 12)
11016 #define BXT_MEMORY_FREQ_MULTIPLIER_HZ 133333333
11017
11018 #define BXT_D_CR_DRP0_DUNIT8 0x1000
11019 #define BXT_D_CR_DRP0_DUNIT9 0x1200
11020 #define BXT_D_CR_DRP0_DUNIT_START 8
11021 #define BXT_D_CR_DRP0_DUNIT_END 11
11022 #define BXT_D_CR_DRP0_DUNIT(x) _MMIO(MCHBAR_MIRROR_BASE_SNB + \
11023 _PICK_EVEN((x) - 8, BXT_D_CR_DRP0_DUNIT8,\
11024 BXT_D_CR_DRP0_DUNIT9))
11025 #define BXT_DRAM_RANK_MASK 0x3
11026 #define BXT_DRAM_RANK_SINGLE 0x1
11027 #define BXT_DRAM_RANK_DUAL 0x3
11028 #define BXT_DRAM_WIDTH_MASK (0x3 << 4)
11029 #define BXT_DRAM_WIDTH_SHIFT 4
11030 #define BXT_DRAM_WIDTH_X8 (0x0 << 4)
11031 #define BXT_DRAM_WIDTH_X16 (0x1 << 4)
11032 #define BXT_DRAM_WIDTH_X32 (0x2 << 4)
11033 #define BXT_DRAM_WIDTH_X64 (0x3 << 4)
11034 #define BXT_DRAM_SIZE_MASK (0x7 << 6)
11035 #define BXT_DRAM_SIZE_SHIFT 6
11036 #define BXT_DRAM_SIZE_4GBIT (0x0 << 6)
11037 #define BXT_DRAM_SIZE_6GBIT (0x1 << 6)
11038 #define BXT_DRAM_SIZE_8GBIT (0x2 << 6)
11039 #define BXT_DRAM_SIZE_12GBIT (0x3 << 6)
11040 #define BXT_DRAM_SIZE_16GBIT (0x4 << 6)
11041 #define BXT_DRAM_TYPE_MASK (0x7 << 22)
11042 #define BXT_DRAM_TYPE_SHIFT 22
11043 #define BXT_DRAM_TYPE_DDR3 (0x0 << 22)
11044 #define BXT_DRAM_TYPE_LPDDR3 (0x1 << 22)
11045 #define BXT_DRAM_TYPE_LPDDR4 (0x2 << 22)
11046 #define BXT_DRAM_TYPE_DDR4 (0x4 << 22)
11047
11048 #define SKL_MEMORY_FREQ_MULTIPLIER_HZ 266666666
11049 #define SKL_MC_BIOS_DATA_0_0_0_MCHBAR_PCU _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5E04)
11050 #define SKL_REQ_DATA_MASK (0xF << 0)
11051
11052 #define SKL_MAD_INTER_CHANNEL_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5000)
11053 #define SKL_DRAM_DDR_TYPE_MASK (0x3 << 0)
11054 #define SKL_DRAM_DDR_TYPE_DDR4 (0 << 0)
11055 #define SKL_DRAM_DDR_TYPE_DDR3 (1 << 0)
11056 #define SKL_DRAM_DDR_TYPE_LPDDR3 (2 << 0)
11057 #define SKL_DRAM_DDR_TYPE_LPDDR4 (3 << 0)
11058
11059 #define SKL_MAD_DIMM_CH0_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
11060 #define SKL_MAD_DIMM_CH1_0_0_0_MCHBAR_MCMAIN _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5010)
11061 #define SKL_DRAM_S_SHIFT 16
11062 #define SKL_DRAM_SIZE_MASK 0x3F
11063 #define SKL_DRAM_WIDTH_MASK (0x3 << 8)
11064 #define SKL_DRAM_WIDTH_SHIFT 8
11065 #define SKL_DRAM_WIDTH_X8 (0x0 << 8)
11066 #define SKL_DRAM_WIDTH_X16 (0x1 << 8)
11067 #define SKL_DRAM_WIDTH_X32 (0x2 << 8)
11068 #define SKL_DRAM_RANK_MASK (0x1 << 10)
11069 #define SKL_DRAM_RANK_SHIFT 10
11070 #define SKL_DRAM_RANK_1 (0x0 << 10)
11071 #define SKL_DRAM_RANK_2 (0x1 << 10)
11072 #define SKL_DRAM_RANK_MASK (0x1 << 10)
11073 #define CNL_DRAM_SIZE_MASK 0x7F
11074 #define CNL_DRAM_WIDTH_MASK (0x3 << 7)
11075 #define CNL_DRAM_WIDTH_SHIFT 7
11076 #define CNL_DRAM_WIDTH_X8 (0x0 << 7)
11077 #define CNL_DRAM_WIDTH_X16 (0x1 << 7)
11078 #define CNL_DRAM_WIDTH_X32 (0x2 << 7)
11079 #define CNL_DRAM_RANK_MASK (0x3 << 9)
11080 #define CNL_DRAM_RANK_SHIFT 9
11081 #define CNL_DRAM_RANK_1 (0x0 << 9)
11082 #define CNL_DRAM_RANK_2 (0x1 << 9)
11083 #define CNL_DRAM_RANK_3 (0x2 << 9)
11084 #define CNL_DRAM_RANK_4 (0x3 << 9)
11085
11086 /*
11087 * Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
11088 * since on HSW we can't write to it using intel_uncore_write.
11089 */
11090 #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
11091 #define D_COMP_BDW _MMIO(0x138144)
11092 #define D_COMP_RCOMP_IN_PROGRESS (1 << 9)
11093 #define D_COMP_COMP_FORCE (1 << 8)
11094 #define D_COMP_COMP_DISABLE (1 << 0)
11095
11096 /* Pipe WM_LINETIME - watermark line time */
11097 #define _WM_LINETIME_A 0x45270
11098 #define _WM_LINETIME_B 0x45274
11099 #define WM_LINETIME(pipe) _MMIO_PIPE(pipe, _WM_LINETIME_A, _WM_LINETIME_B)
11100 #define HSW_LINETIME_MASK REG_GENMASK(8, 0)
11101 #define HSW_LINETIME(x) REG_FIELD_PREP(HSW_LINETIME_MASK, (x))
11102 #define HSW_IPS_LINETIME_MASK REG_GENMASK(24, 16)
11103 #define HSW_IPS_LINETIME(x) REG_FIELD_PREP(HSW_IPS_LINETIME_MASK, (x))
11104
11105 /* SFUSE_STRAP */
11106 #define SFUSE_STRAP _MMIO(0xc2014)
11107 #define SFUSE_STRAP_FUSE_LOCK (1 << 13)
11108 #define SFUSE_STRAP_RAW_FREQUENCY (1 << 8)
11109 #define SFUSE_STRAP_DISPLAY_DISABLED (1 << 7)
11110 #define SFUSE_STRAP_CRT_DISABLED (1 << 6)
11111 #define SFUSE_STRAP_DDIF_DETECTED (1 << 3)
11112 #define SFUSE_STRAP_DDIB_DETECTED (1 << 2)
11113 #define SFUSE_STRAP_DDIC_DETECTED (1 << 1)
11114 #define SFUSE_STRAP_DDID_DETECTED (1 << 0)
11115
11116 #define WM_MISC _MMIO(0x45260)
11117 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
11118
11119 #define WM_DBG _MMIO(0x45280)
11120 #define WM_DBG_DISALLOW_MULTIPLE_LP (1 << 0)
11121 #define WM_DBG_DISALLOW_MAXFIFO (1 << 1)
11122 #define WM_DBG_DISALLOW_SPRITE (1 << 2)
11123
11124 /* pipe CSC */
11125 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
11126 #define _PIPE_A_CSC_COEFF_BY 0x49014
11127 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
11128 #define _PIPE_A_CSC_COEFF_BU 0x4901c
11129 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
11130 #define _PIPE_A_CSC_COEFF_BV 0x49024
11131
11132 #define _PIPE_A_CSC_MODE 0x49028
11133 #define ICL_CSC_ENABLE (1 << 31) /* icl+ */
11134 #define ICL_OUTPUT_CSC_ENABLE (1 << 30) /* icl+ */
11135 #define CSC_BLACK_SCREEN_OFFSET (1 << 2) /* ilk/snb */
11136 #define CSC_POSITION_BEFORE_GAMMA (1 << 1) /* pre-glk */
11137 #define CSC_MODE_YUV_TO_RGB (1 << 0) /* ilk/snb */
11138
11139 #define _PIPE_A_CSC_PREOFF_HI 0x49030
11140 #define _PIPE_A_CSC_PREOFF_ME 0x49034
11141 #define _PIPE_A_CSC_PREOFF_LO 0x49038
11142 #define _PIPE_A_CSC_POSTOFF_HI 0x49040
11143 #define _PIPE_A_CSC_POSTOFF_ME 0x49044
11144 #define _PIPE_A_CSC_POSTOFF_LO 0x49048
11145
11146 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
11147 #define _PIPE_B_CSC_COEFF_BY 0x49114
11148 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
11149 #define _PIPE_B_CSC_COEFF_BU 0x4911c
11150 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
11151 #define _PIPE_B_CSC_COEFF_BV 0x49124
11152 #define _PIPE_B_CSC_MODE 0x49128
11153 #define _PIPE_B_CSC_PREOFF_HI 0x49130
11154 #define _PIPE_B_CSC_PREOFF_ME 0x49134
11155 #define _PIPE_B_CSC_PREOFF_LO 0x49138
11156 #define _PIPE_B_CSC_POSTOFF_HI 0x49140
11157 #define _PIPE_B_CSC_POSTOFF_ME 0x49144
11158 #define _PIPE_B_CSC_POSTOFF_LO 0x49148
11159
11160 #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
11161 #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
11162 #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
11163 #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
11164 #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
11165 #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
11166 #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
11167 #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
11168 #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
11169 #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
11170 #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
11171 #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
11172 #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
11173
11174 /* Pipe Output CSC */
11175 #define _PIPE_A_OUTPUT_CSC_COEFF_RY_GY 0x49050
11176 #define _PIPE_A_OUTPUT_CSC_COEFF_BY 0x49054
11177 #define _PIPE_A_OUTPUT_CSC_COEFF_RU_GU 0x49058
11178 #define _PIPE_A_OUTPUT_CSC_COEFF_BU 0x4905c
11179 #define _PIPE_A_OUTPUT_CSC_COEFF_RV_GV 0x49060
11180 #define _PIPE_A_OUTPUT_CSC_COEFF_BV 0x49064
11181 #define _PIPE_A_OUTPUT_CSC_PREOFF_HI 0x49068
11182 #define _PIPE_A_OUTPUT_CSC_PREOFF_ME 0x4906c
11183 #define _PIPE_A_OUTPUT_CSC_PREOFF_LO 0x49070
11184 #define _PIPE_A_OUTPUT_CSC_POSTOFF_HI 0x49074
11185 #define _PIPE_A_OUTPUT_CSC_POSTOFF_ME 0x49078
11186 #define _PIPE_A_OUTPUT_CSC_POSTOFF_LO 0x4907c
11187
11188 #define _PIPE_B_OUTPUT_CSC_COEFF_RY_GY 0x49150
11189 #define _PIPE_B_OUTPUT_CSC_COEFF_BY 0x49154
11190 #define _PIPE_B_OUTPUT_CSC_COEFF_RU_GU 0x49158
11191 #define _PIPE_B_OUTPUT_CSC_COEFF_BU 0x4915c
11192 #define _PIPE_B_OUTPUT_CSC_COEFF_RV_GV 0x49160
11193 #define _PIPE_B_OUTPUT_CSC_COEFF_BV 0x49164
11194 #define _PIPE_B_OUTPUT_CSC_PREOFF_HI 0x49168
11195 #define _PIPE_B_OUTPUT_CSC_PREOFF_ME 0x4916c
11196 #define _PIPE_B_OUTPUT_CSC_PREOFF_LO 0x49170
11197 #define _PIPE_B_OUTPUT_CSC_POSTOFF_HI 0x49174
11198 #define _PIPE_B_OUTPUT_CSC_POSTOFF_ME 0x49178
11199 #define _PIPE_B_OUTPUT_CSC_POSTOFF_LO 0x4917c
11200
11201 #define PIPE_CSC_OUTPUT_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe,\
11202 _PIPE_A_OUTPUT_CSC_COEFF_RY_GY,\
11203 _PIPE_B_OUTPUT_CSC_COEFF_RY_GY)
11204 #define PIPE_CSC_OUTPUT_COEFF_BY(pipe) _MMIO_PIPE(pipe, \
11205 _PIPE_A_OUTPUT_CSC_COEFF_BY, \
11206 _PIPE_B_OUTPUT_CSC_COEFF_BY)
11207 #define PIPE_CSC_OUTPUT_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, \
11208 _PIPE_A_OUTPUT_CSC_COEFF_RU_GU, \
11209 _PIPE_B_OUTPUT_CSC_COEFF_RU_GU)
11210 #define PIPE_CSC_OUTPUT_COEFF_BU(pipe) _MMIO_PIPE(pipe, \
11211 _PIPE_A_OUTPUT_CSC_COEFF_BU, \
11212 _PIPE_B_OUTPUT_CSC_COEFF_BU)
11213 #define PIPE_CSC_OUTPUT_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, \
11214 _PIPE_A_OUTPUT_CSC_COEFF_RV_GV, \
11215 _PIPE_B_OUTPUT_CSC_COEFF_RV_GV)
11216 #define PIPE_CSC_OUTPUT_COEFF_BV(pipe) _MMIO_PIPE(pipe, \
11217 _PIPE_A_OUTPUT_CSC_COEFF_BV, \
11218 _PIPE_B_OUTPUT_CSC_COEFF_BV)
11219 #define PIPE_CSC_OUTPUT_PREOFF_HI(pipe) _MMIO_PIPE(pipe, \
11220 _PIPE_A_OUTPUT_CSC_PREOFF_HI, \
11221 _PIPE_B_OUTPUT_CSC_PREOFF_HI)
11222 #define PIPE_CSC_OUTPUT_PREOFF_ME(pipe) _MMIO_PIPE(pipe, \
11223 _PIPE_A_OUTPUT_CSC_PREOFF_ME, \
11224 _PIPE_B_OUTPUT_CSC_PREOFF_ME)
11225 #define PIPE_CSC_OUTPUT_PREOFF_LO(pipe) _MMIO_PIPE(pipe, \
11226 _PIPE_A_OUTPUT_CSC_PREOFF_LO, \
11227 _PIPE_B_OUTPUT_CSC_PREOFF_LO)
11228 #define PIPE_CSC_OUTPUT_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, \
11229 _PIPE_A_OUTPUT_CSC_POSTOFF_HI, \
11230 _PIPE_B_OUTPUT_CSC_POSTOFF_HI)
11231 #define PIPE_CSC_OUTPUT_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, \
11232 _PIPE_A_OUTPUT_CSC_POSTOFF_ME, \
11233 _PIPE_B_OUTPUT_CSC_POSTOFF_ME)
11234 #define PIPE_CSC_OUTPUT_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, \
11235 _PIPE_A_OUTPUT_CSC_POSTOFF_LO, \
11236 _PIPE_B_OUTPUT_CSC_POSTOFF_LO)
11237
11238 /* pipe degamma/gamma LUTs on IVB+ */
11239 #define _PAL_PREC_INDEX_A 0x4A400
11240 #define _PAL_PREC_INDEX_B 0x4AC00
11241 #define _PAL_PREC_INDEX_C 0x4B400
11242 #define PAL_PREC_10_12_BIT (0 << 31)
11243 #define PAL_PREC_SPLIT_MODE (1 << 31)
11244 #define PAL_PREC_AUTO_INCREMENT (1 << 15)
11245 #define PAL_PREC_INDEX_VALUE_MASK (0x3ff << 0)
11246 #define PAL_PREC_INDEX_VALUE(x) ((x) << 0)
11247 #define _PAL_PREC_DATA_A 0x4A404
11248 #define _PAL_PREC_DATA_B 0x4AC04
11249 #define _PAL_PREC_DATA_C 0x4B404
11250 #define _PAL_PREC_GC_MAX_A 0x4A410
11251 #define _PAL_PREC_GC_MAX_B 0x4AC10
11252 #define _PAL_PREC_GC_MAX_C 0x4B410
11253 #define PREC_PAL_DATA_RED_MASK REG_GENMASK(29, 20)
11254 #define PREC_PAL_DATA_GREEN_MASK REG_GENMASK(19, 10)
11255 #define PREC_PAL_DATA_BLUE_MASK REG_GENMASK(9, 0)
11256 #define _PAL_PREC_EXT_GC_MAX_A 0x4A420
11257 #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
11258 #define _PAL_PREC_EXT_GC_MAX_C 0x4B420
11259 #define _PAL_PREC_EXT2_GC_MAX_A 0x4A430
11260 #define _PAL_PREC_EXT2_GC_MAX_B 0x4AC30
11261 #define _PAL_PREC_EXT2_GC_MAX_C 0x4B430
11262
11263 #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
11264 #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
11265 #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
11266 #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
11267 #define PREC_PAL_EXT2_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT2_GC_MAX_A, _PAL_PREC_EXT2_GC_MAX_B) + (i) * 4)
11268
11269 #define _PRE_CSC_GAMC_INDEX_A 0x4A484
11270 #define _PRE_CSC_GAMC_INDEX_B 0x4AC84
11271 #define _PRE_CSC_GAMC_INDEX_C 0x4B484
11272 #define PRE_CSC_GAMC_AUTO_INCREMENT (1 << 10)
11273 #define _PRE_CSC_GAMC_DATA_A 0x4A488
11274 #define _PRE_CSC_GAMC_DATA_B 0x4AC88
11275 #define _PRE_CSC_GAMC_DATA_C 0x4B488
11276
11277 #define PRE_CSC_GAMC_INDEX(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_INDEX_A, _PRE_CSC_GAMC_INDEX_B)
11278 #define PRE_CSC_GAMC_DATA(pipe) _MMIO_PIPE(pipe, _PRE_CSC_GAMC_DATA_A, _PRE_CSC_GAMC_DATA_B)
11279
11280 /* ICL Multi segmented gamma */
11281 #define _PAL_PREC_MULTI_SEG_INDEX_A 0x4A408
11282 #define _PAL_PREC_MULTI_SEG_INDEX_B 0x4AC08
11283 #define PAL_PREC_MULTI_SEGMENT_AUTO_INCREMENT REG_BIT(15)
11284 #define PAL_PREC_MULTI_SEGMENT_INDEX_VALUE_MASK REG_GENMASK(4, 0)
11285
11286 #define _PAL_PREC_MULTI_SEG_DATA_A 0x4A40C
11287 #define _PAL_PREC_MULTI_SEG_DATA_B 0x4AC0C
11288 #define PAL_PREC_MULTI_SEG_RED_LDW_MASK REG_GENMASK(29, 24)
11289 #define PAL_PREC_MULTI_SEG_RED_UDW_MASK REG_GENMASK(29, 20)
11290 #define PAL_PREC_MULTI_SEG_GREEN_LDW_MASK REG_GENMASK(19, 14)
11291 #define PAL_PREC_MULTI_SEG_GREEN_UDW_MASK REG_GENMASK(19, 10)
11292 #define PAL_PREC_MULTI_SEG_BLUE_LDW_MASK REG_GENMASK(9, 4)
11293 #define PAL_PREC_MULTI_SEG_BLUE_UDW_MASK REG_GENMASK(9, 0)
11294
11295 #define PREC_PAL_MULTI_SEG_INDEX(pipe) _MMIO_PIPE(pipe, \
11296 _PAL_PREC_MULTI_SEG_INDEX_A, \
11297 _PAL_PREC_MULTI_SEG_INDEX_B)
11298 #define PREC_PAL_MULTI_SEG_DATA(pipe) _MMIO_PIPE(pipe, \
11299 _PAL_PREC_MULTI_SEG_DATA_A, \
11300 _PAL_PREC_MULTI_SEG_DATA_B)
11301
11302 /* pipe CSC & degamma/gamma LUTs on CHV */
11303 #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
11304 #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
11305 #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
11306 #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
11307 #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
11308 #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
11309 #define CGM_PIPE_DEGAMMA_RED_MASK REG_GENMASK(13, 0)
11310 #define CGM_PIPE_DEGAMMA_GREEN_MASK REG_GENMASK(29, 16)
11311 #define CGM_PIPE_DEGAMMA_BLUE_MASK REG_GENMASK(13, 0)
11312 #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
11313 #define CGM_PIPE_GAMMA_RED_MASK REG_GENMASK(9, 0)
11314 #define CGM_PIPE_GAMMA_GREEN_MASK REG_GENMASK(25, 16)
11315 #define CGM_PIPE_GAMMA_BLUE_MASK REG_GENMASK(9, 0)
11316 #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
11317 #define CGM_PIPE_MODE_GAMMA (1 << 2)
11318 #define CGM_PIPE_MODE_CSC (1 << 1)
11319 #define CGM_PIPE_MODE_DEGAMMA (1 << 0)
11320
11321 #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
11322 #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
11323 #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
11324 #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
11325 #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
11326 #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
11327 #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
11328 #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
11329
11330 #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
11331 #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
11332 #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
11333 #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
11334 #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
11335 #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
11336 #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
11337 #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
11338
11339 /* MIPI DSI registers */
11340
11341 #define _MIPI_PORT(port, a, c) (((port) == PORT_A) ? a : c) /* ports A and C only */
11342 #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
11343
11344 /* Gen11 DSI */
11345 #define _MMIO_DSI(tc, dsi0, dsi1) _MMIO_TRANS((tc) - TRANSCODER_DSI_0, \
11346 dsi0, dsi1)
11347
11348 #define MIPIO_TXESC_CLK_DIV1 _MMIO(0x160004)
11349 #define GLK_TX_ESC_CLK_DIV1_MASK 0x3FF
11350 #define MIPIO_TXESC_CLK_DIV2 _MMIO(0x160008)
11351 #define GLK_TX_ESC_CLK_DIV2_MASK 0x3FF
11352
11353 #define _ICL_DSI_ESC_CLK_DIV0 0x6b090
11354 #define _ICL_DSI_ESC_CLK_DIV1 0x6b890
11355 #define ICL_DSI_ESC_CLK_DIV(port) _MMIO_PORT((port), \
11356 _ICL_DSI_ESC_CLK_DIV0, \
11357 _ICL_DSI_ESC_CLK_DIV1)
11358 #define _ICL_DPHY_ESC_CLK_DIV0 0x162190
11359 #define _ICL_DPHY_ESC_CLK_DIV1 0x6C190
11360 #define ICL_DPHY_ESC_CLK_DIV(port) _MMIO_PORT((port), \
11361 _ICL_DPHY_ESC_CLK_DIV0, \
11362 _ICL_DPHY_ESC_CLK_DIV1)
11363 #define ICL_BYTE_CLK_PER_ESC_CLK_MASK (0x1f << 16)
11364 #define ICL_BYTE_CLK_PER_ESC_CLK_SHIFT 16
11365 #define ICL_ESC_CLK_DIV_MASK 0x1ff
11366 #define ICL_ESC_CLK_DIV_SHIFT 0
11367 #define DSI_MAX_ESC_CLK 20000 /* in KHz */
11368
11369 #define _ADL_MIPIO_REG 0x180
11370 #define ADL_MIPIO_DW(port, dw) _MMIO(_ICL_COMBOPHY(port) + _ADL_MIPIO_REG + 4 * (dw))
11371 #define TX_ESC_CLK_DIV_PHY_SEL REGBIT(16)
11372 #define TX_ESC_CLK_DIV_PHY_MASK REG_GENMASK(23, 16)
11373 #define TX_ESC_CLK_DIV_PHY REG_FIELD_PREP(TX_ESC_CLK_DIV_PHY_MASK, 0x7f)
11374
11375 #define _DSI_CMD_FRMCTL_0 0x6b034
11376 #define _DSI_CMD_FRMCTL_1 0x6b834
11377 #define DSI_CMD_FRMCTL(port) _MMIO_PORT(port, \
11378 _DSI_CMD_FRMCTL_0,\
11379 _DSI_CMD_FRMCTL_1)
11380 #define DSI_FRAME_UPDATE_REQUEST (1 << 31)
11381 #define DSI_PERIODIC_FRAME_UPDATE_ENABLE (1 << 29)
11382 #define DSI_NULL_PACKET_ENABLE (1 << 28)
11383 #define DSI_FRAME_IN_PROGRESS (1 << 0)
11384
11385 #define _DSI_INTR_MASK_REG_0 0x6b070
11386 #define _DSI_INTR_MASK_REG_1 0x6b870
11387 #define DSI_INTR_MASK_REG(port) _MMIO_PORT(port, \
11388 _DSI_INTR_MASK_REG_0,\
11389 _DSI_INTR_MASK_REG_1)
11390
11391 #define _DSI_INTR_IDENT_REG_0 0x6b074
11392 #define _DSI_INTR_IDENT_REG_1 0x6b874
11393 #define DSI_INTR_IDENT_REG(port) _MMIO_PORT(port, \
11394 _DSI_INTR_IDENT_REG_0,\
11395 _DSI_INTR_IDENT_REG_1)
11396 #define DSI_TE_EVENT (1 << 31)
11397 #define DSI_RX_DATA_OR_BTA_TERMINATED (1 << 30)
11398 #define DSI_TX_DATA (1 << 29)
11399 #define DSI_ULPS_ENTRY_DONE (1 << 28)
11400 #define DSI_NON_TE_TRIGGER_RECEIVED (1 << 27)
11401 #define DSI_HOST_CHKSUM_ERROR (1 << 26)
11402 #define DSI_HOST_MULTI_ECC_ERROR (1 << 25)
11403 #define DSI_HOST_SINGL_ECC_ERROR (1 << 24)
11404 #define DSI_HOST_CONTENTION_DETECTED (1 << 23)
11405 #define DSI_HOST_FALSE_CONTROL_ERROR (1 << 22)
11406 #define DSI_HOST_TIMEOUT_ERROR (1 << 21)
11407 #define DSI_HOST_LOW_POWER_TX_SYNC_ERROR (1 << 20)
11408 #define DSI_HOST_ESCAPE_MODE_ENTRY_ERROR (1 << 19)
11409 #define DSI_FRAME_UPDATE_DONE (1 << 16)
11410 #define DSI_PROTOCOL_VIOLATION_REPORTED (1 << 15)
11411 #define DSI_INVALID_TX_LENGTH (1 << 13)
11412 #define DSI_INVALID_VC (1 << 12)
11413 #define DSI_INVALID_DATA_TYPE (1 << 11)
11414 #define DSI_PERIPHERAL_CHKSUM_ERROR (1 << 10)
11415 #define DSI_PERIPHERAL_MULTI_ECC_ERROR (1 << 9)
11416 #define DSI_PERIPHERAL_SINGLE_ECC_ERROR (1 << 8)
11417 #define DSI_PERIPHERAL_CONTENTION_DETECTED (1 << 7)
11418 #define DSI_PERIPHERAL_FALSE_CTRL_ERROR (1 << 6)
11419 #define DSI_PERIPHERAL_TIMEOUT_ERROR (1 << 5)
11420 #define DSI_PERIPHERAL_LP_TX_SYNC_ERROR (1 << 4)
11421 #define DSI_PERIPHERAL_ESC_MODE_ENTRY_CMD_ERR (1 << 3)
11422 #define DSI_EOT_SYNC_ERROR (1 << 2)
11423 #define DSI_SOT_SYNC_ERROR (1 << 1)
11424 #define DSI_SOT_ERROR (1 << 0)
11425
11426 /* Gen4+ Timestamp and Pipe Frame time stamp registers */
11427 #define GEN4_TIMESTAMP _MMIO(0x2358)
11428 #define ILK_TIMESTAMP_HI _MMIO(0x70070)
11429 #define IVB_TIMESTAMP_CTR _MMIO(0x44070)
11430
11431 #define GEN9_TIMESTAMP_OVERRIDE _MMIO(0x44074)
11432 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_SHIFT 0
11433 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DIVIDER_MASK 0x3ff
11434 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_SHIFT 12
11435 #define GEN9_TIMESTAMP_OVERRIDE_US_COUNTER_DENOMINATOR_MASK (0xf << 12)
11436
11437 #define _PIPE_FRMTMSTMP_A 0x70048
11438 #define PIPE_FRMTMSTMP(pipe) \
11439 _MMIO_PIPE2(pipe, _PIPE_FRMTMSTMP_A)
11440
11441 /* BXT MIPI clock controls */
11442 #define BXT_MAX_VAR_OUTPUT_KHZ 39500
11443
11444 #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11445 #define BXT_MIPI1_DIV_SHIFT 26
11446 #define BXT_MIPI2_DIV_SHIFT 10
11447 #define BXT_MIPI_DIV_SHIFT(port) \
11448 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
11449 BXT_MIPI2_DIV_SHIFT)
11450
11451 /* TX control divider to select actual TX clock output from (8x/var) */
11452 #define BXT_MIPI1_TX_ESCLK_SHIFT 26
11453 #define BXT_MIPI2_TX_ESCLK_SHIFT 10
11454 #define BXT_MIPI_TX_ESCLK_SHIFT(port) \
11455 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
11456 BXT_MIPI2_TX_ESCLK_SHIFT)
11457 #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
11458 #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11459 #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
11460 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
11461 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
11462 #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
11463 (((val) & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
11464 /* RX upper control divider to select actual RX clock output from 8x */
11465 #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
11466 #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
11467 #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
11468 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
11469 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
11470 #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
11471 #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
11472 #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
11473 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
11474 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
11475 #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
11476 (((val) & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
11477 /* 8/3X divider to select the actual 8/3X clock output from 8x */
11478 #define BXT_MIPI1_8X_BY3_SHIFT 19
11479 #define BXT_MIPI2_8X_BY3_SHIFT 3
11480 #define BXT_MIPI_8X_BY3_SHIFT(port) \
11481 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
11482 BXT_MIPI2_8X_BY3_SHIFT)
11483 #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
11484 #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
11485 #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
11486 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
11487 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
11488 #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
11489 (((val) & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
11490 /* RX lower control divider to select actual RX clock output from 8x */
11491 #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
11492 #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
11493 #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
11494 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
11495 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
11496 #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
11497 #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
11498 #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
11499 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
11500 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
11501 #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
11502 (((val) & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
11503
11504 #define RX_DIVIDER_BIT_1_2 0x3
11505 #define RX_DIVIDER_BIT_3_4 0xC
11506
11507 /* BXT MIPI mode configure */
11508 #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
11509 #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
11510 #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
11511 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
11512
11513 #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
11514 #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
11515 #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
11516 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
11517
11518 #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
11519 #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
11520 #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
11521 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
11522
11523 #define BXT_DSI_PLL_CTL _MMIO(0x161000)
11524 #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
11525 #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
11526 #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
11527 #define BXT_DSIC_16X_BY1 (0 << 10)
11528 #define BXT_DSIC_16X_BY2 (1 << 10)
11529 #define BXT_DSIC_16X_BY3 (2 << 10)
11530 #define BXT_DSIC_16X_BY4 (3 << 10)
11531 #define BXT_DSIC_16X_MASK (3 << 10)
11532 #define BXT_DSIA_16X_BY1 (0 << 8)
11533 #define BXT_DSIA_16X_BY2 (1 << 8)
11534 #define BXT_DSIA_16X_BY3 (2 << 8)
11535 #define BXT_DSIA_16X_BY4 (3 << 8)
11536 #define BXT_DSIA_16X_MASK (3 << 8)
11537 #define BXT_DSI_FREQ_SEL_SHIFT 8
11538 #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
11539
11540 #define BXT_DSI_PLL_RATIO_MAX 0x7D
11541 #define BXT_DSI_PLL_RATIO_MIN 0x22
11542 #define GLK_DSI_PLL_RATIO_MAX 0x6F
11543 #define GLK_DSI_PLL_RATIO_MIN 0x22
11544 #define BXT_DSI_PLL_RATIO_MASK 0xFF
11545 #define BXT_REF_CLOCK_KHZ 19200
11546
11547 #define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
11548 #define BXT_DSI_PLL_DO_ENABLE (1 << 31)
11549 #define BXT_DSI_PLL_LOCKED (1 << 30)
11550
11551 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
11552 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
11553 #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
11554
11555 /* BXT port control */
11556 #define _BXT_MIPIA_PORT_CTRL 0x6B0C0
11557 #define _BXT_MIPIC_PORT_CTRL 0x6B8C0
11558 #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
11559
11560 /* ICL DSI MODE control */
11561 #define _ICL_DSI_IO_MODECTL_0 0x6B094
11562 #define _ICL_DSI_IO_MODECTL_1 0x6B894
11563 #define ICL_DSI_IO_MODECTL(port) _MMIO_PORT(port, \
11564 _ICL_DSI_IO_MODECTL_0, \
11565 _ICL_DSI_IO_MODECTL_1)
11566 #define COMBO_PHY_MODE_DSI (1 << 0)
11567
11568 /* Display Stream Splitter Control */
11569 #define DSS_CTL1 _MMIO(0x67400)
11570 #define SPLITTER_ENABLE (1 << 31)
11571 #define JOINER_ENABLE (1 << 30)
11572 #define DUAL_LINK_MODE_INTERLEAVE (1 << 24)
11573 #define DUAL_LINK_MODE_FRONTBACK (0 << 24)
11574 #define OVERLAP_PIXELS_MASK (0xf << 16)
11575 #define OVERLAP_PIXELS(pixels) ((pixels) << 16)
11576 #define LEFT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
11577 #define LEFT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
11578 #define MAX_DL_BUFFER_TARGET_DEPTH 0x5a0
11579
11580 #define DSS_CTL2 _MMIO(0x67404)
11581 #define LEFT_BRANCH_VDSC_ENABLE (1 << 31)
11582 #define RIGHT_BRANCH_VDSC_ENABLE (1 << 15)
11583 #define RIGHT_DL_BUF_TARGET_DEPTH_MASK (0xfff << 0)
11584 #define RIGHT_DL_BUF_TARGET_DEPTH(pixels) ((pixels) << 0)
11585
11586 #define _ICL_PIPE_DSS_CTL1_PB 0x78200
11587 #define _ICL_PIPE_DSS_CTL1_PC 0x78400
11588 #define ICL_PIPE_DSS_CTL1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11589 _ICL_PIPE_DSS_CTL1_PB, \
11590 _ICL_PIPE_DSS_CTL1_PC)
11591 #define BIG_JOINER_ENABLE (1 << 29)
11592 #define MASTER_BIG_JOINER_ENABLE (1 << 28)
11593 #define VGA_CENTERING_ENABLE (1 << 27)
11594 #define SPLITTER_CONFIGURATION_MASK REG_GENMASK(26, 25)
11595 #define SPLITTER_CONFIGURATION_2_SEGMENT REG_FIELD_PREP(SPLITTER_CONFIGURATION_MASK, 0)
11596 #define SPLITTER_CONFIGURATION_4_SEGMENT REG_FIELD_PREP(SPLITTER_CONFIGURATION_MASK, 1)
11597 #define UNCOMPRESSED_JOINER_MASTER (1 << 21)
11598 #define UNCOMPRESSED_JOINER_SLAVE (1 << 20)
11599
11600 #define _ICL_PIPE_DSS_CTL2_PB 0x78204
11601 #define _ICL_PIPE_DSS_CTL2_PC 0x78404
11602 #define ICL_PIPE_DSS_CTL2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
11603 _ICL_PIPE_DSS_CTL2_PB, \
11604 _ICL_PIPE_DSS_CTL2_PC)
11605
11606 #define BXT_P_DSI_REGULATOR_CFG _MMIO(0x160020)
11607 #define STAP_SELECT (1 << 0)
11608
11609 #define BXT_P_DSI_REGULATOR_TX_CTRL _MMIO(0x160054)
11610 #define HS_IO_CTRL_SELECT (1 << 0)
11611
11612 #define DPI_ENABLE (1 << 31) /* A + C */
11613 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
11614 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
11615 #define DUAL_LINK_MODE_SHIFT 26
11616 #define DUAL_LINK_MODE_MASK (1 << 26)
11617 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
11618 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
11619 #define DITHERING_ENABLE (1 << 25) /* A + C */
11620 #define FLOPPED_HSTX (1 << 23)
11621 #define DE_INVERT (1 << 19) /* XXX */
11622 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
11623 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
11624 #define AFE_LATCHOUT (1 << 17)
11625 #define LP_OUTPUT_HOLD (1 << 16)
11626 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
11627 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
11628 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
11629 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
11630 #define CSB_SHIFT 9
11631 #define CSB_MASK (3 << 9)
11632 #define CSB_20MHZ (0 << 9)
11633 #define CSB_10MHZ (1 << 9)
11634 #define CSB_40MHZ (2 << 9)
11635 #define BANDGAP_MASK (1 << 8)
11636 #define BANDGAP_PNW_CIRCUIT (0 << 8)
11637 #define BANDGAP_LNC_CIRCUIT (1 << 8)
11638 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
11639 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
11640 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
11641 #define TEARING_EFFECT_SHIFT 2 /* A + C */
11642 #define TEARING_EFFECT_MASK (3 << 2)
11643 #define TEARING_EFFECT_OFF (0 << 2)
11644 #define TEARING_EFFECT_DSI (1 << 2)
11645 #define TEARING_EFFECT_GPIO (2 << 2)
11646 #define LANE_CONFIGURATION_SHIFT 0
11647 #define LANE_CONFIGURATION_MASK (3 << 0)
11648 #define LANE_CONFIGURATION_4LANE (0 << 0)
11649 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
11650 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
11651
11652 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
11653 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
11654 #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
11655 #define TEARING_EFFECT_DELAY_SHIFT 0
11656 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
11657
11658 /* XXX: all bits reserved */
11659 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
11660
11661 /* MIPI DSI Controller and D-PHY registers */
11662
11663 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
11664 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
11665 #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
11666 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
11667 #define ULPS_STATE_MASK (3 << 1)
11668 #define ULPS_STATE_ENTER (2 << 1)
11669 #define ULPS_STATE_EXIT (1 << 1)
11670 #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
11671 #define DEVICE_READY (1 << 0)
11672
11673 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
11674 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
11675 #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
11676 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
11677 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
11678 #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
11679 #define TEARING_EFFECT (1 << 31)
11680 #define SPL_PKT_SENT_INTERRUPT (1 << 30)
11681 #define GEN_READ_DATA_AVAIL (1 << 29)
11682 #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
11683 #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
11684 #define RX_PROT_VIOLATION (1 << 26)
11685 #define RX_INVALID_TX_LENGTH (1 << 25)
11686 #define ACK_WITH_NO_ERROR (1 << 24)
11687 #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
11688 #define LP_RX_TIMEOUT (1 << 22)
11689 #define HS_TX_TIMEOUT (1 << 21)
11690 #define DPI_FIFO_UNDERRUN (1 << 20)
11691 #define LOW_CONTENTION (1 << 19)
11692 #define HIGH_CONTENTION (1 << 18)
11693 #define TXDSI_VC_ID_INVALID (1 << 17)
11694 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
11695 #define TXCHECKSUM_ERROR (1 << 15)
11696 #define TXECC_MULTIBIT_ERROR (1 << 14)
11697 #define TXECC_SINGLE_BIT_ERROR (1 << 13)
11698 #define TXFALSE_CONTROL_ERROR (1 << 12)
11699 #define RXDSI_VC_ID_INVALID (1 << 11)
11700 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
11701 #define RXCHECKSUM_ERROR (1 << 9)
11702 #define RXECC_MULTIBIT_ERROR (1 << 8)
11703 #define RXECC_SINGLE_BIT_ERROR (1 << 7)
11704 #define RXFALSE_CONTROL_ERROR (1 << 6)
11705 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
11706 #define RX_LP_TX_SYNC_ERROR (1 << 4)
11707 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
11708 #define RXEOT_SYNC_ERROR (1 << 2)
11709 #define RXSOT_SYNC_ERROR (1 << 1)
11710 #define RXSOT_ERROR (1 << 0)
11711
11712 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
11713 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
11714 #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
11715 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
11716 #define CMD_MODE_NOT_SUPPORTED (0 << 13)
11717 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
11718 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
11719 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
11720 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
11721 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
11722 #define VID_MODE_FORMAT_MASK (0xf << 7)
11723 #define VID_MODE_NOT_SUPPORTED (0 << 7)
11724 #define VID_MODE_FORMAT_RGB565 (1 << 7)
11725 #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
11726 #define VID_MODE_FORMAT_RGB666 (3 << 7)
11727 #define VID_MODE_FORMAT_RGB888 (4 << 7)
11728 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
11729 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
11730 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
11731 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
11732 #define DATA_LANES_PRG_REG_SHIFT 0
11733 #define DATA_LANES_PRG_REG_MASK (7 << 0)
11734
11735 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
11736 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
11737 #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
11738 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
11739
11740 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
11741 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
11742 #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
11743 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
11744
11745 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
11746 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
11747 #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
11748 #define TURN_AROUND_TIMEOUT_MASK 0x3f
11749
11750 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
11751 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
11752 #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
11753 #define DEVICE_RESET_TIMER_MASK 0xffff
11754
11755 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
11756 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
11757 #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
11758 #define VERTICAL_ADDRESS_SHIFT 16
11759 #define VERTICAL_ADDRESS_MASK (0xffff << 16)
11760 #define HORIZONTAL_ADDRESS_SHIFT 0
11761 #define HORIZONTAL_ADDRESS_MASK 0xffff
11762
11763 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
11764 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
11765 #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
11766 #define DBI_FIFO_EMPTY_HALF (0 << 0)
11767 #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
11768 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
11769
11770 /* regs below are bits 15:0 */
11771 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
11772 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
11773 #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
11774
11775 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
11776 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
11777 #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
11778
11779 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
11780 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
11781 #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
11782
11783 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
11784 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
11785 #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
11786
11787 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
11788 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
11789 #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
11790
11791 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
11792 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
11793 #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
11794
11795 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
11796 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
11797 #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
11798
11799 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
11800 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
11801 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
11802
11803 /* regs above are bits 15:0 */
11804
11805 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
11806 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
11807 #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
11808 #define DPI_LP_MODE (1 << 6)
11809 #define BACKLIGHT_OFF (1 << 5)
11810 #define BACKLIGHT_ON (1 << 4)
11811 #define COLOR_MODE_OFF (1 << 3)
11812 #define COLOR_MODE_ON (1 << 2)
11813 #define TURN_ON (1 << 1)
11814 #define SHUTDOWN (1 << 0)
11815
11816 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
11817 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
11818 #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
11819 #define COMMAND_BYTE_SHIFT 0
11820 #define COMMAND_BYTE_MASK (0x3f << 0)
11821
11822 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
11823 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
11824 #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
11825 #define MASTER_INIT_TIMER_SHIFT 0
11826 #define MASTER_INIT_TIMER_MASK (0xffff << 0)
11827
11828 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
11829 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
11830 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
11831 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
11832 #define MAX_RETURN_PKT_SIZE_SHIFT 0
11833 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
11834
11835 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
11836 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
11837 #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
11838 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
11839 #define DISABLE_VIDEO_BTA (1 << 3)
11840 #define IP_TG_CONFIG (1 << 2)
11841 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
11842 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
11843 #define VIDEO_MODE_BURST (3 << 0)
11844
11845 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
11846 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
11847 #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
11848 #define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
11849 #define BXT_DPHY_DEFEATURE_EN (1 << 8)
11850 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
11851 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
11852 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
11853 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
11854 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
11855 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
11856 #define CLOCKSTOP (1 << 1)
11857 #define EOT_DISABLE (1 << 0)
11858
11859 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
11860 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
11861 #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
11862 #define LP_BYTECLK_SHIFT 0
11863 #define LP_BYTECLK_MASK (0xffff << 0)
11864
11865 #define _MIPIA_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb0a4)
11866 #define _MIPIC_TLPX_TIME_COUNT (dev_priv->mipi_mmio_base + 0xb8a4)
11867 #define MIPI_TLPX_TIME_COUNT(port) _MMIO_MIPI(port, _MIPIA_TLPX_TIME_COUNT, _MIPIC_TLPX_TIME_COUNT)
11868
11869 #define _MIPIA_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb098)
11870 #define _MIPIC_CLK_LANE_TIMING (dev_priv->mipi_mmio_base + 0xb898)
11871 #define MIPI_CLK_LANE_TIMING(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_TIMING, _MIPIC_CLK_LANE_TIMING)
11872
11873 /* bits 31:0 */
11874 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
11875 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
11876 #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
11877
11878 /* bits 31:0 */
11879 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
11880 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
11881 #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
11882
11883 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
11884 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
11885 #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
11886 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
11887 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
11888 #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
11889 #define LONG_PACKET_WORD_COUNT_SHIFT 8
11890 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
11891 #define SHORT_PACKET_PARAM_SHIFT 8
11892 #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
11893 #define VIRTUAL_CHANNEL_SHIFT 6
11894 #define VIRTUAL_CHANNEL_MASK (3 << 6)
11895 #define DATA_TYPE_SHIFT 0
11896 #define DATA_TYPE_MASK (0x3f << 0)
11897 /* data type values, see include/video/mipi_display.h */
11898
11899 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
11900 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
11901 #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
11902 #define DPI_FIFO_EMPTY (1 << 28)
11903 #define DBI_FIFO_EMPTY (1 << 27)
11904 #define LP_CTRL_FIFO_EMPTY (1 << 26)
11905 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
11906 #define LP_CTRL_FIFO_FULL (1 << 24)
11907 #define HS_CTRL_FIFO_EMPTY (1 << 18)
11908 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
11909 #define HS_CTRL_FIFO_FULL (1 << 16)
11910 #define LP_DATA_FIFO_EMPTY (1 << 10)
11911 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
11912 #define LP_DATA_FIFO_FULL (1 << 8)
11913 #define HS_DATA_FIFO_EMPTY (1 << 2)
11914 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
11915 #define HS_DATA_FIFO_FULL (1 << 0)
11916
11917 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
11918 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
11919 #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
11920 #define DBI_HS_LP_MODE_MASK (1 << 0)
11921 #define DBI_LP_MODE (1 << 0)
11922 #define DBI_HS_MODE (0 << 0)
11923
11924 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
11925 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
11926 #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
11927 #define EXIT_ZERO_COUNT_SHIFT 24
11928 #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
11929 #define TRAIL_COUNT_SHIFT 16
11930 #define TRAIL_COUNT_MASK (0x1f << 16)
11931 #define CLK_ZERO_COUNT_SHIFT 8
11932 #define CLK_ZERO_COUNT_MASK (0xff << 8)
11933 #define PREPARE_COUNT_SHIFT 0
11934 #define PREPARE_COUNT_MASK (0x3f << 0)
11935
11936 #define _ICL_DSI_T_INIT_MASTER_0 0x6b088
11937 #define _ICL_DSI_T_INIT_MASTER_1 0x6b888
11938 #define ICL_DSI_T_INIT_MASTER(port) _MMIO_PORT(port, \
11939 _ICL_DSI_T_INIT_MASTER_0,\
11940 _ICL_DSI_T_INIT_MASTER_1)
11941
11942 #define _DPHY_CLK_TIMING_PARAM_0 0x162180
11943 #define _DPHY_CLK_TIMING_PARAM_1 0x6c180
11944 #define DPHY_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11945 _DPHY_CLK_TIMING_PARAM_0,\
11946 _DPHY_CLK_TIMING_PARAM_1)
11947 #define _DSI_CLK_TIMING_PARAM_0 0x6b080
11948 #define _DSI_CLK_TIMING_PARAM_1 0x6b880
11949 #define DSI_CLK_TIMING_PARAM(port) _MMIO_PORT(port, \
11950 _DSI_CLK_TIMING_PARAM_0,\
11951 _DSI_CLK_TIMING_PARAM_1)
11952 #define CLK_PREPARE_OVERRIDE (1 << 31)
11953 #define CLK_PREPARE(x) ((x) << 28)
11954 #define CLK_PREPARE_MASK (0x7 << 28)
11955 #define CLK_PREPARE_SHIFT 28
11956 #define CLK_ZERO_OVERRIDE (1 << 27)
11957 #define CLK_ZERO(x) ((x) << 20)
11958 #define CLK_ZERO_MASK (0xf << 20)
11959 #define CLK_ZERO_SHIFT 20
11960 #define CLK_PRE_OVERRIDE (1 << 19)
11961 #define CLK_PRE(x) ((x) << 16)
11962 #define CLK_PRE_MASK (0x3 << 16)
11963 #define CLK_PRE_SHIFT 16
11964 #define CLK_POST_OVERRIDE (1 << 15)
11965 #define CLK_POST(x) ((x) << 8)
11966 #define CLK_POST_MASK (0x7 << 8)
11967 #define CLK_POST_SHIFT 8
11968 #define CLK_TRAIL_OVERRIDE (1 << 7)
11969 #define CLK_TRAIL(x) ((x) << 0)
11970 #define CLK_TRAIL_MASK (0xf << 0)
11971 #define CLK_TRAIL_SHIFT 0
11972
11973 #define _DPHY_DATA_TIMING_PARAM_0 0x162184
11974 #define _DPHY_DATA_TIMING_PARAM_1 0x6c184
11975 #define DPHY_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
11976 _DPHY_DATA_TIMING_PARAM_0,\
11977 _DPHY_DATA_TIMING_PARAM_1)
11978 #define _DSI_DATA_TIMING_PARAM_0 0x6B084
11979 #define _DSI_DATA_TIMING_PARAM_1 0x6B884
11980 #define DSI_DATA_TIMING_PARAM(port) _MMIO_PORT(port, \
11981 _DSI_DATA_TIMING_PARAM_0,\
11982 _DSI_DATA_TIMING_PARAM_1)
11983 #define HS_PREPARE_OVERRIDE (1 << 31)
11984 #define HS_PREPARE(x) ((x) << 24)
11985 #define HS_PREPARE_MASK (0x7 << 24)
11986 #define HS_PREPARE_SHIFT 24
11987 #define HS_ZERO_OVERRIDE (1 << 23)
11988 #define HS_ZERO(x) ((x) << 16)
11989 #define HS_ZERO_MASK (0xf << 16)
11990 #define HS_ZERO_SHIFT 16
11991 #define HS_TRAIL_OVERRIDE (1 << 15)
11992 #define HS_TRAIL(x) ((x) << 8)
11993 #define HS_TRAIL_MASK (0x7 << 8)
11994 #define HS_TRAIL_SHIFT 8
11995 #define HS_EXIT_OVERRIDE (1 << 7)
11996 #define HS_EXIT(x) ((x) << 0)
11997 #define HS_EXIT_MASK (0x7 << 0)
11998 #define HS_EXIT_SHIFT 0
11999
12000 #define _DPHY_TA_TIMING_PARAM_0 0x162188
12001 #define _DPHY_TA_TIMING_PARAM_1 0x6c188
12002 #define DPHY_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
12003 _DPHY_TA_TIMING_PARAM_0,\
12004 _DPHY_TA_TIMING_PARAM_1)
12005 #define _DSI_TA_TIMING_PARAM_0 0x6b098
12006 #define _DSI_TA_TIMING_PARAM_1 0x6b898
12007 #define DSI_TA_TIMING_PARAM(port) _MMIO_PORT(port, \
12008 _DSI_TA_TIMING_PARAM_0,\
12009 _DSI_TA_TIMING_PARAM_1)
12010 #define TA_SURE_OVERRIDE (1 << 31)
12011 #define TA_SURE(x) ((x) << 16)
12012 #define TA_SURE_MASK (0x1f << 16)
12013 #define TA_SURE_SHIFT 16
12014 #define TA_GO_OVERRIDE (1 << 15)
12015 #define TA_GO(x) ((x) << 8)
12016 #define TA_GO_MASK (0xf << 8)
12017 #define TA_GO_SHIFT 8
12018 #define TA_GET_OVERRIDE (1 << 7)
12019 #define TA_GET(x) ((x) << 0)
12020 #define TA_GET_MASK (0xf << 0)
12021 #define TA_GET_SHIFT 0
12022
12023 /* DSI transcoder configuration */
12024 #define _DSI_TRANS_FUNC_CONF_0 0x6b030
12025 #define _DSI_TRANS_FUNC_CONF_1 0x6b830
12026 #define DSI_TRANS_FUNC_CONF(tc) _MMIO_DSI(tc, \
12027 _DSI_TRANS_FUNC_CONF_0,\
12028 _DSI_TRANS_FUNC_CONF_1)
12029 #define OP_MODE_MASK (0x3 << 28)
12030 #define OP_MODE_SHIFT 28
12031 #define CMD_MODE_NO_GATE (0x0 << 28)
12032 #define CMD_MODE_TE_GATE (0x1 << 28)
12033 #define VIDEO_MODE_SYNC_EVENT (0x2 << 28)
12034 #define VIDEO_MODE_SYNC_PULSE (0x3 << 28)
12035 #define TE_SOURCE_GPIO (1 << 27)
12036 #define LINK_READY (1 << 20)
12037 #define PIX_FMT_MASK (0x3 << 16)
12038 #define PIX_FMT_SHIFT 16
12039 #define PIX_FMT_RGB565 (0x0 << 16)
12040 #define PIX_FMT_RGB666_PACKED (0x1 << 16)
12041 #define PIX_FMT_RGB666_LOOSE (0x2 << 16)
12042 #define PIX_FMT_RGB888 (0x3 << 16)
12043 #define PIX_FMT_RGB101010 (0x4 << 16)
12044 #define PIX_FMT_RGB121212 (0x5 << 16)
12045 #define PIX_FMT_COMPRESSED (0x6 << 16)
12046 #define BGR_TRANSMISSION (1 << 15)
12047 #define PIX_VIRT_CHAN(x) ((x) << 12)
12048 #define PIX_VIRT_CHAN_MASK (0x3 << 12)
12049 #define PIX_VIRT_CHAN_SHIFT 12
12050 #define PIX_BUF_THRESHOLD_MASK (0x3 << 10)
12051 #define PIX_BUF_THRESHOLD_SHIFT 10
12052 #define PIX_BUF_THRESHOLD_1_4 (0x0 << 10)
12053 #define PIX_BUF_THRESHOLD_1_2 (0x1 << 10)
12054 #define PIX_BUF_THRESHOLD_3_4 (0x2 << 10)
12055 #define PIX_BUF_THRESHOLD_FULL (0x3 << 10)
12056 #define CONTINUOUS_CLK_MASK (0x3 << 8)
12057 #define CONTINUOUS_CLK_SHIFT 8
12058 #define CLK_ENTER_LP_AFTER_DATA (0x0 << 8)
12059 #define CLK_HS_OR_LP (0x2 << 8)
12060 #define CLK_HS_CONTINUOUS (0x3 << 8)
12061 #define LINK_CALIBRATION_MASK (0x3 << 4)
12062 #define LINK_CALIBRATION_SHIFT 4
12063 #define CALIBRATION_DISABLED (0x0 << 4)
12064 #define CALIBRATION_ENABLED_INITIAL_ONLY (0x2 << 4)
12065 #define CALIBRATION_ENABLED_INITIAL_PERIODIC (0x3 << 4)
12066 #define BLANKING_PACKET_ENABLE (1 << 2)
12067 #define S3D_ORIENTATION_LANDSCAPE (1 << 1)
12068 #define EOTP_DISABLED (1 << 0)
12069
12070 #define _DSI_CMD_RXCTL_0 0x6b0d4
12071 #define _DSI_CMD_RXCTL_1 0x6b8d4
12072 #define DSI_CMD_RXCTL(tc) _MMIO_DSI(tc, \
12073 _DSI_CMD_RXCTL_0,\
12074 _DSI_CMD_RXCTL_1)
12075 #define READ_UNLOADS_DW (1 << 16)
12076 #define RECEIVED_UNASSIGNED_TRIGGER (1 << 15)
12077 #define RECEIVED_ACKNOWLEDGE_TRIGGER (1 << 14)
12078 #define RECEIVED_TEAR_EFFECT_TRIGGER (1 << 13)
12079 #define RECEIVED_RESET_TRIGGER (1 << 12)
12080 #define RECEIVED_PAYLOAD_WAS_LOST (1 << 11)
12081 #define RECEIVED_CRC_WAS_LOST (1 << 10)
12082 #define NUMBER_RX_PLOAD_DW_MASK (0xff << 0)
12083 #define NUMBER_RX_PLOAD_DW_SHIFT 0
12084
12085 #define _DSI_CMD_TXCTL_0 0x6b0d0
12086 #define _DSI_CMD_TXCTL_1 0x6b8d0
12087 #define DSI_CMD_TXCTL(tc) _MMIO_DSI(tc, \
12088 _DSI_CMD_TXCTL_0,\
12089 _DSI_CMD_TXCTL_1)
12090 #define KEEP_LINK_IN_HS (1 << 24)
12091 #define FREE_HEADER_CREDIT_MASK (0x1f << 8)
12092 #define FREE_HEADER_CREDIT_SHIFT 0x8
12093 #define FREE_PLOAD_CREDIT_MASK (0xff << 0)
12094 #define FREE_PLOAD_CREDIT_SHIFT 0
12095 #define MAX_HEADER_CREDIT 0x10
12096 #define MAX_PLOAD_CREDIT 0x40
12097
12098 #define _DSI_CMD_TXHDR_0 0x6b100
12099 #define _DSI_CMD_TXHDR_1 0x6b900
12100 #define DSI_CMD_TXHDR(tc) _MMIO_DSI(tc, \
12101 _DSI_CMD_TXHDR_0,\
12102 _DSI_CMD_TXHDR_1)
12103 #define PAYLOAD_PRESENT (1 << 31)
12104 #define LP_DATA_TRANSFER (1 << 30)
12105 #define VBLANK_FENCE (1 << 29)
12106 #define PARAM_WC_MASK (0xffff << 8)
12107 #define PARAM_WC_LOWER_SHIFT 8
12108 #define PARAM_WC_UPPER_SHIFT 16
12109 #define VC_MASK (0x3 << 6)
12110 #define VC_SHIFT 6
12111 #define DT_MASK (0x3f << 0)
12112 #define DT_SHIFT 0
12113
12114 #define _DSI_CMD_TXPYLD_0 0x6b104
12115 #define _DSI_CMD_TXPYLD_1 0x6b904
12116 #define DSI_CMD_TXPYLD(tc) _MMIO_DSI(tc, \
12117 _DSI_CMD_TXPYLD_0,\
12118 _DSI_CMD_TXPYLD_1)
12119
12120 #define _DSI_LP_MSG_0 0x6b0d8
12121 #define _DSI_LP_MSG_1 0x6b8d8
12122 #define DSI_LP_MSG(tc) _MMIO_DSI(tc, \
12123 _DSI_LP_MSG_0,\
12124 _DSI_LP_MSG_1)
12125 #define LPTX_IN_PROGRESS (1 << 17)
12126 #define LINK_IN_ULPS (1 << 16)
12127 #define LINK_ULPS_TYPE_LP11 (1 << 8)
12128 #define LINK_ENTER_ULPS (1 << 0)
12129
12130 /* DSI timeout registers */
12131 #define _DSI_HSTX_TO_0 0x6b044
12132 #define _DSI_HSTX_TO_1 0x6b844
12133 #define DSI_HSTX_TO(tc) _MMIO_DSI(tc, \
12134 _DSI_HSTX_TO_0,\
12135 _DSI_HSTX_TO_1)
12136 #define HSTX_TIMEOUT_VALUE_MASK (0xffff << 16)
12137 #define HSTX_TIMEOUT_VALUE_SHIFT 16
12138 #define HSTX_TIMEOUT_VALUE(x) ((x) << 16)
12139 #define HSTX_TIMED_OUT (1 << 0)
12140
12141 #define _DSI_LPRX_HOST_TO_0 0x6b048
12142 #define _DSI_LPRX_HOST_TO_1 0x6b848
12143 #define DSI_LPRX_HOST_TO(tc) _MMIO_DSI(tc, \
12144 _DSI_LPRX_HOST_TO_0,\
12145 _DSI_LPRX_HOST_TO_1)
12146 #define LPRX_TIMED_OUT (1 << 16)
12147 #define LPRX_TIMEOUT_VALUE_MASK (0xffff << 0)
12148 #define LPRX_TIMEOUT_VALUE_SHIFT 0
12149 #define LPRX_TIMEOUT_VALUE(x) ((x) << 0)
12150
12151 #define _DSI_PWAIT_TO_0 0x6b040
12152 #define _DSI_PWAIT_TO_1 0x6b840
12153 #define DSI_PWAIT_TO(tc) _MMIO_DSI(tc, \
12154 _DSI_PWAIT_TO_0,\
12155 _DSI_PWAIT_TO_1)
12156 #define PRESET_TIMEOUT_VALUE_MASK (0xffff << 16)
12157 #define PRESET_TIMEOUT_VALUE_SHIFT 16
12158 #define PRESET_TIMEOUT_VALUE(x) ((x) << 16)
12159 #define PRESPONSE_TIMEOUT_VALUE_MASK (0xffff << 0)
12160 #define PRESPONSE_TIMEOUT_VALUE_SHIFT 0
12161 #define PRESPONSE_TIMEOUT_VALUE(x) ((x) << 0)
12162
12163 #define _DSI_TA_TO_0 0x6b04c
12164 #define _DSI_TA_TO_1 0x6b84c
12165 #define DSI_TA_TO(tc) _MMIO_DSI(tc, \
12166 _DSI_TA_TO_0,\
12167 _DSI_TA_TO_1)
12168 #define TA_TIMED_OUT (1 << 16)
12169 #define TA_TIMEOUT_VALUE_MASK (0xffff << 0)
12170 #define TA_TIMEOUT_VALUE_SHIFT 0
12171 #define TA_TIMEOUT_VALUE(x) ((x) << 0)
12172
12173 /* bits 31:0 */
12174 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
12175 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
12176 #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
12177
12178 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
12179 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
12180 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
12181 #define LP_HS_SSW_CNT_SHIFT 16
12182 #define LP_HS_SSW_CNT_MASK (0xffff << 16)
12183 #define HS_LP_PWR_SW_CNT_SHIFT 0
12184 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
12185
12186 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
12187 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
12188 #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
12189 #define STOP_STATE_STALL_COUNTER_SHIFT 0
12190 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
12191
12192 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
12193 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
12194 #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
12195 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
12196 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
12197 #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
12198 #define RX_CONTENTION_DETECTED (1 << 0)
12199
12200 /* XXX: only pipe A ?!? */
12201 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
12202 #define DBI_TYPEC_ENABLE (1 << 31)
12203 #define DBI_TYPEC_WIP (1 << 30)
12204 #define DBI_TYPEC_OPTION_SHIFT 28
12205 #define DBI_TYPEC_OPTION_MASK (3 << 28)
12206 #define DBI_TYPEC_FREQ_SHIFT 24
12207 #define DBI_TYPEC_FREQ_MASK (0xf << 24)
12208 #define DBI_TYPEC_OVERRIDE (1 << 8)
12209 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
12210 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
12211
12212
12213 /* MIPI adapter registers */
12214
12215 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
12216 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
12217 #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
12218 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
12219 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
12220 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
12221 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
12222 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
12223 #define READ_REQUEST_PRIORITY_SHIFT 3
12224 #define READ_REQUEST_PRIORITY_MASK (3 << 3)
12225 #define READ_REQUEST_PRIORITY_LOW (0 << 3)
12226 #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
12227 #define RGB_FLIP_TO_BGR (1 << 2)
12228
12229 #define BXT_PIPE_SELECT_SHIFT 7
12230 #define BXT_PIPE_SELECT_MASK (7 << 7)
12231 #define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
12232 #define GLK_PHY_STATUS_PORT_READY (1 << 31) /* RO */
12233 #define GLK_ULPS_NOT_ACTIVE (1 << 30) /* RO */
12234 #define GLK_MIPIIO_RESET_RELEASED (1 << 28)
12235 #define GLK_CLOCK_LANE_STOP_STATE (1 << 27) /* RO */
12236 #define GLK_DATA_LANE_STOP_STATE (1 << 26) /* RO */
12237 #define GLK_LP_WAKE (1 << 22)
12238 #define GLK_LP11_LOW_PWR_MODE (1 << 21)
12239 #define GLK_LP00_LOW_PWR_MODE (1 << 20)
12240 #define GLK_FIREWALL_ENABLE (1 << 16)
12241 #define BXT_PIXEL_OVERLAP_CNT_MASK (0xf << 10)
12242 #define BXT_PIXEL_OVERLAP_CNT_SHIFT 10
12243 #define BXT_DSC_ENABLE (1 << 3)
12244 #define BXT_RGB_FLIP (1 << 2)
12245 #define GLK_MIPIIO_PORT_POWERED (1 << 1) /* RO */
12246 #define GLK_MIPIIO_ENABLE (1 << 0)
12247
12248 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
12249 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
12250 #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
12251 #define DATA_MEM_ADDRESS_SHIFT 5
12252 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
12253 #define DATA_VALID (1 << 0)
12254
12255 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
12256 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
12257 #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
12258 #define DATA_LENGTH_SHIFT 0
12259 #define DATA_LENGTH_MASK (0xfffff << 0)
12260
12261 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
12262 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
12263 #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
12264 #define COMMAND_MEM_ADDRESS_SHIFT 5
12265 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
12266 #define AUTO_PWG_ENABLE (1 << 2)
12267 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
12268 #define COMMAND_VALID (1 << 0)
12269
12270 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
12271 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
12272 #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
12273 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
12274 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
12275
12276 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
12277 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
12278 #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
12279
12280 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
12281 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
12282 #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
12283 #define READ_DATA_VALID(n) (1 << (n))
12284
12285 /* MOCS (Memory Object Control State) registers */
12286 #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
12287
12288 #define __GEN9_RCS0_MOCS0 0xc800
12289 #define GEN9_GFX_MOCS(i) _MMIO(__GEN9_RCS0_MOCS0 + (i) * 4)
12290 #define __GEN9_VCS0_MOCS0 0xc900
12291 #define GEN9_MFX0_MOCS(i) _MMIO(__GEN9_VCS0_MOCS0 + (i) * 4)
12292 #define __GEN9_VCS1_MOCS0 0xca00
12293 #define GEN9_MFX1_MOCS(i) _MMIO(__GEN9_VCS1_MOCS0 + (i) * 4)
12294 #define __GEN9_VECS0_MOCS0 0xcb00
12295 #define GEN9_VEBOX_MOCS(i) _MMIO(__GEN9_VECS0_MOCS0 + (i) * 4)
12296 #define __GEN9_BCS0_MOCS0 0xcc00
12297 #define GEN9_BLT_MOCS(i) _MMIO(__GEN9_BCS0_MOCS0 + (i) * 4)
12298 #define __GEN11_VCS2_MOCS0 0x10000
12299 #define GEN11_MFX2_MOCS(i) _MMIO(__GEN11_VCS2_MOCS0 + (i) * 4)
12300
12301 #define GEN9_SCRATCH_LNCF1 _MMIO(0xb008)
12302 #define GEN9_LNCF_NONIA_COHERENT_ATOMICS_ENABLE REG_BIT(0)
12303
12304 #define GEN9_SCRATCH1 _MMIO(0xb11c)
12305 #define EVICTION_PERF_FIX_ENABLE REG_BIT(8)
12306
12307 #define GEN10_SCRATCH_LNCF2 _MMIO(0xb0a0)
12308 #define PMFLUSHDONE_LNICRSDROP (1 << 20)
12309 #define PMFLUSH_GAPL3UNBLOCK (1 << 21)
12310 #define PMFLUSHDONE_LNEBLK (1 << 22)
12311
12312 #define GEN12_GLOBAL_MOCS(i) _MMIO(0x4000 + (i) * 4) /* Global MOCS regs */
12313
12314 #define GEN12_GSMBASE _MMIO(0x108100)
12315 #define GEN12_DSMBASE _MMIO(0x1080C0)
12316
12317 /* gamt regs */
12318 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
12319 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
12320 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
12321 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
12322 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
12323
12324 #define MMCD_MISC_CTRL _MMIO(0x4ddc) /* skl+ */
12325 #define MMCD_PCLA (1 << 31)
12326 #define MMCD_HOTSPOT_EN (1 << 27)
12327
12328 #define _ICL_PHY_MISC_A 0x64C00
12329 #define _ICL_PHY_MISC_B 0x64C04
12330 #define ICL_PHY_MISC(port) _MMIO_PORT(port, _ICL_PHY_MISC_A, \
12331 _ICL_PHY_MISC_B)
12332 #define ICL_PHY_MISC_MUX_DDID (1 << 28)
12333 #define ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN (1 << 23)
12334
12335 /* Icelake Display Stream Compression Registers */
12336 #define DSCA_PICTURE_PARAMETER_SET_0 _MMIO(0x6B200)
12337 #define DSCC_PICTURE_PARAMETER_SET_0 _MMIO(0x6BA00)
12338 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB 0x78270
12339 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB 0x78370
12340 #define _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC 0x78470
12341 #define _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC 0x78570
12342 #define ICL_DSC0_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12343 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PB, \
12344 _ICL_DSC0_PICTURE_PARAMETER_SET_0_PC)
12345 #define ICL_DSC1_PICTURE_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12346 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PB, \
12347 _ICL_DSC1_PICTURE_PARAMETER_SET_0_PC)
12348 #define DSC_VBR_ENABLE (1 << 19)
12349 #define DSC_422_ENABLE (1 << 18)
12350 #define DSC_COLOR_SPACE_CONVERSION (1 << 17)
12351 #define DSC_BLOCK_PREDICTION (1 << 16)
12352 #define DSC_LINE_BUF_DEPTH_SHIFT 12
12353 #define DSC_BPC_SHIFT 8
12354 #define DSC_VER_MIN_SHIFT 4
12355 #define DSC_VER_MAJ (0x1 << 0)
12356
12357 #define DSCA_PICTURE_PARAMETER_SET_1 _MMIO(0x6B204)
12358 #define DSCC_PICTURE_PARAMETER_SET_1 _MMIO(0x6BA04)
12359 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB 0x78274
12360 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB 0x78374
12361 #define _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC 0x78474
12362 #define _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC 0x78574
12363 #define ICL_DSC0_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12364 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PB, \
12365 _ICL_DSC0_PICTURE_PARAMETER_SET_1_PC)
12366 #define ICL_DSC1_PICTURE_PARAMETER_SET_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12367 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PB, \
12368 _ICL_DSC1_PICTURE_PARAMETER_SET_1_PC)
12369 #define DSC_BPP(bpp) ((bpp) << 0)
12370
12371 #define DSCA_PICTURE_PARAMETER_SET_2 _MMIO(0x6B208)
12372 #define DSCC_PICTURE_PARAMETER_SET_2 _MMIO(0x6BA08)
12373 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB 0x78278
12374 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB 0x78378
12375 #define _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC 0x78478
12376 #define _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC 0x78578
12377 #define ICL_DSC0_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12378 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PB, \
12379 _ICL_DSC0_PICTURE_PARAMETER_SET_2_PC)
12380 #define ICL_DSC1_PICTURE_PARAMETER_SET_2(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12381 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PB, \
12382 _ICL_DSC1_PICTURE_PARAMETER_SET_2_PC)
12383 #define DSC_PIC_WIDTH(pic_width) ((pic_width) << 16)
12384 #define DSC_PIC_HEIGHT(pic_height) ((pic_height) << 0)
12385
12386 #define DSCA_PICTURE_PARAMETER_SET_3 _MMIO(0x6B20C)
12387 #define DSCC_PICTURE_PARAMETER_SET_3 _MMIO(0x6BA0C)
12388 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB 0x7827C
12389 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB 0x7837C
12390 #define _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC 0x7847C
12391 #define _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC 0x7857C
12392 #define ICL_DSC0_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12393 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PB, \
12394 _ICL_DSC0_PICTURE_PARAMETER_SET_3_PC)
12395 #define ICL_DSC1_PICTURE_PARAMETER_SET_3(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12396 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PB, \
12397 _ICL_DSC1_PICTURE_PARAMETER_SET_3_PC)
12398 #define DSC_SLICE_WIDTH(slice_width) ((slice_width) << 16)
12399 #define DSC_SLICE_HEIGHT(slice_height) ((slice_height) << 0)
12400
12401 #define DSCA_PICTURE_PARAMETER_SET_4 _MMIO(0x6B210)
12402 #define DSCC_PICTURE_PARAMETER_SET_4 _MMIO(0x6BA10)
12403 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB 0x78280
12404 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB 0x78380
12405 #define _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC 0x78480
12406 #define _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC 0x78580
12407 #define ICL_DSC0_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12408 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PB, \
12409 _ICL_DSC0_PICTURE_PARAMETER_SET_4_PC)
12410 #define ICL_DSC1_PICTURE_PARAMETER_SET_4(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12411 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PB, \
12412 _ICL_DSC1_PICTURE_PARAMETER_SET_4_PC)
12413 #define DSC_INITIAL_DEC_DELAY(dec_delay) ((dec_delay) << 16)
12414 #define DSC_INITIAL_XMIT_DELAY(xmit_delay) ((xmit_delay) << 0)
12415
12416 #define DSCA_PICTURE_PARAMETER_SET_5 _MMIO(0x6B214)
12417 #define DSCC_PICTURE_PARAMETER_SET_5 _MMIO(0x6BA14)
12418 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB 0x78284
12419 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB 0x78384
12420 #define _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC 0x78484
12421 #define _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC 0x78584
12422 #define ICL_DSC0_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12423 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PB, \
12424 _ICL_DSC0_PICTURE_PARAMETER_SET_5_PC)
12425 #define ICL_DSC1_PICTURE_PARAMETER_SET_5(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12426 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PB, \
12427 _ICL_DSC1_PICTURE_PARAMETER_SET_5_PC)
12428 #define DSC_SCALE_DEC_INT(scale_dec) ((scale_dec) << 16)
12429 #define DSC_SCALE_INC_INT(scale_inc) ((scale_inc) << 0)
12430
12431 #define DSCA_PICTURE_PARAMETER_SET_6 _MMIO(0x6B218)
12432 #define DSCC_PICTURE_PARAMETER_SET_6 _MMIO(0x6BA18)
12433 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB 0x78288
12434 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB 0x78388
12435 #define _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC 0x78488
12436 #define _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC 0x78588
12437 #define ICL_DSC0_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12438 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PB, \
12439 _ICL_DSC0_PICTURE_PARAMETER_SET_6_PC)
12440 #define ICL_DSC1_PICTURE_PARAMETER_SET_6(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12441 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PB, \
12442 _ICL_DSC1_PICTURE_PARAMETER_SET_6_PC)
12443 #define DSC_FLATNESS_MAX_QP(max_qp) ((max_qp) << 24)
12444 #define DSC_FLATNESS_MIN_QP(min_qp) ((min_qp) << 16)
12445 #define DSC_FIRST_LINE_BPG_OFFSET(offset) ((offset) << 8)
12446 #define DSC_INITIAL_SCALE_VALUE(value) ((value) << 0)
12447
12448 #define DSCA_PICTURE_PARAMETER_SET_7 _MMIO(0x6B21C)
12449 #define DSCC_PICTURE_PARAMETER_SET_7 _MMIO(0x6BA1C)
12450 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB 0x7828C
12451 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB 0x7838C
12452 #define _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC 0x7848C
12453 #define _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC 0x7858C
12454 #define ICL_DSC0_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12455 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PB, \
12456 _ICL_DSC0_PICTURE_PARAMETER_SET_7_PC)
12457 #define ICL_DSC1_PICTURE_PARAMETER_SET_7(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12458 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PB, \
12459 _ICL_DSC1_PICTURE_PARAMETER_SET_7_PC)
12460 #define DSC_NFL_BPG_OFFSET(bpg_offset) ((bpg_offset) << 16)
12461 #define DSC_SLICE_BPG_OFFSET(bpg_offset) ((bpg_offset) << 0)
12462
12463 #define DSCA_PICTURE_PARAMETER_SET_8 _MMIO(0x6B220)
12464 #define DSCC_PICTURE_PARAMETER_SET_8 _MMIO(0x6BA20)
12465 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB 0x78290
12466 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB 0x78390
12467 #define _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC 0x78490
12468 #define _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC 0x78590
12469 #define ICL_DSC0_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12470 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PB, \
12471 _ICL_DSC0_PICTURE_PARAMETER_SET_8_PC)
12472 #define ICL_DSC1_PICTURE_PARAMETER_SET_8(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12473 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PB, \
12474 _ICL_DSC1_PICTURE_PARAMETER_SET_8_PC)
12475 #define DSC_INITIAL_OFFSET(initial_offset) ((initial_offset) << 16)
12476 #define DSC_FINAL_OFFSET(final_offset) ((final_offset) << 0)
12477
12478 #define DSCA_PICTURE_PARAMETER_SET_9 _MMIO(0x6B224)
12479 #define DSCC_PICTURE_PARAMETER_SET_9 _MMIO(0x6BA24)
12480 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB 0x78294
12481 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB 0x78394
12482 #define _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC 0x78494
12483 #define _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC 0x78594
12484 #define ICL_DSC0_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12485 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PB, \
12486 _ICL_DSC0_PICTURE_PARAMETER_SET_9_PC)
12487 #define ICL_DSC1_PICTURE_PARAMETER_SET_9(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12488 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PB, \
12489 _ICL_DSC1_PICTURE_PARAMETER_SET_9_PC)
12490 #define DSC_RC_EDGE_FACTOR(rc_edge_fact) ((rc_edge_fact) << 16)
12491 #define DSC_RC_MODEL_SIZE(rc_model_size) ((rc_model_size) << 0)
12492
12493 #define DSCA_PICTURE_PARAMETER_SET_10 _MMIO(0x6B228)
12494 #define DSCC_PICTURE_PARAMETER_SET_10 _MMIO(0x6BA28)
12495 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB 0x78298
12496 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB 0x78398
12497 #define _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC 0x78498
12498 #define _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC 0x78598
12499 #define ICL_DSC0_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12500 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PB, \
12501 _ICL_DSC0_PICTURE_PARAMETER_SET_10_PC)
12502 #define ICL_DSC1_PICTURE_PARAMETER_SET_10(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12503 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PB, \
12504 _ICL_DSC1_PICTURE_PARAMETER_SET_10_PC)
12505 #define DSC_RC_TARGET_OFF_LOW(rc_tgt_off_low) ((rc_tgt_off_low) << 20)
12506 #define DSC_RC_TARGET_OFF_HIGH(rc_tgt_off_high) ((rc_tgt_off_high) << 16)
12507 #define DSC_RC_QUANT_INC_LIMIT1(lim) ((lim) << 8)
12508 #define DSC_RC_QUANT_INC_LIMIT0(lim) ((lim) << 0)
12509
12510 #define DSCA_PICTURE_PARAMETER_SET_11 _MMIO(0x6B22C)
12511 #define DSCC_PICTURE_PARAMETER_SET_11 _MMIO(0x6BA2C)
12512 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB 0x7829C
12513 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB 0x7839C
12514 #define _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC 0x7849C
12515 #define _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC 0x7859C
12516 #define ICL_DSC0_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12517 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PB, \
12518 _ICL_DSC0_PICTURE_PARAMETER_SET_11_PC)
12519 #define ICL_DSC1_PICTURE_PARAMETER_SET_11(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12520 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PB, \
12521 _ICL_DSC1_PICTURE_PARAMETER_SET_11_PC)
12522
12523 #define DSCA_PICTURE_PARAMETER_SET_12 _MMIO(0x6B260)
12524 #define DSCC_PICTURE_PARAMETER_SET_12 _MMIO(0x6BA60)
12525 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB 0x782A0
12526 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB 0x783A0
12527 #define _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC 0x784A0
12528 #define _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC 0x785A0
12529 #define ICL_DSC0_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12530 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PB, \
12531 _ICL_DSC0_PICTURE_PARAMETER_SET_12_PC)
12532 #define ICL_DSC1_PICTURE_PARAMETER_SET_12(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12533 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PB, \
12534 _ICL_DSC1_PICTURE_PARAMETER_SET_12_PC)
12535
12536 #define DSCA_PICTURE_PARAMETER_SET_13 _MMIO(0x6B264)
12537 #define DSCC_PICTURE_PARAMETER_SET_13 _MMIO(0x6BA64)
12538 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB 0x782A4
12539 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB 0x783A4
12540 #define _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC 0x784A4
12541 #define _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC 0x785A4
12542 #define ICL_DSC0_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12543 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PB, \
12544 _ICL_DSC0_PICTURE_PARAMETER_SET_13_PC)
12545 #define ICL_DSC1_PICTURE_PARAMETER_SET_13(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12546 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PB, \
12547 _ICL_DSC1_PICTURE_PARAMETER_SET_13_PC)
12548
12549 #define DSCA_PICTURE_PARAMETER_SET_14 _MMIO(0x6B268)
12550 #define DSCC_PICTURE_PARAMETER_SET_14 _MMIO(0x6BA68)
12551 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB 0x782A8
12552 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB 0x783A8
12553 #define _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC 0x784A8
12554 #define _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC 0x785A8
12555 #define ICL_DSC0_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12556 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PB, \
12557 _ICL_DSC0_PICTURE_PARAMETER_SET_14_PC)
12558 #define ICL_DSC1_PICTURE_PARAMETER_SET_14(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12559 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PB, \
12560 _ICL_DSC1_PICTURE_PARAMETER_SET_14_PC)
12561
12562 #define DSCA_PICTURE_PARAMETER_SET_15 _MMIO(0x6B26C)
12563 #define DSCC_PICTURE_PARAMETER_SET_15 _MMIO(0x6BA6C)
12564 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB 0x782AC
12565 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB 0x783AC
12566 #define _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC 0x784AC
12567 #define _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC 0x785AC
12568 #define ICL_DSC0_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12569 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PB, \
12570 _ICL_DSC0_PICTURE_PARAMETER_SET_15_PC)
12571 #define ICL_DSC1_PICTURE_PARAMETER_SET_15(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12572 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PB, \
12573 _ICL_DSC1_PICTURE_PARAMETER_SET_15_PC)
12574
12575 #define DSCA_PICTURE_PARAMETER_SET_16 _MMIO(0x6B270)
12576 #define DSCC_PICTURE_PARAMETER_SET_16 _MMIO(0x6BA70)
12577 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB 0x782B0
12578 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB 0x783B0
12579 #define _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC 0x784B0
12580 #define _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC 0x785B0
12581 #define ICL_DSC0_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12582 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PB, \
12583 _ICL_DSC0_PICTURE_PARAMETER_SET_16_PC)
12584 #define ICL_DSC1_PICTURE_PARAMETER_SET_16(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12585 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PB, \
12586 _ICL_DSC1_PICTURE_PARAMETER_SET_16_PC)
12587 #define DSC_SLICE_ROW_PER_FRAME(slice_row_per_frame) ((slice_row_per_frame) << 20)
12588 #define DSC_SLICE_PER_LINE(slice_per_line) ((slice_per_line) << 16)
12589 #define DSC_SLICE_CHUNK_SIZE(slice_chunk_size) ((slice_chunk_size) << 0)
12590
12591 /* Icelake Rate Control Buffer Threshold Registers */
12592 #define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
12593 #define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
12594 #define DSCC_RC_BUF_THRESH_0 _MMIO(0x6BA30)
12595 #define DSCC_RC_BUF_THRESH_0_UDW _MMIO(0x6BA30 + 4)
12596 #define _ICL_DSC0_RC_BUF_THRESH_0_PB (0x78254)
12597 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB (0x78254 + 4)
12598 #define _ICL_DSC1_RC_BUF_THRESH_0_PB (0x78354)
12599 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB (0x78354 + 4)
12600 #define _ICL_DSC0_RC_BUF_THRESH_0_PC (0x78454)
12601 #define _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC (0x78454 + 4)
12602 #define _ICL_DSC1_RC_BUF_THRESH_0_PC (0x78554)
12603 #define _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC (0x78554 + 4)
12604 #define ICL_DSC0_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12605 _ICL_DSC0_RC_BUF_THRESH_0_PB, \
12606 _ICL_DSC0_RC_BUF_THRESH_0_PC)
12607 #define ICL_DSC0_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12608 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PB, \
12609 _ICL_DSC0_RC_BUF_THRESH_0_UDW_PC)
12610 #define ICL_DSC1_RC_BUF_THRESH_0(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12611 _ICL_DSC1_RC_BUF_THRESH_0_PB, \
12612 _ICL_DSC1_RC_BUF_THRESH_0_PC)
12613 #define ICL_DSC1_RC_BUF_THRESH_0_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12614 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PB, \
12615 _ICL_DSC1_RC_BUF_THRESH_0_UDW_PC)
12616
12617 #define DSCA_RC_BUF_THRESH_1 _MMIO(0x6B238)
12618 #define DSCA_RC_BUF_THRESH_1_UDW _MMIO(0x6B238 + 4)
12619 #define DSCC_RC_BUF_THRESH_1 _MMIO(0x6BA38)
12620 #define DSCC_RC_BUF_THRESH_1_UDW _MMIO(0x6BA38 + 4)
12621 #define _ICL_DSC0_RC_BUF_THRESH_1_PB (0x7825C)
12622 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB (0x7825C + 4)
12623 #define _ICL_DSC1_RC_BUF_THRESH_1_PB (0x7835C)
12624 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB (0x7835C + 4)
12625 #define _ICL_DSC0_RC_BUF_THRESH_1_PC (0x7845C)
12626 #define _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC (0x7845C + 4)
12627 #define _ICL_DSC1_RC_BUF_THRESH_1_PC (0x7855C)
12628 #define _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC (0x7855C + 4)
12629 #define ICL_DSC0_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12630 _ICL_DSC0_RC_BUF_THRESH_1_PB, \
12631 _ICL_DSC0_RC_BUF_THRESH_1_PC)
12632 #define ICL_DSC0_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12633 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PB, \
12634 _ICL_DSC0_RC_BUF_THRESH_1_UDW_PC)
12635 #define ICL_DSC1_RC_BUF_THRESH_1(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12636 _ICL_DSC1_RC_BUF_THRESH_1_PB, \
12637 _ICL_DSC1_RC_BUF_THRESH_1_PC)
12638 #define ICL_DSC1_RC_BUF_THRESH_1_UDW(pipe) _MMIO_PIPE((pipe) - PIPE_B, \
12639 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PB, \
12640 _ICL_DSC1_RC_BUF_THRESH_1_UDW_PC)
12641
12642 #define PORT_TX_DFLEXDPSP(fia) _MMIO_FIA((fia), 0x008A0)
12643 #define MODULAR_FIA_MASK (1 << 4)
12644 #define TC_LIVE_STATE_TBT(idx) (1 << ((idx) * 8 + 6))
12645 #define TC_LIVE_STATE_TC(idx) (1 << ((idx) * 8 + 5))
12646 #define DP_LANE_ASSIGNMENT_SHIFT(idx) ((idx) * 8)
12647 #define DP_LANE_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 8))
12648 #define DP_LANE_ASSIGNMENT(idx, x) ((x) << ((idx) * 8))
12649
12650 #define PORT_TX_DFLEXDPPMS(fia) _MMIO_FIA((fia), 0x00890)
12651 #define DP_PHY_MODE_STATUS_COMPLETED(idx) (1 << (idx))
12652
12653 #define PORT_TX_DFLEXDPCSSS(fia) _MMIO_FIA((fia), 0x00894)
12654 #define DP_PHY_MODE_STATUS_NOT_SAFE(idx) (1 << (idx))
12655
12656 #define PORT_TX_DFLEXPA1(fia) _MMIO_FIA((fia), 0x00880)
12657 #define DP_PIN_ASSIGNMENT_SHIFT(idx) ((idx) * 4)
12658 #define DP_PIN_ASSIGNMENT_MASK(idx) (0xf << ((idx) * 4))
12659 #define DP_PIN_ASSIGNMENT(idx, x) ((x) << ((idx) * 4))
12660
12661 #define _TCSS_DDI_STATUS_1 0x161500
12662 #define _TCSS_DDI_STATUS_2 0x161504
12663 #define TCSS_DDI_STATUS(tc) _MMIO(_PICK_EVEN(tc, \
12664 _TCSS_DDI_STATUS_1, \
12665 _TCSS_DDI_STATUS_2))
12666 #define TCSS_DDI_STATUS_READY REG_BIT(2)
12667 #define TCSS_DDI_STATUS_HPD_LIVE_STATUS_TBT REG_BIT(1)
12668 #define TCSS_DDI_STATUS_HPD_LIVE_STATUS_ALT REG_BIT(0)
12669
12670 /* This register controls the Display State Buffer (DSB) engines. */
12671 #define _DSBSL_INSTANCE_BASE 0x70B00
12672 #define DSBSL_INSTANCE(pipe, id) (_DSBSL_INSTANCE_BASE + \
12673 (pipe) * 0x1000 + (id) * 0x100)
12674 #define DSB_HEAD(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x0)
12675 #define DSB_TAIL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x4)
12676 #define DSB_CTRL(pipe, id) _MMIO(DSBSL_INSTANCE(pipe, id) + 0x8)
12677 #define DSB_ENABLE (1 << 31)
12678 #define DSB_STATUS (1 << 0)
12679
12680 #define TGL_ROOT_DEVICE_ID 0x9A00
12681 #define TGL_ROOT_DEVICE_MASK 0xFF00
12682 #define TGL_ROOT_DEVICE_SKU_MASK 0xF
12683 #define TGL_ROOT_DEVICE_SKU_ULX 0x2
12684 #define TGL_ROOT_DEVICE_SKU_ULT 0x4
12685
12686 #define CLKREQ_POLICY _MMIO(0x101038)
12687 #define CLKREQ_POLICY_MEM_UP_OVRD REG_BIT(1)
12688
12689 #endif /* _I915_REG_H_ */