]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blob - drivers/gpu/drm/i915/i915_reg.h
drm/i915: prevent bogus intel_update_fbc notifications
[mirror_ubuntu-focal-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
30 #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
31
32 #define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
33 #define _MASKED_BIT_DISABLE(a) ((a) << 16)
34
35 /*
36 * The Bridge device's PCI config space has information about the
37 * fb aperture size and the amount of pre-reserved memory.
38 * This is all handled in the intel-gtt.ko module. i915.ko only
39 * cares about the vga bit for the vga rbiter.
40 */
41 #define INTEL_GMCH_CTRL 0x52
42 #define INTEL_GMCH_VGA_DISABLE (1 << 1)
43
44 /* PCI config space */
45
46 #define HPLLCC 0xc0 /* 855 only */
47 #define GC_CLOCK_CONTROL_MASK (0xf << 0)
48 #define GC_CLOCK_133_200 (0 << 0)
49 #define GC_CLOCK_100_200 (1 << 0)
50 #define GC_CLOCK_100_133 (2 << 0)
51 #define GC_CLOCK_166_250 (3 << 0)
52 #define GCFGC2 0xda
53 #define GCFGC 0xf0 /* 915+ only */
54 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
55 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
56 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
57 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
58 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
77 #define LBB 0xf4
78
79 /* Graphics reset regs */
80 #define I965_GDRST 0xc0 /* PCI config register */
81 #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
82 #define GRDOM_FULL (0<<2)
83 #define GRDOM_RENDER (1<<2)
84 #define GRDOM_MEDIA (3<<2)
85 #define GRDOM_RESET_ENABLE (1<<0)
86
87 #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88 #define GEN6_MBC_SNPCR_SHIFT 21
89 #define GEN6_MBC_SNPCR_MASK (3<<21)
90 #define GEN6_MBC_SNPCR_MAX (0<<21)
91 #define GEN6_MBC_SNPCR_MED (1<<21)
92 #define GEN6_MBC_SNPCR_LOW (2<<21)
93 #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
95 #define GEN6_MBCTL 0x0907c
96 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
102 #define GEN6_GDRST 0x941c
103 #define GEN6_GRDOM_FULL (1 << 0)
104 #define GEN6_GRDOM_RENDER (1 << 1)
105 #define GEN6_GRDOM_MEDIA (1 << 2)
106 #define GEN6_GRDOM_BLT (1 << 3)
107
108 /* PPGTT stuff */
109 #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
110
111 #define GEN6_PDE_VALID (1 << 0)
112 #define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
113 /* gen6+ has bit 11-4 for physical addr bit 39-32 */
114 #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
115
116 #define GEN6_PTE_VALID (1 << 0)
117 #define GEN6_PTE_UNCACHED (1 << 1)
118 #define GEN6_PTE_CACHE_LLC (2 << 1)
119 #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
120 #define GEN6_PTE_CACHE_BITS (3 << 1)
121 #define GEN6_PTE_GFDT (1 << 3)
122 #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
123
124 #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
125 #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
126 #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
127 #define PP_DIR_DCLV_2G 0xffffffff
128
129 #define GAM_ECOCHK 0x4090
130 #define ECOCHK_SNB_BIT (1<<10)
131 #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
132 #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
133
134 #define GAC_ECO_BITS 0x14090
135 #define ECOBITS_PPGTT_CACHE64B (3<<8)
136 #define ECOBITS_PPGTT_CACHE4B (0<<8)
137
138 #define GAB_CTL 0x24000
139 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
140
141 /* VGA stuff */
142
143 #define VGA_ST01_MDA 0x3ba
144 #define VGA_ST01_CGA 0x3da
145
146 #define VGA_MSR_WRITE 0x3c2
147 #define VGA_MSR_READ 0x3cc
148 #define VGA_MSR_MEM_EN (1<<1)
149 #define VGA_MSR_CGA_MODE (1<<0)
150
151 #define VGA_SR_INDEX 0x3c4
152 #define VGA_SR_DATA 0x3c5
153
154 #define VGA_AR_INDEX 0x3c0
155 #define VGA_AR_VID_EN (1<<5)
156 #define VGA_AR_DATA_WRITE 0x3c0
157 #define VGA_AR_DATA_READ 0x3c1
158
159 #define VGA_GR_INDEX 0x3ce
160 #define VGA_GR_DATA 0x3cf
161 /* GR05 */
162 #define VGA_GR_MEM_READ_MODE_SHIFT 3
163 #define VGA_GR_MEM_READ_MODE_PLANE 1
164 /* GR06 */
165 #define VGA_GR_MEM_MODE_MASK 0xc
166 #define VGA_GR_MEM_MODE_SHIFT 2
167 #define VGA_GR_MEM_A0000_AFFFF 0
168 #define VGA_GR_MEM_A0000_BFFFF 1
169 #define VGA_GR_MEM_B0000_B7FFF 2
170 #define VGA_GR_MEM_B0000_BFFFF 3
171
172 #define VGA_DACMASK 0x3c6
173 #define VGA_DACRX 0x3c7
174 #define VGA_DACWX 0x3c8
175 #define VGA_DACDATA 0x3c9
176
177 #define VGA_CR_INDEX_MDA 0x3b4
178 #define VGA_CR_DATA_MDA 0x3b5
179 #define VGA_CR_INDEX_CGA 0x3d4
180 #define VGA_CR_DATA_CGA 0x3d5
181
182 /*
183 * Memory interface instructions used by the kernel
184 */
185 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
186
187 #define MI_NOOP MI_INSTR(0, 0)
188 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
189 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
190 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
191 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
192 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
193 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
194 #define MI_FLUSH MI_INSTR(0x04, 0)
195 #define MI_READ_FLUSH (1 << 0)
196 #define MI_EXE_FLUSH (1 << 1)
197 #define MI_NO_WRITE_FLUSH (1 << 2)
198 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
199 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
200 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
201 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
202 #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
203 #define MI_SUSPEND_FLUSH_EN (1<<0)
204 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
205 #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
206 #define MI_OVERLAY_CONTINUE (0x0<<21)
207 #define MI_OVERLAY_ON (0x1<<21)
208 #define MI_OVERLAY_OFF (0x2<<21)
209 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
210 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
211 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
212 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
213 /* IVB has funny definitions for which plane to flip. */
214 #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
215 #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
216 #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
217 #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
218 #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
219 #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
220 #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
221 #define MI_ARB_ENABLE (1<<0)
222 #define MI_ARB_DISABLE (0<<0)
223
224 #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
225 #define MI_MM_SPACE_GTT (1<<8)
226 #define MI_MM_SPACE_PHYSICAL (0<<8)
227 #define MI_SAVE_EXT_STATE_EN (1<<3)
228 #define MI_RESTORE_EXT_STATE_EN (1<<2)
229 #define MI_FORCE_RESTORE (1<<1)
230 #define MI_RESTORE_INHIBIT (1<<0)
231 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
232 #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
233 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
234 #define MI_STORE_DWORD_INDEX_SHIFT 2
235 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
236 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
237 * simply ignores the register load under certain conditions.
238 * - One can actually load arbitrary many arbitrary registers: Simply issue x
239 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
240 */
241 #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
242 #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
243 #define MI_INVALIDATE_TLB (1<<18)
244 #define MI_INVALIDATE_BSD (1<<7)
245 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
246 #define MI_BATCH_NON_SECURE (1)
247 #define MI_BATCH_NON_SECURE_I965 (1<<8)
248 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
249 #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
250 #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
251 #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
252 #define MI_SEMAPHORE_UPDATE (1<<21)
253 #define MI_SEMAPHORE_COMPARE (1<<20)
254 #define MI_SEMAPHORE_REGISTER (1<<18)
255 #define MI_SEMAPHORE_SYNC_RV (2<<16)
256 #define MI_SEMAPHORE_SYNC_RB (0<<16)
257 #define MI_SEMAPHORE_SYNC_VR (0<<16)
258 #define MI_SEMAPHORE_SYNC_VB (2<<16)
259 #define MI_SEMAPHORE_SYNC_BR (2<<16)
260 #define MI_SEMAPHORE_SYNC_BV (0<<16)
261 #define MI_SEMAPHORE_SYNC_INVALID (1<<0)
262 /*
263 * 3D instructions used by the kernel
264 */
265 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
266
267 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
268 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
269 #define SC_UPDATE_SCISSOR (0x1<<1)
270 #define SC_ENABLE_MASK (0x1<<0)
271 #define SC_ENABLE (0x1<<0)
272 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
273 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
274 #define SCI_YMIN_MASK (0xffff<<16)
275 #define SCI_XMIN_MASK (0xffff<<0)
276 #define SCI_YMAX_MASK (0xffff<<16)
277 #define SCI_XMAX_MASK (0xffff<<0)
278 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
279 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
280 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
281 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
282 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
283 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
284 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
285 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
286 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
287 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
288 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
289 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
290 #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
291 #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
292 #define BLT_DEPTH_8 (0<<24)
293 #define BLT_DEPTH_16_565 (1<<24)
294 #define BLT_DEPTH_16_1555 (2<<24)
295 #define BLT_DEPTH_32 (3<<24)
296 #define BLT_ROP_GXCOPY (0xcc<<16)
297 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
298 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
299 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
300 #define ASYNC_FLIP (1<<22)
301 #define DISPLAY_PLANE_A (0<<20)
302 #define DISPLAY_PLANE_B (1<<20)
303 #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
304 #define PIPE_CONTROL_CS_STALL (1<<20)
305 #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
306 #define PIPE_CONTROL_QW_WRITE (1<<14)
307 #define PIPE_CONTROL_DEPTH_STALL (1<<13)
308 #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
309 #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
310 #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
311 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
312 #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
313 #define PIPE_CONTROL_NOTIFY (1<<8)
314 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
315 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
316 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
317 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
318 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
319 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
320
321
322 /*
323 * Reset registers
324 */
325 #define DEBUG_RESET_I830 0x6070
326 #define DEBUG_RESET_FULL (1<<7)
327 #define DEBUG_RESET_RENDER (1<<8)
328 #define DEBUG_RESET_DISPLAY (1<<9)
329
330 /*
331 * DPIO - a special bus for various display related registers to hide behind:
332 * 0x800c: m1, m2, n, p1, p2, k dividers
333 * 0x8014: REF and SFR select
334 * 0x8014: N divider, VCO select
335 * 0x801c/3c: core clock bits
336 * 0x8048/68: low pass filter coefficients
337 * 0x8100: fast clock controls
338 */
339 #define DPIO_PKT 0x2100
340 #define DPIO_RID (0<<24)
341 #define DPIO_OP_WRITE (1<<16)
342 #define DPIO_OP_READ (0<<16)
343 #define DPIO_PORTID (0x12<<8)
344 #define DPIO_BYTE (0xf<<4)
345 #define DPIO_BUSY (1<<0) /* status only */
346 #define DPIO_DATA 0x2104
347 #define DPIO_REG 0x2108
348 #define DPIO_CTL 0x2110
349 #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
350 #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
351 #define DPIO_SFR_BYPASS (1<<1)
352 #define DPIO_RESET (1<<0)
353
354 #define _DPIO_DIV_A 0x800c
355 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
356 #define DPIO_K_SHIFT (24) /* 4 bits */
357 #define DPIO_P1_SHIFT (21) /* 3 bits */
358 #define DPIO_P2_SHIFT (16) /* 5 bits */
359 #define DPIO_N_SHIFT (12) /* 4 bits */
360 #define DPIO_ENABLE_CALIBRATION (1<<11)
361 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
362 #define DPIO_M2DIV_MASK 0xff
363 #define _DPIO_DIV_B 0x802c
364 #define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
365
366 #define _DPIO_REFSFR_A 0x8014
367 #define DPIO_REFSEL_OVERRIDE 27
368 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
369 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
370 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
371 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
372 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
373 #define _DPIO_REFSFR_B 0x8034
374 #define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
375
376 #define _DPIO_CORE_CLK_A 0x801c
377 #define _DPIO_CORE_CLK_B 0x803c
378 #define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
379
380 #define _DPIO_LFP_COEFF_A 0x8048
381 #define _DPIO_LFP_COEFF_B 0x8068
382 #define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
383
384 #define DPIO_FASTCLK_DISABLE 0x8100
385
386 /*
387 * Fence registers
388 */
389 #define FENCE_REG_830_0 0x2000
390 #define FENCE_REG_945_8 0x3000
391 #define I830_FENCE_START_MASK 0x07f80000
392 #define I830_FENCE_TILING_Y_SHIFT 12
393 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
394 #define I830_FENCE_PITCH_SHIFT 4
395 #define I830_FENCE_REG_VALID (1<<0)
396 #define I915_FENCE_MAX_PITCH_VAL 4
397 #define I830_FENCE_MAX_PITCH_VAL 6
398 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
399
400 #define I915_FENCE_START_MASK 0x0ff00000
401 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
402
403 #define FENCE_REG_965_0 0x03000
404 #define I965_FENCE_PITCH_SHIFT 2
405 #define I965_FENCE_TILING_Y_SHIFT 1
406 #define I965_FENCE_REG_VALID (1<<0)
407 #define I965_FENCE_MAX_PITCH_VAL 0x0400
408
409 #define FENCE_REG_SANDYBRIDGE_0 0x100000
410 #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
411
412 /* control register for cpu gtt access */
413 #define TILECTL 0x101000
414 #define TILECTL_SWZCTL (1 << 0)
415 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
416 #define TILECTL_BACKSNOOP_DIS (1 << 3)
417
418 /*
419 * Instruction and interrupt control regs
420 */
421 #define PGTBL_ER 0x02024
422 #define RENDER_RING_BASE 0x02000
423 #define BSD_RING_BASE 0x04000
424 #define GEN6_BSD_RING_BASE 0x12000
425 #define BLT_RING_BASE 0x22000
426 #define RING_TAIL(base) ((base)+0x30)
427 #define RING_HEAD(base) ((base)+0x34)
428 #define RING_START(base) ((base)+0x38)
429 #define RING_CTL(base) ((base)+0x3c)
430 #define RING_SYNC_0(base) ((base)+0x40)
431 #define RING_SYNC_1(base) ((base)+0x44)
432 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
433 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
434 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
435 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
436 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
437 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
438 #define RING_MAX_IDLE(base) ((base)+0x54)
439 #define RING_HWS_PGA(base) ((base)+0x80)
440 #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
441 #define ARB_MODE 0x04030
442 #define ARB_MODE_SWIZZLE_SNB (1<<4)
443 #define ARB_MODE_SWIZZLE_IVB (1<<5)
444 #define RENDER_HWS_PGA_GEN7 (0x04080)
445 #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
446 #define DONE_REG 0x40b0
447 #define BSD_HWS_PGA_GEN7 (0x04180)
448 #define BLT_HWS_PGA_GEN7 (0x04280)
449 #define RING_ACTHD(base) ((base)+0x74)
450 #define RING_NOPID(base) ((base)+0x94)
451 #define RING_IMR(base) ((base)+0xa8)
452 #define TAIL_ADDR 0x001FFFF8
453 #define HEAD_WRAP_COUNT 0xFFE00000
454 #define HEAD_WRAP_ONE 0x00200000
455 #define HEAD_ADDR 0x001FFFFC
456 #define RING_NR_PAGES 0x001FF000
457 #define RING_REPORT_MASK 0x00000006
458 #define RING_REPORT_64K 0x00000002
459 #define RING_REPORT_128K 0x00000004
460 #define RING_NO_REPORT 0x00000000
461 #define RING_VALID_MASK 0x00000001
462 #define RING_VALID 0x00000001
463 #define RING_INVALID 0x00000000
464 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
465 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
466 #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
467 #if 0
468 #define PRB0_TAIL 0x02030
469 #define PRB0_HEAD 0x02034
470 #define PRB0_START 0x02038
471 #define PRB0_CTL 0x0203c
472 #define PRB1_TAIL 0x02040 /* 915+ only */
473 #define PRB1_HEAD 0x02044 /* 915+ only */
474 #define PRB1_START 0x02048 /* 915+ only */
475 #define PRB1_CTL 0x0204c /* 915+ only */
476 #endif
477 #define IPEIR_I965 0x02064
478 #define IPEHR_I965 0x02068
479 #define INSTDONE_I965 0x0206c
480 #define RING_IPEIR(base) ((base)+0x64)
481 #define RING_IPEHR(base) ((base)+0x68)
482 #define RING_INSTDONE(base) ((base)+0x6c)
483 #define RING_INSTPS(base) ((base)+0x70)
484 #define RING_DMA_FADD(base) ((base)+0x78)
485 #define RING_INSTPM(base) ((base)+0xc0)
486 #define INSTPS 0x02070 /* 965+ only */
487 #define INSTDONE1 0x0207c /* 965+ only */
488 #define ACTHD_I965 0x02074
489 #define HWS_PGA 0x02080
490 #define HWS_ADDRESS_MASK 0xfffff000
491 #define HWS_START_ADDRESS_SHIFT 4
492 #define PWRCTXA 0x2088 /* 965GM+ only */
493 #define PWRCTX_EN (1<<0)
494 #define IPEIR 0x02088
495 #define IPEHR 0x0208c
496 #define INSTDONE 0x02090
497 #define NOPID 0x02094
498 #define HWSTAM 0x02098
499 #define DMA_FADD_I8XX 0x020d0
500
501 #define ERROR_GEN6 0x040a0
502
503 /* GM45+ chicken bits -- debug workaround bits that may be required
504 * for various sorts of correct behavior. The top 16 bits of each are
505 * the enables for writing to the corresponding low bit.
506 */
507 #define _3D_CHICKEN 0x02084
508 #define _3D_CHICKEN2 0x0208c
509 /* Disables pipelining of read flushes past the SF-WIZ interface.
510 * Required on all Ironlake steppings according to the B-Spec, but the
511 * particular danger of not doing so is not specified.
512 */
513 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
514 #define _3D_CHICKEN3 0x02090
515 #define _3D_CHICKEN_SF_DISABLE_FASTCLIP_CULL (1 << 5)
516
517 #define MI_MODE 0x0209c
518 # define VS_TIMER_DISPATCH (1 << 6)
519 # define MI_FLUSH_ENABLE (1 << 12)
520
521 #define GFX_MODE 0x02520
522 #define GFX_MODE_GEN7 0x0229c
523 #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
524 #define GFX_RUN_LIST_ENABLE (1<<15)
525 #define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
526 #define GFX_SURFACE_FAULT_ENABLE (1<<12)
527 #define GFX_REPLAY_MODE (1<<11)
528 #define GFX_PSMI_GRANULARITY (1<<10)
529 #define GFX_PPGTT_ENABLE (1<<9)
530
531 #define SCPD0 0x0209c /* 915+ only */
532 #define IER 0x020a0
533 #define IIR 0x020a4
534 #define IMR 0x020a8
535 #define ISR 0x020ac
536 #define VLV_IIR_RW 0x182084
537 #define VLV_IER 0x1820a0
538 #define VLV_IIR 0x1820a4
539 #define VLV_IMR 0x1820a8
540 #define VLV_ISR 0x1820ac
541 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
542 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
543 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
544 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
545 #define I915_HWB_OOM_INTERRUPT (1<<13)
546 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
547 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
548 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
549 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
550 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
551 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
552 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
553 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
554 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
555 #define I915_DEBUG_INTERRUPT (1<<2)
556 #define I915_USER_INTERRUPT (1<<1)
557 #define I915_ASLE_INTERRUPT (1<<0)
558 #define I915_BSD_USER_INTERRUPT (1<<25)
559 #define EIR 0x020b0
560 #define EMR 0x020b4
561 #define ESR 0x020b8
562 #define GM45_ERROR_PAGE_TABLE (1<<5)
563 #define GM45_ERROR_MEM_PRIV (1<<4)
564 #define I915_ERROR_PAGE_TABLE (1<<4)
565 #define GM45_ERROR_CP_PRIV (1<<3)
566 #define I915_ERROR_MEMORY_REFRESH (1<<1)
567 #define I915_ERROR_INSTRUCTION (1<<0)
568 #define INSTPM 0x020c0
569 #define INSTPM_SELF_EN (1<<12) /* 915GM only */
570 #define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
571 will not assert AGPBUSY# and will only
572 be delivered when out of C3. */
573 #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
574 #define ACTHD 0x020c8
575 #define FW_BLC 0x020d8
576 #define FW_BLC2 0x020dc
577 #define FW_BLC_SELF 0x020e0 /* 915+ only */
578 #define FW_BLC_SELF_EN_MASK (1<<31)
579 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
580 #define FW_BLC_SELF_EN (1<<15) /* 945 only */
581 #define MM_BURST_LENGTH 0x00700000
582 #define MM_FIFO_WATERMARK 0x0001F000
583 #define LM_BURST_LENGTH 0x00000700
584 #define LM_FIFO_WATERMARK 0x0000001F
585 #define MI_ARB_STATE 0x020e4 /* 915+ only */
586
587 /* Make render/texture TLB fetches lower priorty than associated data
588 * fetches. This is not turned on by default
589 */
590 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
591
592 /* Isoch request wait on GTT enable (Display A/B/C streams).
593 * Make isoch requests stall on the TLB update. May cause
594 * display underruns (test mode only)
595 */
596 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
597
598 /* Block grant count for isoch requests when block count is
599 * set to a finite value.
600 */
601 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
602 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
603 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
604 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
605 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
606
607 /* Enable render writes to complete in C2/C3/C4 power states.
608 * If this isn't enabled, render writes are prevented in low
609 * power states. That seems bad to me.
610 */
611 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
612
613 /* This acknowledges an async flip immediately instead
614 * of waiting for 2TLB fetches.
615 */
616 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
617
618 /* Enables non-sequential data reads through arbiter
619 */
620 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
621
622 /* Disable FSB snooping of cacheable write cycles from binner/render
623 * command stream
624 */
625 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
626
627 /* Arbiter time slice for non-isoch streams */
628 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
629 #define MI_ARB_TIME_SLICE_1 (0 << 5)
630 #define MI_ARB_TIME_SLICE_2 (1 << 5)
631 #define MI_ARB_TIME_SLICE_4 (2 << 5)
632 #define MI_ARB_TIME_SLICE_6 (3 << 5)
633 #define MI_ARB_TIME_SLICE_8 (4 << 5)
634 #define MI_ARB_TIME_SLICE_10 (5 << 5)
635 #define MI_ARB_TIME_SLICE_14 (6 << 5)
636 #define MI_ARB_TIME_SLICE_16 (7 << 5)
637
638 /* Low priority grace period page size */
639 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
640 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
641
642 /* Disable display A/B trickle feed */
643 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
644
645 /* Set display plane priority */
646 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
647 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
648
649 #define CACHE_MODE_0 0x02120 /* 915+ only */
650 #define CM0_IZ_OPT_DISABLE (1<<6)
651 #define CM0_ZR_OPT_DISABLE (1<<5)
652 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
653 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
654 #define CM0_COLOR_EVICT_DISABLE (1<<3)
655 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
656 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
657 #define BB_ADDR 0x02140 /* 8 bytes */
658 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
659 #define ECOSKPD 0x021d0
660 #define ECO_GATING_CX_ONLY (1<<3)
661 #define ECO_FLIP_DONE (1<<0)
662
663 #define CACHE_MODE_1 0x7004 /* IVB+ */
664 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
665
666 /* GEN6 interrupt control
667 * Note that the per-ring interrupt bits do alias with the global interrupt bits
668 * in GTIMR. */
669 #define GEN6_RENDER_HWSTAM 0x2098
670 #define GEN6_RENDER_IMR 0x20a8
671 #define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
672 #define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
673 #define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
674 #define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
675 #define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
676 #define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
677 #define GEN6_RENDER_SYNC_STATUS (1 << 2)
678 #define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
679 #define GEN6_RENDER_USER_INTERRUPT (1 << 0)
680
681 #define GEN6_BLITTER_HWSTAM 0x22098
682 #define GEN6_BLITTER_IMR 0x220a8
683 #define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
684 #define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
685 #define GEN6_BLITTER_SYNC_STATUS (1 << 24)
686 #define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
687
688 #define GEN6_BLITTER_ECOSKPD 0x221d0
689 #define GEN6_BLITTER_LOCK_SHIFT 16
690 #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
691
692 #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
693 #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
694 #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
695 #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
696 #define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
697
698 #define GEN6_BSD_HWSTAM 0x12098
699 #define GEN6_BSD_IMR 0x120a8
700 #define GEN6_BSD_USER_INTERRUPT (1 << 12)
701
702 #define GEN6_BSD_RNCID 0x12198
703
704 #define GEN7_FF_THREAD_MODE 0x20a0
705 #define GEN7_FF_SCHED_MASK 0x0077070
706 #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
707 #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
708 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
709 #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
710 #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
711 #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
712 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
713 #define GEN7_FF_VS_SCHED_HW (0x0<<12)
714 #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
715 #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
716 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
717 #define GEN7_FF_DS_SCHED_HW (0x0<<4)
718
719 /*
720 * Framebuffer compression (915+ only)
721 */
722
723 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
724 #define FBC_LL_BASE 0x03204 /* 4k page aligned */
725 #define FBC_CONTROL 0x03208
726 #define FBC_CTL_EN (1<<31)
727 #define FBC_CTL_PERIODIC (1<<30)
728 #define FBC_CTL_INTERVAL_SHIFT (16)
729 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
730 #define FBC_CTL_C3_IDLE (1<<13)
731 #define FBC_CTL_STRIDE_SHIFT (5)
732 #define FBC_CTL_FENCENO (1<<0)
733 #define FBC_COMMAND 0x0320c
734 #define FBC_CMD_COMPRESS (1<<0)
735 #define FBC_STATUS 0x03210
736 #define FBC_STAT_COMPRESSING (1<<31)
737 #define FBC_STAT_COMPRESSED (1<<30)
738 #define FBC_STAT_MODIFIED (1<<29)
739 #define FBC_STAT_CURRENT_LINE (1<<0)
740 #define FBC_CONTROL2 0x03214
741 #define FBC_CTL_FENCE_DBL (0<<4)
742 #define FBC_CTL_IDLE_IMM (0<<2)
743 #define FBC_CTL_IDLE_FULL (1<<2)
744 #define FBC_CTL_IDLE_LINE (2<<2)
745 #define FBC_CTL_IDLE_DEBUG (3<<2)
746 #define FBC_CTL_CPU_FENCE (1<<1)
747 #define FBC_CTL_PLANEA (0<<0)
748 #define FBC_CTL_PLANEB (1<<0)
749 #define FBC_FENCE_OFF 0x0321b
750 #define FBC_TAG 0x03300
751
752 #define FBC_LL_SIZE (1536)
753
754 /* Framebuffer compression for GM45+ */
755 #define DPFC_CB_BASE 0x3200
756 #define DPFC_CONTROL 0x3208
757 #define DPFC_CTL_EN (1<<31)
758 #define DPFC_CTL_PLANEA (0<<30)
759 #define DPFC_CTL_PLANEB (1<<30)
760 #define DPFC_CTL_FENCE_EN (1<<29)
761 #define DPFC_CTL_PERSISTENT_MODE (1<<25)
762 #define DPFC_SR_EN (1<<10)
763 #define DPFC_CTL_LIMIT_1X (0<<6)
764 #define DPFC_CTL_LIMIT_2X (1<<6)
765 #define DPFC_CTL_LIMIT_4X (2<<6)
766 #define DPFC_RECOMP_CTL 0x320c
767 #define DPFC_RECOMP_STALL_EN (1<<27)
768 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
769 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
770 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
771 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
772 #define DPFC_STATUS 0x3210
773 #define DPFC_INVAL_SEG_SHIFT (16)
774 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
775 #define DPFC_COMP_SEG_SHIFT (0)
776 #define DPFC_COMP_SEG_MASK (0x000003ff)
777 #define DPFC_STATUS2 0x3214
778 #define DPFC_FENCE_YOFF 0x3218
779 #define DPFC_CHICKEN 0x3224
780 #define DPFC_HT_MODIFY (1<<31)
781
782 /* Framebuffer compression for Ironlake */
783 #define ILK_DPFC_CB_BASE 0x43200
784 #define ILK_DPFC_CONTROL 0x43208
785 /* The bit 28-8 is reserved */
786 #define DPFC_RESERVED (0x1FFFFF00)
787 #define ILK_DPFC_RECOMP_CTL 0x4320c
788 #define ILK_DPFC_STATUS 0x43210
789 #define ILK_DPFC_FENCE_YOFF 0x43218
790 #define ILK_DPFC_CHICKEN 0x43224
791 #define ILK_FBC_RT_BASE 0x2128
792 #define ILK_FBC_RT_VALID (1<<0)
793
794 #define ILK_DISPLAY_CHICKEN1 0x42000
795 #define ILK_FBCQ_DIS (1<<22)
796 #define ILK_PABSTRETCH_DIS (1<<21)
797
798
799 /*
800 * Framebuffer compression for Sandybridge
801 *
802 * The following two registers are of type GTTMMADR
803 */
804 #define SNB_DPFC_CTL_SA 0x100100
805 #define SNB_CPU_FENCE_ENABLE (1<<29)
806 #define DPFC_CPU_FENCE_OFFSET 0x100104
807
808
809 /*
810 * GPIO regs
811 */
812 #define GPIOA 0x5010
813 #define GPIOB 0x5014
814 #define GPIOC 0x5018
815 #define GPIOD 0x501c
816 #define GPIOE 0x5020
817 #define GPIOF 0x5024
818 #define GPIOG 0x5028
819 #define GPIOH 0x502c
820 # define GPIO_CLOCK_DIR_MASK (1 << 0)
821 # define GPIO_CLOCK_DIR_IN (0 << 1)
822 # define GPIO_CLOCK_DIR_OUT (1 << 1)
823 # define GPIO_CLOCK_VAL_MASK (1 << 2)
824 # define GPIO_CLOCK_VAL_OUT (1 << 3)
825 # define GPIO_CLOCK_VAL_IN (1 << 4)
826 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
827 # define GPIO_DATA_DIR_MASK (1 << 8)
828 # define GPIO_DATA_DIR_IN (0 << 9)
829 # define GPIO_DATA_DIR_OUT (1 << 9)
830 # define GPIO_DATA_VAL_MASK (1 << 10)
831 # define GPIO_DATA_VAL_OUT (1 << 11)
832 # define GPIO_DATA_VAL_IN (1 << 12)
833 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
834
835 #define GMBUS0 0x5100 /* clock/port select */
836 #define GMBUS_RATE_100KHZ (0<<8)
837 #define GMBUS_RATE_50KHZ (1<<8)
838 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
839 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
840 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
841 #define GMBUS_PORT_DISABLED 0
842 #define GMBUS_PORT_SSC 1
843 #define GMBUS_PORT_VGADDC 2
844 #define GMBUS_PORT_PANEL 3
845 #define GMBUS_PORT_DPC 4 /* HDMIC */
846 #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
847 #define GMBUS_PORT_DPD 6 /* HDMID */
848 #define GMBUS_PORT_RESERVED 7 /* 7 reserved */
849 #define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
850 #define GMBUS1 0x5104 /* command/status */
851 #define GMBUS_SW_CLR_INT (1<<31)
852 #define GMBUS_SW_RDY (1<<30)
853 #define GMBUS_ENT (1<<29) /* enable timeout */
854 #define GMBUS_CYCLE_NONE (0<<25)
855 #define GMBUS_CYCLE_WAIT (1<<25)
856 #define GMBUS_CYCLE_INDEX (2<<25)
857 #define GMBUS_CYCLE_STOP (4<<25)
858 #define GMBUS_BYTE_COUNT_SHIFT 16
859 #define GMBUS_SLAVE_INDEX_SHIFT 8
860 #define GMBUS_SLAVE_ADDR_SHIFT 1
861 #define GMBUS_SLAVE_READ (1<<0)
862 #define GMBUS_SLAVE_WRITE (0<<0)
863 #define GMBUS2 0x5108 /* status */
864 #define GMBUS_INUSE (1<<15)
865 #define GMBUS_HW_WAIT_PHASE (1<<14)
866 #define GMBUS_STALL_TIMEOUT (1<<13)
867 #define GMBUS_INT (1<<12)
868 #define GMBUS_HW_RDY (1<<11)
869 #define GMBUS_SATOER (1<<10)
870 #define GMBUS_ACTIVE (1<<9)
871 #define GMBUS3 0x510c /* data buffer bytes 3-0 */
872 #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
873 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
874 #define GMBUS_NAK_EN (1<<3)
875 #define GMBUS_IDLE_EN (1<<2)
876 #define GMBUS_HW_WAIT_EN (1<<1)
877 #define GMBUS_HW_RDY_EN (1<<0)
878 #define GMBUS5 0x5120 /* byte index */
879 #define GMBUS_2BYTE_INDEX_EN (1<<31)
880
881 /*
882 * Clock control & power management
883 */
884
885 #define VGA0 0x6000
886 #define VGA1 0x6004
887 #define VGA_PD 0x6010
888 #define VGA0_PD_P2_DIV_4 (1 << 7)
889 #define VGA0_PD_P1_DIV_2 (1 << 5)
890 #define VGA0_PD_P1_SHIFT 0
891 #define VGA0_PD_P1_MASK (0x1f << 0)
892 #define VGA1_PD_P2_DIV_4 (1 << 15)
893 #define VGA1_PD_P1_DIV_2 (1 << 13)
894 #define VGA1_PD_P1_SHIFT 8
895 #define VGA1_PD_P1_MASK (0x1f << 8)
896 #define _DPLL_A 0x06014
897 #define _DPLL_B 0x06018
898 #define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
899 #define DPLL_VCO_ENABLE (1 << 31)
900 #define DPLL_DVO_HIGH_SPEED (1 << 30)
901 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
902 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
903 #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
904 #define DPLL_VGA_MODE_DIS (1 << 28)
905 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
906 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
907 #define DPLL_MODE_MASK (3 << 26)
908 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
909 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
910 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
911 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
912 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
913 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
914 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
915 #define DPLL_LOCK_VLV (1<<15)
916 #define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
917
918 #define SRX_INDEX 0x3c4
919 #define SRX_DATA 0x3c5
920 #define SR01 1
921 #define SR01_SCREEN_OFF (1<<5)
922
923 #define PPCR 0x61204
924 #define PPCR_ON (1<<0)
925
926 #define DVOB 0x61140
927 #define DVOB_ON (1<<31)
928 #define DVOC 0x61160
929 #define DVOC_ON (1<<31)
930 #define LVDS 0x61180
931 #define LVDS_ON (1<<31)
932
933 /* Scratch pad debug 0 reg:
934 */
935 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
936 /*
937 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
938 * this field (only one bit may be set).
939 */
940 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
941 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
942 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
943 /* i830, required in DVO non-gang */
944 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
945 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
946 #define PLL_REF_INPUT_DREFCLK (0 << 13)
947 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
948 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
949 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
950 #define PLL_REF_INPUT_MASK (3 << 13)
951 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
952 /* Ironlake */
953 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
954 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
955 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
956 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
957 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
958
959 /*
960 * Parallel to Serial Load Pulse phase selection.
961 * Selects the phase for the 10X DPLL clock for the PCIe
962 * digital display port. The range is 4 to 13; 10 or more
963 * is just a flip delay. The default is 6
964 */
965 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
966 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
967 /*
968 * SDVO multiplier for 945G/GM. Not used on 965.
969 */
970 #define SDVO_MULTIPLIER_MASK 0x000000ff
971 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
972 #define SDVO_MULTIPLIER_SHIFT_VGA 0
973 #define _DPLL_A_MD 0x0601c /* 965+ only */
974 /*
975 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
976 *
977 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
978 */
979 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
980 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
981 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
982 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
983 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
984 /*
985 * SDVO/UDI pixel multiplier.
986 *
987 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
988 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
989 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
990 * dummy bytes in the datastream at an increased clock rate, with both sides of
991 * the link knowing how many bytes are fill.
992 *
993 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
994 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
995 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
996 * through an SDVO command.
997 *
998 * This register field has values of multiplication factor minus 1, with
999 * a maximum multiplier of 5 for SDVO.
1000 */
1001 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1002 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1003 /*
1004 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1005 * This best be set to the default value (3) or the CRT won't work. No,
1006 * I don't entirely understand what this does...
1007 */
1008 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1009 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
1010 #define _DPLL_B_MD 0x06020 /* 965+ only */
1011 #define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
1012
1013 #define _FPA0 0x06040
1014 #define _FPA1 0x06044
1015 #define _FPB0 0x06048
1016 #define _FPB1 0x0604c
1017 #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1018 #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
1019 #define FP_N_DIV_MASK 0x003f0000
1020 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
1021 #define FP_N_DIV_SHIFT 16
1022 #define FP_M1_DIV_MASK 0x00003f00
1023 #define FP_M1_DIV_SHIFT 8
1024 #define FP_M2_DIV_MASK 0x0000003f
1025 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
1026 #define FP_M2_DIV_SHIFT 0
1027 #define DPLL_TEST 0x606c
1028 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1029 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1030 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1031 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1032 #define DPLLB_TEST_N_BYPASS (1 << 19)
1033 #define DPLLB_TEST_M_BYPASS (1 << 18)
1034 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1035 #define DPLLA_TEST_N_BYPASS (1 << 3)
1036 #define DPLLA_TEST_M_BYPASS (1 << 2)
1037 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1038 #define D_STATE 0x6104
1039 #define DSTATE_GFX_RESET_I830 (1<<6)
1040 #define DSTATE_PLL_D3_OFF (1<<3)
1041 #define DSTATE_GFX_CLOCK_GATING (1<<1)
1042 #define DSTATE_DOT_CLOCK_GATING (1<<0)
1043 #define DSPCLK_GATE_D 0x6200
1044 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1045 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1046 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1047 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1048 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1049 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1050 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1051 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1052 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1053 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1054 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1055 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1056 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1057 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1058 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1059 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1060 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1061 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1062 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1063 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1064 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1065 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1066 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1067 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1068 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1069 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1070 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1071 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1072 /**
1073 * This bit must be set on the 830 to prevent hangs when turning off the
1074 * overlay scaler.
1075 */
1076 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1077 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1078 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1079 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1080 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1081
1082 #define RENCLK_GATE_D1 0x6204
1083 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1084 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1085 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1086 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1087 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1088 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1089 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1090 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1091 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
1092 /** This bit must be unset on 855,865 */
1093 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
1094 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1095 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
1096 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
1097 /** This bit must be set on 855,865. */
1098 # define SV_CLOCK_GATE_DISABLE (1 << 0)
1099 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1100 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1101 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1102 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1103 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1104 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1105 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1106 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1107 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1108 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1109 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1110 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1111 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1112 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1113 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1114 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1115 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1116
1117 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1118 /** This bit must always be set on 965G/965GM */
1119 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1120 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1121 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1122 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1123 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1124 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1125 /** This bit must always be set on 965G */
1126 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1127 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1128 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1129 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1130 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1131 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1132 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1133 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1134 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1135 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1136 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1137 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1138 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1139 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1140 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1141 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1142 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1143 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1144 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1145
1146 #define RENCLK_GATE_D2 0x6208
1147 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1148 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1149 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1150 #define RAMCLK_GATE_D 0x6210 /* CRL only */
1151 #define DEUC 0x6214 /* CRL only */
1152
1153 #define FW_BLC_SELF_VLV 0x6500
1154 #define FW_CSPWRDWNEN (1<<15)
1155
1156 /*
1157 * Palette regs
1158 */
1159
1160 #define _PALETTE_A 0x0a000
1161 #define _PALETTE_B 0x0a800
1162 #define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
1163
1164 /* MCH MMIO space */
1165
1166 /*
1167 * MCHBAR mirror.
1168 *
1169 * This mirrors the MCHBAR MMIO space whose location is determined by
1170 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1171 * every way. It is not accessible from the CP register read instructions.
1172 *
1173 */
1174 #define MCHBAR_MIRROR_BASE 0x10000
1175
1176 #define MCHBAR_MIRROR_BASE_SNB 0x140000
1177
1178 /** 915-945 and GM965 MCH register controlling DRAM channel access */
1179 #define DCC 0x10200
1180 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1181 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1182 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1183 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
1184 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
1185 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
1186
1187 /** Pineview MCH register contains DDR3 setting */
1188 #define CSHRDDR3CTL 0x101a8
1189 #define CSHRDDR3CTL_DDR3 (1 << 2)
1190
1191 /** 965 MCH register controlling DRAM channel configuration */
1192 #define C0DRB3 0x10206
1193 #define C1DRB3 0x10606
1194
1195 /** snb MCH registers for reading the DRAM channel configuration */
1196 #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1197 #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1198 #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1199 #define MAD_DIMM_ECC_MASK (0x3 << 24)
1200 #define MAD_DIMM_ECC_OFF (0x0 << 24)
1201 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1202 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1203 #define MAD_DIMM_ECC_ON (0x3 << 24)
1204 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1205 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1206 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1207 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1208 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1209 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1210 #define MAD_DIMM_A_SELECT (0x1 << 16)
1211 /* DIMM sizes are in multiples of 256mb. */
1212 #define MAD_DIMM_B_SIZE_SHIFT 8
1213 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1214 #define MAD_DIMM_A_SIZE_SHIFT 0
1215 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1216
1217
1218 /* Clocking configuration register */
1219 #define CLKCFG 0x10c00
1220 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
1221 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1222 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1223 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1224 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1225 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
1226 /* Note, below two are guess */
1227 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
1228 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
1229 #define CLKCFG_FSB_MASK (7 << 0)
1230 #define CLKCFG_MEM_533 (1 << 4)
1231 #define CLKCFG_MEM_667 (2 << 4)
1232 #define CLKCFG_MEM_800 (3 << 4)
1233 #define CLKCFG_MEM_MASK (7 << 4)
1234
1235 #define TSC1 0x11001
1236 #define TSE (1<<0)
1237 #define TR1 0x11006
1238 #define TSFS 0x11020
1239 #define TSFS_SLOPE_MASK 0x0000ff00
1240 #define TSFS_SLOPE_SHIFT 8
1241 #define TSFS_INTR_MASK 0x000000ff
1242
1243 #define CRSTANDVID 0x11100
1244 #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1245 #define PXVFREQ_PX_MASK 0x7f000000
1246 #define PXVFREQ_PX_SHIFT 24
1247 #define VIDFREQ_BASE 0x11110
1248 #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1249 #define VIDFREQ2 0x11114
1250 #define VIDFREQ3 0x11118
1251 #define VIDFREQ4 0x1111c
1252 #define VIDFREQ_P0_MASK 0x1f000000
1253 #define VIDFREQ_P0_SHIFT 24
1254 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1255 #define VIDFREQ_P0_CSCLK_SHIFT 20
1256 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1257 #define VIDFREQ_P0_CRCLK_SHIFT 16
1258 #define VIDFREQ_P1_MASK 0x00001f00
1259 #define VIDFREQ_P1_SHIFT 8
1260 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1261 #define VIDFREQ_P1_CSCLK_SHIFT 4
1262 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1263 #define INTTOEXT_BASE_ILK 0x11300
1264 #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1265 #define INTTOEXT_MAP3_SHIFT 24
1266 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1267 #define INTTOEXT_MAP2_SHIFT 16
1268 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1269 #define INTTOEXT_MAP1_SHIFT 8
1270 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1271 #define INTTOEXT_MAP0_SHIFT 0
1272 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1273 #define MEMSWCTL 0x11170 /* Ironlake only */
1274 #define MEMCTL_CMD_MASK 0xe000
1275 #define MEMCTL_CMD_SHIFT 13
1276 #define MEMCTL_CMD_RCLK_OFF 0
1277 #define MEMCTL_CMD_RCLK_ON 1
1278 #define MEMCTL_CMD_CHFREQ 2
1279 #define MEMCTL_CMD_CHVID 3
1280 #define MEMCTL_CMD_VMMOFF 4
1281 #define MEMCTL_CMD_VMMON 5
1282 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1283 when command complete */
1284 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1285 #define MEMCTL_FREQ_SHIFT 8
1286 #define MEMCTL_SFCAVM (1<<7)
1287 #define MEMCTL_TGT_VID_MASK 0x007f
1288 #define MEMIHYST 0x1117c
1289 #define MEMINTREN 0x11180 /* 16 bits */
1290 #define MEMINT_RSEXIT_EN (1<<8)
1291 #define MEMINT_CX_SUPR_EN (1<<7)
1292 #define MEMINT_CONT_BUSY_EN (1<<6)
1293 #define MEMINT_AVG_BUSY_EN (1<<5)
1294 #define MEMINT_EVAL_CHG_EN (1<<4)
1295 #define MEMINT_MON_IDLE_EN (1<<3)
1296 #define MEMINT_UP_EVAL_EN (1<<2)
1297 #define MEMINT_DOWN_EVAL_EN (1<<1)
1298 #define MEMINT_SW_CMD_EN (1<<0)
1299 #define MEMINTRSTR 0x11182 /* 16 bits */
1300 #define MEM_RSEXIT_MASK 0xc000
1301 #define MEM_RSEXIT_SHIFT 14
1302 #define MEM_CONT_BUSY_MASK 0x3000
1303 #define MEM_CONT_BUSY_SHIFT 12
1304 #define MEM_AVG_BUSY_MASK 0x0c00
1305 #define MEM_AVG_BUSY_SHIFT 10
1306 #define MEM_EVAL_CHG_MASK 0x0300
1307 #define MEM_EVAL_BUSY_SHIFT 8
1308 #define MEM_MON_IDLE_MASK 0x00c0
1309 #define MEM_MON_IDLE_SHIFT 6
1310 #define MEM_UP_EVAL_MASK 0x0030
1311 #define MEM_UP_EVAL_SHIFT 4
1312 #define MEM_DOWN_EVAL_MASK 0x000c
1313 #define MEM_DOWN_EVAL_SHIFT 2
1314 #define MEM_SW_CMD_MASK 0x0003
1315 #define MEM_INT_STEER_GFX 0
1316 #define MEM_INT_STEER_CMR 1
1317 #define MEM_INT_STEER_SMI 2
1318 #define MEM_INT_STEER_SCI 3
1319 #define MEMINTRSTS 0x11184
1320 #define MEMINT_RSEXIT (1<<7)
1321 #define MEMINT_CONT_BUSY (1<<6)
1322 #define MEMINT_AVG_BUSY (1<<5)
1323 #define MEMINT_EVAL_CHG (1<<4)
1324 #define MEMINT_MON_IDLE (1<<3)
1325 #define MEMINT_UP_EVAL (1<<2)
1326 #define MEMINT_DOWN_EVAL (1<<1)
1327 #define MEMINT_SW_CMD (1<<0)
1328 #define MEMMODECTL 0x11190
1329 #define MEMMODE_BOOST_EN (1<<31)
1330 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1331 #define MEMMODE_BOOST_FREQ_SHIFT 24
1332 #define MEMMODE_IDLE_MODE_MASK 0x00030000
1333 #define MEMMODE_IDLE_MODE_SHIFT 16
1334 #define MEMMODE_IDLE_MODE_EVAL 0
1335 #define MEMMODE_IDLE_MODE_CONT 1
1336 #define MEMMODE_HWIDLE_EN (1<<15)
1337 #define MEMMODE_SWMODE_EN (1<<14)
1338 #define MEMMODE_RCLK_GATE (1<<13)
1339 #define MEMMODE_HW_UPDATE (1<<12)
1340 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1341 #define MEMMODE_FSTART_SHIFT 8
1342 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1343 #define MEMMODE_FMAX_SHIFT 4
1344 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1345 #define RCBMAXAVG 0x1119c
1346 #define MEMSWCTL2 0x1119e /* Cantiga only */
1347 #define SWMEMCMD_RENDER_OFF (0 << 13)
1348 #define SWMEMCMD_RENDER_ON (1 << 13)
1349 #define SWMEMCMD_SWFREQ (2 << 13)
1350 #define SWMEMCMD_TARVID (3 << 13)
1351 #define SWMEMCMD_VRM_OFF (4 << 13)
1352 #define SWMEMCMD_VRM_ON (5 << 13)
1353 #define CMDSTS (1<<12)
1354 #define SFCAVM (1<<11)
1355 #define SWFREQ_MASK 0x0380 /* P0-7 */
1356 #define SWFREQ_SHIFT 7
1357 #define TARVID_MASK 0x001f
1358 #define MEMSTAT_CTG 0x111a0
1359 #define RCBMINAVG 0x111a0
1360 #define RCUPEI 0x111b0
1361 #define RCDNEI 0x111b4
1362 #define RSTDBYCTL 0x111b8
1363 #define RS1EN (1<<31)
1364 #define RS2EN (1<<30)
1365 #define RS3EN (1<<29)
1366 #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1367 #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1368 #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1369 #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1370 #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1371 #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1372 #define RSX_STATUS_MASK (7<<20)
1373 #define RSX_STATUS_ON (0<<20)
1374 #define RSX_STATUS_RC1 (1<<20)
1375 #define RSX_STATUS_RC1E (2<<20)
1376 #define RSX_STATUS_RS1 (3<<20)
1377 #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1378 #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1379 #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1380 #define RSX_STATUS_RSVD2 (7<<20)
1381 #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1382 #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1383 #define JRSC (1<<17) /* rsx coupled to cpu c-state */
1384 #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1385 #define RS1CONTSAV_MASK (3<<14)
1386 #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1387 #define RS1CONTSAV_RSVD (1<<14)
1388 #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1389 #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1390 #define NORMSLEXLAT_MASK (3<<12)
1391 #define SLOW_RS123 (0<<12)
1392 #define SLOW_RS23 (1<<12)
1393 #define SLOW_RS3 (2<<12)
1394 #define NORMAL_RS123 (3<<12)
1395 #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1396 #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1397 #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1398 #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1399 #define RS_CSTATE_MASK (3<<4)
1400 #define RS_CSTATE_C367_RS1 (0<<4)
1401 #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1402 #define RS_CSTATE_RSVD (2<<4)
1403 #define RS_CSTATE_C367_RS2 (3<<4)
1404 #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1405 #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
1406 #define VIDCTL 0x111c0
1407 #define VIDSTS 0x111c8
1408 #define VIDSTART 0x111cc /* 8 bits */
1409 #define MEMSTAT_ILK 0x111f8
1410 #define MEMSTAT_VID_MASK 0x7f00
1411 #define MEMSTAT_VID_SHIFT 8
1412 #define MEMSTAT_PSTATE_MASK 0x00f8
1413 #define MEMSTAT_PSTATE_SHIFT 3
1414 #define MEMSTAT_MON_ACTV (1<<2)
1415 #define MEMSTAT_SRC_CTL_MASK 0x0003
1416 #define MEMSTAT_SRC_CTL_CORE 0
1417 #define MEMSTAT_SRC_CTL_TRB 1
1418 #define MEMSTAT_SRC_CTL_THM 2
1419 #define MEMSTAT_SRC_CTL_STDBY 3
1420 #define RCPREVBSYTUPAVG 0x113b8
1421 #define RCPREVBSYTDNAVG 0x113bc
1422 #define PMMISC 0x11214
1423 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
1424 #define SDEW 0x1124c
1425 #define CSIEW0 0x11250
1426 #define CSIEW1 0x11254
1427 #define CSIEW2 0x11258
1428 #define PEW 0x1125c
1429 #define DEW 0x11270
1430 #define MCHAFE 0x112c0
1431 #define CSIEC 0x112e0
1432 #define DMIEC 0x112e4
1433 #define DDREC 0x112e8
1434 #define PEG0EC 0x112ec
1435 #define PEG1EC 0x112f0
1436 #define GFXEC 0x112f4
1437 #define RPPREVBSYTUPAVG 0x113b8
1438 #define RPPREVBSYTDNAVG 0x113bc
1439 #define ECR 0x11600
1440 #define ECR_GPFE (1<<31)
1441 #define ECR_IMONE (1<<30)
1442 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1443 #define OGW0 0x11608
1444 #define OGW1 0x1160c
1445 #define EG0 0x11610
1446 #define EG1 0x11614
1447 #define EG2 0x11618
1448 #define EG3 0x1161c
1449 #define EG4 0x11620
1450 #define EG5 0x11624
1451 #define EG6 0x11628
1452 #define EG7 0x1162c
1453 #define PXW 0x11664
1454 #define PXWL 0x11680
1455 #define LCFUSE02 0x116c0
1456 #define LCFUSE_HIV_MASK 0x000000ff
1457 #define CSIPLL0 0x12c10
1458 #define DDRMPLL1 0X12c20
1459 #define PEG_BAND_GAP_DATA 0x14d68
1460
1461 #define GEN6_GT_THREAD_STATUS_REG 0x13805c
1462 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1463 #define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1464
1465 #define GEN6_GT_PERF_STATUS 0x145948
1466 #define GEN6_RP_STATE_LIMITS 0x145994
1467 #define GEN6_RP_STATE_CAP 0x145998
1468
1469 /*
1470 * Logical Context regs
1471 */
1472 #define CCID 0x2180
1473 #define CCID_EN (1<<0)
1474 #define CXT_SIZE 0x21a0
1475 #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1476 #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1477 #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1478 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1479 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
1480 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_POWER_SIZE(cxt_reg) + \
1481 GEN6_CXT_RING_SIZE(cxt_reg) + \
1482 GEN6_CXT_RENDER_SIZE(cxt_reg) + \
1483 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1484 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
1485 #define GEN7_CTX_SIZE 0x21a8
1486 #define GEN7_CTX_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1487 #define GEN7_CTX_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1488 #define GEN7_CTX_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1489 #define GEN7_CTX_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
1490 #define GEN7_CTX_TOTAL_SIZE(ctx_reg) (GEN7_CTX_RENDER_SIZE(ctx_reg) + \
1491 GEN7_CTX_EXTENDED_SIZE(ctx_reg) + \
1492 GEN7_CTX_GT1_SIZE(ctx_reg) + \
1493 GEN7_CTX_VFSTATE_SIZE(ctx_reg))
1494
1495 /*
1496 * Overlay regs
1497 */
1498
1499 #define OVADD 0x30000
1500 #define DOVSTA 0x30008
1501 #define OC_BUF (0x3<<20)
1502 #define OGAMC5 0x30010
1503 #define OGAMC4 0x30014
1504 #define OGAMC3 0x30018
1505 #define OGAMC2 0x3001c
1506 #define OGAMC1 0x30020
1507 #define OGAMC0 0x30024
1508
1509 /*
1510 * Display engine regs
1511 */
1512
1513 /* Pipe A timing regs */
1514 #define _HTOTAL_A 0x60000
1515 #define _HBLANK_A 0x60004
1516 #define _HSYNC_A 0x60008
1517 #define _VTOTAL_A 0x6000c
1518 #define _VBLANK_A 0x60010
1519 #define _VSYNC_A 0x60014
1520 #define _PIPEASRC 0x6001c
1521 #define _BCLRPAT_A 0x60020
1522 #define _VSYNCSHIFT_A 0x60028
1523
1524 /* Pipe B timing regs */
1525 #define _HTOTAL_B 0x61000
1526 #define _HBLANK_B 0x61004
1527 #define _HSYNC_B 0x61008
1528 #define _VTOTAL_B 0x6100c
1529 #define _VBLANK_B 0x61010
1530 #define _VSYNC_B 0x61014
1531 #define _PIPEBSRC 0x6101c
1532 #define _BCLRPAT_B 0x61020
1533 #define _VSYNCSHIFT_B 0x61028
1534
1535
1536 #define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1537 #define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1538 #define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1539 #define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1540 #define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1541 #define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1542 #define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
1543 #define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
1544
1545 /* VGA port control */
1546 #define ADPA 0x61100
1547 #define ADPA_DAC_ENABLE (1<<31)
1548 #define ADPA_DAC_DISABLE 0
1549 #define ADPA_PIPE_SELECT_MASK (1<<30)
1550 #define ADPA_PIPE_A_SELECT 0
1551 #define ADPA_PIPE_B_SELECT (1<<30)
1552 #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
1553 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
1554 #define ADPA_SETS_HVPOLARITY 0
1555 #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1556 #define ADPA_VSYNC_CNTL_ENABLE 0
1557 #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1558 #define ADPA_HSYNC_CNTL_ENABLE 0
1559 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1560 #define ADPA_VSYNC_ACTIVE_LOW 0
1561 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1562 #define ADPA_HSYNC_ACTIVE_LOW 0
1563 #define ADPA_DPMS_MASK (~(3<<10))
1564 #define ADPA_DPMS_ON (0<<10)
1565 #define ADPA_DPMS_SUSPEND (1<<10)
1566 #define ADPA_DPMS_STANDBY (2<<10)
1567 #define ADPA_DPMS_OFF (3<<10)
1568
1569
1570 /* Hotplug control (945+ only) */
1571 #define PORT_HOTPLUG_EN 0x61110
1572 #define HDMIB_HOTPLUG_INT_EN (1 << 29)
1573 #define DPB_HOTPLUG_INT_EN (1 << 29)
1574 #define HDMIC_HOTPLUG_INT_EN (1 << 28)
1575 #define DPC_HOTPLUG_INT_EN (1 << 28)
1576 #define HDMID_HOTPLUG_INT_EN (1 << 27)
1577 #define DPD_HOTPLUG_INT_EN (1 << 27)
1578 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
1579 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
1580 #define TV_HOTPLUG_INT_EN (1 << 18)
1581 #define CRT_HOTPLUG_INT_EN (1 << 9)
1582 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
1583 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1584 /* must use period 64 on GM45 according to docs */
1585 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1586 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1587 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1588 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1589 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1590 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1591 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1592 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1593 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1594 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1595 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1596 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
1597
1598 #define PORT_HOTPLUG_STAT 0x61114
1599 /* HDMI/DP bits are gen4+ */
1600 #define DPB_HOTPLUG_LIVE_STATUS (1 << 29)
1601 #define DPC_HOTPLUG_LIVE_STATUS (1 << 28)
1602 #define DPD_HOTPLUG_LIVE_STATUS (1 << 27)
1603 #define DPD_HOTPLUG_INT_STATUS (3 << 21)
1604 #define DPC_HOTPLUG_INT_STATUS (3 << 19)
1605 #define DPB_HOTPLUG_INT_STATUS (3 << 17)
1606 /* HDMI bits are shared with the DP bits */
1607 #define HDMIB_HOTPLUG_LIVE_STATUS (1 << 29)
1608 #define HDMIC_HOTPLUG_LIVE_STATUS (1 << 28)
1609 #define HDMID_HOTPLUG_LIVE_STATUS (1 << 27)
1610 #define HDMID_HOTPLUG_INT_STATUS (3 << 21)
1611 #define HDMIC_HOTPLUG_INT_STATUS (3 << 19)
1612 #define HDMIB_HOTPLUG_INT_STATUS (3 << 17)
1613 /* CRT/TV common between gen3+ */
1614 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
1615 #define TV_HOTPLUG_INT_STATUS (1 << 10)
1616 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1617 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1618 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1619 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1620 /* SDVO is different across gen3/4 */
1621 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
1622 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
1623 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
1624 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
1625 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
1626 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
1627
1628 /* SDVO port control */
1629 #define SDVOB 0x61140
1630 #define SDVOC 0x61160
1631 #define SDVO_ENABLE (1 << 31)
1632 #define SDVO_PIPE_B_SELECT (1 << 30)
1633 #define SDVO_STALL_SELECT (1 << 29)
1634 #define SDVO_INTERRUPT_ENABLE (1 << 26)
1635 /**
1636 * 915G/GM SDVO pixel multiplier.
1637 *
1638 * Programmed value is multiplier - 1, up to 5x.
1639 *
1640 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1641 */
1642 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1643 #define SDVO_PORT_MULTIPLY_SHIFT 23
1644 #define SDVO_PHASE_SELECT_MASK (15 << 19)
1645 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1646 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1647 #define SDVOC_GANG_MODE (1 << 16)
1648 #define SDVO_ENCODING_SDVO (0x0 << 10)
1649 #define SDVO_ENCODING_HDMI (0x2 << 10)
1650 /** Requird for HDMI operation */
1651 #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
1652 #define SDVO_COLOR_RANGE_16_235 (1 << 8)
1653 #define SDVO_BORDER_ENABLE (1 << 7)
1654 #define SDVO_AUDIO_ENABLE (1 << 6)
1655 /** New with 965, default is to be set */
1656 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1657 /** New with 965, default is to be set */
1658 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1659 #define SDVOB_PCIE_CONCURRENCY (1 << 3)
1660 #define SDVO_DETECTED (1 << 2)
1661 /* Bits to be preserved when writing */
1662 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1663 #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1664
1665 /* DVO port control */
1666 #define DVOA 0x61120
1667 #define DVOB 0x61140
1668 #define DVOC 0x61160
1669 #define DVO_ENABLE (1 << 31)
1670 #define DVO_PIPE_B_SELECT (1 << 30)
1671 #define DVO_PIPE_STALL_UNUSED (0 << 28)
1672 #define DVO_PIPE_STALL (1 << 28)
1673 #define DVO_PIPE_STALL_TV (2 << 28)
1674 #define DVO_PIPE_STALL_MASK (3 << 28)
1675 #define DVO_USE_VGA_SYNC (1 << 15)
1676 #define DVO_DATA_ORDER_I740 (0 << 14)
1677 #define DVO_DATA_ORDER_FP (1 << 14)
1678 #define DVO_VSYNC_DISABLE (1 << 11)
1679 #define DVO_HSYNC_DISABLE (1 << 10)
1680 #define DVO_VSYNC_TRISTATE (1 << 9)
1681 #define DVO_HSYNC_TRISTATE (1 << 8)
1682 #define DVO_BORDER_ENABLE (1 << 7)
1683 #define DVO_DATA_ORDER_GBRG (1 << 6)
1684 #define DVO_DATA_ORDER_RGGB (0 << 6)
1685 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1686 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1687 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1688 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1689 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1690 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1691 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1692 #define DVO_PRESERVE_MASK (0x7<<24)
1693 #define DVOA_SRCDIM 0x61124
1694 #define DVOB_SRCDIM 0x61144
1695 #define DVOC_SRCDIM 0x61164
1696 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1697 #define DVO_SRCDIM_VERTICAL_SHIFT 0
1698
1699 /* LVDS port control */
1700 #define LVDS 0x61180
1701 /*
1702 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1703 * the DPLL semantics change when the LVDS is assigned to that pipe.
1704 */
1705 #define LVDS_PORT_EN (1 << 31)
1706 /* Selects pipe B for LVDS data. Must be set on pre-965. */
1707 #define LVDS_PIPEB_SELECT (1 << 30)
1708 #define LVDS_PIPE_MASK (1 << 30)
1709 #define LVDS_PIPE(pipe) ((pipe) << 30)
1710 /* LVDS dithering flag on 965/g4x platform */
1711 #define LVDS_ENABLE_DITHER (1 << 25)
1712 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
1713 #define LVDS_VSYNC_POLARITY (1 << 21)
1714 #define LVDS_HSYNC_POLARITY (1 << 20)
1715
1716 /* Enable border for unscaled (or aspect-scaled) display */
1717 #define LVDS_BORDER_ENABLE (1 << 15)
1718 /*
1719 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1720 * pixel.
1721 */
1722 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1723 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1724 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1725 /*
1726 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1727 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1728 * on.
1729 */
1730 #define LVDS_A3_POWER_MASK (3 << 6)
1731 #define LVDS_A3_POWER_DOWN (0 << 6)
1732 #define LVDS_A3_POWER_UP (3 << 6)
1733 /*
1734 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1735 * is set.
1736 */
1737 #define LVDS_CLKB_POWER_MASK (3 << 4)
1738 #define LVDS_CLKB_POWER_DOWN (0 << 4)
1739 #define LVDS_CLKB_POWER_UP (3 << 4)
1740 /*
1741 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1742 * setting for whether we are in dual-channel mode. The B3 pair will
1743 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1744 */
1745 #define LVDS_B0B3_POWER_MASK (3 << 2)
1746 #define LVDS_B0B3_POWER_DOWN (0 << 2)
1747 #define LVDS_B0B3_POWER_UP (3 << 2)
1748
1749 /* Video Data Island Packet control */
1750 #define VIDEO_DIP_DATA 0x61178
1751 #define VIDEO_DIP_CTL 0x61170
1752 /* Pre HSW: */
1753 #define VIDEO_DIP_ENABLE (1 << 31)
1754 #define VIDEO_DIP_PORT_B (1 << 29)
1755 #define VIDEO_DIP_PORT_C (2 << 29)
1756 #define VIDEO_DIP_PORT_D (3 << 29)
1757 #define VIDEO_DIP_PORT_MASK (3 << 29)
1758 #define VIDEO_DIP_ENABLE_GCP (1 << 25)
1759 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
1760 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1761 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
1762 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
1763 #define VIDEO_DIP_SELECT_AVI (0 << 19)
1764 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1765 #define VIDEO_DIP_SELECT_SPD (3 << 19)
1766 #define VIDEO_DIP_SELECT_MASK (3 << 19)
1767 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
1768 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1769 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1770 #define VIDEO_DIP_FREQ_MASK (3 << 16)
1771 /* HSW and later: */
1772 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
1773 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
1774 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
1775 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
1776 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
1777 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
1778
1779 /* Panel power sequencing */
1780 #define PP_STATUS 0x61200
1781 #define PP_ON (1 << 31)
1782 /*
1783 * Indicates that all dependencies of the panel are on:
1784 *
1785 * - PLL enabled
1786 * - pipe enabled
1787 * - LVDS/DVOB/DVOC on
1788 */
1789 #define PP_READY (1 << 30)
1790 #define PP_SEQUENCE_NONE (0 << 28)
1791 #define PP_SEQUENCE_POWER_UP (1 << 28)
1792 #define PP_SEQUENCE_POWER_DOWN (2 << 28)
1793 #define PP_SEQUENCE_MASK (3 << 28)
1794 #define PP_SEQUENCE_SHIFT 28
1795 #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
1796 #define PP_SEQUENCE_STATE_MASK 0x0000000f
1797 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1798 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1799 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1800 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1801 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1802 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1803 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1804 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1805 #define PP_SEQUENCE_STATE_RESET (0xf << 0)
1806 #define PP_CONTROL 0x61204
1807 #define POWER_TARGET_ON (1 << 0)
1808 #define PP_ON_DELAYS 0x61208
1809 #define PP_OFF_DELAYS 0x6120c
1810 #define PP_DIVISOR 0x61210
1811
1812 /* Panel fitting */
1813 #define PFIT_CONTROL 0x61230
1814 #define PFIT_ENABLE (1 << 31)
1815 #define PFIT_PIPE_MASK (3 << 29)
1816 #define PFIT_PIPE_SHIFT 29
1817 #define VERT_INTERP_DISABLE (0 << 10)
1818 #define VERT_INTERP_BILINEAR (1 << 10)
1819 #define VERT_INTERP_MASK (3 << 10)
1820 #define VERT_AUTO_SCALE (1 << 9)
1821 #define HORIZ_INTERP_DISABLE (0 << 6)
1822 #define HORIZ_INTERP_BILINEAR (1 << 6)
1823 #define HORIZ_INTERP_MASK (3 << 6)
1824 #define HORIZ_AUTO_SCALE (1 << 5)
1825 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
1826 #define PFIT_FILTER_FUZZY (0 << 24)
1827 #define PFIT_SCALING_AUTO (0 << 26)
1828 #define PFIT_SCALING_PROGRAMMED (1 << 26)
1829 #define PFIT_SCALING_PILLAR (2 << 26)
1830 #define PFIT_SCALING_LETTER (3 << 26)
1831 #define PFIT_PGM_RATIOS 0x61234
1832 #define PFIT_VERT_SCALE_MASK 0xfff00000
1833 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1834 /* Pre-965 */
1835 #define PFIT_VERT_SCALE_SHIFT 20
1836 #define PFIT_VERT_SCALE_MASK 0xfff00000
1837 #define PFIT_HORIZ_SCALE_SHIFT 4
1838 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1839 /* 965+ */
1840 #define PFIT_VERT_SCALE_SHIFT_965 16
1841 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1842 #define PFIT_HORIZ_SCALE_SHIFT_965 0
1843 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1844
1845 #define PFIT_AUTO_RATIOS 0x61238
1846
1847 /* Backlight control */
1848 #define BLC_PWM_CTL2 0x61250 /* 965+ only */
1849 #define BLM_PWM_ENABLE (1 << 31)
1850 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
1851 #define BLM_PIPE_SELECT (1 << 29)
1852 #define BLM_PIPE_SELECT_IVB (3 << 29)
1853 #define BLM_PIPE_A (0 << 29)
1854 #define BLM_PIPE_B (1 << 29)
1855 #define BLM_PIPE_C (2 << 29) /* ivb + */
1856 #define BLM_PIPE(pipe) ((pipe) << 29)
1857 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
1858 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
1859 #define BLM_PHASE_IN_ENABLE (1 << 25)
1860 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
1861 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
1862 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
1863 #define BLM_PHASE_IN_COUNT_SHIFT (8)
1864 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
1865 #define BLM_PHASE_IN_INCR_SHIFT (0)
1866 #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
1867 #define BLC_PWM_CTL 0x61254
1868 /*
1869 * This is the most significant 15 bits of the number of backlight cycles in a
1870 * complete cycle of the modulated backlight control.
1871 *
1872 * The actual value is this field multiplied by two.
1873 */
1874 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1875 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1876 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
1877 /*
1878 * This is the number of cycles out of the backlight modulation cycle for which
1879 * the backlight is on.
1880 *
1881 * This field must be no greater than the number of cycles in the complete
1882 * backlight modulation cycle.
1883 */
1884 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1885 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1886 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
1887 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
1888
1889 #define BLC_HIST_CTL 0x61260
1890
1891 /* New registers for PCH-split platforms. Safe where new bits show up, the
1892 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
1893 #define BLC_PWM_CPU_CTL2 0x48250
1894 #define BLC_PWM_CPU_CTL 0x48254
1895
1896 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
1897 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
1898 #define BLC_PWM_PCH_CTL1 0xc8250
1899 #define BLM_PCH_PWM_ENABLE (1 << 30)
1900 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
1901 #define BLM_PCH_POLARITY (1 << 29)
1902 #define BLC_PWM_PCH_CTL2 0xc8254
1903
1904 /* TV port control */
1905 #define TV_CTL 0x68000
1906 /** Enables the TV encoder */
1907 # define TV_ENC_ENABLE (1 << 31)
1908 /** Sources the TV encoder input from pipe B instead of A. */
1909 # define TV_ENC_PIPEB_SELECT (1 << 30)
1910 /** Outputs composite video (DAC A only) */
1911 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1912 /** Outputs SVideo video (DAC B/C) */
1913 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1914 /** Outputs Component video (DAC A/B/C) */
1915 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1916 /** Outputs Composite and SVideo (DAC A/B/C) */
1917 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1918 # define TV_TRILEVEL_SYNC (1 << 21)
1919 /** Enables slow sync generation (945GM only) */
1920 # define TV_SLOW_SYNC (1 << 20)
1921 /** Selects 4x oversampling for 480i and 576p */
1922 # define TV_OVERSAMPLE_4X (0 << 18)
1923 /** Selects 2x oversampling for 720p and 1080i */
1924 # define TV_OVERSAMPLE_2X (1 << 18)
1925 /** Selects no oversampling for 1080p */
1926 # define TV_OVERSAMPLE_NONE (2 << 18)
1927 /** Selects 8x oversampling */
1928 # define TV_OVERSAMPLE_8X (3 << 18)
1929 /** Selects progressive mode rather than interlaced */
1930 # define TV_PROGRESSIVE (1 << 17)
1931 /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1932 # define TV_PAL_BURST (1 << 16)
1933 /** Field for setting delay of Y compared to C */
1934 # define TV_YC_SKEW_MASK (7 << 12)
1935 /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1936 # define TV_ENC_SDP_FIX (1 << 11)
1937 /**
1938 * Enables a fix for the 915GM only.
1939 *
1940 * Not sure what it does.
1941 */
1942 # define TV_ENC_C0_FIX (1 << 10)
1943 /** Bits that must be preserved by software */
1944 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
1945 # define TV_FUSE_STATE_MASK (3 << 4)
1946 /** Read-only state that reports all features enabled */
1947 # define TV_FUSE_STATE_ENABLED (0 << 4)
1948 /** Read-only state that reports that Macrovision is disabled in hardware*/
1949 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1950 /** Read-only state that reports that TV-out is disabled in hardware. */
1951 # define TV_FUSE_STATE_DISABLED (2 << 4)
1952 /** Normal operation */
1953 # define TV_TEST_MODE_NORMAL (0 << 0)
1954 /** Encoder test pattern 1 - combo pattern */
1955 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
1956 /** Encoder test pattern 2 - full screen vertical 75% color bars */
1957 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
1958 /** Encoder test pattern 3 - full screen horizontal 75% color bars */
1959 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
1960 /** Encoder test pattern 4 - random noise */
1961 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
1962 /** Encoder test pattern 5 - linear color ramps */
1963 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
1964 /**
1965 * This test mode forces the DACs to 50% of full output.
1966 *
1967 * This is used for load detection in combination with TVDAC_SENSE_MASK
1968 */
1969 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1970 # define TV_TEST_MODE_MASK (7 << 0)
1971
1972 #define TV_DAC 0x68004
1973 # define TV_DAC_SAVE 0x00ffff00
1974 /**
1975 * Reports that DAC state change logic has reported change (RO).
1976 *
1977 * This gets cleared when TV_DAC_STATE_EN is cleared
1978 */
1979 # define TVDAC_STATE_CHG (1 << 31)
1980 # define TVDAC_SENSE_MASK (7 << 28)
1981 /** Reports that DAC A voltage is above the detect threshold */
1982 # define TVDAC_A_SENSE (1 << 30)
1983 /** Reports that DAC B voltage is above the detect threshold */
1984 # define TVDAC_B_SENSE (1 << 29)
1985 /** Reports that DAC C voltage is above the detect threshold */
1986 # define TVDAC_C_SENSE (1 << 28)
1987 /**
1988 * Enables DAC state detection logic, for load-based TV detection.
1989 *
1990 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1991 * to off, for load detection to work.
1992 */
1993 # define TVDAC_STATE_CHG_EN (1 << 27)
1994 /** Sets the DAC A sense value to high */
1995 # define TVDAC_A_SENSE_CTL (1 << 26)
1996 /** Sets the DAC B sense value to high */
1997 # define TVDAC_B_SENSE_CTL (1 << 25)
1998 /** Sets the DAC C sense value to high */
1999 # define TVDAC_C_SENSE_CTL (1 << 24)
2000 /** Overrides the ENC_ENABLE and DAC voltage levels */
2001 # define DAC_CTL_OVERRIDE (1 << 7)
2002 /** Sets the slew rate. Must be preserved in software */
2003 # define ENC_TVDAC_SLEW_FAST (1 << 6)
2004 # define DAC_A_1_3_V (0 << 4)
2005 # define DAC_A_1_1_V (1 << 4)
2006 # define DAC_A_0_7_V (2 << 4)
2007 # define DAC_A_MASK (3 << 4)
2008 # define DAC_B_1_3_V (0 << 2)
2009 # define DAC_B_1_1_V (1 << 2)
2010 # define DAC_B_0_7_V (2 << 2)
2011 # define DAC_B_MASK (3 << 2)
2012 # define DAC_C_1_3_V (0 << 0)
2013 # define DAC_C_1_1_V (1 << 0)
2014 # define DAC_C_0_7_V (2 << 0)
2015 # define DAC_C_MASK (3 << 0)
2016
2017 /**
2018 * CSC coefficients are stored in a floating point format with 9 bits of
2019 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2020 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2021 * -1 (0x3) being the only legal negative value.
2022 */
2023 #define TV_CSC_Y 0x68010
2024 # define TV_RY_MASK 0x07ff0000
2025 # define TV_RY_SHIFT 16
2026 # define TV_GY_MASK 0x00000fff
2027 # define TV_GY_SHIFT 0
2028
2029 #define TV_CSC_Y2 0x68014
2030 # define TV_BY_MASK 0x07ff0000
2031 # define TV_BY_SHIFT 16
2032 /**
2033 * Y attenuation for component video.
2034 *
2035 * Stored in 1.9 fixed point.
2036 */
2037 # define TV_AY_MASK 0x000003ff
2038 # define TV_AY_SHIFT 0
2039
2040 #define TV_CSC_U 0x68018
2041 # define TV_RU_MASK 0x07ff0000
2042 # define TV_RU_SHIFT 16
2043 # define TV_GU_MASK 0x000007ff
2044 # define TV_GU_SHIFT 0
2045
2046 #define TV_CSC_U2 0x6801c
2047 # define TV_BU_MASK 0x07ff0000
2048 # define TV_BU_SHIFT 16
2049 /**
2050 * U attenuation for component video.
2051 *
2052 * Stored in 1.9 fixed point.
2053 */
2054 # define TV_AU_MASK 0x000003ff
2055 # define TV_AU_SHIFT 0
2056
2057 #define TV_CSC_V 0x68020
2058 # define TV_RV_MASK 0x0fff0000
2059 # define TV_RV_SHIFT 16
2060 # define TV_GV_MASK 0x000007ff
2061 # define TV_GV_SHIFT 0
2062
2063 #define TV_CSC_V2 0x68024
2064 # define TV_BV_MASK 0x07ff0000
2065 # define TV_BV_SHIFT 16
2066 /**
2067 * V attenuation for component video.
2068 *
2069 * Stored in 1.9 fixed point.
2070 */
2071 # define TV_AV_MASK 0x000007ff
2072 # define TV_AV_SHIFT 0
2073
2074 #define TV_CLR_KNOBS 0x68028
2075 /** 2s-complement brightness adjustment */
2076 # define TV_BRIGHTNESS_MASK 0xff000000
2077 # define TV_BRIGHTNESS_SHIFT 24
2078 /** Contrast adjustment, as a 2.6 unsigned floating point number */
2079 # define TV_CONTRAST_MASK 0x00ff0000
2080 # define TV_CONTRAST_SHIFT 16
2081 /** Saturation adjustment, as a 2.6 unsigned floating point number */
2082 # define TV_SATURATION_MASK 0x0000ff00
2083 # define TV_SATURATION_SHIFT 8
2084 /** Hue adjustment, as an integer phase angle in degrees */
2085 # define TV_HUE_MASK 0x000000ff
2086 # define TV_HUE_SHIFT 0
2087
2088 #define TV_CLR_LEVEL 0x6802c
2089 /** Controls the DAC level for black */
2090 # define TV_BLACK_LEVEL_MASK 0x01ff0000
2091 # define TV_BLACK_LEVEL_SHIFT 16
2092 /** Controls the DAC level for blanking */
2093 # define TV_BLANK_LEVEL_MASK 0x000001ff
2094 # define TV_BLANK_LEVEL_SHIFT 0
2095
2096 #define TV_H_CTL_1 0x68030
2097 /** Number of pixels in the hsync. */
2098 # define TV_HSYNC_END_MASK 0x1fff0000
2099 # define TV_HSYNC_END_SHIFT 16
2100 /** Total number of pixels minus one in the line (display and blanking). */
2101 # define TV_HTOTAL_MASK 0x00001fff
2102 # define TV_HTOTAL_SHIFT 0
2103
2104 #define TV_H_CTL_2 0x68034
2105 /** Enables the colorburst (needed for non-component color) */
2106 # define TV_BURST_ENA (1 << 31)
2107 /** Offset of the colorburst from the start of hsync, in pixels minus one. */
2108 # define TV_HBURST_START_SHIFT 16
2109 # define TV_HBURST_START_MASK 0x1fff0000
2110 /** Length of the colorburst */
2111 # define TV_HBURST_LEN_SHIFT 0
2112 # define TV_HBURST_LEN_MASK 0x0001fff
2113
2114 #define TV_H_CTL_3 0x68038
2115 /** End of hblank, measured in pixels minus one from start of hsync */
2116 # define TV_HBLANK_END_SHIFT 16
2117 # define TV_HBLANK_END_MASK 0x1fff0000
2118 /** Start of hblank, measured in pixels minus one from start of hsync */
2119 # define TV_HBLANK_START_SHIFT 0
2120 # define TV_HBLANK_START_MASK 0x0001fff
2121
2122 #define TV_V_CTL_1 0x6803c
2123 /** XXX */
2124 # define TV_NBR_END_SHIFT 16
2125 # define TV_NBR_END_MASK 0x07ff0000
2126 /** XXX */
2127 # define TV_VI_END_F1_SHIFT 8
2128 # define TV_VI_END_F1_MASK 0x00003f00
2129 /** XXX */
2130 # define TV_VI_END_F2_SHIFT 0
2131 # define TV_VI_END_F2_MASK 0x0000003f
2132
2133 #define TV_V_CTL_2 0x68040
2134 /** Length of vsync, in half lines */
2135 # define TV_VSYNC_LEN_MASK 0x07ff0000
2136 # define TV_VSYNC_LEN_SHIFT 16
2137 /** Offset of the start of vsync in field 1, measured in one less than the
2138 * number of half lines.
2139 */
2140 # define TV_VSYNC_START_F1_MASK 0x00007f00
2141 # define TV_VSYNC_START_F1_SHIFT 8
2142 /**
2143 * Offset of the start of vsync in field 2, measured in one less than the
2144 * number of half lines.
2145 */
2146 # define TV_VSYNC_START_F2_MASK 0x0000007f
2147 # define TV_VSYNC_START_F2_SHIFT 0
2148
2149 #define TV_V_CTL_3 0x68044
2150 /** Enables generation of the equalization signal */
2151 # define TV_EQUAL_ENA (1 << 31)
2152 /** Length of vsync, in half lines */
2153 # define TV_VEQ_LEN_MASK 0x007f0000
2154 # define TV_VEQ_LEN_SHIFT 16
2155 /** Offset of the start of equalization in field 1, measured in one less than
2156 * the number of half lines.
2157 */
2158 # define TV_VEQ_START_F1_MASK 0x0007f00
2159 # define TV_VEQ_START_F1_SHIFT 8
2160 /**
2161 * Offset of the start of equalization in field 2, measured in one less than
2162 * the number of half lines.
2163 */
2164 # define TV_VEQ_START_F2_MASK 0x000007f
2165 # define TV_VEQ_START_F2_SHIFT 0
2166
2167 #define TV_V_CTL_4 0x68048
2168 /**
2169 * Offset to start of vertical colorburst, measured in one less than the
2170 * number of lines from vertical start.
2171 */
2172 # define TV_VBURST_START_F1_MASK 0x003f0000
2173 # define TV_VBURST_START_F1_SHIFT 16
2174 /**
2175 * Offset to the end of vertical colorburst, measured in one less than the
2176 * number of lines from the start of NBR.
2177 */
2178 # define TV_VBURST_END_F1_MASK 0x000000ff
2179 # define TV_VBURST_END_F1_SHIFT 0
2180
2181 #define TV_V_CTL_5 0x6804c
2182 /**
2183 * Offset to start of vertical colorburst, measured in one less than the
2184 * number of lines from vertical start.
2185 */
2186 # define TV_VBURST_START_F2_MASK 0x003f0000
2187 # define TV_VBURST_START_F2_SHIFT 16
2188 /**
2189 * Offset to the end of vertical colorburst, measured in one less than the
2190 * number of lines from the start of NBR.
2191 */
2192 # define TV_VBURST_END_F2_MASK 0x000000ff
2193 # define TV_VBURST_END_F2_SHIFT 0
2194
2195 #define TV_V_CTL_6 0x68050
2196 /**
2197 * Offset to start of vertical colorburst, measured in one less than the
2198 * number of lines from vertical start.
2199 */
2200 # define TV_VBURST_START_F3_MASK 0x003f0000
2201 # define TV_VBURST_START_F3_SHIFT 16
2202 /**
2203 * Offset to the end of vertical colorburst, measured in one less than the
2204 * number of lines from the start of NBR.
2205 */
2206 # define TV_VBURST_END_F3_MASK 0x000000ff
2207 # define TV_VBURST_END_F3_SHIFT 0
2208
2209 #define TV_V_CTL_7 0x68054
2210 /**
2211 * Offset to start of vertical colorburst, measured in one less than the
2212 * number of lines from vertical start.
2213 */
2214 # define TV_VBURST_START_F4_MASK 0x003f0000
2215 # define TV_VBURST_START_F4_SHIFT 16
2216 /**
2217 * Offset to the end of vertical colorburst, measured in one less than the
2218 * number of lines from the start of NBR.
2219 */
2220 # define TV_VBURST_END_F4_MASK 0x000000ff
2221 # define TV_VBURST_END_F4_SHIFT 0
2222
2223 #define TV_SC_CTL_1 0x68060
2224 /** Turns on the first subcarrier phase generation DDA */
2225 # define TV_SC_DDA1_EN (1 << 31)
2226 /** Turns on the first subcarrier phase generation DDA */
2227 # define TV_SC_DDA2_EN (1 << 30)
2228 /** Turns on the first subcarrier phase generation DDA */
2229 # define TV_SC_DDA3_EN (1 << 29)
2230 /** Sets the subcarrier DDA to reset frequency every other field */
2231 # define TV_SC_RESET_EVERY_2 (0 << 24)
2232 /** Sets the subcarrier DDA to reset frequency every fourth field */
2233 # define TV_SC_RESET_EVERY_4 (1 << 24)
2234 /** Sets the subcarrier DDA to reset frequency every eighth field */
2235 # define TV_SC_RESET_EVERY_8 (2 << 24)
2236 /** Sets the subcarrier DDA to never reset the frequency */
2237 # define TV_SC_RESET_NEVER (3 << 24)
2238 /** Sets the peak amplitude of the colorburst.*/
2239 # define TV_BURST_LEVEL_MASK 0x00ff0000
2240 # define TV_BURST_LEVEL_SHIFT 16
2241 /** Sets the increment of the first subcarrier phase generation DDA */
2242 # define TV_SCDDA1_INC_MASK 0x00000fff
2243 # define TV_SCDDA1_INC_SHIFT 0
2244
2245 #define TV_SC_CTL_2 0x68064
2246 /** Sets the rollover for the second subcarrier phase generation DDA */
2247 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
2248 # define TV_SCDDA2_SIZE_SHIFT 16
2249 /** Sets the increent of the second subcarrier phase generation DDA */
2250 # define TV_SCDDA2_INC_MASK 0x00007fff
2251 # define TV_SCDDA2_INC_SHIFT 0
2252
2253 #define TV_SC_CTL_3 0x68068
2254 /** Sets the rollover for the third subcarrier phase generation DDA */
2255 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
2256 # define TV_SCDDA3_SIZE_SHIFT 16
2257 /** Sets the increent of the third subcarrier phase generation DDA */
2258 # define TV_SCDDA3_INC_MASK 0x00007fff
2259 # define TV_SCDDA3_INC_SHIFT 0
2260
2261 #define TV_WIN_POS 0x68070
2262 /** X coordinate of the display from the start of horizontal active */
2263 # define TV_XPOS_MASK 0x1fff0000
2264 # define TV_XPOS_SHIFT 16
2265 /** Y coordinate of the display from the start of vertical active (NBR) */
2266 # define TV_YPOS_MASK 0x00000fff
2267 # define TV_YPOS_SHIFT 0
2268
2269 #define TV_WIN_SIZE 0x68074
2270 /** Horizontal size of the display window, measured in pixels*/
2271 # define TV_XSIZE_MASK 0x1fff0000
2272 # define TV_XSIZE_SHIFT 16
2273 /**
2274 * Vertical size of the display window, measured in pixels.
2275 *
2276 * Must be even for interlaced modes.
2277 */
2278 # define TV_YSIZE_MASK 0x00000fff
2279 # define TV_YSIZE_SHIFT 0
2280
2281 #define TV_FILTER_CTL_1 0x68080
2282 /**
2283 * Enables automatic scaling calculation.
2284 *
2285 * If set, the rest of the registers are ignored, and the calculated values can
2286 * be read back from the register.
2287 */
2288 # define TV_AUTO_SCALE (1 << 31)
2289 /**
2290 * Disables the vertical filter.
2291 *
2292 * This is required on modes more than 1024 pixels wide */
2293 # define TV_V_FILTER_BYPASS (1 << 29)
2294 /** Enables adaptive vertical filtering */
2295 # define TV_VADAPT (1 << 28)
2296 # define TV_VADAPT_MODE_MASK (3 << 26)
2297 /** Selects the least adaptive vertical filtering mode */
2298 # define TV_VADAPT_MODE_LEAST (0 << 26)
2299 /** Selects the moderately adaptive vertical filtering mode */
2300 # define TV_VADAPT_MODE_MODERATE (1 << 26)
2301 /** Selects the most adaptive vertical filtering mode */
2302 # define TV_VADAPT_MODE_MOST (3 << 26)
2303 /**
2304 * Sets the horizontal scaling factor.
2305 *
2306 * This should be the fractional part of the horizontal scaling factor divided
2307 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2308 *
2309 * (src width - 1) / ((oversample * dest width) - 1)
2310 */
2311 # define TV_HSCALE_FRAC_MASK 0x00003fff
2312 # define TV_HSCALE_FRAC_SHIFT 0
2313
2314 #define TV_FILTER_CTL_2 0x68084
2315 /**
2316 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2317 *
2318 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2319 */
2320 # define TV_VSCALE_INT_MASK 0x00038000
2321 # define TV_VSCALE_INT_SHIFT 15
2322 /**
2323 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2324 *
2325 * \sa TV_VSCALE_INT_MASK
2326 */
2327 # define TV_VSCALE_FRAC_MASK 0x00007fff
2328 # define TV_VSCALE_FRAC_SHIFT 0
2329
2330 #define TV_FILTER_CTL_3 0x68088
2331 /**
2332 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2333 *
2334 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2335 *
2336 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2337 */
2338 # define TV_VSCALE_IP_INT_MASK 0x00038000
2339 # define TV_VSCALE_IP_INT_SHIFT 15
2340 /**
2341 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2342 *
2343 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2344 *
2345 * \sa TV_VSCALE_IP_INT_MASK
2346 */
2347 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2348 # define TV_VSCALE_IP_FRAC_SHIFT 0
2349
2350 #define TV_CC_CONTROL 0x68090
2351 # define TV_CC_ENABLE (1 << 31)
2352 /**
2353 * Specifies which field to send the CC data in.
2354 *
2355 * CC data is usually sent in field 0.
2356 */
2357 # define TV_CC_FID_MASK (1 << 27)
2358 # define TV_CC_FID_SHIFT 27
2359 /** Sets the horizontal position of the CC data. Usually 135. */
2360 # define TV_CC_HOFF_MASK 0x03ff0000
2361 # define TV_CC_HOFF_SHIFT 16
2362 /** Sets the vertical position of the CC data. Usually 21 */
2363 # define TV_CC_LINE_MASK 0x0000003f
2364 # define TV_CC_LINE_SHIFT 0
2365
2366 #define TV_CC_DATA 0x68094
2367 # define TV_CC_RDY (1 << 31)
2368 /** Second word of CC data to be transmitted. */
2369 # define TV_CC_DATA_2_MASK 0x007f0000
2370 # define TV_CC_DATA_2_SHIFT 16
2371 /** First word of CC data to be transmitted. */
2372 # define TV_CC_DATA_1_MASK 0x0000007f
2373 # define TV_CC_DATA_1_SHIFT 0
2374
2375 #define TV_H_LUMA_0 0x68100
2376 #define TV_H_LUMA_59 0x681ec
2377 #define TV_H_CHROMA_0 0x68200
2378 #define TV_H_CHROMA_59 0x682ec
2379 #define TV_V_LUMA_0 0x68300
2380 #define TV_V_LUMA_42 0x683a8
2381 #define TV_V_CHROMA_0 0x68400
2382 #define TV_V_CHROMA_42 0x684a8
2383
2384 /* Display Port */
2385 #define DP_A 0x64000 /* eDP */
2386 #define DP_B 0x64100
2387 #define DP_C 0x64200
2388 #define DP_D 0x64300
2389
2390 #define DP_PORT_EN (1 << 31)
2391 #define DP_PIPEB_SELECT (1 << 30)
2392 #define DP_PIPE_MASK (1 << 30)
2393
2394 /* Link training mode - select a suitable mode for each stage */
2395 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
2396 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
2397 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2398 #define DP_LINK_TRAIN_OFF (3 << 28)
2399 #define DP_LINK_TRAIN_MASK (3 << 28)
2400 #define DP_LINK_TRAIN_SHIFT 28
2401
2402 /* CPT Link training mode */
2403 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2404 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2405 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2406 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2407 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2408 #define DP_LINK_TRAIN_SHIFT_CPT 8
2409
2410 /* Signal voltages. These are mostly controlled by the other end */
2411 #define DP_VOLTAGE_0_4 (0 << 25)
2412 #define DP_VOLTAGE_0_6 (1 << 25)
2413 #define DP_VOLTAGE_0_8 (2 << 25)
2414 #define DP_VOLTAGE_1_2 (3 << 25)
2415 #define DP_VOLTAGE_MASK (7 << 25)
2416 #define DP_VOLTAGE_SHIFT 25
2417
2418 /* Signal pre-emphasis levels, like voltages, the other end tells us what
2419 * they want
2420 */
2421 #define DP_PRE_EMPHASIS_0 (0 << 22)
2422 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
2423 #define DP_PRE_EMPHASIS_6 (2 << 22)
2424 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
2425 #define DP_PRE_EMPHASIS_MASK (7 << 22)
2426 #define DP_PRE_EMPHASIS_SHIFT 22
2427
2428 /* How many wires to use. I guess 3 was too hard */
2429 #define DP_PORT_WIDTH_1 (0 << 19)
2430 #define DP_PORT_WIDTH_2 (1 << 19)
2431 #define DP_PORT_WIDTH_4 (3 << 19)
2432 #define DP_PORT_WIDTH_MASK (7 << 19)
2433
2434 /* Mystic DPCD version 1.1 special mode */
2435 #define DP_ENHANCED_FRAMING (1 << 18)
2436
2437 /* eDP */
2438 #define DP_PLL_FREQ_270MHZ (0 << 16)
2439 #define DP_PLL_FREQ_160MHZ (1 << 16)
2440 #define DP_PLL_FREQ_MASK (3 << 16)
2441
2442 /** locked once port is enabled */
2443 #define DP_PORT_REVERSAL (1 << 15)
2444
2445 /* eDP */
2446 #define DP_PLL_ENABLE (1 << 14)
2447
2448 /** sends the clock on lane 15 of the PEG for debug */
2449 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2450
2451 #define DP_SCRAMBLING_DISABLE (1 << 12)
2452 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
2453
2454 /** limit RGB values to avoid confusing TVs */
2455 #define DP_COLOR_RANGE_16_235 (1 << 8)
2456
2457 /** Turn on the audio link */
2458 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2459
2460 /** vs and hs sync polarity */
2461 #define DP_SYNC_VS_HIGH (1 << 4)
2462 #define DP_SYNC_HS_HIGH (1 << 3)
2463
2464 /** A fantasy */
2465 #define DP_DETECTED (1 << 2)
2466
2467 /** The aux channel provides a way to talk to the
2468 * signal sink for DDC etc. Max packet size supported
2469 * is 20 bytes in each direction, hence the 5 fixed
2470 * data registers
2471 */
2472 #define DPA_AUX_CH_CTL 0x64010
2473 #define DPA_AUX_CH_DATA1 0x64014
2474 #define DPA_AUX_CH_DATA2 0x64018
2475 #define DPA_AUX_CH_DATA3 0x6401c
2476 #define DPA_AUX_CH_DATA4 0x64020
2477 #define DPA_AUX_CH_DATA5 0x64024
2478
2479 #define DPB_AUX_CH_CTL 0x64110
2480 #define DPB_AUX_CH_DATA1 0x64114
2481 #define DPB_AUX_CH_DATA2 0x64118
2482 #define DPB_AUX_CH_DATA3 0x6411c
2483 #define DPB_AUX_CH_DATA4 0x64120
2484 #define DPB_AUX_CH_DATA5 0x64124
2485
2486 #define DPC_AUX_CH_CTL 0x64210
2487 #define DPC_AUX_CH_DATA1 0x64214
2488 #define DPC_AUX_CH_DATA2 0x64218
2489 #define DPC_AUX_CH_DATA3 0x6421c
2490 #define DPC_AUX_CH_DATA4 0x64220
2491 #define DPC_AUX_CH_DATA5 0x64224
2492
2493 #define DPD_AUX_CH_CTL 0x64310
2494 #define DPD_AUX_CH_DATA1 0x64314
2495 #define DPD_AUX_CH_DATA2 0x64318
2496 #define DPD_AUX_CH_DATA3 0x6431c
2497 #define DPD_AUX_CH_DATA4 0x64320
2498 #define DPD_AUX_CH_DATA5 0x64324
2499
2500 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2501 #define DP_AUX_CH_CTL_DONE (1 << 30)
2502 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2503 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2504 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2505 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2506 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2507 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2508 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2509 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2510 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2511 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2512 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2513 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2514 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2515 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2516 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2517 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2518 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2519 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2520 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2521
2522 /*
2523 * Computing GMCH M and N values for the Display Port link
2524 *
2525 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2526 *
2527 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2528 *
2529 * The GMCH value is used internally
2530 *
2531 * bytes_per_pixel is the number of bytes coming out of the plane,
2532 * which is after the LUTs, so we want the bytes for our color format.
2533 * For our current usage, this is always 3, one byte for R, G and B.
2534 */
2535 #define _PIPEA_GMCH_DATA_M 0x70050
2536 #define _PIPEB_GMCH_DATA_M 0x71050
2537
2538 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2539 #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2540 #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2541
2542 #define PIPE_GMCH_DATA_M_MASK (0xffffff)
2543
2544 #define _PIPEA_GMCH_DATA_N 0x70054
2545 #define _PIPEB_GMCH_DATA_N 0x71054
2546 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
2547
2548 /*
2549 * Computing Link M and N values for the Display Port link
2550 *
2551 * Link M / N = pixel_clock / ls_clk
2552 *
2553 * (the DP spec calls pixel_clock the 'strm_clk')
2554 *
2555 * The Link value is transmitted in the Main Stream
2556 * Attributes and VB-ID.
2557 */
2558
2559 #define _PIPEA_DP_LINK_M 0x70060
2560 #define _PIPEB_DP_LINK_M 0x71060
2561 #define PIPEA_DP_LINK_M_MASK (0xffffff)
2562
2563 #define _PIPEA_DP_LINK_N 0x70064
2564 #define _PIPEB_DP_LINK_N 0x71064
2565 #define PIPEA_DP_LINK_N_MASK (0xffffff)
2566
2567 #define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2568 #define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2569 #define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2570 #define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2571
2572 /* Display & cursor control */
2573
2574 /* Pipe A */
2575 #define _PIPEADSL 0x70000
2576 #define DSL_LINEMASK_GEN2 0x00000fff
2577 #define DSL_LINEMASK_GEN3 0x00001fff
2578 #define _PIPEACONF 0x70008
2579 #define PIPECONF_ENABLE (1<<31)
2580 #define PIPECONF_DISABLE 0
2581 #define PIPECONF_DOUBLE_WIDE (1<<30)
2582 #define I965_PIPECONF_ACTIVE (1<<30)
2583 #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
2584 #define PIPECONF_SINGLE_WIDE 0
2585 #define PIPECONF_PIPE_UNLOCKED 0
2586 #define PIPECONF_PIPE_LOCKED (1<<25)
2587 #define PIPECONF_PALETTE 0
2588 #define PIPECONF_GAMMA (1<<24)
2589 #define PIPECONF_FORCE_BORDER (1<<25)
2590 #define PIPECONF_INTERLACE_MASK (7 << 21)
2591 /* Note that pre-gen3 does not support interlaced display directly. Panel
2592 * fitting must be disabled on pre-ilk for interlaced. */
2593 #define PIPECONF_PROGRESSIVE (0 << 21)
2594 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2595 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2596 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2597 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2598 /* Ironlake and later have a complete new set of values for interlaced. PFIT
2599 * means panel fitter required, PF means progressive fetch, DBL means power
2600 * saving pixel doubling. */
2601 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2602 #define PIPECONF_INTERLACED_ILK (3 << 21)
2603 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2604 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
2605 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
2606 #define PIPECONF_BPP_MASK (0x000000e0)
2607 #define PIPECONF_BPP_8 (0<<5)
2608 #define PIPECONF_BPP_10 (1<<5)
2609 #define PIPECONF_BPP_6 (2<<5)
2610 #define PIPECONF_BPP_12 (3<<5)
2611 #define PIPECONF_DITHER_EN (1<<4)
2612 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2613 #define PIPECONF_DITHER_TYPE_SP (0<<2)
2614 #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2615 #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2616 #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
2617 #define _PIPEASTAT 0x70024
2618 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2619 #define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
2620 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2621 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
2622 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2623 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
2624 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2625 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2626 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2627 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2628 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
2629 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2630 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2631 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2632 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2633 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2634 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2635 #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
2636 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2637 #define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2638 #define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2639 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2640 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2641 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2642 #define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
2643 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2644 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2645 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2646 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
2647 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2648 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2649 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2650 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2651 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2652 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2653 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2654 #define PIPE_BPC_MASK (7 << 5) /* Ironlake */
2655 #define PIPE_8BPC (0 << 5)
2656 #define PIPE_10BPC (1 << 5)
2657 #define PIPE_6BPC (2 << 5)
2658 #define PIPE_12BPC (3 << 5)
2659
2660 #define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2661 #define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2662 #define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2663 #define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2664 #define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2665 #define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
2666
2667 #define VLV_DPFLIPSTAT 0x70028
2668 #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
2669 #define PIPEB_HLINE_INT_EN (1<<28)
2670 #define PIPEB_VBLANK_INT_EN (1<<27)
2671 #define SPRITED_FLIPDONE_INT_EN (1<<26)
2672 #define SPRITEC_FLIPDONE_INT_EN (1<<25)
2673 #define PLANEB_FLIPDONE_INT_EN (1<<24)
2674 #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
2675 #define PIPEA_HLINE_INT_EN (1<<20)
2676 #define PIPEA_VBLANK_INT_EN (1<<19)
2677 #define SPRITEB_FLIPDONE_INT_EN (1<<18)
2678 #define SPRITEA_FLIPDONE_INT_EN (1<<17)
2679 #define PLANEA_FLIPDONE_INT_EN (1<<16)
2680
2681 #define DPINVGTT 0x7002c /* VLV only */
2682 #define CURSORB_INVALID_GTT_INT_EN (1<<23)
2683 #define CURSORA_INVALID_GTT_INT_EN (1<<22)
2684 #define SPRITED_INVALID_GTT_INT_EN (1<<21)
2685 #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2686 #define PLANEB_INVALID_GTT_INT_EN (1<<19)
2687 #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2688 #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2689 #define PLANEA_INVALID_GTT_INT_EN (1<<16)
2690 #define DPINVGTT_EN_MASK 0xff0000
2691 #define CURSORB_INVALID_GTT_STATUS (1<<7)
2692 #define CURSORA_INVALID_GTT_STATUS (1<<6)
2693 #define SPRITED_INVALID_GTT_STATUS (1<<5)
2694 #define SPRITEC_INVALID_GTT_STATUS (1<<4)
2695 #define PLANEB_INVALID_GTT_STATUS (1<<3)
2696 #define SPRITEB_INVALID_GTT_STATUS (1<<2)
2697 #define SPRITEA_INVALID_GTT_STATUS (1<<1)
2698 #define PLANEA_INVALID_GTT_STATUS (1<<0)
2699 #define DPINVGTT_STATUS_MASK 0xff
2700
2701 #define DSPARB 0x70030
2702 #define DSPARB_CSTART_MASK (0x7f << 7)
2703 #define DSPARB_CSTART_SHIFT 7
2704 #define DSPARB_BSTART_MASK (0x7f)
2705 #define DSPARB_BSTART_SHIFT 0
2706 #define DSPARB_BEND_SHIFT 9 /* on 855 */
2707 #define DSPARB_AEND_SHIFT 0
2708
2709 #define DSPFW1 0x70034
2710 #define DSPFW_SR_SHIFT 23
2711 #define DSPFW_SR_MASK (0x1ff<<23)
2712 #define DSPFW_CURSORB_SHIFT 16
2713 #define DSPFW_CURSORB_MASK (0x3f<<16)
2714 #define DSPFW_PLANEB_SHIFT 8
2715 #define DSPFW_PLANEB_MASK (0x7f<<8)
2716 #define DSPFW_PLANEA_MASK (0x7f)
2717 #define DSPFW2 0x70038
2718 #define DSPFW_CURSORA_MASK 0x00003f00
2719 #define DSPFW_CURSORA_SHIFT 8
2720 #define DSPFW_PLANEC_MASK (0x7f)
2721 #define DSPFW3 0x7003c
2722 #define DSPFW_HPLL_SR_EN (1<<31)
2723 #define DSPFW_CURSOR_SR_SHIFT 24
2724 #define PINEVIEW_SELF_REFRESH_EN (1<<30)
2725 #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2726 #define DSPFW_HPLL_CURSOR_SHIFT 16
2727 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2728 #define DSPFW_HPLL_SR_MASK (0x1ff)
2729
2730 /* drain latency register values*/
2731 #define DRAIN_LATENCY_PRECISION_32 32
2732 #define DRAIN_LATENCY_PRECISION_16 16
2733 #define VLV_DDL1 0x70050
2734 #define DDL_CURSORA_PRECISION_32 (1<<31)
2735 #define DDL_CURSORA_PRECISION_16 (0<<31)
2736 #define DDL_CURSORA_SHIFT 24
2737 #define DDL_PLANEA_PRECISION_32 (1<<7)
2738 #define DDL_PLANEA_PRECISION_16 (0<<7)
2739 #define VLV_DDL2 0x70054
2740 #define DDL_CURSORB_PRECISION_32 (1<<31)
2741 #define DDL_CURSORB_PRECISION_16 (0<<31)
2742 #define DDL_CURSORB_SHIFT 24
2743 #define DDL_PLANEB_PRECISION_32 (1<<7)
2744 #define DDL_PLANEB_PRECISION_16 (0<<7)
2745
2746 /* FIFO watermark sizes etc */
2747 #define G4X_FIFO_LINE_SIZE 64
2748 #define I915_FIFO_LINE_SIZE 64
2749 #define I830_FIFO_LINE_SIZE 32
2750
2751 #define VALLEYVIEW_FIFO_SIZE 255
2752 #define G4X_FIFO_SIZE 127
2753 #define I965_FIFO_SIZE 512
2754 #define I945_FIFO_SIZE 127
2755 #define I915_FIFO_SIZE 95
2756 #define I855GM_FIFO_SIZE 127 /* In cachelines */
2757 #define I830_FIFO_SIZE 95
2758
2759 #define VALLEYVIEW_MAX_WM 0xff
2760 #define G4X_MAX_WM 0x3f
2761 #define I915_MAX_WM 0x3f
2762
2763 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2764 #define PINEVIEW_FIFO_LINE_SIZE 64
2765 #define PINEVIEW_MAX_WM 0x1ff
2766 #define PINEVIEW_DFT_WM 0x3f
2767 #define PINEVIEW_DFT_HPLLOFF_WM 0
2768 #define PINEVIEW_GUARD_WM 10
2769 #define PINEVIEW_CURSOR_FIFO 64
2770 #define PINEVIEW_CURSOR_MAX_WM 0x3f
2771 #define PINEVIEW_CURSOR_DFT_WM 0
2772 #define PINEVIEW_CURSOR_GUARD_WM 5
2773
2774 #define VALLEYVIEW_CURSOR_MAX_WM 64
2775 #define I965_CURSOR_FIFO 64
2776 #define I965_CURSOR_MAX_WM 32
2777 #define I965_CURSOR_DFT_WM 8
2778
2779 /* define the Watermark register on Ironlake */
2780 #define WM0_PIPEA_ILK 0x45100
2781 #define WM0_PIPE_PLANE_MASK (0x7f<<16)
2782 #define WM0_PIPE_PLANE_SHIFT 16
2783 #define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2784 #define WM0_PIPE_SPRITE_SHIFT 8
2785 #define WM0_PIPE_CURSOR_MASK (0x1f)
2786
2787 #define WM0_PIPEB_ILK 0x45104
2788 #define WM0_PIPEC_IVB 0x45200
2789 #define WM1_LP_ILK 0x45108
2790 #define WM1_LP_SR_EN (1<<31)
2791 #define WM1_LP_LATENCY_SHIFT 24
2792 #define WM1_LP_LATENCY_MASK (0x7f<<24)
2793 #define WM1_LP_FBC_MASK (0xf<<20)
2794 #define WM1_LP_FBC_SHIFT 20
2795 #define WM1_LP_SR_MASK (0x1ff<<8)
2796 #define WM1_LP_SR_SHIFT 8
2797 #define WM1_LP_CURSOR_MASK (0x3f)
2798 #define WM2_LP_ILK 0x4510c
2799 #define WM2_LP_EN (1<<31)
2800 #define WM3_LP_ILK 0x45110
2801 #define WM3_LP_EN (1<<31)
2802 #define WM1S_LP_ILK 0x45120
2803 #define WM2S_LP_IVB 0x45124
2804 #define WM3S_LP_IVB 0x45128
2805 #define WM1S_LP_EN (1<<31)
2806
2807 /* Memory latency timer register */
2808 #define MLTR_ILK 0x11222
2809 #define MLTR_WM1_SHIFT 0
2810 #define MLTR_WM2_SHIFT 8
2811 /* the unit of memory self-refresh latency time is 0.5us */
2812 #define ILK_SRLT_MASK 0x3f
2813 #define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2814 #define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2815 #define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
2816
2817 /* define the fifo size on Ironlake */
2818 #define ILK_DISPLAY_FIFO 128
2819 #define ILK_DISPLAY_MAXWM 64
2820 #define ILK_DISPLAY_DFTWM 8
2821 #define ILK_CURSOR_FIFO 32
2822 #define ILK_CURSOR_MAXWM 16
2823 #define ILK_CURSOR_DFTWM 8
2824
2825 #define ILK_DISPLAY_SR_FIFO 512
2826 #define ILK_DISPLAY_MAX_SRWM 0x1ff
2827 #define ILK_DISPLAY_DFT_SRWM 0x3f
2828 #define ILK_CURSOR_SR_FIFO 64
2829 #define ILK_CURSOR_MAX_SRWM 0x3f
2830 #define ILK_CURSOR_DFT_SRWM 8
2831
2832 #define ILK_FIFO_LINE_SIZE 64
2833
2834 /* define the WM info on Sandybridge */
2835 #define SNB_DISPLAY_FIFO 128
2836 #define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2837 #define SNB_DISPLAY_DFTWM 8
2838 #define SNB_CURSOR_FIFO 32
2839 #define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2840 #define SNB_CURSOR_DFTWM 8
2841
2842 #define SNB_DISPLAY_SR_FIFO 512
2843 #define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2844 #define SNB_DISPLAY_DFT_SRWM 0x3f
2845 #define SNB_CURSOR_SR_FIFO 64
2846 #define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2847 #define SNB_CURSOR_DFT_SRWM 8
2848
2849 #define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2850
2851 #define SNB_FIFO_LINE_SIZE 64
2852
2853
2854 /* the address where we get all kinds of latency value */
2855 #define SSKPD 0x5d10
2856 #define SSKPD_WM_MASK 0x3f
2857 #define SSKPD_WM0_SHIFT 0
2858 #define SSKPD_WM1_SHIFT 8
2859 #define SSKPD_WM2_SHIFT 16
2860 #define SSKPD_WM3_SHIFT 24
2861
2862 #define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2863 #define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2864 #define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2865 #define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2866 #define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2867
2868 /*
2869 * The two pipe frame counter registers are not synchronized, so
2870 * reading a stable value is somewhat tricky. The following code
2871 * should work:
2872 *
2873 * do {
2874 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2875 * PIPE_FRAME_HIGH_SHIFT;
2876 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2877 * PIPE_FRAME_LOW_SHIFT);
2878 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2879 * PIPE_FRAME_HIGH_SHIFT);
2880 * } while (high1 != high2);
2881 * frame = (high1 << 8) | low1;
2882 */
2883 #define _PIPEAFRAMEHIGH 0x70040
2884 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
2885 #define PIPE_FRAME_HIGH_SHIFT 0
2886 #define _PIPEAFRAMEPIXEL 0x70044
2887 #define PIPE_FRAME_LOW_MASK 0xff000000
2888 #define PIPE_FRAME_LOW_SHIFT 24
2889 #define PIPE_PIXEL_MASK 0x00ffffff
2890 #define PIPE_PIXEL_SHIFT 0
2891 /* GM45+ just has to be different */
2892 #define _PIPEA_FRMCOUNT_GM45 0x70040
2893 #define _PIPEA_FLIPCOUNT_GM45 0x70044
2894 #define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
2895
2896 /* Cursor A & B regs */
2897 #define _CURACNTR 0x70080
2898 /* Old style CUR*CNTR flags (desktop 8xx) */
2899 #define CURSOR_ENABLE 0x80000000
2900 #define CURSOR_GAMMA_ENABLE 0x40000000
2901 #define CURSOR_STRIDE_MASK 0x30000000
2902 #define CURSOR_FORMAT_SHIFT 24
2903 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2904 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2905 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2906 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2907 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2908 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2909 /* New style CUR*CNTR flags */
2910 #define CURSOR_MODE 0x27
2911 #define CURSOR_MODE_DISABLE 0x00
2912 #define CURSOR_MODE_64_32B_AX 0x07
2913 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
2914 #define MCURSOR_PIPE_SELECT (1 << 28)
2915 #define MCURSOR_PIPE_A 0x00
2916 #define MCURSOR_PIPE_B (1 << 28)
2917 #define MCURSOR_GAMMA_ENABLE (1 << 26)
2918 #define _CURABASE 0x70084
2919 #define _CURAPOS 0x70088
2920 #define CURSOR_POS_MASK 0x007FF
2921 #define CURSOR_POS_SIGN 0x8000
2922 #define CURSOR_X_SHIFT 0
2923 #define CURSOR_Y_SHIFT 16
2924 #define CURSIZE 0x700a0
2925 #define _CURBCNTR 0x700c0
2926 #define _CURBBASE 0x700c4
2927 #define _CURBPOS 0x700c8
2928
2929 #define _CURBCNTR_IVB 0x71080
2930 #define _CURBBASE_IVB 0x71084
2931 #define _CURBPOS_IVB 0x71088
2932
2933 #define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2934 #define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2935 #define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
2936
2937 #define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2938 #define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2939 #define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2940
2941 /* Display A control */
2942 #define _DSPACNTR 0x70180
2943 #define DISPLAY_PLANE_ENABLE (1<<31)
2944 #define DISPLAY_PLANE_DISABLE 0
2945 #define DISPPLANE_GAMMA_ENABLE (1<<30)
2946 #define DISPPLANE_GAMMA_DISABLE 0
2947 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2948 #define DISPPLANE_8BPP (0x2<<26)
2949 #define DISPPLANE_15_16BPP (0x4<<26)
2950 #define DISPPLANE_16BPP (0x5<<26)
2951 #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2952 #define DISPPLANE_32BPP (0x7<<26)
2953 #define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
2954 #define DISPPLANE_STEREO_ENABLE (1<<25)
2955 #define DISPPLANE_STEREO_DISABLE 0
2956 #define DISPPLANE_SEL_PIPE_SHIFT 24
2957 #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
2958 #define DISPPLANE_SEL_PIPE_A 0
2959 #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
2960 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2961 #define DISPPLANE_SRC_KEY_DISABLE 0
2962 #define DISPPLANE_LINE_DOUBLE (1<<20)
2963 #define DISPPLANE_NO_LINE_DOUBLE 0
2964 #define DISPPLANE_STEREO_POLARITY_FIRST 0
2965 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
2966 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
2967 #define DISPPLANE_TILED (1<<10)
2968 #define _DSPAADDR 0x70184
2969 #define _DSPASTRIDE 0x70188
2970 #define _DSPAPOS 0x7018C /* reserved */
2971 #define _DSPASIZE 0x70190
2972 #define _DSPASURF 0x7019C /* 965+ only */
2973 #define _DSPATILEOFF 0x701A4 /* 965+ only */
2974
2975 #define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2976 #define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2977 #define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2978 #define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2979 #define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2980 #define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2981 #define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
2982
2983 /* Display/Sprite base address macros */
2984 #define DISP_BASEADDR_MASK (0xfffff000)
2985 #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
2986 #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
2987 #define I915_MODIFY_DISPBASE(reg, gfx_addr) \
2988 (I915_WRITE(reg, gfx_addr | I915_LO_DISPBASE(I915_READ(reg))))
2989
2990 /* VBIOS flags */
2991 #define SWF00 0x71410
2992 #define SWF01 0x71414
2993 #define SWF02 0x71418
2994 #define SWF03 0x7141c
2995 #define SWF04 0x71420
2996 #define SWF05 0x71424
2997 #define SWF06 0x71428
2998 #define SWF10 0x70410
2999 #define SWF11 0x70414
3000 #define SWF14 0x71420
3001 #define SWF30 0x72414
3002 #define SWF31 0x72418
3003 #define SWF32 0x7241c
3004
3005 /* Pipe B */
3006 #define _PIPEBDSL 0x71000
3007 #define _PIPEBCONF 0x71008
3008 #define _PIPEBSTAT 0x71024
3009 #define _PIPEBFRAMEHIGH 0x71040
3010 #define _PIPEBFRAMEPIXEL 0x71044
3011 #define _PIPEB_FRMCOUNT_GM45 0x71040
3012 #define _PIPEB_FLIPCOUNT_GM45 0x71044
3013
3014
3015 /* Display B control */
3016 #define _DSPBCNTR 0x71180
3017 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3018 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
3019 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3020 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
3021 #define _DSPBADDR 0x71184
3022 #define _DSPBSTRIDE 0x71188
3023 #define _DSPBPOS 0x7118C
3024 #define _DSPBSIZE 0x71190
3025 #define _DSPBSURF 0x7119C
3026 #define _DSPBTILEOFF 0x711A4
3027
3028 /* Sprite A control */
3029 #define _DVSACNTR 0x72180
3030 #define DVS_ENABLE (1<<31)
3031 #define DVS_GAMMA_ENABLE (1<<30)
3032 #define DVS_PIXFORMAT_MASK (3<<25)
3033 #define DVS_FORMAT_YUV422 (0<<25)
3034 #define DVS_FORMAT_RGBX101010 (1<<25)
3035 #define DVS_FORMAT_RGBX888 (2<<25)
3036 #define DVS_FORMAT_RGBX161616 (3<<25)
3037 #define DVS_SOURCE_KEY (1<<22)
3038 #define DVS_RGB_ORDER_XBGR (1<<20)
3039 #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3040 #define DVS_YUV_ORDER_YUYV (0<<16)
3041 #define DVS_YUV_ORDER_UYVY (1<<16)
3042 #define DVS_YUV_ORDER_YVYU (2<<16)
3043 #define DVS_YUV_ORDER_VYUY (3<<16)
3044 #define DVS_DEST_KEY (1<<2)
3045 #define DVS_TRICKLE_FEED_DISABLE (1<<14)
3046 #define DVS_TILED (1<<10)
3047 #define _DVSALINOFF 0x72184
3048 #define _DVSASTRIDE 0x72188
3049 #define _DVSAPOS 0x7218c
3050 #define _DVSASIZE 0x72190
3051 #define _DVSAKEYVAL 0x72194
3052 #define _DVSAKEYMSK 0x72198
3053 #define _DVSASURF 0x7219c
3054 #define _DVSAKEYMAXVAL 0x721a0
3055 #define _DVSATILEOFF 0x721a4
3056 #define _DVSASURFLIVE 0x721ac
3057 #define _DVSASCALE 0x72204
3058 #define DVS_SCALE_ENABLE (1<<31)
3059 #define DVS_FILTER_MASK (3<<29)
3060 #define DVS_FILTER_MEDIUM (0<<29)
3061 #define DVS_FILTER_ENHANCING (1<<29)
3062 #define DVS_FILTER_SOFTENING (2<<29)
3063 #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3064 #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3065 #define _DVSAGAMC 0x72300
3066
3067 #define _DVSBCNTR 0x73180
3068 #define _DVSBLINOFF 0x73184
3069 #define _DVSBSTRIDE 0x73188
3070 #define _DVSBPOS 0x7318c
3071 #define _DVSBSIZE 0x73190
3072 #define _DVSBKEYVAL 0x73194
3073 #define _DVSBKEYMSK 0x73198
3074 #define _DVSBSURF 0x7319c
3075 #define _DVSBKEYMAXVAL 0x731a0
3076 #define _DVSBTILEOFF 0x731a4
3077 #define _DVSBSURFLIVE 0x731ac
3078 #define _DVSBSCALE 0x73204
3079 #define _DVSBGAMC 0x73300
3080
3081 #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3082 #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3083 #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3084 #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3085 #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
3086 #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
3087 #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3088 #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3089 #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
3090 #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3091 #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
3092
3093 #define _SPRA_CTL 0x70280
3094 #define SPRITE_ENABLE (1<<31)
3095 #define SPRITE_GAMMA_ENABLE (1<<30)
3096 #define SPRITE_PIXFORMAT_MASK (7<<25)
3097 #define SPRITE_FORMAT_YUV422 (0<<25)
3098 #define SPRITE_FORMAT_RGBX101010 (1<<25)
3099 #define SPRITE_FORMAT_RGBX888 (2<<25)
3100 #define SPRITE_FORMAT_RGBX161616 (3<<25)
3101 #define SPRITE_FORMAT_YUV444 (4<<25)
3102 #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
3103 #define SPRITE_CSC_ENABLE (1<<24)
3104 #define SPRITE_SOURCE_KEY (1<<22)
3105 #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3106 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3107 #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3108 #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3109 #define SPRITE_YUV_ORDER_YUYV (0<<16)
3110 #define SPRITE_YUV_ORDER_UYVY (1<<16)
3111 #define SPRITE_YUV_ORDER_YVYU (2<<16)
3112 #define SPRITE_YUV_ORDER_VYUY (3<<16)
3113 #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3114 #define SPRITE_INT_GAMMA_ENABLE (1<<13)
3115 #define SPRITE_TILED (1<<10)
3116 #define SPRITE_DEST_KEY (1<<2)
3117 #define _SPRA_LINOFF 0x70284
3118 #define _SPRA_STRIDE 0x70288
3119 #define _SPRA_POS 0x7028c
3120 #define _SPRA_SIZE 0x70290
3121 #define _SPRA_KEYVAL 0x70294
3122 #define _SPRA_KEYMSK 0x70298
3123 #define _SPRA_SURF 0x7029c
3124 #define _SPRA_KEYMAX 0x702a0
3125 #define _SPRA_TILEOFF 0x702a4
3126 #define _SPRA_SCALE 0x70304
3127 #define SPRITE_SCALE_ENABLE (1<<31)
3128 #define SPRITE_FILTER_MASK (3<<29)
3129 #define SPRITE_FILTER_MEDIUM (0<<29)
3130 #define SPRITE_FILTER_ENHANCING (1<<29)
3131 #define SPRITE_FILTER_SOFTENING (2<<29)
3132 #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3133 #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3134 #define _SPRA_GAMC 0x70400
3135
3136 #define _SPRB_CTL 0x71280
3137 #define _SPRB_LINOFF 0x71284
3138 #define _SPRB_STRIDE 0x71288
3139 #define _SPRB_POS 0x7128c
3140 #define _SPRB_SIZE 0x71290
3141 #define _SPRB_KEYVAL 0x71294
3142 #define _SPRB_KEYMSK 0x71298
3143 #define _SPRB_SURF 0x7129c
3144 #define _SPRB_KEYMAX 0x712a0
3145 #define _SPRB_TILEOFF 0x712a4
3146 #define _SPRB_SCALE 0x71304
3147 #define _SPRB_GAMC 0x71400
3148
3149 #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3150 #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3151 #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3152 #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3153 #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3154 #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3155 #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3156 #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3157 #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3158 #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3159 #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3160 #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3161
3162 /* VBIOS regs */
3163 #define VGACNTRL 0x71400
3164 # define VGA_DISP_DISABLE (1 << 31)
3165 # define VGA_2X_MODE (1 << 30)
3166 # define VGA_PIPE_B_SELECT (1 << 29)
3167
3168 /* Ironlake */
3169
3170 #define CPU_VGACNTRL 0x41000
3171
3172 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3173 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3174 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3175 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3176 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3177 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3178 #define DIGITAL_PORTA_NO_DETECT (0 << 0)
3179 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3180 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3181
3182 /* refresh rate hardware control */
3183 #define RR_HW_CTL 0x45300
3184 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3185 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3186
3187 #define FDI_PLL_BIOS_0 0x46000
3188 #define FDI_PLL_FB_CLOCK_MASK 0xff
3189 #define FDI_PLL_BIOS_1 0x46004
3190 #define FDI_PLL_BIOS_2 0x46008
3191 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3192 #define DISPLAY_PORT_PLL_BIOS_1 0x46010
3193 #define DISPLAY_PORT_PLL_BIOS_2 0x46014
3194
3195 #define PCH_DSPCLK_GATE_D 0x42020
3196 # define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3197 # define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3198 # define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3199 # define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3200
3201 #define PCH_3DCGDIS0 0x46020
3202 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3203 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3204
3205 #define PCH_3DCGDIS1 0x46024
3206 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3207
3208 #define FDI_PLL_FREQ_CTL 0x46030
3209 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3210 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3211 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3212
3213
3214 #define _PIPEA_DATA_M1 0x60030
3215 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3216 #define TU_SIZE_MASK 0x7e000000
3217 #define PIPE_DATA_M1_OFFSET 0
3218 #define _PIPEA_DATA_N1 0x60034
3219 #define PIPE_DATA_N1_OFFSET 0
3220
3221 #define _PIPEA_DATA_M2 0x60038
3222 #define PIPE_DATA_M2_OFFSET 0
3223 #define _PIPEA_DATA_N2 0x6003c
3224 #define PIPE_DATA_N2_OFFSET 0
3225
3226 #define _PIPEA_LINK_M1 0x60040
3227 #define PIPE_LINK_M1_OFFSET 0
3228 #define _PIPEA_LINK_N1 0x60044
3229 #define PIPE_LINK_N1_OFFSET 0
3230
3231 #define _PIPEA_LINK_M2 0x60048
3232 #define PIPE_LINK_M2_OFFSET 0
3233 #define _PIPEA_LINK_N2 0x6004c
3234 #define PIPE_LINK_N2_OFFSET 0
3235
3236 /* PIPEB timing regs are same start from 0x61000 */
3237
3238 #define _PIPEB_DATA_M1 0x61030
3239 #define _PIPEB_DATA_N1 0x61034
3240
3241 #define _PIPEB_DATA_M2 0x61038
3242 #define _PIPEB_DATA_N2 0x6103c
3243
3244 #define _PIPEB_LINK_M1 0x61040
3245 #define _PIPEB_LINK_N1 0x61044
3246
3247 #define _PIPEB_LINK_M2 0x61048
3248 #define _PIPEB_LINK_N2 0x6104c
3249
3250 #define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3251 #define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3252 #define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3253 #define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3254 #define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3255 #define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3256 #define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3257 #define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
3258
3259 /* CPU panel fitter */
3260 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3261 #define _PFA_CTL_1 0x68080
3262 #define _PFB_CTL_1 0x68880
3263 #define PF_ENABLE (1<<31)
3264 #define PF_FILTER_MASK (3<<23)
3265 #define PF_FILTER_PROGRAMMED (0<<23)
3266 #define PF_FILTER_MED_3x3 (1<<23)
3267 #define PF_FILTER_EDGE_ENHANCE (2<<23)
3268 #define PF_FILTER_EDGE_SOFTEN (3<<23)
3269 #define _PFA_WIN_SZ 0x68074
3270 #define _PFB_WIN_SZ 0x68874
3271 #define _PFA_WIN_POS 0x68070
3272 #define _PFB_WIN_POS 0x68870
3273 #define _PFA_VSCALE 0x68084
3274 #define _PFB_VSCALE 0x68884
3275 #define _PFA_HSCALE 0x68090
3276 #define _PFB_HSCALE 0x68890
3277
3278 #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3279 #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3280 #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3281 #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3282 #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
3283
3284 /* legacy palette */
3285 #define _LGC_PALETTE_A 0x4a000
3286 #define _LGC_PALETTE_B 0x4a800
3287 #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
3288
3289 /* interrupts */
3290 #define DE_MASTER_IRQ_CONTROL (1 << 31)
3291 #define DE_SPRITEB_FLIP_DONE (1 << 29)
3292 #define DE_SPRITEA_FLIP_DONE (1 << 28)
3293 #define DE_PLANEB_FLIP_DONE (1 << 27)
3294 #define DE_PLANEA_FLIP_DONE (1 << 26)
3295 #define DE_PCU_EVENT (1 << 25)
3296 #define DE_GTT_FAULT (1 << 24)
3297 #define DE_POISON (1 << 23)
3298 #define DE_PERFORM_COUNTER (1 << 22)
3299 #define DE_PCH_EVENT (1 << 21)
3300 #define DE_AUX_CHANNEL_A (1 << 20)
3301 #define DE_DP_A_HOTPLUG (1 << 19)
3302 #define DE_GSE (1 << 18)
3303 #define DE_PIPEB_VBLANK (1 << 15)
3304 #define DE_PIPEB_EVEN_FIELD (1 << 14)
3305 #define DE_PIPEB_ODD_FIELD (1 << 13)
3306 #define DE_PIPEB_LINE_COMPARE (1 << 12)
3307 #define DE_PIPEB_VSYNC (1 << 11)
3308 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3309 #define DE_PIPEA_VBLANK (1 << 7)
3310 #define DE_PIPEA_EVEN_FIELD (1 << 6)
3311 #define DE_PIPEA_ODD_FIELD (1 << 5)
3312 #define DE_PIPEA_LINE_COMPARE (1 << 4)
3313 #define DE_PIPEA_VSYNC (1 << 3)
3314 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3315
3316 /* More Ivybridge lolz */
3317 #define DE_ERR_DEBUG_IVB (1<<30)
3318 #define DE_GSE_IVB (1<<29)
3319 #define DE_PCH_EVENT_IVB (1<<28)
3320 #define DE_DP_A_HOTPLUG_IVB (1<<27)
3321 #define DE_AUX_CHANNEL_A_IVB (1<<26)
3322 #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3323 #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3324 #define DE_PIPEC_VBLANK_IVB (1<<10)
3325 #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
3326 #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
3327 #define DE_PIPEB_VBLANK_IVB (1<<5)
3328 #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3329 #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
3330 #define DE_PIPEA_VBLANK_IVB (1<<0)
3331
3332 #define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3333 #define MASTER_INTERRUPT_ENABLE (1<<31)
3334
3335 #define DEISR 0x44000
3336 #define DEIMR 0x44004
3337 #define DEIIR 0x44008
3338 #define DEIER 0x4400c
3339
3340 /* GT interrupt.
3341 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3342 * corresponding bits in the per-ring interrupt control registers. */
3343 #define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3344 #define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
3345 #define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
3346 #define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3347 #define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
3348 #define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
3349 #define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3350 #define GT_PIPE_NOTIFY (1 << 4)
3351 #define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3352 #define GT_SYNC_STATUS (1 << 2)
3353 #define GT_USER_INTERRUPT (1 << 0)
3354
3355 #define GTISR 0x44010
3356 #define GTIMR 0x44014
3357 #define GTIIR 0x44018
3358 #define GTIER 0x4401c
3359
3360 #define ILK_DISPLAY_CHICKEN2 0x42004
3361 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
3362 #define ILK_ELPIN_409_SELECT (1 << 25)
3363 #define ILK_DPARB_GATE (1<<22)
3364 #define ILK_VSDPFD_FULL (1<<21)
3365 #define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3366 #define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3367 #define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3368 #define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3369 #define ILK_HDCP_DISABLE (1<<25)
3370 #define ILK_eDP_A_DISABLE (1<<24)
3371 #define ILK_DESKTOP (1<<23)
3372 #define ILK_DSPCLK_GATE 0x42020
3373 #define IVB_VRHUNIT_CLK_GATE (1<<28)
3374 #define ILK_DPARB_CLK_GATE (1<<5)
3375 #define ILK_DPFD_CLK_GATE (1<<7)
3376
3377 /* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3378 #define ILK_CLK_FBC (1<<7)
3379 #define ILK_DPFC_DIS1 (1<<8)
3380 #define ILK_DPFC_DIS2 (1<<9)
3381
3382 #define IVB_CHICKEN3 0x4200c
3383 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3384 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3385
3386 #define DISP_ARB_CTL 0x45000
3387 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
3388 #define DISP_FBC_WM_DIS (1<<15)
3389
3390 /* GEN7 chicken */
3391 #define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3392 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3393
3394 #define GEN7_L3CNTLREG1 0xB01C
3395 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3396
3397 #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3398 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3399
3400 /* WaCatErrorRejectionIssue */
3401 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3402 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3403
3404 /* PCH */
3405
3406 /* south display engine interrupt: IBX */
3407 #define SDE_AUDIO_POWER_D (1 << 27)
3408 #define SDE_AUDIO_POWER_C (1 << 26)
3409 #define SDE_AUDIO_POWER_B (1 << 25)
3410 #define SDE_AUDIO_POWER_SHIFT (25)
3411 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3412 #define SDE_GMBUS (1 << 24)
3413 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3414 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3415 #define SDE_AUDIO_HDCP_MASK (3 << 22)
3416 #define SDE_AUDIO_TRANSB (1 << 21)
3417 #define SDE_AUDIO_TRANSA (1 << 20)
3418 #define SDE_AUDIO_TRANS_MASK (3 << 20)
3419 #define SDE_POISON (1 << 19)
3420 /* 18 reserved */
3421 #define SDE_FDI_RXB (1 << 17)
3422 #define SDE_FDI_RXA (1 << 16)
3423 #define SDE_FDI_MASK (3 << 16)
3424 #define SDE_AUXD (1 << 15)
3425 #define SDE_AUXC (1 << 14)
3426 #define SDE_AUXB (1 << 13)
3427 #define SDE_AUX_MASK (7 << 13)
3428 /* 12 reserved */
3429 #define SDE_CRT_HOTPLUG (1 << 11)
3430 #define SDE_PORTD_HOTPLUG (1 << 10)
3431 #define SDE_PORTC_HOTPLUG (1 << 9)
3432 #define SDE_PORTB_HOTPLUG (1 << 8)
3433 #define SDE_SDVOB_HOTPLUG (1 << 6)
3434 #define SDE_HOTPLUG_MASK (0xf << 8)
3435 #define SDE_TRANSB_CRC_DONE (1 << 5)
3436 #define SDE_TRANSB_CRC_ERR (1 << 4)
3437 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
3438 #define SDE_TRANSA_CRC_DONE (1 << 2)
3439 #define SDE_TRANSA_CRC_ERR (1 << 1)
3440 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
3441 #define SDE_TRANS_MASK (0x3f)
3442
3443 /* south display engine interrupt: CPT/PPT */
3444 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
3445 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
3446 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
3447 #define SDE_AUDIO_POWER_SHIFT_CPT 29
3448 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3449 #define SDE_AUXD_CPT (1 << 27)
3450 #define SDE_AUXC_CPT (1 << 26)
3451 #define SDE_AUXB_CPT (1 << 25)
3452 #define SDE_AUX_MASK_CPT (7 << 25)
3453 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3454 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3455 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
3456 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
3457 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3458 SDE_PORTD_HOTPLUG_CPT | \
3459 SDE_PORTC_HOTPLUG_CPT | \
3460 SDE_PORTB_HOTPLUG_CPT)
3461 #define SDE_GMBUS_CPT (1 << 17)
3462 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3463 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3464 #define SDE_FDI_RXC_CPT (1 << 8)
3465 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3466 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3467 #define SDE_FDI_RXB_CPT (1 << 4)
3468 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3469 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3470 #define SDE_FDI_RXA_CPT (1 << 0)
3471 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3472 SDE_AUDIO_CP_REQ_B_CPT | \
3473 SDE_AUDIO_CP_REQ_A_CPT)
3474 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3475 SDE_AUDIO_CP_CHG_B_CPT | \
3476 SDE_AUDIO_CP_CHG_A_CPT)
3477 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3478 SDE_FDI_RXB_CPT | \
3479 SDE_FDI_RXA_CPT)
3480
3481 #define SDEISR 0xc4000
3482 #define SDEIMR 0xc4004
3483 #define SDEIIR 0xc4008
3484 #define SDEIER 0xc400c
3485
3486 /* digital port hotplug */
3487 #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
3488 #define PORTD_HOTPLUG_ENABLE (1 << 20)
3489 #define PORTD_PULSE_DURATION_2ms (0)
3490 #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3491 #define PORTD_PULSE_DURATION_6ms (2 << 18)
3492 #define PORTD_PULSE_DURATION_100ms (3 << 18)
3493 #define PORTD_PULSE_DURATION_MASK (3 << 18)
3494 #define PORTD_HOTPLUG_NO_DETECT (0)
3495 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3496 #define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3497 #define PORTC_HOTPLUG_ENABLE (1 << 12)
3498 #define PORTC_PULSE_DURATION_2ms (0)
3499 #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3500 #define PORTC_PULSE_DURATION_6ms (2 << 10)
3501 #define PORTC_PULSE_DURATION_100ms (3 << 10)
3502 #define PORTC_PULSE_DURATION_MASK (3 << 10)
3503 #define PORTC_HOTPLUG_NO_DETECT (0)
3504 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3505 #define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3506 #define PORTB_HOTPLUG_ENABLE (1 << 4)
3507 #define PORTB_PULSE_DURATION_2ms (0)
3508 #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3509 #define PORTB_PULSE_DURATION_6ms (2 << 2)
3510 #define PORTB_PULSE_DURATION_100ms (3 << 2)
3511 #define PORTB_PULSE_DURATION_MASK (3 << 2)
3512 #define PORTB_HOTPLUG_NO_DETECT (0)
3513 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3514 #define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3515
3516 #define PCH_GPIOA 0xc5010
3517 #define PCH_GPIOB 0xc5014
3518 #define PCH_GPIOC 0xc5018
3519 #define PCH_GPIOD 0xc501c
3520 #define PCH_GPIOE 0xc5020
3521 #define PCH_GPIOF 0xc5024
3522
3523 #define PCH_GMBUS0 0xc5100
3524 #define PCH_GMBUS1 0xc5104
3525 #define PCH_GMBUS2 0xc5108
3526 #define PCH_GMBUS3 0xc510c
3527 #define PCH_GMBUS4 0xc5110
3528 #define PCH_GMBUS5 0xc5120
3529
3530 #define _PCH_DPLL_A 0xc6014
3531 #define _PCH_DPLL_B 0xc6018
3532 #define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
3533
3534 #define _PCH_FPA0 0xc6040
3535 #define FP_CB_TUNE (0x3<<22)
3536 #define _PCH_FPA1 0xc6044
3537 #define _PCH_FPB0 0xc6048
3538 #define _PCH_FPB1 0xc604c
3539 #define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3540 #define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
3541
3542 #define PCH_DPLL_TEST 0xc606c
3543
3544 #define PCH_DREF_CONTROL 0xC6200
3545 #define DREF_CONTROL_MASK 0x7fc3
3546 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3547 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3548 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3549 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3550 #define DREF_SSC_SOURCE_DISABLE (0<<11)
3551 #define DREF_SSC_SOURCE_ENABLE (2<<11)
3552 #define DREF_SSC_SOURCE_MASK (3<<11)
3553 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3554 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3555 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
3556 #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
3557 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3558 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
3559 #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
3560 #define DREF_SSC4_DOWNSPREAD (0<<6)
3561 #define DREF_SSC4_CENTERSPREAD (1<<6)
3562 #define DREF_SSC1_DISABLE (0<<1)
3563 #define DREF_SSC1_ENABLE (1<<1)
3564 #define DREF_SSC4_DISABLE (0)
3565 #define DREF_SSC4_ENABLE (1)
3566
3567 #define PCH_RAWCLK_FREQ 0xc6204
3568 #define FDL_TP1_TIMER_SHIFT 12
3569 #define FDL_TP1_TIMER_MASK (3<<12)
3570 #define FDL_TP2_TIMER_SHIFT 10
3571 #define FDL_TP2_TIMER_MASK (3<<10)
3572 #define RAWCLK_FREQ_MASK 0x3ff
3573
3574 #define PCH_DPLL_TMR_CFG 0xc6208
3575
3576 #define PCH_SSC4_PARMS 0xc6210
3577 #define PCH_SSC4_AUX_PARMS 0xc6214
3578
3579 #define PCH_DPLL_SEL 0xc7000
3580 #define TRANSA_DPLL_ENABLE (1<<3)
3581 #define TRANSA_DPLLB_SEL (1<<0)
3582 #define TRANSA_DPLLA_SEL 0
3583 #define TRANSB_DPLL_ENABLE (1<<7)
3584 #define TRANSB_DPLLB_SEL (1<<4)
3585 #define TRANSB_DPLLA_SEL (0)
3586 #define TRANSC_DPLL_ENABLE (1<<11)
3587 #define TRANSC_DPLLB_SEL (1<<8)
3588 #define TRANSC_DPLLA_SEL (0)
3589
3590 /* transcoder */
3591
3592 #define _TRANS_HTOTAL_A 0xe0000
3593 #define TRANS_HTOTAL_SHIFT 16
3594 #define TRANS_HACTIVE_SHIFT 0
3595 #define _TRANS_HBLANK_A 0xe0004
3596 #define TRANS_HBLANK_END_SHIFT 16
3597 #define TRANS_HBLANK_START_SHIFT 0
3598 #define _TRANS_HSYNC_A 0xe0008
3599 #define TRANS_HSYNC_END_SHIFT 16
3600 #define TRANS_HSYNC_START_SHIFT 0
3601 #define _TRANS_VTOTAL_A 0xe000c
3602 #define TRANS_VTOTAL_SHIFT 16
3603 #define TRANS_VACTIVE_SHIFT 0
3604 #define _TRANS_VBLANK_A 0xe0010
3605 #define TRANS_VBLANK_END_SHIFT 16
3606 #define TRANS_VBLANK_START_SHIFT 0
3607 #define _TRANS_VSYNC_A 0xe0014
3608 #define TRANS_VSYNC_END_SHIFT 16
3609 #define TRANS_VSYNC_START_SHIFT 0
3610 #define _TRANS_VSYNCSHIFT_A 0xe0028
3611
3612 #define _TRANSA_DATA_M1 0xe0030
3613 #define _TRANSA_DATA_N1 0xe0034
3614 #define _TRANSA_DATA_M2 0xe0038
3615 #define _TRANSA_DATA_N2 0xe003c
3616 #define _TRANSA_DP_LINK_M1 0xe0040
3617 #define _TRANSA_DP_LINK_N1 0xe0044
3618 #define _TRANSA_DP_LINK_M2 0xe0048
3619 #define _TRANSA_DP_LINK_N2 0xe004c
3620
3621 /* Per-transcoder DIP controls */
3622
3623 #define _VIDEO_DIP_CTL_A 0xe0200
3624 #define _VIDEO_DIP_DATA_A 0xe0208
3625 #define _VIDEO_DIP_GCP_A 0xe0210
3626
3627 #define _VIDEO_DIP_CTL_B 0xe1200
3628 #define _VIDEO_DIP_DATA_B 0xe1208
3629 #define _VIDEO_DIP_GCP_B 0xe1210
3630
3631 #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3632 #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3633 #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3634
3635 #define VLV_VIDEO_DIP_CTL_A 0x60220
3636 #define VLV_VIDEO_DIP_DATA_A 0x60208
3637 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3638
3639 #define VLV_VIDEO_DIP_CTL_B 0x61170
3640 #define VLV_VIDEO_DIP_DATA_B 0x61174
3641 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3642
3643 #define VLV_TVIDEO_DIP_CTL(pipe) \
3644 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3645 #define VLV_TVIDEO_DIP_DATA(pipe) \
3646 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3647 #define VLV_TVIDEO_DIP_GCP(pipe) \
3648 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3649
3650 /* Haswell DIP controls */
3651 #define HSW_VIDEO_DIP_CTL_A 0x60200
3652 #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3653 #define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3654 #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3655 #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3656 #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3657 #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3658 #define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3659 #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3660 #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3661 #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3662 #define HSW_VIDEO_DIP_GCP_A 0x60210
3663
3664 #define HSW_VIDEO_DIP_CTL_B 0x61200
3665 #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3666 #define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3667 #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3668 #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3669 #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3670 #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3671 #define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3672 #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3673 #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3674 #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3675 #define HSW_VIDEO_DIP_GCP_B 0x61210
3676
3677 #define HSW_TVIDEO_DIP_CTL(pipe) \
3678 _PIPE(pipe, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3679 #define HSW_TVIDEO_DIP_AVI_DATA(pipe) \
3680 _PIPE(pipe, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3681 #define HSW_TVIDEO_DIP_SPD_DATA(pipe) \
3682 _PIPE(pipe, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3683 #define HSW_TVIDEO_DIP_GCP(pipe) \
3684 _PIPE(pipe, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3685
3686 #define _TRANS_HTOTAL_B 0xe1000
3687 #define _TRANS_HBLANK_B 0xe1004
3688 #define _TRANS_HSYNC_B 0xe1008
3689 #define _TRANS_VTOTAL_B 0xe100c
3690 #define _TRANS_VBLANK_B 0xe1010
3691 #define _TRANS_VSYNC_B 0xe1014
3692 #define _TRANS_VSYNCSHIFT_B 0xe1028
3693
3694 #define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3695 #define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3696 #define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3697 #define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3698 #define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3699 #define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
3700 #define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3701 _TRANS_VSYNCSHIFT_B)
3702
3703 #define _TRANSB_DATA_M1 0xe1030
3704 #define _TRANSB_DATA_N1 0xe1034
3705 #define _TRANSB_DATA_M2 0xe1038
3706 #define _TRANSB_DATA_N2 0xe103c
3707 #define _TRANSB_DP_LINK_M1 0xe1040
3708 #define _TRANSB_DP_LINK_N1 0xe1044
3709 #define _TRANSB_DP_LINK_M2 0xe1048
3710 #define _TRANSB_DP_LINK_N2 0xe104c
3711
3712 #define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3713 #define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3714 #define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3715 #define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3716 #define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3717 #define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3718 #define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3719 #define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3720
3721 #define _TRANSACONF 0xf0008
3722 #define _TRANSBCONF 0xf1008
3723 #define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
3724 #define TRANS_DISABLE (0<<31)
3725 #define TRANS_ENABLE (1<<31)
3726 #define TRANS_STATE_MASK (1<<30)
3727 #define TRANS_STATE_DISABLE (0<<30)
3728 #define TRANS_STATE_ENABLE (1<<30)
3729 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
3730 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
3731 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
3732 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
3733 #define TRANS_DP_AUDIO_ONLY (1<<26)
3734 #define TRANS_DP_VIDEO_AUDIO (0<<26)
3735 #define TRANS_INTERLACE_MASK (7<<21)
3736 #define TRANS_PROGRESSIVE (0<<21)
3737 #define TRANS_INTERLACED (3<<21)
3738 #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
3739 #define TRANS_8BPC (0<<5)
3740 #define TRANS_10BPC (1<<5)
3741 #define TRANS_6BPC (2<<5)
3742 #define TRANS_12BPC (3<<5)
3743
3744 #define _TRANSA_CHICKEN2 0xf0064
3745 #define _TRANSB_CHICKEN2 0xf1064
3746 #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3747 #define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3748
3749 #define SOUTH_CHICKEN1 0xc2000
3750 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
3751 #define FDIA_PHASE_SYNC_SHIFT_EN 18
3752 #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3753 #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
3754 #define SOUTH_CHICKEN2 0xc2004
3755 #define DPLS_EDP_PPS_FIX_DIS (1<<0)
3756
3757 #define _FDI_RXA_CHICKEN 0xc200c
3758 #define _FDI_RXB_CHICKEN 0xc2010
3759 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3760 #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
3761 #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
3762
3763 #define SOUTH_DSPCLK_GATE_D 0xc2020
3764 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3765
3766 /* CPU: FDI_TX */
3767 #define _FDI_TXA_CTL 0x60100
3768 #define _FDI_TXB_CTL 0x61100
3769 #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
3770 #define FDI_TX_DISABLE (0<<31)
3771 #define FDI_TX_ENABLE (1<<31)
3772 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3773 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3774 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3775 #define FDI_LINK_TRAIN_NONE (3<<28)
3776 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3777 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3778 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3779 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3780 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3781 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3782 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3783 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
3784 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3785 SNB has different settings. */
3786 /* SNB A-stepping */
3787 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3788 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3789 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3790 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3791 /* SNB B-stepping */
3792 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3793 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3794 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3795 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3796 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
3797 #define FDI_DP_PORT_WIDTH_X1 (0<<19)
3798 #define FDI_DP_PORT_WIDTH_X2 (1<<19)
3799 #define FDI_DP_PORT_WIDTH_X3 (2<<19)
3800 #define FDI_DP_PORT_WIDTH_X4 (3<<19)
3801 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
3802 /* Ironlake: hardwired to 1 */
3803 #define FDI_TX_PLL_ENABLE (1<<14)
3804
3805 /* Ivybridge has different bits for lolz */
3806 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3807 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3808 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3809 #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3810
3811 /* both Tx and Rx */
3812 #define FDI_COMPOSITE_SYNC (1<<11)
3813 #define FDI_LINK_TRAIN_AUTO (1<<10)
3814 #define FDI_SCRAMBLING_ENABLE (0<<7)
3815 #define FDI_SCRAMBLING_DISABLE (1<<7)
3816
3817 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
3818 #define _FDI_RXA_CTL 0xf000c
3819 #define _FDI_RXB_CTL 0xf100c
3820 #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
3821 #define FDI_RX_ENABLE (1<<31)
3822 /* train, dp width same as FDI_TX */
3823 #define FDI_FS_ERRC_ENABLE (1<<27)
3824 #define FDI_FE_ERRC_ENABLE (1<<26)
3825 #define FDI_DP_PORT_WIDTH_X8 (7<<19)
3826 #define FDI_8BPC (0<<16)
3827 #define FDI_10BPC (1<<16)
3828 #define FDI_6BPC (2<<16)
3829 #define FDI_12BPC (3<<16)
3830 #define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3831 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3832 #define FDI_RX_PLL_ENABLE (1<<13)
3833 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3834 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3835 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3836 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3837 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
3838 #define FDI_PCDCLK (1<<4)
3839 /* CPT */
3840 #define FDI_AUTO_TRAINING (1<<10)
3841 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3842 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3843 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3844 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3845 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
3846 /* LPT */
3847 #define FDI_PORT_WIDTH_2X_LPT (1<<19)
3848 #define FDI_PORT_WIDTH_1X_LPT (0<<19)
3849
3850 #define _FDI_RXA_MISC 0xf0010
3851 #define _FDI_RXB_MISC 0xf1010
3852 #define _FDI_RXA_TUSIZE1 0xf0030
3853 #define _FDI_RXA_TUSIZE2 0xf0038
3854 #define _FDI_RXB_TUSIZE1 0xf1030
3855 #define _FDI_RXB_TUSIZE2 0xf1038
3856 #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3857 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3858 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
3859
3860 /* FDI_RX interrupt register format */
3861 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
3862 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3863 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3864 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3865 #define FDI_RX_FS_CODE_ERR (1<<6)
3866 #define FDI_RX_FE_CODE_ERR (1<<5)
3867 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3868 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
3869 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3870 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3871 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3872
3873 #define _FDI_RXA_IIR 0xf0014
3874 #define _FDI_RXA_IMR 0xf0018
3875 #define _FDI_RXB_IIR 0xf1014
3876 #define _FDI_RXB_IMR 0xf1018
3877 #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3878 #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
3879
3880 #define FDI_PLL_CTL_1 0xfe000
3881 #define FDI_PLL_CTL_2 0xfe004
3882
3883 /* CRT */
3884 #define PCH_ADPA 0xe1100
3885 #define ADPA_TRANS_SELECT_MASK (1<<30)
3886 #define ADPA_TRANS_A_SELECT 0
3887 #define ADPA_TRANS_B_SELECT (1<<30)
3888 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3889 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3890 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3891 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3892 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3893 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3894 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3895 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3896 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3897 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3898 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3899 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3900 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3901 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3902 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3903 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3904 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3905 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3906 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3907
3908 /* or SDVOB */
3909 #define HDMIB 0xe1140
3910 #define PORT_ENABLE (1 << 31)
3911 #define TRANSCODER(pipe) ((pipe) << 30)
3912 #define TRANSCODER_CPT(pipe) ((pipe) << 29)
3913 #define TRANSCODER_MASK (1 << 30)
3914 #define TRANSCODER_MASK_CPT (3 << 29)
3915 #define COLOR_FORMAT_8bpc (0)
3916 #define COLOR_FORMAT_12bpc (3 << 26)
3917 #define SDVOB_HOTPLUG_ENABLE (1 << 23)
3918 #define SDVO_ENCODING (0)
3919 #define TMDS_ENCODING (2 << 10)
3920 #define NULL_PACKET_VSYNC_ENABLE (1 << 9)
3921 /* CPT */
3922 #define HDMI_MODE_SELECT (1 << 9)
3923 #define DVI_MODE_SELECT (0)
3924 #define SDVOB_BORDER_ENABLE (1 << 7)
3925 #define AUDIO_ENABLE (1 << 6)
3926 #define VSYNC_ACTIVE_HIGH (1 << 4)
3927 #define HSYNC_ACTIVE_HIGH (1 << 3)
3928 #define PORT_DETECTED (1 << 2)
3929
3930 /* PCH SDVOB multiplex with HDMIB */
3931 #define PCH_SDVOB HDMIB
3932
3933 #define HDMIC 0xe1150
3934 #define HDMID 0xe1160
3935
3936 #define PCH_LVDS 0xe1180
3937 #define LVDS_DETECTED (1 << 1)
3938
3939 /* vlv has 2 sets of panel control regs. */
3940 #define PIPEA_PP_STATUS 0x61200
3941 #define PIPEA_PP_CONTROL 0x61204
3942 #define PIPEA_PP_ON_DELAYS 0x61208
3943 #define PIPEA_PP_OFF_DELAYS 0x6120c
3944 #define PIPEA_PP_DIVISOR 0x61210
3945
3946 #define PIPEB_PP_STATUS 0x61300
3947 #define PIPEB_PP_CONTROL 0x61304
3948 #define PIPEB_PP_ON_DELAYS 0x61308
3949 #define PIPEB_PP_OFF_DELAYS 0x6130c
3950 #define PIPEB_PP_DIVISOR 0x61310
3951
3952 #define PCH_PP_STATUS 0xc7200
3953 #define PCH_PP_CONTROL 0xc7204
3954 #define PANEL_UNLOCK_REGS (0xabcd << 16)
3955 #define PANEL_UNLOCK_MASK (0xffff << 16)
3956 #define EDP_FORCE_VDD (1 << 3)
3957 #define EDP_BLC_ENABLE (1 << 2)
3958 #define PANEL_POWER_RESET (1 << 1)
3959 #define PANEL_POWER_OFF (0 << 0)
3960 #define PANEL_POWER_ON (1 << 0)
3961 #define PCH_PP_ON_DELAYS 0xc7208
3962 #define PANEL_PORT_SELECT_MASK (3 << 30)
3963 #define PANEL_PORT_SELECT_LVDS (0 << 30)
3964 #define PANEL_PORT_SELECT_DPA (1 << 30)
3965 #define EDP_PANEL (1 << 30)
3966 #define PANEL_PORT_SELECT_DPC (2 << 30)
3967 #define PANEL_PORT_SELECT_DPD (3 << 30)
3968 #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3969 #define PANEL_POWER_UP_DELAY_SHIFT 16
3970 #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3971 #define PANEL_LIGHT_ON_DELAY_SHIFT 0
3972
3973 #define PCH_PP_OFF_DELAYS 0xc720c
3974 #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3975 #define PANEL_POWER_DOWN_DELAY_SHIFT 16
3976 #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3977 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3978
3979 #define PCH_PP_DIVISOR 0xc7210
3980 #define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3981 #define PP_REFERENCE_DIVIDER_SHIFT 8
3982 #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3983 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
3984
3985 #define PCH_DP_B 0xe4100
3986 #define PCH_DPB_AUX_CH_CTL 0xe4110
3987 #define PCH_DPB_AUX_CH_DATA1 0xe4114
3988 #define PCH_DPB_AUX_CH_DATA2 0xe4118
3989 #define PCH_DPB_AUX_CH_DATA3 0xe411c
3990 #define PCH_DPB_AUX_CH_DATA4 0xe4120
3991 #define PCH_DPB_AUX_CH_DATA5 0xe4124
3992
3993 #define PCH_DP_C 0xe4200
3994 #define PCH_DPC_AUX_CH_CTL 0xe4210
3995 #define PCH_DPC_AUX_CH_DATA1 0xe4214
3996 #define PCH_DPC_AUX_CH_DATA2 0xe4218
3997 #define PCH_DPC_AUX_CH_DATA3 0xe421c
3998 #define PCH_DPC_AUX_CH_DATA4 0xe4220
3999 #define PCH_DPC_AUX_CH_DATA5 0xe4224
4000
4001 #define PCH_DP_D 0xe4300
4002 #define PCH_DPD_AUX_CH_CTL 0xe4310
4003 #define PCH_DPD_AUX_CH_DATA1 0xe4314
4004 #define PCH_DPD_AUX_CH_DATA2 0xe4318
4005 #define PCH_DPD_AUX_CH_DATA3 0xe431c
4006 #define PCH_DPD_AUX_CH_DATA4 0xe4320
4007 #define PCH_DPD_AUX_CH_DATA5 0xe4324
4008
4009 /* CPT */
4010 #define PORT_TRANS_A_SEL_CPT 0
4011 #define PORT_TRANS_B_SEL_CPT (1<<29)
4012 #define PORT_TRANS_C_SEL_CPT (2<<29)
4013 #define PORT_TRANS_SEL_MASK (3<<29)
4014 #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
4015
4016 #define TRANS_DP_CTL_A 0xe0300
4017 #define TRANS_DP_CTL_B 0xe1300
4018 #define TRANS_DP_CTL_C 0xe2300
4019 #define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
4020 #define TRANS_DP_OUTPUT_ENABLE (1<<31)
4021 #define TRANS_DP_PORT_SEL_B (0<<29)
4022 #define TRANS_DP_PORT_SEL_C (1<<29)
4023 #define TRANS_DP_PORT_SEL_D (2<<29)
4024 #define TRANS_DP_PORT_SEL_NONE (3<<29)
4025 #define TRANS_DP_PORT_SEL_MASK (3<<29)
4026 #define TRANS_DP_AUDIO_ONLY (1<<26)
4027 #define TRANS_DP_ENH_FRAMING (1<<18)
4028 #define TRANS_DP_8BPC (0<<9)
4029 #define TRANS_DP_10BPC (1<<9)
4030 #define TRANS_DP_6BPC (2<<9)
4031 #define TRANS_DP_12BPC (3<<9)
4032 #define TRANS_DP_BPC_MASK (3<<9)
4033 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4034 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
4035 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4036 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
4037 #define TRANS_DP_SYNC_MASK (3<<3)
4038
4039 /* SNB eDP training params */
4040 /* SNB A-stepping */
4041 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4042 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4043 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4044 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4045 /* SNB B-stepping */
4046 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4047 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4048 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4049 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4050 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
4051 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4052
4053 /* IVB */
4054 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4055 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4056 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4057 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4058 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4059 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
4060 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
4061
4062 /* legacy values */
4063 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4064 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4065 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4066 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4067 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4068
4069 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4070
4071 #define FORCEWAKE 0xA18C
4072 #define FORCEWAKE_VLV 0x1300b0
4073 #define FORCEWAKE_ACK_VLV 0x1300b4
4074 #define FORCEWAKE_ACK_HSW 0x130044
4075 #define FORCEWAKE_ACK 0x130090
4076 #define FORCEWAKE_MT 0xa188 /* multi-threaded */
4077 #define FORCEWAKE_MT_ACK 0x130040
4078 #define ECOBUS 0xa180
4079 #define FORCEWAKE_MT_ENABLE (1<<5)
4080
4081 #define GTFIFODBG 0x120000
4082 #define GT_FIFO_CPU_ERROR_MASK 7
4083 #define GT_FIFO_OVFERR (1<<2)
4084 #define GT_FIFO_IAWRERR (1<<1)
4085 #define GT_FIFO_IARDERR (1<<0)
4086
4087 #define GT_FIFO_FREE_ENTRIES 0x120008
4088 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
4089
4090 #define GEN6_UCGCTL1 0x9400
4091 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
4092 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
4093
4094 #define GEN6_UCGCTL2 0x9404
4095 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
4096 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
4097 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
4098 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
4099 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
4100
4101 #define GEN7_UCGCTL4 0x940c
4102 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4103
4104 #define GEN6_RPNSWREQ 0xA008
4105 #define GEN6_TURBO_DISABLE (1<<31)
4106 #define GEN6_FREQUENCY(x) ((x)<<25)
4107 #define GEN6_OFFSET(x) ((x)<<19)
4108 #define GEN6_AGGRESSIVE_TURBO (0<<15)
4109 #define GEN6_RC_VIDEO_FREQ 0xA00C
4110 #define GEN6_RC_CONTROL 0xA090
4111 #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4112 #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4113 #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4114 #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4115 #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4116 #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4117 #define GEN6_RC_CTL_HW_ENABLE (1<<31)
4118 #define GEN6_RP_DOWN_TIMEOUT 0xA010
4119 #define GEN6_RP_INTERRUPT_LIMITS 0xA014
4120 #define GEN6_RPSTAT1 0xA01C
4121 #define GEN6_CAGF_SHIFT 8
4122 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
4123 #define GEN6_RP_CONTROL 0xA024
4124 #define GEN6_RP_MEDIA_TURBO (1<<11)
4125 #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4126 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4127 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4128 #define GEN6_RP_MEDIA_HW_MODE (1<<9)
4129 #define GEN6_RP_MEDIA_SW_MODE (0<<9)
4130 #define GEN6_RP_MEDIA_IS_GFX (1<<8)
4131 #define GEN6_RP_ENABLE (1<<7)
4132 #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4133 #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4134 #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
4135 #define GEN7_RP_DOWN_IDLE_AVG (0x2<<0)
4136 #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
4137 #define GEN6_RP_UP_THRESHOLD 0xA02C
4138 #define GEN6_RP_DOWN_THRESHOLD 0xA030
4139 #define GEN6_RP_CUR_UP_EI 0xA050
4140 #define GEN6_CURICONT_MASK 0xffffff
4141 #define GEN6_RP_CUR_UP 0xA054
4142 #define GEN6_CURBSYTAVG_MASK 0xffffff
4143 #define GEN6_RP_PREV_UP 0xA058
4144 #define GEN6_RP_CUR_DOWN_EI 0xA05C
4145 #define GEN6_CURIAVG_MASK 0xffffff
4146 #define GEN6_RP_CUR_DOWN 0xA060
4147 #define GEN6_RP_PREV_DOWN 0xA064
4148 #define GEN6_RP_UP_EI 0xA068
4149 #define GEN6_RP_DOWN_EI 0xA06C
4150 #define GEN6_RP_IDLE_HYSTERSIS 0xA070
4151 #define GEN6_RC_STATE 0xA094
4152 #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4153 #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4154 #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4155 #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4156 #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4157 #define GEN6_RC_SLEEP 0xA0B0
4158 #define GEN6_RC1e_THRESHOLD 0xA0B4
4159 #define GEN6_RC6_THRESHOLD 0xA0B8
4160 #define GEN6_RC6p_THRESHOLD 0xA0BC
4161 #define GEN6_RC6pp_THRESHOLD 0xA0C0
4162 #define GEN6_PMINTRMSK 0xA168
4163
4164 #define GEN6_PMISR 0x44020
4165 #define GEN6_PMIMR 0x44024 /* rps_lock */
4166 #define GEN6_PMIIR 0x44028
4167 #define GEN6_PMIER 0x4402C
4168 #define GEN6_PM_MBOX_EVENT (1<<25)
4169 #define GEN6_PM_THERMAL_EVENT (1<<24)
4170 #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4171 #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4172 #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4173 #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4174 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4175 #define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4176 GEN6_PM_RP_DOWN_THRESHOLD | \
4177 GEN6_PM_RP_DOWN_TIMEOUT)
4178
4179 #define GEN6_GT_GFX_RC6_LOCKED 0x138104
4180 #define GEN6_GT_GFX_RC6 0x138108
4181 #define GEN6_GT_GFX_RC6p 0x13810C
4182 #define GEN6_GT_GFX_RC6pp 0x138110
4183
4184 #define GEN6_PCODE_MAILBOX 0x138124
4185 #define GEN6_PCODE_READY (1<<31)
4186 #define GEN6_READ_OC_PARAMS 0xc
4187 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4188 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
4189 #define GEN6_PCODE_DATA 0x138128
4190 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
4191
4192 #define GEN6_GT_CORE_STATUS 0x138060
4193 #define GEN6_CORE_CPD_STATE_MASK (7<<4)
4194 #define GEN6_RCn_MASK 7
4195 #define GEN6_RC0 0
4196 #define GEN6_RC3 2
4197 #define GEN6_RC6 3
4198 #define GEN6_RC7 4
4199
4200 #define GEN7_MISCCPCTL (0x9424)
4201 #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4202
4203 /* IVYBRIDGE DPF */
4204 #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
4205 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4206 #define GEN7_PARITY_ERROR_VALID (1<<13)
4207 #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4208 #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4209 #define GEN7_PARITY_ERROR_ROW(reg) \
4210 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4211 #define GEN7_PARITY_ERROR_BANK(reg) \
4212 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4213 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
4214 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4215 #define GEN7_L3CDERRST1_ENABLE (1<<7)
4216
4217 #define GEN7_L3LOG_BASE 0xB070
4218 #define GEN7_L3LOG_SIZE 0x80
4219
4220 #define G4X_AUD_VID_DID 0x62020
4221 #define INTEL_AUDIO_DEVCL 0x808629FB
4222 #define INTEL_AUDIO_DEVBLC 0x80862801
4223 #define INTEL_AUDIO_DEVCTG 0x80862802
4224
4225 #define G4X_AUD_CNTL_ST 0x620B4
4226 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4227 #define G4X_ELDV_DEVCTG (1 << 14)
4228 #define G4X_ELD_ADDR (0xf << 5)
4229 #define G4X_ELD_ACK (1 << 4)
4230 #define G4X_HDMIW_HDMIEDID 0x6210C
4231
4232 #define IBX_HDMIW_HDMIEDID_A 0xE2050
4233 #define IBX_AUD_CNTL_ST_A 0xE20B4
4234 #define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4235 #define IBX_ELD_ADDRESS (0x1f << 5)
4236 #define IBX_ELD_ACK (1 << 4)
4237 #define IBX_AUD_CNTL_ST2 0xE20C0
4238 #define IBX_ELD_VALIDB (1 << 0)
4239 #define IBX_CP_READYB (1 << 1)
4240
4241 #define CPT_HDMIW_HDMIEDID_A 0xE5050
4242 #define CPT_AUD_CNTL_ST_A 0xE50B4
4243 #define CPT_AUD_CNTRL_ST2 0xE50C0
4244
4245 /* These are the 4 32-bit write offset registers for each stream
4246 * output buffer. It determines the offset from the
4247 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4248 */
4249 #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4250
4251 #define IBX_AUD_CONFIG_A 0xe2000
4252 #define CPT_AUD_CONFIG_A 0xe5000
4253 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4254 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4255 #define AUD_CONFIG_UPPER_N_SHIFT 20
4256 #define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4257 #define AUD_CONFIG_LOWER_N_SHIFT 4
4258 #define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4259 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4260 #define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4261 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4262
4263 /* HSW Power Wells */
4264 #define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4265 #define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4266 #define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4267 #define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4268 #define HSW_PWR_WELL_ENABLE (1<<31)
4269 #define HSW_PWR_WELL_STATE (1<<30)
4270 #define HSW_PWR_WELL_CTL5 0x45410
4271 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4272 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
4273 #define HSW_PWR_WELL_FORCE_ON (1<<19)
4274 #define HSW_PWR_WELL_CTL6 0x45414
4275
4276 /* Per-pipe DDI Function Control */
4277 #define PIPE_DDI_FUNC_CTL_A 0x60400
4278 #define PIPE_DDI_FUNC_CTL_B 0x61400
4279 #define PIPE_DDI_FUNC_CTL_C 0x62400
4280 #define PIPE_DDI_FUNC_CTL_EDP 0x6F400
4281 #define DDI_FUNC_CTL(pipe) _PIPE(pipe, \
4282 PIPE_DDI_FUNC_CTL_A, \
4283 PIPE_DDI_FUNC_CTL_B)
4284 #define PIPE_DDI_FUNC_ENABLE (1<<31)
4285 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
4286 #define PIPE_DDI_PORT_MASK (0xf<<28)
4287 #define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
4288 #define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
4289 #define PIPE_DDI_MODE_SELECT_DVI (1<<24)
4290 #define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
4291 #define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
4292 #define PIPE_DDI_MODE_SELECT_FDI (4<<24)
4293 #define PIPE_DDI_BPC_8 (0<<20)
4294 #define PIPE_DDI_BPC_10 (1<<20)
4295 #define PIPE_DDI_BPC_6 (2<<20)
4296 #define PIPE_DDI_BPC_12 (3<<20)
4297 #define PIPE_DDI_BFI_ENABLE (1<<4)
4298 #define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
4299 #define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
4300 #define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
4301
4302 /* DisplayPort Transport Control */
4303 #define DP_TP_CTL_A 0x64040
4304 #define DP_TP_CTL_B 0x64140
4305 #define DP_TP_CTL(port) _PORT(port, \
4306 DP_TP_CTL_A, \
4307 DP_TP_CTL_B)
4308 #define DP_TP_CTL_ENABLE (1<<31)
4309 #define DP_TP_CTL_MODE_SST (0<<27)
4310 #define DP_TP_CTL_MODE_MST (1<<27)
4311 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
4312 #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
4313 #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4314 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4315 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
4316 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
4317
4318 /* DisplayPort Transport Status */
4319 #define DP_TP_STATUS_A 0x64044
4320 #define DP_TP_STATUS_B 0x64144
4321 #define DP_TP_STATUS(port) _PORT(port, \
4322 DP_TP_STATUS_A, \
4323 DP_TP_STATUS_B)
4324 #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4325
4326 /* DDI Buffer Control */
4327 #define DDI_BUF_CTL_A 0x64000
4328 #define DDI_BUF_CTL_B 0x64100
4329 #define DDI_BUF_CTL(port) _PORT(port, \
4330 DDI_BUF_CTL_A, \
4331 DDI_BUF_CTL_B)
4332 #define DDI_BUF_CTL_ENABLE (1<<31)
4333 #define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
4334 #define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
4335 #define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
4336 #define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
4337 #define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
4338 #define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
4339 #define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4340 #define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
4341 #define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4342 #define DDI_BUF_EMP_MASK (0xf<<24)
4343 #define DDI_BUF_IS_IDLE (1<<7)
4344 #define DDI_PORT_WIDTH_X1 (0<<1)
4345 #define DDI_PORT_WIDTH_X2 (1<<1)
4346 #define DDI_PORT_WIDTH_X4 (3<<1)
4347 #define DDI_INIT_DISPLAY_DETECTED (1<<0)
4348
4349 /* DDI Buffer Translations */
4350 #define DDI_BUF_TRANS_A 0x64E00
4351 #define DDI_BUF_TRANS_B 0x64E60
4352 #define DDI_BUF_TRANS(port) _PORT(port, \
4353 DDI_BUF_TRANS_A, \
4354 DDI_BUF_TRANS_B)
4355
4356 /* Sideband Interface (SBI) is programmed indirectly, via
4357 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4358 * which contains the payload */
4359 #define SBI_ADDR 0xC6000
4360 #define SBI_DATA 0xC6004
4361 #define SBI_CTL_STAT 0xC6008
4362 #define SBI_CTL_OP_CRRD (0x6<<8)
4363 #define SBI_CTL_OP_CRWR (0x7<<8)
4364 #define SBI_RESPONSE_FAIL (0x1<<1)
4365 #define SBI_RESPONSE_SUCCESS (0x0<<1)
4366 #define SBI_BUSY (0x1<<0)
4367 #define SBI_READY (0x0<<0)
4368
4369 /* SBI offsets */
4370 #define SBI_SSCDIVINTPHASE6 0x0600
4371 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4372 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4373 #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4374 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
4375 #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
4376 #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
4377 #define SBI_SSCCTL 0x020c
4378 #define SBI_SSCCTL6 0x060C
4379 #define SBI_SSCCTL_DISABLE (1<<0)
4380 #define SBI_SSCAUXDIV6 0x0610
4381 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
4382 #define SBI_DBUFF0 0x2a00
4383
4384 /* LPT PIXCLK_GATE */
4385 #define PIXCLK_GATE 0xC6020
4386 #define PIXCLK_GATE_UNGATE 1<<0
4387 #define PIXCLK_GATE_GATE 0<<0
4388
4389 /* SPLL */
4390 #define SPLL_CTL 0x46020
4391 #define SPLL_PLL_ENABLE (1<<31)
4392 #define SPLL_PLL_SCC (1<<28)
4393 #define SPLL_PLL_NON_SCC (2<<28)
4394 #define SPLL_PLL_FREQ_810MHz (0<<26)
4395 #define SPLL_PLL_FREQ_1350MHz (1<<26)
4396
4397 /* WRPLL */
4398 #define WRPLL_CTL1 0x46040
4399 #define WRPLL_CTL2 0x46060
4400 #define WRPLL_PLL_ENABLE (1<<31)
4401 #define WRPLL_PLL_SELECT_SSC (0x01<<28)
4402 #define WRPLL_PLL_SELECT_NON_SCC (0x02<<28)
4403 #define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
4404 /* WRPLL divider programming */
4405 #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4406 #define WRPLL_DIVIDER_POST(x) ((x)<<8)
4407 #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4408
4409 /* Port clock selection */
4410 #define PORT_CLK_SEL_A 0x46100
4411 #define PORT_CLK_SEL_B 0x46104
4412 #define PORT_CLK_SEL(port) _PORT(port, \
4413 PORT_CLK_SEL_A, \
4414 PORT_CLK_SEL_B)
4415 #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4416 #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4417 #define PORT_CLK_SEL_LCPLL_810 (2<<29)
4418 #define PORT_CLK_SEL_SPLL (3<<29)
4419 #define PORT_CLK_SEL_WRPLL1 (4<<29)
4420 #define PORT_CLK_SEL_WRPLL2 (5<<29)
4421
4422 /* Pipe clock selection */
4423 #define PIPE_CLK_SEL_A 0x46140
4424 #define PIPE_CLK_SEL_B 0x46144
4425 #define PIPE_CLK_SEL(pipe) _PIPE(pipe, \
4426 PIPE_CLK_SEL_A, \
4427 PIPE_CLK_SEL_B)
4428 /* For each pipe, we need to select the corresponding port clock */
4429 #define PIPE_CLK_SEL_DISABLED (0x0<<29)
4430 #define PIPE_CLK_SEL_PORT(x) ((x+1)<<29)
4431
4432 /* LCPLL Control */
4433 #define LCPLL_CTL 0x130040
4434 #define LCPLL_PLL_DISABLE (1<<31)
4435 #define LCPLL_PLL_LOCK (1<<30)
4436 #define LCPLL_CD_CLOCK_DISABLE (1<<25)
4437 #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
4438
4439 /* Pipe WM_LINETIME - watermark line time */
4440 #define PIPE_WM_LINETIME_A 0x45270
4441 #define PIPE_WM_LINETIME_B 0x45274
4442 #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, \
4443 PIPE_WM_LINETIME_A, \
4444 PIPE_WM_LINETIME_B)
4445 #define PIPE_WM_LINETIME_MASK (0x1ff)
4446 #define PIPE_WM_LINETIME_TIME(x) ((x))
4447 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
4448 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
4449
4450 /* SFUSE_STRAP */
4451 #define SFUSE_STRAP 0xc2014
4452 #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4453 #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4454 #define SFUSE_STRAP_DDID_DETECTED (1<<0)
4455
4456 #define WM_DBG 0x45280
4457 #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
4458 #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
4459 #define WM_DBG_DISALLOW_SPRITE (1<<2)
4460
4461 #endif /* _I915_REG_H_ */