]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/gpu/drm/i915/i915_reg.h
Merge branch 'fixes' of git://git.infradead.org/users/vkoul/slave-dma
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
30 #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
31
32 #define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
33 #define _MASKED_BIT_DISABLE(a) ((a) << 16)
34
35 /*
36 * The Bridge device's PCI config space has information about the
37 * fb aperture size and the amount of pre-reserved memory.
38 * This is all handled in the intel-gtt.ko module. i915.ko only
39 * cares about the vga bit for the vga rbiter.
40 */
41 #define INTEL_GMCH_CTRL 0x52
42 #define INTEL_GMCH_VGA_DISABLE (1 << 1)
43
44 /* PCI config space */
45
46 #define HPLLCC 0xc0 /* 855 only */
47 #define GC_CLOCK_CONTROL_MASK (0xf << 0)
48 #define GC_CLOCK_133_200 (0 << 0)
49 #define GC_CLOCK_100_200 (1 << 0)
50 #define GC_CLOCK_100_133 (2 << 0)
51 #define GC_CLOCK_166_250 (3 << 0)
52 #define GCFGC2 0xda
53 #define GCFGC 0xf0 /* 915+ only */
54 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
55 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
56 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
57 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
58 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
77 #define LBB 0xf4
78
79 /* Graphics reset regs */
80 #define I965_GDRST 0xc0 /* PCI config register */
81 #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
82 #define GRDOM_FULL (0<<2)
83 #define GRDOM_RENDER (1<<2)
84 #define GRDOM_MEDIA (3<<2)
85 #define GRDOM_RESET_ENABLE (1<<0)
86
87 #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88 #define GEN6_MBC_SNPCR_SHIFT 21
89 #define GEN6_MBC_SNPCR_MASK (3<<21)
90 #define GEN6_MBC_SNPCR_MAX (0<<21)
91 #define GEN6_MBC_SNPCR_MED (1<<21)
92 #define GEN6_MBC_SNPCR_LOW (2<<21)
93 #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
95 #define GEN6_MBCTL 0x0907c
96 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
102 #define GEN6_GDRST 0x941c
103 #define GEN6_GRDOM_FULL (1 << 0)
104 #define GEN6_GRDOM_RENDER (1 << 1)
105 #define GEN6_GRDOM_MEDIA (1 << 2)
106 #define GEN6_GRDOM_BLT (1 << 3)
107
108 /* PPGTT stuff */
109 #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
110
111 #define GEN6_PDE_VALID (1 << 0)
112 #define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
113 /* gen6+ has bit 11-4 for physical addr bit 39-32 */
114 #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
115
116 #define GEN6_PTE_VALID (1 << 0)
117 #define GEN6_PTE_UNCACHED (1 << 1)
118 #define GEN6_PTE_CACHE_LLC (2 << 1)
119 #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
120 #define GEN6_PTE_CACHE_BITS (3 << 1)
121 #define GEN6_PTE_GFDT (1 << 3)
122 #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
123
124 #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
125 #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
126 #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
127 #define PP_DIR_DCLV_2G 0xffffffff
128
129 #define GAM_ECOCHK 0x4090
130 #define ECOCHK_SNB_BIT (1<<10)
131 #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
132 #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
133
134 #define GAC_ECO_BITS 0x14090
135 #define ECOBITS_PPGTT_CACHE64B (3<<8)
136 #define ECOBITS_PPGTT_CACHE4B (0<<8)
137
138 #define GAB_CTL 0x24000
139 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
140
141 /* VGA stuff */
142
143 #define VGA_ST01_MDA 0x3ba
144 #define VGA_ST01_CGA 0x3da
145
146 #define VGA_MSR_WRITE 0x3c2
147 #define VGA_MSR_READ 0x3cc
148 #define VGA_MSR_MEM_EN (1<<1)
149 #define VGA_MSR_CGA_MODE (1<<0)
150
151 #define VGA_SR_INDEX 0x3c4
152 #define VGA_SR_DATA 0x3c5
153
154 #define VGA_AR_INDEX 0x3c0
155 #define VGA_AR_VID_EN (1<<5)
156 #define VGA_AR_DATA_WRITE 0x3c0
157 #define VGA_AR_DATA_READ 0x3c1
158
159 #define VGA_GR_INDEX 0x3ce
160 #define VGA_GR_DATA 0x3cf
161 /* GR05 */
162 #define VGA_GR_MEM_READ_MODE_SHIFT 3
163 #define VGA_GR_MEM_READ_MODE_PLANE 1
164 /* GR06 */
165 #define VGA_GR_MEM_MODE_MASK 0xc
166 #define VGA_GR_MEM_MODE_SHIFT 2
167 #define VGA_GR_MEM_A0000_AFFFF 0
168 #define VGA_GR_MEM_A0000_BFFFF 1
169 #define VGA_GR_MEM_B0000_B7FFF 2
170 #define VGA_GR_MEM_B0000_BFFFF 3
171
172 #define VGA_DACMASK 0x3c6
173 #define VGA_DACRX 0x3c7
174 #define VGA_DACWX 0x3c8
175 #define VGA_DACDATA 0x3c9
176
177 #define VGA_CR_INDEX_MDA 0x3b4
178 #define VGA_CR_DATA_MDA 0x3b5
179 #define VGA_CR_INDEX_CGA 0x3d4
180 #define VGA_CR_DATA_CGA 0x3d5
181
182 /*
183 * Memory interface instructions used by the kernel
184 */
185 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
186
187 #define MI_NOOP MI_INSTR(0, 0)
188 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
189 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
190 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
191 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
192 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
193 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
194 #define MI_FLUSH MI_INSTR(0x04, 0)
195 #define MI_READ_FLUSH (1 << 0)
196 #define MI_EXE_FLUSH (1 << 1)
197 #define MI_NO_WRITE_FLUSH (1 << 2)
198 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
199 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
200 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
201 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
202 #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
203 #define MI_SUSPEND_FLUSH_EN (1<<0)
204 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
205 #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
206 #define MI_OVERLAY_CONTINUE (0x0<<21)
207 #define MI_OVERLAY_ON (0x1<<21)
208 #define MI_OVERLAY_OFF (0x2<<21)
209 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
210 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
211 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
212 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
213 /* IVB has funny definitions for which plane to flip. */
214 #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
215 #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
216 #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
217 #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
218 #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
219 #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
220
221 #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
222 #define MI_MM_SPACE_GTT (1<<8)
223 #define MI_MM_SPACE_PHYSICAL (0<<8)
224 #define MI_SAVE_EXT_STATE_EN (1<<3)
225 #define MI_RESTORE_EXT_STATE_EN (1<<2)
226 #define MI_FORCE_RESTORE (1<<1)
227 #define MI_RESTORE_INHIBIT (1<<0)
228 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
229 #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
230 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
231 #define MI_STORE_DWORD_INDEX_SHIFT 2
232 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
233 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
234 * simply ignores the register load under certain conditions.
235 * - One can actually load arbitrary many arbitrary registers: Simply issue x
236 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
237 */
238 #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
239 #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
240 #define MI_INVALIDATE_TLB (1<<18)
241 #define MI_INVALIDATE_BSD (1<<7)
242 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
243 #define MI_BATCH_NON_SECURE (1)
244 #define MI_BATCH_NON_SECURE_I965 (1<<8)
245 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
246 #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
247 #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
248 #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
249 #define MI_SEMAPHORE_UPDATE (1<<21)
250 #define MI_SEMAPHORE_COMPARE (1<<20)
251 #define MI_SEMAPHORE_REGISTER (1<<18)
252 #define MI_SEMAPHORE_SYNC_RV (2<<16)
253 #define MI_SEMAPHORE_SYNC_RB (0<<16)
254 #define MI_SEMAPHORE_SYNC_VR (0<<16)
255 #define MI_SEMAPHORE_SYNC_VB (2<<16)
256 #define MI_SEMAPHORE_SYNC_BR (2<<16)
257 #define MI_SEMAPHORE_SYNC_BV (0<<16)
258 #define MI_SEMAPHORE_SYNC_INVALID (1<<0)
259 /*
260 * 3D instructions used by the kernel
261 */
262 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
263
264 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
265 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
266 #define SC_UPDATE_SCISSOR (0x1<<1)
267 #define SC_ENABLE_MASK (0x1<<0)
268 #define SC_ENABLE (0x1<<0)
269 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
270 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
271 #define SCI_YMIN_MASK (0xffff<<16)
272 #define SCI_XMIN_MASK (0xffff<<0)
273 #define SCI_YMAX_MASK (0xffff<<16)
274 #define SCI_XMAX_MASK (0xffff<<0)
275 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
276 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
277 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
278 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
279 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
280 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
281 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
282 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
283 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
284 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
285 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
286 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
287 #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
288 #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
289 #define BLT_DEPTH_8 (0<<24)
290 #define BLT_DEPTH_16_565 (1<<24)
291 #define BLT_DEPTH_16_1555 (2<<24)
292 #define BLT_DEPTH_32 (3<<24)
293 #define BLT_ROP_GXCOPY (0xcc<<16)
294 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
295 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
296 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
297 #define ASYNC_FLIP (1<<22)
298 #define DISPLAY_PLANE_A (0<<20)
299 #define DISPLAY_PLANE_B (1<<20)
300 #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
301 #define PIPE_CONTROL_CS_STALL (1<<20)
302 #define PIPE_CONTROL_QW_WRITE (1<<14)
303 #define PIPE_CONTROL_DEPTH_STALL (1<<13)
304 #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
305 #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
306 #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
307 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
308 #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
309 #define PIPE_CONTROL_NOTIFY (1<<8)
310 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
311 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
312 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
313 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
314 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
315 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
316
317
318 /*
319 * Reset registers
320 */
321 #define DEBUG_RESET_I830 0x6070
322 #define DEBUG_RESET_FULL (1<<7)
323 #define DEBUG_RESET_RENDER (1<<8)
324 #define DEBUG_RESET_DISPLAY (1<<9)
325
326 /*
327 * DPIO - a special bus for various display related registers to hide behind:
328 * 0x800c: m1, m2, n, p1, p2, k dividers
329 * 0x8014: REF and SFR select
330 * 0x8014: N divider, VCO select
331 * 0x801c/3c: core clock bits
332 * 0x8048/68: low pass filter coefficients
333 * 0x8100: fast clock controls
334 */
335 #define DPIO_PKT 0x2100
336 #define DPIO_RID (0<<24)
337 #define DPIO_OP_WRITE (1<<16)
338 #define DPIO_OP_READ (0<<16)
339 #define DPIO_PORTID (0x12<<8)
340 #define DPIO_BYTE (0xf<<4)
341 #define DPIO_BUSY (1<<0) /* status only */
342 #define DPIO_DATA 0x2104
343 #define DPIO_REG 0x2108
344 #define DPIO_CTL 0x2110
345 #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
346 #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
347 #define DPIO_SFR_BYPASS (1<<1)
348 #define DPIO_RESET (1<<0)
349
350 #define _DPIO_DIV_A 0x800c
351 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
352 #define DPIO_K_SHIFT (24) /* 4 bits */
353 #define DPIO_P1_SHIFT (21) /* 3 bits */
354 #define DPIO_P2_SHIFT (16) /* 5 bits */
355 #define DPIO_N_SHIFT (12) /* 4 bits */
356 #define DPIO_ENABLE_CALIBRATION (1<<11)
357 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
358 #define DPIO_M2DIV_MASK 0xff
359 #define _DPIO_DIV_B 0x802c
360 #define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
361
362 #define _DPIO_REFSFR_A 0x8014
363 #define DPIO_REFSEL_OVERRIDE 27
364 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
365 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
366 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
367 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
368 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
369 #define _DPIO_REFSFR_B 0x8034
370 #define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
371
372 #define _DPIO_CORE_CLK_A 0x801c
373 #define _DPIO_CORE_CLK_B 0x803c
374 #define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
375
376 #define _DPIO_LFP_COEFF_A 0x8048
377 #define _DPIO_LFP_COEFF_B 0x8068
378 #define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
379
380 #define DPIO_FASTCLK_DISABLE 0x8100
381
382 /*
383 * Fence registers
384 */
385 #define FENCE_REG_830_0 0x2000
386 #define FENCE_REG_945_8 0x3000
387 #define I830_FENCE_START_MASK 0x07f80000
388 #define I830_FENCE_TILING_Y_SHIFT 12
389 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
390 #define I830_FENCE_PITCH_SHIFT 4
391 #define I830_FENCE_REG_VALID (1<<0)
392 #define I915_FENCE_MAX_PITCH_VAL 4
393 #define I830_FENCE_MAX_PITCH_VAL 6
394 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
395
396 #define I915_FENCE_START_MASK 0x0ff00000
397 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
398
399 #define FENCE_REG_965_0 0x03000
400 #define I965_FENCE_PITCH_SHIFT 2
401 #define I965_FENCE_TILING_Y_SHIFT 1
402 #define I965_FENCE_REG_VALID (1<<0)
403 #define I965_FENCE_MAX_PITCH_VAL 0x0400
404
405 #define FENCE_REG_SANDYBRIDGE_0 0x100000
406 #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
407
408 /* control register for cpu gtt access */
409 #define TILECTL 0x101000
410 #define TILECTL_SWZCTL (1 << 0)
411 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
412 #define TILECTL_BACKSNOOP_DIS (1 << 3)
413
414 /*
415 * Instruction and interrupt control regs
416 */
417 #define PGTBL_ER 0x02024
418 #define RENDER_RING_BASE 0x02000
419 #define BSD_RING_BASE 0x04000
420 #define GEN6_BSD_RING_BASE 0x12000
421 #define BLT_RING_BASE 0x22000
422 #define RING_TAIL(base) ((base)+0x30)
423 #define RING_HEAD(base) ((base)+0x34)
424 #define RING_START(base) ((base)+0x38)
425 #define RING_CTL(base) ((base)+0x3c)
426 #define RING_SYNC_0(base) ((base)+0x40)
427 #define RING_SYNC_1(base) ((base)+0x44)
428 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
429 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
430 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
431 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
432 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
433 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
434 #define RING_MAX_IDLE(base) ((base)+0x54)
435 #define RING_HWS_PGA(base) ((base)+0x80)
436 #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
437 #define ARB_MODE 0x04030
438 #define ARB_MODE_SWIZZLE_SNB (1<<4)
439 #define ARB_MODE_SWIZZLE_IVB (1<<5)
440 #define RENDER_HWS_PGA_GEN7 (0x04080)
441 #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
442 #define DONE_REG 0x40b0
443 #define BSD_HWS_PGA_GEN7 (0x04180)
444 #define BLT_HWS_PGA_GEN7 (0x04280)
445 #define RING_ACTHD(base) ((base)+0x74)
446 #define RING_NOPID(base) ((base)+0x94)
447 #define RING_IMR(base) ((base)+0xa8)
448 #define TAIL_ADDR 0x001FFFF8
449 #define HEAD_WRAP_COUNT 0xFFE00000
450 #define HEAD_WRAP_ONE 0x00200000
451 #define HEAD_ADDR 0x001FFFFC
452 #define RING_NR_PAGES 0x001FF000
453 #define RING_REPORT_MASK 0x00000006
454 #define RING_REPORT_64K 0x00000002
455 #define RING_REPORT_128K 0x00000004
456 #define RING_NO_REPORT 0x00000000
457 #define RING_VALID_MASK 0x00000001
458 #define RING_VALID 0x00000001
459 #define RING_INVALID 0x00000000
460 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
461 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
462 #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
463 #if 0
464 #define PRB0_TAIL 0x02030
465 #define PRB0_HEAD 0x02034
466 #define PRB0_START 0x02038
467 #define PRB0_CTL 0x0203c
468 #define PRB1_TAIL 0x02040 /* 915+ only */
469 #define PRB1_HEAD 0x02044 /* 915+ only */
470 #define PRB1_START 0x02048 /* 915+ only */
471 #define PRB1_CTL 0x0204c /* 915+ only */
472 #endif
473 #define IPEIR_I965 0x02064
474 #define IPEHR_I965 0x02068
475 #define INSTDONE_I965 0x0206c
476 #define RING_IPEIR(base) ((base)+0x64)
477 #define RING_IPEHR(base) ((base)+0x68)
478 #define RING_INSTDONE(base) ((base)+0x6c)
479 #define RING_INSTPS(base) ((base)+0x70)
480 #define RING_DMA_FADD(base) ((base)+0x78)
481 #define RING_INSTPM(base) ((base)+0xc0)
482 #define INSTPS 0x02070 /* 965+ only */
483 #define INSTDONE1 0x0207c /* 965+ only */
484 #define ACTHD_I965 0x02074
485 #define HWS_PGA 0x02080
486 #define HWS_ADDRESS_MASK 0xfffff000
487 #define HWS_START_ADDRESS_SHIFT 4
488 #define PWRCTXA 0x2088 /* 965GM+ only */
489 #define PWRCTX_EN (1<<0)
490 #define IPEIR 0x02088
491 #define IPEHR 0x0208c
492 #define INSTDONE 0x02090
493 #define NOPID 0x02094
494 #define HWSTAM 0x02098
495 #define DMA_FADD_I8XX 0x020d0
496
497 #define ERROR_GEN6 0x040a0
498
499 /* GM45+ chicken bits -- debug workaround bits that may be required
500 * for various sorts of correct behavior. The top 16 bits of each are
501 * the enables for writing to the corresponding low bit.
502 */
503 #define _3D_CHICKEN 0x02084
504 #define _3D_CHICKEN2 0x0208c
505 /* Disables pipelining of read flushes past the SF-WIZ interface.
506 * Required on all Ironlake steppings according to the B-Spec, but the
507 * particular danger of not doing so is not specified.
508 */
509 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
510 #define _3D_CHICKEN3 0x02090
511 #define _3D_CHICKEN_SF_DISABLE_FASTCLIP_CULL (1 << 5)
512
513 #define MI_MODE 0x0209c
514 # define VS_TIMER_DISPATCH (1 << 6)
515 # define MI_FLUSH_ENABLE (1 << 12)
516
517 #define GFX_MODE 0x02520
518 #define GFX_MODE_GEN7 0x0229c
519 #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
520 #define GFX_RUN_LIST_ENABLE (1<<15)
521 #define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
522 #define GFX_SURFACE_FAULT_ENABLE (1<<12)
523 #define GFX_REPLAY_MODE (1<<11)
524 #define GFX_PSMI_GRANULARITY (1<<10)
525 #define GFX_PPGTT_ENABLE (1<<9)
526
527 #define SCPD0 0x0209c /* 915+ only */
528 #define IER 0x020a0
529 #define IIR 0x020a4
530 #define IMR 0x020a8
531 #define ISR 0x020ac
532 #define VLV_IIR_RW 0x182084
533 #define VLV_IER 0x1820a0
534 #define VLV_IIR 0x1820a4
535 #define VLV_IMR 0x1820a8
536 #define VLV_ISR 0x1820ac
537 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
538 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
539 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
540 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
541 #define I915_HWB_OOM_INTERRUPT (1<<13)
542 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
543 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
544 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
545 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
546 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
547 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
548 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
549 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
550 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
551 #define I915_DEBUG_INTERRUPT (1<<2)
552 #define I915_USER_INTERRUPT (1<<1)
553 #define I915_ASLE_INTERRUPT (1<<0)
554 #define I915_BSD_USER_INTERRUPT (1<<25)
555 #define EIR 0x020b0
556 #define EMR 0x020b4
557 #define ESR 0x020b8
558 #define GM45_ERROR_PAGE_TABLE (1<<5)
559 #define GM45_ERROR_MEM_PRIV (1<<4)
560 #define I915_ERROR_PAGE_TABLE (1<<4)
561 #define GM45_ERROR_CP_PRIV (1<<3)
562 #define I915_ERROR_MEMORY_REFRESH (1<<1)
563 #define I915_ERROR_INSTRUCTION (1<<0)
564 #define INSTPM 0x020c0
565 #define INSTPM_SELF_EN (1<<12) /* 915GM only */
566 #define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
567 will not assert AGPBUSY# and will only
568 be delivered when out of C3. */
569 #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
570 #define ACTHD 0x020c8
571 #define FW_BLC 0x020d8
572 #define FW_BLC2 0x020dc
573 #define FW_BLC_SELF 0x020e0 /* 915+ only */
574 #define FW_BLC_SELF_EN_MASK (1<<31)
575 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
576 #define FW_BLC_SELF_EN (1<<15) /* 945 only */
577 #define MM_BURST_LENGTH 0x00700000
578 #define MM_FIFO_WATERMARK 0x0001F000
579 #define LM_BURST_LENGTH 0x00000700
580 #define LM_FIFO_WATERMARK 0x0000001F
581 #define MI_ARB_STATE 0x020e4 /* 915+ only */
582
583 /* Make render/texture TLB fetches lower priorty than associated data
584 * fetches. This is not turned on by default
585 */
586 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
587
588 /* Isoch request wait on GTT enable (Display A/B/C streams).
589 * Make isoch requests stall on the TLB update. May cause
590 * display underruns (test mode only)
591 */
592 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
593
594 /* Block grant count for isoch requests when block count is
595 * set to a finite value.
596 */
597 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
598 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
599 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
600 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
601 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
602
603 /* Enable render writes to complete in C2/C3/C4 power states.
604 * If this isn't enabled, render writes are prevented in low
605 * power states. That seems bad to me.
606 */
607 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
608
609 /* This acknowledges an async flip immediately instead
610 * of waiting for 2TLB fetches.
611 */
612 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
613
614 /* Enables non-sequential data reads through arbiter
615 */
616 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
617
618 /* Disable FSB snooping of cacheable write cycles from binner/render
619 * command stream
620 */
621 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
622
623 /* Arbiter time slice for non-isoch streams */
624 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
625 #define MI_ARB_TIME_SLICE_1 (0 << 5)
626 #define MI_ARB_TIME_SLICE_2 (1 << 5)
627 #define MI_ARB_TIME_SLICE_4 (2 << 5)
628 #define MI_ARB_TIME_SLICE_6 (3 << 5)
629 #define MI_ARB_TIME_SLICE_8 (4 << 5)
630 #define MI_ARB_TIME_SLICE_10 (5 << 5)
631 #define MI_ARB_TIME_SLICE_14 (6 << 5)
632 #define MI_ARB_TIME_SLICE_16 (7 << 5)
633
634 /* Low priority grace period page size */
635 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
636 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
637
638 /* Disable display A/B trickle feed */
639 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
640
641 /* Set display plane priority */
642 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
643 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
644
645 #define CACHE_MODE_0 0x02120 /* 915+ only */
646 #define CM0_IZ_OPT_DISABLE (1<<6)
647 #define CM0_ZR_OPT_DISABLE (1<<5)
648 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
649 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
650 #define CM0_COLOR_EVICT_DISABLE (1<<3)
651 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
652 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
653 #define BB_ADDR 0x02140 /* 8 bytes */
654 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
655 #define ECOSKPD 0x021d0
656 #define ECO_GATING_CX_ONLY (1<<3)
657 #define ECO_FLIP_DONE (1<<0)
658
659 #define CACHE_MODE_1 0x7004 /* IVB+ */
660 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
661
662 /* GEN6 interrupt control
663 * Note that the per-ring interrupt bits do alias with the global interrupt bits
664 * in GTIMR. */
665 #define GEN6_RENDER_HWSTAM 0x2098
666 #define GEN6_RENDER_IMR 0x20a8
667 #define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
668 #define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
669 #define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
670 #define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
671 #define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
672 #define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
673 #define GEN6_RENDER_SYNC_STATUS (1 << 2)
674 #define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
675 #define GEN6_RENDER_USER_INTERRUPT (1 << 0)
676
677 #define GEN6_BLITTER_HWSTAM 0x22098
678 #define GEN6_BLITTER_IMR 0x220a8
679 #define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
680 #define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
681 #define GEN6_BLITTER_SYNC_STATUS (1 << 24)
682 #define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
683
684 #define GEN6_BLITTER_ECOSKPD 0x221d0
685 #define GEN6_BLITTER_LOCK_SHIFT 16
686 #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
687
688 #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
689 #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
690 #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
691 #define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
692 #define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
693
694 #define GEN6_BSD_HWSTAM 0x12098
695 #define GEN6_BSD_IMR 0x120a8
696 #define GEN6_BSD_USER_INTERRUPT (1 << 12)
697
698 #define GEN6_BSD_RNCID 0x12198
699
700 #define GEN7_FF_THREAD_MODE 0x20a0
701 #define GEN7_FF_SCHED_MASK 0x0077070
702 #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
703 #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
704 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
705 #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
706 #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
707 #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
708 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
709 #define GEN7_FF_VS_SCHED_HW (0x0<<12)
710 #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
711 #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
712 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
713 #define GEN7_FF_DS_SCHED_HW (0x0<<4)
714
715 /*
716 * Framebuffer compression (915+ only)
717 */
718
719 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
720 #define FBC_LL_BASE 0x03204 /* 4k page aligned */
721 #define FBC_CONTROL 0x03208
722 #define FBC_CTL_EN (1<<31)
723 #define FBC_CTL_PERIODIC (1<<30)
724 #define FBC_CTL_INTERVAL_SHIFT (16)
725 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
726 #define FBC_CTL_C3_IDLE (1<<13)
727 #define FBC_CTL_STRIDE_SHIFT (5)
728 #define FBC_CTL_FENCENO (1<<0)
729 #define FBC_COMMAND 0x0320c
730 #define FBC_CMD_COMPRESS (1<<0)
731 #define FBC_STATUS 0x03210
732 #define FBC_STAT_COMPRESSING (1<<31)
733 #define FBC_STAT_COMPRESSED (1<<30)
734 #define FBC_STAT_MODIFIED (1<<29)
735 #define FBC_STAT_CURRENT_LINE (1<<0)
736 #define FBC_CONTROL2 0x03214
737 #define FBC_CTL_FENCE_DBL (0<<4)
738 #define FBC_CTL_IDLE_IMM (0<<2)
739 #define FBC_CTL_IDLE_FULL (1<<2)
740 #define FBC_CTL_IDLE_LINE (2<<2)
741 #define FBC_CTL_IDLE_DEBUG (3<<2)
742 #define FBC_CTL_CPU_FENCE (1<<1)
743 #define FBC_CTL_PLANEA (0<<0)
744 #define FBC_CTL_PLANEB (1<<0)
745 #define FBC_FENCE_OFF 0x0321b
746 #define FBC_TAG 0x03300
747
748 #define FBC_LL_SIZE (1536)
749
750 /* Framebuffer compression for GM45+ */
751 #define DPFC_CB_BASE 0x3200
752 #define DPFC_CONTROL 0x3208
753 #define DPFC_CTL_EN (1<<31)
754 #define DPFC_CTL_PLANEA (0<<30)
755 #define DPFC_CTL_PLANEB (1<<30)
756 #define DPFC_CTL_FENCE_EN (1<<29)
757 #define DPFC_CTL_PERSISTENT_MODE (1<<25)
758 #define DPFC_SR_EN (1<<10)
759 #define DPFC_CTL_LIMIT_1X (0<<6)
760 #define DPFC_CTL_LIMIT_2X (1<<6)
761 #define DPFC_CTL_LIMIT_4X (2<<6)
762 #define DPFC_RECOMP_CTL 0x320c
763 #define DPFC_RECOMP_STALL_EN (1<<27)
764 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
765 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
766 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
767 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
768 #define DPFC_STATUS 0x3210
769 #define DPFC_INVAL_SEG_SHIFT (16)
770 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
771 #define DPFC_COMP_SEG_SHIFT (0)
772 #define DPFC_COMP_SEG_MASK (0x000003ff)
773 #define DPFC_STATUS2 0x3214
774 #define DPFC_FENCE_YOFF 0x3218
775 #define DPFC_CHICKEN 0x3224
776 #define DPFC_HT_MODIFY (1<<31)
777
778 /* Framebuffer compression for Ironlake */
779 #define ILK_DPFC_CB_BASE 0x43200
780 #define ILK_DPFC_CONTROL 0x43208
781 /* The bit 28-8 is reserved */
782 #define DPFC_RESERVED (0x1FFFFF00)
783 #define ILK_DPFC_RECOMP_CTL 0x4320c
784 #define ILK_DPFC_STATUS 0x43210
785 #define ILK_DPFC_FENCE_YOFF 0x43218
786 #define ILK_DPFC_CHICKEN 0x43224
787 #define ILK_FBC_RT_BASE 0x2128
788 #define ILK_FBC_RT_VALID (1<<0)
789
790 #define ILK_DISPLAY_CHICKEN1 0x42000
791 #define ILK_FBCQ_DIS (1<<22)
792 #define ILK_PABSTRETCH_DIS (1<<21)
793
794
795 /*
796 * Framebuffer compression for Sandybridge
797 *
798 * The following two registers are of type GTTMMADR
799 */
800 #define SNB_DPFC_CTL_SA 0x100100
801 #define SNB_CPU_FENCE_ENABLE (1<<29)
802 #define DPFC_CPU_FENCE_OFFSET 0x100104
803
804
805 /*
806 * GPIO regs
807 */
808 #define GPIOA 0x5010
809 #define GPIOB 0x5014
810 #define GPIOC 0x5018
811 #define GPIOD 0x501c
812 #define GPIOE 0x5020
813 #define GPIOF 0x5024
814 #define GPIOG 0x5028
815 #define GPIOH 0x502c
816 # define GPIO_CLOCK_DIR_MASK (1 << 0)
817 # define GPIO_CLOCK_DIR_IN (0 << 1)
818 # define GPIO_CLOCK_DIR_OUT (1 << 1)
819 # define GPIO_CLOCK_VAL_MASK (1 << 2)
820 # define GPIO_CLOCK_VAL_OUT (1 << 3)
821 # define GPIO_CLOCK_VAL_IN (1 << 4)
822 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
823 # define GPIO_DATA_DIR_MASK (1 << 8)
824 # define GPIO_DATA_DIR_IN (0 << 9)
825 # define GPIO_DATA_DIR_OUT (1 << 9)
826 # define GPIO_DATA_VAL_MASK (1 << 10)
827 # define GPIO_DATA_VAL_OUT (1 << 11)
828 # define GPIO_DATA_VAL_IN (1 << 12)
829 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
830
831 #define GMBUS0 0x5100 /* clock/port select */
832 #define GMBUS_RATE_100KHZ (0<<8)
833 #define GMBUS_RATE_50KHZ (1<<8)
834 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
835 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
836 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
837 #define GMBUS_PORT_DISABLED 0
838 #define GMBUS_PORT_SSC 1
839 #define GMBUS_PORT_VGADDC 2
840 #define GMBUS_PORT_PANEL 3
841 #define GMBUS_PORT_DPC 4 /* HDMIC */
842 #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
843 #define GMBUS_PORT_DPD 6 /* HDMID */
844 #define GMBUS_PORT_RESERVED 7 /* 7 reserved */
845 #define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
846 #define GMBUS1 0x5104 /* command/status */
847 #define GMBUS_SW_CLR_INT (1<<31)
848 #define GMBUS_SW_RDY (1<<30)
849 #define GMBUS_ENT (1<<29) /* enable timeout */
850 #define GMBUS_CYCLE_NONE (0<<25)
851 #define GMBUS_CYCLE_WAIT (1<<25)
852 #define GMBUS_CYCLE_INDEX (2<<25)
853 #define GMBUS_CYCLE_STOP (4<<25)
854 #define GMBUS_BYTE_COUNT_SHIFT 16
855 #define GMBUS_SLAVE_INDEX_SHIFT 8
856 #define GMBUS_SLAVE_ADDR_SHIFT 1
857 #define GMBUS_SLAVE_READ (1<<0)
858 #define GMBUS_SLAVE_WRITE (0<<0)
859 #define GMBUS2 0x5108 /* status */
860 #define GMBUS_INUSE (1<<15)
861 #define GMBUS_HW_WAIT_PHASE (1<<14)
862 #define GMBUS_STALL_TIMEOUT (1<<13)
863 #define GMBUS_INT (1<<12)
864 #define GMBUS_HW_RDY (1<<11)
865 #define GMBUS_SATOER (1<<10)
866 #define GMBUS_ACTIVE (1<<9)
867 #define GMBUS3 0x510c /* data buffer bytes 3-0 */
868 #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
869 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
870 #define GMBUS_NAK_EN (1<<3)
871 #define GMBUS_IDLE_EN (1<<2)
872 #define GMBUS_HW_WAIT_EN (1<<1)
873 #define GMBUS_HW_RDY_EN (1<<0)
874 #define GMBUS5 0x5120 /* byte index */
875 #define GMBUS_2BYTE_INDEX_EN (1<<31)
876
877 /*
878 * Clock control & power management
879 */
880
881 #define VGA0 0x6000
882 #define VGA1 0x6004
883 #define VGA_PD 0x6010
884 #define VGA0_PD_P2_DIV_4 (1 << 7)
885 #define VGA0_PD_P1_DIV_2 (1 << 5)
886 #define VGA0_PD_P1_SHIFT 0
887 #define VGA0_PD_P1_MASK (0x1f << 0)
888 #define VGA1_PD_P2_DIV_4 (1 << 15)
889 #define VGA1_PD_P1_DIV_2 (1 << 13)
890 #define VGA1_PD_P1_SHIFT 8
891 #define VGA1_PD_P1_MASK (0x1f << 8)
892 #define _DPLL_A 0x06014
893 #define _DPLL_B 0x06018
894 #define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
895 #define DPLL_VCO_ENABLE (1 << 31)
896 #define DPLL_DVO_HIGH_SPEED (1 << 30)
897 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
898 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
899 #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
900 #define DPLL_VGA_MODE_DIS (1 << 28)
901 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
902 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
903 #define DPLL_MODE_MASK (3 << 26)
904 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
905 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
906 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
907 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
908 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
909 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
910 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
911 #define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
912
913 #define SRX_INDEX 0x3c4
914 #define SRX_DATA 0x3c5
915 #define SR01 1
916 #define SR01_SCREEN_OFF (1<<5)
917
918 #define PPCR 0x61204
919 #define PPCR_ON (1<<0)
920
921 #define DVOB 0x61140
922 #define DVOB_ON (1<<31)
923 #define DVOC 0x61160
924 #define DVOC_ON (1<<31)
925 #define LVDS 0x61180
926 #define LVDS_ON (1<<31)
927
928 /* Scratch pad debug 0 reg:
929 */
930 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
931 /*
932 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
933 * this field (only one bit may be set).
934 */
935 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
936 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
937 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
938 /* i830, required in DVO non-gang */
939 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
940 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
941 #define PLL_REF_INPUT_DREFCLK (0 << 13)
942 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
943 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
944 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
945 #define PLL_REF_INPUT_MASK (3 << 13)
946 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
947 /* Ironlake */
948 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
949 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
950 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
951 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
952 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
953
954 /*
955 * Parallel to Serial Load Pulse phase selection.
956 * Selects the phase for the 10X DPLL clock for the PCIe
957 * digital display port. The range is 4 to 13; 10 or more
958 * is just a flip delay. The default is 6
959 */
960 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
961 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
962 /*
963 * SDVO multiplier for 945G/GM. Not used on 965.
964 */
965 #define SDVO_MULTIPLIER_MASK 0x000000ff
966 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
967 #define SDVO_MULTIPLIER_SHIFT_VGA 0
968 #define _DPLL_A_MD 0x0601c /* 965+ only */
969 /*
970 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
971 *
972 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
973 */
974 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
975 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
976 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
977 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
978 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
979 /*
980 * SDVO/UDI pixel multiplier.
981 *
982 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
983 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
984 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
985 * dummy bytes in the datastream at an increased clock rate, with both sides of
986 * the link knowing how many bytes are fill.
987 *
988 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
989 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
990 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
991 * through an SDVO command.
992 *
993 * This register field has values of multiplication factor minus 1, with
994 * a maximum multiplier of 5 for SDVO.
995 */
996 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
997 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
998 /*
999 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1000 * This best be set to the default value (3) or the CRT won't work. No,
1001 * I don't entirely understand what this does...
1002 */
1003 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1004 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
1005 #define _DPLL_B_MD 0x06020 /* 965+ only */
1006 #define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
1007
1008 #define _FPA0 0x06040
1009 #define _FPA1 0x06044
1010 #define _FPB0 0x06048
1011 #define _FPB1 0x0604c
1012 #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1013 #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
1014 #define FP_N_DIV_MASK 0x003f0000
1015 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
1016 #define FP_N_DIV_SHIFT 16
1017 #define FP_M1_DIV_MASK 0x00003f00
1018 #define FP_M1_DIV_SHIFT 8
1019 #define FP_M2_DIV_MASK 0x0000003f
1020 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
1021 #define FP_M2_DIV_SHIFT 0
1022 #define DPLL_TEST 0x606c
1023 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1024 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1025 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1026 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1027 #define DPLLB_TEST_N_BYPASS (1 << 19)
1028 #define DPLLB_TEST_M_BYPASS (1 << 18)
1029 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1030 #define DPLLA_TEST_N_BYPASS (1 << 3)
1031 #define DPLLA_TEST_M_BYPASS (1 << 2)
1032 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1033 #define D_STATE 0x6104
1034 #define DSTATE_GFX_RESET_I830 (1<<6)
1035 #define DSTATE_PLL_D3_OFF (1<<3)
1036 #define DSTATE_GFX_CLOCK_GATING (1<<1)
1037 #define DSTATE_DOT_CLOCK_GATING (1<<0)
1038 #define DSPCLK_GATE_D 0x6200
1039 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1040 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1041 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1042 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1043 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1044 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1045 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1046 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1047 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1048 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1049 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1050 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1051 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1052 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1053 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1054 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1055 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1056 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1057 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1058 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1059 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1060 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1061 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1062 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1063 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1064 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1065 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1066 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1067 /**
1068 * This bit must be set on the 830 to prevent hangs when turning off the
1069 * overlay scaler.
1070 */
1071 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1072 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1073 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1074 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1075 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1076
1077 #define RENCLK_GATE_D1 0x6204
1078 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1079 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1080 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1081 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1082 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1083 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1084 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1085 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1086 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
1087 /** This bit must be unset on 855,865 */
1088 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
1089 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1090 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
1091 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
1092 /** This bit must be set on 855,865. */
1093 # define SV_CLOCK_GATE_DISABLE (1 << 0)
1094 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1095 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1096 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1097 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1098 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1099 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1100 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1101 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1102 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1103 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1104 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1105 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1106 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1107 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1108 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1109 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1110 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1111
1112 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1113 /** This bit must always be set on 965G/965GM */
1114 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1115 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1116 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1117 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1118 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1119 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1120 /** This bit must always be set on 965G */
1121 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1122 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1123 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1124 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1125 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1126 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1127 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1128 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1129 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1130 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1131 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1132 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1133 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1134 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1135 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1136 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1137 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1138 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1139 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1140
1141 #define RENCLK_GATE_D2 0x6208
1142 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1143 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1144 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1145 #define RAMCLK_GATE_D 0x6210 /* CRL only */
1146 #define DEUC 0x6214 /* CRL only */
1147
1148 #define FW_BLC_SELF_VLV 0x6500
1149 #define FW_CSPWRDWNEN (1<<15)
1150
1151 /*
1152 * Palette regs
1153 */
1154
1155 #define _PALETTE_A 0x0a000
1156 #define _PALETTE_B 0x0a800
1157 #define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
1158
1159 /* MCH MMIO space */
1160
1161 /*
1162 * MCHBAR mirror.
1163 *
1164 * This mirrors the MCHBAR MMIO space whose location is determined by
1165 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1166 * every way. It is not accessible from the CP register read instructions.
1167 *
1168 */
1169 #define MCHBAR_MIRROR_BASE 0x10000
1170
1171 #define MCHBAR_MIRROR_BASE_SNB 0x140000
1172
1173 /** 915-945 and GM965 MCH register controlling DRAM channel access */
1174 #define DCC 0x10200
1175 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1176 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1177 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1178 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
1179 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
1180 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
1181
1182 /** Pineview MCH register contains DDR3 setting */
1183 #define CSHRDDR3CTL 0x101a8
1184 #define CSHRDDR3CTL_DDR3 (1 << 2)
1185
1186 /** 965 MCH register controlling DRAM channel configuration */
1187 #define C0DRB3 0x10206
1188 #define C1DRB3 0x10606
1189
1190 /** snb MCH registers for reading the DRAM channel configuration */
1191 #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1192 #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1193 #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1194 #define MAD_DIMM_ECC_MASK (0x3 << 24)
1195 #define MAD_DIMM_ECC_OFF (0x0 << 24)
1196 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1197 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1198 #define MAD_DIMM_ECC_ON (0x3 << 24)
1199 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1200 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1201 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1202 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1203 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1204 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1205 #define MAD_DIMM_A_SELECT (0x1 << 16)
1206 /* DIMM sizes are in multiples of 256mb. */
1207 #define MAD_DIMM_B_SIZE_SHIFT 8
1208 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1209 #define MAD_DIMM_A_SIZE_SHIFT 0
1210 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1211
1212
1213 /* Clocking configuration register */
1214 #define CLKCFG 0x10c00
1215 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
1216 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1217 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1218 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1219 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1220 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
1221 /* Note, below two are guess */
1222 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
1223 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
1224 #define CLKCFG_FSB_MASK (7 << 0)
1225 #define CLKCFG_MEM_533 (1 << 4)
1226 #define CLKCFG_MEM_667 (2 << 4)
1227 #define CLKCFG_MEM_800 (3 << 4)
1228 #define CLKCFG_MEM_MASK (7 << 4)
1229
1230 #define TSC1 0x11001
1231 #define TSE (1<<0)
1232 #define TR1 0x11006
1233 #define TSFS 0x11020
1234 #define TSFS_SLOPE_MASK 0x0000ff00
1235 #define TSFS_SLOPE_SHIFT 8
1236 #define TSFS_INTR_MASK 0x000000ff
1237
1238 #define CRSTANDVID 0x11100
1239 #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1240 #define PXVFREQ_PX_MASK 0x7f000000
1241 #define PXVFREQ_PX_SHIFT 24
1242 #define VIDFREQ_BASE 0x11110
1243 #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1244 #define VIDFREQ2 0x11114
1245 #define VIDFREQ3 0x11118
1246 #define VIDFREQ4 0x1111c
1247 #define VIDFREQ_P0_MASK 0x1f000000
1248 #define VIDFREQ_P0_SHIFT 24
1249 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1250 #define VIDFREQ_P0_CSCLK_SHIFT 20
1251 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1252 #define VIDFREQ_P0_CRCLK_SHIFT 16
1253 #define VIDFREQ_P1_MASK 0x00001f00
1254 #define VIDFREQ_P1_SHIFT 8
1255 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1256 #define VIDFREQ_P1_CSCLK_SHIFT 4
1257 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1258 #define INTTOEXT_BASE_ILK 0x11300
1259 #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1260 #define INTTOEXT_MAP3_SHIFT 24
1261 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1262 #define INTTOEXT_MAP2_SHIFT 16
1263 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1264 #define INTTOEXT_MAP1_SHIFT 8
1265 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1266 #define INTTOEXT_MAP0_SHIFT 0
1267 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1268 #define MEMSWCTL 0x11170 /* Ironlake only */
1269 #define MEMCTL_CMD_MASK 0xe000
1270 #define MEMCTL_CMD_SHIFT 13
1271 #define MEMCTL_CMD_RCLK_OFF 0
1272 #define MEMCTL_CMD_RCLK_ON 1
1273 #define MEMCTL_CMD_CHFREQ 2
1274 #define MEMCTL_CMD_CHVID 3
1275 #define MEMCTL_CMD_VMMOFF 4
1276 #define MEMCTL_CMD_VMMON 5
1277 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1278 when command complete */
1279 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1280 #define MEMCTL_FREQ_SHIFT 8
1281 #define MEMCTL_SFCAVM (1<<7)
1282 #define MEMCTL_TGT_VID_MASK 0x007f
1283 #define MEMIHYST 0x1117c
1284 #define MEMINTREN 0x11180 /* 16 bits */
1285 #define MEMINT_RSEXIT_EN (1<<8)
1286 #define MEMINT_CX_SUPR_EN (1<<7)
1287 #define MEMINT_CONT_BUSY_EN (1<<6)
1288 #define MEMINT_AVG_BUSY_EN (1<<5)
1289 #define MEMINT_EVAL_CHG_EN (1<<4)
1290 #define MEMINT_MON_IDLE_EN (1<<3)
1291 #define MEMINT_UP_EVAL_EN (1<<2)
1292 #define MEMINT_DOWN_EVAL_EN (1<<1)
1293 #define MEMINT_SW_CMD_EN (1<<0)
1294 #define MEMINTRSTR 0x11182 /* 16 bits */
1295 #define MEM_RSEXIT_MASK 0xc000
1296 #define MEM_RSEXIT_SHIFT 14
1297 #define MEM_CONT_BUSY_MASK 0x3000
1298 #define MEM_CONT_BUSY_SHIFT 12
1299 #define MEM_AVG_BUSY_MASK 0x0c00
1300 #define MEM_AVG_BUSY_SHIFT 10
1301 #define MEM_EVAL_CHG_MASK 0x0300
1302 #define MEM_EVAL_BUSY_SHIFT 8
1303 #define MEM_MON_IDLE_MASK 0x00c0
1304 #define MEM_MON_IDLE_SHIFT 6
1305 #define MEM_UP_EVAL_MASK 0x0030
1306 #define MEM_UP_EVAL_SHIFT 4
1307 #define MEM_DOWN_EVAL_MASK 0x000c
1308 #define MEM_DOWN_EVAL_SHIFT 2
1309 #define MEM_SW_CMD_MASK 0x0003
1310 #define MEM_INT_STEER_GFX 0
1311 #define MEM_INT_STEER_CMR 1
1312 #define MEM_INT_STEER_SMI 2
1313 #define MEM_INT_STEER_SCI 3
1314 #define MEMINTRSTS 0x11184
1315 #define MEMINT_RSEXIT (1<<7)
1316 #define MEMINT_CONT_BUSY (1<<6)
1317 #define MEMINT_AVG_BUSY (1<<5)
1318 #define MEMINT_EVAL_CHG (1<<4)
1319 #define MEMINT_MON_IDLE (1<<3)
1320 #define MEMINT_UP_EVAL (1<<2)
1321 #define MEMINT_DOWN_EVAL (1<<1)
1322 #define MEMINT_SW_CMD (1<<0)
1323 #define MEMMODECTL 0x11190
1324 #define MEMMODE_BOOST_EN (1<<31)
1325 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1326 #define MEMMODE_BOOST_FREQ_SHIFT 24
1327 #define MEMMODE_IDLE_MODE_MASK 0x00030000
1328 #define MEMMODE_IDLE_MODE_SHIFT 16
1329 #define MEMMODE_IDLE_MODE_EVAL 0
1330 #define MEMMODE_IDLE_MODE_CONT 1
1331 #define MEMMODE_HWIDLE_EN (1<<15)
1332 #define MEMMODE_SWMODE_EN (1<<14)
1333 #define MEMMODE_RCLK_GATE (1<<13)
1334 #define MEMMODE_HW_UPDATE (1<<12)
1335 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1336 #define MEMMODE_FSTART_SHIFT 8
1337 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1338 #define MEMMODE_FMAX_SHIFT 4
1339 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1340 #define RCBMAXAVG 0x1119c
1341 #define MEMSWCTL2 0x1119e /* Cantiga only */
1342 #define SWMEMCMD_RENDER_OFF (0 << 13)
1343 #define SWMEMCMD_RENDER_ON (1 << 13)
1344 #define SWMEMCMD_SWFREQ (2 << 13)
1345 #define SWMEMCMD_TARVID (3 << 13)
1346 #define SWMEMCMD_VRM_OFF (4 << 13)
1347 #define SWMEMCMD_VRM_ON (5 << 13)
1348 #define CMDSTS (1<<12)
1349 #define SFCAVM (1<<11)
1350 #define SWFREQ_MASK 0x0380 /* P0-7 */
1351 #define SWFREQ_SHIFT 7
1352 #define TARVID_MASK 0x001f
1353 #define MEMSTAT_CTG 0x111a0
1354 #define RCBMINAVG 0x111a0
1355 #define RCUPEI 0x111b0
1356 #define RCDNEI 0x111b4
1357 #define RSTDBYCTL 0x111b8
1358 #define RS1EN (1<<31)
1359 #define RS2EN (1<<30)
1360 #define RS3EN (1<<29)
1361 #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1362 #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1363 #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1364 #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1365 #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1366 #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1367 #define RSX_STATUS_MASK (7<<20)
1368 #define RSX_STATUS_ON (0<<20)
1369 #define RSX_STATUS_RC1 (1<<20)
1370 #define RSX_STATUS_RC1E (2<<20)
1371 #define RSX_STATUS_RS1 (3<<20)
1372 #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1373 #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1374 #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1375 #define RSX_STATUS_RSVD2 (7<<20)
1376 #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1377 #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1378 #define JRSC (1<<17) /* rsx coupled to cpu c-state */
1379 #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1380 #define RS1CONTSAV_MASK (3<<14)
1381 #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1382 #define RS1CONTSAV_RSVD (1<<14)
1383 #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1384 #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1385 #define NORMSLEXLAT_MASK (3<<12)
1386 #define SLOW_RS123 (0<<12)
1387 #define SLOW_RS23 (1<<12)
1388 #define SLOW_RS3 (2<<12)
1389 #define NORMAL_RS123 (3<<12)
1390 #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1391 #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1392 #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1393 #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1394 #define RS_CSTATE_MASK (3<<4)
1395 #define RS_CSTATE_C367_RS1 (0<<4)
1396 #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1397 #define RS_CSTATE_RSVD (2<<4)
1398 #define RS_CSTATE_C367_RS2 (3<<4)
1399 #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1400 #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
1401 #define VIDCTL 0x111c0
1402 #define VIDSTS 0x111c8
1403 #define VIDSTART 0x111cc /* 8 bits */
1404 #define MEMSTAT_ILK 0x111f8
1405 #define MEMSTAT_VID_MASK 0x7f00
1406 #define MEMSTAT_VID_SHIFT 8
1407 #define MEMSTAT_PSTATE_MASK 0x00f8
1408 #define MEMSTAT_PSTATE_SHIFT 3
1409 #define MEMSTAT_MON_ACTV (1<<2)
1410 #define MEMSTAT_SRC_CTL_MASK 0x0003
1411 #define MEMSTAT_SRC_CTL_CORE 0
1412 #define MEMSTAT_SRC_CTL_TRB 1
1413 #define MEMSTAT_SRC_CTL_THM 2
1414 #define MEMSTAT_SRC_CTL_STDBY 3
1415 #define RCPREVBSYTUPAVG 0x113b8
1416 #define RCPREVBSYTDNAVG 0x113bc
1417 #define PMMISC 0x11214
1418 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
1419 #define SDEW 0x1124c
1420 #define CSIEW0 0x11250
1421 #define CSIEW1 0x11254
1422 #define CSIEW2 0x11258
1423 #define PEW 0x1125c
1424 #define DEW 0x11270
1425 #define MCHAFE 0x112c0
1426 #define CSIEC 0x112e0
1427 #define DMIEC 0x112e4
1428 #define DDREC 0x112e8
1429 #define PEG0EC 0x112ec
1430 #define PEG1EC 0x112f0
1431 #define GFXEC 0x112f4
1432 #define RPPREVBSYTUPAVG 0x113b8
1433 #define RPPREVBSYTDNAVG 0x113bc
1434 #define ECR 0x11600
1435 #define ECR_GPFE (1<<31)
1436 #define ECR_IMONE (1<<30)
1437 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1438 #define OGW0 0x11608
1439 #define OGW1 0x1160c
1440 #define EG0 0x11610
1441 #define EG1 0x11614
1442 #define EG2 0x11618
1443 #define EG3 0x1161c
1444 #define EG4 0x11620
1445 #define EG5 0x11624
1446 #define EG6 0x11628
1447 #define EG7 0x1162c
1448 #define PXW 0x11664
1449 #define PXWL 0x11680
1450 #define LCFUSE02 0x116c0
1451 #define LCFUSE_HIV_MASK 0x000000ff
1452 #define CSIPLL0 0x12c10
1453 #define DDRMPLL1 0X12c20
1454 #define PEG_BAND_GAP_DATA 0x14d68
1455
1456 #define GEN6_GT_PERF_STATUS 0x145948
1457 #define GEN6_RP_STATE_LIMITS 0x145994
1458 #define GEN6_RP_STATE_CAP 0x145998
1459
1460 /*
1461 * Logical Context regs
1462 */
1463 #define CCID 0x2180
1464 #define CCID_EN (1<<0)
1465 /*
1466 * Overlay regs
1467 */
1468
1469 #define OVADD 0x30000
1470 #define DOVSTA 0x30008
1471 #define OC_BUF (0x3<<20)
1472 #define OGAMC5 0x30010
1473 #define OGAMC4 0x30014
1474 #define OGAMC3 0x30018
1475 #define OGAMC2 0x3001c
1476 #define OGAMC1 0x30020
1477 #define OGAMC0 0x30024
1478
1479 /*
1480 * Display engine regs
1481 */
1482
1483 /* Pipe A timing regs */
1484 #define _HTOTAL_A 0x60000
1485 #define _HBLANK_A 0x60004
1486 #define _HSYNC_A 0x60008
1487 #define _VTOTAL_A 0x6000c
1488 #define _VBLANK_A 0x60010
1489 #define _VSYNC_A 0x60014
1490 #define _PIPEASRC 0x6001c
1491 #define _BCLRPAT_A 0x60020
1492 #define _VSYNCSHIFT_A 0x60028
1493
1494 /* Pipe B timing regs */
1495 #define _HTOTAL_B 0x61000
1496 #define _HBLANK_B 0x61004
1497 #define _HSYNC_B 0x61008
1498 #define _VTOTAL_B 0x6100c
1499 #define _VBLANK_B 0x61010
1500 #define _VSYNC_B 0x61014
1501 #define _PIPEBSRC 0x6101c
1502 #define _BCLRPAT_B 0x61020
1503 #define _VSYNCSHIFT_B 0x61028
1504
1505
1506 #define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1507 #define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1508 #define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1509 #define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1510 #define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1511 #define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1512 #define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
1513 #define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
1514
1515 /* VGA port control */
1516 #define ADPA 0x61100
1517 #define ADPA_DAC_ENABLE (1<<31)
1518 #define ADPA_DAC_DISABLE 0
1519 #define ADPA_PIPE_SELECT_MASK (1<<30)
1520 #define ADPA_PIPE_A_SELECT 0
1521 #define ADPA_PIPE_B_SELECT (1<<30)
1522 #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
1523 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
1524 #define ADPA_SETS_HVPOLARITY 0
1525 #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1526 #define ADPA_VSYNC_CNTL_ENABLE 0
1527 #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1528 #define ADPA_HSYNC_CNTL_ENABLE 0
1529 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1530 #define ADPA_VSYNC_ACTIVE_LOW 0
1531 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1532 #define ADPA_HSYNC_ACTIVE_LOW 0
1533 #define ADPA_DPMS_MASK (~(3<<10))
1534 #define ADPA_DPMS_ON (0<<10)
1535 #define ADPA_DPMS_SUSPEND (1<<10)
1536 #define ADPA_DPMS_STANDBY (2<<10)
1537 #define ADPA_DPMS_OFF (3<<10)
1538
1539
1540 /* Hotplug control (945+ only) */
1541 #define PORT_HOTPLUG_EN 0x61110
1542 #define HDMIB_HOTPLUG_INT_EN (1 << 29)
1543 #define DPB_HOTPLUG_INT_EN (1 << 29)
1544 #define HDMIC_HOTPLUG_INT_EN (1 << 28)
1545 #define DPC_HOTPLUG_INT_EN (1 << 28)
1546 #define HDMID_HOTPLUG_INT_EN (1 << 27)
1547 #define DPD_HOTPLUG_INT_EN (1 << 27)
1548 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
1549 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
1550 #define TV_HOTPLUG_INT_EN (1 << 18)
1551 #define CRT_HOTPLUG_INT_EN (1 << 9)
1552 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
1553 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1554 /* must use period 64 on GM45 according to docs */
1555 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1556 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1557 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1558 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1559 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1560 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1561 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1562 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1563 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1564 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1565 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1566 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
1567
1568 #define PORT_HOTPLUG_STAT 0x61114
1569 #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
1570 #define DPB_HOTPLUG_INT_STATUS (1 << 29)
1571 #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
1572 #define DPC_HOTPLUG_INT_STATUS (1 << 28)
1573 #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
1574 #define DPD_HOTPLUG_INT_STATUS (1 << 27)
1575 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
1576 #define TV_HOTPLUG_INT_STATUS (1 << 10)
1577 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1578 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1579 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1580 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1581 #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1582 #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1583
1584 /* SDVO port control */
1585 #define SDVOB 0x61140
1586 #define SDVOC 0x61160
1587 #define SDVO_ENABLE (1 << 31)
1588 #define SDVO_PIPE_B_SELECT (1 << 30)
1589 #define SDVO_STALL_SELECT (1 << 29)
1590 #define SDVO_INTERRUPT_ENABLE (1 << 26)
1591 /**
1592 * 915G/GM SDVO pixel multiplier.
1593 *
1594 * Programmed value is multiplier - 1, up to 5x.
1595 *
1596 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1597 */
1598 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1599 #define SDVO_PORT_MULTIPLY_SHIFT 23
1600 #define SDVO_PHASE_SELECT_MASK (15 << 19)
1601 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1602 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1603 #define SDVOC_GANG_MODE (1 << 16)
1604 #define SDVO_ENCODING_SDVO (0x0 << 10)
1605 #define SDVO_ENCODING_HDMI (0x2 << 10)
1606 /** Requird for HDMI operation */
1607 #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
1608 #define SDVO_COLOR_RANGE_16_235 (1 << 8)
1609 #define SDVO_BORDER_ENABLE (1 << 7)
1610 #define SDVO_AUDIO_ENABLE (1 << 6)
1611 /** New with 965, default is to be set */
1612 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1613 /** New with 965, default is to be set */
1614 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1615 #define SDVOB_PCIE_CONCURRENCY (1 << 3)
1616 #define SDVO_DETECTED (1 << 2)
1617 /* Bits to be preserved when writing */
1618 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1619 #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1620
1621 /* DVO port control */
1622 #define DVOA 0x61120
1623 #define DVOB 0x61140
1624 #define DVOC 0x61160
1625 #define DVO_ENABLE (1 << 31)
1626 #define DVO_PIPE_B_SELECT (1 << 30)
1627 #define DVO_PIPE_STALL_UNUSED (0 << 28)
1628 #define DVO_PIPE_STALL (1 << 28)
1629 #define DVO_PIPE_STALL_TV (2 << 28)
1630 #define DVO_PIPE_STALL_MASK (3 << 28)
1631 #define DVO_USE_VGA_SYNC (1 << 15)
1632 #define DVO_DATA_ORDER_I740 (0 << 14)
1633 #define DVO_DATA_ORDER_FP (1 << 14)
1634 #define DVO_VSYNC_DISABLE (1 << 11)
1635 #define DVO_HSYNC_DISABLE (1 << 10)
1636 #define DVO_VSYNC_TRISTATE (1 << 9)
1637 #define DVO_HSYNC_TRISTATE (1 << 8)
1638 #define DVO_BORDER_ENABLE (1 << 7)
1639 #define DVO_DATA_ORDER_GBRG (1 << 6)
1640 #define DVO_DATA_ORDER_RGGB (0 << 6)
1641 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1642 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1643 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1644 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1645 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1646 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1647 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1648 #define DVO_PRESERVE_MASK (0x7<<24)
1649 #define DVOA_SRCDIM 0x61124
1650 #define DVOB_SRCDIM 0x61144
1651 #define DVOC_SRCDIM 0x61164
1652 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1653 #define DVO_SRCDIM_VERTICAL_SHIFT 0
1654
1655 /* LVDS port control */
1656 #define LVDS 0x61180
1657 /*
1658 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1659 * the DPLL semantics change when the LVDS is assigned to that pipe.
1660 */
1661 #define LVDS_PORT_EN (1 << 31)
1662 /* Selects pipe B for LVDS data. Must be set on pre-965. */
1663 #define LVDS_PIPEB_SELECT (1 << 30)
1664 #define LVDS_PIPE_MASK (1 << 30)
1665 #define LVDS_PIPE(pipe) ((pipe) << 30)
1666 /* LVDS dithering flag on 965/g4x platform */
1667 #define LVDS_ENABLE_DITHER (1 << 25)
1668 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
1669 #define LVDS_VSYNC_POLARITY (1 << 21)
1670 #define LVDS_HSYNC_POLARITY (1 << 20)
1671
1672 /* Enable border for unscaled (or aspect-scaled) display */
1673 #define LVDS_BORDER_ENABLE (1 << 15)
1674 /*
1675 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1676 * pixel.
1677 */
1678 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1679 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1680 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1681 /*
1682 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1683 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1684 * on.
1685 */
1686 #define LVDS_A3_POWER_MASK (3 << 6)
1687 #define LVDS_A3_POWER_DOWN (0 << 6)
1688 #define LVDS_A3_POWER_UP (3 << 6)
1689 /*
1690 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1691 * is set.
1692 */
1693 #define LVDS_CLKB_POWER_MASK (3 << 4)
1694 #define LVDS_CLKB_POWER_DOWN (0 << 4)
1695 #define LVDS_CLKB_POWER_UP (3 << 4)
1696 /*
1697 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1698 * setting for whether we are in dual-channel mode. The B3 pair will
1699 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1700 */
1701 #define LVDS_B0B3_POWER_MASK (3 << 2)
1702 #define LVDS_B0B3_POWER_DOWN (0 << 2)
1703 #define LVDS_B0B3_POWER_UP (3 << 2)
1704
1705 /* Video Data Island Packet control */
1706 #define VIDEO_DIP_DATA 0x61178
1707 #define VIDEO_DIP_CTL 0x61170
1708 /* Pre HSW: */
1709 #define VIDEO_DIP_ENABLE (1 << 31)
1710 #define VIDEO_DIP_PORT_B (1 << 29)
1711 #define VIDEO_DIP_PORT_C (2 << 29)
1712 #define VIDEO_DIP_PORT_D (3 << 29)
1713 #define VIDEO_DIP_PORT_MASK (3 << 29)
1714 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
1715 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1716 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
1717 #define VIDEO_DIP_SELECT_AVI (0 << 19)
1718 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1719 #define VIDEO_DIP_SELECT_SPD (3 << 19)
1720 #define VIDEO_DIP_SELECT_MASK (3 << 19)
1721 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
1722 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1723 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1724 #define VIDEO_DIP_FREQ_MASK (3 << 16)
1725 /* HSW and later: */
1726 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
1727 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
1728
1729 /* Panel power sequencing */
1730 #define PP_STATUS 0x61200
1731 #define PP_ON (1 << 31)
1732 /*
1733 * Indicates that all dependencies of the panel are on:
1734 *
1735 * - PLL enabled
1736 * - pipe enabled
1737 * - LVDS/DVOB/DVOC on
1738 */
1739 #define PP_READY (1 << 30)
1740 #define PP_SEQUENCE_NONE (0 << 28)
1741 #define PP_SEQUENCE_POWER_UP (1 << 28)
1742 #define PP_SEQUENCE_POWER_DOWN (2 << 28)
1743 #define PP_SEQUENCE_MASK (3 << 28)
1744 #define PP_SEQUENCE_SHIFT 28
1745 #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
1746 #define PP_SEQUENCE_STATE_MASK 0x0000000f
1747 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1748 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1749 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1750 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1751 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1752 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1753 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1754 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1755 #define PP_SEQUENCE_STATE_RESET (0xf << 0)
1756 #define PP_CONTROL 0x61204
1757 #define POWER_TARGET_ON (1 << 0)
1758 #define PP_ON_DELAYS 0x61208
1759 #define PP_OFF_DELAYS 0x6120c
1760 #define PP_DIVISOR 0x61210
1761
1762 /* Panel fitting */
1763 #define PFIT_CONTROL 0x61230
1764 #define PFIT_ENABLE (1 << 31)
1765 #define PFIT_PIPE_MASK (3 << 29)
1766 #define PFIT_PIPE_SHIFT 29
1767 #define VERT_INTERP_DISABLE (0 << 10)
1768 #define VERT_INTERP_BILINEAR (1 << 10)
1769 #define VERT_INTERP_MASK (3 << 10)
1770 #define VERT_AUTO_SCALE (1 << 9)
1771 #define HORIZ_INTERP_DISABLE (0 << 6)
1772 #define HORIZ_INTERP_BILINEAR (1 << 6)
1773 #define HORIZ_INTERP_MASK (3 << 6)
1774 #define HORIZ_AUTO_SCALE (1 << 5)
1775 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
1776 #define PFIT_FILTER_FUZZY (0 << 24)
1777 #define PFIT_SCALING_AUTO (0 << 26)
1778 #define PFIT_SCALING_PROGRAMMED (1 << 26)
1779 #define PFIT_SCALING_PILLAR (2 << 26)
1780 #define PFIT_SCALING_LETTER (3 << 26)
1781 #define PFIT_PGM_RATIOS 0x61234
1782 #define PFIT_VERT_SCALE_MASK 0xfff00000
1783 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1784 /* Pre-965 */
1785 #define PFIT_VERT_SCALE_SHIFT 20
1786 #define PFIT_VERT_SCALE_MASK 0xfff00000
1787 #define PFIT_HORIZ_SCALE_SHIFT 4
1788 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1789 /* 965+ */
1790 #define PFIT_VERT_SCALE_SHIFT_965 16
1791 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1792 #define PFIT_HORIZ_SCALE_SHIFT_965 0
1793 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1794
1795 #define PFIT_AUTO_RATIOS 0x61238
1796
1797 /* Backlight control */
1798 #define BLC_PWM_CTL 0x61254
1799 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1800 #define BLC_PWM_CTL2 0x61250 /* 965+ only */
1801 #define BLM_COMBINATION_MODE (1 << 30)
1802 /*
1803 * This is the most significant 15 bits of the number of backlight cycles in a
1804 * complete cycle of the modulated backlight control.
1805 *
1806 * The actual value is this field multiplied by two.
1807 */
1808 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1809 #define BLM_LEGACY_MODE (1 << 16)
1810 /*
1811 * This is the number of cycles out of the backlight modulation cycle for which
1812 * the backlight is on.
1813 *
1814 * This field must be no greater than the number of cycles in the complete
1815 * backlight modulation cycle.
1816 */
1817 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1818 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1819
1820 #define BLC_HIST_CTL 0x61260
1821
1822 /* TV port control */
1823 #define TV_CTL 0x68000
1824 /** Enables the TV encoder */
1825 # define TV_ENC_ENABLE (1 << 31)
1826 /** Sources the TV encoder input from pipe B instead of A. */
1827 # define TV_ENC_PIPEB_SELECT (1 << 30)
1828 /** Outputs composite video (DAC A only) */
1829 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1830 /** Outputs SVideo video (DAC B/C) */
1831 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1832 /** Outputs Component video (DAC A/B/C) */
1833 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1834 /** Outputs Composite and SVideo (DAC A/B/C) */
1835 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1836 # define TV_TRILEVEL_SYNC (1 << 21)
1837 /** Enables slow sync generation (945GM only) */
1838 # define TV_SLOW_SYNC (1 << 20)
1839 /** Selects 4x oversampling for 480i and 576p */
1840 # define TV_OVERSAMPLE_4X (0 << 18)
1841 /** Selects 2x oversampling for 720p and 1080i */
1842 # define TV_OVERSAMPLE_2X (1 << 18)
1843 /** Selects no oversampling for 1080p */
1844 # define TV_OVERSAMPLE_NONE (2 << 18)
1845 /** Selects 8x oversampling */
1846 # define TV_OVERSAMPLE_8X (3 << 18)
1847 /** Selects progressive mode rather than interlaced */
1848 # define TV_PROGRESSIVE (1 << 17)
1849 /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1850 # define TV_PAL_BURST (1 << 16)
1851 /** Field for setting delay of Y compared to C */
1852 # define TV_YC_SKEW_MASK (7 << 12)
1853 /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1854 # define TV_ENC_SDP_FIX (1 << 11)
1855 /**
1856 * Enables a fix for the 915GM only.
1857 *
1858 * Not sure what it does.
1859 */
1860 # define TV_ENC_C0_FIX (1 << 10)
1861 /** Bits that must be preserved by software */
1862 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
1863 # define TV_FUSE_STATE_MASK (3 << 4)
1864 /** Read-only state that reports all features enabled */
1865 # define TV_FUSE_STATE_ENABLED (0 << 4)
1866 /** Read-only state that reports that Macrovision is disabled in hardware*/
1867 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1868 /** Read-only state that reports that TV-out is disabled in hardware. */
1869 # define TV_FUSE_STATE_DISABLED (2 << 4)
1870 /** Normal operation */
1871 # define TV_TEST_MODE_NORMAL (0 << 0)
1872 /** Encoder test pattern 1 - combo pattern */
1873 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
1874 /** Encoder test pattern 2 - full screen vertical 75% color bars */
1875 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
1876 /** Encoder test pattern 3 - full screen horizontal 75% color bars */
1877 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
1878 /** Encoder test pattern 4 - random noise */
1879 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
1880 /** Encoder test pattern 5 - linear color ramps */
1881 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
1882 /**
1883 * This test mode forces the DACs to 50% of full output.
1884 *
1885 * This is used for load detection in combination with TVDAC_SENSE_MASK
1886 */
1887 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1888 # define TV_TEST_MODE_MASK (7 << 0)
1889
1890 #define TV_DAC 0x68004
1891 # define TV_DAC_SAVE 0x00ffff00
1892 /**
1893 * Reports that DAC state change logic has reported change (RO).
1894 *
1895 * This gets cleared when TV_DAC_STATE_EN is cleared
1896 */
1897 # define TVDAC_STATE_CHG (1 << 31)
1898 # define TVDAC_SENSE_MASK (7 << 28)
1899 /** Reports that DAC A voltage is above the detect threshold */
1900 # define TVDAC_A_SENSE (1 << 30)
1901 /** Reports that DAC B voltage is above the detect threshold */
1902 # define TVDAC_B_SENSE (1 << 29)
1903 /** Reports that DAC C voltage is above the detect threshold */
1904 # define TVDAC_C_SENSE (1 << 28)
1905 /**
1906 * Enables DAC state detection logic, for load-based TV detection.
1907 *
1908 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1909 * to off, for load detection to work.
1910 */
1911 # define TVDAC_STATE_CHG_EN (1 << 27)
1912 /** Sets the DAC A sense value to high */
1913 # define TVDAC_A_SENSE_CTL (1 << 26)
1914 /** Sets the DAC B sense value to high */
1915 # define TVDAC_B_SENSE_CTL (1 << 25)
1916 /** Sets the DAC C sense value to high */
1917 # define TVDAC_C_SENSE_CTL (1 << 24)
1918 /** Overrides the ENC_ENABLE and DAC voltage levels */
1919 # define DAC_CTL_OVERRIDE (1 << 7)
1920 /** Sets the slew rate. Must be preserved in software */
1921 # define ENC_TVDAC_SLEW_FAST (1 << 6)
1922 # define DAC_A_1_3_V (0 << 4)
1923 # define DAC_A_1_1_V (1 << 4)
1924 # define DAC_A_0_7_V (2 << 4)
1925 # define DAC_A_MASK (3 << 4)
1926 # define DAC_B_1_3_V (0 << 2)
1927 # define DAC_B_1_1_V (1 << 2)
1928 # define DAC_B_0_7_V (2 << 2)
1929 # define DAC_B_MASK (3 << 2)
1930 # define DAC_C_1_3_V (0 << 0)
1931 # define DAC_C_1_1_V (1 << 0)
1932 # define DAC_C_0_7_V (2 << 0)
1933 # define DAC_C_MASK (3 << 0)
1934
1935 /**
1936 * CSC coefficients are stored in a floating point format with 9 bits of
1937 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1938 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1939 * -1 (0x3) being the only legal negative value.
1940 */
1941 #define TV_CSC_Y 0x68010
1942 # define TV_RY_MASK 0x07ff0000
1943 # define TV_RY_SHIFT 16
1944 # define TV_GY_MASK 0x00000fff
1945 # define TV_GY_SHIFT 0
1946
1947 #define TV_CSC_Y2 0x68014
1948 # define TV_BY_MASK 0x07ff0000
1949 # define TV_BY_SHIFT 16
1950 /**
1951 * Y attenuation for component video.
1952 *
1953 * Stored in 1.9 fixed point.
1954 */
1955 # define TV_AY_MASK 0x000003ff
1956 # define TV_AY_SHIFT 0
1957
1958 #define TV_CSC_U 0x68018
1959 # define TV_RU_MASK 0x07ff0000
1960 # define TV_RU_SHIFT 16
1961 # define TV_GU_MASK 0x000007ff
1962 # define TV_GU_SHIFT 0
1963
1964 #define TV_CSC_U2 0x6801c
1965 # define TV_BU_MASK 0x07ff0000
1966 # define TV_BU_SHIFT 16
1967 /**
1968 * U attenuation for component video.
1969 *
1970 * Stored in 1.9 fixed point.
1971 */
1972 # define TV_AU_MASK 0x000003ff
1973 # define TV_AU_SHIFT 0
1974
1975 #define TV_CSC_V 0x68020
1976 # define TV_RV_MASK 0x0fff0000
1977 # define TV_RV_SHIFT 16
1978 # define TV_GV_MASK 0x000007ff
1979 # define TV_GV_SHIFT 0
1980
1981 #define TV_CSC_V2 0x68024
1982 # define TV_BV_MASK 0x07ff0000
1983 # define TV_BV_SHIFT 16
1984 /**
1985 * V attenuation for component video.
1986 *
1987 * Stored in 1.9 fixed point.
1988 */
1989 # define TV_AV_MASK 0x000007ff
1990 # define TV_AV_SHIFT 0
1991
1992 #define TV_CLR_KNOBS 0x68028
1993 /** 2s-complement brightness adjustment */
1994 # define TV_BRIGHTNESS_MASK 0xff000000
1995 # define TV_BRIGHTNESS_SHIFT 24
1996 /** Contrast adjustment, as a 2.6 unsigned floating point number */
1997 # define TV_CONTRAST_MASK 0x00ff0000
1998 # define TV_CONTRAST_SHIFT 16
1999 /** Saturation adjustment, as a 2.6 unsigned floating point number */
2000 # define TV_SATURATION_MASK 0x0000ff00
2001 # define TV_SATURATION_SHIFT 8
2002 /** Hue adjustment, as an integer phase angle in degrees */
2003 # define TV_HUE_MASK 0x000000ff
2004 # define TV_HUE_SHIFT 0
2005
2006 #define TV_CLR_LEVEL 0x6802c
2007 /** Controls the DAC level for black */
2008 # define TV_BLACK_LEVEL_MASK 0x01ff0000
2009 # define TV_BLACK_LEVEL_SHIFT 16
2010 /** Controls the DAC level for blanking */
2011 # define TV_BLANK_LEVEL_MASK 0x000001ff
2012 # define TV_BLANK_LEVEL_SHIFT 0
2013
2014 #define TV_H_CTL_1 0x68030
2015 /** Number of pixels in the hsync. */
2016 # define TV_HSYNC_END_MASK 0x1fff0000
2017 # define TV_HSYNC_END_SHIFT 16
2018 /** Total number of pixels minus one in the line (display and blanking). */
2019 # define TV_HTOTAL_MASK 0x00001fff
2020 # define TV_HTOTAL_SHIFT 0
2021
2022 #define TV_H_CTL_2 0x68034
2023 /** Enables the colorburst (needed for non-component color) */
2024 # define TV_BURST_ENA (1 << 31)
2025 /** Offset of the colorburst from the start of hsync, in pixels minus one. */
2026 # define TV_HBURST_START_SHIFT 16
2027 # define TV_HBURST_START_MASK 0x1fff0000
2028 /** Length of the colorburst */
2029 # define TV_HBURST_LEN_SHIFT 0
2030 # define TV_HBURST_LEN_MASK 0x0001fff
2031
2032 #define TV_H_CTL_3 0x68038
2033 /** End of hblank, measured in pixels minus one from start of hsync */
2034 # define TV_HBLANK_END_SHIFT 16
2035 # define TV_HBLANK_END_MASK 0x1fff0000
2036 /** Start of hblank, measured in pixels minus one from start of hsync */
2037 # define TV_HBLANK_START_SHIFT 0
2038 # define TV_HBLANK_START_MASK 0x0001fff
2039
2040 #define TV_V_CTL_1 0x6803c
2041 /** XXX */
2042 # define TV_NBR_END_SHIFT 16
2043 # define TV_NBR_END_MASK 0x07ff0000
2044 /** XXX */
2045 # define TV_VI_END_F1_SHIFT 8
2046 # define TV_VI_END_F1_MASK 0x00003f00
2047 /** XXX */
2048 # define TV_VI_END_F2_SHIFT 0
2049 # define TV_VI_END_F2_MASK 0x0000003f
2050
2051 #define TV_V_CTL_2 0x68040
2052 /** Length of vsync, in half lines */
2053 # define TV_VSYNC_LEN_MASK 0x07ff0000
2054 # define TV_VSYNC_LEN_SHIFT 16
2055 /** Offset of the start of vsync in field 1, measured in one less than the
2056 * number of half lines.
2057 */
2058 # define TV_VSYNC_START_F1_MASK 0x00007f00
2059 # define TV_VSYNC_START_F1_SHIFT 8
2060 /**
2061 * Offset of the start of vsync in field 2, measured in one less than the
2062 * number of half lines.
2063 */
2064 # define TV_VSYNC_START_F2_MASK 0x0000007f
2065 # define TV_VSYNC_START_F2_SHIFT 0
2066
2067 #define TV_V_CTL_3 0x68044
2068 /** Enables generation of the equalization signal */
2069 # define TV_EQUAL_ENA (1 << 31)
2070 /** Length of vsync, in half lines */
2071 # define TV_VEQ_LEN_MASK 0x007f0000
2072 # define TV_VEQ_LEN_SHIFT 16
2073 /** Offset of the start of equalization in field 1, measured in one less than
2074 * the number of half lines.
2075 */
2076 # define TV_VEQ_START_F1_MASK 0x0007f00
2077 # define TV_VEQ_START_F1_SHIFT 8
2078 /**
2079 * Offset of the start of equalization in field 2, measured in one less than
2080 * the number of half lines.
2081 */
2082 # define TV_VEQ_START_F2_MASK 0x000007f
2083 # define TV_VEQ_START_F2_SHIFT 0
2084
2085 #define TV_V_CTL_4 0x68048
2086 /**
2087 * Offset to start of vertical colorburst, measured in one less than the
2088 * number of lines from vertical start.
2089 */
2090 # define TV_VBURST_START_F1_MASK 0x003f0000
2091 # define TV_VBURST_START_F1_SHIFT 16
2092 /**
2093 * Offset to the end of vertical colorburst, measured in one less than the
2094 * number of lines from the start of NBR.
2095 */
2096 # define TV_VBURST_END_F1_MASK 0x000000ff
2097 # define TV_VBURST_END_F1_SHIFT 0
2098
2099 #define TV_V_CTL_5 0x6804c
2100 /**
2101 * Offset to start of vertical colorburst, measured in one less than the
2102 * number of lines from vertical start.
2103 */
2104 # define TV_VBURST_START_F2_MASK 0x003f0000
2105 # define TV_VBURST_START_F2_SHIFT 16
2106 /**
2107 * Offset to the end of vertical colorburst, measured in one less than the
2108 * number of lines from the start of NBR.
2109 */
2110 # define TV_VBURST_END_F2_MASK 0x000000ff
2111 # define TV_VBURST_END_F2_SHIFT 0
2112
2113 #define TV_V_CTL_6 0x68050
2114 /**
2115 * Offset to start of vertical colorburst, measured in one less than the
2116 * number of lines from vertical start.
2117 */
2118 # define TV_VBURST_START_F3_MASK 0x003f0000
2119 # define TV_VBURST_START_F3_SHIFT 16
2120 /**
2121 * Offset to the end of vertical colorburst, measured in one less than the
2122 * number of lines from the start of NBR.
2123 */
2124 # define TV_VBURST_END_F3_MASK 0x000000ff
2125 # define TV_VBURST_END_F3_SHIFT 0
2126
2127 #define TV_V_CTL_7 0x68054
2128 /**
2129 * Offset to start of vertical colorburst, measured in one less than the
2130 * number of lines from vertical start.
2131 */
2132 # define TV_VBURST_START_F4_MASK 0x003f0000
2133 # define TV_VBURST_START_F4_SHIFT 16
2134 /**
2135 * Offset to the end of vertical colorburst, measured in one less than the
2136 * number of lines from the start of NBR.
2137 */
2138 # define TV_VBURST_END_F4_MASK 0x000000ff
2139 # define TV_VBURST_END_F4_SHIFT 0
2140
2141 #define TV_SC_CTL_1 0x68060
2142 /** Turns on the first subcarrier phase generation DDA */
2143 # define TV_SC_DDA1_EN (1 << 31)
2144 /** Turns on the first subcarrier phase generation DDA */
2145 # define TV_SC_DDA2_EN (1 << 30)
2146 /** Turns on the first subcarrier phase generation DDA */
2147 # define TV_SC_DDA3_EN (1 << 29)
2148 /** Sets the subcarrier DDA to reset frequency every other field */
2149 # define TV_SC_RESET_EVERY_2 (0 << 24)
2150 /** Sets the subcarrier DDA to reset frequency every fourth field */
2151 # define TV_SC_RESET_EVERY_4 (1 << 24)
2152 /** Sets the subcarrier DDA to reset frequency every eighth field */
2153 # define TV_SC_RESET_EVERY_8 (2 << 24)
2154 /** Sets the subcarrier DDA to never reset the frequency */
2155 # define TV_SC_RESET_NEVER (3 << 24)
2156 /** Sets the peak amplitude of the colorburst.*/
2157 # define TV_BURST_LEVEL_MASK 0x00ff0000
2158 # define TV_BURST_LEVEL_SHIFT 16
2159 /** Sets the increment of the first subcarrier phase generation DDA */
2160 # define TV_SCDDA1_INC_MASK 0x00000fff
2161 # define TV_SCDDA1_INC_SHIFT 0
2162
2163 #define TV_SC_CTL_2 0x68064
2164 /** Sets the rollover for the second subcarrier phase generation DDA */
2165 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
2166 # define TV_SCDDA2_SIZE_SHIFT 16
2167 /** Sets the increent of the second subcarrier phase generation DDA */
2168 # define TV_SCDDA2_INC_MASK 0x00007fff
2169 # define TV_SCDDA2_INC_SHIFT 0
2170
2171 #define TV_SC_CTL_3 0x68068
2172 /** Sets the rollover for the third subcarrier phase generation DDA */
2173 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
2174 # define TV_SCDDA3_SIZE_SHIFT 16
2175 /** Sets the increent of the third subcarrier phase generation DDA */
2176 # define TV_SCDDA3_INC_MASK 0x00007fff
2177 # define TV_SCDDA3_INC_SHIFT 0
2178
2179 #define TV_WIN_POS 0x68070
2180 /** X coordinate of the display from the start of horizontal active */
2181 # define TV_XPOS_MASK 0x1fff0000
2182 # define TV_XPOS_SHIFT 16
2183 /** Y coordinate of the display from the start of vertical active (NBR) */
2184 # define TV_YPOS_MASK 0x00000fff
2185 # define TV_YPOS_SHIFT 0
2186
2187 #define TV_WIN_SIZE 0x68074
2188 /** Horizontal size of the display window, measured in pixels*/
2189 # define TV_XSIZE_MASK 0x1fff0000
2190 # define TV_XSIZE_SHIFT 16
2191 /**
2192 * Vertical size of the display window, measured in pixels.
2193 *
2194 * Must be even for interlaced modes.
2195 */
2196 # define TV_YSIZE_MASK 0x00000fff
2197 # define TV_YSIZE_SHIFT 0
2198
2199 #define TV_FILTER_CTL_1 0x68080
2200 /**
2201 * Enables automatic scaling calculation.
2202 *
2203 * If set, the rest of the registers are ignored, and the calculated values can
2204 * be read back from the register.
2205 */
2206 # define TV_AUTO_SCALE (1 << 31)
2207 /**
2208 * Disables the vertical filter.
2209 *
2210 * This is required on modes more than 1024 pixels wide */
2211 # define TV_V_FILTER_BYPASS (1 << 29)
2212 /** Enables adaptive vertical filtering */
2213 # define TV_VADAPT (1 << 28)
2214 # define TV_VADAPT_MODE_MASK (3 << 26)
2215 /** Selects the least adaptive vertical filtering mode */
2216 # define TV_VADAPT_MODE_LEAST (0 << 26)
2217 /** Selects the moderately adaptive vertical filtering mode */
2218 # define TV_VADAPT_MODE_MODERATE (1 << 26)
2219 /** Selects the most adaptive vertical filtering mode */
2220 # define TV_VADAPT_MODE_MOST (3 << 26)
2221 /**
2222 * Sets the horizontal scaling factor.
2223 *
2224 * This should be the fractional part of the horizontal scaling factor divided
2225 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2226 *
2227 * (src width - 1) / ((oversample * dest width) - 1)
2228 */
2229 # define TV_HSCALE_FRAC_MASK 0x00003fff
2230 # define TV_HSCALE_FRAC_SHIFT 0
2231
2232 #define TV_FILTER_CTL_2 0x68084
2233 /**
2234 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2235 *
2236 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2237 */
2238 # define TV_VSCALE_INT_MASK 0x00038000
2239 # define TV_VSCALE_INT_SHIFT 15
2240 /**
2241 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2242 *
2243 * \sa TV_VSCALE_INT_MASK
2244 */
2245 # define TV_VSCALE_FRAC_MASK 0x00007fff
2246 # define TV_VSCALE_FRAC_SHIFT 0
2247
2248 #define TV_FILTER_CTL_3 0x68088
2249 /**
2250 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2251 *
2252 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2253 *
2254 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2255 */
2256 # define TV_VSCALE_IP_INT_MASK 0x00038000
2257 # define TV_VSCALE_IP_INT_SHIFT 15
2258 /**
2259 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2260 *
2261 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2262 *
2263 * \sa TV_VSCALE_IP_INT_MASK
2264 */
2265 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2266 # define TV_VSCALE_IP_FRAC_SHIFT 0
2267
2268 #define TV_CC_CONTROL 0x68090
2269 # define TV_CC_ENABLE (1 << 31)
2270 /**
2271 * Specifies which field to send the CC data in.
2272 *
2273 * CC data is usually sent in field 0.
2274 */
2275 # define TV_CC_FID_MASK (1 << 27)
2276 # define TV_CC_FID_SHIFT 27
2277 /** Sets the horizontal position of the CC data. Usually 135. */
2278 # define TV_CC_HOFF_MASK 0x03ff0000
2279 # define TV_CC_HOFF_SHIFT 16
2280 /** Sets the vertical position of the CC data. Usually 21 */
2281 # define TV_CC_LINE_MASK 0x0000003f
2282 # define TV_CC_LINE_SHIFT 0
2283
2284 #define TV_CC_DATA 0x68094
2285 # define TV_CC_RDY (1 << 31)
2286 /** Second word of CC data to be transmitted. */
2287 # define TV_CC_DATA_2_MASK 0x007f0000
2288 # define TV_CC_DATA_2_SHIFT 16
2289 /** First word of CC data to be transmitted. */
2290 # define TV_CC_DATA_1_MASK 0x0000007f
2291 # define TV_CC_DATA_1_SHIFT 0
2292
2293 #define TV_H_LUMA_0 0x68100
2294 #define TV_H_LUMA_59 0x681ec
2295 #define TV_H_CHROMA_0 0x68200
2296 #define TV_H_CHROMA_59 0x682ec
2297 #define TV_V_LUMA_0 0x68300
2298 #define TV_V_LUMA_42 0x683a8
2299 #define TV_V_CHROMA_0 0x68400
2300 #define TV_V_CHROMA_42 0x684a8
2301
2302 /* Display Port */
2303 #define DP_A 0x64000 /* eDP */
2304 #define DP_B 0x64100
2305 #define DP_C 0x64200
2306 #define DP_D 0x64300
2307
2308 #define DP_PORT_EN (1 << 31)
2309 #define DP_PIPEB_SELECT (1 << 30)
2310 #define DP_PIPE_MASK (1 << 30)
2311
2312 /* Link training mode - select a suitable mode for each stage */
2313 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
2314 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
2315 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2316 #define DP_LINK_TRAIN_OFF (3 << 28)
2317 #define DP_LINK_TRAIN_MASK (3 << 28)
2318 #define DP_LINK_TRAIN_SHIFT 28
2319
2320 /* CPT Link training mode */
2321 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2322 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2323 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2324 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2325 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2326 #define DP_LINK_TRAIN_SHIFT_CPT 8
2327
2328 /* Signal voltages. These are mostly controlled by the other end */
2329 #define DP_VOLTAGE_0_4 (0 << 25)
2330 #define DP_VOLTAGE_0_6 (1 << 25)
2331 #define DP_VOLTAGE_0_8 (2 << 25)
2332 #define DP_VOLTAGE_1_2 (3 << 25)
2333 #define DP_VOLTAGE_MASK (7 << 25)
2334 #define DP_VOLTAGE_SHIFT 25
2335
2336 /* Signal pre-emphasis levels, like voltages, the other end tells us what
2337 * they want
2338 */
2339 #define DP_PRE_EMPHASIS_0 (0 << 22)
2340 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
2341 #define DP_PRE_EMPHASIS_6 (2 << 22)
2342 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
2343 #define DP_PRE_EMPHASIS_MASK (7 << 22)
2344 #define DP_PRE_EMPHASIS_SHIFT 22
2345
2346 /* How many wires to use. I guess 3 was too hard */
2347 #define DP_PORT_WIDTH_1 (0 << 19)
2348 #define DP_PORT_WIDTH_2 (1 << 19)
2349 #define DP_PORT_WIDTH_4 (3 << 19)
2350 #define DP_PORT_WIDTH_MASK (7 << 19)
2351
2352 /* Mystic DPCD version 1.1 special mode */
2353 #define DP_ENHANCED_FRAMING (1 << 18)
2354
2355 /* eDP */
2356 #define DP_PLL_FREQ_270MHZ (0 << 16)
2357 #define DP_PLL_FREQ_160MHZ (1 << 16)
2358 #define DP_PLL_FREQ_MASK (3 << 16)
2359
2360 /** locked once port is enabled */
2361 #define DP_PORT_REVERSAL (1 << 15)
2362
2363 /* eDP */
2364 #define DP_PLL_ENABLE (1 << 14)
2365
2366 /** sends the clock on lane 15 of the PEG for debug */
2367 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2368
2369 #define DP_SCRAMBLING_DISABLE (1 << 12)
2370 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
2371
2372 /** limit RGB values to avoid confusing TVs */
2373 #define DP_COLOR_RANGE_16_235 (1 << 8)
2374
2375 /** Turn on the audio link */
2376 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2377
2378 /** vs and hs sync polarity */
2379 #define DP_SYNC_VS_HIGH (1 << 4)
2380 #define DP_SYNC_HS_HIGH (1 << 3)
2381
2382 /** A fantasy */
2383 #define DP_DETECTED (1 << 2)
2384
2385 /** The aux channel provides a way to talk to the
2386 * signal sink for DDC etc. Max packet size supported
2387 * is 20 bytes in each direction, hence the 5 fixed
2388 * data registers
2389 */
2390 #define DPA_AUX_CH_CTL 0x64010
2391 #define DPA_AUX_CH_DATA1 0x64014
2392 #define DPA_AUX_CH_DATA2 0x64018
2393 #define DPA_AUX_CH_DATA3 0x6401c
2394 #define DPA_AUX_CH_DATA4 0x64020
2395 #define DPA_AUX_CH_DATA5 0x64024
2396
2397 #define DPB_AUX_CH_CTL 0x64110
2398 #define DPB_AUX_CH_DATA1 0x64114
2399 #define DPB_AUX_CH_DATA2 0x64118
2400 #define DPB_AUX_CH_DATA3 0x6411c
2401 #define DPB_AUX_CH_DATA4 0x64120
2402 #define DPB_AUX_CH_DATA5 0x64124
2403
2404 #define DPC_AUX_CH_CTL 0x64210
2405 #define DPC_AUX_CH_DATA1 0x64214
2406 #define DPC_AUX_CH_DATA2 0x64218
2407 #define DPC_AUX_CH_DATA3 0x6421c
2408 #define DPC_AUX_CH_DATA4 0x64220
2409 #define DPC_AUX_CH_DATA5 0x64224
2410
2411 #define DPD_AUX_CH_CTL 0x64310
2412 #define DPD_AUX_CH_DATA1 0x64314
2413 #define DPD_AUX_CH_DATA2 0x64318
2414 #define DPD_AUX_CH_DATA3 0x6431c
2415 #define DPD_AUX_CH_DATA4 0x64320
2416 #define DPD_AUX_CH_DATA5 0x64324
2417
2418 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2419 #define DP_AUX_CH_CTL_DONE (1 << 30)
2420 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2421 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2422 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2423 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2424 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2425 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2426 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2427 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2428 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2429 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2430 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2431 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2432 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2433 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2434 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2435 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2436 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2437 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2438 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2439
2440 /*
2441 * Computing GMCH M and N values for the Display Port link
2442 *
2443 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2444 *
2445 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2446 *
2447 * The GMCH value is used internally
2448 *
2449 * bytes_per_pixel is the number of bytes coming out of the plane,
2450 * which is after the LUTs, so we want the bytes for our color format.
2451 * For our current usage, this is always 3, one byte for R, G and B.
2452 */
2453 #define _PIPEA_GMCH_DATA_M 0x70050
2454 #define _PIPEB_GMCH_DATA_M 0x71050
2455
2456 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2457 #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2458 #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2459
2460 #define PIPE_GMCH_DATA_M_MASK (0xffffff)
2461
2462 #define _PIPEA_GMCH_DATA_N 0x70054
2463 #define _PIPEB_GMCH_DATA_N 0x71054
2464 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
2465
2466 /*
2467 * Computing Link M and N values for the Display Port link
2468 *
2469 * Link M / N = pixel_clock / ls_clk
2470 *
2471 * (the DP spec calls pixel_clock the 'strm_clk')
2472 *
2473 * The Link value is transmitted in the Main Stream
2474 * Attributes and VB-ID.
2475 */
2476
2477 #define _PIPEA_DP_LINK_M 0x70060
2478 #define _PIPEB_DP_LINK_M 0x71060
2479 #define PIPEA_DP_LINK_M_MASK (0xffffff)
2480
2481 #define _PIPEA_DP_LINK_N 0x70064
2482 #define _PIPEB_DP_LINK_N 0x71064
2483 #define PIPEA_DP_LINK_N_MASK (0xffffff)
2484
2485 #define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2486 #define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2487 #define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2488 #define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2489
2490 /* Display & cursor control */
2491
2492 /* Pipe A */
2493 #define _PIPEADSL 0x70000
2494 #define DSL_LINEMASK_GEN2 0x00000fff
2495 #define DSL_LINEMASK_GEN3 0x00001fff
2496 #define _PIPEACONF 0x70008
2497 #define PIPECONF_ENABLE (1<<31)
2498 #define PIPECONF_DISABLE 0
2499 #define PIPECONF_DOUBLE_WIDE (1<<30)
2500 #define I965_PIPECONF_ACTIVE (1<<30)
2501 #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
2502 #define PIPECONF_SINGLE_WIDE 0
2503 #define PIPECONF_PIPE_UNLOCKED 0
2504 #define PIPECONF_PIPE_LOCKED (1<<25)
2505 #define PIPECONF_PALETTE 0
2506 #define PIPECONF_GAMMA (1<<24)
2507 #define PIPECONF_FORCE_BORDER (1<<25)
2508 #define PIPECONF_INTERLACE_MASK (7 << 21)
2509 /* Note that pre-gen3 does not support interlaced display directly. Panel
2510 * fitting must be disabled on pre-ilk for interlaced. */
2511 #define PIPECONF_PROGRESSIVE (0 << 21)
2512 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2513 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2514 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2515 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2516 /* Ironlake and later have a complete new set of values for interlaced. PFIT
2517 * means panel fitter required, PF means progressive fetch, DBL means power
2518 * saving pixel doubling. */
2519 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2520 #define PIPECONF_INTERLACED_ILK (3 << 21)
2521 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2522 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
2523 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
2524 #define PIPECONF_BPP_MASK (0x000000e0)
2525 #define PIPECONF_BPP_8 (0<<5)
2526 #define PIPECONF_BPP_10 (1<<5)
2527 #define PIPECONF_BPP_6 (2<<5)
2528 #define PIPECONF_BPP_12 (3<<5)
2529 #define PIPECONF_DITHER_EN (1<<4)
2530 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2531 #define PIPECONF_DITHER_TYPE_SP (0<<2)
2532 #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2533 #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2534 #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
2535 #define _PIPEASTAT 0x70024
2536 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2537 #define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
2538 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2539 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
2540 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2541 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
2542 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2543 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2544 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2545 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2546 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
2547 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2548 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2549 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2550 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2551 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2552 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2553 #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
2554 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2555 #define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2556 #define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2557 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2558 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2559 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2560 #define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
2561 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2562 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2563 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2564 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
2565 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2566 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2567 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2568 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2569 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2570 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2571 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2572 #define PIPE_BPC_MASK (7 << 5) /* Ironlake */
2573 #define PIPE_8BPC (0 << 5)
2574 #define PIPE_10BPC (1 << 5)
2575 #define PIPE_6BPC (2 << 5)
2576 #define PIPE_12BPC (3 << 5)
2577
2578 #define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2579 #define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2580 #define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2581 #define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2582 #define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2583 #define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
2584
2585 #define VLV_DPFLIPSTAT 0x70028
2586 #define PIPEB_LINE_COMPARE_STATUS (1<<29)
2587 #define PIPEB_HLINE_INT_EN (1<<28)
2588 #define PIPEB_VBLANK_INT_EN (1<<27)
2589 #define SPRITED_FLIPDONE_INT_EN (1<<26)
2590 #define SPRITEC_FLIPDONE_INT_EN (1<<25)
2591 #define PLANEB_FLIPDONE_INT_EN (1<<24)
2592 #define PIPEA_LINE_COMPARE_STATUS (1<<21)
2593 #define PIPEA_HLINE_INT_EN (1<<20)
2594 #define PIPEA_VBLANK_INT_EN (1<<19)
2595 #define SPRITEB_FLIPDONE_INT_EN (1<<18)
2596 #define SPRITEA_FLIPDONE_INT_EN (1<<17)
2597 #define PLANEA_FLIPDONE_INT_EN (1<<16)
2598
2599 #define DPINVGTT 0x7002c /* VLV only */
2600 #define CURSORB_INVALID_GTT_INT_EN (1<<23)
2601 #define CURSORA_INVALID_GTT_INT_EN (1<<22)
2602 #define SPRITED_INVALID_GTT_INT_EN (1<<21)
2603 #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2604 #define PLANEB_INVALID_GTT_INT_EN (1<<19)
2605 #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2606 #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2607 #define PLANEA_INVALID_GTT_INT_EN (1<<16)
2608 #define DPINVGTT_EN_MASK 0xff0000
2609 #define CURSORB_INVALID_GTT_STATUS (1<<7)
2610 #define CURSORA_INVALID_GTT_STATUS (1<<6)
2611 #define SPRITED_INVALID_GTT_STATUS (1<<5)
2612 #define SPRITEC_INVALID_GTT_STATUS (1<<4)
2613 #define PLANEB_INVALID_GTT_STATUS (1<<3)
2614 #define SPRITEB_INVALID_GTT_STATUS (1<<2)
2615 #define SPRITEA_INVALID_GTT_STATUS (1<<1)
2616 #define PLANEA_INVALID_GTT_STATUS (1<<0)
2617 #define DPINVGTT_STATUS_MASK 0xff
2618
2619 #define DSPARB 0x70030
2620 #define DSPARB_CSTART_MASK (0x7f << 7)
2621 #define DSPARB_CSTART_SHIFT 7
2622 #define DSPARB_BSTART_MASK (0x7f)
2623 #define DSPARB_BSTART_SHIFT 0
2624 #define DSPARB_BEND_SHIFT 9 /* on 855 */
2625 #define DSPARB_AEND_SHIFT 0
2626
2627 #define DSPFW1 0x70034
2628 #define DSPFW_SR_SHIFT 23
2629 #define DSPFW_SR_MASK (0x1ff<<23)
2630 #define DSPFW_CURSORB_SHIFT 16
2631 #define DSPFW_CURSORB_MASK (0x3f<<16)
2632 #define DSPFW_PLANEB_SHIFT 8
2633 #define DSPFW_PLANEB_MASK (0x7f<<8)
2634 #define DSPFW_PLANEA_MASK (0x7f)
2635 #define DSPFW2 0x70038
2636 #define DSPFW_CURSORA_MASK 0x00003f00
2637 #define DSPFW_CURSORA_SHIFT 8
2638 #define DSPFW_PLANEC_MASK (0x7f)
2639 #define DSPFW3 0x7003c
2640 #define DSPFW_HPLL_SR_EN (1<<31)
2641 #define DSPFW_CURSOR_SR_SHIFT 24
2642 #define PINEVIEW_SELF_REFRESH_EN (1<<30)
2643 #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2644 #define DSPFW_HPLL_CURSOR_SHIFT 16
2645 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2646 #define DSPFW_HPLL_SR_MASK (0x1ff)
2647
2648 /* drain latency register values*/
2649 #define DRAIN_LATENCY_PRECISION_32 32
2650 #define DRAIN_LATENCY_PRECISION_16 16
2651 #define VLV_DDL1 0x70050
2652 #define DDL_CURSORA_PRECISION_32 (1<<31)
2653 #define DDL_CURSORA_PRECISION_16 (0<<31)
2654 #define DDL_CURSORA_SHIFT 24
2655 #define DDL_PLANEA_PRECISION_32 (1<<7)
2656 #define DDL_PLANEA_PRECISION_16 (0<<7)
2657 #define VLV_DDL2 0x70054
2658 #define DDL_CURSORB_PRECISION_32 (1<<31)
2659 #define DDL_CURSORB_PRECISION_16 (0<<31)
2660 #define DDL_CURSORB_SHIFT 24
2661 #define DDL_PLANEB_PRECISION_32 (1<<7)
2662 #define DDL_PLANEB_PRECISION_16 (0<<7)
2663
2664 /* FIFO watermark sizes etc */
2665 #define G4X_FIFO_LINE_SIZE 64
2666 #define I915_FIFO_LINE_SIZE 64
2667 #define I830_FIFO_LINE_SIZE 32
2668
2669 #define VALLEYVIEW_FIFO_SIZE 255
2670 #define G4X_FIFO_SIZE 127
2671 #define I965_FIFO_SIZE 512
2672 #define I945_FIFO_SIZE 127
2673 #define I915_FIFO_SIZE 95
2674 #define I855GM_FIFO_SIZE 127 /* In cachelines */
2675 #define I830_FIFO_SIZE 95
2676
2677 #define VALLEYVIEW_MAX_WM 0xff
2678 #define G4X_MAX_WM 0x3f
2679 #define I915_MAX_WM 0x3f
2680
2681 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2682 #define PINEVIEW_FIFO_LINE_SIZE 64
2683 #define PINEVIEW_MAX_WM 0x1ff
2684 #define PINEVIEW_DFT_WM 0x3f
2685 #define PINEVIEW_DFT_HPLLOFF_WM 0
2686 #define PINEVIEW_GUARD_WM 10
2687 #define PINEVIEW_CURSOR_FIFO 64
2688 #define PINEVIEW_CURSOR_MAX_WM 0x3f
2689 #define PINEVIEW_CURSOR_DFT_WM 0
2690 #define PINEVIEW_CURSOR_GUARD_WM 5
2691
2692 #define VALLEYVIEW_CURSOR_MAX_WM 64
2693 #define I965_CURSOR_FIFO 64
2694 #define I965_CURSOR_MAX_WM 32
2695 #define I965_CURSOR_DFT_WM 8
2696
2697 /* define the Watermark register on Ironlake */
2698 #define WM0_PIPEA_ILK 0x45100
2699 #define WM0_PIPE_PLANE_MASK (0x7f<<16)
2700 #define WM0_PIPE_PLANE_SHIFT 16
2701 #define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2702 #define WM0_PIPE_SPRITE_SHIFT 8
2703 #define WM0_PIPE_CURSOR_MASK (0x1f)
2704
2705 #define WM0_PIPEB_ILK 0x45104
2706 #define WM0_PIPEC_IVB 0x45200
2707 #define WM1_LP_ILK 0x45108
2708 #define WM1_LP_SR_EN (1<<31)
2709 #define WM1_LP_LATENCY_SHIFT 24
2710 #define WM1_LP_LATENCY_MASK (0x7f<<24)
2711 #define WM1_LP_FBC_MASK (0xf<<20)
2712 #define WM1_LP_FBC_SHIFT 20
2713 #define WM1_LP_SR_MASK (0x1ff<<8)
2714 #define WM1_LP_SR_SHIFT 8
2715 #define WM1_LP_CURSOR_MASK (0x3f)
2716 #define WM2_LP_ILK 0x4510c
2717 #define WM2_LP_EN (1<<31)
2718 #define WM3_LP_ILK 0x45110
2719 #define WM3_LP_EN (1<<31)
2720 #define WM1S_LP_ILK 0x45120
2721 #define WM2S_LP_IVB 0x45124
2722 #define WM3S_LP_IVB 0x45128
2723 #define WM1S_LP_EN (1<<31)
2724
2725 /* Memory latency timer register */
2726 #define MLTR_ILK 0x11222
2727 #define MLTR_WM1_SHIFT 0
2728 #define MLTR_WM2_SHIFT 8
2729 /* the unit of memory self-refresh latency time is 0.5us */
2730 #define ILK_SRLT_MASK 0x3f
2731 #define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2732 #define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2733 #define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
2734
2735 /* define the fifo size on Ironlake */
2736 #define ILK_DISPLAY_FIFO 128
2737 #define ILK_DISPLAY_MAXWM 64
2738 #define ILK_DISPLAY_DFTWM 8
2739 #define ILK_CURSOR_FIFO 32
2740 #define ILK_CURSOR_MAXWM 16
2741 #define ILK_CURSOR_DFTWM 8
2742
2743 #define ILK_DISPLAY_SR_FIFO 512
2744 #define ILK_DISPLAY_MAX_SRWM 0x1ff
2745 #define ILK_DISPLAY_DFT_SRWM 0x3f
2746 #define ILK_CURSOR_SR_FIFO 64
2747 #define ILK_CURSOR_MAX_SRWM 0x3f
2748 #define ILK_CURSOR_DFT_SRWM 8
2749
2750 #define ILK_FIFO_LINE_SIZE 64
2751
2752 /* define the WM info on Sandybridge */
2753 #define SNB_DISPLAY_FIFO 128
2754 #define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2755 #define SNB_DISPLAY_DFTWM 8
2756 #define SNB_CURSOR_FIFO 32
2757 #define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2758 #define SNB_CURSOR_DFTWM 8
2759
2760 #define SNB_DISPLAY_SR_FIFO 512
2761 #define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2762 #define SNB_DISPLAY_DFT_SRWM 0x3f
2763 #define SNB_CURSOR_SR_FIFO 64
2764 #define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2765 #define SNB_CURSOR_DFT_SRWM 8
2766
2767 #define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2768
2769 #define SNB_FIFO_LINE_SIZE 64
2770
2771
2772 /* the address where we get all kinds of latency value */
2773 #define SSKPD 0x5d10
2774 #define SSKPD_WM_MASK 0x3f
2775 #define SSKPD_WM0_SHIFT 0
2776 #define SSKPD_WM1_SHIFT 8
2777 #define SSKPD_WM2_SHIFT 16
2778 #define SSKPD_WM3_SHIFT 24
2779
2780 #define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2781 #define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2782 #define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2783 #define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2784 #define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2785
2786 /*
2787 * The two pipe frame counter registers are not synchronized, so
2788 * reading a stable value is somewhat tricky. The following code
2789 * should work:
2790 *
2791 * do {
2792 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2793 * PIPE_FRAME_HIGH_SHIFT;
2794 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2795 * PIPE_FRAME_LOW_SHIFT);
2796 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2797 * PIPE_FRAME_HIGH_SHIFT);
2798 * } while (high1 != high2);
2799 * frame = (high1 << 8) | low1;
2800 */
2801 #define _PIPEAFRAMEHIGH 0x70040
2802 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
2803 #define PIPE_FRAME_HIGH_SHIFT 0
2804 #define _PIPEAFRAMEPIXEL 0x70044
2805 #define PIPE_FRAME_LOW_MASK 0xff000000
2806 #define PIPE_FRAME_LOW_SHIFT 24
2807 #define PIPE_PIXEL_MASK 0x00ffffff
2808 #define PIPE_PIXEL_SHIFT 0
2809 /* GM45+ just has to be different */
2810 #define _PIPEA_FRMCOUNT_GM45 0x70040
2811 #define _PIPEA_FLIPCOUNT_GM45 0x70044
2812 #define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
2813
2814 /* Cursor A & B regs */
2815 #define _CURACNTR 0x70080
2816 /* Old style CUR*CNTR flags (desktop 8xx) */
2817 #define CURSOR_ENABLE 0x80000000
2818 #define CURSOR_GAMMA_ENABLE 0x40000000
2819 #define CURSOR_STRIDE_MASK 0x30000000
2820 #define CURSOR_FORMAT_SHIFT 24
2821 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2822 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2823 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2824 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2825 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2826 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2827 /* New style CUR*CNTR flags */
2828 #define CURSOR_MODE 0x27
2829 #define CURSOR_MODE_DISABLE 0x00
2830 #define CURSOR_MODE_64_32B_AX 0x07
2831 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
2832 #define MCURSOR_PIPE_SELECT (1 << 28)
2833 #define MCURSOR_PIPE_A 0x00
2834 #define MCURSOR_PIPE_B (1 << 28)
2835 #define MCURSOR_GAMMA_ENABLE (1 << 26)
2836 #define _CURABASE 0x70084
2837 #define _CURAPOS 0x70088
2838 #define CURSOR_POS_MASK 0x007FF
2839 #define CURSOR_POS_SIGN 0x8000
2840 #define CURSOR_X_SHIFT 0
2841 #define CURSOR_Y_SHIFT 16
2842 #define CURSIZE 0x700a0
2843 #define _CURBCNTR 0x700c0
2844 #define _CURBBASE 0x700c4
2845 #define _CURBPOS 0x700c8
2846
2847 #define _CURBCNTR_IVB 0x71080
2848 #define _CURBBASE_IVB 0x71084
2849 #define _CURBPOS_IVB 0x71088
2850
2851 #define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2852 #define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2853 #define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
2854
2855 #define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2856 #define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2857 #define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2858
2859 /* Display A control */
2860 #define _DSPACNTR 0x70180
2861 #define DISPLAY_PLANE_ENABLE (1<<31)
2862 #define DISPLAY_PLANE_DISABLE 0
2863 #define DISPPLANE_GAMMA_ENABLE (1<<30)
2864 #define DISPPLANE_GAMMA_DISABLE 0
2865 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2866 #define DISPPLANE_8BPP (0x2<<26)
2867 #define DISPPLANE_15_16BPP (0x4<<26)
2868 #define DISPPLANE_16BPP (0x5<<26)
2869 #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2870 #define DISPPLANE_32BPP (0x7<<26)
2871 #define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
2872 #define DISPPLANE_STEREO_ENABLE (1<<25)
2873 #define DISPPLANE_STEREO_DISABLE 0
2874 #define DISPPLANE_SEL_PIPE_SHIFT 24
2875 #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
2876 #define DISPPLANE_SEL_PIPE_A 0
2877 #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
2878 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2879 #define DISPPLANE_SRC_KEY_DISABLE 0
2880 #define DISPPLANE_LINE_DOUBLE (1<<20)
2881 #define DISPPLANE_NO_LINE_DOUBLE 0
2882 #define DISPPLANE_STEREO_POLARITY_FIRST 0
2883 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
2884 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
2885 #define DISPPLANE_TILED (1<<10)
2886 #define _DSPAADDR 0x70184
2887 #define _DSPASTRIDE 0x70188
2888 #define _DSPAPOS 0x7018C /* reserved */
2889 #define _DSPASIZE 0x70190
2890 #define _DSPASURF 0x7019C /* 965+ only */
2891 #define _DSPATILEOFF 0x701A4 /* 965+ only */
2892
2893 #define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2894 #define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2895 #define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2896 #define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2897 #define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2898 #define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2899 #define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
2900
2901 /* Display/Sprite base address macros */
2902 #define DISP_BASEADDR_MASK (0xfffff000)
2903 #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
2904 #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
2905 #define I915_MODIFY_DISPBASE(reg, gfx_addr) \
2906 (I915_WRITE(reg, gfx_addr | I915_LO_DISPBASE(I915_READ(reg))))
2907
2908 /* VBIOS flags */
2909 #define SWF00 0x71410
2910 #define SWF01 0x71414
2911 #define SWF02 0x71418
2912 #define SWF03 0x7141c
2913 #define SWF04 0x71420
2914 #define SWF05 0x71424
2915 #define SWF06 0x71428
2916 #define SWF10 0x70410
2917 #define SWF11 0x70414
2918 #define SWF14 0x71420
2919 #define SWF30 0x72414
2920 #define SWF31 0x72418
2921 #define SWF32 0x7241c
2922
2923 /* Pipe B */
2924 #define _PIPEBDSL 0x71000
2925 #define _PIPEBCONF 0x71008
2926 #define _PIPEBSTAT 0x71024
2927 #define _PIPEBFRAMEHIGH 0x71040
2928 #define _PIPEBFRAMEPIXEL 0x71044
2929 #define _PIPEB_FRMCOUNT_GM45 0x71040
2930 #define _PIPEB_FLIPCOUNT_GM45 0x71044
2931
2932
2933 /* Display B control */
2934 #define _DSPBCNTR 0x71180
2935 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2936 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
2937 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2938 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2939 #define _DSPBADDR 0x71184
2940 #define _DSPBSTRIDE 0x71188
2941 #define _DSPBPOS 0x7118C
2942 #define _DSPBSIZE 0x71190
2943 #define _DSPBSURF 0x7119C
2944 #define _DSPBTILEOFF 0x711A4
2945
2946 /* Sprite A control */
2947 #define _DVSACNTR 0x72180
2948 #define DVS_ENABLE (1<<31)
2949 #define DVS_GAMMA_ENABLE (1<<30)
2950 #define DVS_PIXFORMAT_MASK (3<<25)
2951 #define DVS_FORMAT_YUV422 (0<<25)
2952 #define DVS_FORMAT_RGBX101010 (1<<25)
2953 #define DVS_FORMAT_RGBX888 (2<<25)
2954 #define DVS_FORMAT_RGBX161616 (3<<25)
2955 #define DVS_SOURCE_KEY (1<<22)
2956 #define DVS_RGB_ORDER_XBGR (1<<20)
2957 #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2958 #define DVS_YUV_ORDER_YUYV (0<<16)
2959 #define DVS_YUV_ORDER_UYVY (1<<16)
2960 #define DVS_YUV_ORDER_YVYU (2<<16)
2961 #define DVS_YUV_ORDER_VYUY (3<<16)
2962 #define DVS_DEST_KEY (1<<2)
2963 #define DVS_TRICKLE_FEED_DISABLE (1<<14)
2964 #define DVS_TILED (1<<10)
2965 #define _DVSALINOFF 0x72184
2966 #define _DVSASTRIDE 0x72188
2967 #define _DVSAPOS 0x7218c
2968 #define _DVSASIZE 0x72190
2969 #define _DVSAKEYVAL 0x72194
2970 #define _DVSAKEYMSK 0x72198
2971 #define _DVSASURF 0x7219c
2972 #define _DVSAKEYMAXVAL 0x721a0
2973 #define _DVSATILEOFF 0x721a4
2974 #define _DVSASURFLIVE 0x721ac
2975 #define _DVSASCALE 0x72204
2976 #define DVS_SCALE_ENABLE (1<<31)
2977 #define DVS_FILTER_MASK (3<<29)
2978 #define DVS_FILTER_MEDIUM (0<<29)
2979 #define DVS_FILTER_ENHANCING (1<<29)
2980 #define DVS_FILTER_SOFTENING (2<<29)
2981 #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2982 #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2983 #define _DVSAGAMC 0x72300
2984
2985 #define _DVSBCNTR 0x73180
2986 #define _DVSBLINOFF 0x73184
2987 #define _DVSBSTRIDE 0x73188
2988 #define _DVSBPOS 0x7318c
2989 #define _DVSBSIZE 0x73190
2990 #define _DVSBKEYVAL 0x73194
2991 #define _DVSBKEYMSK 0x73198
2992 #define _DVSBSURF 0x7319c
2993 #define _DVSBKEYMAXVAL 0x731a0
2994 #define _DVSBTILEOFF 0x731a4
2995 #define _DVSBSURFLIVE 0x731ac
2996 #define _DVSBSCALE 0x73204
2997 #define _DVSBGAMC 0x73300
2998
2999 #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3000 #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3001 #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3002 #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3003 #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
3004 #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
3005 #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3006 #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3007 #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
3008 #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3009 #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
3010
3011 #define _SPRA_CTL 0x70280
3012 #define SPRITE_ENABLE (1<<31)
3013 #define SPRITE_GAMMA_ENABLE (1<<30)
3014 #define SPRITE_PIXFORMAT_MASK (7<<25)
3015 #define SPRITE_FORMAT_YUV422 (0<<25)
3016 #define SPRITE_FORMAT_RGBX101010 (1<<25)
3017 #define SPRITE_FORMAT_RGBX888 (2<<25)
3018 #define SPRITE_FORMAT_RGBX161616 (3<<25)
3019 #define SPRITE_FORMAT_YUV444 (4<<25)
3020 #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
3021 #define SPRITE_CSC_ENABLE (1<<24)
3022 #define SPRITE_SOURCE_KEY (1<<22)
3023 #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3024 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3025 #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3026 #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3027 #define SPRITE_YUV_ORDER_YUYV (0<<16)
3028 #define SPRITE_YUV_ORDER_UYVY (1<<16)
3029 #define SPRITE_YUV_ORDER_YVYU (2<<16)
3030 #define SPRITE_YUV_ORDER_VYUY (3<<16)
3031 #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3032 #define SPRITE_INT_GAMMA_ENABLE (1<<13)
3033 #define SPRITE_TILED (1<<10)
3034 #define SPRITE_DEST_KEY (1<<2)
3035 #define _SPRA_LINOFF 0x70284
3036 #define _SPRA_STRIDE 0x70288
3037 #define _SPRA_POS 0x7028c
3038 #define _SPRA_SIZE 0x70290
3039 #define _SPRA_KEYVAL 0x70294
3040 #define _SPRA_KEYMSK 0x70298
3041 #define _SPRA_SURF 0x7029c
3042 #define _SPRA_KEYMAX 0x702a0
3043 #define _SPRA_TILEOFF 0x702a4
3044 #define _SPRA_SCALE 0x70304
3045 #define SPRITE_SCALE_ENABLE (1<<31)
3046 #define SPRITE_FILTER_MASK (3<<29)
3047 #define SPRITE_FILTER_MEDIUM (0<<29)
3048 #define SPRITE_FILTER_ENHANCING (1<<29)
3049 #define SPRITE_FILTER_SOFTENING (2<<29)
3050 #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3051 #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3052 #define _SPRA_GAMC 0x70400
3053
3054 #define _SPRB_CTL 0x71280
3055 #define _SPRB_LINOFF 0x71284
3056 #define _SPRB_STRIDE 0x71288
3057 #define _SPRB_POS 0x7128c
3058 #define _SPRB_SIZE 0x71290
3059 #define _SPRB_KEYVAL 0x71294
3060 #define _SPRB_KEYMSK 0x71298
3061 #define _SPRB_SURF 0x7129c
3062 #define _SPRB_KEYMAX 0x712a0
3063 #define _SPRB_TILEOFF 0x712a4
3064 #define _SPRB_SCALE 0x71304
3065 #define _SPRB_GAMC 0x71400
3066
3067 #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3068 #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3069 #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3070 #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3071 #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3072 #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3073 #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3074 #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3075 #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3076 #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3077 #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3078 #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3079
3080 /* VBIOS regs */
3081 #define VGACNTRL 0x71400
3082 # define VGA_DISP_DISABLE (1 << 31)
3083 # define VGA_2X_MODE (1 << 30)
3084 # define VGA_PIPE_B_SELECT (1 << 29)
3085
3086 /* Ironlake */
3087
3088 #define CPU_VGACNTRL 0x41000
3089
3090 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3091 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3092 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3093 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3094 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3095 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3096 #define DIGITAL_PORTA_NO_DETECT (0 << 0)
3097 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3098 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3099
3100 /* refresh rate hardware control */
3101 #define RR_HW_CTL 0x45300
3102 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3103 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3104
3105 #define FDI_PLL_BIOS_0 0x46000
3106 #define FDI_PLL_FB_CLOCK_MASK 0xff
3107 #define FDI_PLL_BIOS_1 0x46004
3108 #define FDI_PLL_BIOS_2 0x46008
3109 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3110 #define DISPLAY_PORT_PLL_BIOS_1 0x46010
3111 #define DISPLAY_PORT_PLL_BIOS_2 0x46014
3112
3113 #define PCH_DSPCLK_GATE_D 0x42020
3114 # define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3115 # define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
3116 # define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3117 # define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3118
3119 #define PCH_3DCGDIS0 0x46020
3120 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3121 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3122
3123 #define PCH_3DCGDIS1 0x46024
3124 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3125
3126 #define FDI_PLL_FREQ_CTL 0x46030
3127 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3128 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3129 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3130
3131
3132 #define _PIPEA_DATA_M1 0x60030
3133 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3134 #define TU_SIZE_MASK 0x7e000000
3135 #define PIPE_DATA_M1_OFFSET 0
3136 #define _PIPEA_DATA_N1 0x60034
3137 #define PIPE_DATA_N1_OFFSET 0
3138
3139 #define _PIPEA_DATA_M2 0x60038
3140 #define PIPE_DATA_M2_OFFSET 0
3141 #define _PIPEA_DATA_N2 0x6003c
3142 #define PIPE_DATA_N2_OFFSET 0
3143
3144 #define _PIPEA_LINK_M1 0x60040
3145 #define PIPE_LINK_M1_OFFSET 0
3146 #define _PIPEA_LINK_N1 0x60044
3147 #define PIPE_LINK_N1_OFFSET 0
3148
3149 #define _PIPEA_LINK_M2 0x60048
3150 #define PIPE_LINK_M2_OFFSET 0
3151 #define _PIPEA_LINK_N2 0x6004c
3152 #define PIPE_LINK_N2_OFFSET 0
3153
3154 /* PIPEB timing regs are same start from 0x61000 */
3155
3156 #define _PIPEB_DATA_M1 0x61030
3157 #define _PIPEB_DATA_N1 0x61034
3158
3159 #define _PIPEB_DATA_M2 0x61038
3160 #define _PIPEB_DATA_N2 0x6103c
3161
3162 #define _PIPEB_LINK_M1 0x61040
3163 #define _PIPEB_LINK_N1 0x61044
3164
3165 #define _PIPEB_LINK_M2 0x61048
3166 #define _PIPEB_LINK_N2 0x6104c
3167
3168 #define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3169 #define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3170 #define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3171 #define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3172 #define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3173 #define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3174 #define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3175 #define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
3176
3177 /* CPU panel fitter */
3178 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3179 #define _PFA_CTL_1 0x68080
3180 #define _PFB_CTL_1 0x68880
3181 #define PF_ENABLE (1<<31)
3182 #define PF_FILTER_MASK (3<<23)
3183 #define PF_FILTER_PROGRAMMED (0<<23)
3184 #define PF_FILTER_MED_3x3 (1<<23)
3185 #define PF_FILTER_EDGE_ENHANCE (2<<23)
3186 #define PF_FILTER_EDGE_SOFTEN (3<<23)
3187 #define _PFA_WIN_SZ 0x68074
3188 #define _PFB_WIN_SZ 0x68874
3189 #define _PFA_WIN_POS 0x68070
3190 #define _PFB_WIN_POS 0x68870
3191 #define _PFA_VSCALE 0x68084
3192 #define _PFB_VSCALE 0x68884
3193 #define _PFA_HSCALE 0x68090
3194 #define _PFB_HSCALE 0x68890
3195
3196 #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3197 #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3198 #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3199 #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3200 #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
3201
3202 /* legacy palette */
3203 #define _LGC_PALETTE_A 0x4a000
3204 #define _LGC_PALETTE_B 0x4a800
3205 #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
3206
3207 /* interrupts */
3208 #define DE_MASTER_IRQ_CONTROL (1 << 31)
3209 #define DE_SPRITEB_FLIP_DONE (1 << 29)
3210 #define DE_SPRITEA_FLIP_DONE (1 << 28)
3211 #define DE_PLANEB_FLIP_DONE (1 << 27)
3212 #define DE_PLANEA_FLIP_DONE (1 << 26)
3213 #define DE_PCU_EVENT (1 << 25)
3214 #define DE_GTT_FAULT (1 << 24)
3215 #define DE_POISON (1 << 23)
3216 #define DE_PERFORM_COUNTER (1 << 22)
3217 #define DE_PCH_EVENT (1 << 21)
3218 #define DE_AUX_CHANNEL_A (1 << 20)
3219 #define DE_DP_A_HOTPLUG (1 << 19)
3220 #define DE_GSE (1 << 18)
3221 #define DE_PIPEB_VBLANK (1 << 15)
3222 #define DE_PIPEB_EVEN_FIELD (1 << 14)
3223 #define DE_PIPEB_ODD_FIELD (1 << 13)
3224 #define DE_PIPEB_LINE_COMPARE (1 << 12)
3225 #define DE_PIPEB_VSYNC (1 << 11)
3226 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3227 #define DE_PIPEA_VBLANK (1 << 7)
3228 #define DE_PIPEA_EVEN_FIELD (1 << 6)
3229 #define DE_PIPEA_ODD_FIELD (1 << 5)
3230 #define DE_PIPEA_LINE_COMPARE (1 << 4)
3231 #define DE_PIPEA_VSYNC (1 << 3)
3232 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3233
3234 /* More Ivybridge lolz */
3235 #define DE_ERR_DEBUG_IVB (1<<30)
3236 #define DE_GSE_IVB (1<<29)
3237 #define DE_PCH_EVENT_IVB (1<<28)
3238 #define DE_DP_A_HOTPLUG_IVB (1<<27)
3239 #define DE_AUX_CHANNEL_A_IVB (1<<26)
3240 #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3241 #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3242 #define DE_PIPEC_VBLANK_IVB (1<<10)
3243 #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
3244 #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
3245 #define DE_PIPEB_VBLANK_IVB (1<<5)
3246 #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3247 #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
3248 #define DE_PIPEA_VBLANK_IVB (1<<0)
3249
3250 #define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3251 #define MASTER_INTERRUPT_ENABLE (1<<31)
3252
3253 #define DEISR 0x44000
3254 #define DEIMR 0x44004
3255 #define DEIIR 0x44008
3256 #define DEIER 0x4400c
3257
3258 /* GT interrupt.
3259 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3260 * corresponding bits in the per-ring interrupt control registers. */
3261 #define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3262 #define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
3263 #define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
3264 #define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3265 #define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
3266 #define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
3267 #define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3268 #define GT_PIPE_NOTIFY (1 << 4)
3269 #define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3270 #define GT_SYNC_STATUS (1 << 2)
3271 #define GT_USER_INTERRUPT (1 << 0)
3272
3273 #define GTISR 0x44010
3274 #define GTIMR 0x44014
3275 #define GTIIR 0x44018
3276 #define GTIER 0x4401c
3277
3278 #define ILK_DISPLAY_CHICKEN2 0x42004
3279 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
3280 #define ILK_ELPIN_409_SELECT (1 << 25)
3281 #define ILK_DPARB_GATE (1<<22)
3282 #define ILK_VSDPFD_FULL (1<<21)
3283 #define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3284 #define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3285 #define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3286 #define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3287 #define ILK_HDCP_DISABLE (1<<25)
3288 #define ILK_eDP_A_DISABLE (1<<24)
3289 #define ILK_DESKTOP (1<<23)
3290 #define ILK_DSPCLK_GATE 0x42020
3291 #define IVB_VRHUNIT_CLK_GATE (1<<28)
3292 #define ILK_DPARB_CLK_GATE (1<<5)
3293 #define ILK_DPFD_CLK_GATE (1<<7)
3294
3295 /* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3296 #define ILK_CLK_FBC (1<<7)
3297 #define ILK_DPFC_DIS1 (1<<8)
3298 #define ILK_DPFC_DIS2 (1<<9)
3299
3300 #define IVB_CHICKEN3 0x4200c
3301 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3302 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3303
3304 #define DISP_ARB_CTL 0x45000
3305 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
3306 #define DISP_FBC_WM_DIS (1<<15)
3307
3308 /* GEN7 chicken */
3309 #define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3310 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3311
3312 #define GEN7_L3CNTLREG1 0xB01C
3313 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3314
3315 #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3316 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3317
3318 /* WaCatErrorRejectionIssue */
3319 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3320 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3321
3322 /* PCH */
3323
3324 /* south display engine interrupt: IBX */
3325 #define SDE_AUDIO_POWER_D (1 << 27)
3326 #define SDE_AUDIO_POWER_C (1 << 26)
3327 #define SDE_AUDIO_POWER_B (1 << 25)
3328 #define SDE_AUDIO_POWER_SHIFT (25)
3329 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3330 #define SDE_GMBUS (1 << 24)
3331 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3332 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3333 #define SDE_AUDIO_HDCP_MASK (3 << 22)
3334 #define SDE_AUDIO_TRANSB (1 << 21)
3335 #define SDE_AUDIO_TRANSA (1 << 20)
3336 #define SDE_AUDIO_TRANS_MASK (3 << 20)
3337 #define SDE_POISON (1 << 19)
3338 /* 18 reserved */
3339 #define SDE_FDI_RXB (1 << 17)
3340 #define SDE_FDI_RXA (1 << 16)
3341 #define SDE_FDI_MASK (3 << 16)
3342 #define SDE_AUXD (1 << 15)
3343 #define SDE_AUXC (1 << 14)
3344 #define SDE_AUXB (1 << 13)
3345 #define SDE_AUX_MASK (7 << 13)
3346 /* 12 reserved */
3347 #define SDE_CRT_HOTPLUG (1 << 11)
3348 #define SDE_PORTD_HOTPLUG (1 << 10)
3349 #define SDE_PORTC_HOTPLUG (1 << 9)
3350 #define SDE_PORTB_HOTPLUG (1 << 8)
3351 #define SDE_SDVOB_HOTPLUG (1 << 6)
3352 #define SDE_HOTPLUG_MASK (0xf << 8)
3353 #define SDE_TRANSB_CRC_DONE (1 << 5)
3354 #define SDE_TRANSB_CRC_ERR (1 << 4)
3355 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
3356 #define SDE_TRANSA_CRC_DONE (1 << 2)
3357 #define SDE_TRANSA_CRC_ERR (1 << 1)
3358 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
3359 #define SDE_TRANS_MASK (0x3f)
3360
3361 /* south display engine interrupt: CPT/PPT */
3362 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
3363 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
3364 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
3365 #define SDE_AUDIO_POWER_SHIFT_CPT 29
3366 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
3367 #define SDE_AUXD_CPT (1 << 27)
3368 #define SDE_AUXC_CPT (1 << 26)
3369 #define SDE_AUXB_CPT (1 << 25)
3370 #define SDE_AUX_MASK_CPT (7 << 25)
3371 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3372 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3373 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
3374 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
3375 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3376 SDE_PORTD_HOTPLUG_CPT | \
3377 SDE_PORTC_HOTPLUG_CPT | \
3378 SDE_PORTB_HOTPLUG_CPT)
3379 #define SDE_GMBUS_CPT (1 << 17)
3380 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
3381 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
3382 #define SDE_FDI_RXC_CPT (1 << 8)
3383 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
3384 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
3385 #define SDE_FDI_RXB_CPT (1 << 4)
3386 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
3387 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
3388 #define SDE_FDI_RXA_CPT (1 << 0)
3389 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
3390 SDE_AUDIO_CP_REQ_B_CPT | \
3391 SDE_AUDIO_CP_REQ_A_CPT)
3392 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
3393 SDE_AUDIO_CP_CHG_B_CPT | \
3394 SDE_AUDIO_CP_CHG_A_CPT)
3395 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
3396 SDE_FDI_RXB_CPT | \
3397 SDE_FDI_RXA_CPT)
3398
3399 #define SDEISR 0xc4000
3400 #define SDEIMR 0xc4004
3401 #define SDEIIR 0xc4008
3402 #define SDEIER 0xc400c
3403
3404 /* digital port hotplug */
3405 #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
3406 #define PORTD_HOTPLUG_ENABLE (1 << 20)
3407 #define PORTD_PULSE_DURATION_2ms (0)
3408 #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3409 #define PORTD_PULSE_DURATION_6ms (2 << 18)
3410 #define PORTD_PULSE_DURATION_100ms (3 << 18)
3411 #define PORTD_PULSE_DURATION_MASK (3 << 18)
3412 #define PORTD_HOTPLUG_NO_DETECT (0)
3413 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3414 #define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3415 #define PORTC_HOTPLUG_ENABLE (1 << 12)
3416 #define PORTC_PULSE_DURATION_2ms (0)
3417 #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3418 #define PORTC_PULSE_DURATION_6ms (2 << 10)
3419 #define PORTC_PULSE_DURATION_100ms (3 << 10)
3420 #define PORTC_PULSE_DURATION_MASK (3 << 10)
3421 #define PORTC_HOTPLUG_NO_DETECT (0)
3422 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3423 #define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3424 #define PORTB_HOTPLUG_ENABLE (1 << 4)
3425 #define PORTB_PULSE_DURATION_2ms (0)
3426 #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3427 #define PORTB_PULSE_DURATION_6ms (2 << 2)
3428 #define PORTB_PULSE_DURATION_100ms (3 << 2)
3429 #define PORTB_PULSE_DURATION_MASK (3 << 2)
3430 #define PORTB_HOTPLUG_NO_DETECT (0)
3431 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3432 #define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3433
3434 #define PCH_GPIOA 0xc5010
3435 #define PCH_GPIOB 0xc5014
3436 #define PCH_GPIOC 0xc5018
3437 #define PCH_GPIOD 0xc501c
3438 #define PCH_GPIOE 0xc5020
3439 #define PCH_GPIOF 0xc5024
3440
3441 #define PCH_GMBUS0 0xc5100
3442 #define PCH_GMBUS1 0xc5104
3443 #define PCH_GMBUS2 0xc5108
3444 #define PCH_GMBUS3 0xc510c
3445 #define PCH_GMBUS4 0xc5110
3446 #define PCH_GMBUS5 0xc5120
3447
3448 #define _PCH_DPLL_A 0xc6014
3449 #define _PCH_DPLL_B 0xc6018
3450 #define _PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
3451
3452 #define _PCH_FPA0 0xc6040
3453 #define FP_CB_TUNE (0x3<<22)
3454 #define _PCH_FPA1 0xc6044
3455 #define _PCH_FPB0 0xc6048
3456 #define _PCH_FPB1 0xc604c
3457 #define _PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
3458 #define _PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
3459
3460 #define PCH_DPLL_TEST 0xc606c
3461
3462 #define PCH_DREF_CONTROL 0xC6200
3463 #define DREF_CONTROL_MASK 0x7fc3
3464 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3465 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3466 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3467 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3468 #define DREF_SSC_SOURCE_DISABLE (0<<11)
3469 #define DREF_SSC_SOURCE_ENABLE (2<<11)
3470 #define DREF_SSC_SOURCE_MASK (3<<11)
3471 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3472 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3473 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
3474 #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
3475 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3476 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
3477 #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
3478 #define DREF_SSC4_DOWNSPREAD (0<<6)
3479 #define DREF_SSC4_CENTERSPREAD (1<<6)
3480 #define DREF_SSC1_DISABLE (0<<1)
3481 #define DREF_SSC1_ENABLE (1<<1)
3482 #define DREF_SSC4_DISABLE (0)
3483 #define DREF_SSC4_ENABLE (1)
3484
3485 #define PCH_RAWCLK_FREQ 0xc6204
3486 #define FDL_TP1_TIMER_SHIFT 12
3487 #define FDL_TP1_TIMER_MASK (3<<12)
3488 #define FDL_TP2_TIMER_SHIFT 10
3489 #define FDL_TP2_TIMER_MASK (3<<10)
3490 #define RAWCLK_FREQ_MASK 0x3ff
3491
3492 #define PCH_DPLL_TMR_CFG 0xc6208
3493
3494 #define PCH_SSC4_PARMS 0xc6210
3495 #define PCH_SSC4_AUX_PARMS 0xc6214
3496
3497 #define PCH_DPLL_SEL 0xc7000
3498 #define TRANSA_DPLL_ENABLE (1<<3)
3499 #define TRANSA_DPLLB_SEL (1<<0)
3500 #define TRANSA_DPLLA_SEL 0
3501 #define TRANSB_DPLL_ENABLE (1<<7)
3502 #define TRANSB_DPLLB_SEL (1<<4)
3503 #define TRANSB_DPLLA_SEL (0)
3504 #define TRANSC_DPLL_ENABLE (1<<11)
3505 #define TRANSC_DPLLB_SEL (1<<8)
3506 #define TRANSC_DPLLA_SEL (0)
3507
3508 /* transcoder */
3509
3510 #define _TRANS_HTOTAL_A 0xe0000
3511 #define TRANS_HTOTAL_SHIFT 16
3512 #define TRANS_HACTIVE_SHIFT 0
3513 #define _TRANS_HBLANK_A 0xe0004
3514 #define TRANS_HBLANK_END_SHIFT 16
3515 #define TRANS_HBLANK_START_SHIFT 0
3516 #define _TRANS_HSYNC_A 0xe0008
3517 #define TRANS_HSYNC_END_SHIFT 16
3518 #define TRANS_HSYNC_START_SHIFT 0
3519 #define _TRANS_VTOTAL_A 0xe000c
3520 #define TRANS_VTOTAL_SHIFT 16
3521 #define TRANS_VACTIVE_SHIFT 0
3522 #define _TRANS_VBLANK_A 0xe0010
3523 #define TRANS_VBLANK_END_SHIFT 16
3524 #define TRANS_VBLANK_START_SHIFT 0
3525 #define _TRANS_VSYNC_A 0xe0014
3526 #define TRANS_VSYNC_END_SHIFT 16
3527 #define TRANS_VSYNC_START_SHIFT 0
3528 #define _TRANS_VSYNCSHIFT_A 0xe0028
3529
3530 #define _TRANSA_DATA_M1 0xe0030
3531 #define _TRANSA_DATA_N1 0xe0034
3532 #define _TRANSA_DATA_M2 0xe0038
3533 #define _TRANSA_DATA_N2 0xe003c
3534 #define _TRANSA_DP_LINK_M1 0xe0040
3535 #define _TRANSA_DP_LINK_N1 0xe0044
3536 #define _TRANSA_DP_LINK_M2 0xe0048
3537 #define _TRANSA_DP_LINK_N2 0xe004c
3538
3539 /* Per-transcoder DIP controls */
3540
3541 #define _VIDEO_DIP_CTL_A 0xe0200
3542 #define _VIDEO_DIP_DATA_A 0xe0208
3543 #define _VIDEO_DIP_GCP_A 0xe0210
3544
3545 #define _VIDEO_DIP_CTL_B 0xe1200
3546 #define _VIDEO_DIP_DATA_B 0xe1208
3547 #define _VIDEO_DIP_GCP_B 0xe1210
3548
3549 #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3550 #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3551 #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3552
3553 #define VLV_VIDEO_DIP_CTL_A 0x60220
3554 #define VLV_VIDEO_DIP_DATA_A 0x60208
3555 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3556
3557 #define VLV_VIDEO_DIP_CTL_B 0x61170
3558 #define VLV_VIDEO_DIP_DATA_B 0x61174
3559 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3560
3561 #define VLV_TVIDEO_DIP_CTL(pipe) \
3562 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3563 #define VLV_TVIDEO_DIP_DATA(pipe) \
3564 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3565 #define VLV_TVIDEO_DIP_GCP(pipe) \
3566 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3567
3568 /* Haswell DIP controls */
3569 #define HSW_VIDEO_DIP_CTL_A 0x60200
3570 #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
3571 #define HSW_VIDEO_DIP_VS_DATA_A 0x60260
3572 #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
3573 #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
3574 #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
3575 #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
3576 #define HSW_VIDEO_DIP_VS_ECC_A 0x60280
3577 #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
3578 #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
3579 #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
3580 #define HSW_VIDEO_DIP_GCP_A 0x60210
3581
3582 #define HSW_VIDEO_DIP_CTL_B 0x61200
3583 #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
3584 #define HSW_VIDEO_DIP_VS_DATA_B 0x61260
3585 #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
3586 #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
3587 #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
3588 #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
3589 #define HSW_VIDEO_DIP_VS_ECC_B 0x61280
3590 #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
3591 #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
3592 #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
3593 #define HSW_VIDEO_DIP_GCP_B 0x61210
3594
3595 #define HSW_TVIDEO_DIP_CTL(pipe) \
3596 _PIPE(pipe, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
3597 #define HSW_TVIDEO_DIP_AVI_DATA(pipe) \
3598 _PIPE(pipe, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
3599 #define HSW_TVIDEO_DIP_SPD_DATA(pipe) \
3600 _PIPE(pipe, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
3601 #define HSW_TVIDEO_DIP_GCP(pipe) \
3602 _PIPE(pipe, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
3603
3604 #define _TRANS_HTOTAL_B 0xe1000
3605 #define _TRANS_HBLANK_B 0xe1004
3606 #define _TRANS_HSYNC_B 0xe1008
3607 #define _TRANS_VTOTAL_B 0xe100c
3608 #define _TRANS_VBLANK_B 0xe1010
3609 #define _TRANS_VSYNC_B 0xe1014
3610 #define _TRANS_VSYNCSHIFT_B 0xe1028
3611
3612 #define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3613 #define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3614 #define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3615 #define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3616 #define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3617 #define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
3618 #define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3619 _TRANS_VSYNCSHIFT_B)
3620
3621 #define _TRANSB_DATA_M1 0xe1030
3622 #define _TRANSB_DATA_N1 0xe1034
3623 #define _TRANSB_DATA_M2 0xe1038
3624 #define _TRANSB_DATA_N2 0xe103c
3625 #define _TRANSB_DP_LINK_M1 0xe1040
3626 #define _TRANSB_DP_LINK_N1 0xe1044
3627 #define _TRANSB_DP_LINK_M2 0xe1048
3628 #define _TRANSB_DP_LINK_N2 0xe104c
3629
3630 #define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3631 #define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3632 #define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3633 #define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3634 #define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3635 #define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3636 #define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3637 #define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3638
3639 #define _TRANSACONF 0xf0008
3640 #define _TRANSBCONF 0xf1008
3641 #define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
3642 #define TRANS_DISABLE (0<<31)
3643 #define TRANS_ENABLE (1<<31)
3644 #define TRANS_STATE_MASK (1<<30)
3645 #define TRANS_STATE_DISABLE (0<<30)
3646 #define TRANS_STATE_ENABLE (1<<30)
3647 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
3648 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
3649 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
3650 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
3651 #define TRANS_DP_AUDIO_ONLY (1<<26)
3652 #define TRANS_DP_VIDEO_AUDIO (0<<26)
3653 #define TRANS_INTERLACE_MASK (7<<21)
3654 #define TRANS_PROGRESSIVE (0<<21)
3655 #define TRANS_INTERLACED (3<<21)
3656 #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
3657 #define TRANS_8BPC (0<<5)
3658 #define TRANS_10BPC (1<<5)
3659 #define TRANS_6BPC (2<<5)
3660 #define TRANS_12BPC (3<<5)
3661
3662 #define _TRANSA_CHICKEN2 0xf0064
3663 #define _TRANSB_CHICKEN2 0xf1064
3664 #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3665 #define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3666
3667 #define SOUTH_CHICKEN1 0xc2000
3668 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
3669 #define FDIA_PHASE_SYNC_SHIFT_EN 18
3670 #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3671 #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
3672 #define SOUTH_CHICKEN2 0xc2004
3673 #define DPLS_EDP_PPS_FIX_DIS (1<<0)
3674
3675 #define _FDI_RXA_CHICKEN 0xc200c
3676 #define _FDI_RXB_CHICKEN 0xc2010
3677 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3678 #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
3679 #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
3680
3681 #define SOUTH_DSPCLK_GATE_D 0xc2020
3682 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3683
3684 /* CPU: FDI_TX */
3685 #define _FDI_TXA_CTL 0x60100
3686 #define _FDI_TXB_CTL 0x61100
3687 #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
3688 #define FDI_TX_DISABLE (0<<31)
3689 #define FDI_TX_ENABLE (1<<31)
3690 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3691 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3692 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3693 #define FDI_LINK_TRAIN_NONE (3<<28)
3694 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3695 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3696 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3697 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3698 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3699 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3700 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3701 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
3702 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3703 SNB has different settings. */
3704 /* SNB A-stepping */
3705 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3706 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3707 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3708 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3709 /* SNB B-stepping */
3710 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3711 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3712 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3713 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3714 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
3715 #define FDI_DP_PORT_WIDTH_X1 (0<<19)
3716 #define FDI_DP_PORT_WIDTH_X2 (1<<19)
3717 #define FDI_DP_PORT_WIDTH_X3 (2<<19)
3718 #define FDI_DP_PORT_WIDTH_X4 (3<<19)
3719 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
3720 /* Ironlake: hardwired to 1 */
3721 #define FDI_TX_PLL_ENABLE (1<<14)
3722
3723 /* Ivybridge has different bits for lolz */
3724 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3725 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3726 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3727 #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3728
3729 /* both Tx and Rx */
3730 #define FDI_COMPOSITE_SYNC (1<<11)
3731 #define FDI_LINK_TRAIN_AUTO (1<<10)
3732 #define FDI_SCRAMBLING_ENABLE (0<<7)
3733 #define FDI_SCRAMBLING_DISABLE (1<<7)
3734
3735 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
3736 #define _FDI_RXA_CTL 0xf000c
3737 #define _FDI_RXB_CTL 0xf100c
3738 #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
3739 #define FDI_RX_ENABLE (1<<31)
3740 /* train, dp width same as FDI_TX */
3741 #define FDI_FS_ERRC_ENABLE (1<<27)
3742 #define FDI_FE_ERRC_ENABLE (1<<26)
3743 #define FDI_DP_PORT_WIDTH_X8 (7<<19)
3744 #define FDI_8BPC (0<<16)
3745 #define FDI_10BPC (1<<16)
3746 #define FDI_6BPC (2<<16)
3747 #define FDI_12BPC (3<<16)
3748 #define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3749 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3750 #define FDI_RX_PLL_ENABLE (1<<13)
3751 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3752 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3753 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3754 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3755 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
3756 #define FDI_PCDCLK (1<<4)
3757 /* CPT */
3758 #define FDI_AUTO_TRAINING (1<<10)
3759 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3760 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3761 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3762 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3763 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
3764 /* LPT */
3765 #define FDI_PORT_WIDTH_2X_LPT (1<<19)
3766 #define FDI_PORT_WIDTH_1X_LPT (0<<19)
3767
3768 #define _FDI_RXA_MISC 0xf0010
3769 #define _FDI_RXB_MISC 0xf1010
3770 #define _FDI_RXA_TUSIZE1 0xf0030
3771 #define _FDI_RXA_TUSIZE2 0xf0038
3772 #define _FDI_RXB_TUSIZE1 0xf1030
3773 #define _FDI_RXB_TUSIZE2 0xf1038
3774 #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3775 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3776 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
3777
3778 /* FDI_RX interrupt register format */
3779 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
3780 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3781 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3782 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3783 #define FDI_RX_FS_CODE_ERR (1<<6)
3784 #define FDI_RX_FE_CODE_ERR (1<<5)
3785 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3786 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
3787 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3788 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3789 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3790
3791 #define _FDI_RXA_IIR 0xf0014
3792 #define _FDI_RXA_IMR 0xf0018
3793 #define _FDI_RXB_IIR 0xf1014
3794 #define _FDI_RXB_IMR 0xf1018
3795 #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3796 #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
3797
3798 #define FDI_PLL_CTL_1 0xfe000
3799 #define FDI_PLL_CTL_2 0xfe004
3800
3801 /* CRT */
3802 #define PCH_ADPA 0xe1100
3803 #define ADPA_TRANS_SELECT_MASK (1<<30)
3804 #define ADPA_TRANS_A_SELECT 0
3805 #define ADPA_TRANS_B_SELECT (1<<30)
3806 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3807 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3808 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3809 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3810 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3811 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3812 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3813 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3814 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3815 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3816 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3817 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3818 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3819 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3820 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3821 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3822 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3823 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3824 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3825
3826 /* or SDVOB */
3827 #define VLV_HDMIB 0x61140
3828 #define HDMIB 0xe1140
3829 #define PORT_ENABLE (1 << 31)
3830 #define TRANSCODER(pipe) ((pipe) << 30)
3831 #define TRANSCODER_CPT(pipe) ((pipe) << 29)
3832 #define TRANSCODER_MASK (1 << 30)
3833 #define TRANSCODER_MASK_CPT (3 << 29)
3834 #define COLOR_FORMAT_8bpc (0)
3835 #define COLOR_FORMAT_12bpc (3 << 26)
3836 #define SDVOB_HOTPLUG_ENABLE (1 << 23)
3837 #define SDVO_ENCODING (0)
3838 #define TMDS_ENCODING (2 << 10)
3839 #define NULL_PACKET_VSYNC_ENABLE (1 << 9)
3840 /* CPT */
3841 #define HDMI_MODE_SELECT (1 << 9)
3842 #define DVI_MODE_SELECT (0)
3843 #define SDVOB_BORDER_ENABLE (1 << 7)
3844 #define AUDIO_ENABLE (1 << 6)
3845 #define VSYNC_ACTIVE_HIGH (1 << 4)
3846 #define HSYNC_ACTIVE_HIGH (1 << 3)
3847 #define PORT_DETECTED (1 << 2)
3848
3849 /* PCH SDVOB multiplex with HDMIB */
3850 #define PCH_SDVOB HDMIB
3851
3852 #define HDMIC 0xe1150
3853 #define HDMID 0xe1160
3854
3855 #define PCH_LVDS 0xe1180
3856 #define LVDS_DETECTED (1 << 1)
3857
3858 #define BLC_PWM_CPU_CTL2 0x48250
3859 #define PWM_ENABLE (1 << 31)
3860 #define PWM_PIPE_A (0 << 29)
3861 #define PWM_PIPE_B (1 << 29)
3862 #define BLC_PWM_CPU_CTL 0x48254
3863
3864 #define BLC_PWM_PCH_CTL1 0xc8250
3865 #define PWM_PCH_ENABLE (1 << 31)
3866 #define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3867 #define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3868 #define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3869 #define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3870
3871 #define BLC_PWM_PCH_CTL2 0xc8254
3872
3873 #define PCH_PP_STATUS 0xc7200
3874 #define PCH_PP_CONTROL 0xc7204
3875 #define PANEL_UNLOCK_REGS (0xabcd << 16)
3876 #define PANEL_UNLOCK_MASK (0xffff << 16)
3877 #define EDP_FORCE_VDD (1 << 3)
3878 #define EDP_BLC_ENABLE (1 << 2)
3879 #define PANEL_POWER_RESET (1 << 1)
3880 #define PANEL_POWER_OFF (0 << 0)
3881 #define PANEL_POWER_ON (1 << 0)
3882 #define PCH_PP_ON_DELAYS 0xc7208
3883 #define PANEL_PORT_SELECT_MASK (3 << 30)
3884 #define PANEL_PORT_SELECT_LVDS (0 << 30)
3885 #define PANEL_PORT_SELECT_DPA (1 << 30)
3886 #define EDP_PANEL (1 << 30)
3887 #define PANEL_PORT_SELECT_DPC (2 << 30)
3888 #define PANEL_PORT_SELECT_DPD (3 << 30)
3889 #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3890 #define PANEL_POWER_UP_DELAY_SHIFT 16
3891 #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3892 #define PANEL_LIGHT_ON_DELAY_SHIFT 0
3893
3894 #define PCH_PP_OFF_DELAYS 0xc720c
3895 #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3896 #define PANEL_POWER_DOWN_DELAY_SHIFT 16
3897 #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3898 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3899
3900 #define PCH_PP_DIVISOR 0xc7210
3901 #define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3902 #define PP_REFERENCE_DIVIDER_SHIFT 8
3903 #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3904 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
3905
3906 #define PCH_DP_B 0xe4100
3907 #define PCH_DPB_AUX_CH_CTL 0xe4110
3908 #define PCH_DPB_AUX_CH_DATA1 0xe4114
3909 #define PCH_DPB_AUX_CH_DATA2 0xe4118
3910 #define PCH_DPB_AUX_CH_DATA3 0xe411c
3911 #define PCH_DPB_AUX_CH_DATA4 0xe4120
3912 #define PCH_DPB_AUX_CH_DATA5 0xe4124
3913
3914 #define PCH_DP_C 0xe4200
3915 #define PCH_DPC_AUX_CH_CTL 0xe4210
3916 #define PCH_DPC_AUX_CH_DATA1 0xe4214
3917 #define PCH_DPC_AUX_CH_DATA2 0xe4218
3918 #define PCH_DPC_AUX_CH_DATA3 0xe421c
3919 #define PCH_DPC_AUX_CH_DATA4 0xe4220
3920 #define PCH_DPC_AUX_CH_DATA5 0xe4224
3921
3922 #define PCH_DP_D 0xe4300
3923 #define PCH_DPD_AUX_CH_CTL 0xe4310
3924 #define PCH_DPD_AUX_CH_DATA1 0xe4314
3925 #define PCH_DPD_AUX_CH_DATA2 0xe4318
3926 #define PCH_DPD_AUX_CH_DATA3 0xe431c
3927 #define PCH_DPD_AUX_CH_DATA4 0xe4320
3928 #define PCH_DPD_AUX_CH_DATA5 0xe4324
3929
3930 /* CPT */
3931 #define PORT_TRANS_A_SEL_CPT 0
3932 #define PORT_TRANS_B_SEL_CPT (1<<29)
3933 #define PORT_TRANS_C_SEL_CPT (2<<29)
3934 #define PORT_TRANS_SEL_MASK (3<<29)
3935 #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
3936
3937 #define TRANS_DP_CTL_A 0xe0300
3938 #define TRANS_DP_CTL_B 0xe1300
3939 #define TRANS_DP_CTL_C 0xe2300
3940 #define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
3941 #define TRANS_DP_OUTPUT_ENABLE (1<<31)
3942 #define TRANS_DP_PORT_SEL_B (0<<29)
3943 #define TRANS_DP_PORT_SEL_C (1<<29)
3944 #define TRANS_DP_PORT_SEL_D (2<<29)
3945 #define TRANS_DP_PORT_SEL_NONE (3<<29)
3946 #define TRANS_DP_PORT_SEL_MASK (3<<29)
3947 #define TRANS_DP_AUDIO_ONLY (1<<26)
3948 #define TRANS_DP_ENH_FRAMING (1<<18)
3949 #define TRANS_DP_8BPC (0<<9)
3950 #define TRANS_DP_10BPC (1<<9)
3951 #define TRANS_DP_6BPC (2<<9)
3952 #define TRANS_DP_12BPC (3<<9)
3953 #define TRANS_DP_BPC_MASK (3<<9)
3954 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3955 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
3956 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3957 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
3958 #define TRANS_DP_SYNC_MASK (3<<3)
3959
3960 /* SNB eDP training params */
3961 /* SNB A-stepping */
3962 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3963 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3964 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3965 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3966 /* SNB B-stepping */
3967 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3968 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3969 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3970 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3971 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
3972 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3973
3974 /* IVB */
3975 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3976 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3977 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3978 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3979 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3980 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3981 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3982
3983 /* legacy values */
3984 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3985 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3986 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3987 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3988 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3989
3990 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3991
3992 #define FORCEWAKE 0xA18C
3993 #define FORCEWAKE_VLV 0x1300b0
3994 #define FORCEWAKE_ACK_VLV 0x1300b4
3995 #define FORCEWAKE_ACK 0x130090
3996 #define FORCEWAKE_MT 0xa188 /* multi-threaded */
3997 #define FORCEWAKE_MT_ACK 0x130040
3998 #define ECOBUS 0xa180
3999 #define FORCEWAKE_MT_ENABLE (1<<5)
4000
4001 #define GTFIFODBG 0x120000
4002 #define GT_FIFO_CPU_ERROR_MASK 7
4003 #define GT_FIFO_OVFERR (1<<2)
4004 #define GT_FIFO_IAWRERR (1<<1)
4005 #define GT_FIFO_IARDERR (1<<0)
4006
4007 #define GT_FIFO_FREE_ENTRIES 0x120008
4008 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
4009
4010 #define GEN6_UCGCTL1 0x9400
4011 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
4012 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
4013
4014 #define GEN6_UCGCTL2 0x9404
4015 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
4016 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
4017 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
4018
4019 #define GEN6_RPNSWREQ 0xA008
4020 #define GEN6_TURBO_DISABLE (1<<31)
4021 #define GEN6_FREQUENCY(x) ((x)<<25)
4022 #define GEN6_OFFSET(x) ((x)<<19)
4023 #define GEN6_AGGRESSIVE_TURBO (0<<15)
4024 #define GEN6_RC_VIDEO_FREQ 0xA00C
4025 #define GEN6_RC_CONTROL 0xA090
4026 #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4027 #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4028 #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4029 #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4030 #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
4031 #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4032 #define GEN6_RC_CTL_HW_ENABLE (1<<31)
4033 #define GEN6_RP_DOWN_TIMEOUT 0xA010
4034 #define GEN6_RP_INTERRUPT_LIMITS 0xA014
4035 #define GEN6_RPSTAT1 0xA01C
4036 #define GEN6_CAGF_SHIFT 8
4037 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
4038 #define GEN6_RP_CONTROL 0xA024
4039 #define GEN6_RP_MEDIA_TURBO (1<<11)
4040 #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4041 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4042 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4043 #define GEN6_RP_MEDIA_HW_MODE (1<<9)
4044 #define GEN6_RP_MEDIA_SW_MODE (0<<9)
4045 #define GEN6_RP_MEDIA_IS_GFX (1<<8)
4046 #define GEN6_RP_ENABLE (1<<7)
4047 #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4048 #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4049 #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
4050 #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
4051 #define GEN6_RP_UP_THRESHOLD 0xA02C
4052 #define GEN6_RP_DOWN_THRESHOLD 0xA030
4053 #define GEN6_RP_CUR_UP_EI 0xA050
4054 #define GEN6_CURICONT_MASK 0xffffff
4055 #define GEN6_RP_CUR_UP 0xA054
4056 #define GEN6_CURBSYTAVG_MASK 0xffffff
4057 #define GEN6_RP_PREV_UP 0xA058
4058 #define GEN6_RP_CUR_DOWN_EI 0xA05C
4059 #define GEN6_CURIAVG_MASK 0xffffff
4060 #define GEN6_RP_CUR_DOWN 0xA060
4061 #define GEN6_RP_PREV_DOWN 0xA064
4062 #define GEN6_RP_UP_EI 0xA068
4063 #define GEN6_RP_DOWN_EI 0xA06C
4064 #define GEN6_RP_IDLE_HYSTERSIS 0xA070
4065 #define GEN6_RC_STATE 0xA094
4066 #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4067 #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4068 #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4069 #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4070 #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4071 #define GEN6_RC_SLEEP 0xA0B0
4072 #define GEN6_RC1e_THRESHOLD 0xA0B4
4073 #define GEN6_RC6_THRESHOLD 0xA0B8
4074 #define GEN6_RC6p_THRESHOLD 0xA0BC
4075 #define GEN6_RC6pp_THRESHOLD 0xA0C0
4076 #define GEN6_PMINTRMSK 0xA168
4077
4078 #define GEN6_PMISR 0x44020
4079 #define GEN6_PMIMR 0x44024 /* rps_lock */
4080 #define GEN6_PMIIR 0x44028
4081 #define GEN6_PMIER 0x4402C
4082 #define GEN6_PM_MBOX_EVENT (1<<25)
4083 #define GEN6_PM_THERMAL_EVENT (1<<24)
4084 #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4085 #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4086 #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4087 #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4088 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4089 #define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4090 GEN6_PM_RP_DOWN_THRESHOLD | \
4091 GEN6_PM_RP_DOWN_TIMEOUT)
4092
4093 #define GEN6_GT_GFX_RC6_LOCKED 0x138104
4094 #define GEN6_GT_GFX_RC6 0x138108
4095 #define GEN6_GT_GFX_RC6p 0x13810C
4096 #define GEN6_GT_GFX_RC6pp 0x138110
4097
4098 #define GEN6_PCODE_MAILBOX 0x138124
4099 #define GEN6_PCODE_READY (1<<31)
4100 #define GEN6_READ_OC_PARAMS 0xc
4101 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4102 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
4103 #define GEN6_PCODE_DATA 0x138128
4104 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
4105
4106 #define GEN6_GT_CORE_STATUS 0x138060
4107 #define GEN6_CORE_CPD_STATE_MASK (7<<4)
4108 #define GEN6_RCn_MASK 7
4109 #define GEN6_RC0 0
4110 #define GEN6_RC3 2
4111 #define GEN6_RC6 3
4112 #define GEN6_RC7 4
4113
4114 #define G4X_AUD_VID_DID 0x62020
4115 #define INTEL_AUDIO_DEVCL 0x808629FB
4116 #define INTEL_AUDIO_DEVBLC 0x80862801
4117 #define INTEL_AUDIO_DEVCTG 0x80862802
4118
4119 #define G4X_AUD_CNTL_ST 0x620B4
4120 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4121 #define G4X_ELDV_DEVCTG (1 << 14)
4122 #define G4X_ELD_ADDR (0xf << 5)
4123 #define G4X_ELD_ACK (1 << 4)
4124 #define G4X_HDMIW_HDMIEDID 0x6210C
4125
4126 #define IBX_HDMIW_HDMIEDID_A 0xE2050
4127 #define IBX_AUD_CNTL_ST_A 0xE20B4
4128 #define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4129 #define IBX_ELD_ADDRESS (0x1f << 5)
4130 #define IBX_ELD_ACK (1 << 4)
4131 #define IBX_AUD_CNTL_ST2 0xE20C0
4132 #define IBX_ELD_VALIDB (1 << 0)
4133 #define IBX_CP_READYB (1 << 1)
4134
4135 #define CPT_HDMIW_HDMIEDID_A 0xE5050
4136 #define CPT_AUD_CNTL_ST_A 0xE50B4
4137 #define CPT_AUD_CNTRL_ST2 0xE50C0
4138
4139 /* These are the 4 32-bit write offset registers for each stream
4140 * output buffer. It determines the offset from the
4141 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4142 */
4143 #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4144
4145 #define IBX_AUD_CONFIG_A 0xe2000
4146 #define CPT_AUD_CONFIG_A 0xe5000
4147 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4148 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4149 #define AUD_CONFIG_UPPER_N_SHIFT 20
4150 #define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4151 #define AUD_CONFIG_LOWER_N_SHIFT 4
4152 #define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4153 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4154 #define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4155 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4156
4157 /* HSW Power Wells */
4158 #define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4159 #define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4160 #define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4161 #define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4162 #define HSW_PWR_WELL_ENABLE (1<<31)
4163 #define HSW_PWR_WELL_STATE (1<<30)
4164 #define HSW_PWR_WELL_CTL5 0x45410
4165 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4166 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
4167 #define HSW_PWR_WELL_FORCE_ON (1<<19)
4168 #define HSW_PWR_WELL_CTL6 0x45414
4169
4170 /* Per-pipe DDI Function Control */
4171 #define PIPE_DDI_FUNC_CTL_A 0x60400
4172 #define PIPE_DDI_FUNC_CTL_B 0x61400
4173 #define PIPE_DDI_FUNC_CTL_C 0x62400
4174 #define PIPE_DDI_FUNC_CTL_EDP 0x6F400
4175 #define DDI_FUNC_CTL(pipe) _PIPE(pipe, \
4176 PIPE_DDI_FUNC_CTL_A, \
4177 PIPE_DDI_FUNC_CTL_B)
4178 #define PIPE_DDI_FUNC_ENABLE (1<<31)
4179 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
4180 #define PIPE_DDI_PORT_MASK (0xf<<28)
4181 #define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
4182 #define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
4183 #define PIPE_DDI_MODE_SELECT_DVI (1<<24)
4184 #define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
4185 #define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
4186 #define PIPE_DDI_MODE_SELECT_FDI (4<<24)
4187 #define PIPE_DDI_BPC_8 (0<<20)
4188 #define PIPE_DDI_BPC_10 (1<<20)
4189 #define PIPE_DDI_BPC_6 (2<<20)
4190 #define PIPE_DDI_BPC_12 (3<<20)
4191 #define PIPE_DDI_BFI_ENABLE (1<<4)
4192 #define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
4193 #define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
4194 #define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
4195
4196 /* DisplayPort Transport Control */
4197 #define DP_TP_CTL_A 0x64040
4198 #define DP_TP_CTL_B 0x64140
4199 #define DP_TP_CTL(port) _PORT(port, \
4200 DP_TP_CTL_A, \
4201 DP_TP_CTL_B)
4202 #define DP_TP_CTL_ENABLE (1<<31)
4203 #define DP_TP_CTL_MODE_SST (0<<27)
4204 #define DP_TP_CTL_MODE_MST (1<<27)
4205 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
4206 #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
4207 #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4208 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4209 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
4210 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
4211
4212 /* DisplayPort Transport Status */
4213 #define DP_TP_STATUS_A 0x64044
4214 #define DP_TP_STATUS_B 0x64144
4215 #define DP_TP_STATUS(port) _PORT(port, \
4216 DP_TP_STATUS_A, \
4217 DP_TP_STATUS_B)
4218 #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4219
4220 /* DDI Buffer Control */
4221 #define DDI_BUF_CTL_A 0x64000
4222 #define DDI_BUF_CTL_B 0x64100
4223 #define DDI_BUF_CTL(port) _PORT(port, \
4224 DDI_BUF_CTL_A, \
4225 DDI_BUF_CTL_B)
4226 #define DDI_BUF_CTL_ENABLE (1<<31)
4227 #define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
4228 #define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
4229 #define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
4230 #define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
4231 #define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
4232 #define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
4233 #define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4234 #define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
4235 #define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4236 #define DDI_BUF_EMP_MASK (0xf<<24)
4237 #define DDI_BUF_IS_IDLE (1<<7)
4238 #define DDI_PORT_WIDTH_X1 (0<<1)
4239 #define DDI_PORT_WIDTH_X2 (1<<1)
4240 #define DDI_PORT_WIDTH_X4 (3<<1)
4241 #define DDI_INIT_DISPLAY_DETECTED (1<<0)
4242
4243 /* DDI Buffer Translations */
4244 #define DDI_BUF_TRANS_A 0x64E00
4245 #define DDI_BUF_TRANS_B 0x64E60
4246 #define DDI_BUF_TRANS(port) _PORT(port, \
4247 DDI_BUF_TRANS_A, \
4248 DDI_BUF_TRANS_B)
4249
4250 /* Sideband Interface (SBI) is programmed indirectly, via
4251 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4252 * which contains the payload */
4253 #define SBI_ADDR 0xC6000
4254 #define SBI_DATA 0xC6004
4255 #define SBI_CTL_STAT 0xC6008
4256 #define SBI_CTL_OP_CRRD (0x6<<8)
4257 #define SBI_CTL_OP_CRWR (0x7<<8)
4258 #define SBI_RESPONSE_FAIL (0x1<<1)
4259 #define SBI_RESPONSE_SUCCESS (0x0<<1)
4260 #define SBI_BUSY (0x1<<0)
4261 #define SBI_READY (0x0<<0)
4262
4263 /* SBI offsets */
4264 #define SBI_SSCDIVINTPHASE6 0x0600
4265 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4266 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4267 #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4268 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
4269 #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
4270 #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
4271 #define SBI_SSCCTL 0x020c
4272 #define SBI_SSCCTL6 0x060C
4273 #define SBI_SSCCTL_DISABLE (1<<0)
4274 #define SBI_SSCAUXDIV6 0x0610
4275 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
4276 #define SBI_DBUFF0 0x2a00
4277
4278 /* LPT PIXCLK_GATE */
4279 #define PIXCLK_GATE 0xC6020
4280 #define PIXCLK_GATE_UNGATE 1<<0
4281 #define PIXCLK_GATE_GATE 0<<0
4282
4283 /* SPLL */
4284 #define SPLL_CTL 0x46020
4285 #define SPLL_PLL_ENABLE (1<<31)
4286 #define SPLL_PLL_SCC (1<<28)
4287 #define SPLL_PLL_NON_SCC (2<<28)
4288 #define SPLL_PLL_FREQ_810MHz (0<<26)
4289 #define SPLL_PLL_FREQ_1350MHz (1<<26)
4290
4291 /* WRPLL */
4292 #define WRPLL_CTL1 0x46040
4293 #define WRPLL_CTL2 0x46060
4294 #define WRPLL_PLL_ENABLE (1<<31)
4295 #define WRPLL_PLL_SELECT_SSC (0x01<<28)
4296 #define WRPLL_PLL_SELECT_NON_SCC (0x02<<28)
4297 #define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
4298 /* WRPLL divider programming */
4299 #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
4300 #define WRPLL_DIVIDER_POST(x) ((x)<<8)
4301 #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4302
4303 /* Port clock selection */
4304 #define PORT_CLK_SEL_A 0x46100
4305 #define PORT_CLK_SEL_B 0x46104
4306 #define PORT_CLK_SEL(port) _PORT(port, \
4307 PORT_CLK_SEL_A, \
4308 PORT_CLK_SEL_B)
4309 #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4310 #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4311 #define PORT_CLK_SEL_LCPLL_810 (2<<29)
4312 #define PORT_CLK_SEL_SPLL (3<<29)
4313 #define PORT_CLK_SEL_WRPLL1 (4<<29)
4314 #define PORT_CLK_SEL_WRPLL2 (5<<29)
4315
4316 /* Pipe clock selection */
4317 #define PIPE_CLK_SEL_A 0x46140
4318 #define PIPE_CLK_SEL_B 0x46144
4319 #define PIPE_CLK_SEL(pipe) _PIPE(pipe, \
4320 PIPE_CLK_SEL_A, \
4321 PIPE_CLK_SEL_B)
4322 /* For each pipe, we need to select the corresponding port clock */
4323 #define PIPE_CLK_SEL_DISABLED (0x0<<29)
4324 #define PIPE_CLK_SEL_PORT(x) ((x+1)<<29)
4325
4326 /* LCPLL Control */
4327 #define LCPLL_CTL 0x130040
4328 #define LCPLL_PLL_DISABLE (1<<31)
4329 #define LCPLL_PLL_LOCK (1<<30)
4330 #define LCPLL_CD_CLOCK_DISABLE (1<<25)
4331 #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
4332
4333 /* Pipe WM_LINETIME - watermark line time */
4334 #define PIPE_WM_LINETIME_A 0x45270
4335 #define PIPE_WM_LINETIME_B 0x45274
4336 #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, \
4337 PIPE_WM_LINETIME_A, \
4338 PIPE_WM_LINETIME_A)
4339 #define PIPE_WM_LINETIME_MASK (0x1ff)
4340 #define PIPE_WM_LINETIME_TIME(x) ((x))
4341 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
4342 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
4343
4344 /* SFUSE_STRAP */
4345 #define SFUSE_STRAP 0xc2014
4346 #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4347 #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4348 #define SFUSE_STRAP_DDID_DETECTED (1<<0)
4349
4350 #endif /* _I915_REG_H_ */