]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/gpu/drm/i915/i915_reg.h
Merge remote-tracking branch 'airlied/drm-next' into drm-intel-next-queued
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 typedef struct {
29 uint32_t reg;
30 } i915_reg_t;
31
32 #define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34 #define INVALID_MMIO_REG _MMIO(0)
35
36 static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37 {
38 return reg.reg;
39 }
40
41 static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42 {
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44 }
45
46 static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47 {
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49 }
50
51 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
52 #define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
53 #define _PLANE(plane, a, b) _PIPE(plane, a, b)
54 #define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
55 #define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
56 #define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
57 #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
58 #define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
59 #define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
60 (pipe) == PIPE_B ? (b) : (c))
61 #define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
62 #define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
63 (port) == PORT_B ? (b) : (c))
64 #define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
65
66 #define _MASKED_FIELD(mask, value) ({ \
67 if (__builtin_constant_p(mask)) \
68 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
69 if (__builtin_constant_p(value)) \
70 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
71 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & ~(mask), \
73 "Incorrect value for mask"); \
74 (mask) << 16 | (value); })
75 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
76 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
77
78
79
80 /* PCI config space */
81
82 #define MCHBAR_I915 0x44
83 #define MCHBAR_I965 0x48
84 #define MCHBAR_SIZE (4 * 4096)
85
86 #define DEVEN 0x54
87 #define DEVEN_MCHBAR_EN (1 << 28)
88
89 /* BSM in include/drm/i915_drm.h */
90
91 #define HPLLCC 0xc0 /* 85x only */
92 #define GC_CLOCK_CONTROL_MASK (0x7 << 0)
93 #define GC_CLOCK_133_200 (0 << 0)
94 #define GC_CLOCK_100_200 (1 << 0)
95 #define GC_CLOCK_100_133 (2 << 0)
96 #define GC_CLOCK_133_266 (3 << 0)
97 #define GC_CLOCK_133_200_2 (4 << 0)
98 #define GC_CLOCK_133_266_2 (5 << 0)
99 #define GC_CLOCK_166_266 (6 << 0)
100 #define GC_CLOCK_166_250 (7 << 0)
101
102 #define I915_GDRST 0xc0 /* PCI config register */
103 #define GRDOM_FULL (0 << 2)
104 #define GRDOM_RENDER (1 << 2)
105 #define GRDOM_MEDIA (3 << 2)
106 #define GRDOM_MASK (3 << 2)
107 #define GRDOM_RESET_STATUS (1 << 1)
108 #define GRDOM_RESET_ENABLE (1 << 0)
109
110 #define GCDGMBUS 0xcc
111
112 #define GCFGC2 0xda
113 #define GCFGC 0xf0 /* 915+ only */
114 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
115 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
116 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
117 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
118 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
119 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
120 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
121 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
122 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
123 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
124 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
125 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
126 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
127 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
128 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
129 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
130 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
131 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
132 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
133 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
134 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
135 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
136 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
137 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
138 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
139 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
140 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
141 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
142 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
143
144 #define ASLE 0xe4
145 #define ASLS 0xfc
146
147 #define SWSCI 0xe8
148 #define SWSCI_SCISEL (1 << 15)
149 #define SWSCI_GSSCIE (1 << 0)
150
151 #define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
152
153
154 #define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
155 #define ILK_GRDOM_FULL (0<<1)
156 #define ILK_GRDOM_RENDER (1<<1)
157 #define ILK_GRDOM_MEDIA (3<<1)
158 #define ILK_GRDOM_MASK (3<<1)
159 #define ILK_GRDOM_RESET_ENABLE (1<<0)
160
161 #define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
162 #define GEN6_MBC_SNPCR_SHIFT 21
163 #define GEN6_MBC_SNPCR_MASK (3<<21)
164 #define GEN6_MBC_SNPCR_MAX (0<<21)
165 #define GEN6_MBC_SNPCR_MED (1<<21)
166 #define GEN6_MBC_SNPCR_LOW (2<<21)
167 #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
168
169 #define VLV_G3DCTL _MMIO(0x9024)
170 #define VLV_GSCKGCTL _MMIO(0x9028)
171
172 #define GEN6_MBCTL _MMIO(0x0907c)
173 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
174 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
175 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
176 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
177 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
178
179 #define GEN6_GDRST _MMIO(0x941c)
180 #define GEN6_GRDOM_FULL (1 << 0)
181 #define GEN6_GRDOM_RENDER (1 << 1)
182 #define GEN6_GRDOM_MEDIA (1 << 2)
183 #define GEN6_GRDOM_BLT (1 << 3)
184 #define GEN6_GRDOM_VECS (1 << 4)
185 #define GEN9_GRDOM_GUC (1 << 5)
186 #define GEN8_GRDOM_MEDIA2 (1 << 7)
187
188 #define RING_PP_DIR_BASE(engine) _MMIO((engine)->mmio_base+0x228)
189 #define RING_PP_DIR_BASE_READ(engine) _MMIO((engine)->mmio_base+0x518)
190 #define RING_PP_DIR_DCLV(engine) _MMIO((engine)->mmio_base+0x220)
191 #define PP_DIR_DCLV_2G 0xffffffff
192
193 #define GEN8_RING_PDP_UDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8 + 4)
194 #define GEN8_RING_PDP_LDW(engine, n) _MMIO((engine)->mmio_base+0x270 + (n) * 8)
195
196 #define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
197 #define GEN8_RPCS_ENABLE (1 << 31)
198 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
199 #define GEN8_RPCS_S_CNT_SHIFT 15
200 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
201 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
202 #define GEN8_RPCS_SS_CNT_SHIFT 8
203 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
204 #define GEN8_RPCS_EU_MAX_SHIFT 4
205 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
206 #define GEN8_RPCS_EU_MIN_SHIFT 0
207 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
208
209 #define GAM_ECOCHK _MMIO(0x4090)
210 #define BDW_DISABLE_HDC_INVALIDATION (1<<25)
211 #define ECOCHK_SNB_BIT (1<<10)
212 #define ECOCHK_DIS_TLB (1<<8)
213 #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
214 #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
215 #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
216 #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
217 #define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
218 #define ECOCHK_PPGTT_UC_HSW (0x1<<3)
219 #define ECOCHK_PPGTT_WT_HSW (0x2<<3)
220 #define ECOCHK_PPGTT_WB_HSW (0x3<<3)
221
222 #define GEN8_CONFIG0 _MMIO(0xD00)
223 #define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
224
225 #define GAC_ECO_BITS _MMIO(0x14090)
226 #define ECOBITS_SNB_BIT (1<<13)
227 #define ECOBITS_PPGTT_CACHE64B (3<<8)
228 #define ECOBITS_PPGTT_CACHE4B (0<<8)
229
230 #define GAB_CTL _MMIO(0x24000)
231 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
232
233 #define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
234 #define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
235 #define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
236 #define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
237 #define GEN6_STOLEN_RESERVED_1M (0 << 4)
238 #define GEN6_STOLEN_RESERVED_512K (1 << 4)
239 #define GEN6_STOLEN_RESERVED_256K (2 << 4)
240 #define GEN6_STOLEN_RESERVED_128K (3 << 4)
241 #define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
242 #define GEN7_STOLEN_RESERVED_1M (0 << 5)
243 #define GEN7_STOLEN_RESERVED_256K (1 << 5)
244 #define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
245 #define GEN8_STOLEN_RESERVED_1M (0 << 7)
246 #define GEN8_STOLEN_RESERVED_2M (1 << 7)
247 #define GEN8_STOLEN_RESERVED_4M (2 << 7)
248 #define GEN8_STOLEN_RESERVED_8M (3 << 7)
249
250 /* VGA stuff */
251
252 #define VGA_ST01_MDA 0x3ba
253 #define VGA_ST01_CGA 0x3da
254
255 #define _VGA_MSR_WRITE _MMIO(0x3c2)
256 #define VGA_MSR_WRITE 0x3c2
257 #define VGA_MSR_READ 0x3cc
258 #define VGA_MSR_MEM_EN (1<<1)
259 #define VGA_MSR_CGA_MODE (1<<0)
260
261 #define VGA_SR_INDEX 0x3c4
262 #define SR01 1
263 #define VGA_SR_DATA 0x3c5
264
265 #define VGA_AR_INDEX 0x3c0
266 #define VGA_AR_VID_EN (1<<5)
267 #define VGA_AR_DATA_WRITE 0x3c0
268 #define VGA_AR_DATA_READ 0x3c1
269
270 #define VGA_GR_INDEX 0x3ce
271 #define VGA_GR_DATA 0x3cf
272 /* GR05 */
273 #define VGA_GR_MEM_READ_MODE_SHIFT 3
274 #define VGA_GR_MEM_READ_MODE_PLANE 1
275 /* GR06 */
276 #define VGA_GR_MEM_MODE_MASK 0xc
277 #define VGA_GR_MEM_MODE_SHIFT 2
278 #define VGA_GR_MEM_A0000_AFFFF 0
279 #define VGA_GR_MEM_A0000_BFFFF 1
280 #define VGA_GR_MEM_B0000_B7FFF 2
281 #define VGA_GR_MEM_B0000_BFFFF 3
282
283 #define VGA_DACMASK 0x3c6
284 #define VGA_DACRX 0x3c7
285 #define VGA_DACWX 0x3c8
286 #define VGA_DACDATA 0x3c9
287
288 #define VGA_CR_INDEX_MDA 0x3b4
289 #define VGA_CR_DATA_MDA 0x3b5
290 #define VGA_CR_INDEX_CGA 0x3d4
291 #define VGA_CR_DATA_CGA 0x3d5
292
293 /*
294 * Instruction field definitions used by the command parser
295 */
296 #define INSTR_CLIENT_SHIFT 29
297 #define INSTR_CLIENT_MASK 0xE0000000
298 #define INSTR_MI_CLIENT 0x0
299 #define INSTR_BC_CLIENT 0x2
300 #define INSTR_RC_CLIENT 0x3
301 #define INSTR_SUBCLIENT_SHIFT 27
302 #define INSTR_SUBCLIENT_MASK 0x18000000
303 #define INSTR_MEDIA_SUBCLIENT 0x2
304 #define INSTR_26_TO_24_MASK 0x7000000
305 #define INSTR_26_TO_24_SHIFT 24
306
307 /*
308 * Memory interface instructions used by the kernel
309 */
310 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
311 /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
312 #define MI_GLOBAL_GTT (1<<22)
313
314 #define MI_NOOP MI_INSTR(0, 0)
315 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
316 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
317 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
318 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
319 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
320 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
321 #define MI_FLUSH MI_INSTR(0x04, 0)
322 #define MI_READ_FLUSH (1 << 0)
323 #define MI_EXE_FLUSH (1 << 1)
324 #define MI_NO_WRITE_FLUSH (1 << 2)
325 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
326 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
327 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
328 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
329 #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
330 #define MI_ARB_ENABLE (1<<0)
331 #define MI_ARB_DISABLE (0<<0)
332 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
333 #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
334 #define MI_SUSPEND_FLUSH_EN (1<<0)
335 #define MI_SET_APPID MI_INSTR(0x0e, 0)
336 #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
337 #define MI_OVERLAY_CONTINUE (0x0<<21)
338 #define MI_OVERLAY_ON (0x1<<21)
339 #define MI_OVERLAY_OFF (0x2<<21)
340 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
341 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
342 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
343 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
344 /* IVB has funny definitions for which plane to flip. */
345 #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
346 #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
347 #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
348 #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
349 #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
350 #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
351 /* SKL ones */
352 #define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
353 #define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
354 #define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
355 #define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
356 #define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
357 #define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
358 #define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
359 #define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
360 #define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
361 #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
362 #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
363 #define MI_SEMAPHORE_UPDATE (1<<21)
364 #define MI_SEMAPHORE_COMPARE (1<<20)
365 #define MI_SEMAPHORE_REGISTER (1<<18)
366 #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
367 #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
368 #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
369 #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
370 #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
371 #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
372 #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
373 #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
374 #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
375 #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
376 #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
377 #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
378 #define MI_SEMAPHORE_SYNC_INVALID (3<<16)
379 #define MI_SEMAPHORE_SYNC_MASK (3<<16)
380 #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
381 #define MI_MM_SPACE_GTT (1<<8)
382 #define MI_MM_SPACE_PHYSICAL (0<<8)
383 #define MI_SAVE_EXT_STATE_EN (1<<3)
384 #define MI_RESTORE_EXT_STATE_EN (1<<2)
385 #define MI_FORCE_RESTORE (1<<1)
386 #define MI_RESTORE_INHIBIT (1<<0)
387 #define HSW_MI_RS_SAVE_STATE_EN (1<<3)
388 #define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
389 #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
390 #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
391 #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
392 #define MI_SEMAPHORE_POLL (1<<15)
393 #define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
394 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
395 #define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
396 #define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
397 #define MI_USE_GGTT (1 << 22) /* g4x+ */
398 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
399 #define MI_STORE_DWORD_INDEX_SHIFT 2
400 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
401 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
402 * simply ignores the register load under certain conditions.
403 * - One can actually load arbitrary many arbitrary registers: Simply issue x
404 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
405 */
406 #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
407 #define MI_LRI_FORCE_POSTED (1<<12)
408 #define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
409 #define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
410 #define MI_SRM_LRM_GLOBAL_GTT (1<<22)
411 #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
412 #define MI_FLUSH_DW_STORE_INDEX (1<<21)
413 #define MI_INVALIDATE_TLB (1<<18)
414 #define MI_FLUSH_DW_OP_STOREDW (1<<14)
415 #define MI_FLUSH_DW_OP_MASK (3<<14)
416 #define MI_FLUSH_DW_NOTIFY (1<<8)
417 #define MI_INVALIDATE_BSD (1<<7)
418 #define MI_FLUSH_DW_USE_GTT (1<<2)
419 #define MI_FLUSH_DW_USE_PPGTT (0<<2)
420 #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
421 #define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
422 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
423 #define MI_BATCH_NON_SECURE (1)
424 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
425 #define MI_BATCH_NON_SECURE_I965 (1<<8)
426 #define MI_BATCH_PPGTT_HSW (1<<8)
427 #define MI_BATCH_NON_SECURE_HSW (1<<13)
428 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
429 #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
430 #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
431 #define MI_BATCH_RESOURCE_STREAMER (1<<10)
432
433 #define MI_PREDICATE_SRC0 _MMIO(0x2400)
434 #define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
435 #define MI_PREDICATE_SRC1 _MMIO(0x2408)
436 #define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
437
438 #define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
439 #define LOWER_SLICE_ENABLED (1<<0)
440 #define LOWER_SLICE_DISABLED (0<<0)
441
442 /*
443 * 3D instructions used by the kernel
444 */
445 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
446
447 #define GEN9_MEDIA_POOL_STATE ((0x3 << 29) | (0x2 << 27) | (0x5 << 16) | 4)
448 #define GEN9_MEDIA_POOL_ENABLE (1 << 31)
449 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
450 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
451 #define SC_UPDATE_SCISSOR (0x1<<1)
452 #define SC_ENABLE_MASK (0x1<<0)
453 #define SC_ENABLE (0x1<<0)
454 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
455 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
456 #define SCI_YMIN_MASK (0xffff<<16)
457 #define SCI_XMIN_MASK (0xffff<<0)
458 #define SCI_YMAX_MASK (0xffff<<16)
459 #define SCI_XMAX_MASK (0xffff<<0)
460 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
461 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
462 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
463 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
464 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
465 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
466 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
467 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
468 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
469
470 #define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
471 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
472 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
473 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
474 #define BLT_WRITE_A (2<<20)
475 #define BLT_WRITE_RGB (1<<20)
476 #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
477 #define BLT_DEPTH_8 (0<<24)
478 #define BLT_DEPTH_16_565 (1<<24)
479 #define BLT_DEPTH_16_1555 (2<<24)
480 #define BLT_DEPTH_32 (3<<24)
481 #define BLT_ROP_SRC_COPY (0xcc<<16)
482 #define BLT_ROP_COLOR_COPY (0xf0<<16)
483 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
484 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
485 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
486 #define ASYNC_FLIP (1<<22)
487 #define DISPLAY_PLANE_A (0<<20)
488 #define DISPLAY_PLANE_B (1<<20)
489 #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
490 #define PIPE_CONTROL_FLUSH_L3 (1<<27)
491 #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
492 #define PIPE_CONTROL_MMIO_WRITE (1<<23)
493 #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
494 #define PIPE_CONTROL_CS_STALL (1<<20)
495 #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
496 #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
497 #define PIPE_CONTROL_QW_WRITE (1<<14)
498 #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
499 #define PIPE_CONTROL_DEPTH_STALL (1<<13)
500 #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
501 #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
502 #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
503 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
504 #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
505 #define PIPE_CONTROL_NOTIFY (1<<8)
506 #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
507 #define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
508 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
509 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
510 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
511 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
512 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
513 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
514
515 /*
516 * Commands used only by the command parser
517 */
518 #define MI_SET_PREDICATE MI_INSTR(0x01, 0)
519 #define MI_ARB_CHECK MI_INSTR(0x05, 0)
520 #define MI_RS_CONTROL MI_INSTR(0x06, 0)
521 #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
522 #define MI_PREDICATE MI_INSTR(0x0C, 0)
523 #define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
524 #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
525 #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
526 #define MI_URB_CLEAR MI_INSTR(0x19, 0)
527 #define MI_UPDATE_GTT MI_INSTR(0x23, 0)
528 #define MI_CLFLUSH MI_INSTR(0x27, 0)
529 #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
530 #define MI_REPORT_PERF_COUNT_GGTT (1<<0)
531 #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
532 #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
533 #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
534 #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
535 #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
536
537 #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
538 #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
539 #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
540 #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
541 #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
542 #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
543 #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
544 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
545 #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
546 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
547 #define GFX_OP_3DSTATE_SO_DECL_LIST \
548 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
549
550 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
551 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
552 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
553 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
554 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
555 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
556 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
557 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
558 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
559 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
560
561 #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
562
563 #define COLOR_BLT ((0x2<<29)|(0x40<<22))
564 #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
565
566 /*
567 * Registers used only by the command parser
568 */
569 #define BCS_SWCTRL _MMIO(0x22200)
570
571 #define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
572 #define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
573 #define HS_INVOCATION_COUNT _MMIO(0x2300)
574 #define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
575 #define DS_INVOCATION_COUNT _MMIO(0x2308)
576 #define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
577 #define IA_VERTICES_COUNT _MMIO(0x2310)
578 #define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
579 #define IA_PRIMITIVES_COUNT _MMIO(0x2318)
580 #define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
581 #define VS_INVOCATION_COUNT _MMIO(0x2320)
582 #define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
583 #define GS_INVOCATION_COUNT _MMIO(0x2328)
584 #define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
585 #define GS_PRIMITIVES_COUNT _MMIO(0x2330)
586 #define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
587 #define CL_INVOCATION_COUNT _MMIO(0x2338)
588 #define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
589 #define CL_PRIMITIVES_COUNT _MMIO(0x2340)
590 #define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
591 #define PS_INVOCATION_COUNT _MMIO(0x2348)
592 #define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
593 #define PS_DEPTH_COUNT _MMIO(0x2350)
594 #define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
595
596 /* There are the 4 64-bit counter registers, one for each stream output */
597 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
598 #define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
599
600 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
601 #define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
602
603 #define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
604 #define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
605 #define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
606 #define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
607 #define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
608 #define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
609
610 #define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
611 #define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
612 #define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
613
614 /* There are the 16 64-bit CS General Purpose Registers */
615 #define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
616 #define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
617
618 #define OACONTROL _MMIO(0x2360)
619
620 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
621 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
622 #define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
623
624 /*
625 * Reset registers
626 */
627 #define DEBUG_RESET_I830 _MMIO(0x6070)
628 #define DEBUG_RESET_FULL (1<<7)
629 #define DEBUG_RESET_RENDER (1<<8)
630 #define DEBUG_RESET_DISPLAY (1<<9)
631
632 /*
633 * IOSF sideband
634 */
635 #define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
636 #define IOSF_DEVFN_SHIFT 24
637 #define IOSF_OPCODE_SHIFT 16
638 #define IOSF_PORT_SHIFT 8
639 #define IOSF_BYTE_ENABLES_SHIFT 4
640 #define IOSF_BAR_SHIFT 1
641 #define IOSF_SB_BUSY (1<<0)
642 #define IOSF_PORT_BUNIT 0x03
643 #define IOSF_PORT_PUNIT 0x04
644 #define IOSF_PORT_NC 0x11
645 #define IOSF_PORT_DPIO 0x12
646 #define IOSF_PORT_GPIO_NC 0x13
647 #define IOSF_PORT_CCK 0x14
648 #define IOSF_PORT_DPIO_2 0x1a
649 #define IOSF_PORT_FLISDSI 0x1b
650 #define IOSF_PORT_GPIO_SC 0x48
651 #define IOSF_PORT_GPIO_SUS 0xa8
652 #define IOSF_PORT_CCU 0xa9
653 #define CHV_IOSF_PORT_GPIO_N 0x13
654 #define CHV_IOSF_PORT_GPIO_SE 0x48
655 #define CHV_IOSF_PORT_GPIO_E 0xa8
656 #define CHV_IOSF_PORT_GPIO_SW 0xb2
657 #define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
658 #define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
659
660 /* See configdb bunit SB addr map */
661 #define BUNIT_REG_BISOC 0x11
662
663 #define PUNIT_REG_DSPFREQ 0x36
664 #define DSPFREQSTAT_SHIFT_CHV 24
665 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
666 #define DSPFREQGUAR_SHIFT_CHV 8
667 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
668 #define DSPFREQSTAT_SHIFT 30
669 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
670 #define DSPFREQGUAR_SHIFT 14
671 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
672 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
673 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
674 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
675 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
676 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
677 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
678 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
679 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
680 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
681 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
682 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
683 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
684 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
685 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
686 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
687
688 /* See the PUNIT HAS v0.8 for the below bits */
689 enum punit_power_well {
690 /* These numbers are fixed and must match the position of the pw bits */
691 PUNIT_POWER_WELL_RENDER = 0,
692 PUNIT_POWER_WELL_MEDIA = 1,
693 PUNIT_POWER_WELL_DISP2D = 3,
694 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
695 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
696 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
697 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
698 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
699 PUNIT_POWER_WELL_DPIO_RX0 = 10,
700 PUNIT_POWER_WELL_DPIO_RX1 = 11,
701 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
702
703 /* Not actual bit groups. Used as IDs for lookup_power_well() */
704 PUNIT_POWER_WELL_ALWAYS_ON,
705 };
706
707 enum skl_disp_power_wells {
708 /* These numbers are fixed and must match the position of the pw bits */
709 SKL_DISP_PW_MISC_IO,
710 SKL_DISP_PW_DDI_A_E,
711 SKL_DISP_PW_DDI_B,
712 SKL_DISP_PW_DDI_C,
713 SKL_DISP_PW_DDI_D,
714 SKL_DISP_PW_1 = 14,
715 SKL_DISP_PW_2,
716
717 /* Not actual bit groups. Used as IDs for lookup_power_well() */
718 SKL_DISP_PW_ALWAYS_ON,
719 SKL_DISP_PW_DC_OFF,
720
721 BXT_DPIO_CMN_A,
722 BXT_DPIO_CMN_BC,
723 };
724
725 #define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
726 #define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
727
728 #define PUNIT_REG_PWRGT_CTRL 0x60
729 #define PUNIT_REG_PWRGT_STATUS 0x61
730 #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
731 #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
732 #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
733 #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
734 #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
735
736 #define PUNIT_REG_GPU_LFM 0xd3
737 #define PUNIT_REG_GPU_FREQ_REQ 0xd4
738 #define PUNIT_REG_GPU_FREQ_STS 0xd8
739 #define GPLLENABLE (1<<4)
740 #define GENFREQSTATUS (1<<0)
741 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
742 #define PUNIT_REG_CZ_TIMESTAMP 0xce
743
744 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
745 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
746
747 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
748 #define FB_GFX_FREQ_FUSE_MASK 0xff
749 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
750 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
751 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
752
753 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
754 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
755
756 #define PUNIT_REG_DDR_SETUP2 0x139
757 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
758 #define FORCE_DDR_LOW_FREQ (1 << 1)
759 #define FORCE_DDR_HIGH_FREQ (1 << 0)
760
761 #define PUNIT_GPU_STATUS_REG 0xdb
762 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
763 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
764 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
765 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
766
767 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf
768 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
769 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
770
771 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
772 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
773 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
774 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
775 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
776 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
777 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
778 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
779 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
780 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
781
782 #define VLV_TURBO_SOC_OVERRIDE 0x04
783 #define VLV_OVERRIDE_EN 1
784 #define VLV_SOC_TDP_EN (1 << 1)
785 #define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
786 #define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
787
788 #define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
789
790 /* vlv2 north clock has */
791 #define CCK_FUSE_REG 0x8
792 #define CCK_FUSE_HPLL_FREQ_MASK 0x3
793 #define CCK_REG_DSI_PLL_FUSE 0x44
794 #define CCK_REG_DSI_PLL_CONTROL 0x48
795 #define DSI_PLL_VCO_EN (1 << 31)
796 #define DSI_PLL_LDO_GATE (1 << 30)
797 #define DSI_PLL_P1_POST_DIV_SHIFT 17
798 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
799 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
800 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
801 #define DSI_PLL_MUX_MASK (3 << 9)
802 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
803 #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
804 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
805 #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
806 #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
807 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
808 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
809 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
810 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
811 #define DSI_PLL_LOCK (1 << 0)
812 #define CCK_REG_DSI_PLL_DIVIDER 0x4c
813 #define DSI_PLL_LFSR (1 << 31)
814 #define DSI_PLL_FRACTION_EN (1 << 30)
815 #define DSI_PLL_FRAC_COUNTER_SHIFT 27
816 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
817 #define DSI_PLL_USYNC_CNT_SHIFT 18
818 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
819 #define DSI_PLL_N1_DIV_SHIFT 16
820 #define DSI_PLL_N1_DIV_MASK (3 << 16)
821 #define DSI_PLL_M1_DIV_SHIFT 0
822 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
823 #define CCK_CZ_CLOCK_CONTROL 0x62
824 #define CCK_GPLL_CLOCK_CONTROL 0x67
825 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
826 #define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
827 #define CCK_TRUNK_FORCE_ON (1 << 17)
828 #define CCK_TRUNK_FORCE_OFF (1 << 16)
829 #define CCK_FREQUENCY_STATUS (0x1f << 8)
830 #define CCK_FREQUENCY_STATUS_SHIFT 8
831 #define CCK_FREQUENCY_VALUES (0x1f << 0)
832
833 /**
834 * DOC: DPIO
835 *
836 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
837 * ports. DPIO is the name given to such a display PHY. These PHYs
838 * don't follow the standard programming model using direct MMIO
839 * registers, and instead their registers must be accessed trough IOSF
840 * sideband. VLV has one such PHY for driving ports B and C, and CHV
841 * adds another PHY for driving port D. Each PHY responds to specific
842 * IOSF-SB port.
843 *
844 * Each display PHY is made up of one or two channels. Each channel
845 * houses a common lane part which contains the PLL and other common
846 * logic. CH0 common lane also contains the IOSF-SB logic for the
847 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
848 * must be running when any DPIO registers are accessed.
849 *
850 * In addition to having their own registers, the PHYs are also
851 * controlled through some dedicated signals from the display
852 * controller. These include PLL reference clock enable, PLL enable,
853 * and CRI clock selection, for example.
854 *
855 * Eeach channel also has two splines (also called data lanes), and
856 * each spline is made up of one Physical Access Coding Sub-Layer
857 * (PCS) block and two TX lanes. So each channel has two PCS blocks
858 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
859 * data/clock pairs depending on the output type.
860 *
861 * Additionally the PHY also contains an AUX lane with AUX blocks
862 * for each channel. This is used for DP AUX communication, but
863 * this fact isn't really relevant for the driver since AUX is
864 * controlled from the display controller side. No DPIO registers
865 * need to be accessed during AUX communication,
866 *
867 * Generally on VLV/CHV the common lane corresponds to the pipe and
868 * the spline (PCS/TX) corresponds to the port.
869 *
870 * For dual channel PHY (VLV/CHV):
871 *
872 * pipe A == CMN/PLL/REF CH0
873 *
874 * pipe B == CMN/PLL/REF CH1
875 *
876 * port B == PCS/TX CH0
877 *
878 * port C == PCS/TX CH1
879 *
880 * This is especially important when we cross the streams
881 * ie. drive port B with pipe B, or port C with pipe A.
882 *
883 * For single channel PHY (CHV):
884 *
885 * pipe C == CMN/PLL/REF CH0
886 *
887 * port D == PCS/TX CH0
888 *
889 * On BXT the entire PHY channel corresponds to the port. That means
890 * the PLL is also now associated with the port rather than the pipe,
891 * and so the clock needs to be routed to the appropriate transcoder.
892 * Port A PLL is directly connected to transcoder EDP and port B/C
893 * PLLs can be routed to any transcoder A/B/C.
894 *
895 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
896 * digital port D (CHV) or port A (BXT). ::
897 *
898 *
899 * Dual channel PHY (VLV/CHV/BXT)
900 * ---------------------------------
901 * | CH0 | CH1 |
902 * | CMN/PLL/REF | CMN/PLL/REF |
903 * |---------------|---------------| Display PHY
904 * | PCS01 | PCS23 | PCS01 | PCS23 |
905 * |-------|-------|-------|-------|
906 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
907 * ---------------------------------
908 * | DDI0 | DDI1 | DP/HDMI ports
909 * ---------------------------------
910 *
911 * Single channel PHY (CHV/BXT)
912 * -----------------
913 * | CH0 |
914 * | CMN/PLL/REF |
915 * |---------------| Display PHY
916 * | PCS01 | PCS23 |
917 * |-------|-------|
918 * |TX0|TX1|TX2|TX3|
919 * -----------------
920 * | DDI2 | DP/HDMI port
921 * -----------------
922 */
923 #define DPIO_DEVFN 0
924
925 #define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
926 #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
927 #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
928 #define DPIO_SFR_BYPASS (1<<1)
929 #define DPIO_CMNRST (1<<0)
930
931 #define DPIO_PHY(pipe) ((pipe) >> 1)
932 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
933
934 /*
935 * Per pipe/PLL DPIO regs
936 */
937 #define _VLV_PLL_DW3_CH0 0x800c
938 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
939 #define DPIO_POST_DIV_DAC 0
940 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
941 #define DPIO_POST_DIV_LVDS1 2
942 #define DPIO_POST_DIV_LVDS2 3
943 #define DPIO_K_SHIFT (24) /* 4 bits */
944 #define DPIO_P1_SHIFT (21) /* 3 bits */
945 #define DPIO_P2_SHIFT (16) /* 5 bits */
946 #define DPIO_N_SHIFT (12) /* 4 bits */
947 #define DPIO_ENABLE_CALIBRATION (1<<11)
948 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
949 #define DPIO_M2DIV_MASK 0xff
950 #define _VLV_PLL_DW3_CH1 0x802c
951 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
952
953 #define _VLV_PLL_DW5_CH0 0x8014
954 #define DPIO_REFSEL_OVERRIDE 27
955 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
956 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
957 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
958 #define DPIO_PLL_REFCLK_SEL_MASK 3
959 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
960 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
961 #define _VLV_PLL_DW5_CH1 0x8034
962 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
963
964 #define _VLV_PLL_DW7_CH0 0x801c
965 #define _VLV_PLL_DW7_CH1 0x803c
966 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
967
968 #define _VLV_PLL_DW8_CH0 0x8040
969 #define _VLV_PLL_DW8_CH1 0x8060
970 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
971
972 #define VLV_PLL_DW9_BCAST 0xc044
973 #define _VLV_PLL_DW9_CH0 0x8044
974 #define _VLV_PLL_DW9_CH1 0x8064
975 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
976
977 #define _VLV_PLL_DW10_CH0 0x8048
978 #define _VLV_PLL_DW10_CH1 0x8068
979 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
980
981 #define _VLV_PLL_DW11_CH0 0x804c
982 #define _VLV_PLL_DW11_CH1 0x806c
983 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
984
985 /* Spec for ref block start counts at DW10 */
986 #define VLV_REF_DW13 0x80ac
987
988 #define VLV_CMN_DW0 0x8100
989
990 /*
991 * Per DDI channel DPIO regs
992 */
993
994 #define _VLV_PCS_DW0_CH0 0x8200
995 #define _VLV_PCS_DW0_CH1 0x8400
996 #define DPIO_PCS_TX_LANE2_RESET (1<<16)
997 #define DPIO_PCS_TX_LANE1_RESET (1<<7)
998 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
999 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
1000 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
1001
1002 #define _VLV_PCS01_DW0_CH0 0x200
1003 #define _VLV_PCS23_DW0_CH0 0x400
1004 #define _VLV_PCS01_DW0_CH1 0x2600
1005 #define _VLV_PCS23_DW0_CH1 0x2800
1006 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1007 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1008
1009 #define _VLV_PCS_DW1_CH0 0x8204
1010 #define _VLV_PCS_DW1_CH1 0x8404
1011 #define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
1012 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1013 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1014 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1015 #define DPIO_PCS_CLK_SOFT_RESET (1<<5)
1016 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1017
1018 #define _VLV_PCS01_DW1_CH0 0x204
1019 #define _VLV_PCS23_DW1_CH0 0x404
1020 #define _VLV_PCS01_DW1_CH1 0x2604
1021 #define _VLV_PCS23_DW1_CH1 0x2804
1022 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1023 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1024
1025 #define _VLV_PCS_DW8_CH0 0x8220
1026 #define _VLV_PCS_DW8_CH1 0x8420
1027 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1028 #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
1029 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1030
1031 #define _VLV_PCS01_DW8_CH0 0x0220
1032 #define _VLV_PCS23_DW8_CH0 0x0420
1033 #define _VLV_PCS01_DW8_CH1 0x2620
1034 #define _VLV_PCS23_DW8_CH1 0x2820
1035 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1036 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1037
1038 #define _VLV_PCS_DW9_CH0 0x8224
1039 #define _VLV_PCS_DW9_CH1 0x8424
1040 #define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1041 #define DPIO_PCS_TX2MARGIN_000 (0<<13)
1042 #define DPIO_PCS_TX2MARGIN_101 (1<<13)
1043 #define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1044 #define DPIO_PCS_TX1MARGIN_000 (0<<10)
1045 #define DPIO_PCS_TX1MARGIN_101 (1<<10)
1046 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1047
1048 #define _VLV_PCS01_DW9_CH0 0x224
1049 #define _VLV_PCS23_DW9_CH0 0x424
1050 #define _VLV_PCS01_DW9_CH1 0x2624
1051 #define _VLV_PCS23_DW9_CH1 0x2824
1052 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1053 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1054
1055 #define _CHV_PCS_DW10_CH0 0x8228
1056 #define _CHV_PCS_DW10_CH1 0x8428
1057 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1058 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
1059 #define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1060 #define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1061 #define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1062 #define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1063 #define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1064 #define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
1065 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1066
1067 #define _VLV_PCS01_DW10_CH0 0x0228
1068 #define _VLV_PCS23_DW10_CH0 0x0428
1069 #define _VLV_PCS01_DW10_CH1 0x2628
1070 #define _VLV_PCS23_DW10_CH1 0x2828
1071 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1072 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1073
1074 #define _VLV_PCS_DW11_CH0 0x822c
1075 #define _VLV_PCS_DW11_CH1 0x842c
1076 #define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
1077 #define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1078 #define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1079 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
1080 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1081
1082 #define _VLV_PCS01_DW11_CH0 0x022c
1083 #define _VLV_PCS23_DW11_CH0 0x042c
1084 #define _VLV_PCS01_DW11_CH1 0x262c
1085 #define _VLV_PCS23_DW11_CH1 0x282c
1086 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1087 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
1088
1089 #define _VLV_PCS01_DW12_CH0 0x0230
1090 #define _VLV_PCS23_DW12_CH0 0x0430
1091 #define _VLV_PCS01_DW12_CH1 0x2630
1092 #define _VLV_PCS23_DW12_CH1 0x2830
1093 #define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1094 #define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1095
1096 #define _VLV_PCS_DW12_CH0 0x8230
1097 #define _VLV_PCS_DW12_CH1 0x8430
1098 #define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1099 #define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1100 #define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1101 #define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1102 #define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
1103 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1104
1105 #define _VLV_PCS_DW14_CH0 0x8238
1106 #define _VLV_PCS_DW14_CH1 0x8438
1107 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1108
1109 #define _VLV_PCS_DW23_CH0 0x825c
1110 #define _VLV_PCS_DW23_CH1 0x845c
1111 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1112
1113 #define _VLV_TX_DW2_CH0 0x8288
1114 #define _VLV_TX_DW2_CH1 0x8488
1115 #define DPIO_SWING_MARGIN000_SHIFT 16
1116 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
1117 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
1118 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1119
1120 #define _VLV_TX_DW3_CH0 0x828c
1121 #define _VLV_TX_DW3_CH1 0x848c
1122 /* The following bit for CHV phy */
1123 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1124 #define DPIO_SWING_MARGIN101_SHIFT 16
1125 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
1126 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1127
1128 #define _VLV_TX_DW4_CH0 0x8290
1129 #define _VLV_TX_DW4_CH1 0x8490
1130 #define DPIO_SWING_DEEMPH9P5_SHIFT 24
1131 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1132 #define DPIO_SWING_DEEMPH6P0_SHIFT 16
1133 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
1134 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1135
1136 #define _VLV_TX3_DW4_CH0 0x690
1137 #define _VLV_TX3_DW4_CH1 0x2a90
1138 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1139
1140 #define _VLV_TX_DW5_CH0 0x8294
1141 #define _VLV_TX_DW5_CH1 0x8494
1142 #define DPIO_TX_OCALINIT_EN (1<<31)
1143 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1144
1145 #define _VLV_TX_DW11_CH0 0x82ac
1146 #define _VLV_TX_DW11_CH1 0x84ac
1147 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1148
1149 #define _VLV_TX_DW14_CH0 0x82b8
1150 #define _VLV_TX_DW14_CH1 0x84b8
1151 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
1152
1153 /* CHV dpPhy registers */
1154 #define _CHV_PLL_DW0_CH0 0x8000
1155 #define _CHV_PLL_DW0_CH1 0x8180
1156 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1157
1158 #define _CHV_PLL_DW1_CH0 0x8004
1159 #define _CHV_PLL_DW1_CH1 0x8184
1160 #define DPIO_CHV_N_DIV_SHIFT 8
1161 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1162 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1163
1164 #define _CHV_PLL_DW2_CH0 0x8008
1165 #define _CHV_PLL_DW2_CH1 0x8188
1166 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1167
1168 #define _CHV_PLL_DW3_CH0 0x800c
1169 #define _CHV_PLL_DW3_CH1 0x818c
1170 #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1171 #define DPIO_CHV_FIRST_MOD (0 << 8)
1172 #define DPIO_CHV_SECOND_MOD (1 << 8)
1173 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
1174 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
1175 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1176
1177 #define _CHV_PLL_DW6_CH0 0x8018
1178 #define _CHV_PLL_DW6_CH1 0x8198
1179 #define DPIO_CHV_GAIN_CTRL_SHIFT 16
1180 #define DPIO_CHV_INT_COEFF_SHIFT 8
1181 #define DPIO_CHV_PROP_COEFF_SHIFT 0
1182 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1183
1184 #define _CHV_PLL_DW8_CH0 0x8020
1185 #define _CHV_PLL_DW8_CH1 0x81A0
1186 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1187 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
1188 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1189
1190 #define _CHV_PLL_DW9_CH0 0x8024
1191 #define _CHV_PLL_DW9_CH1 0x81A4
1192 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
1193 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
1194 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1195 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1196
1197 #define _CHV_CMN_DW0_CH0 0x8100
1198 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1199 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1200 #define DPIO_ALLDL_POWERDOWN (1 << 1)
1201 #define DPIO_ANYDL_POWERDOWN (1 << 0)
1202
1203 #define _CHV_CMN_DW5_CH0 0x8114
1204 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1205 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1206 #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1207 #define CHV_BUFRIGHTENA1_MASK (3 << 20)
1208 #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1209 #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1210 #define CHV_BUFLEFTENA1_FORCE (3 << 22)
1211 #define CHV_BUFLEFTENA1_MASK (3 << 22)
1212
1213 #define _CHV_CMN_DW13_CH0 0x8134
1214 #define _CHV_CMN_DW0_CH1 0x8080
1215 #define DPIO_CHV_S1_DIV_SHIFT 21
1216 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1217 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1218 #define DPIO_CHV_K_DIV_SHIFT 4
1219 #define DPIO_PLL_FREQLOCK (1 << 1)
1220 #define DPIO_PLL_LOCK (1 << 0)
1221 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1222
1223 #define _CHV_CMN_DW14_CH0 0x8138
1224 #define _CHV_CMN_DW1_CH1 0x8084
1225 #define DPIO_AFC_RECAL (1 << 14)
1226 #define DPIO_DCLKP_EN (1 << 13)
1227 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1228 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1229 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1230 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1231 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1232 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1233 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1234 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
1235 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1236
1237 #define _CHV_CMN_DW19_CH0 0x814c
1238 #define _CHV_CMN_DW6_CH1 0x8098
1239 #define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1240 #define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
1241 #define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
1242 #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1243
1244 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1245
1246 #define CHV_CMN_DW28 0x8170
1247 #define DPIO_CL1POWERDOWNEN (1 << 23)
1248 #define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
1249 #define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1250 #define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1251 #define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1252 #define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
1253
1254 #define CHV_CMN_DW30 0x8178
1255 #define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
1256 #define DPIO_LRC_BYPASS (1 << 3)
1257
1258 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1259 (lane) * 0x200 + (offset))
1260
1261 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1262 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1263 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1264 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1265 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1266 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1267 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1268 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1269 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1270 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1271 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
1272 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1273 #define DPIO_FRC_LATENCY_SHFIT 8
1274 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1275 #define DPIO_UPAR_SHIFT 30
1276
1277 /* BXT PHY registers */
1278 #define _BXT_PHY(phy, a, b) _MMIO_PIPE((phy), (a), (b))
1279
1280 #define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
1281 #define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1282
1283 #define _BXT_PHY_CTL_DDI_A 0x64C00
1284 #define _BXT_PHY_CTL_DDI_B 0x64C10
1285 #define _BXT_PHY_CTL_DDI_C 0x64C20
1286 #define BXT_PHY_CMNLANE_POWERDOWN_ACK (1 << 10)
1287 #define BXT_PHY_LANE_POWERDOWN_ACK (1 << 9)
1288 #define BXT_PHY_LANE_ENABLED (1 << 8)
1289 #define BXT_PHY_CTL(port) _MMIO_PORT(port, _BXT_PHY_CTL_DDI_A, \
1290 _BXT_PHY_CTL_DDI_B)
1291
1292 #define _PHY_CTL_FAMILY_EDP 0x64C80
1293 #define _PHY_CTL_FAMILY_DDI 0x64C90
1294 #define COMMON_RESET_DIS (1 << 31)
1295 #define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1296 _PHY_CTL_FAMILY_EDP)
1297
1298 /* BXT PHY PLL registers */
1299 #define _PORT_PLL_A 0x46074
1300 #define _PORT_PLL_B 0x46078
1301 #define _PORT_PLL_C 0x4607c
1302 #define PORT_PLL_ENABLE (1 << 31)
1303 #define PORT_PLL_LOCK (1 << 30)
1304 #define PORT_PLL_REF_SEL (1 << 27)
1305 #define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1306
1307 #define _PORT_PLL_EBB_0_A 0x162034
1308 #define _PORT_PLL_EBB_0_B 0x6C034
1309 #define _PORT_PLL_EBB_0_C 0x6C340
1310 #define PORT_PLL_P1_SHIFT 13
1311 #define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1312 #define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1313 #define PORT_PLL_P2_SHIFT 8
1314 #define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1315 #define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
1316 #define BXT_PORT_PLL_EBB_0(port) _MMIO_PORT3(port, _PORT_PLL_EBB_0_A, \
1317 _PORT_PLL_EBB_0_B, \
1318 _PORT_PLL_EBB_0_C)
1319
1320 #define _PORT_PLL_EBB_4_A 0x162038
1321 #define _PORT_PLL_EBB_4_B 0x6C038
1322 #define _PORT_PLL_EBB_4_C 0x6C344
1323 #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1324 #define PORT_PLL_RECALIBRATE (1 << 14)
1325 #define BXT_PORT_PLL_EBB_4(port) _MMIO_PORT3(port, _PORT_PLL_EBB_4_A, \
1326 _PORT_PLL_EBB_4_B, \
1327 _PORT_PLL_EBB_4_C)
1328
1329 #define _PORT_PLL_0_A 0x162100
1330 #define _PORT_PLL_0_B 0x6C100
1331 #define _PORT_PLL_0_C 0x6C380
1332 /* PORT_PLL_0_A */
1333 #define PORT_PLL_M2_MASK 0xFF
1334 /* PORT_PLL_1_A */
1335 #define PORT_PLL_N_SHIFT 8
1336 #define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1337 #define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
1338 /* PORT_PLL_2_A */
1339 #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1340 /* PORT_PLL_3_A */
1341 #define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1342 /* PORT_PLL_6_A */
1343 #define PORT_PLL_PROP_COEFF_MASK 0xF
1344 #define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1345 #define PORT_PLL_INT_COEFF(x) ((x) << 8)
1346 #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1347 #define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1348 /* PORT_PLL_8_A */
1349 #define PORT_PLL_TARGET_CNT_MASK 0x3FF
1350 /* PORT_PLL_9_A */
1351 #define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1352 #define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
1353 /* PORT_PLL_10_A */
1354 #define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
1355 #define PORT_PLL_DCO_AMP_DEFAULT 15
1356 #define PORT_PLL_DCO_AMP_MASK 0x3c00
1357 #define PORT_PLL_DCO_AMP(x) ((x)<<10)
1358 #define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1359 _PORT_PLL_0_B, \
1360 _PORT_PLL_0_C)
1361 #define BXT_PORT_PLL(port, idx) _MMIO(_PORT_PLL_BASE(port) + (idx) * 4)
1362
1363 /* BXT PHY common lane registers */
1364 #define _PORT_CL1CM_DW0_A 0x162000
1365 #define _PORT_CL1CM_DW0_BC 0x6C000
1366 #define PHY_POWER_GOOD (1 << 16)
1367 #define PHY_RESERVED (1 << 7)
1368 #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1369 _PORT_CL1CM_DW0_A)
1370
1371 #define _PORT_CL1CM_DW9_A 0x162024
1372 #define _PORT_CL1CM_DW9_BC 0x6C024
1373 #define IREF0RC_OFFSET_SHIFT 8
1374 #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1375 #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1376 _PORT_CL1CM_DW9_A)
1377
1378 #define _PORT_CL1CM_DW10_A 0x162028
1379 #define _PORT_CL1CM_DW10_BC 0x6C028
1380 #define IREF1RC_OFFSET_SHIFT 8
1381 #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1382 #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1383 _PORT_CL1CM_DW10_A)
1384
1385 #define _PORT_CL1CM_DW28_A 0x162070
1386 #define _PORT_CL1CM_DW28_BC 0x6C070
1387 #define OCL1_POWER_DOWN_EN (1 << 23)
1388 #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1389 #define SUS_CLK_CONFIG 0x3
1390 #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1391 _PORT_CL1CM_DW28_A)
1392
1393 #define _PORT_CL1CM_DW30_A 0x162078
1394 #define _PORT_CL1CM_DW30_BC 0x6C078
1395 #define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1396 #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1397 _PORT_CL1CM_DW30_A)
1398
1399 /* Defined for PHY0 only */
1400 #define BXT_PORT_CL2CM_DW6_BC _MMIO(0x6C358)
1401 #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1402
1403 /* BXT PHY Ref registers */
1404 #define _PORT_REF_DW3_A 0x16218C
1405 #define _PORT_REF_DW3_BC 0x6C18C
1406 #define GRC_DONE (1 << 22)
1407 #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1408 _PORT_REF_DW3_A)
1409
1410 #define _PORT_REF_DW6_A 0x162198
1411 #define _PORT_REF_DW6_BC 0x6C198
1412 #define GRC_CODE_SHIFT 24
1413 #define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
1414 #define GRC_CODE_FAST_SHIFT 16
1415 #define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
1416 #define GRC_CODE_SLOW_SHIFT 8
1417 #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1418 #define GRC_CODE_NOM_MASK 0xFF
1419 #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1420 _PORT_REF_DW6_A)
1421
1422 #define _PORT_REF_DW8_A 0x1621A0
1423 #define _PORT_REF_DW8_BC 0x6C1A0
1424 #define GRC_DIS (1 << 15)
1425 #define GRC_RDY_OVRD (1 << 1)
1426 #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1427 _PORT_REF_DW8_A)
1428
1429 /* BXT PHY PCS registers */
1430 #define _PORT_PCS_DW10_LN01_A 0x162428
1431 #define _PORT_PCS_DW10_LN01_B 0x6C428
1432 #define _PORT_PCS_DW10_LN01_C 0x6C828
1433 #define _PORT_PCS_DW10_GRP_A 0x162C28
1434 #define _PORT_PCS_DW10_GRP_B 0x6CC28
1435 #define _PORT_PCS_DW10_GRP_C 0x6CE28
1436 #define BXT_PORT_PCS_DW10_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW10_LN01_A, \
1437 _PORT_PCS_DW10_LN01_B, \
1438 _PORT_PCS_DW10_LN01_C)
1439 #define BXT_PORT_PCS_DW10_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW10_GRP_A, \
1440 _PORT_PCS_DW10_GRP_B, \
1441 _PORT_PCS_DW10_GRP_C)
1442 #define TX2_SWING_CALC_INIT (1 << 31)
1443 #define TX1_SWING_CALC_INIT (1 << 30)
1444
1445 #define _PORT_PCS_DW12_LN01_A 0x162430
1446 #define _PORT_PCS_DW12_LN01_B 0x6C430
1447 #define _PORT_PCS_DW12_LN01_C 0x6C830
1448 #define _PORT_PCS_DW12_LN23_A 0x162630
1449 #define _PORT_PCS_DW12_LN23_B 0x6C630
1450 #define _PORT_PCS_DW12_LN23_C 0x6CA30
1451 #define _PORT_PCS_DW12_GRP_A 0x162c30
1452 #define _PORT_PCS_DW12_GRP_B 0x6CC30
1453 #define _PORT_PCS_DW12_GRP_C 0x6CE30
1454 #define LANESTAGGER_STRAP_OVRD (1 << 6)
1455 #define LANE_STAGGER_MASK 0x1F
1456 #define BXT_PORT_PCS_DW12_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN01_A, \
1457 _PORT_PCS_DW12_LN01_B, \
1458 _PORT_PCS_DW12_LN01_C)
1459 #define BXT_PORT_PCS_DW12_LN23(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN23_A, \
1460 _PORT_PCS_DW12_LN23_B, \
1461 _PORT_PCS_DW12_LN23_C)
1462 #define BXT_PORT_PCS_DW12_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW12_GRP_A, \
1463 _PORT_PCS_DW12_GRP_B, \
1464 _PORT_PCS_DW12_GRP_C)
1465
1466 /* BXT PHY TX registers */
1467 #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1468 ((lane) & 1) * 0x80)
1469
1470 #define _PORT_TX_DW2_LN0_A 0x162508
1471 #define _PORT_TX_DW2_LN0_B 0x6C508
1472 #define _PORT_TX_DW2_LN0_C 0x6C908
1473 #define _PORT_TX_DW2_GRP_A 0x162D08
1474 #define _PORT_TX_DW2_GRP_B 0x6CD08
1475 #define _PORT_TX_DW2_GRP_C 0x6CF08
1476 #define BXT_PORT_TX_DW2_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW2_GRP_A, \
1477 _PORT_TX_DW2_GRP_B, \
1478 _PORT_TX_DW2_GRP_C)
1479 #define BXT_PORT_TX_DW2_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW2_LN0_A, \
1480 _PORT_TX_DW2_LN0_B, \
1481 _PORT_TX_DW2_LN0_C)
1482 #define MARGIN_000_SHIFT 16
1483 #define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1484 #define UNIQ_TRANS_SCALE_SHIFT 8
1485 #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1486
1487 #define _PORT_TX_DW3_LN0_A 0x16250C
1488 #define _PORT_TX_DW3_LN0_B 0x6C50C
1489 #define _PORT_TX_DW3_LN0_C 0x6C90C
1490 #define _PORT_TX_DW3_GRP_A 0x162D0C
1491 #define _PORT_TX_DW3_GRP_B 0x6CD0C
1492 #define _PORT_TX_DW3_GRP_C 0x6CF0C
1493 #define BXT_PORT_TX_DW3_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW3_GRP_A, \
1494 _PORT_TX_DW3_GRP_B, \
1495 _PORT_TX_DW3_GRP_C)
1496 #define BXT_PORT_TX_DW3_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW3_LN0_A, \
1497 _PORT_TX_DW3_LN0_B, \
1498 _PORT_TX_DW3_LN0_C)
1499 #define SCALE_DCOMP_METHOD (1 << 26)
1500 #define UNIQUE_TRANGE_EN_METHOD (1 << 27)
1501
1502 #define _PORT_TX_DW4_LN0_A 0x162510
1503 #define _PORT_TX_DW4_LN0_B 0x6C510
1504 #define _PORT_TX_DW4_LN0_C 0x6C910
1505 #define _PORT_TX_DW4_GRP_A 0x162D10
1506 #define _PORT_TX_DW4_GRP_B 0x6CD10
1507 #define _PORT_TX_DW4_GRP_C 0x6CF10
1508 #define BXT_PORT_TX_DW4_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW4_LN0_A, \
1509 _PORT_TX_DW4_LN0_B, \
1510 _PORT_TX_DW4_LN0_C)
1511 #define BXT_PORT_TX_DW4_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW4_GRP_A, \
1512 _PORT_TX_DW4_GRP_B, \
1513 _PORT_TX_DW4_GRP_C)
1514 #define DEEMPH_SHIFT 24
1515 #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1516
1517 #define _PORT_TX_DW14_LN0_A 0x162538
1518 #define _PORT_TX_DW14_LN0_B 0x6C538
1519 #define _PORT_TX_DW14_LN0_C 0x6C938
1520 #define LATENCY_OPTIM_SHIFT 30
1521 #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1522 #define BXT_PORT_TX_DW14_LN(port, lane) _MMIO(_PORT3((port), _PORT_TX_DW14_LN0_A, \
1523 _PORT_TX_DW14_LN0_B, \
1524 _PORT_TX_DW14_LN0_C) + \
1525 _BXT_LANE_OFFSET(lane))
1526
1527 /* UAIMI scratch pad register 1 */
1528 #define UAIMI_SPR1 _MMIO(0x4F074)
1529 /* SKL VccIO mask */
1530 #define SKL_VCCIO_MASK 0x1
1531 /* SKL balance leg register */
1532 #define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
1533 /* I_boost values */
1534 #define BALANCE_LEG_SHIFT(port) (8+3*(port))
1535 #define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1536 /* Balance leg disable bits */
1537 #define BALANCE_LEG_DISABLE_SHIFT 23
1538 #define BALANCE_LEG_DISABLE(port) (1 << (23 + (port)))
1539
1540 /*
1541 * Fence registers
1542 * [0-7] @ 0x2000 gen2,gen3
1543 * [8-15] @ 0x3000 945,g33,pnv
1544 *
1545 * [0-15] @ 0x3000 gen4,gen5
1546 *
1547 * [0-15] @ 0x100000 gen6,vlv,chv
1548 * [0-31] @ 0x100000 gen7+
1549 */
1550 #define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
1551 #define I830_FENCE_START_MASK 0x07f80000
1552 #define I830_FENCE_TILING_Y_SHIFT 12
1553 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
1554 #define I830_FENCE_PITCH_SHIFT 4
1555 #define I830_FENCE_REG_VALID (1<<0)
1556 #define I915_FENCE_MAX_PITCH_VAL 4
1557 #define I830_FENCE_MAX_PITCH_VAL 6
1558 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
1559
1560 #define I915_FENCE_START_MASK 0x0ff00000
1561 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
1562
1563 #define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1564 #define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
1565 #define I965_FENCE_PITCH_SHIFT 2
1566 #define I965_FENCE_TILING_Y_SHIFT 1
1567 #define I965_FENCE_REG_VALID (1<<0)
1568 #define I965_FENCE_MAX_PITCH_VAL 0x0400
1569
1570 #define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1571 #define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
1572 #define GEN6_FENCE_PITCH_SHIFT 32
1573 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
1574
1575
1576 /* control register for cpu gtt access */
1577 #define TILECTL _MMIO(0x101000)
1578 #define TILECTL_SWZCTL (1 << 0)
1579 #define TILECTL_TLBPF (1 << 1)
1580 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1581 #define TILECTL_BACKSNOOP_DIS (1 << 3)
1582
1583 /*
1584 * Instruction and interrupt control regs
1585 */
1586 #define PGTBL_CTL _MMIO(0x02020)
1587 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1588 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
1589 #define PGTBL_ER _MMIO(0x02024)
1590 #define PRB0_BASE (0x2030-0x30)
1591 #define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1592 #define PRB2_BASE (0x2050-0x30) /* gen3 */
1593 #define SRB0_BASE (0x2100-0x30) /* gen2 */
1594 #define SRB1_BASE (0x2110-0x30) /* gen2 */
1595 #define SRB2_BASE (0x2120-0x30) /* 830 */
1596 #define SRB3_BASE (0x2130-0x30) /* 830 */
1597 #define RENDER_RING_BASE 0x02000
1598 #define BSD_RING_BASE 0x04000
1599 #define GEN6_BSD_RING_BASE 0x12000
1600 #define GEN8_BSD2_RING_BASE 0x1c000
1601 #define VEBOX_RING_BASE 0x1a000
1602 #define BLT_RING_BASE 0x22000
1603 #define RING_TAIL(base) _MMIO((base)+0x30)
1604 #define RING_HEAD(base) _MMIO((base)+0x34)
1605 #define RING_START(base) _MMIO((base)+0x38)
1606 #define RING_CTL(base) _MMIO((base)+0x3c)
1607 #define RING_CTL_SIZE(size) ((size) - PAGE_SIZE) /* in bytes -> pages */
1608 #define RING_SYNC_0(base) _MMIO((base)+0x40)
1609 #define RING_SYNC_1(base) _MMIO((base)+0x44)
1610 #define RING_SYNC_2(base) _MMIO((base)+0x48)
1611 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1612 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1613 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1614 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1615 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1616 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1617 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1618 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1619 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1620 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1621 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1622 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
1623 #define GEN6_NOSYNC INVALID_MMIO_REG
1624 #define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1625 #define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1626 #define RING_HWS_PGA(base) _MMIO((base)+0x80)
1627 #define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1628 #define RING_RESET_CTL(base) _MMIO((base)+0xd0)
1629 #define RESET_CTL_REQUEST_RESET (1 << 0)
1630 #define RESET_CTL_READY_TO_RESET (1 << 1)
1631
1632 #define HSW_GTT_CACHE_EN _MMIO(0x4024)
1633 #define GTT_CACHE_EN_ALL 0xF0007FFF
1634 #define GEN7_WR_WATERMARK _MMIO(0x4028)
1635 #define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1636 #define ARB_MODE _MMIO(0x4030)
1637 #define ARB_MODE_SWIZZLE_SNB (1<<4)
1638 #define ARB_MODE_SWIZZLE_IVB (1<<5)
1639 #define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1640 #define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
1641 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1642 #define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
1643 #define GEN7_LRA_LIMITS_REG_NUM 13
1644 #define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1645 #define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
1646
1647 #define GAMTARBMODE _MMIO(0x04a08)
1648 #define ARB_MODE_BWGTLB_DISABLE (1<<9)
1649 #define ARB_MODE_SWIZZLE_BDW (1<<1)
1650 #define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
1651 #define RING_FAULT_REG(engine) _MMIO(0x4094 + 0x100*(engine)->hw_id)
1652 #define RING_FAULT_GTTSEL_MASK (1<<11)
1653 #define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1654 #define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
1655 #define RING_FAULT_VALID (1<<0)
1656 #define DONE_REG _MMIO(0x40b0)
1657 #define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1658 #define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1659 #define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1660 #define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1661 #define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1662 #define RING_ACTHD(base) _MMIO((base)+0x74)
1663 #define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1664 #define RING_NOPID(base) _MMIO((base)+0x94)
1665 #define RING_IMR(base) _MMIO((base)+0xa8)
1666 #define RING_HWSTAM(base) _MMIO((base)+0x98)
1667 #define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1668 #define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
1669 #define TAIL_ADDR 0x001FFFF8
1670 #define HEAD_WRAP_COUNT 0xFFE00000
1671 #define HEAD_WRAP_ONE 0x00200000
1672 #define HEAD_ADDR 0x001FFFFC
1673 #define RING_NR_PAGES 0x001FF000
1674 #define RING_REPORT_MASK 0x00000006
1675 #define RING_REPORT_64K 0x00000002
1676 #define RING_REPORT_128K 0x00000004
1677 #define RING_NO_REPORT 0x00000000
1678 #define RING_VALID_MASK 0x00000001
1679 #define RING_VALID 0x00000001
1680 #define RING_INVALID 0x00000000
1681 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1682 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1683 #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
1684
1685 #define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1686 #define RING_MAX_NONPRIV_SLOTS 12
1687
1688 #define GEN7_TLB_RD_ADDR _MMIO(0x4700)
1689
1690 #define GEN9_GAMT_ECO_REG_RW_IA _MMIO(0x4ab0)
1691 #define GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS (1<<18)
1692
1693 #define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
1694 #define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
1695
1696 #if 0
1697 #define PRB0_TAIL _MMIO(0x2030)
1698 #define PRB0_HEAD _MMIO(0x2034)
1699 #define PRB0_START _MMIO(0x2038)
1700 #define PRB0_CTL _MMIO(0x203c)
1701 #define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1702 #define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1703 #define PRB1_START _MMIO(0x2048) /* 915+ only */
1704 #define PRB1_CTL _MMIO(0x204c) /* 915+ only */
1705 #endif
1706 #define IPEIR_I965 _MMIO(0x2064)
1707 #define IPEHR_I965 _MMIO(0x2068)
1708 #define GEN7_SC_INSTDONE _MMIO(0x7100)
1709 #define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1710 #define GEN7_ROW_INSTDONE _MMIO(0xe164)
1711 #define GEN8_MCR_SELECTOR _MMIO(0xfdc)
1712 #define GEN8_MCR_SLICE(slice) (((slice) & 3) << 26)
1713 #define GEN8_MCR_SLICE_MASK GEN8_MCR_SLICE(3)
1714 #define GEN8_MCR_SUBSLICE(subslice) (((subslice) & 3) << 24)
1715 #define GEN8_MCR_SUBSLICE_MASK GEN8_MCR_SUBSLICE(3)
1716 #define RING_IPEIR(base) _MMIO((base)+0x64)
1717 #define RING_IPEHR(base) _MMIO((base)+0x68)
1718 /*
1719 * On GEN4, only the render ring INSTDONE exists and has a different
1720 * layout than the GEN7+ version.
1721 * The GEN2 counterpart of this register is GEN2_INSTDONE.
1722 */
1723 #define RING_INSTDONE(base) _MMIO((base)+0x6c)
1724 #define RING_INSTPS(base) _MMIO((base)+0x70)
1725 #define RING_DMA_FADD(base) _MMIO((base)+0x78)
1726 #define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
1727 #define RING_INSTPM(base) _MMIO((base)+0xc0)
1728 #define RING_MI_MODE(base) _MMIO((base)+0x9c)
1729 #define INSTPS _MMIO(0x2070) /* 965+ only */
1730 #define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
1731 #define ACTHD_I965 _MMIO(0x2074)
1732 #define HWS_PGA _MMIO(0x2080)
1733 #define HWS_ADDRESS_MASK 0xfffff000
1734 #define HWS_START_ADDRESS_SHIFT 4
1735 #define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
1736 #define PWRCTX_EN (1<<0)
1737 #define IPEIR _MMIO(0x2088)
1738 #define IPEHR _MMIO(0x208c)
1739 #define GEN2_INSTDONE _MMIO(0x2090)
1740 #define NOPID _MMIO(0x2094)
1741 #define HWSTAM _MMIO(0x2098)
1742 #define DMA_FADD_I8XX _MMIO(0x20d0)
1743 #define RING_BBSTATE(base) _MMIO((base)+0x110)
1744 #define RING_BB_PPGTT (1 << 5)
1745 #define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
1746 #define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
1747 #define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
1748 #define RING_BBADDR(base) _MMIO((base)+0x140)
1749 #define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
1750 #define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
1751 #define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
1752 #define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
1753 #define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
1754
1755 #define ERROR_GEN6 _MMIO(0x40a0)
1756 #define GEN7_ERR_INT _MMIO(0x44040)
1757 #define ERR_INT_POISON (1<<31)
1758 #define ERR_INT_MMIO_UNCLAIMED (1<<13)
1759 #define ERR_INT_PIPE_CRC_DONE_C (1<<8)
1760 #define ERR_INT_FIFO_UNDERRUN_C (1<<6)
1761 #define ERR_INT_PIPE_CRC_DONE_B (1<<5)
1762 #define ERR_INT_FIFO_UNDERRUN_B (1<<3)
1763 #define ERR_INT_PIPE_CRC_DONE_A (1<<2)
1764 #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
1765 #define ERR_INT_FIFO_UNDERRUN_A (1<<0)
1766 #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
1767
1768 #define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
1769 #define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
1770
1771 #define FPGA_DBG _MMIO(0x42300)
1772 #define FPGA_DBG_RM_NOCLAIM (1<<31)
1773
1774 #define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
1775 #define CLAIM_ER_CLR (1 << 31)
1776 #define CLAIM_ER_OVERFLOW (1 << 16)
1777 #define CLAIM_ER_CTR_MASK 0xffff
1778
1779 #define DERRMR _MMIO(0x44050)
1780 /* Note that HBLANK events are reserved on bdw+ */
1781 #define DERRMR_PIPEA_SCANLINE (1<<0)
1782 #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1783 #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1784 #define DERRMR_PIPEA_VBLANK (1<<3)
1785 #define DERRMR_PIPEA_HBLANK (1<<5)
1786 #define DERRMR_PIPEB_SCANLINE (1<<8)
1787 #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1788 #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1789 #define DERRMR_PIPEB_VBLANK (1<<11)
1790 #define DERRMR_PIPEB_HBLANK (1<<13)
1791 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1792 #define DERRMR_PIPEC_SCANLINE (1<<14)
1793 #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1794 #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1795 #define DERRMR_PIPEC_VBLANK (1<<21)
1796 #define DERRMR_PIPEC_HBLANK (1<<22)
1797
1798
1799 /* GM45+ chicken bits -- debug workaround bits that may be required
1800 * for various sorts of correct behavior. The top 16 bits of each are
1801 * the enables for writing to the corresponding low bit.
1802 */
1803 #define _3D_CHICKEN _MMIO(0x2084)
1804 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
1805 #define _3D_CHICKEN2 _MMIO(0x208c)
1806 /* Disables pipelining of read flushes past the SF-WIZ interface.
1807 * Required on all Ironlake steppings according to the B-Spec, but the
1808 * particular danger of not doing so is not specified.
1809 */
1810 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1811 #define _3D_CHICKEN3 _MMIO(0x2090)
1812 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1813 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
1814 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1815 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
1816
1817 #define MI_MODE _MMIO(0x209c)
1818 # define VS_TIMER_DISPATCH (1 << 6)
1819 # define MI_FLUSH_ENABLE (1 << 12)
1820 # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
1821 # define MODE_IDLE (1 << 9)
1822 # define STOP_RING (1 << 8)
1823
1824 #define GEN6_GT_MODE _MMIO(0x20d0)
1825 #define GEN7_GT_MODE _MMIO(0x7008)
1826 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1827 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1828 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1829 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1830 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
1831 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
1832 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1833 #define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
1834
1835 /* chicken reg for WaConextSwitchWithConcurrentTLBInvalidate */
1836 #define GEN9_CSFE_CHICKEN1_RCS _MMIO(0x20D4)
1837 #define GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE (1 << 2)
1838
1839 /* WaClearTdlStateAckDirtyBits */
1840 #define GEN8_STATE_ACK _MMIO(0x20F0)
1841 #define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
1842 #define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
1843 #define GEN9_STATE_ACK_TDL0 (1 << 12)
1844 #define GEN9_STATE_ACK_TDL1 (1 << 13)
1845 #define GEN9_STATE_ACK_TDL2 (1 << 14)
1846 #define GEN9_STATE_ACK_TDL3 (1 << 15)
1847 #define GEN9_SUBSLICE_TDL_ACK_BITS \
1848 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
1849 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
1850
1851 #define GFX_MODE _MMIO(0x2520)
1852 #define GFX_MODE_GEN7 _MMIO(0x229c)
1853 #define RING_MODE_GEN7(engine) _MMIO((engine)->mmio_base+0x29c)
1854 #define GFX_RUN_LIST_ENABLE (1<<15)
1855 #define GFX_INTERRUPT_STEERING (1<<14)
1856 #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1857 #define GFX_SURFACE_FAULT_ENABLE (1<<12)
1858 #define GFX_REPLAY_MODE (1<<11)
1859 #define GFX_PSMI_GRANULARITY (1<<10)
1860 #define GFX_PPGTT_ENABLE (1<<9)
1861 #define GEN8_GFX_PPGTT_48B (1<<7)
1862
1863 #define GFX_FORWARD_VBLANK_MASK (3<<5)
1864 #define GFX_FORWARD_VBLANK_NEVER (0<<5)
1865 #define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1866 #define GFX_FORWARD_VBLANK_COND (2<<5)
1867
1868 #define VLV_DISPLAY_BASE 0x180000
1869 #define VLV_MIPI_BASE VLV_DISPLAY_BASE
1870 #define BXT_MIPI_BASE 0x60000
1871
1872 #define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
1873 #define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
1874 #define SCPD0 _MMIO(0x209c) /* 915+ only */
1875 #define IER _MMIO(0x20a0)
1876 #define IIR _MMIO(0x20a4)
1877 #define IMR _MMIO(0x20a8)
1878 #define ISR _MMIO(0x20ac)
1879 #define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
1880 #define GINT_DIS (1<<22)
1881 #define GCFG_DIS (1<<8)
1882 #define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
1883 #define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
1884 #define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
1885 #define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
1886 #define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
1887 #define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
1888 #define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
1889 #define VLV_PCBR_ADDR_SHIFT 12
1890
1891 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
1892 #define EIR _MMIO(0x20b0)
1893 #define EMR _MMIO(0x20b4)
1894 #define ESR _MMIO(0x20b8)
1895 #define GM45_ERROR_PAGE_TABLE (1<<5)
1896 #define GM45_ERROR_MEM_PRIV (1<<4)
1897 #define I915_ERROR_PAGE_TABLE (1<<4)
1898 #define GM45_ERROR_CP_PRIV (1<<3)
1899 #define I915_ERROR_MEMORY_REFRESH (1<<1)
1900 #define I915_ERROR_INSTRUCTION (1<<0)
1901 #define INSTPM _MMIO(0x20c0)
1902 #define INSTPM_SELF_EN (1<<12) /* 915GM only */
1903 #define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
1904 will not assert AGPBUSY# and will only
1905 be delivered when out of C3. */
1906 #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
1907 #define INSTPM_TLB_INVALIDATE (1<<9)
1908 #define INSTPM_SYNC_FLUSH (1<<5)
1909 #define ACTHD _MMIO(0x20c8)
1910 #define MEM_MODE _MMIO(0x20cc)
1911 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1912 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1913 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
1914 #define FW_BLC _MMIO(0x20d8)
1915 #define FW_BLC2 _MMIO(0x20dc)
1916 #define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
1917 #define FW_BLC_SELF_EN_MASK (1<<31)
1918 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1919 #define FW_BLC_SELF_EN (1<<15) /* 945 only */
1920 #define MM_BURST_LENGTH 0x00700000
1921 #define MM_FIFO_WATERMARK 0x0001F000
1922 #define LM_BURST_LENGTH 0x00000700
1923 #define LM_FIFO_WATERMARK 0x0000001F
1924 #define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
1925
1926 /* Make render/texture TLB fetches lower priorty than associated data
1927 * fetches. This is not turned on by default
1928 */
1929 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1930
1931 /* Isoch request wait on GTT enable (Display A/B/C streams).
1932 * Make isoch requests stall on the TLB update. May cause
1933 * display underruns (test mode only)
1934 */
1935 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1936
1937 /* Block grant count for isoch requests when block count is
1938 * set to a finite value.
1939 */
1940 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1941 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1942 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1943 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1944 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1945
1946 /* Enable render writes to complete in C2/C3/C4 power states.
1947 * If this isn't enabled, render writes are prevented in low
1948 * power states. That seems bad to me.
1949 */
1950 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1951
1952 /* This acknowledges an async flip immediately instead
1953 * of waiting for 2TLB fetches.
1954 */
1955 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1956
1957 /* Enables non-sequential data reads through arbiter
1958 */
1959 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
1960
1961 /* Disable FSB snooping of cacheable write cycles from binner/render
1962 * command stream
1963 */
1964 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1965
1966 /* Arbiter time slice for non-isoch streams */
1967 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
1968 #define MI_ARB_TIME_SLICE_1 (0 << 5)
1969 #define MI_ARB_TIME_SLICE_2 (1 << 5)
1970 #define MI_ARB_TIME_SLICE_4 (2 << 5)
1971 #define MI_ARB_TIME_SLICE_6 (3 << 5)
1972 #define MI_ARB_TIME_SLICE_8 (4 << 5)
1973 #define MI_ARB_TIME_SLICE_10 (5 << 5)
1974 #define MI_ARB_TIME_SLICE_14 (6 << 5)
1975 #define MI_ARB_TIME_SLICE_16 (7 << 5)
1976
1977 /* Low priority grace period page size */
1978 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1979 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1980
1981 /* Disable display A/B trickle feed */
1982 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1983
1984 /* Set display plane priority */
1985 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1986 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1987
1988 #define MI_STATE _MMIO(0x20e4) /* gen2 only */
1989 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1990 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1991
1992 #define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
1993 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
1994 #define CM0_IZ_OPT_DISABLE (1<<6)
1995 #define CM0_ZR_OPT_DISABLE (1<<5)
1996 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
1997 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
1998 #define CM0_COLOR_EVICT_DISABLE (1<<3)
1999 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
2000 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
2001 #define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
2002 #define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
2003 #define GFX_FLSH_CNTL_EN (1<<0)
2004 #define ECOSKPD _MMIO(0x21d0)
2005 #define ECO_GATING_CX_ONLY (1<<3)
2006 #define ECO_FLIP_DONE (1<<0)
2007
2008 #define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
2009 #define RC_OP_FLUSH_ENABLE (1<<0)
2010 #define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
2011 #define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
2012 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
2013 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
2014 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
2015
2016 #define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
2017 #define GEN6_BLITTER_LOCK_SHIFT 16
2018 #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
2019
2020 #define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2021 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
2022 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
2023 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
2024
2025 /* Fuse readout registers for GT */
2026 #define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
2027 #define CHV_FGT_DISABLE_SS0 (1 << 10)
2028 #define CHV_FGT_DISABLE_SS1 (1 << 11)
2029 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2030 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2031 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2032 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2033 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2034 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2035 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2036 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2037
2038 #define GEN8_FUSE2 _MMIO(0x9120)
2039 #define GEN8_F2_SS_DIS_SHIFT 21
2040 #define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
2041 #define GEN8_F2_S_ENA_SHIFT 25
2042 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2043
2044 #define GEN9_F2_SS_DIS_SHIFT 20
2045 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2046
2047 #define GEN8_EU_DISABLE0 _MMIO(0x9134)
2048 #define GEN8_EU_DIS0_S0_MASK 0xffffff
2049 #define GEN8_EU_DIS0_S1_SHIFT 24
2050 #define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2051
2052 #define GEN8_EU_DISABLE1 _MMIO(0x9138)
2053 #define GEN8_EU_DIS1_S1_MASK 0xffff
2054 #define GEN8_EU_DIS1_S2_SHIFT 16
2055 #define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2056
2057 #define GEN8_EU_DISABLE2 _MMIO(0x913c)
2058 #define GEN8_EU_DIS2_S2_MASK 0xff
2059
2060 #define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
2061
2062 #define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
2063 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2064 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2065 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2066 #define GEN6_BSD_GO_INDICATOR (1 << 4)
2067
2068 /* On modern GEN architectures interrupt control consists of two sets
2069 * of registers. The first set pertains to the ring generating the
2070 * interrupt. The second control is for the functional block generating the
2071 * interrupt. These are PM, GT, DE, etc.
2072 *
2073 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2074 * GT interrupt bits, so we don't need to duplicate the defines.
2075 *
2076 * These defines should cover us well from SNB->HSW with minor exceptions
2077 * it can also work on ILK.
2078 */
2079 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2080 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2081 #define GT_BLT_USER_INTERRUPT (1 << 22)
2082 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2083 #define GT_BSD_USER_INTERRUPT (1 << 12)
2084 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
2085 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
2086 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2087 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2088 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2089 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2090 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2091 #define GT_RENDER_USER_INTERRUPT (1 << 0)
2092
2093 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2094 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2095
2096 #define GT_PARITY_ERROR(dev_priv) \
2097 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
2098 (IS_HASWELL(dev_priv) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
2099
2100 /* These are all the "old" interrupts */
2101 #define ILK_BSD_USER_INTERRUPT (1<<5)
2102
2103 #define I915_PM_INTERRUPT (1<<31)
2104 #define I915_ISP_INTERRUPT (1<<22)
2105 #define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2106 #define I915_LPE_PIPE_A_INTERRUPT (1<<20)
2107 #define I915_MIPIC_INTERRUPT (1<<19)
2108 #define I915_MIPIA_INTERRUPT (1<<18)
2109 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2110 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
2111 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2112 #define I915_MASTER_ERROR_INTERRUPT (1<<15)
2113 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
2114 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
2115 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
2116 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
2117 #define I915_HWB_OOM_INTERRUPT (1<<13)
2118 #define I915_LPE_PIPE_C_INTERRUPT (1<<12)
2119 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
2120 #define I915_MISC_INTERRUPT (1<<11)
2121 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
2122 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
2123 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
2124 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
2125 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
2126 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
2127 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2128 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2129 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2130 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2131 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
2132 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2133 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
2134 #define I915_DEBUG_INTERRUPT (1<<2)
2135 #define I915_WINVALID_INTERRUPT (1<<1)
2136 #define I915_USER_INTERRUPT (1<<1)
2137 #define I915_ASLE_INTERRUPT (1<<0)
2138 #define I915_BSD_USER_INTERRUPT (1<<25)
2139
2140 #define GEN6_BSD_RNCID _MMIO(0x12198)
2141
2142 #define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
2143 #define GEN7_FF_SCHED_MASK 0x0077070
2144 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
2145 #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2146 #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2147 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2148 #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
2149 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
2150 #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2151 #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2152 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2153 #define GEN7_FF_VS_SCHED_HW (0x0<<12)
2154 #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2155 #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2156 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2157 #define GEN7_FF_DS_SCHED_HW (0x0<<4)
2158
2159 /*
2160 * Framebuffer compression (915+ only)
2161 */
2162
2163 #define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2164 #define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2165 #define FBC_CONTROL _MMIO(0x3208)
2166 #define FBC_CTL_EN (1<<31)
2167 #define FBC_CTL_PERIODIC (1<<30)
2168 #define FBC_CTL_INTERVAL_SHIFT (16)
2169 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
2170 #define FBC_CTL_C3_IDLE (1<<13)
2171 #define FBC_CTL_STRIDE_SHIFT (5)
2172 #define FBC_CTL_FENCENO_SHIFT (0)
2173 #define FBC_COMMAND _MMIO(0x320c)
2174 #define FBC_CMD_COMPRESS (1<<0)
2175 #define FBC_STATUS _MMIO(0x3210)
2176 #define FBC_STAT_COMPRESSING (1<<31)
2177 #define FBC_STAT_COMPRESSED (1<<30)
2178 #define FBC_STAT_MODIFIED (1<<29)
2179 #define FBC_STAT_CURRENT_LINE_SHIFT (0)
2180 #define FBC_CONTROL2 _MMIO(0x3214)
2181 #define FBC_CTL_FENCE_DBL (0<<4)
2182 #define FBC_CTL_IDLE_IMM (0<<2)
2183 #define FBC_CTL_IDLE_FULL (1<<2)
2184 #define FBC_CTL_IDLE_LINE (2<<2)
2185 #define FBC_CTL_IDLE_DEBUG (3<<2)
2186 #define FBC_CTL_CPU_FENCE (1<<1)
2187 #define FBC_CTL_PLANE(plane) ((plane)<<0)
2188 #define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2189 #define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
2190
2191 #define FBC_STATUS2 _MMIO(0x43214)
2192 #define IVB_FBC_COMPRESSION_MASK 0x7ff
2193 #define BDW_FBC_COMPRESSION_MASK 0xfff
2194
2195 #define FBC_LL_SIZE (1536)
2196
2197 #define FBC_LLC_READ_CTRL _MMIO(0x9044)
2198 #define FBC_LLC_FULLY_OPEN (1<<30)
2199
2200 /* Framebuffer compression for GM45+ */
2201 #define DPFC_CB_BASE _MMIO(0x3200)
2202 #define DPFC_CONTROL _MMIO(0x3208)
2203 #define DPFC_CTL_EN (1<<31)
2204 #define DPFC_CTL_PLANE(plane) ((plane)<<30)
2205 #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
2206 #define DPFC_CTL_FENCE_EN (1<<29)
2207 #define IVB_DPFC_CTL_FENCE_EN (1<<28)
2208 #define DPFC_CTL_PERSISTENT_MODE (1<<25)
2209 #define DPFC_SR_EN (1<<10)
2210 #define DPFC_CTL_LIMIT_1X (0<<6)
2211 #define DPFC_CTL_LIMIT_2X (1<<6)
2212 #define DPFC_CTL_LIMIT_4X (2<<6)
2213 #define DPFC_RECOMP_CTL _MMIO(0x320c)
2214 #define DPFC_RECOMP_STALL_EN (1<<27)
2215 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
2216 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2217 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2218 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
2219 #define DPFC_STATUS _MMIO(0x3210)
2220 #define DPFC_INVAL_SEG_SHIFT (16)
2221 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
2222 #define DPFC_COMP_SEG_SHIFT (0)
2223 #define DPFC_COMP_SEG_MASK (0x000003ff)
2224 #define DPFC_STATUS2 _MMIO(0x3214)
2225 #define DPFC_FENCE_YOFF _MMIO(0x3218)
2226 #define DPFC_CHICKEN _MMIO(0x3224)
2227 #define DPFC_HT_MODIFY (1<<31)
2228
2229 /* Framebuffer compression for Ironlake */
2230 #define ILK_DPFC_CB_BASE _MMIO(0x43200)
2231 #define ILK_DPFC_CONTROL _MMIO(0x43208)
2232 #define FBC_CTL_FALSE_COLOR (1<<10)
2233 /* The bit 28-8 is reserved */
2234 #define DPFC_RESERVED (0x1FFFFF00)
2235 #define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2236 #define ILK_DPFC_STATUS _MMIO(0x43210)
2237 #define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2238 #define ILK_DPFC_CHICKEN _MMIO(0x43224)
2239 #define ILK_DPFC_DISABLE_DUMMY0 (1<<8)
2240 #define ILK_DPFC_NUKE_ON_ANY_MODIFICATION (1<<23)
2241 #define ILK_FBC_RT_BASE _MMIO(0x2128)
2242 #define ILK_FBC_RT_VALID (1<<0)
2243 #define SNB_FBC_FRONT_BUFFER (1<<1)
2244
2245 #define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
2246 #define ILK_FBCQ_DIS (1<<22)
2247 #define ILK_PABSTRETCH_DIS (1<<21)
2248
2249
2250 /*
2251 * Framebuffer compression for Sandybridge
2252 *
2253 * The following two registers are of type GTTMMADR
2254 */
2255 #define SNB_DPFC_CTL_SA _MMIO(0x100100)
2256 #define SNB_CPU_FENCE_ENABLE (1<<29)
2257 #define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
2258
2259 /* Framebuffer compression for Ivybridge */
2260 #define IVB_FBC_RT_BASE _MMIO(0x7020)
2261
2262 #define IPS_CTL _MMIO(0x43408)
2263 #define IPS_ENABLE (1 << 31)
2264
2265 #define MSG_FBC_REND_STATE _MMIO(0x50380)
2266 #define FBC_REND_NUKE (1<<2)
2267 #define FBC_REND_CACHE_CLEAN (1<<1)
2268
2269 /*
2270 * GPIO regs
2271 */
2272 #define GPIOA _MMIO(0x5010)
2273 #define GPIOB _MMIO(0x5014)
2274 #define GPIOC _MMIO(0x5018)
2275 #define GPIOD _MMIO(0x501c)
2276 #define GPIOE _MMIO(0x5020)
2277 #define GPIOF _MMIO(0x5024)
2278 #define GPIOG _MMIO(0x5028)
2279 #define GPIOH _MMIO(0x502c)
2280 # define GPIO_CLOCK_DIR_MASK (1 << 0)
2281 # define GPIO_CLOCK_DIR_IN (0 << 1)
2282 # define GPIO_CLOCK_DIR_OUT (1 << 1)
2283 # define GPIO_CLOCK_VAL_MASK (1 << 2)
2284 # define GPIO_CLOCK_VAL_OUT (1 << 3)
2285 # define GPIO_CLOCK_VAL_IN (1 << 4)
2286 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2287 # define GPIO_DATA_DIR_MASK (1 << 8)
2288 # define GPIO_DATA_DIR_IN (0 << 9)
2289 # define GPIO_DATA_DIR_OUT (1 << 9)
2290 # define GPIO_DATA_VAL_MASK (1 << 10)
2291 # define GPIO_DATA_VAL_OUT (1 << 11)
2292 # define GPIO_DATA_VAL_IN (1 << 12)
2293 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2294
2295 #define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
2296 #define GMBUS_RATE_100KHZ (0<<8)
2297 #define GMBUS_RATE_50KHZ (1<<8)
2298 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2299 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2300 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
2301 #define GMBUS_PIN_DISABLED 0
2302 #define GMBUS_PIN_SSC 1
2303 #define GMBUS_PIN_VGADDC 2
2304 #define GMBUS_PIN_PANEL 3
2305 #define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2306 #define GMBUS_PIN_DPC 4 /* HDMIC */
2307 #define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2308 #define GMBUS_PIN_DPD 6 /* HDMID */
2309 #define GMBUS_PIN_RESERVED 7 /* 7 reserved */
2310 #define GMBUS_PIN_1_BXT 1
2311 #define GMBUS_PIN_2_BXT 2
2312 #define GMBUS_PIN_3_BXT 3
2313 #define GMBUS_NUM_PINS 7 /* including 0 */
2314 #define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
2315 #define GMBUS_SW_CLR_INT (1<<31)
2316 #define GMBUS_SW_RDY (1<<30)
2317 #define GMBUS_ENT (1<<29) /* enable timeout */
2318 #define GMBUS_CYCLE_NONE (0<<25)
2319 #define GMBUS_CYCLE_WAIT (1<<25)
2320 #define GMBUS_CYCLE_INDEX (2<<25)
2321 #define GMBUS_CYCLE_STOP (4<<25)
2322 #define GMBUS_BYTE_COUNT_SHIFT 16
2323 #define GMBUS_BYTE_COUNT_MAX 256U
2324 #define GMBUS_SLAVE_INDEX_SHIFT 8
2325 #define GMBUS_SLAVE_ADDR_SHIFT 1
2326 #define GMBUS_SLAVE_READ (1<<0)
2327 #define GMBUS_SLAVE_WRITE (0<<0)
2328 #define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
2329 #define GMBUS_INUSE (1<<15)
2330 #define GMBUS_HW_WAIT_PHASE (1<<14)
2331 #define GMBUS_STALL_TIMEOUT (1<<13)
2332 #define GMBUS_INT (1<<12)
2333 #define GMBUS_HW_RDY (1<<11)
2334 #define GMBUS_SATOER (1<<10)
2335 #define GMBUS_ACTIVE (1<<9)
2336 #define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2337 #define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
2338 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2339 #define GMBUS_NAK_EN (1<<3)
2340 #define GMBUS_IDLE_EN (1<<2)
2341 #define GMBUS_HW_WAIT_EN (1<<1)
2342 #define GMBUS_HW_RDY_EN (1<<0)
2343 #define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
2344 #define GMBUS_2BYTE_INDEX_EN (1<<31)
2345
2346 /*
2347 * Clock control & power management
2348 */
2349 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2350 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2351 #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2352 #define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
2353
2354 #define VGA0 _MMIO(0x6000)
2355 #define VGA1 _MMIO(0x6004)
2356 #define VGA_PD _MMIO(0x6010)
2357 #define VGA0_PD_P2_DIV_4 (1 << 7)
2358 #define VGA0_PD_P1_DIV_2 (1 << 5)
2359 #define VGA0_PD_P1_SHIFT 0
2360 #define VGA0_PD_P1_MASK (0x1f << 0)
2361 #define VGA1_PD_P2_DIV_4 (1 << 15)
2362 #define VGA1_PD_P1_DIV_2 (1 << 13)
2363 #define VGA1_PD_P1_SHIFT 8
2364 #define VGA1_PD_P1_MASK (0x1f << 8)
2365 #define DPLL_VCO_ENABLE (1 << 31)
2366 #define DPLL_SDVO_HIGH_SPEED (1 << 30)
2367 #define DPLL_DVO_2X_MODE (1 << 30)
2368 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
2369 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
2370 #define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
2371 #define DPLL_VGA_MODE_DIS (1 << 28)
2372 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2373 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2374 #define DPLL_MODE_MASK (3 << 26)
2375 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2376 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2377 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2378 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2379 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2380 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
2381 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
2382 #define DPLL_LOCK_VLV (1<<15)
2383 #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
2384 #define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2385 #define DPLL_SSC_REF_CLK_CHV (1<<13)
2386 #define DPLL_PORTC_READY_MASK (0xf << 4)
2387 #define DPLL_PORTB_READY_MASK (0xf)
2388
2389 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
2390
2391 /* Additional CHV pll/phy registers */
2392 #define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
2393 #define DPLL_PORTD_READY_MASK (0xf)
2394 #define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
2395 #define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
2396 #define PHY_LDO_DELAY_0NS 0x0
2397 #define PHY_LDO_DELAY_200NS 0x1
2398 #define PHY_LDO_DELAY_600NS 0x2
2399 #define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
2400 #define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
2401 #define PHY_CH_SU_PSR 0x1
2402 #define PHY_CH_DEEP_PSR 0x7
2403 #define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2404 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
2405 #define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
2406 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
2407 #define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2408 #define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
2409
2410 /*
2411 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2412 * this field (only one bit may be set).
2413 */
2414 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2415 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
2416 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
2417 /* i830, required in DVO non-gang */
2418 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
2419 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2420 #define PLL_REF_INPUT_DREFCLK (0 << 13)
2421 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2422 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2423 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2424 #define PLL_REF_INPUT_MASK (3 << 13)
2425 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
2426 /* Ironlake */
2427 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2428 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2429 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2430 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2431 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2432
2433 /*
2434 * Parallel to Serial Load Pulse phase selection.
2435 * Selects the phase for the 10X DPLL clock for the PCIe
2436 * digital display port. The range is 4 to 13; 10 or more
2437 * is just a flip delay. The default is 6
2438 */
2439 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2440 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2441 /*
2442 * SDVO multiplier for 945G/GM. Not used on 965.
2443 */
2444 #define SDVO_MULTIPLIER_MASK 0x000000ff
2445 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
2446 #define SDVO_MULTIPLIER_SHIFT_VGA 0
2447
2448 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2449 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2450 #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2451 #define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
2452
2453 /*
2454 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2455 *
2456 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2457 */
2458 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2459 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
2460 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2461 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2462 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2463 /*
2464 * SDVO/UDI pixel multiplier.
2465 *
2466 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2467 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2468 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2469 * dummy bytes in the datastream at an increased clock rate, with both sides of
2470 * the link knowing how many bytes are fill.
2471 *
2472 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2473 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2474 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2475 * through an SDVO command.
2476 *
2477 * This register field has values of multiplication factor minus 1, with
2478 * a maximum multiplier of 5 for SDVO.
2479 */
2480 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2481 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2482 /*
2483 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2484 * This best be set to the default value (3) or the CRT won't work. No,
2485 * I don't entirely understand what this does...
2486 */
2487 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2488 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
2489
2490 #define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
2491
2492 #define _FPA0 0x6040
2493 #define _FPA1 0x6044
2494 #define _FPB0 0x6048
2495 #define _FPB1 0x604c
2496 #define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2497 #define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
2498 #define FP_N_DIV_MASK 0x003f0000
2499 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
2500 #define FP_N_DIV_SHIFT 16
2501 #define FP_M1_DIV_MASK 0x00003f00
2502 #define FP_M1_DIV_SHIFT 8
2503 #define FP_M2_DIV_MASK 0x0000003f
2504 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
2505 #define FP_M2_DIV_SHIFT 0
2506 #define DPLL_TEST _MMIO(0x606c)
2507 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2508 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2509 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2510 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2511 #define DPLLB_TEST_N_BYPASS (1 << 19)
2512 #define DPLLB_TEST_M_BYPASS (1 << 18)
2513 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2514 #define DPLLA_TEST_N_BYPASS (1 << 3)
2515 #define DPLLA_TEST_M_BYPASS (1 << 2)
2516 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2517 #define D_STATE _MMIO(0x6104)
2518 #define DSTATE_GFX_RESET_I830 (1<<6)
2519 #define DSTATE_PLL_D3_OFF (1<<3)
2520 #define DSTATE_GFX_CLOCK_GATING (1<<1)
2521 #define DSTATE_DOT_CLOCK_GATING (1<<0)
2522 #define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
2523 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2524 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2525 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2526 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2527 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2528 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2529 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2530 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2531 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2532 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2533 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2534 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2535 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2536 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2537 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2538 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2539 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2540 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2541 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2542 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2543 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2544 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2545 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2546 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2547 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2548 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2549 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2550 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
2551 /*
2552 * This bit must be set on the 830 to prevent hangs when turning off the
2553 * overlay scaler.
2554 */
2555 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2556 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2557 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2558 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2559 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2560
2561 #define RENCLK_GATE_D1 _MMIO(0x6204)
2562 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2563 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2564 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2565 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2566 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2567 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2568 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2569 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2570 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
2571 /* This bit must be unset on 855,865 */
2572 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
2573 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2574 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
2575 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
2576 /* This bit must be set on 855,865. */
2577 # define SV_CLOCK_GATE_DISABLE (1 << 0)
2578 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2579 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2580 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2581 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2582 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2583 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2584 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2585 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2586 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2587 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2588 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2589 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2590 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2591 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2592 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2593 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2594 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2595
2596 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
2597 /* This bit must always be set on 965G/965GM */
2598 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2599 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2600 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2601 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2602 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2603 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
2604 /* This bit must always be set on 965G */
2605 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2606 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2607 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2608 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2609 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2610 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2611 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2612 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2613 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2614 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2615 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2616 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2617 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2618 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2619 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2620 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2621 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2622 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2623 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2624
2625 #define RENCLK_GATE_D2 _MMIO(0x6208)
2626 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2627 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2628 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
2629
2630 #define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
2631 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2632
2633 #define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2634 #define DEUC _MMIO(0x6214) /* CRL only */
2635
2636 #define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
2637 #define FW_CSPWRDWNEN (1<<15)
2638
2639 #define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
2640
2641 #define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
2642 #define CDCLK_FREQ_SHIFT 4
2643 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2644 #define CZCLK_FREQ_MASK 0xf
2645
2646 #define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
2647 #define PFI_CREDIT_63 (9 << 28) /* chv only */
2648 #define PFI_CREDIT_31 (8 << 28) /* chv only */
2649 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2650 #define PFI_CREDIT_RESEND (1 << 27)
2651 #define VGA_FAST_MODE_DISABLE (1 << 14)
2652
2653 #define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
2654
2655 /*
2656 * Palette regs
2657 */
2658 #define PALETTE_A_OFFSET 0xa000
2659 #define PALETTE_B_OFFSET 0xa800
2660 #define CHV_PALETTE_C_OFFSET 0xc000
2661 #define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2662 dev_priv->info.display_mmio_offset + (i) * 4)
2663
2664 /* MCH MMIO space */
2665
2666 /*
2667 * MCHBAR mirror.
2668 *
2669 * This mirrors the MCHBAR MMIO space whose location is determined by
2670 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2671 * every way. It is not accessible from the CP register read instructions.
2672 *
2673 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2674 * just read.
2675 */
2676 #define MCHBAR_MIRROR_BASE 0x10000
2677
2678 #define MCHBAR_MIRROR_BASE_SNB 0x140000
2679
2680 #define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2681 #define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
2682 #define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2683 #define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2684
2685 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
2686 #define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
2687
2688 /* 915-945 and GM965 MCH register controlling DRAM channel access */
2689 #define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
2690 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2691 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2692 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2693 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
2694 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
2695 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
2696 #define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
2697 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
2698
2699 /* Pineview MCH register contains DDR3 setting */
2700 #define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
2701 #define CSHRDDR3CTL_DDR3 (1 << 2)
2702
2703 /* 965 MCH register controlling DRAM channel configuration */
2704 #define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2705 #define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
2706
2707 /* snb MCH registers for reading the DRAM channel configuration */
2708 #define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2709 #define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2710 #define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
2711 #define MAD_DIMM_ECC_MASK (0x3 << 24)
2712 #define MAD_DIMM_ECC_OFF (0x0 << 24)
2713 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2714 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2715 #define MAD_DIMM_ECC_ON (0x3 << 24)
2716 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2717 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2718 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2719 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2720 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2721 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2722 #define MAD_DIMM_A_SELECT (0x1 << 16)
2723 /* DIMM sizes are in multiples of 256mb. */
2724 #define MAD_DIMM_B_SIZE_SHIFT 8
2725 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2726 #define MAD_DIMM_A_SIZE_SHIFT 0
2727 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2728
2729 /* snb MCH registers for priority tuning */
2730 #define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2731 #define MCH_SSKPD_WM0_MASK 0x3f
2732 #define MCH_SSKPD_WM0_VAL 0xc
2733
2734 #define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
2735
2736 /* Clocking configuration register */
2737 #define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
2738 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
2739 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2740 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2741 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2742 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2743 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
2744 /* Note, below two are guess */
2745 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
2746 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
2747 #define CLKCFG_FSB_MASK (7 << 0)
2748 #define CLKCFG_MEM_533 (1 << 4)
2749 #define CLKCFG_MEM_667 (2 << 4)
2750 #define CLKCFG_MEM_800 (3 << 4)
2751 #define CLKCFG_MEM_MASK (7 << 4)
2752
2753 #define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
2754 #define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
2755
2756 #define TSC1 _MMIO(0x11001)
2757 #define TSE (1<<0)
2758 #define TR1 _MMIO(0x11006)
2759 #define TSFS _MMIO(0x11020)
2760 #define TSFS_SLOPE_MASK 0x0000ff00
2761 #define TSFS_SLOPE_SHIFT 8
2762 #define TSFS_INTR_MASK 0x000000ff
2763
2764 #define CRSTANDVID _MMIO(0x11100)
2765 #define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2766 #define PXVFREQ_PX_MASK 0x7f000000
2767 #define PXVFREQ_PX_SHIFT 24
2768 #define VIDFREQ_BASE _MMIO(0x11110)
2769 #define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2770 #define VIDFREQ2 _MMIO(0x11114)
2771 #define VIDFREQ3 _MMIO(0x11118)
2772 #define VIDFREQ4 _MMIO(0x1111c)
2773 #define VIDFREQ_P0_MASK 0x1f000000
2774 #define VIDFREQ_P0_SHIFT 24
2775 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2776 #define VIDFREQ_P0_CSCLK_SHIFT 20
2777 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2778 #define VIDFREQ_P0_CRCLK_SHIFT 16
2779 #define VIDFREQ_P1_MASK 0x00001f00
2780 #define VIDFREQ_P1_SHIFT 8
2781 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2782 #define VIDFREQ_P1_CSCLK_SHIFT 4
2783 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2784 #define INTTOEXT_BASE_ILK _MMIO(0x11300)
2785 #define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
2786 #define INTTOEXT_MAP3_SHIFT 24
2787 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2788 #define INTTOEXT_MAP2_SHIFT 16
2789 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2790 #define INTTOEXT_MAP1_SHIFT 8
2791 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2792 #define INTTOEXT_MAP0_SHIFT 0
2793 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2794 #define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
2795 #define MEMCTL_CMD_MASK 0xe000
2796 #define MEMCTL_CMD_SHIFT 13
2797 #define MEMCTL_CMD_RCLK_OFF 0
2798 #define MEMCTL_CMD_RCLK_ON 1
2799 #define MEMCTL_CMD_CHFREQ 2
2800 #define MEMCTL_CMD_CHVID 3
2801 #define MEMCTL_CMD_VMMOFF 4
2802 #define MEMCTL_CMD_VMMON 5
2803 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2804 when command complete */
2805 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2806 #define MEMCTL_FREQ_SHIFT 8
2807 #define MEMCTL_SFCAVM (1<<7)
2808 #define MEMCTL_TGT_VID_MASK 0x007f
2809 #define MEMIHYST _MMIO(0x1117c)
2810 #define MEMINTREN _MMIO(0x11180) /* 16 bits */
2811 #define MEMINT_RSEXIT_EN (1<<8)
2812 #define MEMINT_CX_SUPR_EN (1<<7)
2813 #define MEMINT_CONT_BUSY_EN (1<<6)
2814 #define MEMINT_AVG_BUSY_EN (1<<5)
2815 #define MEMINT_EVAL_CHG_EN (1<<4)
2816 #define MEMINT_MON_IDLE_EN (1<<3)
2817 #define MEMINT_UP_EVAL_EN (1<<2)
2818 #define MEMINT_DOWN_EVAL_EN (1<<1)
2819 #define MEMINT_SW_CMD_EN (1<<0)
2820 #define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
2821 #define MEM_RSEXIT_MASK 0xc000
2822 #define MEM_RSEXIT_SHIFT 14
2823 #define MEM_CONT_BUSY_MASK 0x3000
2824 #define MEM_CONT_BUSY_SHIFT 12
2825 #define MEM_AVG_BUSY_MASK 0x0c00
2826 #define MEM_AVG_BUSY_SHIFT 10
2827 #define MEM_EVAL_CHG_MASK 0x0300
2828 #define MEM_EVAL_BUSY_SHIFT 8
2829 #define MEM_MON_IDLE_MASK 0x00c0
2830 #define MEM_MON_IDLE_SHIFT 6
2831 #define MEM_UP_EVAL_MASK 0x0030
2832 #define MEM_UP_EVAL_SHIFT 4
2833 #define MEM_DOWN_EVAL_MASK 0x000c
2834 #define MEM_DOWN_EVAL_SHIFT 2
2835 #define MEM_SW_CMD_MASK 0x0003
2836 #define MEM_INT_STEER_GFX 0
2837 #define MEM_INT_STEER_CMR 1
2838 #define MEM_INT_STEER_SMI 2
2839 #define MEM_INT_STEER_SCI 3
2840 #define MEMINTRSTS _MMIO(0x11184)
2841 #define MEMINT_RSEXIT (1<<7)
2842 #define MEMINT_CONT_BUSY (1<<6)
2843 #define MEMINT_AVG_BUSY (1<<5)
2844 #define MEMINT_EVAL_CHG (1<<4)
2845 #define MEMINT_MON_IDLE (1<<3)
2846 #define MEMINT_UP_EVAL (1<<2)
2847 #define MEMINT_DOWN_EVAL (1<<1)
2848 #define MEMINT_SW_CMD (1<<0)
2849 #define MEMMODECTL _MMIO(0x11190)
2850 #define MEMMODE_BOOST_EN (1<<31)
2851 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2852 #define MEMMODE_BOOST_FREQ_SHIFT 24
2853 #define MEMMODE_IDLE_MODE_MASK 0x00030000
2854 #define MEMMODE_IDLE_MODE_SHIFT 16
2855 #define MEMMODE_IDLE_MODE_EVAL 0
2856 #define MEMMODE_IDLE_MODE_CONT 1
2857 #define MEMMODE_HWIDLE_EN (1<<15)
2858 #define MEMMODE_SWMODE_EN (1<<14)
2859 #define MEMMODE_RCLK_GATE (1<<13)
2860 #define MEMMODE_HW_UPDATE (1<<12)
2861 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2862 #define MEMMODE_FSTART_SHIFT 8
2863 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2864 #define MEMMODE_FMAX_SHIFT 4
2865 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2866 #define RCBMAXAVG _MMIO(0x1119c)
2867 #define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
2868 #define SWMEMCMD_RENDER_OFF (0 << 13)
2869 #define SWMEMCMD_RENDER_ON (1 << 13)
2870 #define SWMEMCMD_SWFREQ (2 << 13)
2871 #define SWMEMCMD_TARVID (3 << 13)
2872 #define SWMEMCMD_VRM_OFF (4 << 13)
2873 #define SWMEMCMD_VRM_ON (5 << 13)
2874 #define CMDSTS (1<<12)
2875 #define SFCAVM (1<<11)
2876 #define SWFREQ_MASK 0x0380 /* P0-7 */
2877 #define SWFREQ_SHIFT 7
2878 #define TARVID_MASK 0x001f
2879 #define MEMSTAT_CTG _MMIO(0x111a0)
2880 #define RCBMINAVG _MMIO(0x111a0)
2881 #define RCUPEI _MMIO(0x111b0)
2882 #define RCDNEI _MMIO(0x111b4)
2883 #define RSTDBYCTL _MMIO(0x111b8)
2884 #define RS1EN (1<<31)
2885 #define RS2EN (1<<30)
2886 #define RS3EN (1<<29)
2887 #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2888 #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2889 #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2890 #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2891 #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2892 #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2893 #define RSX_STATUS_MASK (7<<20)
2894 #define RSX_STATUS_ON (0<<20)
2895 #define RSX_STATUS_RC1 (1<<20)
2896 #define RSX_STATUS_RC1E (2<<20)
2897 #define RSX_STATUS_RS1 (3<<20)
2898 #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2899 #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2900 #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2901 #define RSX_STATUS_RSVD2 (7<<20)
2902 #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2903 #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2904 #define JRSC (1<<17) /* rsx coupled to cpu c-state */
2905 #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2906 #define RS1CONTSAV_MASK (3<<14)
2907 #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2908 #define RS1CONTSAV_RSVD (1<<14)
2909 #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2910 #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2911 #define NORMSLEXLAT_MASK (3<<12)
2912 #define SLOW_RS123 (0<<12)
2913 #define SLOW_RS23 (1<<12)
2914 #define SLOW_RS3 (2<<12)
2915 #define NORMAL_RS123 (3<<12)
2916 #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2917 #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2918 #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2919 #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2920 #define RS_CSTATE_MASK (3<<4)
2921 #define RS_CSTATE_C367_RS1 (0<<4)
2922 #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2923 #define RS_CSTATE_RSVD (2<<4)
2924 #define RS_CSTATE_C367_RS2 (3<<4)
2925 #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2926 #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
2927 #define VIDCTL _MMIO(0x111c0)
2928 #define VIDSTS _MMIO(0x111c8)
2929 #define VIDSTART _MMIO(0x111cc) /* 8 bits */
2930 #define MEMSTAT_ILK _MMIO(0x111f8)
2931 #define MEMSTAT_VID_MASK 0x7f00
2932 #define MEMSTAT_VID_SHIFT 8
2933 #define MEMSTAT_PSTATE_MASK 0x00f8
2934 #define MEMSTAT_PSTATE_SHIFT 3
2935 #define MEMSTAT_MON_ACTV (1<<2)
2936 #define MEMSTAT_SRC_CTL_MASK 0x0003
2937 #define MEMSTAT_SRC_CTL_CORE 0
2938 #define MEMSTAT_SRC_CTL_TRB 1
2939 #define MEMSTAT_SRC_CTL_THM 2
2940 #define MEMSTAT_SRC_CTL_STDBY 3
2941 #define RCPREVBSYTUPAVG _MMIO(0x113b8)
2942 #define RCPREVBSYTDNAVG _MMIO(0x113bc)
2943 #define PMMISC _MMIO(0x11214)
2944 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
2945 #define SDEW _MMIO(0x1124c)
2946 #define CSIEW0 _MMIO(0x11250)
2947 #define CSIEW1 _MMIO(0x11254)
2948 #define CSIEW2 _MMIO(0x11258)
2949 #define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
2950 #define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
2951 #define MCHAFE _MMIO(0x112c0)
2952 #define CSIEC _MMIO(0x112e0)
2953 #define DMIEC _MMIO(0x112e4)
2954 #define DDREC _MMIO(0x112e8)
2955 #define PEG0EC _MMIO(0x112ec)
2956 #define PEG1EC _MMIO(0x112f0)
2957 #define GFXEC _MMIO(0x112f4)
2958 #define RPPREVBSYTUPAVG _MMIO(0x113b8)
2959 #define RPPREVBSYTDNAVG _MMIO(0x113bc)
2960 #define ECR _MMIO(0x11600)
2961 #define ECR_GPFE (1<<31)
2962 #define ECR_IMONE (1<<30)
2963 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2964 #define OGW0 _MMIO(0x11608)
2965 #define OGW1 _MMIO(0x1160c)
2966 #define EG0 _MMIO(0x11610)
2967 #define EG1 _MMIO(0x11614)
2968 #define EG2 _MMIO(0x11618)
2969 #define EG3 _MMIO(0x1161c)
2970 #define EG4 _MMIO(0x11620)
2971 #define EG5 _MMIO(0x11624)
2972 #define EG6 _MMIO(0x11628)
2973 #define EG7 _MMIO(0x1162c)
2974 #define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
2975 #define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
2976 #define LCFUSE02 _MMIO(0x116c0)
2977 #define LCFUSE_HIV_MASK 0x000000ff
2978 #define CSIPLL0 _MMIO(0x12c10)
2979 #define DDRMPLL1 _MMIO(0X12c20)
2980 #define PEG_BAND_GAP_DATA _MMIO(0x14d68)
2981
2982 #define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
2983 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2984
2985 #define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
2986 #define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
2987 #define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
2988 #define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
2989 #define BXT_RP_STATE_CAP _MMIO(0x138170)
2990
2991 /*
2992 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
2993 * 8300) freezing up around GPU hangs. Looks as if even
2994 * scheduling/timer interrupts start misbehaving if the RPS
2995 * EI/thresholds are "bad", leading to a very sluggish or even
2996 * frozen machine.
2997 */
2998 #define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
2999 #define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
3000 #define INTERVAL_0_833_US(us) (((us) * 6) / 5)
3001 #define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
3002 (IS_BROXTON(dev_priv) ? \
3003 INTERVAL_0_833_US(us) : \
3004 INTERVAL_1_33_US(us)) : \
3005 INTERVAL_1_28_US(us))
3006
3007 #define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
3008 #define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
3009 #define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
3010 #define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \
3011 (IS_BROXTON(dev_priv) ? \
3012 INTERVAL_0_833_TO_US(interval) : \
3013 INTERVAL_1_33_TO_US(interval)) : \
3014 INTERVAL_1_28_TO_US(interval))
3015
3016 /*
3017 * Logical Context regs
3018 */
3019 #define CCID _MMIO(0x2180)
3020 #define CCID_EN (1<<0)
3021 /*
3022 * Notes on SNB/IVB/VLV context size:
3023 * - Power context is saved elsewhere (LLC or stolen)
3024 * - Ring/execlist context is saved on SNB, not on IVB
3025 * - Extended context size already includes render context size
3026 * - We always need to follow the extended context size.
3027 * SNB BSpec has comments indicating that we should use the
3028 * render context size instead if execlists are disabled, but
3029 * based on empirical testing that's just nonsense.
3030 * - Pipelined/VF state is saved on SNB/IVB respectively
3031 * - GT1 size just indicates how much of render context
3032 * doesn't need saving on GT1
3033 */
3034 #define CXT_SIZE _MMIO(0x21a0)
3035 #define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3036 #define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3037 #define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3038 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3039 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
3040 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
3041 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3042 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
3043 #define GEN7_CXT_SIZE _MMIO(0x21a8)
3044 #define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3045 #define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3046 #define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3047 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3048 #define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3049 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
3050 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
3051 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
3052 /* Haswell does have the CXT_SIZE register however it does not appear to be
3053 * valid. Now, docs explain in dwords what is in the context object. The full
3054 * size is 70720 bytes, however, the power context and execlist context will
3055 * never be saved (power context is stored elsewhere, and execlists don't work
3056 * on HSW) - so the final size, including the extra state required for the
3057 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
3058 */
3059 #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
3060 /* Same as Haswell, but 72064 bytes now. */
3061 #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
3062
3063 enum {
3064 INTEL_ADVANCED_CONTEXT = 0,
3065 INTEL_LEGACY_32B_CONTEXT,
3066 INTEL_ADVANCED_AD_CONTEXT,
3067 INTEL_LEGACY_64B_CONTEXT
3068 };
3069
3070 #define GEN8_CTX_ADDRESSING_MODE_SHIFT 3
3071 #define GEN8_CTX_ADDRESSING_MODE(dev_priv) (USES_FULL_48BIT_PPGTT(dev_priv) ?\
3072 INTEL_LEGACY_64B_CONTEXT : \
3073 INTEL_LEGACY_32B_CONTEXT)
3074
3075 #define CHV_CLK_CTL1 _MMIO(0x101100)
3076 #define VLV_CLK_CTL2 _MMIO(0x101104)
3077 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3078
3079 /*
3080 * Overlay regs
3081 */
3082
3083 #define OVADD _MMIO(0x30000)
3084 #define DOVSTA _MMIO(0x30008)
3085 #define OC_BUF (0x3<<20)
3086 #define OGAMC5 _MMIO(0x30010)
3087 #define OGAMC4 _MMIO(0x30014)
3088 #define OGAMC3 _MMIO(0x30018)
3089 #define OGAMC2 _MMIO(0x3001c)
3090 #define OGAMC1 _MMIO(0x30020)
3091 #define OGAMC0 _MMIO(0x30024)
3092
3093 /*
3094 * GEN9 clock gating regs
3095 */
3096 #define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3097 #define PWM2_GATING_DIS (1 << 14)
3098 #define PWM1_GATING_DIS (1 << 13)
3099
3100 /*
3101 * Display engine regs
3102 */
3103
3104 /* Pipe A CRC regs */
3105 #define _PIPE_CRC_CTL_A 0x60050
3106 #define PIPE_CRC_ENABLE (1 << 31)
3107 /* ivb+ source selection */
3108 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3109 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3110 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
3111 /* ilk+ source selection */
3112 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3113 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3114 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3115 /* embedded DP port on the north display block, reserved on ivb */
3116 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3117 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
3118 /* vlv source selection */
3119 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3120 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3121 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3122 /* with DP port the pipe source is invalid */
3123 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3124 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3125 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3126 /* gen3+ source selection */
3127 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3128 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3129 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3130 /* with DP/TV port the pipe source is invalid */
3131 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3132 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3133 #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3134 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3135 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3136 /* gen2 doesn't have source selection bits */
3137 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
3138
3139 #define _PIPE_CRC_RES_1_A_IVB 0x60064
3140 #define _PIPE_CRC_RES_2_A_IVB 0x60068
3141 #define _PIPE_CRC_RES_3_A_IVB 0x6006c
3142 #define _PIPE_CRC_RES_4_A_IVB 0x60070
3143 #define _PIPE_CRC_RES_5_A_IVB 0x60074
3144
3145 #define _PIPE_CRC_RES_RED_A 0x60060
3146 #define _PIPE_CRC_RES_GREEN_A 0x60064
3147 #define _PIPE_CRC_RES_BLUE_A 0x60068
3148 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3149 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
3150
3151 /* Pipe B CRC regs */
3152 #define _PIPE_CRC_RES_1_B_IVB 0x61064
3153 #define _PIPE_CRC_RES_2_B_IVB 0x61068
3154 #define _PIPE_CRC_RES_3_B_IVB 0x6106c
3155 #define _PIPE_CRC_RES_4_B_IVB 0x61070
3156 #define _PIPE_CRC_RES_5_B_IVB 0x61074
3157
3158 #define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3159 #define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3160 #define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3161 #define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3162 #define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3163 #define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3164
3165 #define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3166 #define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3167 #define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3168 #define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3169 #define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
3170
3171 /* Pipe A timing regs */
3172 #define _HTOTAL_A 0x60000
3173 #define _HBLANK_A 0x60004
3174 #define _HSYNC_A 0x60008
3175 #define _VTOTAL_A 0x6000c
3176 #define _VBLANK_A 0x60010
3177 #define _VSYNC_A 0x60014
3178 #define _PIPEASRC 0x6001c
3179 #define _BCLRPAT_A 0x60020
3180 #define _VSYNCSHIFT_A 0x60028
3181 #define _PIPE_MULT_A 0x6002c
3182
3183 /* Pipe B timing regs */
3184 #define _HTOTAL_B 0x61000
3185 #define _HBLANK_B 0x61004
3186 #define _HSYNC_B 0x61008
3187 #define _VTOTAL_B 0x6100c
3188 #define _VBLANK_B 0x61010
3189 #define _VSYNC_B 0x61014
3190 #define _PIPEBSRC 0x6101c
3191 #define _BCLRPAT_B 0x61020
3192 #define _VSYNCSHIFT_B 0x61028
3193 #define _PIPE_MULT_B 0x6102c
3194
3195 #define TRANSCODER_A_OFFSET 0x60000
3196 #define TRANSCODER_B_OFFSET 0x61000
3197 #define TRANSCODER_C_OFFSET 0x62000
3198 #define CHV_TRANSCODER_C_OFFSET 0x63000
3199 #define TRANSCODER_EDP_OFFSET 0x6f000
3200
3201 #define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
3202 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3203 dev_priv->info.display_mmio_offset)
3204
3205 #define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3206 #define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3207 #define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3208 #define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3209 #define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3210 #define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3211 #define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3212 #define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3213 #define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3214 #define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
3215
3216 /* VLV eDP PSR registers */
3217 #define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3218 #define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3219 #define VLV_EDP_PSR_ENABLE (1<<0)
3220 #define VLV_EDP_PSR_RESET (1<<1)
3221 #define VLV_EDP_PSR_MODE_MASK (7<<2)
3222 #define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3223 #define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3224 #define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3225 #define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3226 #define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3227 #define VLV_EDP_PSR_DBL_FRAME (1<<10)
3228 #define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3229 #define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
3230 #define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
3231
3232 #define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3233 #define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3234 #define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3235 #define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3236 #define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
3237 #define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
3238
3239 #define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3240 #define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3241 #define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3242 #define VLV_EDP_PSR_CURR_STATE_MASK 7
3243 #define VLV_EDP_PSR_DISABLED (0<<0)
3244 #define VLV_EDP_PSR_INACTIVE (1<<0)
3245 #define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3246 #define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3247 #define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3248 #define VLV_EDP_PSR_EXIT (5<<0)
3249 #define VLV_EDP_PSR_IN_TRANS (1<<7)
3250 #define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
3251
3252 /* HSW+ eDP PSR registers */
3253 #define HSW_EDP_PSR_BASE 0x64800
3254 #define BDW_EDP_PSR_BASE 0x6f800
3255 #define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
3256 #define EDP_PSR_ENABLE (1<<31)
3257 #define BDW_PSR_SINGLE_FRAME (1<<30)
3258 #define EDP_PSR_LINK_STANDBY (1<<27)
3259 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3260 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3261 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3262 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3263 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3264 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3265 #define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3266 #define EDP_PSR_TP1_TP2_SEL (0<<11)
3267 #define EDP_PSR_TP1_TP3_SEL (1<<11)
3268 #define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3269 #define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3270 #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3271 #define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3272 #define EDP_PSR_TP1_TIME_500us (0<<4)
3273 #define EDP_PSR_TP1_TIME_100us (1<<4)
3274 #define EDP_PSR_TP1_TIME_2500us (2<<4)
3275 #define EDP_PSR_TP1_TIME_0us (3<<4)
3276 #define EDP_PSR_IDLE_FRAME_SHIFT 0
3277
3278 #define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3279 #define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
3280
3281 #define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
3282 #define EDP_PSR_STATUS_STATE_MASK (7<<29)
3283 #define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3284 #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3285 #define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3286 #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3287 #define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3288 #define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3289 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3290 #define EDP_PSR_STATUS_LINK_MASK (3<<26)
3291 #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3292 #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3293 #define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3294 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3295 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3296 #define EDP_PSR_STATUS_COUNT_SHIFT 16
3297 #define EDP_PSR_STATUS_COUNT_MASK 0xf
3298 #define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3299 #define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3300 #define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3301 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3302 #define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3303 #define EDP_PSR_STATUS_IDLE_MASK 0xf
3304
3305 #define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
3306 #define EDP_PSR_PERF_CNT_MASK 0xffffff
3307
3308 #define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
3309 #define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3310 #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3311 #define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3312
3313 #define EDP_PSR2_CTL _MMIO(0x6f900)
3314 #define EDP_PSR2_ENABLE (1<<31)
3315 #define EDP_SU_TRACK_ENABLE (1<<30)
3316 #define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3317 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3318 #define EDP_PSR2_TP2_TIME_500 (0<<8)
3319 #define EDP_PSR2_TP2_TIME_100 (1<<8)
3320 #define EDP_PSR2_TP2_TIME_2500 (2<<8)
3321 #define EDP_PSR2_TP2_TIME_50 (3<<8)
3322 #define EDP_PSR2_TP2_TIME_MASK (3<<8)
3323 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3324 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3325 #define EDP_PSR2_IDLE_MASK 0xf
3326
3327 /* VGA port control */
3328 #define ADPA _MMIO(0x61100)
3329 #define PCH_ADPA _MMIO(0xe1100)
3330 #define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
3331
3332 #define ADPA_DAC_ENABLE (1<<31)
3333 #define ADPA_DAC_DISABLE 0
3334 #define ADPA_PIPE_SELECT_MASK (1<<30)
3335 #define ADPA_PIPE_A_SELECT 0
3336 #define ADPA_PIPE_B_SELECT (1<<30)
3337 #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
3338 /* CPT uses bits 29:30 for pch transcoder select */
3339 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3340 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3341 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3342 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3343 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3344 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3345 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3346 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3347 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3348 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3349 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3350 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3351 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3352 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3353 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3354 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3355 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3356 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3357 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3358 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
3359 #define ADPA_SETS_HVPOLARITY 0
3360 #define ADPA_VSYNC_CNTL_DISABLE (1<<10)
3361 #define ADPA_VSYNC_CNTL_ENABLE 0
3362 #define ADPA_HSYNC_CNTL_DISABLE (1<<11)
3363 #define ADPA_HSYNC_CNTL_ENABLE 0
3364 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3365 #define ADPA_VSYNC_ACTIVE_LOW 0
3366 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3367 #define ADPA_HSYNC_ACTIVE_LOW 0
3368 #define ADPA_DPMS_MASK (~(3<<10))
3369 #define ADPA_DPMS_ON (0<<10)
3370 #define ADPA_DPMS_SUSPEND (1<<10)
3371 #define ADPA_DPMS_STANDBY (2<<10)
3372 #define ADPA_DPMS_OFF (3<<10)
3373
3374
3375 /* Hotplug control (945+ only) */
3376 #define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
3377 #define PORTB_HOTPLUG_INT_EN (1 << 29)
3378 #define PORTC_HOTPLUG_INT_EN (1 << 28)
3379 #define PORTD_HOTPLUG_INT_EN (1 << 27)
3380 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
3381 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
3382 #define TV_HOTPLUG_INT_EN (1 << 18)
3383 #define CRT_HOTPLUG_INT_EN (1 << 9)
3384 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3385 PORTC_HOTPLUG_INT_EN | \
3386 PORTD_HOTPLUG_INT_EN | \
3387 SDVOC_HOTPLUG_INT_EN | \
3388 SDVOB_HOTPLUG_INT_EN | \
3389 CRT_HOTPLUG_INT_EN)
3390 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
3391 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3392 /* must use period 64 on GM45 according to docs */
3393 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3394 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3395 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3396 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3397 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3398 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3399 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3400 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3401 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3402 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3403 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3404 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
3405
3406 #define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
3407 /*
3408 * HDMI/DP bits are g4x+
3409 *
3410 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3411 * Please check the detailed lore in the commit message for for experimental
3412 * evidence.
3413 */
3414 /* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3415 #define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3416 #define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3417 #define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3418 /* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3419 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3420 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3421 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3422 #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
3423 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3424 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
3425 #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
3426 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3427 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
3428 #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
3429 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3430 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
3431 /* CRT/TV common between gen3+ */
3432 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
3433 #define TV_HOTPLUG_INT_STATUS (1 << 10)
3434 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3435 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3436 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3437 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
3438 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3439 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3440 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
3441 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3442
3443 /* SDVO is different across gen3/4 */
3444 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3445 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
3446 /*
3447 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3448 * since reality corrobates that they're the same as on gen3. But keep these
3449 * bits here (and the comment!) to help any other lost wanderers back onto the
3450 * right tracks.
3451 */
3452 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3453 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3454 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3455 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
3456 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3457 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3458 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3459 PORTB_HOTPLUG_INT_STATUS | \
3460 PORTC_HOTPLUG_INT_STATUS | \
3461 PORTD_HOTPLUG_INT_STATUS)
3462
3463 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3464 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3465 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3466 PORTB_HOTPLUG_INT_STATUS | \
3467 PORTC_HOTPLUG_INT_STATUS | \
3468 PORTD_HOTPLUG_INT_STATUS)
3469
3470 /* SDVO and HDMI port control.
3471 * The same register may be used for SDVO or HDMI */
3472 #define _GEN3_SDVOB 0x61140
3473 #define _GEN3_SDVOC 0x61160
3474 #define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3475 #define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
3476 #define GEN4_HDMIB GEN3_SDVOB
3477 #define GEN4_HDMIC GEN3_SDVOC
3478 #define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3479 #define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3480 #define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3481 #define PCH_SDVOB _MMIO(0xe1140)
3482 #define PCH_HDMIB PCH_SDVOB
3483 #define PCH_HDMIC _MMIO(0xe1150)
3484 #define PCH_HDMID _MMIO(0xe1160)
3485
3486 #define PORT_DFT_I9XX _MMIO(0x61150)
3487 #define DC_BALANCE_RESET (1 << 25)
3488 #define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
3489 #define DC_BALANCE_RESET_VLV (1 << 31)
3490 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3491 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
3492 #define PIPE_B_SCRAMBLE_RESET (1 << 1)
3493 #define PIPE_A_SCRAMBLE_RESET (1 << 0)
3494
3495 /* Gen 3 SDVO bits: */
3496 #define SDVO_ENABLE (1 << 31)
3497 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3498 #define SDVO_PIPE_SEL_MASK (1 << 30)
3499 #define SDVO_PIPE_B_SELECT (1 << 30)
3500 #define SDVO_STALL_SELECT (1 << 29)
3501 #define SDVO_INTERRUPT_ENABLE (1 << 26)
3502 /*
3503 * 915G/GM SDVO pixel multiplier.
3504 * Programmed value is multiplier - 1, up to 5x.
3505 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3506 */
3507 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
3508 #define SDVO_PORT_MULTIPLY_SHIFT 23
3509 #define SDVO_PHASE_SELECT_MASK (15 << 19)
3510 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3511 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3512 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3513 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3514 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3515 #define SDVO_DETECTED (1 << 2)
3516 /* Bits to be preserved when writing */
3517 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3518 SDVO_INTERRUPT_ENABLE)
3519 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3520
3521 /* Gen 4 SDVO/HDMI bits: */
3522 #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
3523 #define SDVO_COLOR_FORMAT_MASK (7 << 26)
3524 #define SDVO_ENCODING_SDVO (0 << 10)
3525 #define SDVO_ENCODING_HDMI (2 << 10)
3526 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3527 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
3528 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
3529 #define SDVO_AUDIO_ENABLE (1 << 6)
3530 /* VSYNC/HSYNC bits new with 965, default is to be set */
3531 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3532 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3533
3534 /* Gen 5 (IBX) SDVO/HDMI bits: */
3535 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
3536 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3537
3538 /* Gen 6 (CPT) SDVO/HDMI bits: */
3539 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3540 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
3541
3542 /* CHV SDVO/HDMI bits: */
3543 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3544 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3545
3546
3547 /* DVO port control */
3548 #define _DVOA 0x61120
3549 #define DVOA _MMIO(_DVOA)
3550 #define _DVOB 0x61140
3551 #define DVOB _MMIO(_DVOB)
3552 #define _DVOC 0x61160
3553 #define DVOC _MMIO(_DVOC)
3554 #define DVO_ENABLE (1 << 31)
3555 #define DVO_PIPE_B_SELECT (1 << 30)
3556 #define DVO_PIPE_STALL_UNUSED (0 << 28)
3557 #define DVO_PIPE_STALL (1 << 28)
3558 #define DVO_PIPE_STALL_TV (2 << 28)
3559 #define DVO_PIPE_STALL_MASK (3 << 28)
3560 #define DVO_USE_VGA_SYNC (1 << 15)
3561 #define DVO_DATA_ORDER_I740 (0 << 14)
3562 #define DVO_DATA_ORDER_FP (1 << 14)
3563 #define DVO_VSYNC_DISABLE (1 << 11)
3564 #define DVO_HSYNC_DISABLE (1 << 10)
3565 #define DVO_VSYNC_TRISTATE (1 << 9)
3566 #define DVO_HSYNC_TRISTATE (1 << 8)
3567 #define DVO_BORDER_ENABLE (1 << 7)
3568 #define DVO_DATA_ORDER_GBRG (1 << 6)
3569 #define DVO_DATA_ORDER_RGGB (0 << 6)
3570 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3571 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3572 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3573 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3574 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3575 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3576 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3577 #define DVO_PRESERVE_MASK (0x7<<24)
3578 #define DVOA_SRCDIM _MMIO(0x61124)
3579 #define DVOB_SRCDIM _MMIO(0x61144)
3580 #define DVOC_SRCDIM _MMIO(0x61164)
3581 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3582 #define DVO_SRCDIM_VERTICAL_SHIFT 0
3583
3584 /* LVDS port control */
3585 #define LVDS _MMIO(0x61180)
3586 /*
3587 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3588 * the DPLL semantics change when the LVDS is assigned to that pipe.
3589 */
3590 #define LVDS_PORT_EN (1 << 31)
3591 /* Selects pipe B for LVDS data. Must be set on pre-965. */
3592 #define LVDS_PIPEB_SELECT (1 << 30)
3593 #define LVDS_PIPE_MASK (1 << 30)
3594 #define LVDS_PIPE(pipe) ((pipe) << 30)
3595 /* LVDS dithering flag on 965/g4x platform */
3596 #define LVDS_ENABLE_DITHER (1 << 25)
3597 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
3598 #define LVDS_VSYNC_POLARITY (1 << 21)
3599 #define LVDS_HSYNC_POLARITY (1 << 20)
3600
3601 /* Enable border for unscaled (or aspect-scaled) display */
3602 #define LVDS_BORDER_ENABLE (1 << 15)
3603 /*
3604 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3605 * pixel.
3606 */
3607 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3608 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3609 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3610 /*
3611 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3612 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3613 * on.
3614 */
3615 #define LVDS_A3_POWER_MASK (3 << 6)
3616 #define LVDS_A3_POWER_DOWN (0 << 6)
3617 #define LVDS_A3_POWER_UP (3 << 6)
3618 /*
3619 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3620 * is set.
3621 */
3622 #define LVDS_CLKB_POWER_MASK (3 << 4)
3623 #define LVDS_CLKB_POWER_DOWN (0 << 4)
3624 #define LVDS_CLKB_POWER_UP (3 << 4)
3625 /*
3626 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3627 * setting for whether we are in dual-channel mode. The B3 pair will
3628 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3629 */
3630 #define LVDS_B0B3_POWER_MASK (3 << 2)
3631 #define LVDS_B0B3_POWER_DOWN (0 << 2)
3632 #define LVDS_B0B3_POWER_UP (3 << 2)
3633
3634 /* Video Data Island Packet control */
3635 #define VIDEO_DIP_DATA _MMIO(0x61178)
3636 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
3637 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3638 * of the infoframe structure specified by CEA-861. */
3639 #define VIDEO_DIP_DATA_SIZE 32
3640 #define VIDEO_DIP_VSC_DATA_SIZE 36
3641 #define VIDEO_DIP_CTL _MMIO(0x61170)
3642 /* Pre HSW: */
3643 #define VIDEO_DIP_ENABLE (1 << 31)
3644 #define VIDEO_DIP_PORT(port) ((port) << 29)
3645 #define VIDEO_DIP_PORT_MASK (3 << 29)
3646 #define VIDEO_DIP_ENABLE_GCP (1 << 25)
3647 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
3648 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
3649 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3650 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
3651 #define VIDEO_DIP_SELECT_AVI (0 << 19)
3652 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3653 #define VIDEO_DIP_SELECT_SPD (3 << 19)
3654 #define VIDEO_DIP_SELECT_MASK (3 << 19)
3655 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
3656 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3657 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
3658 #define VIDEO_DIP_FREQ_MASK (3 << 16)
3659 /* HSW and later: */
3660 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3661 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
3662 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
3663 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3664 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
3665 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3666
3667 /* Panel power sequencing */
3668 #define PPS_BASE 0x61200
3669 #define VLV_PPS_BASE (VLV_DISPLAY_BASE + PPS_BASE)
3670 #define PCH_PPS_BASE 0xC7200
3671
3672 #define _MMIO_PPS(pps_idx, reg) _MMIO(dev_priv->pps_mmio_base - \
3673 PPS_BASE + (reg) + \
3674 (pps_idx) * 0x100)
3675
3676 #define _PP_STATUS 0x61200
3677 #define PP_STATUS(pps_idx) _MMIO_PPS(pps_idx, _PP_STATUS)
3678 #define PP_ON (1 << 31)
3679 /*
3680 * Indicates that all dependencies of the panel are on:
3681 *
3682 * - PLL enabled
3683 * - pipe enabled
3684 * - LVDS/DVOB/DVOC on
3685 */
3686 #define PP_READY (1 << 30)
3687 #define PP_SEQUENCE_NONE (0 << 28)
3688 #define PP_SEQUENCE_POWER_UP (1 << 28)
3689 #define PP_SEQUENCE_POWER_DOWN (2 << 28)
3690 #define PP_SEQUENCE_MASK (3 << 28)
3691 #define PP_SEQUENCE_SHIFT 28
3692 #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
3693 #define PP_SEQUENCE_STATE_MASK 0x0000000f
3694 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3695 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3696 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3697 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3698 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3699 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3700 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3701 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3702 #define PP_SEQUENCE_STATE_RESET (0xf << 0)
3703
3704 #define _PP_CONTROL 0x61204
3705 #define PP_CONTROL(pps_idx) _MMIO_PPS(pps_idx, _PP_CONTROL)
3706 #define PANEL_UNLOCK_REGS (0xabcd << 16)
3707 #define PANEL_UNLOCK_MASK (0xffff << 16)
3708 #define BXT_POWER_CYCLE_DELAY_MASK 0x1f0
3709 #define BXT_POWER_CYCLE_DELAY_SHIFT 4
3710 #define EDP_FORCE_VDD (1 << 3)
3711 #define EDP_BLC_ENABLE (1 << 2)
3712 #define PANEL_POWER_RESET (1 << 1)
3713 #define PANEL_POWER_OFF (0 << 0)
3714 #define PANEL_POWER_ON (1 << 0)
3715
3716 #define _PP_ON_DELAYS 0x61208
3717 #define PP_ON_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_ON_DELAYS)
3718 #define PANEL_PORT_SELECT_SHIFT 30
3719 #define PANEL_PORT_SELECT_MASK (3 << 30)
3720 #define PANEL_PORT_SELECT_LVDS (0 << 30)
3721 #define PANEL_PORT_SELECT_DPA (1 << 30)
3722 #define PANEL_PORT_SELECT_DPC (2 << 30)
3723 #define PANEL_PORT_SELECT_DPD (3 << 30)
3724 #define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
3725 #define PANEL_POWER_UP_DELAY_MASK 0x1fff0000
3726 #define PANEL_POWER_UP_DELAY_SHIFT 16
3727 #define PANEL_LIGHT_ON_DELAY_MASK 0x1fff
3728 #define PANEL_LIGHT_ON_DELAY_SHIFT 0
3729
3730 #define _PP_OFF_DELAYS 0x6120C
3731 #define PP_OFF_DELAYS(pps_idx) _MMIO_PPS(pps_idx, _PP_OFF_DELAYS)
3732 #define PANEL_POWER_DOWN_DELAY_MASK 0x1fff0000
3733 #define PANEL_POWER_DOWN_DELAY_SHIFT 16
3734 #define PANEL_LIGHT_OFF_DELAY_MASK 0x1fff
3735 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3736
3737 #define _PP_DIVISOR 0x61210
3738 #define PP_DIVISOR(pps_idx) _MMIO_PPS(pps_idx, _PP_DIVISOR)
3739 #define PP_REFERENCE_DIVIDER_MASK 0xffffff00
3740 #define PP_REFERENCE_DIVIDER_SHIFT 8
3741 #define PANEL_POWER_CYCLE_DELAY_MASK 0x1f
3742 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
3743
3744 /* Panel fitting */
3745 #define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
3746 #define PFIT_ENABLE (1 << 31)
3747 #define PFIT_PIPE_MASK (3 << 29)
3748 #define PFIT_PIPE_SHIFT 29
3749 #define VERT_INTERP_DISABLE (0 << 10)
3750 #define VERT_INTERP_BILINEAR (1 << 10)
3751 #define VERT_INTERP_MASK (3 << 10)
3752 #define VERT_AUTO_SCALE (1 << 9)
3753 #define HORIZ_INTERP_DISABLE (0 << 6)
3754 #define HORIZ_INTERP_BILINEAR (1 << 6)
3755 #define HORIZ_INTERP_MASK (3 << 6)
3756 #define HORIZ_AUTO_SCALE (1 << 5)
3757 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3758 #define PFIT_FILTER_FUZZY (0 << 24)
3759 #define PFIT_SCALING_AUTO (0 << 26)
3760 #define PFIT_SCALING_PROGRAMMED (1 << 26)
3761 #define PFIT_SCALING_PILLAR (2 << 26)
3762 #define PFIT_SCALING_LETTER (3 << 26)
3763 #define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3764 /* Pre-965 */
3765 #define PFIT_VERT_SCALE_SHIFT 20
3766 #define PFIT_VERT_SCALE_MASK 0xfff00000
3767 #define PFIT_HORIZ_SCALE_SHIFT 4
3768 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3769 /* 965+ */
3770 #define PFIT_VERT_SCALE_SHIFT_965 16
3771 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3772 #define PFIT_HORIZ_SCALE_SHIFT_965 0
3773 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3774
3775 #define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
3776
3777 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3778 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
3779 #define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3780 _VLV_BLC_PWM_CTL2_B)
3781
3782 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3783 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
3784 #define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3785 _VLV_BLC_PWM_CTL_B)
3786
3787 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3788 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
3789 #define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3790 _VLV_BLC_HIST_CTL_B)
3791
3792 /* Backlight control */
3793 #define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
3794 #define BLM_PWM_ENABLE (1 << 31)
3795 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3796 #define BLM_PIPE_SELECT (1 << 29)
3797 #define BLM_PIPE_SELECT_IVB (3 << 29)
3798 #define BLM_PIPE_A (0 << 29)
3799 #define BLM_PIPE_B (1 << 29)
3800 #define BLM_PIPE_C (2 << 29) /* ivb + */
3801 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3802 #define BLM_TRANSCODER_B BLM_PIPE_B
3803 #define BLM_TRANSCODER_C BLM_PIPE_C
3804 #define BLM_TRANSCODER_EDP (3 << 29)
3805 #define BLM_PIPE(pipe) ((pipe) << 29)
3806 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3807 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3808 #define BLM_PHASE_IN_ENABLE (1 << 25)
3809 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3810 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3811 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3812 #define BLM_PHASE_IN_COUNT_SHIFT (8)
3813 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3814 #define BLM_PHASE_IN_INCR_SHIFT (0)
3815 #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
3816 #define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
3817 /*
3818 * This is the most significant 15 bits of the number of backlight cycles in a
3819 * complete cycle of the modulated backlight control.
3820 *
3821 * The actual value is this field multiplied by two.
3822 */
3823 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3824 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3825 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
3826 /*
3827 * This is the number of cycles out of the backlight modulation cycle for which
3828 * the backlight is on.
3829 *
3830 * This field must be no greater than the number of cycles in the complete
3831 * backlight modulation cycle.
3832 */
3833 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3834 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
3835 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3836 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
3837
3838 #define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
3839 #define BLM_HISTOGRAM_ENABLE (1 << 31)
3840
3841 /* New registers for PCH-split platforms. Safe where new bits show up, the
3842 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3843 #define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
3844 #define BLC_PWM_CPU_CTL _MMIO(0x48254)
3845
3846 #define HSW_BLC_PWM2_CTL _MMIO(0x48350)
3847
3848 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3849 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3850 #define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
3851 #define BLM_PCH_PWM_ENABLE (1 << 31)
3852 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3853 #define BLM_PCH_POLARITY (1 << 29)
3854 #define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
3855
3856 #define UTIL_PIN_CTL _MMIO(0x48400)
3857 #define UTIL_PIN_ENABLE (1 << 31)
3858
3859 #define UTIL_PIN_PIPE(x) ((x) << 29)
3860 #define UTIL_PIN_PIPE_MASK (3 << 29)
3861 #define UTIL_PIN_MODE_PWM (1 << 24)
3862 #define UTIL_PIN_MODE_MASK (0xf << 24)
3863 #define UTIL_PIN_POLARITY (1 << 22)
3864
3865 /* BXT backlight register definition. */
3866 #define _BXT_BLC_PWM_CTL1 0xC8250
3867 #define BXT_BLC_PWM_ENABLE (1 << 31)
3868 #define BXT_BLC_PWM_POLARITY (1 << 29)
3869 #define _BXT_BLC_PWM_FREQ1 0xC8254
3870 #define _BXT_BLC_PWM_DUTY1 0xC8258
3871
3872 #define _BXT_BLC_PWM_CTL2 0xC8350
3873 #define _BXT_BLC_PWM_FREQ2 0xC8354
3874 #define _BXT_BLC_PWM_DUTY2 0xC8358
3875
3876 #define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
3877 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
3878 #define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
3879 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
3880 #define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
3881 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
3882
3883 #define PCH_GTC_CTL _MMIO(0xe7000)
3884 #define PCH_GTC_ENABLE (1 << 31)
3885
3886 /* TV port control */
3887 #define TV_CTL _MMIO(0x68000)
3888 /* Enables the TV encoder */
3889 # define TV_ENC_ENABLE (1 << 31)
3890 /* Sources the TV encoder input from pipe B instead of A. */
3891 # define TV_ENC_PIPEB_SELECT (1 << 30)
3892 /* Outputs composite video (DAC A only) */
3893 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
3894 /* Outputs SVideo video (DAC B/C) */
3895 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
3896 /* Outputs Component video (DAC A/B/C) */
3897 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
3898 /* Outputs Composite and SVideo (DAC A/B/C) */
3899 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3900 # define TV_TRILEVEL_SYNC (1 << 21)
3901 /* Enables slow sync generation (945GM only) */
3902 # define TV_SLOW_SYNC (1 << 20)
3903 /* Selects 4x oversampling for 480i and 576p */
3904 # define TV_OVERSAMPLE_4X (0 << 18)
3905 /* Selects 2x oversampling for 720p and 1080i */
3906 # define TV_OVERSAMPLE_2X (1 << 18)
3907 /* Selects no oversampling for 1080p */
3908 # define TV_OVERSAMPLE_NONE (2 << 18)
3909 /* Selects 8x oversampling */
3910 # define TV_OVERSAMPLE_8X (3 << 18)
3911 /* Selects progressive mode rather than interlaced */
3912 # define TV_PROGRESSIVE (1 << 17)
3913 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
3914 # define TV_PAL_BURST (1 << 16)
3915 /* Field for setting delay of Y compared to C */
3916 # define TV_YC_SKEW_MASK (7 << 12)
3917 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
3918 # define TV_ENC_SDP_FIX (1 << 11)
3919 /*
3920 * Enables a fix for the 915GM only.
3921 *
3922 * Not sure what it does.
3923 */
3924 # define TV_ENC_C0_FIX (1 << 10)
3925 /* Bits that must be preserved by software */
3926 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
3927 # define TV_FUSE_STATE_MASK (3 << 4)
3928 /* Read-only state that reports all features enabled */
3929 # define TV_FUSE_STATE_ENABLED (0 << 4)
3930 /* Read-only state that reports that Macrovision is disabled in hardware*/
3931 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
3932 /* Read-only state that reports that TV-out is disabled in hardware. */
3933 # define TV_FUSE_STATE_DISABLED (2 << 4)
3934 /* Normal operation */
3935 # define TV_TEST_MODE_NORMAL (0 << 0)
3936 /* Encoder test pattern 1 - combo pattern */
3937 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
3938 /* Encoder test pattern 2 - full screen vertical 75% color bars */
3939 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
3940 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
3941 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
3942 /* Encoder test pattern 4 - random noise */
3943 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
3944 /* Encoder test pattern 5 - linear color ramps */
3945 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
3946 /*
3947 * This test mode forces the DACs to 50% of full output.
3948 *
3949 * This is used for load detection in combination with TVDAC_SENSE_MASK
3950 */
3951 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3952 # define TV_TEST_MODE_MASK (7 << 0)
3953
3954 #define TV_DAC _MMIO(0x68004)
3955 # define TV_DAC_SAVE 0x00ffff00
3956 /*
3957 * Reports that DAC state change logic has reported change (RO).
3958 *
3959 * This gets cleared when TV_DAC_STATE_EN is cleared
3960 */
3961 # define TVDAC_STATE_CHG (1 << 31)
3962 # define TVDAC_SENSE_MASK (7 << 28)
3963 /* Reports that DAC A voltage is above the detect threshold */
3964 # define TVDAC_A_SENSE (1 << 30)
3965 /* Reports that DAC B voltage is above the detect threshold */
3966 # define TVDAC_B_SENSE (1 << 29)
3967 /* Reports that DAC C voltage is above the detect threshold */
3968 # define TVDAC_C_SENSE (1 << 28)
3969 /*
3970 * Enables DAC state detection logic, for load-based TV detection.
3971 *
3972 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3973 * to off, for load detection to work.
3974 */
3975 # define TVDAC_STATE_CHG_EN (1 << 27)
3976 /* Sets the DAC A sense value to high */
3977 # define TVDAC_A_SENSE_CTL (1 << 26)
3978 /* Sets the DAC B sense value to high */
3979 # define TVDAC_B_SENSE_CTL (1 << 25)
3980 /* Sets the DAC C sense value to high */
3981 # define TVDAC_C_SENSE_CTL (1 << 24)
3982 /* Overrides the ENC_ENABLE and DAC voltage levels */
3983 # define DAC_CTL_OVERRIDE (1 << 7)
3984 /* Sets the slew rate. Must be preserved in software */
3985 # define ENC_TVDAC_SLEW_FAST (1 << 6)
3986 # define DAC_A_1_3_V (0 << 4)
3987 # define DAC_A_1_1_V (1 << 4)
3988 # define DAC_A_0_7_V (2 << 4)
3989 # define DAC_A_MASK (3 << 4)
3990 # define DAC_B_1_3_V (0 << 2)
3991 # define DAC_B_1_1_V (1 << 2)
3992 # define DAC_B_0_7_V (2 << 2)
3993 # define DAC_B_MASK (3 << 2)
3994 # define DAC_C_1_3_V (0 << 0)
3995 # define DAC_C_1_1_V (1 << 0)
3996 # define DAC_C_0_7_V (2 << 0)
3997 # define DAC_C_MASK (3 << 0)
3998
3999 /*
4000 * CSC coefficients are stored in a floating point format with 9 bits of
4001 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
4002 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
4003 * -1 (0x3) being the only legal negative value.
4004 */
4005 #define TV_CSC_Y _MMIO(0x68010)
4006 # define TV_RY_MASK 0x07ff0000
4007 # define TV_RY_SHIFT 16
4008 # define TV_GY_MASK 0x00000fff
4009 # define TV_GY_SHIFT 0
4010
4011 #define TV_CSC_Y2 _MMIO(0x68014)
4012 # define TV_BY_MASK 0x07ff0000
4013 # define TV_BY_SHIFT 16
4014 /*
4015 * Y attenuation for component video.
4016 *
4017 * Stored in 1.9 fixed point.
4018 */
4019 # define TV_AY_MASK 0x000003ff
4020 # define TV_AY_SHIFT 0
4021
4022 #define TV_CSC_U _MMIO(0x68018)
4023 # define TV_RU_MASK 0x07ff0000
4024 # define TV_RU_SHIFT 16
4025 # define TV_GU_MASK 0x000007ff
4026 # define TV_GU_SHIFT 0
4027
4028 #define TV_CSC_U2 _MMIO(0x6801c)
4029 # define TV_BU_MASK 0x07ff0000
4030 # define TV_BU_SHIFT 16
4031 /*
4032 * U attenuation for component video.
4033 *
4034 * Stored in 1.9 fixed point.
4035 */
4036 # define TV_AU_MASK 0x000003ff
4037 # define TV_AU_SHIFT 0
4038
4039 #define TV_CSC_V _MMIO(0x68020)
4040 # define TV_RV_MASK 0x0fff0000
4041 # define TV_RV_SHIFT 16
4042 # define TV_GV_MASK 0x000007ff
4043 # define TV_GV_SHIFT 0
4044
4045 #define TV_CSC_V2 _MMIO(0x68024)
4046 # define TV_BV_MASK 0x07ff0000
4047 # define TV_BV_SHIFT 16
4048 /*
4049 * V attenuation for component video.
4050 *
4051 * Stored in 1.9 fixed point.
4052 */
4053 # define TV_AV_MASK 0x000007ff
4054 # define TV_AV_SHIFT 0
4055
4056 #define TV_CLR_KNOBS _MMIO(0x68028)
4057 /* 2s-complement brightness adjustment */
4058 # define TV_BRIGHTNESS_MASK 0xff000000
4059 # define TV_BRIGHTNESS_SHIFT 24
4060 /* Contrast adjustment, as a 2.6 unsigned floating point number */
4061 # define TV_CONTRAST_MASK 0x00ff0000
4062 # define TV_CONTRAST_SHIFT 16
4063 /* Saturation adjustment, as a 2.6 unsigned floating point number */
4064 # define TV_SATURATION_MASK 0x0000ff00
4065 # define TV_SATURATION_SHIFT 8
4066 /* Hue adjustment, as an integer phase angle in degrees */
4067 # define TV_HUE_MASK 0x000000ff
4068 # define TV_HUE_SHIFT 0
4069
4070 #define TV_CLR_LEVEL _MMIO(0x6802c)
4071 /* Controls the DAC level for black */
4072 # define TV_BLACK_LEVEL_MASK 0x01ff0000
4073 # define TV_BLACK_LEVEL_SHIFT 16
4074 /* Controls the DAC level for blanking */
4075 # define TV_BLANK_LEVEL_MASK 0x000001ff
4076 # define TV_BLANK_LEVEL_SHIFT 0
4077
4078 #define TV_H_CTL_1 _MMIO(0x68030)
4079 /* Number of pixels in the hsync. */
4080 # define TV_HSYNC_END_MASK 0x1fff0000
4081 # define TV_HSYNC_END_SHIFT 16
4082 /* Total number of pixels minus one in the line (display and blanking). */
4083 # define TV_HTOTAL_MASK 0x00001fff
4084 # define TV_HTOTAL_SHIFT 0
4085
4086 #define TV_H_CTL_2 _MMIO(0x68034)
4087 /* Enables the colorburst (needed for non-component color) */
4088 # define TV_BURST_ENA (1 << 31)
4089 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
4090 # define TV_HBURST_START_SHIFT 16
4091 # define TV_HBURST_START_MASK 0x1fff0000
4092 /* Length of the colorburst */
4093 # define TV_HBURST_LEN_SHIFT 0
4094 # define TV_HBURST_LEN_MASK 0x0001fff
4095
4096 #define TV_H_CTL_3 _MMIO(0x68038)
4097 /* End of hblank, measured in pixels minus one from start of hsync */
4098 # define TV_HBLANK_END_SHIFT 16
4099 # define TV_HBLANK_END_MASK 0x1fff0000
4100 /* Start of hblank, measured in pixels minus one from start of hsync */
4101 # define TV_HBLANK_START_SHIFT 0
4102 # define TV_HBLANK_START_MASK 0x0001fff
4103
4104 #define TV_V_CTL_1 _MMIO(0x6803c)
4105 /* XXX */
4106 # define TV_NBR_END_SHIFT 16
4107 # define TV_NBR_END_MASK 0x07ff0000
4108 /* XXX */
4109 # define TV_VI_END_F1_SHIFT 8
4110 # define TV_VI_END_F1_MASK 0x00003f00
4111 /* XXX */
4112 # define TV_VI_END_F2_SHIFT 0
4113 # define TV_VI_END_F2_MASK 0x0000003f
4114
4115 #define TV_V_CTL_2 _MMIO(0x68040)
4116 /* Length of vsync, in half lines */
4117 # define TV_VSYNC_LEN_MASK 0x07ff0000
4118 # define TV_VSYNC_LEN_SHIFT 16
4119 /* Offset of the start of vsync in field 1, measured in one less than the
4120 * number of half lines.
4121 */
4122 # define TV_VSYNC_START_F1_MASK 0x00007f00
4123 # define TV_VSYNC_START_F1_SHIFT 8
4124 /*
4125 * Offset of the start of vsync in field 2, measured in one less than the
4126 * number of half lines.
4127 */
4128 # define TV_VSYNC_START_F2_MASK 0x0000007f
4129 # define TV_VSYNC_START_F2_SHIFT 0
4130
4131 #define TV_V_CTL_3 _MMIO(0x68044)
4132 /* Enables generation of the equalization signal */
4133 # define TV_EQUAL_ENA (1 << 31)
4134 /* Length of vsync, in half lines */
4135 # define TV_VEQ_LEN_MASK 0x007f0000
4136 # define TV_VEQ_LEN_SHIFT 16
4137 /* Offset of the start of equalization in field 1, measured in one less than
4138 * the number of half lines.
4139 */
4140 # define TV_VEQ_START_F1_MASK 0x0007f00
4141 # define TV_VEQ_START_F1_SHIFT 8
4142 /*
4143 * Offset of the start of equalization in field 2, measured in one less than
4144 * the number of half lines.
4145 */
4146 # define TV_VEQ_START_F2_MASK 0x000007f
4147 # define TV_VEQ_START_F2_SHIFT 0
4148
4149 #define TV_V_CTL_4 _MMIO(0x68048)
4150 /*
4151 * Offset to start of vertical colorburst, measured in one less than the
4152 * number of lines from vertical start.
4153 */
4154 # define TV_VBURST_START_F1_MASK 0x003f0000
4155 # define TV_VBURST_START_F1_SHIFT 16
4156 /*
4157 * Offset to the end of vertical colorburst, measured in one less than the
4158 * number of lines from the start of NBR.
4159 */
4160 # define TV_VBURST_END_F1_MASK 0x000000ff
4161 # define TV_VBURST_END_F1_SHIFT 0
4162
4163 #define TV_V_CTL_5 _MMIO(0x6804c)
4164 /*
4165 * Offset to start of vertical colorburst, measured in one less than the
4166 * number of lines from vertical start.
4167 */
4168 # define TV_VBURST_START_F2_MASK 0x003f0000
4169 # define TV_VBURST_START_F2_SHIFT 16
4170 /*
4171 * Offset to the end of vertical colorburst, measured in one less than the
4172 * number of lines from the start of NBR.
4173 */
4174 # define TV_VBURST_END_F2_MASK 0x000000ff
4175 # define TV_VBURST_END_F2_SHIFT 0
4176
4177 #define TV_V_CTL_6 _MMIO(0x68050)
4178 /*
4179 * Offset to start of vertical colorburst, measured in one less than the
4180 * number of lines from vertical start.
4181 */
4182 # define TV_VBURST_START_F3_MASK 0x003f0000
4183 # define TV_VBURST_START_F3_SHIFT 16
4184 /*
4185 * Offset to the end of vertical colorburst, measured in one less than the
4186 * number of lines from the start of NBR.
4187 */
4188 # define TV_VBURST_END_F3_MASK 0x000000ff
4189 # define TV_VBURST_END_F3_SHIFT 0
4190
4191 #define TV_V_CTL_7 _MMIO(0x68054)
4192 /*
4193 * Offset to start of vertical colorburst, measured in one less than the
4194 * number of lines from vertical start.
4195 */
4196 # define TV_VBURST_START_F4_MASK 0x003f0000
4197 # define TV_VBURST_START_F4_SHIFT 16
4198 /*
4199 * Offset to the end of vertical colorburst, measured in one less than the
4200 * number of lines from the start of NBR.
4201 */
4202 # define TV_VBURST_END_F4_MASK 0x000000ff
4203 # define TV_VBURST_END_F4_SHIFT 0
4204
4205 #define TV_SC_CTL_1 _MMIO(0x68060)
4206 /* Turns on the first subcarrier phase generation DDA */
4207 # define TV_SC_DDA1_EN (1 << 31)
4208 /* Turns on the first subcarrier phase generation DDA */
4209 # define TV_SC_DDA2_EN (1 << 30)
4210 /* Turns on the first subcarrier phase generation DDA */
4211 # define TV_SC_DDA3_EN (1 << 29)
4212 /* Sets the subcarrier DDA to reset frequency every other field */
4213 # define TV_SC_RESET_EVERY_2 (0 << 24)
4214 /* Sets the subcarrier DDA to reset frequency every fourth field */
4215 # define TV_SC_RESET_EVERY_4 (1 << 24)
4216 /* Sets the subcarrier DDA to reset frequency every eighth field */
4217 # define TV_SC_RESET_EVERY_8 (2 << 24)
4218 /* Sets the subcarrier DDA to never reset the frequency */
4219 # define TV_SC_RESET_NEVER (3 << 24)
4220 /* Sets the peak amplitude of the colorburst.*/
4221 # define TV_BURST_LEVEL_MASK 0x00ff0000
4222 # define TV_BURST_LEVEL_SHIFT 16
4223 /* Sets the increment of the first subcarrier phase generation DDA */
4224 # define TV_SCDDA1_INC_MASK 0x00000fff
4225 # define TV_SCDDA1_INC_SHIFT 0
4226
4227 #define TV_SC_CTL_2 _MMIO(0x68064)
4228 /* Sets the rollover for the second subcarrier phase generation DDA */
4229 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
4230 # define TV_SCDDA2_SIZE_SHIFT 16
4231 /* Sets the increent of the second subcarrier phase generation DDA */
4232 # define TV_SCDDA2_INC_MASK 0x00007fff
4233 # define TV_SCDDA2_INC_SHIFT 0
4234
4235 #define TV_SC_CTL_3 _MMIO(0x68068)
4236 /* Sets the rollover for the third subcarrier phase generation DDA */
4237 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
4238 # define TV_SCDDA3_SIZE_SHIFT 16
4239 /* Sets the increent of the third subcarrier phase generation DDA */
4240 # define TV_SCDDA3_INC_MASK 0x00007fff
4241 # define TV_SCDDA3_INC_SHIFT 0
4242
4243 #define TV_WIN_POS _MMIO(0x68070)
4244 /* X coordinate of the display from the start of horizontal active */
4245 # define TV_XPOS_MASK 0x1fff0000
4246 # define TV_XPOS_SHIFT 16
4247 /* Y coordinate of the display from the start of vertical active (NBR) */
4248 # define TV_YPOS_MASK 0x00000fff
4249 # define TV_YPOS_SHIFT 0
4250
4251 #define TV_WIN_SIZE _MMIO(0x68074)
4252 /* Horizontal size of the display window, measured in pixels*/
4253 # define TV_XSIZE_MASK 0x1fff0000
4254 # define TV_XSIZE_SHIFT 16
4255 /*
4256 * Vertical size of the display window, measured in pixels.
4257 *
4258 * Must be even for interlaced modes.
4259 */
4260 # define TV_YSIZE_MASK 0x00000fff
4261 # define TV_YSIZE_SHIFT 0
4262
4263 #define TV_FILTER_CTL_1 _MMIO(0x68080)
4264 /*
4265 * Enables automatic scaling calculation.
4266 *
4267 * If set, the rest of the registers are ignored, and the calculated values can
4268 * be read back from the register.
4269 */
4270 # define TV_AUTO_SCALE (1 << 31)
4271 /*
4272 * Disables the vertical filter.
4273 *
4274 * This is required on modes more than 1024 pixels wide */
4275 # define TV_V_FILTER_BYPASS (1 << 29)
4276 /* Enables adaptive vertical filtering */
4277 # define TV_VADAPT (1 << 28)
4278 # define TV_VADAPT_MODE_MASK (3 << 26)
4279 /* Selects the least adaptive vertical filtering mode */
4280 # define TV_VADAPT_MODE_LEAST (0 << 26)
4281 /* Selects the moderately adaptive vertical filtering mode */
4282 # define TV_VADAPT_MODE_MODERATE (1 << 26)
4283 /* Selects the most adaptive vertical filtering mode */
4284 # define TV_VADAPT_MODE_MOST (3 << 26)
4285 /*
4286 * Sets the horizontal scaling factor.
4287 *
4288 * This should be the fractional part of the horizontal scaling factor divided
4289 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4290 *
4291 * (src width - 1) / ((oversample * dest width) - 1)
4292 */
4293 # define TV_HSCALE_FRAC_MASK 0x00003fff
4294 # define TV_HSCALE_FRAC_SHIFT 0
4295
4296 #define TV_FILTER_CTL_2 _MMIO(0x68084)
4297 /*
4298 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4299 *
4300 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4301 */
4302 # define TV_VSCALE_INT_MASK 0x00038000
4303 # define TV_VSCALE_INT_SHIFT 15
4304 /*
4305 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4306 *
4307 * \sa TV_VSCALE_INT_MASK
4308 */
4309 # define TV_VSCALE_FRAC_MASK 0x00007fff
4310 # define TV_VSCALE_FRAC_SHIFT 0
4311
4312 #define TV_FILTER_CTL_3 _MMIO(0x68088)
4313 /*
4314 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4315 *
4316 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4317 *
4318 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4319 */
4320 # define TV_VSCALE_IP_INT_MASK 0x00038000
4321 # define TV_VSCALE_IP_INT_SHIFT 15
4322 /*
4323 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4324 *
4325 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4326 *
4327 * \sa TV_VSCALE_IP_INT_MASK
4328 */
4329 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4330 # define TV_VSCALE_IP_FRAC_SHIFT 0
4331
4332 #define TV_CC_CONTROL _MMIO(0x68090)
4333 # define TV_CC_ENABLE (1 << 31)
4334 /*
4335 * Specifies which field to send the CC data in.
4336 *
4337 * CC data is usually sent in field 0.
4338 */
4339 # define TV_CC_FID_MASK (1 << 27)
4340 # define TV_CC_FID_SHIFT 27
4341 /* Sets the horizontal position of the CC data. Usually 135. */
4342 # define TV_CC_HOFF_MASK 0x03ff0000
4343 # define TV_CC_HOFF_SHIFT 16
4344 /* Sets the vertical position of the CC data. Usually 21 */
4345 # define TV_CC_LINE_MASK 0x0000003f
4346 # define TV_CC_LINE_SHIFT 0
4347
4348 #define TV_CC_DATA _MMIO(0x68094)
4349 # define TV_CC_RDY (1 << 31)
4350 /* Second word of CC data to be transmitted. */
4351 # define TV_CC_DATA_2_MASK 0x007f0000
4352 # define TV_CC_DATA_2_SHIFT 16
4353 /* First word of CC data to be transmitted. */
4354 # define TV_CC_DATA_1_MASK 0x0000007f
4355 # define TV_CC_DATA_1_SHIFT 0
4356
4357 #define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4358 #define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4359 #define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4360 #define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
4361
4362 /* Display Port */
4363 #define DP_A _MMIO(0x64000) /* eDP */
4364 #define DP_B _MMIO(0x64100)
4365 #define DP_C _MMIO(0x64200)
4366 #define DP_D _MMIO(0x64300)
4367
4368 #define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4369 #define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4370 #define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
4371
4372 #define DP_PORT_EN (1 << 31)
4373 #define DP_PIPEB_SELECT (1 << 30)
4374 #define DP_PIPE_MASK (1 << 30)
4375 #define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4376 #define DP_PIPE_MASK_CHV (3 << 16)
4377
4378 /* Link training mode - select a suitable mode for each stage */
4379 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
4380 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
4381 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4382 #define DP_LINK_TRAIN_OFF (3 << 28)
4383 #define DP_LINK_TRAIN_MASK (3 << 28)
4384 #define DP_LINK_TRAIN_SHIFT 28
4385 #define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4386 #define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
4387
4388 /* CPT Link training mode */
4389 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4390 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4391 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4392 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4393 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4394 #define DP_LINK_TRAIN_SHIFT_CPT 8
4395
4396 /* Signal voltages. These are mostly controlled by the other end */
4397 #define DP_VOLTAGE_0_4 (0 << 25)
4398 #define DP_VOLTAGE_0_6 (1 << 25)
4399 #define DP_VOLTAGE_0_8 (2 << 25)
4400 #define DP_VOLTAGE_1_2 (3 << 25)
4401 #define DP_VOLTAGE_MASK (7 << 25)
4402 #define DP_VOLTAGE_SHIFT 25
4403
4404 /* Signal pre-emphasis levels, like voltages, the other end tells us what
4405 * they want
4406 */
4407 #define DP_PRE_EMPHASIS_0 (0 << 22)
4408 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
4409 #define DP_PRE_EMPHASIS_6 (2 << 22)
4410 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
4411 #define DP_PRE_EMPHASIS_MASK (7 << 22)
4412 #define DP_PRE_EMPHASIS_SHIFT 22
4413
4414 /* How many wires to use. I guess 3 was too hard */
4415 #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
4416 #define DP_PORT_WIDTH_MASK (7 << 19)
4417 #define DP_PORT_WIDTH_SHIFT 19
4418
4419 /* Mystic DPCD version 1.1 special mode */
4420 #define DP_ENHANCED_FRAMING (1 << 18)
4421
4422 /* eDP */
4423 #define DP_PLL_FREQ_270MHZ (0 << 16)
4424 #define DP_PLL_FREQ_162MHZ (1 << 16)
4425 #define DP_PLL_FREQ_MASK (3 << 16)
4426
4427 /* locked once port is enabled */
4428 #define DP_PORT_REVERSAL (1 << 15)
4429
4430 /* eDP */
4431 #define DP_PLL_ENABLE (1 << 14)
4432
4433 /* sends the clock on lane 15 of the PEG for debug */
4434 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4435
4436 #define DP_SCRAMBLING_DISABLE (1 << 12)
4437 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
4438
4439 /* limit RGB values to avoid confusing TVs */
4440 #define DP_COLOR_RANGE_16_235 (1 << 8)
4441
4442 /* Turn on the audio link */
4443 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4444
4445 /* vs and hs sync polarity */
4446 #define DP_SYNC_VS_HIGH (1 << 4)
4447 #define DP_SYNC_HS_HIGH (1 << 3)
4448
4449 /* A fantasy */
4450 #define DP_DETECTED (1 << 2)
4451
4452 /* The aux channel provides a way to talk to the
4453 * signal sink for DDC etc. Max packet size supported
4454 * is 20 bytes in each direction, hence the 5 fixed
4455 * data registers
4456 */
4457 #define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4458 #define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4459 #define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4460 #define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4461 #define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4462 #define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
4463
4464 #define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4465 #define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4466 #define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4467 #define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4468 #define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4469 #define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
4470
4471 #define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4472 #define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4473 #define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4474 #define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4475 #define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4476 #define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
4477
4478 #define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4479 #define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4480 #define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4481 #define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4482 #define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4483 #define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
4484
4485 #define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4486 #define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
4487
4488 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4489 #define DP_AUX_CH_CTL_DONE (1 << 30)
4490 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4491 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4492 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4493 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4494 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4495 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4496 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4497 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4498 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4499 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4500 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4501 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4502 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4503 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4504 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4505 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4506 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4507 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4508 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
4509 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4510 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4511 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
4512 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
4513 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
4514 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
4515
4516 /*
4517 * Computing GMCH M and N values for the Display Port link
4518 *
4519 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4520 *
4521 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4522 *
4523 * The GMCH value is used internally
4524 *
4525 * bytes_per_pixel is the number of bytes coming out of the plane,
4526 * which is after the LUTs, so we want the bytes for our color format.
4527 * For our current usage, this is always 3, one byte for R, G and B.
4528 */
4529 #define _PIPEA_DATA_M_G4X 0x70050
4530 #define _PIPEB_DATA_M_G4X 0x71050
4531
4532 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
4533 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
4534 #define TU_SIZE_SHIFT 25
4535 #define TU_SIZE_MASK (0x3f << 25)
4536
4537 #define DATA_LINK_M_N_MASK (0xffffff)
4538 #define DATA_LINK_N_MAX (0x800000)
4539
4540 #define _PIPEA_DATA_N_G4X 0x70054
4541 #define _PIPEB_DATA_N_G4X 0x71054
4542 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
4543
4544 /*
4545 * Computing Link M and N values for the Display Port link
4546 *
4547 * Link M / N = pixel_clock / ls_clk
4548 *
4549 * (the DP spec calls pixel_clock the 'strm_clk')
4550 *
4551 * The Link value is transmitted in the Main Stream
4552 * Attributes and VB-ID.
4553 */
4554
4555 #define _PIPEA_LINK_M_G4X 0x70060
4556 #define _PIPEB_LINK_M_G4X 0x71060
4557 #define PIPEA_DP_LINK_M_MASK (0xffffff)
4558
4559 #define _PIPEA_LINK_N_G4X 0x70064
4560 #define _PIPEB_LINK_N_G4X 0x71064
4561 #define PIPEA_DP_LINK_N_MASK (0xffffff)
4562
4563 #define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4564 #define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4565 #define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4566 #define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
4567
4568 /* Display & cursor control */
4569
4570 /* Pipe A */
4571 #define _PIPEADSL 0x70000
4572 #define DSL_LINEMASK_GEN2 0x00000fff
4573 #define DSL_LINEMASK_GEN3 0x00001fff
4574 #define _PIPEACONF 0x70008
4575 #define PIPECONF_ENABLE (1<<31)
4576 #define PIPECONF_DISABLE 0
4577 #define PIPECONF_DOUBLE_WIDE (1<<30)
4578 #define I965_PIPECONF_ACTIVE (1<<30)
4579 #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
4580 #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
4581 #define PIPECONF_SINGLE_WIDE 0
4582 #define PIPECONF_PIPE_UNLOCKED 0
4583 #define PIPECONF_PIPE_LOCKED (1<<25)
4584 #define PIPECONF_PALETTE 0
4585 #define PIPECONF_GAMMA (1<<24)
4586 #define PIPECONF_FORCE_BORDER (1<<25)
4587 #define PIPECONF_INTERLACE_MASK (7 << 21)
4588 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
4589 /* Note that pre-gen3 does not support interlaced display directly. Panel
4590 * fitting must be disabled on pre-ilk for interlaced. */
4591 #define PIPECONF_PROGRESSIVE (0 << 21)
4592 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4593 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4594 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4595 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4596 /* Ironlake and later have a complete new set of values for interlaced. PFIT
4597 * means panel fitter required, PF means progressive fetch, DBL means power
4598 * saving pixel doubling. */
4599 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4600 #define PIPECONF_INTERLACED_ILK (3 << 21)
4601 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4602 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
4603 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
4604 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
4605 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4606 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
4607 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
4608 #define PIPECONF_BPC_MASK (0x7 << 5)
4609 #define PIPECONF_8BPC (0<<5)
4610 #define PIPECONF_10BPC (1<<5)
4611 #define PIPECONF_6BPC (2<<5)
4612 #define PIPECONF_12BPC (3<<5)
4613 #define PIPECONF_DITHER_EN (1<<4)
4614 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4615 #define PIPECONF_DITHER_TYPE_SP (0<<2)
4616 #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4617 #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4618 #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
4619 #define _PIPEASTAT 0x70024
4620 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
4621 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
4622 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4623 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
4624 #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
4625 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
4626 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
4627 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4628 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4629 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4630 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
4631 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
4632 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4633 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4634 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
4635 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
4636 #define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
4637 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4638 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
4639 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
4640 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
4641 #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
4642 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
4643 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4644 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
4645 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4646 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
4647 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
4648 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
4649 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
4650 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4651 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4652 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4653 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
4654 #define PIPE_A_PSR_STATUS_VLV (1UL<<6)
4655 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
4656 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4657 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
4658 #define PIPE_B_PSR_STATUS_VLV (1UL<<3)
4659 #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
4660 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4661 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
4662 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
4663 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
4664 #define PIPE_HBLANK_INT_STATUS (1UL<<0)
4665 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4666
4667 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4668 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4669
4670 #define PIPE_A_OFFSET 0x70000
4671 #define PIPE_B_OFFSET 0x71000
4672 #define PIPE_C_OFFSET 0x72000
4673 #define CHV_PIPE_C_OFFSET 0x74000
4674 /*
4675 * There's actually no pipe EDP. Some pipe registers have
4676 * simply shifted from the pipe to the transcoder, while
4677 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4678 * to access such registers in transcoder EDP.
4679 */
4680 #define PIPE_EDP_OFFSET 0x7f000
4681
4682 #define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
4683 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4684 dev_priv->info.display_mmio_offset)
4685
4686 #define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
4687 #define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
4688 #define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
4689 #define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
4690 #define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
4691
4692 #define _PIPE_MISC_A 0x70030
4693 #define _PIPE_MISC_B 0x71030
4694 #define PIPEMISC_DITHER_BPC_MASK (7<<5)
4695 #define PIPEMISC_DITHER_8_BPC (0<<5)
4696 #define PIPEMISC_DITHER_10_BPC (1<<5)
4697 #define PIPEMISC_DITHER_6_BPC (2<<5)
4698 #define PIPEMISC_DITHER_12_BPC (3<<5)
4699 #define PIPEMISC_DITHER_ENABLE (1<<4)
4700 #define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4701 #define PIPEMISC_DITHER_TYPE_SP (0<<2)
4702 #define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
4703
4704 #define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
4705 #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
4706 #define PIPEB_HLINE_INT_EN (1<<28)
4707 #define PIPEB_VBLANK_INT_EN (1<<27)
4708 #define SPRITED_FLIP_DONE_INT_EN (1<<26)
4709 #define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4710 #define PLANEB_FLIP_DONE_INT_EN (1<<24)
4711 #define PIPE_PSR_INT_EN (1<<22)
4712 #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
4713 #define PIPEA_HLINE_INT_EN (1<<20)
4714 #define PIPEA_VBLANK_INT_EN (1<<19)
4715 #define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4716 #define SPRITEA_FLIP_DONE_INT_EN (1<<17)
4717 #define PLANEA_FLIPDONE_INT_EN (1<<16)
4718 #define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4719 #define PIPEC_HLINE_INT_EN (1<<12)
4720 #define PIPEC_VBLANK_INT_EN (1<<11)
4721 #define SPRITEF_FLIPDONE_INT_EN (1<<10)
4722 #define SPRITEE_FLIPDONE_INT_EN (1<<9)
4723 #define PLANEC_FLIPDONE_INT_EN (1<<8)
4724
4725 #define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4726 #define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4727 #define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4728 #define PLANEC_INVALID_GTT_INT_EN (1<<25)
4729 #define CURSORC_INVALID_GTT_INT_EN (1<<24)
4730 #define CURSORB_INVALID_GTT_INT_EN (1<<23)
4731 #define CURSORA_INVALID_GTT_INT_EN (1<<22)
4732 #define SPRITED_INVALID_GTT_INT_EN (1<<21)
4733 #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4734 #define PLANEB_INVALID_GTT_INT_EN (1<<19)
4735 #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4736 #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4737 #define PLANEA_INVALID_GTT_INT_EN (1<<16)
4738 #define DPINVGTT_EN_MASK 0xff0000
4739 #define DPINVGTT_EN_MASK_CHV 0xfff0000
4740 #define SPRITEF_INVALID_GTT_STATUS (1<<11)
4741 #define SPRITEE_INVALID_GTT_STATUS (1<<10)
4742 #define PLANEC_INVALID_GTT_STATUS (1<<9)
4743 #define CURSORC_INVALID_GTT_STATUS (1<<8)
4744 #define CURSORB_INVALID_GTT_STATUS (1<<7)
4745 #define CURSORA_INVALID_GTT_STATUS (1<<6)
4746 #define SPRITED_INVALID_GTT_STATUS (1<<5)
4747 #define SPRITEC_INVALID_GTT_STATUS (1<<4)
4748 #define PLANEB_INVALID_GTT_STATUS (1<<3)
4749 #define SPRITEB_INVALID_GTT_STATUS (1<<2)
4750 #define SPRITEA_INVALID_GTT_STATUS (1<<1)
4751 #define PLANEA_INVALID_GTT_STATUS (1<<0)
4752 #define DPINVGTT_STATUS_MASK 0xff
4753 #define DPINVGTT_STATUS_MASK_CHV 0xfff
4754
4755 #define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
4756 #define DSPARB_CSTART_MASK (0x7f << 7)
4757 #define DSPARB_CSTART_SHIFT 7
4758 #define DSPARB_BSTART_MASK (0x7f)
4759 #define DSPARB_BSTART_SHIFT 0
4760 #define DSPARB_BEND_SHIFT 9 /* on 855 */
4761 #define DSPARB_AEND_SHIFT 0
4762 #define DSPARB_SPRITEA_SHIFT_VLV 0
4763 #define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4764 #define DSPARB_SPRITEB_SHIFT_VLV 8
4765 #define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4766 #define DSPARB_SPRITEC_SHIFT_VLV 16
4767 #define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4768 #define DSPARB_SPRITED_SHIFT_VLV 24
4769 #define DSPARB_SPRITED_MASK_VLV (0xff << 24)
4770 #define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
4771 #define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4772 #define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4773 #define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4774 #define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4775 #define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4776 #define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4777 #define DSPARB_SPRITED_HI_SHIFT_VLV 12
4778 #define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4779 #define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4780 #define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4781 #define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4782 #define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
4783 #define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
4784 #define DSPARB_SPRITEE_SHIFT_VLV 0
4785 #define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4786 #define DSPARB_SPRITEF_SHIFT_VLV 8
4787 #define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
4788
4789 /* pnv/gen4/g4x/vlv/chv */
4790 #define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
4791 #define DSPFW_SR_SHIFT 23
4792 #define DSPFW_SR_MASK (0x1ff<<23)
4793 #define DSPFW_CURSORB_SHIFT 16
4794 #define DSPFW_CURSORB_MASK (0x3f<<16)
4795 #define DSPFW_PLANEB_SHIFT 8
4796 #define DSPFW_PLANEB_MASK (0x7f<<8)
4797 #define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4798 #define DSPFW_PLANEA_SHIFT 0
4799 #define DSPFW_PLANEA_MASK (0x7f<<0)
4800 #define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
4801 #define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
4802 #define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4803 #define DSPFW_FBC_SR_SHIFT 28
4804 #define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4805 #define DSPFW_FBC_HPLL_SR_SHIFT 24
4806 #define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4807 #define DSPFW_SPRITEB_SHIFT (16)
4808 #define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4809 #define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4810 #define DSPFW_CURSORA_SHIFT 8
4811 #define DSPFW_CURSORA_MASK (0x3f<<8)
4812 #define DSPFW_PLANEC_OLD_SHIFT 0
4813 #define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
4814 #define DSPFW_SPRITEA_SHIFT 0
4815 #define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4816 #define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
4817 #define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
4818 #define DSPFW_HPLL_SR_EN (1<<31)
4819 #define PINEVIEW_SELF_REFRESH_EN (1<<30)
4820 #define DSPFW_CURSOR_SR_SHIFT 24
4821 #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4822 #define DSPFW_HPLL_CURSOR_SHIFT 16
4823 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
4824 #define DSPFW_HPLL_SR_SHIFT 0
4825 #define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4826
4827 /* vlv/chv */
4828 #define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
4829 #define DSPFW_SPRITEB_WM1_SHIFT 16
4830 #define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4831 #define DSPFW_CURSORA_WM1_SHIFT 8
4832 #define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4833 #define DSPFW_SPRITEA_WM1_SHIFT 0
4834 #define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4835 #define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
4836 #define DSPFW_PLANEB_WM1_SHIFT 24
4837 #define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4838 #define DSPFW_PLANEA_WM1_SHIFT 16
4839 #define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4840 #define DSPFW_CURSORB_WM1_SHIFT 8
4841 #define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4842 #define DSPFW_CURSOR_SR_WM1_SHIFT 0
4843 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4844 #define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
4845 #define DSPFW_SR_WM1_SHIFT 0
4846 #define DSPFW_SR_WM1_MASK (0x1ff<<0)
4847 #define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
4848 #define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4849 #define DSPFW_SPRITED_WM1_SHIFT 24
4850 #define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4851 #define DSPFW_SPRITED_SHIFT 16
4852 #define DSPFW_SPRITED_MASK_VLV (0xff<<16)
4853 #define DSPFW_SPRITEC_WM1_SHIFT 8
4854 #define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4855 #define DSPFW_SPRITEC_SHIFT 0
4856 #define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
4857 #define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
4858 #define DSPFW_SPRITEF_WM1_SHIFT 24
4859 #define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4860 #define DSPFW_SPRITEF_SHIFT 16
4861 #define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
4862 #define DSPFW_SPRITEE_WM1_SHIFT 8
4863 #define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4864 #define DSPFW_SPRITEE_SHIFT 0
4865 #define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
4866 #define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4867 #define DSPFW_PLANEC_WM1_SHIFT 24
4868 #define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4869 #define DSPFW_PLANEC_SHIFT 16
4870 #define DSPFW_PLANEC_MASK_VLV (0xff<<16)
4871 #define DSPFW_CURSORC_WM1_SHIFT 8
4872 #define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4873 #define DSPFW_CURSORC_SHIFT 0
4874 #define DSPFW_CURSORC_MASK (0x3f<<0)
4875
4876 /* vlv/chv high order bits */
4877 #define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
4878 #define DSPFW_SR_HI_SHIFT 24
4879 #define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
4880 #define DSPFW_SPRITEF_HI_SHIFT 23
4881 #define DSPFW_SPRITEF_HI_MASK (1<<23)
4882 #define DSPFW_SPRITEE_HI_SHIFT 22
4883 #define DSPFW_SPRITEE_HI_MASK (1<<22)
4884 #define DSPFW_PLANEC_HI_SHIFT 21
4885 #define DSPFW_PLANEC_HI_MASK (1<<21)
4886 #define DSPFW_SPRITED_HI_SHIFT 20
4887 #define DSPFW_SPRITED_HI_MASK (1<<20)
4888 #define DSPFW_SPRITEC_HI_SHIFT 16
4889 #define DSPFW_SPRITEC_HI_MASK (1<<16)
4890 #define DSPFW_PLANEB_HI_SHIFT 12
4891 #define DSPFW_PLANEB_HI_MASK (1<<12)
4892 #define DSPFW_SPRITEB_HI_SHIFT 8
4893 #define DSPFW_SPRITEB_HI_MASK (1<<8)
4894 #define DSPFW_SPRITEA_HI_SHIFT 4
4895 #define DSPFW_SPRITEA_HI_MASK (1<<4)
4896 #define DSPFW_PLANEA_HI_SHIFT 0
4897 #define DSPFW_PLANEA_HI_MASK (1<<0)
4898 #define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
4899 #define DSPFW_SR_WM1_HI_SHIFT 24
4900 #define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
4901 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4902 #define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4903 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4904 #define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4905 #define DSPFW_PLANEC_WM1_HI_SHIFT 21
4906 #define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4907 #define DSPFW_SPRITED_WM1_HI_SHIFT 20
4908 #define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4909 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4910 #define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4911 #define DSPFW_PLANEB_WM1_HI_SHIFT 12
4912 #define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4913 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4914 #define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4915 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4916 #define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4917 #define DSPFW_PLANEA_WM1_HI_SHIFT 0
4918 #define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
4919
4920 /* drain latency register values*/
4921 #define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
4922 #define DDL_CURSOR_SHIFT 24
4923 #define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
4924 #define DDL_PLANE_SHIFT 0
4925 #define DDL_PRECISION_HIGH (1<<7)
4926 #define DDL_PRECISION_LOW (0<<7)
4927 #define DRAIN_LATENCY_MASK 0x7f
4928
4929 #define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
4930 #define CBR_PND_DEADLINE_DISABLE (1<<31)
4931 #define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
4932
4933 #define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
4934 #define CBR_DPLLBMD_PIPE_C (1<<29)
4935 #define CBR_DPLLBMD_PIPE_B (1<<18)
4936
4937 /* FIFO watermark sizes etc */
4938 #define G4X_FIFO_LINE_SIZE 64
4939 #define I915_FIFO_LINE_SIZE 64
4940 #define I830_FIFO_LINE_SIZE 32
4941
4942 #define VALLEYVIEW_FIFO_SIZE 255
4943 #define G4X_FIFO_SIZE 127
4944 #define I965_FIFO_SIZE 512
4945 #define I945_FIFO_SIZE 127
4946 #define I915_FIFO_SIZE 95
4947 #define I855GM_FIFO_SIZE 127 /* In cachelines */
4948 #define I830_FIFO_SIZE 95
4949
4950 #define VALLEYVIEW_MAX_WM 0xff
4951 #define G4X_MAX_WM 0x3f
4952 #define I915_MAX_WM 0x3f
4953
4954 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4955 #define PINEVIEW_FIFO_LINE_SIZE 64
4956 #define PINEVIEW_MAX_WM 0x1ff
4957 #define PINEVIEW_DFT_WM 0x3f
4958 #define PINEVIEW_DFT_HPLLOFF_WM 0
4959 #define PINEVIEW_GUARD_WM 10
4960 #define PINEVIEW_CURSOR_FIFO 64
4961 #define PINEVIEW_CURSOR_MAX_WM 0x3f
4962 #define PINEVIEW_CURSOR_DFT_WM 0
4963 #define PINEVIEW_CURSOR_GUARD_WM 5
4964
4965 #define VALLEYVIEW_CURSOR_MAX_WM 64
4966 #define I965_CURSOR_FIFO 64
4967 #define I965_CURSOR_MAX_WM 32
4968 #define I965_CURSOR_DFT_WM 8
4969
4970 /* Watermark register definitions for SKL */
4971 #define _CUR_WM_A_0 0x70140
4972 #define _CUR_WM_B_0 0x71140
4973 #define _PLANE_WM_1_A_0 0x70240
4974 #define _PLANE_WM_1_B_0 0x71240
4975 #define _PLANE_WM_2_A_0 0x70340
4976 #define _PLANE_WM_2_B_0 0x71340
4977 #define _PLANE_WM_TRANS_1_A_0 0x70268
4978 #define _PLANE_WM_TRANS_1_B_0 0x71268
4979 #define _PLANE_WM_TRANS_2_A_0 0x70368
4980 #define _PLANE_WM_TRANS_2_B_0 0x71368
4981 #define _CUR_WM_TRANS_A_0 0x70168
4982 #define _CUR_WM_TRANS_B_0 0x71168
4983 #define PLANE_WM_EN (1 << 31)
4984 #define PLANE_WM_LINES_SHIFT 14
4985 #define PLANE_WM_LINES_MASK 0x1f
4986 #define PLANE_WM_BLOCKS_MASK 0x3ff
4987
4988 #define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
4989 #define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
4990 #define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
4991
4992 #define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
4993 #define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
4994 #define _PLANE_WM_BASE(pipe, plane) \
4995 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4996 #define PLANE_WM(pipe, plane, level) \
4997 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4998 #define _PLANE_WM_TRANS_1(pipe) \
4999 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
5000 #define _PLANE_WM_TRANS_2(pipe) \
5001 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
5002 #define PLANE_WM_TRANS(pipe, plane) \
5003 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
5004
5005 /* define the Watermark register on Ironlake */
5006 #define WM0_PIPEA_ILK _MMIO(0x45100)
5007 #define WM0_PIPE_PLANE_MASK (0xffff<<16)
5008 #define WM0_PIPE_PLANE_SHIFT 16
5009 #define WM0_PIPE_SPRITE_MASK (0xff<<8)
5010 #define WM0_PIPE_SPRITE_SHIFT 8
5011 #define WM0_PIPE_CURSOR_MASK (0xff)
5012
5013 #define WM0_PIPEB_ILK _MMIO(0x45104)
5014 #define WM0_PIPEC_IVB _MMIO(0x45200)
5015 #define WM1_LP_ILK _MMIO(0x45108)
5016 #define WM1_LP_SR_EN (1<<31)
5017 #define WM1_LP_LATENCY_SHIFT 24
5018 #define WM1_LP_LATENCY_MASK (0x7f<<24)
5019 #define WM1_LP_FBC_MASK (0xf<<20)
5020 #define WM1_LP_FBC_SHIFT 20
5021 #define WM1_LP_FBC_SHIFT_BDW 19
5022 #define WM1_LP_SR_MASK (0x7ff<<8)
5023 #define WM1_LP_SR_SHIFT 8
5024 #define WM1_LP_CURSOR_MASK (0xff)
5025 #define WM2_LP_ILK _MMIO(0x4510c)
5026 #define WM2_LP_EN (1<<31)
5027 #define WM3_LP_ILK _MMIO(0x45110)
5028 #define WM3_LP_EN (1<<31)
5029 #define WM1S_LP_ILK _MMIO(0x45120)
5030 #define WM2S_LP_IVB _MMIO(0x45124)
5031 #define WM3S_LP_IVB _MMIO(0x45128)
5032 #define WM1S_LP_EN (1<<31)
5033
5034 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
5035 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
5036 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
5037
5038 /* Memory latency timer register */
5039 #define MLTR_ILK _MMIO(0x11222)
5040 #define MLTR_WM1_SHIFT 0
5041 #define MLTR_WM2_SHIFT 8
5042 /* the unit of memory self-refresh latency time is 0.5us */
5043 #define ILK_SRLT_MASK 0x3f
5044
5045
5046 /* the address where we get all kinds of latency value */
5047 #define SSKPD _MMIO(0x5d10)
5048 #define SSKPD_WM_MASK 0x3f
5049 #define SSKPD_WM0_SHIFT 0
5050 #define SSKPD_WM1_SHIFT 8
5051 #define SSKPD_WM2_SHIFT 16
5052 #define SSKPD_WM3_SHIFT 24
5053
5054 /*
5055 * The two pipe frame counter registers are not synchronized, so
5056 * reading a stable value is somewhat tricky. The following code
5057 * should work:
5058 *
5059 * do {
5060 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5061 * PIPE_FRAME_HIGH_SHIFT;
5062 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
5063 * PIPE_FRAME_LOW_SHIFT);
5064 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
5065 * PIPE_FRAME_HIGH_SHIFT);
5066 * } while (high1 != high2);
5067 * frame = (high1 << 8) | low1;
5068 */
5069 #define _PIPEAFRAMEHIGH 0x70040
5070 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
5071 #define PIPE_FRAME_HIGH_SHIFT 0
5072 #define _PIPEAFRAMEPIXEL 0x70044
5073 #define PIPE_FRAME_LOW_MASK 0xff000000
5074 #define PIPE_FRAME_LOW_SHIFT 24
5075 #define PIPE_PIXEL_MASK 0x00ffffff
5076 #define PIPE_PIXEL_SHIFT 0
5077 /* GM45+ just has to be different */
5078 #define _PIPEA_FRMCOUNT_G4X 0x70040
5079 #define _PIPEA_FLIPCOUNT_G4X 0x70044
5080 #define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
5081 #define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
5082
5083 /* Cursor A & B regs */
5084 #define _CURACNTR 0x70080
5085 /* Old style CUR*CNTR flags (desktop 8xx) */
5086 #define CURSOR_ENABLE 0x80000000
5087 #define CURSOR_GAMMA_ENABLE 0x40000000
5088 #define CURSOR_STRIDE_SHIFT 28
5089 #define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
5090 #define CURSOR_PIPE_CSC_ENABLE (1<<24)
5091 #define CURSOR_FORMAT_SHIFT 24
5092 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5093 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5094 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5095 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5096 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5097 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5098 /* New style CUR*CNTR flags */
5099 #define CURSOR_MODE 0x27
5100 #define CURSOR_MODE_DISABLE 0x00
5101 #define CURSOR_MODE_128_32B_AX 0x02
5102 #define CURSOR_MODE_256_32B_AX 0x03
5103 #define CURSOR_MODE_64_32B_AX 0x07
5104 #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5105 #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
5106 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
5107 #define MCURSOR_PIPE_SELECT (1 << 28)
5108 #define MCURSOR_PIPE_A 0x00
5109 #define MCURSOR_PIPE_B (1 << 28)
5110 #define MCURSOR_GAMMA_ENABLE (1 << 26)
5111 #define CURSOR_ROTATE_180 (1<<15)
5112 #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5113 #define _CURABASE 0x70084
5114 #define _CURAPOS 0x70088
5115 #define CURSOR_POS_MASK 0x007FF
5116 #define CURSOR_POS_SIGN 0x8000
5117 #define CURSOR_X_SHIFT 0
5118 #define CURSOR_Y_SHIFT 16
5119 #define CURSIZE _MMIO(0x700a0)
5120 #define _CURBCNTR 0x700c0
5121 #define _CURBBASE 0x700c4
5122 #define _CURBPOS 0x700c8
5123
5124 #define _CURBCNTR_IVB 0x71080
5125 #define _CURBBASE_IVB 0x71084
5126 #define _CURBPOS_IVB 0x71088
5127
5128 #define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5129 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5130 dev_priv->info.display_mmio_offset)
5131
5132 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5133 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5134 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
5135
5136 #define CURSOR_A_OFFSET 0x70080
5137 #define CURSOR_B_OFFSET 0x700c0
5138 #define CHV_CURSOR_C_OFFSET 0x700e0
5139 #define IVB_CURSOR_B_OFFSET 0x71080
5140 #define IVB_CURSOR_C_OFFSET 0x72080
5141
5142 /* Display A control */
5143 #define _DSPACNTR 0x70180
5144 #define DISPLAY_PLANE_ENABLE (1<<31)
5145 #define DISPLAY_PLANE_DISABLE 0
5146 #define DISPPLANE_GAMMA_ENABLE (1<<30)
5147 #define DISPPLANE_GAMMA_DISABLE 0
5148 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
5149 #define DISPPLANE_YUV422 (0x0<<26)
5150 #define DISPPLANE_8BPP (0x2<<26)
5151 #define DISPPLANE_BGRA555 (0x3<<26)
5152 #define DISPPLANE_BGRX555 (0x4<<26)
5153 #define DISPPLANE_BGRX565 (0x5<<26)
5154 #define DISPPLANE_BGRX888 (0x6<<26)
5155 #define DISPPLANE_BGRA888 (0x7<<26)
5156 #define DISPPLANE_RGBX101010 (0x8<<26)
5157 #define DISPPLANE_RGBA101010 (0x9<<26)
5158 #define DISPPLANE_BGRX101010 (0xa<<26)
5159 #define DISPPLANE_RGBX161616 (0xc<<26)
5160 #define DISPPLANE_RGBX888 (0xe<<26)
5161 #define DISPPLANE_RGBA888 (0xf<<26)
5162 #define DISPPLANE_STEREO_ENABLE (1<<25)
5163 #define DISPPLANE_STEREO_DISABLE 0
5164 #define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
5165 #define DISPPLANE_SEL_PIPE_SHIFT 24
5166 #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
5167 #define DISPPLANE_SEL_PIPE_A 0
5168 #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
5169 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5170 #define DISPPLANE_SRC_KEY_DISABLE 0
5171 #define DISPPLANE_LINE_DOUBLE (1<<20)
5172 #define DISPPLANE_NO_LINE_DOUBLE 0
5173 #define DISPPLANE_STEREO_POLARITY_FIRST 0
5174 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
5175 #define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5176 #define DISPPLANE_ROTATE_180 (1<<15)
5177 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
5178 #define DISPPLANE_TILED (1<<10)
5179 #define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
5180 #define _DSPAADDR 0x70184
5181 #define _DSPASTRIDE 0x70188
5182 #define _DSPAPOS 0x7018C /* reserved */
5183 #define _DSPASIZE 0x70190
5184 #define _DSPASURF 0x7019C /* 965+ only */
5185 #define _DSPATILEOFF 0x701A4 /* 965+ only */
5186 #define _DSPAOFFSET 0x701A4 /* HSW */
5187 #define _DSPASURFLIVE 0x701AC
5188
5189 #define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5190 #define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5191 #define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5192 #define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5193 #define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5194 #define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5195 #define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5196 #define DSPLINOFF(plane) DSPADDR(plane)
5197 #define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5198 #define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5199
5200 /* CHV pipe B blender and primary plane */
5201 #define _CHV_BLEND_A 0x60a00
5202 #define CHV_BLEND_LEGACY (0<<30)
5203 #define CHV_BLEND_ANDROID (1<<30)
5204 #define CHV_BLEND_MPO (2<<30)
5205 #define CHV_BLEND_MASK (3<<30)
5206 #define _CHV_CANVAS_A 0x60a04
5207 #define _PRIMPOS_A 0x60a08
5208 #define _PRIMSIZE_A 0x60a0c
5209 #define _PRIMCNSTALPHA_A 0x60a10
5210 #define PRIM_CONST_ALPHA_ENABLE (1<<31)
5211
5212 #define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5213 #define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5214 #define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5215 #define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5216 #define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
5217
5218 /* Display/Sprite base address macros */
5219 #define DISP_BASEADDR_MASK (0xfffff000)
5220 #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5221 #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
5222
5223 /*
5224 * VBIOS flags
5225 * gen2:
5226 * [00:06] alm,mgm
5227 * [10:16] all
5228 * [30:32] alm,mgm
5229 * gen3+:
5230 * [00:0f] all
5231 * [10:1f] all
5232 * [30:32] all
5233 */
5234 #define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5235 #define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5236 #define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5237 #define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
5238
5239 /* Pipe B */
5240 #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5241 #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5242 #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
5243 #define _PIPEBFRAMEHIGH 0x71040
5244 #define _PIPEBFRAMEPIXEL 0x71044
5245 #define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5246 #define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
5247
5248
5249 /* Display B control */
5250 #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
5251 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5252 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
5253 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5254 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5255 #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5256 #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5257 #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5258 #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5259 #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5260 #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5261 #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5262 #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
5263
5264 /* Sprite A control */
5265 #define _DVSACNTR 0x72180
5266 #define DVS_ENABLE (1<<31)
5267 #define DVS_GAMMA_ENABLE (1<<30)
5268 #define DVS_PIXFORMAT_MASK (3<<25)
5269 #define DVS_FORMAT_YUV422 (0<<25)
5270 #define DVS_FORMAT_RGBX101010 (1<<25)
5271 #define DVS_FORMAT_RGBX888 (2<<25)
5272 #define DVS_FORMAT_RGBX161616 (3<<25)
5273 #define DVS_PIPE_CSC_ENABLE (1<<24)
5274 #define DVS_SOURCE_KEY (1<<22)
5275 #define DVS_RGB_ORDER_XBGR (1<<20)
5276 #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5277 #define DVS_YUV_ORDER_YUYV (0<<16)
5278 #define DVS_YUV_ORDER_UYVY (1<<16)
5279 #define DVS_YUV_ORDER_YVYU (2<<16)
5280 #define DVS_YUV_ORDER_VYUY (3<<16)
5281 #define DVS_ROTATE_180 (1<<15)
5282 #define DVS_DEST_KEY (1<<2)
5283 #define DVS_TRICKLE_FEED_DISABLE (1<<14)
5284 #define DVS_TILED (1<<10)
5285 #define _DVSALINOFF 0x72184
5286 #define _DVSASTRIDE 0x72188
5287 #define _DVSAPOS 0x7218c
5288 #define _DVSASIZE 0x72190
5289 #define _DVSAKEYVAL 0x72194
5290 #define _DVSAKEYMSK 0x72198
5291 #define _DVSASURF 0x7219c
5292 #define _DVSAKEYMAXVAL 0x721a0
5293 #define _DVSATILEOFF 0x721a4
5294 #define _DVSASURFLIVE 0x721ac
5295 #define _DVSASCALE 0x72204
5296 #define DVS_SCALE_ENABLE (1<<31)
5297 #define DVS_FILTER_MASK (3<<29)
5298 #define DVS_FILTER_MEDIUM (0<<29)
5299 #define DVS_FILTER_ENHANCING (1<<29)
5300 #define DVS_FILTER_SOFTENING (2<<29)
5301 #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5302 #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5303 #define _DVSAGAMC 0x72300
5304
5305 #define _DVSBCNTR 0x73180
5306 #define _DVSBLINOFF 0x73184
5307 #define _DVSBSTRIDE 0x73188
5308 #define _DVSBPOS 0x7318c
5309 #define _DVSBSIZE 0x73190
5310 #define _DVSBKEYVAL 0x73194
5311 #define _DVSBKEYMSK 0x73198
5312 #define _DVSBSURF 0x7319c
5313 #define _DVSBKEYMAXVAL 0x731a0
5314 #define _DVSBTILEOFF 0x731a4
5315 #define _DVSBSURFLIVE 0x731ac
5316 #define _DVSBSCALE 0x73204
5317 #define _DVSBGAMC 0x73300
5318
5319 #define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5320 #define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5321 #define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5322 #define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5323 #define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5324 #define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5325 #define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5326 #define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5327 #define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5328 #define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5329 #define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5330 #define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
5331
5332 #define _SPRA_CTL 0x70280
5333 #define SPRITE_ENABLE (1<<31)
5334 #define SPRITE_GAMMA_ENABLE (1<<30)
5335 #define SPRITE_PIXFORMAT_MASK (7<<25)
5336 #define SPRITE_FORMAT_YUV422 (0<<25)
5337 #define SPRITE_FORMAT_RGBX101010 (1<<25)
5338 #define SPRITE_FORMAT_RGBX888 (2<<25)
5339 #define SPRITE_FORMAT_RGBX161616 (3<<25)
5340 #define SPRITE_FORMAT_YUV444 (4<<25)
5341 #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
5342 #define SPRITE_PIPE_CSC_ENABLE (1<<24)
5343 #define SPRITE_SOURCE_KEY (1<<22)
5344 #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5345 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5346 #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5347 #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5348 #define SPRITE_YUV_ORDER_YUYV (0<<16)
5349 #define SPRITE_YUV_ORDER_UYVY (1<<16)
5350 #define SPRITE_YUV_ORDER_YVYU (2<<16)
5351 #define SPRITE_YUV_ORDER_VYUY (3<<16)
5352 #define SPRITE_ROTATE_180 (1<<15)
5353 #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5354 #define SPRITE_INT_GAMMA_ENABLE (1<<13)
5355 #define SPRITE_TILED (1<<10)
5356 #define SPRITE_DEST_KEY (1<<2)
5357 #define _SPRA_LINOFF 0x70284
5358 #define _SPRA_STRIDE 0x70288
5359 #define _SPRA_POS 0x7028c
5360 #define _SPRA_SIZE 0x70290
5361 #define _SPRA_KEYVAL 0x70294
5362 #define _SPRA_KEYMSK 0x70298
5363 #define _SPRA_SURF 0x7029c
5364 #define _SPRA_KEYMAX 0x702a0
5365 #define _SPRA_TILEOFF 0x702a4
5366 #define _SPRA_OFFSET 0x702a4
5367 #define _SPRA_SURFLIVE 0x702ac
5368 #define _SPRA_SCALE 0x70304
5369 #define SPRITE_SCALE_ENABLE (1<<31)
5370 #define SPRITE_FILTER_MASK (3<<29)
5371 #define SPRITE_FILTER_MEDIUM (0<<29)
5372 #define SPRITE_FILTER_ENHANCING (1<<29)
5373 #define SPRITE_FILTER_SOFTENING (2<<29)
5374 #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5375 #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5376 #define _SPRA_GAMC 0x70400
5377
5378 #define _SPRB_CTL 0x71280
5379 #define _SPRB_LINOFF 0x71284
5380 #define _SPRB_STRIDE 0x71288
5381 #define _SPRB_POS 0x7128c
5382 #define _SPRB_SIZE 0x71290
5383 #define _SPRB_KEYVAL 0x71294
5384 #define _SPRB_KEYMSK 0x71298
5385 #define _SPRB_SURF 0x7129c
5386 #define _SPRB_KEYMAX 0x712a0
5387 #define _SPRB_TILEOFF 0x712a4
5388 #define _SPRB_OFFSET 0x712a4
5389 #define _SPRB_SURFLIVE 0x712ac
5390 #define _SPRB_SCALE 0x71304
5391 #define _SPRB_GAMC 0x71400
5392
5393 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5394 #define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5395 #define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5396 #define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5397 #define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5398 #define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5399 #define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5400 #define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5401 #define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5402 #define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5403 #define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5404 #define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5405 #define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5406 #define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
5407
5408 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
5409 #define SP_ENABLE (1<<31)
5410 #define SP_GAMMA_ENABLE (1<<30)
5411 #define SP_PIXFORMAT_MASK (0xf<<26)
5412 #define SP_FORMAT_YUV422 (0<<26)
5413 #define SP_FORMAT_BGR565 (5<<26)
5414 #define SP_FORMAT_BGRX8888 (6<<26)
5415 #define SP_FORMAT_BGRA8888 (7<<26)
5416 #define SP_FORMAT_RGBX1010102 (8<<26)
5417 #define SP_FORMAT_RGBA1010102 (9<<26)
5418 #define SP_FORMAT_RGBX8888 (0xe<<26)
5419 #define SP_FORMAT_RGBA8888 (0xf<<26)
5420 #define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
5421 #define SP_SOURCE_KEY (1<<22)
5422 #define SP_YUV_BYTE_ORDER_MASK (3<<16)
5423 #define SP_YUV_ORDER_YUYV (0<<16)
5424 #define SP_YUV_ORDER_UYVY (1<<16)
5425 #define SP_YUV_ORDER_YVYU (2<<16)
5426 #define SP_YUV_ORDER_VYUY (3<<16)
5427 #define SP_ROTATE_180 (1<<15)
5428 #define SP_TILED (1<<10)
5429 #define SP_MIRROR (1<<8) /* CHV pipe B */
5430 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5431 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5432 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5433 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5434 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5435 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5436 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5437 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5438 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5439 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5440 #define SP_CONST_ALPHA_ENABLE (1<<31)
5441 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
5442
5443 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5444 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5445 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5446 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5447 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5448 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5449 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5450 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5451 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5452 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5453 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5454 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
5455
5456 #define SPCNTR(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5457 #define SPLINOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5458 #define SPSTRIDE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5459 #define SPPOS(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5460 #define SPSIZE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5461 #define SPKEYMINVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5462 #define SPKEYMSK(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5463 #define SPSURF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5464 #define SPKEYMAXVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5465 #define SPTILEOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5466 #define SPCONSTALPHA(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5467 #define SPGAMC(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
5468
5469 /*
5470 * CHV pipe B sprite CSC
5471 *
5472 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5473 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5474 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5475 */
5476 #define SPCSCYGOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5477 #define SPCSCCBOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5478 #define SPCSCCROFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5479 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5480 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5481
5482 #define SPCSCC01(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5483 #define SPCSCC23(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5484 #define SPCSCC45(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5485 #define SPCSCC67(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5486 #define SPCSCC8(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5487 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5488 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5489
5490 #define SPCSCYGICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5491 #define SPCSCCBICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5492 #define SPCSCCRICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5493 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5494 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5495
5496 #define SPCSCYGOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5497 #define SPCSCCBOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5498 #define SPCSCCROCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5499 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5500 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5501
5502 /* Skylake plane registers */
5503
5504 #define _PLANE_CTL_1_A 0x70180
5505 #define _PLANE_CTL_2_A 0x70280
5506 #define _PLANE_CTL_3_A 0x70380
5507 #define PLANE_CTL_ENABLE (1 << 31)
5508 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5509 #define PLANE_CTL_FORMAT_MASK (0xf << 24)
5510 #define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5511 #define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5512 #define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5513 #define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5514 #define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5515 #define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5516 #define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5517 #define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5518 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
5519 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5520 #define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5521 #define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
5522 #define PLANE_CTL_ORDER_BGRX (0 << 20)
5523 #define PLANE_CTL_ORDER_RGBX (1 << 20)
5524 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5525 #define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5526 #define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5527 #define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5528 #define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5529 #define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5530 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5531 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5532 #define PLANE_CTL_TILED_MASK (0x7 << 10)
5533 #define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5534 #define PLANE_CTL_TILED_X ( 1 << 10)
5535 #define PLANE_CTL_TILED_Y ( 4 << 10)
5536 #define PLANE_CTL_TILED_YF ( 5 << 10)
5537 #define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5538 #define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5539 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5540 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
5541 #define PLANE_CTL_ROTATE_MASK 0x3
5542 #define PLANE_CTL_ROTATE_0 0x0
5543 #define PLANE_CTL_ROTATE_90 0x1
5544 #define PLANE_CTL_ROTATE_180 0x2
5545 #define PLANE_CTL_ROTATE_270 0x3
5546 #define _PLANE_STRIDE_1_A 0x70188
5547 #define _PLANE_STRIDE_2_A 0x70288
5548 #define _PLANE_STRIDE_3_A 0x70388
5549 #define _PLANE_POS_1_A 0x7018c
5550 #define _PLANE_POS_2_A 0x7028c
5551 #define _PLANE_POS_3_A 0x7038c
5552 #define _PLANE_SIZE_1_A 0x70190
5553 #define _PLANE_SIZE_2_A 0x70290
5554 #define _PLANE_SIZE_3_A 0x70390
5555 #define _PLANE_SURF_1_A 0x7019c
5556 #define _PLANE_SURF_2_A 0x7029c
5557 #define _PLANE_SURF_3_A 0x7039c
5558 #define _PLANE_OFFSET_1_A 0x701a4
5559 #define _PLANE_OFFSET_2_A 0x702a4
5560 #define _PLANE_OFFSET_3_A 0x703a4
5561 #define _PLANE_KEYVAL_1_A 0x70194
5562 #define _PLANE_KEYVAL_2_A 0x70294
5563 #define _PLANE_KEYMSK_1_A 0x70198
5564 #define _PLANE_KEYMSK_2_A 0x70298
5565 #define _PLANE_KEYMAX_1_A 0x701a0
5566 #define _PLANE_KEYMAX_2_A 0x702a0
5567 #define _PLANE_BUF_CFG_1_A 0x7027c
5568 #define _PLANE_BUF_CFG_2_A 0x7037c
5569 #define _PLANE_NV12_BUF_CFG_1_A 0x70278
5570 #define _PLANE_NV12_BUF_CFG_2_A 0x70378
5571
5572 #define _PLANE_CTL_1_B 0x71180
5573 #define _PLANE_CTL_2_B 0x71280
5574 #define _PLANE_CTL_3_B 0x71380
5575 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5576 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5577 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5578 #define PLANE_CTL(pipe, plane) \
5579 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5580
5581 #define _PLANE_STRIDE_1_B 0x71188
5582 #define _PLANE_STRIDE_2_B 0x71288
5583 #define _PLANE_STRIDE_3_B 0x71388
5584 #define _PLANE_STRIDE_1(pipe) \
5585 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5586 #define _PLANE_STRIDE_2(pipe) \
5587 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5588 #define _PLANE_STRIDE_3(pipe) \
5589 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5590 #define PLANE_STRIDE(pipe, plane) \
5591 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5592
5593 #define _PLANE_POS_1_B 0x7118c
5594 #define _PLANE_POS_2_B 0x7128c
5595 #define _PLANE_POS_3_B 0x7138c
5596 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5597 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5598 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5599 #define PLANE_POS(pipe, plane) \
5600 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5601
5602 #define _PLANE_SIZE_1_B 0x71190
5603 #define _PLANE_SIZE_2_B 0x71290
5604 #define _PLANE_SIZE_3_B 0x71390
5605 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5606 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5607 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5608 #define PLANE_SIZE(pipe, plane) \
5609 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5610
5611 #define _PLANE_SURF_1_B 0x7119c
5612 #define _PLANE_SURF_2_B 0x7129c
5613 #define _PLANE_SURF_3_B 0x7139c
5614 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5615 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5616 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5617 #define PLANE_SURF(pipe, plane) \
5618 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5619
5620 #define _PLANE_OFFSET_1_B 0x711a4
5621 #define _PLANE_OFFSET_2_B 0x712a4
5622 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5623 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5624 #define PLANE_OFFSET(pipe, plane) \
5625 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5626
5627 #define _PLANE_KEYVAL_1_B 0x71194
5628 #define _PLANE_KEYVAL_2_B 0x71294
5629 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5630 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5631 #define PLANE_KEYVAL(pipe, plane) \
5632 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5633
5634 #define _PLANE_KEYMSK_1_B 0x71198
5635 #define _PLANE_KEYMSK_2_B 0x71298
5636 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5637 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5638 #define PLANE_KEYMSK(pipe, plane) \
5639 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5640
5641 #define _PLANE_KEYMAX_1_B 0x711a0
5642 #define _PLANE_KEYMAX_2_B 0x712a0
5643 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5644 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5645 #define PLANE_KEYMAX(pipe, plane) \
5646 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5647
5648 #define _PLANE_BUF_CFG_1_B 0x7127c
5649 #define _PLANE_BUF_CFG_2_B 0x7137c
5650 #define _PLANE_BUF_CFG_1(pipe) \
5651 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5652 #define _PLANE_BUF_CFG_2(pipe) \
5653 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5654 #define PLANE_BUF_CFG(pipe, plane) \
5655 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5656
5657 #define _PLANE_NV12_BUF_CFG_1_B 0x71278
5658 #define _PLANE_NV12_BUF_CFG_2_B 0x71378
5659 #define _PLANE_NV12_BUF_CFG_1(pipe) \
5660 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5661 #define _PLANE_NV12_BUF_CFG_2(pipe) \
5662 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5663 #define PLANE_NV12_BUF_CFG(pipe, plane) \
5664 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
5665
5666 /* SKL new cursor registers */
5667 #define _CUR_BUF_CFG_A 0x7017c
5668 #define _CUR_BUF_CFG_B 0x7117c
5669 #define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5670
5671 /* VBIOS regs */
5672 #define VGACNTRL _MMIO(0x71400)
5673 # define VGA_DISP_DISABLE (1 << 31)
5674 # define VGA_2X_MODE (1 << 30)
5675 # define VGA_PIPE_B_SELECT (1 << 29)
5676
5677 #define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
5678
5679 /* Ironlake */
5680
5681 #define CPU_VGACNTRL _MMIO(0x41000)
5682
5683 #define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
5684 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5685 #define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5686 #define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5687 #define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5688 #define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5689 #define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5690 #define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5691 #define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5692 #define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5693 #define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
5694
5695 /* refresh rate hardware control */
5696 #define RR_HW_CTL _MMIO(0x45300)
5697 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5698 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5699
5700 #define FDI_PLL_BIOS_0 _MMIO(0x46000)
5701 #define FDI_PLL_FB_CLOCK_MASK 0xff
5702 #define FDI_PLL_BIOS_1 _MMIO(0x46004)
5703 #define FDI_PLL_BIOS_2 _MMIO(0x46008)
5704 #define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
5705 #define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
5706 #define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
5707
5708 #define PCH_3DCGDIS0 _MMIO(0x46020)
5709 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5710 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5711
5712 #define PCH_3DCGDIS1 _MMIO(0x46024)
5713 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5714
5715 #define FDI_PLL_FREQ_CTL _MMIO(0x46030)
5716 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5717 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5718 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5719
5720
5721 #define _PIPEA_DATA_M1 0x60030
5722 #define PIPE_DATA_M1_OFFSET 0
5723 #define _PIPEA_DATA_N1 0x60034
5724 #define PIPE_DATA_N1_OFFSET 0
5725
5726 #define _PIPEA_DATA_M2 0x60038
5727 #define PIPE_DATA_M2_OFFSET 0
5728 #define _PIPEA_DATA_N2 0x6003c
5729 #define PIPE_DATA_N2_OFFSET 0
5730
5731 #define _PIPEA_LINK_M1 0x60040
5732 #define PIPE_LINK_M1_OFFSET 0
5733 #define _PIPEA_LINK_N1 0x60044
5734 #define PIPE_LINK_N1_OFFSET 0
5735
5736 #define _PIPEA_LINK_M2 0x60048
5737 #define PIPE_LINK_M2_OFFSET 0
5738 #define _PIPEA_LINK_N2 0x6004c
5739 #define PIPE_LINK_N2_OFFSET 0
5740
5741 /* PIPEB timing regs are same start from 0x61000 */
5742
5743 #define _PIPEB_DATA_M1 0x61030
5744 #define _PIPEB_DATA_N1 0x61034
5745 #define _PIPEB_DATA_M2 0x61038
5746 #define _PIPEB_DATA_N2 0x6103c
5747 #define _PIPEB_LINK_M1 0x61040
5748 #define _PIPEB_LINK_N1 0x61044
5749 #define _PIPEB_LINK_M2 0x61048
5750 #define _PIPEB_LINK_N2 0x6104c
5751
5752 #define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
5753 #define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
5754 #define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
5755 #define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
5756 #define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
5757 #define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
5758 #define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
5759 #define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
5760
5761 /* CPU panel fitter */
5762 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5763 #define _PFA_CTL_1 0x68080
5764 #define _PFB_CTL_1 0x68880
5765 #define PF_ENABLE (1<<31)
5766 #define PF_PIPE_SEL_MASK_IVB (3<<29)
5767 #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
5768 #define PF_FILTER_MASK (3<<23)
5769 #define PF_FILTER_PROGRAMMED (0<<23)
5770 #define PF_FILTER_MED_3x3 (1<<23)
5771 #define PF_FILTER_EDGE_ENHANCE (2<<23)
5772 #define PF_FILTER_EDGE_SOFTEN (3<<23)
5773 #define _PFA_WIN_SZ 0x68074
5774 #define _PFB_WIN_SZ 0x68874
5775 #define _PFA_WIN_POS 0x68070
5776 #define _PFB_WIN_POS 0x68870
5777 #define _PFA_VSCALE 0x68084
5778 #define _PFB_VSCALE 0x68884
5779 #define _PFA_HSCALE 0x68090
5780 #define _PFB_HSCALE 0x68890
5781
5782 #define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5783 #define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5784 #define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5785 #define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5786 #define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
5787
5788 #define _PSA_CTL 0x68180
5789 #define _PSB_CTL 0x68980
5790 #define PS_ENABLE (1<<31)
5791 #define _PSA_WIN_SZ 0x68174
5792 #define _PSB_WIN_SZ 0x68974
5793 #define _PSA_WIN_POS 0x68170
5794 #define _PSB_WIN_POS 0x68970
5795
5796 #define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
5797 #define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5798 #define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5799
5800 /*
5801 * Skylake scalers
5802 */
5803 #define _PS_1A_CTRL 0x68180
5804 #define _PS_2A_CTRL 0x68280
5805 #define _PS_1B_CTRL 0x68980
5806 #define _PS_2B_CTRL 0x68A80
5807 #define _PS_1C_CTRL 0x69180
5808 #define PS_SCALER_EN (1 << 31)
5809 #define PS_SCALER_MODE_MASK (3 << 28)
5810 #define PS_SCALER_MODE_DYN (0 << 28)
5811 #define PS_SCALER_MODE_HQ (1 << 28)
5812 #define PS_PLANE_SEL_MASK (7 << 25)
5813 #define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
5814 #define PS_FILTER_MASK (3 << 23)
5815 #define PS_FILTER_MEDIUM (0 << 23)
5816 #define PS_FILTER_EDGE_ENHANCE (2 << 23)
5817 #define PS_FILTER_BILINEAR (3 << 23)
5818 #define PS_VERT3TAP (1 << 21)
5819 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5820 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5821 #define PS_PWRUP_PROGRESS (1 << 17)
5822 #define PS_V_FILTER_BYPASS (1 << 8)
5823 #define PS_VADAPT_EN (1 << 7)
5824 #define PS_VADAPT_MODE_MASK (3 << 5)
5825 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5826 #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5827 #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5828
5829 #define _PS_PWR_GATE_1A 0x68160
5830 #define _PS_PWR_GATE_2A 0x68260
5831 #define _PS_PWR_GATE_1B 0x68960
5832 #define _PS_PWR_GATE_2B 0x68A60
5833 #define _PS_PWR_GATE_1C 0x69160
5834 #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5835 #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5836 #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5837 #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5838 #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5839 #define PS_PWR_GATE_SLPEN_8 0
5840 #define PS_PWR_GATE_SLPEN_16 1
5841 #define PS_PWR_GATE_SLPEN_24 2
5842 #define PS_PWR_GATE_SLPEN_32 3
5843
5844 #define _PS_WIN_POS_1A 0x68170
5845 #define _PS_WIN_POS_2A 0x68270
5846 #define _PS_WIN_POS_1B 0x68970
5847 #define _PS_WIN_POS_2B 0x68A70
5848 #define _PS_WIN_POS_1C 0x69170
5849
5850 #define _PS_WIN_SZ_1A 0x68174
5851 #define _PS_WIN_SZ_2A 0x68274
5852 #define _PS_WIN_SZ_1B 0x68974
5853 #define _PS_WIN_SZ_2B 0x68A74
5854 #define _PS_WIN_SZ_1C 0x69174
5855
5856 #define _PS_VSCALE_1A 0x68184
5857 #define _PS_VSCALE_2A 0x68284
5858 #define _PS_VSCALE_1B 0x68984
5859 #define _PS_VSCALE_2B 0x68A84
5860 #define _PS_VSCALE_1C 0x69184
5861
5862 #define _PS_HSCALE_1A 0x68190
5863 #define _PS_HSCALE_2A 0x68290
5864 #define _PS_HSCALE_1B 0x68990
5865 #define _PS_HSCALE_2B 0x68A90
5866 #define _PS_HSCALE_1C 0x69190
5867
5868 #define _PS_VPHASE_1A 0x68188
5869 #define _PS_VPHASE_2A 0x68288
5870 #define _PS_VPHASE_1B 0x68988
5871 #define _PS_VPHASE_2B 0x68A88
5872 #define _PS_VPHASE_1C 0x69188
5873
5874 #define _PS_HPHASE_1A 0x68194
5875 #define _PS_HPHASE_2A 0x68294
5876 #define _PS_HPHASE_1B 0x68994
5877 #define _PS_HPHASE_2B 0x68A94
5878 #define _PS_HPHASE_1C 0x69194
5879
5880 #define _PS_ECC_STAT_1A 0x681D0
5881 #define _PS_ECC_STAT_2A 0x682D0
5882 #define _PS_ECC_STAT_1B 0x689D0
5883 #define _PS_ECC_STAT_2B 0x68AD0
5884 #define _PS_ECC_STAT_1C 0x691D0
5885
5886 #define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5887 #define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
5888 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5889 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5890 #define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
5891 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5892 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5893 #define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
5894 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5895 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5896 #define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
5897 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5898 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5899 #define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
5900 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5901 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5902 #define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
5903 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5904 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5905 #define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
5906 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5907 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5908 #define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
5909 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5910 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5911 #define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
5912 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
5913 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
5914
5915 /* legacy palette */
5916 #define _LGC_PALETTE_A 0x4a000
5917 #define _LGC_PALETTE_B 0x4a800
5918 #define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
5919
5920 #define _GAMMA_MODE_A 0x4a480
5921 #define _GAMMA_MODE_B 0x4ac80
5922 #define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5923 #define GAMMA_MODE_MODE_MASK (3 << 0)
5924 #define GAMMA_MODE_MODE_8BIT (0 << 0)
5925 #define GAMMA_MODE_MODE_10BIT (1 << 0)
5926 #define GAMMA_MODE_MODE_12BIT (2 << 0)
5927 #define GAMMA_MODE_MODE_SPLIT (3 << 0)
5928
5929 /* DMC/CSR */
5930 #define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
5931 #define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
5932 #define CSR_HTP_ADDR_SKL 0x00500034
5933 #define CSR_SSP_BASE _MMIO(0x8F074)
5934 #define CSR_HTP_SKL _MMIO(0x8F004)
5935 #define CSR_LAST_WRITE _MMIO(0x8F034)
5936 #define CSR_LAST_WRITE_VALUE 0xc003b400
5937 /* MMIO address range for CSR program (0x80000 - 0x82FFF) */
5938 #define CSR_MMIO_START_RANGE 0x80000
5939 #define CSR_MMIO_END_RANGE 0x8FFFF
5940 #define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
5941 #define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
5942 #define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
5943
5944 /* interrupts */
5945 #define DE_MASTER_IRQ_CONTROL (1 << 31)
5946 #define DE_SPRITEB_FLIP_DONE (1 << 29)
5947 #define DE_SPRITEA_FLIP_DONE (1 << 28)
5948 #define DE_PLANEB_FLIP_DONE (1 << 27)
5949 #define DE_PLANEA_FLIP_DONE (1 << 26)
5950 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
5951 #define DE_PCU_EVENT (1 << 25)
5952 #define DE_GTT_FAULT (1 << 24)
5953 #define DE_POISON (1 << 23)
5954 #define DE_PERFORM_COUNTER (1 << 22)
5955 #define DE_PCH_EVENT (1 << 21)
5956 #define DE_AUX_CHANNEL_A (1 << 20)
5957 #define DE_DP_A_HOTPLUG (1 << 19)
5958 #define DE_GSE (1 << 18)
5959 #define DE_PIPEB_VBLANK (1 << 15)
5960 #define DE_PIPEB_EVEN_FIELD (1 << 14)
5961 #define DE_PIPEB_ODD_FIELD (1 << 13)
5962 #define DE_PIPEB_LINE_COMPARE (1 << 12)
5963 #define DE_PIPEB_VSYNC (1 << 11)
5964 #define DE_PIPEB_CRC_DONE (1 << 10)
5965 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5966 #define DE_PIPEA_VBLANK (1 << 7)
5967 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
5968 #define DE_PIPEA_EVEN_FIELD (1 << 6)
5969 #define DE_PIPEA_ODD_FIELD (1 << 5)
5970 #define DE_PIPEA_LINE_COMPARE (1 << 4)
5971 #define DE_PIPEA_VSYNC (1 << 3)
5972 #define DE_PIPEA_CRC_DONE (1 << 2)
5973 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
5974 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5975 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
5976
5977 /* More Ivybridge lolz */
5978 #define DE_ERR_INT_IVB (1<<30)
5979 #define DE_GSE_IVB (1<<29)
5980 #define DE_PCH_EVENT_IVB (1<<28)
5981 #define DE_DP_A_HOTPLUG_IVB (1<<27)
5982 #define DE_AUX_CHANNEL_A_IVB (1<<26)
5983 #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5984 #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5985 #define DE_PIPEC_VBLANK_IVB (1<<10)
5986 #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
5987 #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
5988 #define DE_PIPEB_VBLANK_IVB (1<<5)
5989 #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5990 #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
5991 #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
5992 #define DE_PIPEA_VBLANK_IVB (1<<0)
5993 #define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
5994
5995 #define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
5996 #define MASTER_INTERRUPT_ENABLE (1<<31)
5997
5998 #define DEISR _MMIO(0x44000)
5999 #define DEIMR _MMIO(0x44004)
6000 #define DEIIR _MMIO(0x44008)
6001 #define DEIER _MMIO(0x4400c)
6002
6003 #define GTISR _MMIO(0x44010)
6004 #define GTIMR _MMIO(0x44014)
6005 #define GTIIR _MMIO(0x44018)
6006 #define GTIER _MMIO(0x4401c)
6007
6008 #define GEN8_MASTER_IRQ _MMIO(0x44200)
6009 #define GEN8_MASTER_IRQ_CONTROL (1<<31)
6010 #define GEN8_PCU_IRQ (1<<30)
6011 #define GEN8_DE_PCH_IRQ (1<<23)
6012 #define GEN8_DE_MISC_IRQ (1<<22)
6013 #define GEN8_DE_PORT_IRQ (1<<20)
6014 #define GEN8_DE_PIPE_C_IRQ (1<<18)
6015 #define GEN8_DE_PIPE_B_IRQ (1<<17)
6016 #define GEN8_DE_PIPE_A_IRQ (1<<16)
6017 #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
6018 #define GEN8_GT_VECS_IRQ (1<<6)
6019 #define GEN8_GT_GUC_IRQ (1<<5)
6020 #define GEN8_GT_PM_IRQ (1<<4)
6021 #define GEN8_GT_VCS2_IRQ (1<<3)
6022 #define GEN8_GT_VCS1_IRQ (1<<2)
6023 #define GEN8_GT_BCS_IRQ (1<<1)
6024 #define GEN8_GT_RCS_IRQ (1<<0)
6025
6026 #define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
6027 #define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
6028 #define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
6029 #define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
6030
6031 #define GEN9_GUC_TO_HOST_INT_EVENT (1<<31)
6032 #define GEN9_GUC_EXEC_ERROR_EVENT (1<<30)
6033 #define GEN9_GUC_DISPLAY_EVENT (1<<29)
6034 #define GEN9_GUC_SEMA_SIGNAL_EVENT (1<<28)
6035 #define GEN9_GUC_IOMMU_MSG_EVENT (1<<27)
6036 #define GEN9_GUC_DB_RING_EVENT (1<<26)
6037 #define GEN9_GUC_DMA_DONE_EVENT (1<<25)
6038 #define GEN9_GUC_FATAL_ERROR_EVENT (1<<24)
6039 #define GEN9_GUC_NOTIFICATION_EVENT (1<<23)
6040
6041 #define GEN8_RCS_IRQ_SHIFT 0
6042 #define GEN8_BCS_IRQ_SHIFT 16
6043 #define GEN8_VCS1_IRQ_SHIFT 0
6044 #define GEN8_VCS2_IRQ_SHIFT 16
6045 #define GEN8_VECS_IRQ_SHIFT 0
6046 #define GEN8_WD_IRQ_SHIFT 16
6047
6048 #define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
6049 #define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
6050 #define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
6051 #define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
6052 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
6053 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
6054 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
6055 #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
6056 #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
6057 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
6058 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
6059 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
6060 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
6061 #define GEN8_PIPE_VSYNC (1 << 1)
6062 #define GEN8_PIPE_VBLANK (1 << 0)
6063 #define GEN9_PIPE_CURSOR_FAULT (1 << 11)
6064 #define GEN9_PIPE_PLANE4_FAULT (1 << 10)
6065 #define GEN9_PIPE_PLANE3_FAULT (1 << 9)
6066 #define GEN9_PIPE_PLANE2_FAULT (1 << 8)
6067 #define GEN9_PIPE_PLANE1_FAULT (1 << 7)
6068 #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
6069 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
6070 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
6071 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
6072 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
6073 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
6074 (GEN8_PIPE_CURSOR_FAULT | \
6075 GEN8_PIPE_SPRITE_FAULT | \
6076 GEN8_PIPE_PRIMARY_FAULT)
6077 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
6078 (GEN9_PIPE_CURSOR_FAULT | \
6079 GEN9_PIPE_PLANE4_FAULT | \
6080 GEN9_PIPE_PLANE3_FAULT | \
6081 GEN9_PIPE_PLANE2_FAULT | \
6082 GEN9_PIPE_PLANE1_FAULT)
6083
6084 #define GEN8_DE_PORT_ISR _MMIO(0x44440)
6085 #define GEN8_DE_PORT_IMR _MMIO(0x44444)
6086 #define GEN8_DE_PORT_IIR _MMIO(0x44448)
6087 #define GEN8_DE_PORT_IER _MMIO(0x4444c)
6088 #define GEN9_AUX_CHANNEL_D (1 << 27)
6089 #define GEN9_AUX_CHANNEL_C (1 << 26)
6090 #define GEN9_AUX_CHANNEL_B (1 << 25)
6091 #define BXT_DE_PORT_HP_DDIC (1 << 5)
6092 #define BXT_DE_PORT_HP_DDIB (1 << 4)
6093 #define BXT_DE_PORT_HP_DDIA (1 << 3)
6094 #define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
6095 BXT_DE_PORT_HP_DDIB | \
6096 BXT_DE_PORT_HP_DDIC)
6097 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
6098 #define BXT_DE_PORT_GMBUS (1 << 1)
6099 #define GEN8_AUX_CHANNEL_A (1 << 0)
6100
6101 #define GEN8_DE_MISC_ISR _MMIO(0x44460)
6102 #define GEN8_DE_MISC_IMR _MMIO(0x44464)
6103 #define GEN8_DE_MISC_IIR _MMIO(0x44468)
6104 #define GEN8_DE_MISC_IER _MMIO(0x4446c)
6105 #define GEN8_DE_MISC_GSE (1 << 27)
6106
6107 #define GEN8_PCU_ISR _MMIO(0x444e0)
6108 #define GEN8_PCU_IMR _MMIO(0x444e4)
6109 #define GEN8_PCU_IIR _MMIO(0x444e8)
6110 #define GEN8_PCU_IER _MMIO(0x444ec)
6111
6112 #define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
6113 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
6114 #define ILK_ELPIN_409_SELECT (1 << 25)
6115 #define ILK_DPARB_GATE (1<<22)
6116 #define ILK_VSDPFD_FULL (1<<21)
6117 #define FUSE_STRAP _MMIO(0x42014)
6118 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6119 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6120 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
6121 #define IVB_PIPE_C_DISABLE (1 << 28)
6122 #define ILK_HDCP_DISABLE (1 << 25)
6123 #define ILK_eDP_A_DISABLE (1 << 24)
6124 #define HSW_CDCLK_LIMIT (1 << 24)
6125 #define ILK_DESKTOP (1 << 23)
6126
6127 #define ILK_DSPCLK_GATE_D _MMIO(0x42020)
6128 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6129 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6130 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6131 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6132 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
6133
6134 #define IVB_CHICKEN3 _MMIO(0x4200c)
6135 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6136 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6137
6138 #define CHICKEN_PAR1_1 _MMIO(0x42080)
6139 #define DPA_MASK_VBLANK_SRD (1 << 15)
6140 #define FORCE_ARB_IDLE_PLANES (1 << 14)
6141 #define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
6142
6143 #define CHICKEN_PAR2_1 _MMIO(0x42090)
6144 #define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6145
6146 #define _CHICKEN_PIPESL_1_A 0x420b0
6147 #define _CHICKEN_PIPESL_1_B 0x420b4
6148 #define HSW_FBCQ_DIS (1 << 22)
6149 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
6150 #define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
6151
6152 #define DISP_ARB_CTL _MMIO(0x45000)
6153 #define DISP_FBC_MEMORY_WAKE (1<<31)
6154 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
6155 #define DISP_FBC_WM_DIS (1<<15)
6156 #define DISP_ARB_CTL2 _MMIO(0x45004)
6157 #define DISP_DATA_PARTITION_5_6 (1<<6)
6158 #define DBUF_CTL _MMIO(0x45008)
6159 #define DBUF_POWER_REQUEST (1<<31)
6160 #define DBUF_POWER_STATE (1<<30)
6161 #define GEN7_MSG_CTL _MMIO(0x45010)
6162 #define WAIT_FOR_PCH_RESET_ACK (1<<1)
6163 #define WAIT_FOR_PCH_FLR_ACK (1<<0)
6164 #define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
6165 #define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
6166
6167 #define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6168 #define MASK_WAKEMEM (1<<13)
6169
6170 #define SKL_DFSM _MMIO(0x51000)
6171 #define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6172 #define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6173 #define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6174 #define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6175 #define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
6176 #define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6177 #define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6178 #define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
6179
6180 #define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6181 #define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6182
6183 #define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
6184 #define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
6185 #define GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE (1<<10)
6186
6187 #define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6188 #define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
6189 #define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6190
6191 /* GEN7 chicken */
6192 #define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
6193 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
6194 # define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
6195 #define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
6196 # define GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE (1<<12)
6197 # define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
6198 # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
6199
6200 #define HIZ_CHICKEN _MMIO(0x7018)
6201 # define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6202 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
6203
6204 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
6205 #define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6206
6207 #define GEN7_L3SQCREG1 _MMIO(0xB010)
6208 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6209
6210 #define GEN8_L3SQCREG1 _MMIO(0xB100)
6211 /*
6212 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6213 * Using the formula in BSpec leads to a hang, while the formula here works
6214 * fine and matches the formulas for all other platforms. A BSpec change
6215 * request has been filed to clarify this.
6216 */
6217 #define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6218 #define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
6219
6220 #define GEN7_L3CNTLREG1 _MMIO(0xB01C)
6221 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
6222 #define GEN7_L3AGDIS (1<<19)
6223 #define GEN7_L3CNTLREG2 _MMIO(0xB020)
6224 #define GEN7_L3CNTLREG3 _MMIO(0xB024)
6225
6226 #define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
6227 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6228
6229 #define GEN7_L3SQCREG4 _MMIO(0xb034)
6230 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6231
6232 #define GEN8_L3SQCREG4 _MMIO(0xb118)
6233 #define GEN8_LQSC_RO_PERF_DIS (1<<27)
6234 #define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
6235
6236 /* GEN8 chicken */
6237 #define HDC_CHICKEN0 _MMIO(0x7300)
6238 #define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
6239 #define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
6240 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6241 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6242 #define HDC_FORCE_NON_COHERENT (1<<4)
6243 #define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
6244
6245 #define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6246
6247 /* GEN9 chicken */
6248 #define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
6249 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6250
6251 /* WaCatErrorRejectionIssue */
6252 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
6253 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6254
6255 #define HSW_SCRATCH1 _MMIO(0xb038)
6256 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6257
6258 #define BDW_SCRATCH1 _MMIO(0xb11c)
6259 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6260
6261 /* PCH */
6262
6263 /* south display engine interrupt: IBX */
6264 #define SDE_AUDIO_POWER_D (1 << 27)
6265 #define SDE_AUDIO_POWER_C (1 << 26)
6266 #define SDE_AUDIO_POWER_B (1 << 25)
6267 #define SDE_AUDIO_POWER_SHIFT (25)
6268 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6269 #define SDE_GMBUS (1 << 24)
6270 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6271 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6272 #define SDE_AUDIO_HDCP_MASK (3 << 22)
6273 #define SDE_AUDIO_TRANSB (1 << 21)
6274 #define SDE_AUDIO_TRANSA (1 << 20)
6275 #define SDE_AUDIO_TRANS_MASK (3 << 20)
6276 #define SDE_POISON (1 << 19)
6277 /* 18 reserved */
6278 #define SDE_FDI_RXB (1 << 17)
6279 #define SDE_FDI_RXA (1 << 16)
6280 #define SDE_FDI_MASK (3 << 16)
6281 #define SDE_AUXD (1 << 15)
6282 #define SDE_AUXC (1 << 14)
6283 #define SDE_AUXB (1 << 13)
6284 #define SDE_AUX_MASK (7 << 13)
6285 /* 12 reserved */
6286 #define SDE_CRT_HOTPLUG (1 << 11)
6287 #define SDE_PORTD_HOTPLUG (1 << 10)
6288 #define SDE_PORTC_HOTPLUG (1 << 9)
6289 #define SDE_PORTB_HOTPLUG (1 << 8)
6290 #define SDE_SDVOB_HOTPLUG (1 << 6)
6291 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6292 SDE_SDVOB_HOTPLUG | \
6293 SDE_PORTB_HOTPLUG | \
6294 SDE_PORTC_HOTPLUG | \
6295 SDE_PORTD_HOTPLUG)
6296 #define SDE_TRANSB_CRC_DONE (1 << 5)
6297 #define SDE_TRANSB_CRC_ERR (1 << 4)
6298 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
6299 #define SDE_TRANSA_CRC_DONE (1 << 2)
6300 #define SDE_TRANSA_CRC_ERR (1 << 1)
6301 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
6302 #define SDE_TRANS_MASK (0x3f)
6303
6304 /* south display engine interrupt: CPT/PPT */
6305 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
6306 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
6307 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
6308 #define SDE_AUDIO_POWER_SHIFT_CPT 29
6309 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6310 #define SDE_AUXD_CPT (1 << 27)
6311 #define SDE_AUXC_CPT (1 << 26)
6312 #define SDE_AUXB_CPT (1 << 25)
6313 #define SDE_AUX_MASK_CPT (7 << 25)
6314 #define SDE_PORTE_HOTPLUG_SPT (1 << 25)
6315 #define SDE_PORTA_HOTPLUG_SPT (1 << 24)
6316 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6317 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6318 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
6319 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
6320 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
6321 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
6322 SDE_SDVOB_HOTPLUG_CPT | \
6323 SDE_PORTD_HOTPLUG_CPT | \
6324 SDE_PORTC_HOTPLUG_CPT | \
6325 SDE_PORTB_HOTPLUG_CPT)
6326 #define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6327 SDE_PORTD_HOTPLUG_CPT | \
6328 SDE_PORTC_HOTPLUG_CPT | \
6329 SDE_PORTB_HOTPLUG_CPT | \
6330 SDE_PORTA_HOTPLUG_SPT)
6331 #define SDE_GMBUS_CPT (1 << 17)
6332 #define SDE_ERROR_CPT (1 << 16)
6333 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6334 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6335 #define SDE_FDI_RXC_CPT (1 << 8)
6336 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6337 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6338 #define SDE_FDI_RXB_CPT (1 << 4)
6339 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6340 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6341 #define SDE_FDI_RXA_CPT (1 << 0)
6342 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6343 SDE_AUDIO_CP_REQ_B_CPT | \
6344 SDE_AUDIO_CP_REQ_A_CPT)
6345 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6346 SDE_AUDIO_CP_CHG_B_CPT | \
6347 SDE_AUDIO_CP_CHG_A_CPT)
6348 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6349 SDE_FDI_RXB_CPT | \
6350 SDE_FDI_RXA_CPT)
6351
6352 #define SDEISR _MMIO(0xc4000)
6353 #define SDEIMR _MMIO(0xc4004)
6354 #define SDEIIR _MMIO(0xc4008)
6355 #define SDEIER _MMIO(0xc400c)
6356
6357 #define SERR_INT _MMIO(0xc4040)
6358 #define SERR_INT_POISON (1<<31)
6359 #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6360 #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6361 #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
6362 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
6363
6364 /* digital port hotplug */
6365 #define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
6366 #define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
6367 #define BXT_DDIA_HPD_INVERT (1 << 27)
6368 #define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6369 #define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6370 #define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6371 #define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
6372 #define PORTD_HOTPLUG_ENABLE (1 << 20)
6373 #define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6374 #define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6375 #define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6376 #define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6377 #define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6378 #define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
6379 #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6380 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6381 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
6382 #define PORTC_HOTPLUG_ENABLE (1 << 12)
6383 #define BXT_DDIC_HPD_INVERT (1 << 11)
6384 #define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6385 #define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6386 #define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6387 #define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6388 #define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6389 #define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
6390 #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6391 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6392 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
6393 #define PORTB_HOTPLUG_ENABLE (1 << 4)
6394 #define BXT_DDIB_HPD_INVERT (1 << 3)
6395 #define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6396 #define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6397 #define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6398 #define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6399 #define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6400 #define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
6401 #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6402 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6403 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
6404 #define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6405 BXT_DDIB_HPD_INVERT | \
6406 BXT_DDIC_HPD_INVERT)
6407
6408 #define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
6409 #define PORTE_HOTPLUG_ENABLE (1 << 4)
6410 #define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
6411 #define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6412 #define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6413 #define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6414
6415 #define PCH_GPIOA _MMIO(0xc5010)
6416 #define PCH_GPIOB _MMIO(0xc5014)
6417 #define PCH_GPIOC _MMIO(0xc5018)
6418 #define PCH_GPIOD _MMIO(0xc501c)
6419 #define PCH_GPIOE _MMIO(0xc5020)
6420 #define PCH_GPIOF _MMIO(0xc5024)
6421
6422 #define PCH_GMBUS0 _MMIO(0xc5100)
6423 #define PCH_GMBUS1 _MMIO(0xc5104)
6424 #define PCH_GMBUS2 _MMIO(0xc5108)
6425 #define PCH_GMBUS3 _MMIO(0xc510c)
6426 #define PCH_GMBUS4 _MMIO(0xc5110)
6427 #define PCH_GMBUS5 _MMIO(0xc5120)
6428
6429 #define _PCH_DPLL_A 0xc6014
6430 #define _PCH_DPLL_B 0xc6018
6431 #define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
6432
6433 #define _PCH_FPA0 0xc6040
6434 #define FP_CB_TUNE (0x3<<22)
6435 #define _PCH_FPA1 0xc6044
6436 #define _PCH_FPB0 0xc6048
6437 #define _PCH_FPB1 0xc604c
6438 #define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6439 #define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
6440
6441 #define PCH_DPLL_TEST _MMIO(0xc606c)
6442
6443 #define PCH_DREF_CONTROL _MMIO(0xC6200)
6444 #define DREF_CONTROL_MASK 0x7fc3
6445 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6446 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6447 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6448 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6449 #define DREF_SSC_SOURCE_DISABLE (0<<11)
6450 #define DREF_SSC_SOURCE_ENABLE (2<<11)
6451 #define DREF_SSC_SOURCE_MASK (3<<11)
6452 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6453 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6454 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
6455 #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
6456 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6457 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
6458 #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
6459 #define DREF_SSC4_DOWNSPREAD (0<<6)
6460 #define DREF_SSC4_CENTERSPREAD (1<<6)
6461 #define DREF_SSC1_DISABLE (0<<1)
6462 #define DREF_SSC1_ENABLE (1<<1)
6463 #define DREF_SSC4_DISABLE (0)
6464 #define DREF_SSC4_ENABLE (1)
6465
6466 #define PCH_RAWCLK_FREQ _MMIO(0xc6204)
6467 #define FDL_TP1_TIMER_SHIFT 12
6468 #define FDL_TP1_TIMER_MASK (3<<12)
6469 #define FDL_TP2_TIMER_SHIFT 10
6470 #define FDL_TP2_TIMER_MASK (3<<10)
6471 #define RAWCLK_FREQ_MASK 0x3ff
6472
6473 #define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
6474
6475 #define PCH_SSC4_PARMS _MMIO(0xc6210)
6476 #define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
6477
6478 #define PCH_DPLL_SEL _MMIO(0xc7000)
6479 #define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
6480 #define TRANS_DPLLA_SEL(pipe) 0
6481 #define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
6482
6483 /* transcoder */
6484
6485 #define _PCH_TRANS_HTOTAL_A 0xe0000
6486 #define TRANS_HTOTAL_SHIFT 16
6487 #define TRANS_HACTIVE_SHIFT 0
6488 #define _PCH_TRANS_HBLANK_A 0xe0004
6489 #define TRANS_HBLANK_END_SHIFT 16
6490 #define TRANS_HBLANK_START_SHIFT 0
6491 #define _PCH_TRANS_HSYNC_A 0xe0008
6492 #define TRANS_HSYNC_END_SHIFT 16
6493 #define TRANS_HSYNC_START_SHIFT 0
6494 #define _PCH_TRANS_VTOTAL_A 0xe000c
6495 #define TRANS_VTOTAL_SHIFT 16
6496 #define TRANS_VACTIVE_SHIFT 0
6497 #define _PCH_TRANS_VBLANK_A 0xe0010
6498 #define TRANS_VBLANK_END_SHIFT 16
6499 #define TRANS_VBLANK_START_SHIFT 0
6500 #define _PCH_TRANS_VSYNC_A 0xe0014
6501 #define TRANS_VSYNC_END_SHIFT 16
6502 #define TRANS_VSYNC_START_SHIFT 0
6503 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
6504
6505 #define _PCH_TRANSA_DATA_M1 0xe0030
6506 #define _PCH_TRANSA_DATA_N1 0xe0034
6507 #define _PCH_TRANSA_DATA_M2 0xe0038
6508 #define _PCH_TRANSA_DATA_N2 0xe003c
6509 #define _PCH_TRANSA_LINK_M1 0xe0040
6510 #define _PCH_TRANSA_LINK_N1 0xe0044
6511 #define _PCH_TRANSA_LINK_M2 0xe0048
6512 #define _PCH_TRANSA_LINK_N2 0xe004c
6513
6514 /* Per-transcoder DIP controls (PCH) */
6515 #define _VIDEO_DIP_CTL_A 0xe0200
6516 #define _VIDEO_DIP_DATA_A 0xe0208
6517 #define _VIDEO_DIP_GCP_A 0xe0210
6518 #define GCP_COLOR_INDICATION (1 << 2)
6519 #define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6520 #define GCP_AV_MUTE (1 << 0)
6521
6522 #define _VIDEO_DIP_CTL_B 0xe1200
6523 #define _VIDEO_DIP_DATA_B 0xe1208
6524 #define _VIDEO_DIP_GCP_B 0xe1210
6525
6526 #define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6527 #define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6528 #define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6529
6530 /* Per-transcoder DIP controls (VLV) */
6531 #define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6532 #define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6533 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
6534
6535 #define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6536 #define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6537 #define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
6538
6539 #define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6540 #define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6541 #define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
6542
6543 #define VLV_TVIDEO_DIP_CTL(pipe) \
6544 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
6545 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
6546 #define VLV_TVIDEO_DIP_DATA(pipe) \
6547 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
6548 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
6549 #define VLV_TVIDEO_DIP_GCP(pipe) \
6550 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6551 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
6552
6553 /* Haswell DIP controls */
6554
6555 #define _HSW_VIDEO_DIP_CTL_A 0x60200
6556 #define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6557 #define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6558 #define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6559 #define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6560 #define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6561 #define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6562 #define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6563 #define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6564 #define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6565 #define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6566 #define _HSW_VIDEO_DIP_GCP_A 0x60210
6567
6568 #define _HSW_VIDEO_DIP_CTL_B 0x61200
6569 #define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6570 #define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6571 #define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6572 #define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6573 #define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6574 #define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6575 #define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6576 #define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6577 #define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6578 #define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6579 #define _HSW_VIDEO_DIP_GCP_B 0x61210
6580
6581 #define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6582 #define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6583 #define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6584 #define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6585 #define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6586 #define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
6587
6588 #define _HSW_STEREO_3D_CTL_A 0x70020
6589 #define S3D_ENABLE (1<<31)
6590 #define _HSW_STEREO_3D_CTL_B 0x71020
6591
6592 #define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
6593
6594 #define _PCH_TRANS_HTOTAL_B 0xe1000
6595 #define _PCH_TRANS_HBLANK_B 0xe1004
6596 #define _PCH_TRANS_HSYNC_B 0xe1008
6597 #define _PCH_TRANS_VTOTAL_B 0xe100c
6598 #define _PCH_TRANS_VBLANK_B 0xe1010
6599 #define _PCH_TRANS_VSYNC_B 0xe1014
6600 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
6601
6602 #define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6603 #define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6604 #define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6605 #define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6606 #define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6607 #define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6608 #define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
6609
6610 #define _PCH_TRANSB_DATA_M1 0xe1030
6611 #define _PCH_TRANSB_DATA_N1 0xe1034
6612 #define _PCH_TRANSB_DATA_M2 0xe1038
6613 #define _PCH_TRANSB_DATA_N2 0xe103c
6614 #define _PCH_TRANSB_LINK_M1 0xe1040
6615 #define _PCH_TRANSB_LINK_N1 0xe1044
6616 #define _PCH_TRANSB_LINK_M2 0xe1048
6617 #define _PCH_TRANSB_LINK_N2 0xe104c
6618
6619 #define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6620 #define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6621 #define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6622 #define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6623 #define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6624 #define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6625 #define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6626 #define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
6627
6628 #define _PCH_TRANSACONF 0xf0008
6629 #define _PCH_TRANSBCONF 0xf1008
6630 #define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6631 #define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
6632 #define TRANS_DISABLE (0<<31)
6633 #define TRANS_ENABLE (1<<31)
6634 #define TRANS_STATE_MASK (1<<30)
6635 #define TRANS_STATE_DISABLE (0<<30)
6636 #define TRANS_STATE_ENABLE (1<<30)
6637 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
6638 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
6639 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
6640 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
6641 #define TRANS_INTERLACE_MASK (7<<21)
6642 #define TRANS_PROGRESSIVE (0<<21)
6643 #define TRANS_INTERLACED (3<<21)
6644 #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
6645 #define TRANS_8BPC (0<<5)
6646 #define TRANS_10BPC (1<<5)
6647 #define TRANS_6BPC (2<<5)
6648 #define TRANS_12BPC (3<<5)
6649
6650 #define _TRANSA_CHICKEN1 0xf0060
6651 #define _TRANSB_CHICKEN1 0xf1060
6652 #define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
6653 #define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
6654 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
6655 #define _TRANSA_CHICKEN2 0xf0064
6656 #define _TRANSB_CHICKEN2 0xf1064
6657 #define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
6658 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6659 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6660 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6661 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6662 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
6663
6664 #define SOUTH_CHICKEN1 _MMIO(0xc2000)
6665 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
6666 #define FDIA_PHASE_SYNC_SHIFT_EN 18
6667 #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6668 #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6669 #define FDI_BC_BIFURCATION_SELECT (1 << 12)
6670 #define SPT_PWM_GRANULARITY (1<<0)
6671 #define SOUTH_CHICKEN2 _MMIO(0xc2004)
6672 #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6673 #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
6674 #define LPT_PWM_GRANULARITY (1<<5)
6675 #define DPLS_EDP_PPS_FIX_DIS (1<<0)
6676
6677 #define _FDI_RXA_CHICKEN 0xc200c
6678 #define _FDI_RXB_CHICKEN 0xc2010
6679 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6680 #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
6681 #define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
6682
6683 #define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
6684 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
6685 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
6686 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
6687 #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
6688
6689 /* CPU: FDI_TX */
6690 #define _FDI_TXA_CTL 0x60100
6691 #define _FDI_TXB_CTL 0x61100
6692 #define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
6693 #define FDI_TX_DISABLE (0<<31)
6694 #define FDI_TX_ENABLE (1<<31)
6695 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6696 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6697 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6698 #define FDI_LINK_TRAIN_NONE (3<<28)
6699 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6700 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6701 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6702 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6703 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6704 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6705 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6706 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
6707 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6708 SNB has different settings. */
6709 /* SNB A-stepping */
6710 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6711 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6712 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6713 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6714 /* SNB B-stepping */
6715 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6716 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6717 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6718 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6719 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
6720 #define FDI_DP_PORT_WIDTH_SHIFT 19
6721 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6722 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
6723 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
6724 /* Ironlake: hardwired to 1 */
6725 #define FDI_TX_PLL_ENABLE (1<<14)
6726
6727 /* Ivybridge has different bits for lolz */
6728 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6729 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6730 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6731 #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6732
6733 /* both Tx and Rx */
6734 #define FDI_COMPOSITE_SYNC (1<<11)
6735 #define FDI_LINK_TRAIN_AUTO (1<<10)
6736 #define FDI_SCRAMBLING_ENABLE (0<<7)
6737 #define FDI_SCRAMBLING_DISABLE (1<<7)
6738
6739 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
6740 #define _FDI_RXA_CTL 0xf000c
6741 #define _FDI_RXB_CTL 0xf100c
6742 #define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
6743 #define FDI_RX_ENABLE (1<<31)
6744 /* train, dp width same as FDI_TX */
6745 #define FDI_FS_ERRC_ENABLE (1<<27)
6746 #define FDI_FE_ERRC_ENABLE (1<<26)
6747 #define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
6748 #define FDI_8BPC (0<<16)
6749 #define FDI_10BPC (1<<16)
6750 #define FDI_6BPC (2<<16)
6751 #define FDI_12BPC (3<<16)
6752 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
6753 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6754 #define FDI_RX_PLL_ENABLE (1<<13)
6755 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6756 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6757 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6758 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6759 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
6760 #define FDI_PCDCLK (1<<4)
6761 /* CPT */
6762 #define FDI_AUTO_TRAINING (1<<10)
6763 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6764 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6765 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6766 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6767 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
6768
6769 #define _FDI_RXA_MISC 0xf0010
6770 #define _FDI_RXB_MISC 0xf1010
6771 #define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6772 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6773 #define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6774 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6775 #define FDI_RX_TP1_TO_TP2_48 (2<<20)
6776 #define FDI_RX_TP1_TO_TP2_64 (3<<20)
6777 #define FDI_RX_FDI_DELAY_90 (0x90<<0)
6778 #define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6779
6780 #define _FDI_RXA_TUSIZE1 0xf0030
6781 #define _FDI_RXA_TUSIZE2 0xf0038
6782 #define _FDI_RXB_TUSIZE1 0xf1030
6783 #define _FDI_RXB_TUSIZE2 0xf1038
6784 #define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6785 #define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
6786
6787 /* FDI_RX interrupt register format */
6788 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
6789 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6790 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6791 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6792 #define FDI_RX_FS_CODE_ERR (1<<6)
6793 #define FDI_RX_FE_CODE_ERR (1<<5)
6794 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6795 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
6796 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6797 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6798 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6799
6800 #define _FDI_RXA_IIR 0xf0014
6801 #define _FDI_RXA_IMR 0xf0018
6802 #define _FDI_RXB_IIR 0xf1014
6803 #define _FDI_RXB_IMR 0xf1018
6804 #define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6805 #define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
6806
6807 #define FDI_PLL_CTL_1 _MMIO(0xfe000)
6808 #define FDI_PLL_CTL_2 _MMIO(0xfe004)
6809
6810 #define PCH_LVDS _MMIO(0xe1180)
6811 #define LVDS_DETECTED (1 << 1)
6812
6813 #define _PCH_DP_B 0xe4100
6814 #define PCH_DP_B _MMIO(_PCH_DP_B)
6815 #define _PCH_DPB_AUX_CH_CTL 0xe4110
6816 #define _PCH_DPB_AUX_CH_DATA1 0xe4114
6817 #define _PCH_DPB_AUX_CH_DATA2 0xe4118
6818 #define _PCH_DPB_AUX_CH_DATA3 0xe411c
6819 #define _PCH_DPB_AUX_CH_DATA4 0xe4120
6820 #define _PCH_DPB_AUX_CH_DATA5 0xe4124
6821
6822 #define _PCH_DP_C 0xe4200
6823 #define PCH_DP_C _MMIO(_PCH_DP_C)
6824 #define _PCH_DPC_AUX_CH_CTL 0xe4210
6825 #define _PCH_DPC_AUX_CH_DATA1 0xe4214
6826 #define _PCH_DPC_AUX_CH_DATA2 0xe4218
6827 #define _PCH_DPC_AUX_CH_DATA3 0xe421c
6828 #define _PCH_DPC_AUX_CH_DATA4 0xe4220
6829 #define _PCH_DPC_AUX_CH_DATA5 0xe4224
6830
6831 #define _PCH_DP_D 0xe4300
6832 #define PCH_DP_D _MMIO(_PCH_DP_D)
6833 #define _PCH_DPD_AUX_CH_CTL 0xe4310
6834 #define _PCH_DPD_AUX_CH_DATA1 0xe4314
6835 #define _PCH_DPD_AUX_CH_DATA2 0xe4318
6836 #define _PCH_DPD_AUX_CH_DATA3 0xe431c
6837 #define _PCH_DPD_AUX_CH_DATA4 0xe4320
6838 #define _PCH_DPD_AUX_CH_DATA5 0xe4324
6839
6840 #define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
6841 #define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
6842
6843 /* CPT */
6844 #define PORT_TRANS_A_SEL_CPT 0
6845 #define PORT_TRANS_B_SEL_CPT (1<<29)
6846 #define PORT_TRANS_C_SEL_CPT (2<<29)
6847 #define PORT_TRANS_SEL_MASK (3<<29)
6848 #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
6849 #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6850 #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
6851 #define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6852 #define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
6853
6854 #define _TRANS_DP_CTL_A 0xe0300
6855 #define _TRANS_DP_CTL_B 0xe1300
6856 #define _TRANS_DP_CTL_C 0xe2300
6857 #define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
6858 #define TRANS_DP_OUTPUT_ENABLE (1<<31)
6859 #define TRANS_DP_PORT_SEL_B (0<<29)
6860 #define TRANS_DP_PORT_SEL_C (1<<29)
6861 #define TRANS_DP_PORT_SEL_D (2<<29)
6862 #define TRANS_DP_PORT_SEL_NONE (3<<29)
6863 #define TRANS_DP_PORT_SEL_MASK (3<<29)
6864 #define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
6865 #define TRANS_DP_AUDIO_ONLY (1<<26)
6866 #define TRANS_DP_ENH_FRAMING (1<<18)
6867 #define TRANS_DP_8BPC (0<<9)
6868 #define TRANS_DP_10BPC (1<<9)
6869 #define TRANS_DP_6BPC (2<<9)
6870 #define TRANS_DP_12BPC (3<<9)
6871 #define TRANS_DP_BPC_MASK (3<<9)
6872 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6873 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
6874 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6875 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
6876 #define TRANS_DP_SYNC_MASK (3<<3)
6877
6878 /* SNB eDP training params */
6879 /* SNB A-stepping */
6880 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6881 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6882 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6883 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6884 /* SNB B-stepping */
6885 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6886 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6887 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6888 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6889 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
6890 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6891
6892 /* IVB */
6893 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6894 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6895 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6896 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6897 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6898 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
6899 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
6900
6901 /* legacy values */
6902 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6903 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6904 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6905 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6906 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6907
6908 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6909
6910 #define VLV_PMWGICZ _MMIO(0x1300a4)
6911
6912 #define RC6_LOCATION _MMIO(0xD40)
6913 #define RC6_CTX_IN_DRAM (1 << 0)
6914 #define RC6_CTX_BASE _MMIO(0xD48)
6915 #define RC6_CTX_BASE_MASK 0xFFFFFFF0
6916 #define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
6917 #define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
6918 #define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
6919 #define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
6920 #define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
6921 #define IDLE_TIME_MASK 0xFFFFF
6922 #define FORCEWAKE _MMIO(0xA18C)
6923 #define FORCEWAKE_VLV _MMIO(0x1300b0)
6924 #define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
6925 #define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
6926 #define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
6927 #define FORCEWAKE_ACK_HSW _MMIO(0x130044)
6928 #define FORCEWAKE_ACK _MMIO(0x130090)
6929 #define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
6930 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6931 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6932 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6933
6934 #define VLV_GTLC_PW_STATUS _MMIO(0x130094)
6935 #define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6936 #define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6937 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6938 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
6939 #define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
6940 #define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
6941 #define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
6942 #define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
6943 #define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
6944 #define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
6945 #define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
6946 #define FORCEWAKE_KERNEL 0x1
6947 #define FORCEWAKE_USER 0x2
6948 #define FORCEWAKE_MT_ACK _MMIO(0x130040)
6949 #define ECOBUS _MMIO(0xa180)
6950 #define FORCEWAKE_MT_ENABLE (1<<5)
6951 #define VLV_SPAREG2H _MMIO(0xA194)
6952 #define GEN9_PWRGT_DOMAIN_STATUS _MMIO(0xA2A0)
6953 #define GEN9_PWRGT_MEDIA_STATUS_MASK (1 << 0)
6954 #define GEN9_PWRGT_RENDER_STATUS_MASK (1 << 1)
6955
6956 #define GTFIFODBG _MMIO(0x120000)
6957 #define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
6958 #define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
6959 #define GT_FIFO_SBDROPERR (1<<6)
6960 #define GT_FIFO_BLOBDROPERR (1<<5)
6961 #define GT_FIFO_SB_READ_ABORTERR (1<<4)
6962 #define GT_FIFO_DROPERR (1<<3)
6963 #define GT_FIFO_OVFERR (1<<2)
6964 #define GT_FIFO_IAWRERR (1<<1)
6965 #define GT_FIFO_IARDERR (1<<0)
6966
6967 #define GTFIFOCTL _MMIO(0x120008)
6968 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
6969 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
6970 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6971 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
6972
6973 #define HSW_IDICR _MMIO(0x9008)
6974 #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6975 #define HSW_EDRAM_CAP _MMIO(0x120010)
6976 #define EDRAM_ENABLED 0x1
6977 #define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
6978 #define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
6979 #define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
6980
6981 #define GEN6_UCGCTL1 _MMIO(0x9400)
6982 # define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
6983 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
6984 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
6985 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
6986
6987 #define GEN6_UCGCTL2 _MMIO(0x9404)
6988 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
6989 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6990 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
6991 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
6992 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
6993 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
6994
6995 #define GEN6_UCGCTL3 _MMIO(0x9408)
6996
6997 #define GEN7_UCGCTL4 _MMIO(0x940c)
6998 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6999 #define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
7000
7001 #define GEN6_RCGCTL1 _MMIO(0x9410)
7002 #define GEN6_RCGCTL2 _MMIO(0x9414)
7003 #define GEN6_RSTCTL _MMIO(0x9420)
7004
7005 #define GEN8_UCGCTL6 _MMIO(0x9430)
7006 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
7007 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
7008 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
7009
7010 #define GEN6_GFXPAUSE _MMIO(0xA000)
7011 #define GEN6_RPNSWREQ _MMIO(0xA008)
7012 #define GEN6_TURBO_DISABLE (1<<31)
7013 #define GEN6_FREQUENCY(x) ((x)<<25)
7014 #define HSW_FREQUENCY(x) ((x)<<24)
7015 #define GEN9_FREQUENCY(x) ((x)<<23)
7016 #define GEN6_OFFSET(x) ((x)<<19)
7017 #define GEN6_AGGRESSIVE_TURBO (0<<15)
7018 #define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
7019 #define GEN6_RC_CONTROL _MMIO(0xA090)
7020 #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
7021 #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
7022 #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
7023 #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
7024 #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
7025 #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
7026 #define GEN7_RC_CTL_TO_MODE (1<<28)
7027 #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
7028 #define GEN6_RC_CTL_HW_ENABLE (1<<31)
7029 #define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
7030 #define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7031 #define GEN6_RPSTAT1 _MMIO(0xA01C)
7032 #define GEN6_CAGF_SHIFT 8
7033 #define HSW_CAGF_SHIFT 7
7034 #define GEN9_CAGF_SHIFT 23
7035 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
7036 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
7037 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
7038 #define GEN6_RP_CONTROL _MMIO(0xA024)
7039 #define GEN6_RP_MEDIA_TURBO (1<<11)
7040 #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7041 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7042 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7043 #define GEN6_RP_MEDIA_HW_MODE (1<<9)
7044 #define GEN6_RP_MEDIA_SW_MODE (0<<9)
7045 #define GEN6_RP_MEDIA_IS_GFX (1<<8)
7046 #define GEN6_RP_ENABLE (1<<7)
7047 #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7048 #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7049 #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
7050 #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
7051 #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
7052 #define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7053 #define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7054 #define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
7055 #define GEN6_RP_EI_MASK 0xffffff
7056 #define GEN6_CURICONT_MASK GEN6_RP_EI_MASK
7057 #define GEN6_RP_CUR_UP _MMIO(0xA054)
7058 #define GEN6_CURBSYTAVG_MASK GEN6_RP_EI_MASK
7059 #define GEN6_RP_PREV_UP _MMIO(0xA058)
7060 #define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
7061 #define GEN6_CURIAVG_MASK GEN6_RP_EI_MASK
7062 #define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7063 #define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7064 #define GEN6_RP_UP_EI _MMIO(0xA068)
7065 #define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7066 #define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7067 #define GEN6_RPDEUHWTC _MMIO(0xA080)
7068 #define GEN6_RPDEUC _MMIO(0xA084)
7069 #define GEN6_RPDEUCSW _MMIO(0xA088)
7070 #define GEN6_RC_STATE _MMIO(0xA094)
7071 #define RC_SW_TARGET_STATE_SHIFT 16
7072 #define RC_SW_TARGET_STATE_MASK (7 << RC_SW_TARGET_STATE_SHIFT)
7073 #define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7074 #define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7075 #define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7076 #define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7077 #define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7078 #define GEN6_RC_SLEEP _MMIO(0xA0B0)
7079 #define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7080 #define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7081 #define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7082 #define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7083 #define VLV_RCEDATA _MMIO(0xA0BC)
7084 #define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7085 #define GEN6_PMINTRMSK _MMIO(0xA168)
7086 #define GEN8_PMINTR_REDIRECT_TO_GUC (1<<31)
7087 #define GEN8_MISC_CTRL0 _MMIO(0xA180)
7088 #define VLV_PWRDWNUPCTL _MMIO(0xA294)
7089 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7090 #define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7091 #define GEN9_PG_ENABLE _MMIO(0xA210)
7092 #define GEN9_RENDER_PG_ENABLE (1<<0)
7093 #define GEN9_MEDIA_PG_ENABLE (1<<1)
7094 #define GEN8_PUSHBUS_CONTROL _MMIO(0xA248)
7095 #define GEN8_PUSHBUS_ENABLE _MMIO(0xA250)
7096 #define GEN8_PUSHBUS_SHIFT _MMIO(0xA25C)
7097
7098 #define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
7099 #define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7100 #define PIXEL_OVERLAP_CNT_SHIFT 30
7101
7102 #define GEN6_PMISR _MMIO(0x44020)
7103 #define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7104 #define GEN6_PMIIR _MMIO(0x44028)
7105 #define GEN6_PMIER _MMIO(0x4402C)
7106 #define GEN6_PM_MBOX_EVENT (1<<25)
7107 #define GEN6_PM_THERMAL_EVENT (1<<24)
7108 #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7109 #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7110 #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7111 #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7112 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
7113 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
7114 GEN6_PM_RP_DOWN_THRESHOLD | \
7115 GEN6_PM_RP_DOWN_TIMEOUT)
7116
7117 #define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
7118 #define GEN7_GT_SCRATCH_REG_NUM 8
7119
7120 #define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
7121 #define VLV_GFX_CLK_STATUS_BIT (1<<3)
7122 #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7123
7124 #define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7125 #define VLV_COUNTER_CONTROL _MMIO(0x138104)
7126 #define VLV_COUNT_RANGE_HIGH (1<<15)
7127 #define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7128 #define VLV_RENDER_RC0_COUNT_EN (1<<4)
7129 #define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7130 #define VLV_RENDER_RC6_COUNT_EN (1<<0)
7131 #define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7132 #define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7133 #define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
7134
7135 #define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7136 #define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7137 #define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7138 #define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
7139
7140 #define GEN6_PCODE_MAILBOX _MMIO(0x138124)
7141 #define GEN6_PCODE_READY (1<<31)
7142 #define GEN6_PCODE_ERROR_MASK 0xFF
7143 #define GEN6_PCODE_SUCCESS 0x0
7144 #define GEN6_PCODE_ILLEGAL_CMD 0x1
7145 #define GEN6_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x2
7146 #define GEN6_PCODE_TIMEOUT 0x3
7147 #define GEN6_PCODE_UNIMPLEMENTED_CMD 0xFF
7148 #define GEN7_PCODE_TIMEOUT 0x2
7149 #define GEN7_PCODE_ILLEGAL_DATA 0x3
7150 #define GEN7_PCODE_MIN_FREQ_TABLE_GT_RATIO_OUT_OF_RANGE 0x10
7151 #define GEN6_PCODE_WRITE_RC6VIDS 0x4
7152 #define GEN6_PCODE_READ_RC6VIDS 0x5
7153 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7154 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
7155 #define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
7156 #define GEN9_PCODE_READ_MEM_LATENCY 0x6
7157 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7158 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7159 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7160 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
7161 #define SKL_PCODE_CDCLK_CONTROL 0x7
7162 #define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7163 #define SKL_CDCLK_READY_FOR_CHANGE 0x1
7164 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7165 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7166 #define GEN6_READ_OC_PARAMS 0xc
7167 #define GEN6_PCODE_READ_D_COMP 0x10
7168 #define GEN6_PCODE_WRITE_D_COMP 0x11
7169 #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
7170 #define DISPLAY_IPS_CONTROL 0x19
7171 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
7172 #define GEN9_PCODE_SAGV_CONTROL 0x21
7173 #define GEN9_SAGV_DISABLE 0x0
7174 #define GEN9_SAGV_IS_DISABLED 0x1
7175 #define GEN9_SAGV_ENABLE 0x3
7176 #define GEN6_PCODE_DATA _MMIO(0x138128)
7177 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
7178 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
7179 #define GEN6_PCODE_DATA1 _MMIO(0x13812C)
7180
7181 #define GEN6_GT_CORE_STATUS _MMIO(0x138060)
7182 #define GEN6_CORE_CPD_STATE_MASK (7<<4)
7183 #define GEN6_RCn_MASK 7
7184 #define GEN6_RC0 0
7185 #define GEN6_RC3 2
7186 #define GEN6_RC6 3
7187 #define GEN6_RC7 4
7188
7189 #define GEN8_GT_SLICE_INFO _MMIO(0x138064)
7190 #define GEN8_LSLICESTAT_MASK 0x7
7191
7192 #define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7193 #define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
7194 #define CHV_SS_PG_ENABLE (1<<1)
7195 #define CHV_EU08_PG_ENABLE (1<<9)
7196 #define CHV_EU19_PG_ENABLE (1<<17)
7197 #define CHV_EU210_PG_ENABLE (1<<25)
7198
7199 #define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7200 #define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
7201 #define CHV_EU311_PG_ENABLE (1<<1)
7202
7203 #define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
7204 #define GEN9_PGCTL_SLICE_ACK (1 << 0)
7205 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7206
7207 #define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7208 #define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
7209 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7210 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7211 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7212 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7213 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7214 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7215 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7216 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7217
7218 #define GEN7_MISCCPCTL _MMIO(0x9424)
7219 #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7220 #define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7221 #define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
7222 #define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
7223
7224 #define GEN8_GARBCNTL _MMIO(0xB004)
7225 #define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7226
7227 /* IVYBRIDGE DPF */
7228 #define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
7229 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7230 #define GEN7_PARITY_ERROR_VALID (1<<13)
7231 #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7232 #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7233 #define GEN7_PARITY_ERROR_ROW(reg) \
7234 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7235 #define GEN7_PARITY_ERROR_BANK(reg) \
7236 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7237 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
7238 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7239 #define GEN7_L3CDERRST1_ENABLE (1<<7)
7240
7241 #define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
7242 #define GEN7_L3LOG_SIZE 0x80
7243
7244 #define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7245 #define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
7246 #define GEN7_MAX_PS_THREAD_DEP (8<<12)
7247 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
7248 #define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
7249 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7250
7251 #define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
7252 #define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
7253 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
7254
7255 #define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
7256 #define FLOW_CONTROL_ENABLE (1<<15)
7257 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
7258 #define STALL_DOP_GATING_DISABLE (1<<5)
7259
7260 #define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7261 #define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
7262 #define DOP_CLOCK_GATING_DISABLE (1<<0)
7263
7264 #define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
7265 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7266
7267 #define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
7268 #define GEN8_ST_PO_DISABLE (1<<13)
7269
7270 #define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
7271 #define HSW_SAMPLE_C_PERFORMANCE (1<<9)
7272 #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
7273 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
7274 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
7275
7276 #define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
7277 #define GEN9_ENABLE_YV12_BUGFIX (1<<4)
7278 #define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
7279
7280 /* Audio */
7281 #define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
7282 #define INTEL_AUDIO_DEVCL 0x808629FB
7283 #define INTEL_AUDIO_DEVBLC 0x80862801
7284 #define INTEL_AUDIO_DEVCTG 0x80862802
7285
7286 #define G4X_AUD_CNTL_ST _MMIO(0x620B4)
7287 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7288 #define G4X_ELDV_DEVCTG (1 << 14)
7289 #define G4X_ELD_ADDR_MASK (0xf << 5)
7290 #define G4X_ELD_ACK (1 << 4)
7291 #define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
7292
7293 #define _IBX_HDMIW_HDMIEDID_A 0xE2050
7294 #define _IBX_HDMIW_HDMIEDID_B 0xE2150
7295 #define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7296 _IBX_HDMIW_HDMIEDID_B)
7297 #define _IBX_AUD_CNTL_ST_A 0xE20B4
7298 #define _IBX_AUD_CNTL_ST_B 0xE21B4
7299 #define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7300 _IBX_AUD_CNTL_ST_B)
7301 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7302 #define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7303 #define IBX_ELD_ACK (1 << 4)
7304 #define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
7305 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7306 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
7307
7308 #define _CPT_HDMIW_HDMIEDID_A 0xE5050
7309 #define _CPT_HDMIW_HDMIEDID_B 0xE5150
7310 #define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
7311 #define _CPT_AUD_CNTL_ST_A 0xE50B4
7312 #define _CPT_AUD_CNTL_ST_B 0xE51B4
7313 #define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7314 #define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
7315
7316 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7317 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
7318 #define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
7319 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7320 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
7321 #define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7322 #define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
7323
7324 /* These are the 4 32-bit write offset registers for each stream
7325 * output buffer. It determines the offset from the
7326 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7327 */
7328 #define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
7329
7330 #define _IBX_AUD_CONFIG_A 0xe2000
7331 #define _IBX_AUD_CONFIG_B 0xe2100
7332 #define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
7333 #define _CPT_AUD_CONFIG_A 0xe5000
7334 #define _CPT_AUD_CONFIG_B 0xe5100
7335 #define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
7336 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7337 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
7338 #define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
7339
7340 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7341 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7342 #define AUD_CONFIG_UPPER_N_SHIFT 20
7343 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
7344 #define AUD_CONFIG_LOWER_N_SHIFT 4
7345 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
7346 #define AUD_CONFIG_N_MASK (AUD_CONFIG_UPPER_N_MASK | AUD_CONFIG_LOWER_N_MASK)
7347 #define AUD_CONFIG_N(n) \
7348 (((((n) >> 12) & 0xff) << AUD_CONFIG_UPPER_N_SHIFT) | \
7349 (((n) & 0xfff) << AUD_CONFIG_LOWER_N_SHIFT))
7350 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
7351 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7352 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7353 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7354 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7355 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7356 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7357 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7358 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7359 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7360 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7361 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
7362 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7363
7364 /* HSW Audio */
7365 #define _HSW_AUD_CONFIG_A 0x65000
7366 #define _HSW_AUD_CONFIG_B 0x65100
7367 #define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
7368
7369 #define _HSW_AUD_MISC_CTRL_A 0x65010
7370 #define _HSW_AUD_MISC_CTRL_B 0x65110
7371 #define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
7372
7373 #define _HSW_AUD_M_CTS_ENABLE_A 0x65028
7374 #define _HSW_AUD_M_CTS_ENABLE_B 0x65128
7375 #define HSW_AUD_M_CTS_ENABLE(pipe) _MMIO_PIPE(pipe, _HSW_AUD_M_CTS_ENABLE_A, _HSW_AUD_M_CTS_ENABLE_B)
7376 #define AUD_M_CTS_M_VALUE_INDEX (1 << 21)
7377 #define AUD_M_CTS_M_PROG_ENABLE (1 << 20)
7378 #define AUD_CONFIG_M_MASK 0xfffff
7379
7380 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7381 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
7382 #define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
7383
7384 /* Audio Digital Converter */
7385 #define _HSW_AUD_DIG_CNVT_1 0x65080
7386 #define _HSW_AUD_DIG_CNVT_2 0x65180
7387 #define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
7388 #define DIP_PORT_SEL_MASK 0x3
7389
7390 #define _HSW_AUD_EDID_DATA_A 0x65050
7391 #define _HSW_AUD_EDID_DATA_B 0x65150
7392 #define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
7393
7394 #define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7395 #define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
7396 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7397 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7398 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7399 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
7400
7401 #define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
7402 #define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7403
7404 /* HSW Power Wells */
7405 #define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7406 #define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7407 #define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7408 #define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
7409 #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7410 #define HSW_PWR_WELL_STATE_ENABLED (1<<30)
7411 #define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
7412 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7413 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
7414 #define HSW_PWR_WELL_FORCE_ON (1<<19)
7415 #define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
7416
7417 /* SKL Fuse Status */
7418 #define SKL_FUSE_STATUS _MMIO(0x42000)
7419 #define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7420 #define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7421 #define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7422 #define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7423
7424 /* Per-pipe DDI Function Control */
7425 #define _TRANS_DDI_FUNC_CTL_A 0x60400
7426 #define _TRANS_DDI_FUNC_CTL_B 0x61400
7427 #define _TRANS_DDI_FUNC_CTL_C 0x62400
7428 #define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
7429 #define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
7430
7431 #define TRANS_DDI_FUNC_ENABLE (1<<31)
7432 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
7433 #define TRANS_DDI_PORT_MASK (7<<28)
7434 #define TRANS_DDI_PORT_SHIFT 28
7435 #define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7436 #define TRANS_DDI_PORT_NONE (0<<28)
7437 #define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7438 #define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7439 #define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7440 #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7441 #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7442 #define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7443 #define TRANS_DDI_BPC_MASK (7<<20)
7444 #define TRANS_DDI_BPC_8 (0<<20)
7445 #define TRANS_DDI_BPC_10 (1<<20)
7446 #define TRANS_DDI_BPC_6 (2<<20)
7447 #define TRANS_DDI_BPC_12 (3<<20)
7448 #define TRANS_DDI_PVSYNC (1<<17)
7449 #define TRANS_DDI_PHSYNC (1<<16)
7450 #define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7451 #define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7452 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7453 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7454 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
7455 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
7456 #define TRANS_DDI_BFI_ENABLE (1<<4)
7457
7458 /* DisplayPort Transport Control */
7459 #define _DP_TP_CTL_A 0x64040
7460 #define _DP_TP_CTL_B 0x64140
7461 #define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
7462 #define DP_TP_CTL_ENABLE (1<<31)
7463 #define DP_TP_CTL_MODE_SST (0<<27)
7464 #define DP_TP_CTL_MODE_MST (1<<27)
7465 #define DP_TP_CTL_FORCE_ACT (1<<25)
7466 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
7467 #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
7468 #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7469 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7470 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
7471 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7472 #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
7473 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
7474 #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
7475
7476 /* DisplayPort Transport Status */
7477 #define _DP_TP_STATUS_A 0x64044
7478 #define _DP_TP_STATUS_B 0x64144
7479 #define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
7480 #define DP_TP_STATUS_IDLE_DONE (1<<25)
7481 #define DP_TP_STATUS_ACT_SENT (1<<24)
7482 #define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7483 #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7484 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7485 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7486 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
7487
7488 /* DDI Buffer Control */
7489 #define _DDI_BUF_CTL_A 0x64000
7490 #define _DDI_BUF_CTL_B 0x64100
7491 #define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
7492 #define DDI_BUF_CTL_ENABLE (1<<31)
7493 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
7494 #define DDI_BUF_EMP_MASK (0xf<<24)
7495 #define DDI_BUF_PORT_REVERSAL (1<<16)
7496 #define DDI_BUF_IS_IDLE (1<<7)
7497 #define DDI_A_4_LANES (1<<4)
7498 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
7499 #define DDI_PORT_WIDTH_MASK (7 << 1)
7500 #define DDI_PORT_WIDTH_SHIFT 1
7501 #define DDI_INIT_DISPLAY_DETECTED (1<<0)
7502
7503 /* DDI Buffer Translations */
7504 #define _DDI_BUF_TRANS_A 0x64E00
7505 #define _DDI_BUF_TRANS_B 0x64E60
7506 #define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
7507 #define DDI_BUF_BALANCE_LEG_ENABLE (1 << 31)
7508 #define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
7509
7510 /* Sideband Interface (SBI) is programmed indirectly, via
7511 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7512 * which contains the payload */
7513 #define SBI_ADDR _MMIO(0xC6000)
7514 #define SBI_DATA _MMIO(0xC6004)
7515 #define SBI_CTL_STAT _MMIO(0xC6008)
7516 #define SBI_CTL_DEST_ICLK (0x0<<16)
7517 #define SBI_CTL_DEST_MPHY (0x1<<16)
7518 #define SBI_CTL_OP_IORD (0x2<<8)
7519 #define SBI_CTL_OP_IOWR (0x3<<8)
7520 #define SBI_CTL_OP_CRRD (0x6<<8)
7521 #define SBI_CTL_OP_CRWR (0x7<<8)
7522 #define SBI_RESPONSE_FAIL (0x1<<1)
7523 #define SBI_RESPONSE_SUCCESS (0x0<<1)
7524 #define SBI_BUSY (0x1<<0)
7525 #define SBI_READY (0x0<<0)
7526
7527 /* SBI offsets */
7528 #define SBI_SSCDIVINTPHASE 0x0200
7529 #define SBI_SSCDIVINTPHASE6 0x0600
7530 #define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7531 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
7532 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7533 #define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7534 #define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
7535 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
7536 #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
7537 #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
7538 #define SBI_SSCDITHPHASE 0x0204
7539 #define SBI_SSCCTL 0x020c
7540 #define SBI_SSCCTL6 0x060C
7541 #define SBI_SSCCTL_PATHALT (1<<3)
7542 #define SBI_SSCCTL_DISABLE (1<<0)
7543 #define SBI_SSCAUXDIV6 0x0610
7544 #define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7545 #define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
7546 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
7547 #define SBI_DBUFF0 0x2a00
7548 #define SBI_GEN0 0x1f00
7549 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
7550
7551 /* LPT PIXCLK_GATE */
7552 #define PIXCLK_GATE _MMIO(0xC6020)
7553 #define PIXCLK_GATE_UNGATE (1<<0)
7554 #define PIXCLK_GATE_GATE (0<<0)
7555
7556 /* SPLL */
7557 #define SPLL_CTL _MMIO(0x46020)
7558 #define SPLL_PLL_ENABLE (1<<31)
7559 #define SPLL_PLL_SSC (1<<28)
7560 #define SPLL_PLL_NON_SSC (2<<28)
7561 #define SPLL_PLL_LCPLL (3<<28)
7562 #define SPLL_PLL_REF_MASK (3<<28)
7563 #define SPLL_PLL_FREQ_810MHz (0<<26)
7564 #define SPLL_PLL_FREQ_1350MHz (1<<26)
7565 #define SPLL_PLL_FREQ_2700MHz (2<<26)
7566 #define SPLL_PLL_FREQ_MASK (3<<26)
7567
7568 /* WRPLL */
7569 #define _WRPLL_CTL1 0x46040
7570 #define _WRPLL_CTL2 0x46060
7571 #define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
7572 #define WRPLL_PLL_ENABLE (1<<31)
7573 #define WRPLL_PLL_SSC (1<<28)
7574 #define WRPLL_PLL_NON_SSC (2<<28)
7575 #define WRPLL_PLL_LCPLL (3<<28)
7576 #define WRPLL_PLL_REF_MASK (3<<28)
7577 /* WRPLL divider programming */
7578 #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
7579 #define WRPLL_DIVIDER_REF_MASK (0xff)
7580 #define WRPLL_DIVIDER_POST(x) ((x)<<8)
7581 #define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7582 #define WRPLL_DIVIDER_POST_SHIFT 8
7583 #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
7584 #define WRPLL_DIVIDER_FB_SHIFT 16
7585 #define WRPLL_DIVIDER_FB_MASK (0xff<<16)
7586
7587 /* Port clock selection */
7588 #define _PORT_CLK_SEL_A 0x46100
7589 #define _PORT_CLK_SEL_B 0x46104
7590 #define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
7591 #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7592 #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7593 #define PORT_CLK_SEL_LCPLL_810 (2<<29)
7594 #define PORT_CLK_SEL_SPLL (3<<29)
7595 #define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
7596 #define PORT_CLK_SEL_WRPLL1 (4<<29)
7597 #define PORT_CLK_SEL_WRPLL2 (5<<29)
7598 #define PORT_CLK_SEL_NONE (7<<29)
7599 #define PORT_CLK_SEL_MASK (7<<29)
7600
7601 /* Transcoder clock selection */
7602 #define _TRANS_CLK_SEL_A 0x46140
7603 #define _TRANS_CLK_SEL_B 0x46144
7604 #define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
7605 /* For each transcoder, we need to select the corresponding port clock */
7606 #define TRANS_CLK_SEL_DISABLED (0x0<<29)
7607 #define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
7608
7609 #define CDCLK_FREQ _MMIO(0x46200)
7610
7611 #define _TRANSA_MSA_MISC 0x60410
7612 #define _TRANSB_MSA_MISC 0x61410
7613 #define _TRANSC_MSA_MISC 0x62410
7614 #define _TRANS_EDP_MSA_MISC 0x6f410
7615 #define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
7616
7617 #define TRANS_MSA_SYNC_CLK (1<<0)
7618 #define TRANS_MSA_6_BPC (0<<5)
7619 #define TRANS_MSA_8_BPC (1<<5)
7620 #define TRANS_MSA_10_BPC (2<<5)
7621 #define TRANS_MSA_12_BPC (3<<5)
7622 #define TRANS_MSA_16_BPC (4<<5)
7623
7624 /* LCPLL Control */
7625 #define LCPLL_CTL _MMIO(0x130040)
7626 #define LCPLL_PLL_DISABLE (1<<31)
7627 #define LCPLL_PLL_LOCK (1<<30)
7628 #define LCPLL_CLK_FREQ_MASK (3<<26)
7629 #define LCPLL_CLK_FREQ_450 (0<<26)
7630 #define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7631 #define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7632 #define LCPLL_CLK_FREQ_675_BDW (3<<26)
7633 #define LCPLL_CD_CLOCK_DISABLE (1<<25)
7634 #define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
7635 #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
7636 #define LCPLL_POWER_DOWN_ALLOW (1<<22)
7637 #define LCPLL_CD_SOURCE_FCLK (1<<21)
7638 #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7639
7640 /*
7641 * SKL Clocks
7642 */
7643
7644 /* CDCLK_CTL */
7645 #define CDCLK_CTL _MMIO(0x46000)
7646 #define CDCLK_FREQ_SEL_MASK (3<<26)
7647 #define CDCLK_FREQ_450_432 (0<<26)
7648 #define CDCLK_FREQ_540 (1<<26)
7649 #define CDCLK_FREQ_337_308 (2<<26)
7650 #define CDCLK_FREQ_675_617 (3<<26)
7651 #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7652 #define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7653 #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7654 #define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7655 #define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7656 #define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
7657 #define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
7658 #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7659 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7660
7661 /* LCPLL_CTL */
7662 #define LCPLL1_CTL _MMIO(0x46010)
7663 #define LCPLL2_CTL _MMIO(0x46014)
7664 #define LCPLL_PLL_ENABLE (1<<31)
7665
7666 /* DPLL control1 */
7667 #define DPLL_CTRL1 _MMIO(0x6C058)
7668 #define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7669 #define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
7670 #define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7671 #define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7672 #define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
7673 #define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
7674 #define DPLL_CTRL1_LINK_RATE_2700 0
7675 #define DPLL_CTRL1_LINK_RATE_1350 1
7676 #define DPLL_CTRL1_LINK_RATE_810 2
7677 #define DPLL_CTRL1_LINK_RATE_1620 3
7678 #define DPLL_CTRL1_LINK_RATE_1080 4
7679 #define DPLL_CTRL1_LINK_RATE_2160 5
7680
7681 /* DPLL control2 */
7682 #define DPLL_CTRL2 _MMIO(0x6C05C)
7683 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
7684 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
7685 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
7686 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
7687 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7688
7689 /* DPLL Status */
7690 #define DPLL_STATUS _MMIO(0x6C060)
7691 #define DPLL_LOCK(id) (1<<((id)*8))
7692
7693 /* DPLL cfg */
7694 #define _DPLL1_CFGCR1 0x6C040
7695 #define _DPLL2_CFGCR1 0x6C048
7696 #define _DPLL3_CFGCR1 0x6C050
7697 #define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7698 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
7699 #define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
7700 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7701
7702 #define _DPLL1_CFGCR2 0x6C044
7703 #define _DPLL2_CFGCR2 0x6C04C
7704 #define _DPLL3_CFGCR2 0x6C054
7705 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
7706 #define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7707 #define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
7708 #define DPLL_CFGCR2_KDIV_MASK (3<<5)
7709 #define DPLL_CFGCR2_KDIV(x) ((x)<<5)
7710 #define DPLL_CFGCR2_KDIV_5 (0<<5)
7711 #define DPLL_CFGCR2_KDIV_2 (1<<5)
7712 #define DPLL_CFGCR2_KDIV_3 (2<<5)
7713 #define DPLL_CFGCR2_KDIV_1 (3<<5)
7714 #define DPLL_CFGCR2_PDIV_MASK (7<<2)
7715 #define DPLL_CFGCR2_PDIV(x) ((x)<<2)
7716 #define DPLL_CFGCR2_PDIV_1 (0<<2)
7717 #define DPLL_CFGCR2_PDIV_2 (1<<2)
7718 #define DPLL_CFGCR2_PDIV_3 (2<<2)
7719 #define DPLL_CFGCR2_PDIV_7 (4<<2)
7720 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7721
7722 #define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
7723 #define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
7724
7725 /* BXT display engine PLL */
7726 #define BXT_DE_PLL_CTL _MMIO(0x6d000)
7727 #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7728 #define BXT_DE_PLL_RATIO_MASK 0xff
7729
7730 #define BXT_DE_PLL_ENABLE _MMIO(0x46070)
7731 #define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7732 #define BXT_DE_PLL_LOCK (1 << 30)
7733
7734 /* GEN9 DC */
7735 #define DC_STATE_EN _MMIO(0x45504)
7736 #define DC_STATE_DISABLE 0
7737 #define DC_STATE_EN_UPTO_DC5 (1<<0)
7738 #define DC_STATE_EN_DC9 (1<<3)
7739 #define DC_STATE_EN_UPTO_DC6 (2<<0)
7740 #define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7741
7742 #define DC_STATE_DEBUG _MMIO(0x45520)
7743 #define DC_STATE_DEBUG_MASK_CORES (1<<0)
7744 #define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7745
7746 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7747 * since on HSW we can't write to it using I915_WRITE. */
7748 #define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7749 #define D_COMP_BDW _MMIO(0x138144)
7750 #define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7751 #define D_COMP_COMP_FORCE (1<<8)
7752 #define D_COMP_COMP_DISABLE (1<<0)
7753
7754 /* Pipe WM_LINETIME - watermark line time */
7755 #define _PIPE_WM_LINETIME_A 0x45270
7756 #define _PIPE_WM_LINETIME_B 0x45274
7757 #define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
7758 #define PIPE_WM_LINETIME_MASK (0x1ff)
7759 #define PIPE_WM_LINETIME_TIME(x) ((x))
7760 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
7761 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
7762
7763 /* SFUSE_STRAP */
7764 #define SFUSE_STRAP _MMIO(0xc2014)
7765 #define SFUSE_STRAP_FUSE_LOCK (1<<13)
7766 #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
7767 #define SFUSE_STRAP_CRT_DISABLED (1<<6)
7768 #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7769 #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7770 #define SFUSE_STRAP_DDID_DETECTED (1<<0)
7771
7772 #define WM_MISC _MMIO(0x45260)
7773 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7774
7775 #define WM_DBG _MMIO(0x45280)
7776 #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7777 #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7778 #define WM_DBG_DISALLOW_SPRITE (1<<2)
7779
7780 /* pipe CSC */
7781 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7782 #define _PIPE_A_CSC_COEFF_BY 0x49014
7783 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7784 #define _PIPE_A_CSC_COEFF_BU 0x4901c
7785 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7786 #define _PIPE_A_CSC_COEFF_BV 0x49024
7787 #define _PIPE_A_CSC_MODE 0x49028
7788 #define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7789 #define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7790 #define CSC_MODE_YUV_TO_RGB (1 << 0)
7791 #define _PIPE_A_CSC_PREOFF_HI 0x49030
7792 #define _PIPE_A_CSC_PREOFF_ME 0x49034
7793 #define _PIPE_A_CSC_PREOFF_LO 0x49038
7794 #define _PIPE_A_CSC_POSTOFF_HI 0x49040
7795 #define _PIPE_A_CSC_POSTOFF_ME 0x49044
7796 #define _PIPE_A_CSC_POSTOFF_LO 0x49048
7797
7798 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7799 #define _PIPE_B_CSC_COEFF_BY 0x49114
7800 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7801 #define _PIPE_B_CSC_COEFF_BU 0x4911c
7802 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7803 #define _PIPE_B_CSC_COEFF_BV 0x49124
7804 #define _PIPE_B_CSC_MODE 0x49128
7805 #define _PIPE_B_CSC_PREOFF_HI 0x49130
7806 #define _PIPE_B_CSC_PREOFF_ME 0x49134
7807 #define _PIPE_B_CSC_PREOFF_LO 0x49138
7808 #define _PIPE_B_CSC_POSTOFF_HI 0x49140
7809 #define _PIPE_B_CSC_POSTOFF_ME 0x49144
7810 #define _PIPE_B_CSC_POSTOFF_LO 0x49148
7811
7812 #define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7813 #define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7814 #define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7815 #define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7816 #define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7817 #define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7818 #define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7819 #define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7820 #define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7821 #define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7822 #define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7823 #define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7824 #define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7825
7826 /* pipe degamma/gamma LUTs on IVB+ */
7827 #define _PAL_PREC_INDEX_A 0x4A400
7828 #define _PAL_PREC_INDEX_B 0x4AC00
7829 #define _PAL_PREC_INDEX_C 0x4B400
7830 #define PAL_PREC_10_12_BIT (0 << 31)
7831 #define PAL_PREC_SPLIT_MODE (1 << 31)
7832 #define PAL_PREC_AUTO_INCREMENT (1 << 15)
7833 #define _PAL_PREC_DATA_A 0x4A404
7834 #define _PAL_PREC_DATA_B 0x4AC04
7835 #define _PAL_PREC_DATA_C 0x4B404
7836 #define _PAL_PREC_GC_MAX_A 0x4A410
7837 #define _PAL_PREC_GC_MAX_B 0x4AC10
7838 #define _PAL_PREC_GC_MAX_C 0x4B410
7839 #define _PAL_PREC_EXT_GC_MAX_A 0x4A420
7840 #define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
7841 #define _PAL_PREC_EXT_GC_MAX_C 0x4B420
7842
7843 #define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
7844 #define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
7845 #define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
7846 #define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
7847
7848 /* pipe CSC & degamma/gamma LUTs on CHV */
7849 #define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
7850 #define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
7851 #define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
7852 #define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
7853 #define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
7854 #define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
7855 #define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
7856 #define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
7857 #define CGM_PIPE_MODE_GAMMA (1 << 2)
7858 #define CGM_PIPE_MODE_CSC (1 << 1)
7859 #define CGM_PIPE_MODE_DEGAMMA (1 << 0)
7860
7861 #define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
7862 #define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
7863 #define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
7864 #define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
7865 #define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
7866 #define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
7867 #define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
7868 #define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
7869
7870 #define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
7871 #define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
7872 #define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
7873 #define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
7874 #define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
7875 #define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
7876 #define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
7877 #define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
7878
7879 /* MIPI DSI registers */
7880
7881 #define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
7882 #define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
7883
7884 /* BXT MIPI clock controls */
7885 #define BXT_MAX_VAR_OUTPUT_KHZ 39500
7886
7887 #define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
7888 #define BXT_MIPI1_DIV_SHIFT 26
7889 #define BXT_MIPI2_DIV_SHIFT 10
7890 #define BXT_MIPI_DIV_SHIFT(port) \
7891 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7892 BXT_MIPI2_DIV_SHIFT)
7893
7894 /* TX control divider to select actual TX clock output from (8x/var) */
7895 #define BXT_MIPI1_TX_ESCLK_SHIFT 26
7896 #define BXT_MIPI2_TX_ESCLK_SHIFT 10
7897 #define BXT_MIPI_TX_ESCLK_SHIFT(port) \
7898 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7899 BXT_MIPI2_TX_ESCLK_SHIFT)
7900 #define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
7901 #define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
7902 #define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
7903 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
7904 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7905 #define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
7906 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
7907 /* RX upper control divider to select actual RX clock output from 8x */
7908 #define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
7909 #define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
7910 #define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
7911 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
7912 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
7913 #define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
7914 #define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
7915 #define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
7916 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
7917 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
7918 #define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
7919 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
7920 /* 8/3X divider to select the actual 8/3X clock output from 8x */
7921 #define BXT_MIPI1_8X_BY3_SHIFT 19
7922 #define BXT_MIPI2_8X_BY3_SHIFT 3
7923 #define BXT_MIPI_8X_BY3_SHIFT(port) \
7924 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
7925 BXT_MIPI2_8X_BY3_SHIFT)
7926 #define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
7927 #define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
7928 #define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
7929 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
7930 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
7931 #define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
7932 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
7933 /* RX lower control divider to select actual RX clock output from 8x */
7934 #define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
7935 #define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
7936 #define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
7937 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
7938 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
7939 #define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
7940 #define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
7941 #define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
7942 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
7943 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
7944 #define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
7945 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
7946
7947 #define RX_DIVIDER_BIT_1_2 0x3
7948 #define RX_DIVIDER_BIT_3_4 0xC
7949
7950 /* BXT MIPI mode configure */
7951 #define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7952 #define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
7953 #define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
7954 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7955
7956 #define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7957 #define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
7958 #define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
7959 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7960
7961 #define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7962 #define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
7963 #define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
7964 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7965
7966 #define BXT_DSI_PLL_CTL _MMIO(0x161000)
7967 #define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7968 #define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7969 #define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7970 #define BXT_DSIC_16X_BY2 (1 << 10)
7971 #define BXT_DSIC_16X_BY3 (2 << 10)
7972 #define BXT_DSIC_16X_BY4 (3 << 10)
7973 #define BXT_DSIC_16X_MASK (3 << 10)
7974 #define BXT_DSIA_16X_BY2 (1 << 8)
7975 #define BXT_DSIA_16X_BY3 (2 << 8)
7976 #define BXT_DSIA_16X_BY4 (3 << 8)
7977 #define BXT_DSIA_16X_MASK (3 << 8)
7978 #define BXT_DSI_FREQ_SEL_SHIFT 8
7979 #define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7980
7981 #define BXT_DSI_PLL_RATIO_MAX 0x7D
7982 #define BXT_DSI_PLL_RATIO_MIN 0x22
7983 #define BXT_DSI_PLL_RATIO_MASK 0xFF
7984 #define BXT_REF_CLOCK_KHZ 19200
7985
7986 #define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
7987 #define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7988 #define BXT_DSI_PLL_LOCKED (1 << 30)
7989
7990 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
7991 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7992 #define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
7993
7994 /* BXT port control */
7995 #define _BXT_MIPIA_PORT_CTRL 0x6B0C0
7996 #define _BXT_MIPIC_PORT_CTRL 0x6B8C0
7997 #define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
7998
7999 #define DPI_ENABLE (1 << 31) /* A + C */
8000 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
8001 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
8002 #define DUAL_LINK_MODE_SHIFT 26
8003 #define DUAL_LINK_MODE_MASK (1 << 26)
8004 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
8005 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
8006 #define DITHERING_ENABLE (1 << 25) /* A + C */
8007 #define FLOPPED_HSTX (1 << 23)
8008 #define DE_INVERT (1 << 19) /* XXX */
8009 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
8010 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
8011 #define AFE_LATCHOUT (1 << 17)
8012 #define LP_OUTPUT_HOLD (1 << 16)
8013 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
8014 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
8015 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
8016 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
8017 #define CSB_SHIFT 9
8018 #define CSB_MASK (3 << 9)
8019 #define CSB_20MHZ (0 << 9)
8020 #define CSB_10MHZ (1 << 9)
8021 #define CSB_40MHZ (2 << 9)
8022 #define BANDGAP_MASK (1 << 8)
8023 #define BANDGAP_PNW_CIRCUIT (0 << 8)
8024 #define BANDGAP_LNC_CIRCUIT (1 << 8)
8025 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
8026 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
8027 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
8028 #define TEARING_EFFECT_SHIFT 2 /* A + C */
8029 #define TEARING_EFFECT_MASK (3 << 2)
8030 #define TEARING_EFFECT_OFF (0 << 2)
8031 #define TEARING_EFFECT_DSI (1 << 2)
8032 #define TEARING_EFFECT_GPIO (2 << 2)
8033 #define LANE_CONFIGURATION_SHIFT 0
8034 #define LANE_CONFIGURATION_MASK (3 << 0)
8035 #define LANE_CONFIGURATION_4LANE (0 << 0)
8036 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
8037 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
8038
8039 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
8040 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
8041 #define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
8042 #define TEARING_EFFECT_DELAY_SHIFT 0
8043 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
8044
8045 /* XXX: all bits reserved */
8046 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
8047
8048 /* MIPI DSI Controller and D-PHY registers */
8049
8050 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
8051 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
8052 #define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
8053 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
8054 #define ULPS_STATE_MASK (3 << 1)
8055 #define ULPS_STATE_ENTER (2 << 1)
8056 #define ULPS_STATE_EXIT (1 << 1)
8057 #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
8058 #define DEVICE_READY (1 << 0)
8059
8060 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
8061 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
8062 #define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
8063 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
8064 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
8065 #define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
8066 #define TEARING_EFFECT (1 << 31)
8067 #define SPL_PKT_SENT_INTERRUPT (1 << 30)
8068 #define GEN_READ_DATA_AVAIL (1 << 29)
8069 #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
8070 #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
8071 #define RX_PROT_VIOLATION (1 << 26)
8072 #define RX_INVALID_TX_LENGTH (1 << 25)
8073 #define ACK_WITH_NO_ERROR (1 << 24)
8074 #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8075 #define LP_RX_TIMEOUT (1 << 22)
8076 #define HS_TX_TIMEOUT (1 << 21)
8077 #define DPI_FIFO_UNDERRUN (1 << 20)
8078 #define LOW_CONTENTION (1 << 19)
8079 #define HIGH_CONTENTION (1 << 18)
8080 #define TXDSI_VC_ID_INVALID (1 << 17)
8081 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8082 #define TXCHECKSUM_ERROR (1 << 15)
8083 #define TXECC_MULTIBIT_ERROR (1 << 14)
8084 #define TXECC_SINGLE_BIT_ERROR (1 << 13)
8085 #define TXFALSE_CONTROL_ERROR (1 << 12)
8086 #define RXDSI_VC_ID_INVALID (1 << 11)
8087 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8088 #define RXCHECKSUM_ERROR (1 << 9)
8089 #define RXECC_MULTIBIT_ERROR (1 << 8)
8090 #define RXECC_SINGLE_BIT_ERROR (1 << 7)
8091 #define RXFALSE_CONTROL_ERROR (1 << 6)
8092 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8093 #define RX_LP_TX_SYNC_ERROR (1 << 4)
8094 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8095 #define RXEOT_SYNC_ERROR (1 << 2)
8096 #define RXSOT_SYNC_ERROR (1 << 1)
8097 #define RXSOT_ERROR (1 << 0)
8098
8099 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
8100 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
8101 #define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
8102 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8103 #define CMD_MODE_NOT_SUPPORTED (0 << 13)
8104 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8105 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8106 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8107 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8108 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8109 #define VID_MODE_FORMAT_MASK (0xf << 7)
8110 #define VID_MODE_NOT_SUPPORTED (0 << 7)
8111 #define VID_MODE_FORMAT_RGB565 (1 << 7)
8112 #define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8113 #define VID_MODE_FORMAT_RGB666 (3 << 7)
8114 #define VID_MODE_FORMAT_RGB888 (4 << 7)
8115 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8116 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8117 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8118 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8119 #define DATA_LANES_PRG_REG_SHIFT 0
8120 #define DATA_LANES_PRG_REG_MASK (7 << 0)
8121
8122 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
8123 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
8124 #define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
8125 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8126
8127 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
8128 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
8129 #define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
8130 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8131
8132 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
8133 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
8134 #define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
8135 #define TURN_AROUND_TIMEOUT_MASK 0x3f
8136
8137 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
8138 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
8139 #define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
8140 #define DEVICE_RESET_TIMER_MASK 0xffff
8141
8142 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
8143 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
8144 #define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
8145 #define VERTICAL_ADDRESS_SHIFT 16
8146 #define VERTICAL_ADDRESS_MASK (0xffff << 16)
8147 #define HORIZONTAL_ADDRESS_SHIFT 0
8148 #define HORIZONTAL_ADDRESS_MASK 0xffff
8149
8150 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
8151 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
8152 #define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
8153 #define DBI_FIFO_EMPTY_HALF (0 << 0)
8154 #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8155 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8156
8157 /* regs below are bits 15:0 */
8158 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
8159 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
8160 #define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
8161
8162 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
8163 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
8164 #define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
8165
8166 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
8167 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
8168 #define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
8169
8170 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
8171 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
8172 #define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
8173
8174 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
8175 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
8176 #define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
8177
8178 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
8179 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
8180 #define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
8181
8182 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
8183 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
8184 #define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
8185
8186 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
8187 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
8188 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
8189
8190 /* regs above are bits 15:0 */
8191
8192 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
8193 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
8194 #define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
8195 #define DPI_LP_MODE (1 << 6)
8196 #define BACKLIGHT_OFF (1 << 5)
8197 #define BACKLIGHT_ON (1 << 4)
8198 #define COLOR_MODE_OFF (1 << 3)
8199 #define COLOR_MODE_ON (1 << 2)
8200 #define TURN_ON (1 << 1)
8201 #define SHUTDOWN (1 << 0)
8202
8203 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
8204 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
8205 #define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
8206 #define COMMAND_BYTE_SHIFT 0
8207 #define COMMAND_BYTE_MASK (0x3f << 0)
8208
8209 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
8210 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
8211 #define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
8212 #define MASTER_INIT_TIMER_SHIFT 0
8213 #define MASTER_INIT_TIMER_MASK (0xffff << 0)
8214
8215 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
8216 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
8217 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
8218 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
8219 #define MAX_RETURN_PKT_SIZE_SHIFT 0
8220 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8221
8222 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
8223 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
8224 #define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
8225 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8226 #define DISABLE_VIDEO_BTA (1 << 3)
8227 #define IP_TG_CONFIG (1 << 2)
8228 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8229 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8230 #define VIDEO_MODE_BURST (3 << 0)
8231
8232 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
8233 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
8234 #define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
8235 #define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
8236 #define BXT_DPHY_DEFEATURE_EN (1 << 8)
8237 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8238 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8239 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8240 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8241 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8242 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8243 #define CLOCKSTOP (1 << 1)
8244 #define EOT_DISABLE (1 << 0)
8245
8246 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
8247 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
8248 #define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
8249 #define LP_BYTECLK_SHIFT 0
8250 #define LP_BYTECLK_MASK (0xffff << 0)
8251
8252 /* bits 31:0 */
8253 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
8254 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
8255 #define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
8256
8257 /* bits 31:0 */
8258 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
8259 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
8260 #define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
8261
8262 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
8263 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
8264 #define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
8265 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
8266 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
8267 #define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
8268 #define LONG_PACKET_WORD_COUNT_SHIFT 8
8269 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8270 #define SHORT_PACKET_PARAM_SHIFT 8
8271 #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8272 #define VIRTUAL_CHANNEL_SHIFT 6
8273 #define VIRTUAL_CHANNEL_MASK (3 << 6)
8274 #define DATA_TYPE_SHIFT 0
8275 #define DATA_TYPE_MASK (0x3f << 0)
8276 /* data type values, see include/video/mipi_display.h */
8277
8278 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
8279 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
8280 #define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
8281 #define DPI_FIFO_EMPTY (1 << 28)
8282 #define DBI_FIFO_EMPTY (1 << 27)
8283 #define LP_CTRL_FIFO_EMPTY (1 << 26)
8284 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8285 #define LP_CTRL_FIFO_FULL (1 << 24)
8286 #define HS_CTRL_FIFO_EMPTY (1 << 18)
8287 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8288 #define HS_CTRL_FIFO_FULL (1 << 16)
8289 #define LP_DATA_FIFO_EMPTY (1 << 10)
8290 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8291 #define LP_DATA_FIFO_FULL (1 << 8)
8292 #define HS_DATA_FIFO_EMPTY (1 << 2)
8293 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8294 #define HS_DATA_FIFO_FULL (1 << 0)
8295
8296 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
8297 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
8298 #define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
8299 #define DBI_HS_LP_MODE_MASK (1 << 0)
8300 #define DBI_LP_MODE (1 << 0)
8301 #define DBI_HS_MODE (0 << 0)
8302
8303 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
8304 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
8305 #define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
8306 #define EXIT_ZERO_COUNT_SHIFT 24
8307 #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8308 #define TRAIL_COUNT_SHIFT 16
8309 #define TRAIL_COUNT_MASK (0x1f << 16)
8310 #define CLK_ZERO_COUNT_SHIFT 8
8311 #define CLK_ZERO_COUNT_MASK (0xff << 8)
8312 #define PREPARE_COUNT_SHIFT 0
8313 #define PREPARE_COUNT_MASK (0x3f << 0)
8314
8315 /* bits 31:0 */
8316 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
8317 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
8318 #define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
8319
8320 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8321 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8322 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
8323 #define LP_HS_SSW_CNT_SHIFT 16
8324 #define LP_HS_SSW_CNT_MASK (0xffff << 16)
8325 #define HS_LP_PWR_SW_CNT_SHIFT 0
8326 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8327
8328 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
8329 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
8330 #define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
8331 #define STOP_STATE_STALL_COUNTER_SHIFT 0
8332 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8333
8334 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
8335 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
8336 #define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
8337 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
8338 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
8339 #define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
8340 #define RX_CONTENTION_DETECTED (1 << 0)
8341
8342 /* XXX: only pipe A ?!? */
8343 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
8344 #define DBI_TYPEC_ENABLE (1 << 31)
8345 #define DBI_TYPEC_WIP (1 << 30)
8346 #define DBI_TYPEC_OPTION_SHIFT 28
8347 #define DBI_TYPEC_OPTION_MASK (3 << 28)
8348 #define DBI_TYPEC_FREQ_SHIFT 24
8349 #define DBI_TYPEC_FREQ_MASK (0xf << 24)
8350 #define DBI_TYPEC_OVERRIDE (1 << 8)
8351 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8352 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8353
8354
8355 /* MIPI adapter registers */
8356
8357 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
8358 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
8359 #define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
8360 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8361 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8362 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8363 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8364 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8365 #define READ_REQUEST_PRIORITY_SHIFT 3
8366 #define READ_REQUEST_PRIORITY_MASK (3 << 3)
8367 #define READ_REQUEST_PRIORITY_LOW (0 << 3)
8368 #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8369 #define RGB_FLIP_TO_BGR (1 << 2)
8370
8371 #define BXT_PIPE_SELECT_SHIFT 7
8372 #define BXT_PIPE_SELECT_MASK (7 << 7)
8373 #define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
8374
8375 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
8376 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
8377 #define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
8378 #define DATA_MEM_ADDRESS_SHIFT 5
8379 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8380 #define DATA_VALID (1 << 0)
8381
8382 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
8383 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
8384 #define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
8385 #define DATA_LENGTH_SHIFT 0
8386 #define DATA_LENGTH_MASK (0xfffff << 0)
8387
8388 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
8389 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
8390 #define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
8391 #define COMMAND_MEM_ADDRESS_SHIFT 5
8392 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8393 #define AUTO_PWG_ENABLE (1 << 2)
8394 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8395 #define COMMAND_VALID (1 << 0)
8396
8397 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
8398 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
8399 #define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
8400 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8401 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8402
8403 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
8404 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
8405 #define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
8406
8407 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
8408 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
8409 #define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
8410 #define READ_DATA_VALID(n) (1 << (n))
8411
8412 /* For UMS only (deprecated): */
8413 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8414 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
8415
8416 /* MOCS (Memory Object Control State) registers */
8417 #define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
8418
8419 #define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8420 #define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8421 #define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8422 #define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8423 #define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
8424
8425 /* gamt regs */
8426 #define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8427 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8428 #define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8429 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8430 #define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8431
8432 #endif /* _I915_REG_H_ */