2 * Copyright © 2006-2007 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
24 * Eric Anholt <eric@anholt.net>
27 #include <linux/dmi.h>
28 #include <linux/module.h>
29 #include <linux/input.h>
30 #include <linux/i2c.h>
31 #include <linux/kernel.h>
32 #include <linux/slab.h>
33 #include <linux/vgaarb.h>
34 #include <drm/drm_edid.h>
36 #include "intel_drv.h"
37 #include <drm/i915_drm.h>
39 #include "i915_trace.h"
40 #include <drm/drm_dp_helper.h>
41 #include <drm/drm_crtc_helper.h>
42 #include <linux/dma_remapping.h>
44 static void intel_increase_pllclock(struct drm_crtc
*crtc
);
45 static void intel_crtc_update_cursor(struct drm_crtc
*crtc
, bool on
);
47 static void i9xx_crtc_clock_get(struct intel_crtc
*crtc
,
48 struct intel_crtc_config
*pipe_config
);
49 static void ironlake_pch_clock_get(struct intel_crtc
*crtc
,
50 struct intel_crtc_config
*pipe_config
);
52 static int intel_set_mode(struct drm_crtc
*crtc
, struct drm_display_mode
*mode
,
53 int x
, int y
, struct drm_framebuffer
*old_fb
);
54 static int intel_framebuffer_init(struct drm_device
*dev
,
55 struct intel_framebuffer
*ifb
,
56 struct drm_mode_fb_cmd2
*mode_cmd
,
57 struct drm_i915_gem_object
*obj
);
68 typedef struct intel_limit intel_limit_t
;
70 intel_range_t dot
, vco
, n
, m
, m1
, m2
, p
, p1
;
75 intel_pch_rawclk(struct drm_device
*dev
)
77 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
79 WARN_ON(!HAS_PCH_SPLIT(dev
));
81 return I915_READ(PCH_RAWCLK_FREQ
) & RAWCLK_FREQ_MASK
;
84 static inline u32
/* units of 100MHz */
85 intel_fdi_link_freq(struct drm_device
*dev
)
88 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
89 return (I915_READ(FDI_PLL_BIOS_0
) & FDI_PLL_FB_CLOCK_MASK
) + 2;
94 static const intel_limit_t intel_limits_i8xx_dac
= {
95 .dot
= { .min
= 25000, .max
= 350000 },
96 .vco
= { .min
= 908000, .max
= 1512000 },
97 .n
= { .min
= 2, .max
= 16 },
98 .m
= { .min
= 96, .max
= 140 },
99 .m1
= { .min
= 18, .max
= 26 },
100 .m2
= { .min
= 6, .max
= 16 },
101 .p
= { .min
= 4, .max
= 128 },
102 .p1
= { .min
= 2, .max
= 33 },
103 .p2
= { .dot_limit
= 165000,
104 .p2_slow
= 4, .p2_fast
= 2 },
107 static const intel_limit_t intel_limits_i8xx_dvo
= {
108 .dot
= { .min
= 25000, .max
= 350000 },
109 .vco
= { .min
= 908000, .max
= 1512000 },
110 .n
= { .min
= 2, .max
= 16 },
111 .m
= { .min
= 96, .max
= 140 },
112 .m1
= { .min
= 18, .max
= 26 },
113 .m2
= { .min
= 6, .max
= 16 },
114 .p
= { .min
= 4, .max
= 128 },
115 .p1
= { .min
= 2, .max
= 33 },
116 .p2
= { .dot_limit
= 165000,
117 .p2_slow
= 4, .p2_fast
= 4 },
120 static const intel_limit_t intel_limits_i8xx_lvds
= {
121 .dot
= { .min
= 25000, .max
= 350000 },
122 .vco
= { .min
= 908000, .max
= 1512000 },
123 .n
= { .min
= 2, .max
= 16 },
124 .m
= { .min
= 96, .max
= 140 },
125 .m1
= { .min
= 18, .max
= 26 },
126 .m2
= { .min
= 6, .max
= 16 },
127 .p
= { .min
= 4, .max
= 128 },
128 .p1
= { .min
= 1, .max
= 6 },
129 .p2
= { .dot_limit
= 165000,
130 .p2_slow
= 14, .p2_fast
= 7 },
133 static const intel_limit_t intel_limits_i9xx_sdvo
= {
134 .dot
= { .min
= 20000, .max
= 400000 },
135 .vco
= { .min
= 1400000, .max
= 2800000 },
136 .n
= { .min
= 1, .max
= 6 },
137 .m
= { .min
= 70, .max
= 120 },
138 .m1
= { .min
= 8, .max
= 18 },
139 .m2
= { .min
= 3, .max
= 7 },
140 .p
= { .min
= 5, .max
= 80 },
141 .p1
= { .min
= 1, .max
= 8 },
142 .p2
= { .dot_limit
= 200000,
143 .p2_slow
= 10, .p2_fast
= 5 },
146 static const intel_limit_t intel_limits_i9xx_lvds
= {
147 .dot
= { .min
= 20000, .max
= 400000 },
148 .vco
= { .min
= 1400000, .max
= 2800000 },
149 .n
= { .min
= 1, .max
= 6 },
150 .m
= { .min
= 70, .max
= 120 },
151 .m1
= { .min
= 8, .max
= 18 },
152 .m2
= { .min
= 3, .max
= 7 },
153 .p
= { .min
= 7, .max
= 98 },
154 .p1
= { .min
= 1, .max
= 8 },
155 .p2
= { .dot_limit
= 112000,
156 .p2_slow
= 14, .p2_fast
= 7 },
160 static const intel_limit_t intel_limits_g4x_sdvo
= {
161 .dot
= { .min
= 25000, .max
= 270000 },
162 .vco
= { .min
= 1750000, .max
= 3500000},
163 .n
= { .min
= 1, .max
= 4 },
164 .m
= { .min
= 104, .max
= 138 },
165 .m1
= { .min
= 17, .max
= 23 },
166 .m2
= { .min
= 5, .max
= 11 },
167 .p
= { .min
= 10, .max
= 30 },
168 .p1
= { .min
= 1, .max
= 3},
169 .p2
= { .dot_limit
= 270000,
175 static const intel_limit_t intel_limits_g4x_hdmi
= {
176 .dot
= { .min
= 22000, .max
= 400000 },
177 .vco
= { .min
= 1750000, .max
= 3500000},
178 .n
= { .min
= 1, .max
= 4 },
179 .m
= { .min
= 104, .max
= 138 },
180 .m1
= { .min
= 16, .max
= 23 },
181 .m2
= { .min
= 5, .max
= 11 },
182 .p
= { .min
= 5, .max
= 80 },
183 .p1
= { .min
= 1, .max
= 8},
184 .p2
= { .dot_limit
= 165000,
185 .p2_slow
= 10, .p2_fast
= 5 },
188 static const intel_limit_t intel_limits_g4x_single_channel_lvds
= {
189 .dot
= { .min
= 20000, .max
= 115000 },
190 .vco
= { .min
= 1750000, .max
= 3500000 },
191 .n
= { .min
= 1, .max
= 3 },
192 .m
= { .min
= 104, .max
= 138 },
193 .m1
= { .min
= 17, .max
= 23 },
194 .m2
= { .min
= 5, .max
= 11 },
195 .p
= { .min
= 28, .max
= 112 },
196 .p1
= { .min
= 2, .max
= 8 },
197 .p2
= { .dot_limit
= 0,
198 .p2_slow
= 14, .p2_fast
= 14
202 static const intel_limit_t intel_limits_g4x_dual_channel_lvds
= {
203 .dot
= { .min
= 80000, .max
= 224000 },
204 .vco
= { .min
= 1750000, .max
= 3500000 },
205 .n
= { .min
= 1, .max
= 3 },
206 .m
= { .min
= 104, .max
= 138 },
207 .m1
= { .min
= 17, .max
= 23 },
208 .m2
= { .min
= 5, .max
= 11 },
209 .p
= { .min
= 14, .max
= 42 },
210 .p1
= { .min
= 2, .max
= 6 },
211 .p2
= { .dot_limit
= 0,
212 .p2_slow
= 7, .p2_fast
= 7
216 static const intel_limit_t intel_limits_pineview_sdvo
= {
217 .dot
= { .min
= 20000, .max
= 400000},
218 .vco
= { .min
= 1700000, .max
= 3500000 },
219 /* Pineview's Ncounter is a ring counter */
220 .n
= { .min
= 3, .max
= 6 },
221 .m
= { .min
= 2, .max
= 256 },
222 /* Pineview only has one combined m divider, which we treat as m2. */
223 .m1
= { .min
= 0, .max
= 0 },
224 .m2
= { .min
= 0, .max
= 254 },
225 .p
= { .min
= 5, .max
= 80 },
226 .p1
= { .min
= 1, .max
= 8 },
227 .p2
= { .dot_limit
= 200000,
228 .p2_slow
= 10, .p2_fast
= 5 },
231 static const intel_limit_t intel_limits_pineview_lvds
= {
232 .dot
= { .min
= 20000, .max
= 400000 },
233 .vco
= { .min
= 1700000, .max
= 3500000 },
234 .n
= { .min
= 3, .max
= 6 },
235 .m
= { .min
= 2, .max
= 256 },
236 .m1
= { .min
= 0, .max
= 0 },
237 .m2
= { .min
= 0, .max
= 254 },
238 .p
= { .min
= 7, .max
= 112 },
239 .p1
= { .min
= 1, .max
= 8 },
240 .p2
= { .dot_limit
= 112000,
241 .p2_slow
= 14, .p2_fast
= 14 },
244 /* Ironlake / Sandybridge
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
249 static const intel_limit_t intel_limits_ironlake_dac
= {
250 .dot
= { .min
= 25000, .max
= 350000 },
251 .vco
= { .min
= 1760000, .max
= 3510000 },
252 .n
= { .min
= 1, .max
= 5 },
253 .m
= { .min
= 79, .max
= 127 },
254 .m1
= { .min
= 12, .max
= 22 },
255 .m2
= { .min
= 5, .max
= 9 },
256 .p
= { .min
= 5, .max
= 80 },
257 .p1
= { .min
= 1, .max
= 8 },
258 .p2
= { .dot_limit
= 225000,
259 .p2_slow
= 10, .p2_fast
= 5 },
262 static const intel_limit_t intel_limits_ironlake_single_lvds
= {
263 .dot
= { .min
= 25000, .max
= 350000 },
264 .vco
= { .min
= 1760000, .max
= 3510000 },
265 .n
= { .min
= 1, .max
= 3 },
266 .m
= { .min
= 79, .max
= 118 },
267 .m1
= { .min
= 12, .max
= 22 },
268 .m2
= { .min
= 5, .max
= 9 },
269 .p
= { .min
= 28, .max
= 112 },
270 .p1
= { .min
= 2, .max
= 8 },
271 .p2
= { .dot_limit
= 225000,
272 .p2_slow
= 14, .p2_fast
= 14 },
275 static const intel_limit_t intel_limits_ironlake_dual_lvds
= {
276 .dot
= { .min
= 25000, .max
= 350000 },
277 .vco
= { .min
= 1760000, .max
= 3510000 },
278 .n
= { .min
= 1, .max
= 3 },
279 .m
= { .min
= 79, .max
= 127 },
280 .m1
= { .min
= 12, .max
= 22 },
281 .m2
= { .min
= 5, .max
= 9 },
282 .p
= { .min
= 14, .max
= 56 },
283 .p1
= { .min
= 2, .max
= 8 },
284 .p2
= { .dot_limit
= 225000,
285 .p2_slow
= 7, .p2_fast
= 7 },
288 /* LVDS 100mhz refclk limits. */
289 static const intel_limit_t intel_limits_ironlake_single_lvds_100m
= {
290 .dot
= { .min
= 25000, .max
= 350000 },
291 .vco
= { .min
= 1760000, .max
= 3510000 },
292 .n
= { .min
= 1, .max
= 2 },
293 .m
= { .min
= 79, .max
= 126 },
294 .m1
= { .min
= 12, .max
= 22 },
295 .m2
= { .min
= 5, .max
= 9 },
296 .p
= { .min
= 28, .max
= 112 },
297 .p1
= { .min
= 2, .max
= 8 },
298 .p2
= { .dot_limit
= 225000,
299 .p2_slow
= 14, .p2_fast
= 14 },
302 static const intel_limit_t intel_limits_ironlake_dual_lvds_100m
= {
303 .dot
= { .min
= 25000, .max
= 350000 },
304 .vco
= { .min
= 1760000, .max
= 3510000 },
305 .n
= { .min
= 1, .max
= 3 },
306 .m
= { .min
= 79, .max
= 126 },
307 .m1
= { .min
= 12, .max
= 22 },
308 .m2
= { .min
= 5, .max
= 9 },
309 .p
= { .min
= 14, .max
= 42 },
310 .p1
= { .min
= 2, .max
= 6 },
311 .p2
= { .dot_limit
= 225000,
312 .p2_slow
= 7, .p2_fast
= 7 },
315 static const intel_limit_t intel_limits_vlv
= {
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
322 .dot
= { .min
= 25000 * 5, .max
= 270000 * 5 },
323 .vco
= { .min
= 4000000, .max
= 6000000 },
324 .n
= { .min
= 1, .max
= 7 },
325 .m1
= { .min
= 2, .max
= 3 },
326 .m2
= { .min
= 11, .max
= 156 },
327 .p1
= { .min
= 2, .max
= 3 },
328 .p2
= { .p2_slow
= 2, .p2_fast
= 20 }, /* slow=min, fast=max */
331 static void vlv_clock(int refclk
, intel_clock_t
*clock
)
333 clock
->m
= clock
->m1
* clock
->m2
;
334 clock
->p
= clock
->p1
* clock
->p2
;
335 if (WARN_ON(clock
->n
== 0 || clock
->p
== 0))
337 clock
->vco
= DIV_ROUND_CLOSEST(refclk
* clock
->m
, clock
->n
);
338 clock
->dot
= DIV_ROUND_CLOSEST(clock
->vco
, clock
->p
);
342 * Returns whether any output on the specified pipe is of the specified type
344 static bool intel_pipe_has_type(struct drm_crtc
*crtc
, int type
)
346 struct drm_device
*dev
= crtc
->dev
;
347 struct intel_encoder
*encoder
;
349 for_each_encoder_on_crtc(dev
, crtc
, encoder
)
350 if (encoder
->type
== type
)
356 static const intel_limit_t
*intel_ironlake_limit(struct drm_crtc
*crtc
,
359 struct drm_device
*dev
= crtc
->dev
;
360 const intel_limit_t
*limit
;
362 if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_LVDS
)) {
363 if (intel_is_dual_link_lvds(dev
)) {
364 if (refclk
== 100000)
365 limit
= &intel_limits_ironlake_dual_lvds_100m
;
367 limit
= &intel_limits_ironlake_dual_lvds
;
369 if (refclk
== 100000)
370 limit
= &intel_limits_ironlake_single_lvds_100m
;
372 limit
= &intel_limits_ironlake_single_lvds
;
375 limit
= &intel_limits_ironlake_dac
;
380 static const intel_limit_t
*intel_g4x_limit(struct drm_crtc
*crtc
)
382 struct drm_device
*dev
= crtc
->dev
;
383 const intel_limit_t
*limit
;
385 if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_LVDS
)) {
386 if (intel_is_dual_link_lvds(dev
))
387 limit
= &intel_limits_g4x_dual_channel_lvds
;
389 limit
= &intel_limits_g4x_single_channel_lvds
;
390 } else if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_HDMI
) ||
391 intel_pipe_has_type(crtc
, INTEL_OUTPUT_ANALOG
)) {
392 limit
= &intel_limits_g4x_hdmi
;
393 } else if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_SDVO
)) {
394 limit
= &intel_limits_g4x_sdvo
;
395 } else /* The option is for other outputs */
396 limit
= &intel_limits_i9xx_sdvo
;
401 static const intel_limit_t
*intel_limit(struct drm_crtc
*crtc
, int refclk
)
403 struct drm_device
*dev
= crtc
->dev
;
404 const intel_limit_t
*limit
;
406 if (HAS_PCH_SPLIT(dev
))
407 limit
= intel_ironlake_limit(crtc
, refclk
);
408 else if (IS_G4X(dev
)) {
409 limit
= intel_g4x_limit(crtc
);
410 } else if (IS_PINEVIEW(dev
)) {
411 if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_LVDS
))
412 limit
= &intel_limits_pineview_lvds
;
414 limit
= &intel_limits_pineview_sdvo
;
415 } else if (IS_VALLEYVIEW(dev
)) {
416 limit
= &intel_limits_vlv
;
417 } else if (!IS_GEN2(dev
)) {
418 if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_LVDS
))
419 limit
= &intel_limits_i9xx_lvds
;
421 limit
= &intel_limits_i9xx_sdvo
;
423 if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_LVDS
))
424 limit
= &intel_limits_i8xx_lvds
;
425 else if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_DVO
))
426 limit
= &intel_limits_i8xx_dvo
;
428 limit
= &intel_limits_i8xx_dac
;
433 /* m1 is reserved as 0 in Pineview, n is a ring counter */
434 static void pineview_clock(int refclk
, intel_clock_t
*clock
)
436 clock
->m
= clock
->m2
+ 2;
437 clock
->p
= clock
->p1
* clock
->p2
;
438 if (WARN_ON(clock
->n
== 0 || clock
->p
== 0))
440 clock
->vco
= DIV_ROUND_CLOSEST(refclk
* clock
->m
, clock
->n
);
441 clock
->dot
= DIV_ROUND_CLOSEST(clock
->vco
, clock
->p
);
444 static uint32_t i9xx_dpll_compute_m(struct dpll
*dpll
)
446 return 5 * (dpll
->m1
+ 2) + (dpll
->m2
+ 2);
449 static void i9xx_clock(int refclk
, intel_clock_t
*clock
)
451 clock
->m
= i9xx_dpll_compute_m(clock
);
452 clock
->p
= clock
->p1
* clock
->p2
;
453 if (WARN_ON(clock
->n
+ 2 == 0 || clock
->p
== 0))
455 clock
->vco
= DIV_ROUND_CLOSEST(refclk
* clock
->m
, clock
->n
+ 2);
456 clock
->dot
= DIV_ROUND_CLOSEST(clock
->vco
, clock
->p
);
459 #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
465 static bool intel_PLL_is_valid(struct drm_device
*dev
,
466 const intel_limit_t
*limit
,
467 const intel_clock_t
*clock
)
469 if (clock
->n
< limit
->n
.min
|| limit
->n
.max
< clock
->n
)
470 INTELPllInvalid("n out of range\n");
471 if (clock
->p1
< limit
->p1
.min
|| limit
->p1
.max
< clock
->p1
)
472 INTELPllInvalid("p1 out of range\n");
473 if (clock
->m2
< limit
->m2
.min
|| limit
->m2
.max
< clock
->m2
)
474 INTELPllInvalid("m2 out of range\n");
475 if (clock
->m1
< limit
->m1
.min
|| limit
->m1
.max
< clock
->m1
)
476 INTELPllInvalid("m1 out of range\n");
478 if (!IS_PINEVIEW(dev
) && !IS_VALLEYVIEW(dev
))
479 if (clock
->m1
<= clock
->m2
)
480 INTELPllInvalid("m1 <= m2\n");
482 if (!IS_VALLEYVIEW(dev
)) {
483 if (clock
->p
< limit
->p
.min
|| limit
->p
.max
< clock
->p
)
484 INTELPllInvalid("p out of range\n");
485 if (clock
->m
< limit
->m
.min
|| limit
->m
.max
< clock
->m
)
486 INTELPllInvalid("m out of range\n");
489 if (clock
->vco
< limit
->vco
.min
|| limit
->vco
.max
< clock
->vco
)
490 INTELPllInvalid("vco out of range\n");
491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
494 if (clock
->dot
< limit
->dot
.min
|| limit
->dot
.max
< clock
->dot
)
495 INTELPllInvalid("dot out of range\n");
501 i9xx_find_best_dpll(const intel_limit_t
*limit
, struct drm_crtc
*crtc
,
502 int target
, int refclk
, intel_clock_t
*match_clock
,
503 intel_clock_t
*best_clock
)
505 struct drm_device
*dev
= crtc
->dev
;
509 if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_LVDS
)) {
511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
515 if (intel_is_dual_link_lvds(dev
))
516 clock
.p2
= limit
->p2
.p2_fast
;
518 clock
.p2
= limit
->p2
.p2_slow
;
520 if (target
< limit
->p2
.dot_limit
)
521 clock
.p2
= limit
->p2
.p2_slow
;
523 clock
.p2
= limit
->p2
.p2_fast
;
526 memset(best_clock
, 0, sizeof(*best_clock
));
528 for (clock
.m1
= limit
->m1
.min
; clock
.m1
<= limit
->m1
.max
;
530 for (clock
.m2
= limit
->m2
.min
;
531 clock
.m2
<= limit
->m2
.max
; clock
.m2
++) {
532 if (clock
.m2
>= clock
.m1
)
534 for (clock
.n
= limit
->n
.min
;
535 clock
.n
<= limit
->n
.max
; clock
.n
++) {
536 for (clock
.p1
= limit
->p1
.min
;
537 clock
.p1
<= limit
->p1
.max
; clock
.p1
++) {
540 i9xx_clock(refclk
, &clock
);
541 if (!intel_PLL_is_valid(dev
, limit
,
545 clock
.p
!= match_clock
->p
)
548 this_err
= abs(clock
.dot
- target
);
549 if (this_err
< err
) {
558 return (err
!= target
);
562 pnv_find_best_dpll(const intel_limit_t
*limit
, struct drm_crtc
*crtc
,
563 int target
, int refclk
, intel_clock_t
*match_clock
,
564 intel_clock_t
*best_clock
)
566 struct drm_device
*dev
= crtc
->dev
;
570 if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_LVDS
)) {
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
576 if (intel_is_dual_link_lvds(dev
))
577 clock
.p2
= limit
->p2
.p2_fast
;
579 clock
.p2
= limit
->p2
.p2_slow
;
581 if (target
< limit
->p2
.dot_limit
)
582 clock
.p2
= limit
->p2
.p2_slow
;
584 clock
.p2
= limit
->p2
.p2_fast
;
587 memset(best_clock
, 0, sizeof(*best_clock
));
589 for (clock
.m1
= limit
->m1
.min
; clock
.m1
<= limit
->m1
.max
;
591 for (clock
.m2
= limit
->m2
.min
;
592 clock
.m2
<= limit
->m2
.max
; clock
.m2
++) {
593 for (clock
.n
= limit
->n
.min
;
594 clock
.n
<= limit
->n
.max
; clock
.n
++) {
595 for (clock
.p1
= limit
->p1
.min
;
596 clock
.p1
<= limit
->p1
.max
; clock
.p1
++) {
599 pineview_clock(refclk
, &clock
);
600 if (!intel_PLL_is_valid(dev
, limit
,
604 clock
.p
!= match_clock
->p
)
607 this_err
= abs(clock
.dot
- target
);
608 if (this_err
< err
) {
617 return (err
!= target
);
621 g4x_find_best_dpll(const intel_limit_t
*limit
, struct drm_crtc
*crtc
,
622 int target
, int refclk
, intel_clock_t
*match_clock
,
623 intel_clock_t
*best_clock
)
625 struct drm_device
*dev
= crtc
->dev
;
629 /* approximately equals target * 0.00585 */
630 int err_most
= (target
>> 8) + (target
>> 9);
633 if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_LVDS
)) {
634 if (intel_is_dual_link_lvds(dev
))
635 clock
.p2
= limit
->p2
.p2_fast
;
637 clock
.p2
= limit
->p2
.p2_slow
;
639 if (target
< limit
->p2
.dot_limit
)
640 clock
.p2
= limit
->p2
.p2_slow
;
642 clock
.p2
= limit
->p2
.p2_fast
;
645 memset(best_clock
, 0, sizeof(*best_clock
));
646 max_n
= limit
->n
.max
;
647 /* based on hardware requirement, prefer smaller n to precision */
648 for (clock
.n
= limit
->n
.min
; clock
.n
<= max_n
; clock
.n
++) {
649 /* based on hardware requirement, prefere larger m1,m2 */
650 for (clock
.m1
= limit
->m1
.max
;
651 clock
.m1
>= limit
->m1
.min
; clock
.m1
--) {
652 for (clock
.m2
= limit
->m2
.max
;
653 clock
.m2
>= limit
->m2
.min
; clock
.m2
--) {
654 for (clock
.p1
= limit
->p1
.max
;
655 clock
.p1
>= limit
->p1
.min
; clock
.p1
--) {
658 i9xx_clock(refclk
, &clock
);
659 if (!intel_PLL_is_valid(dev
, limit
,
663 this_err
= abs(clock
.dot
- target
);
664 if (this_err
< err_most
) {
678 vlv_find_best_dpll(const intel_limit_t
*limit
, struct drm_crtc
*crtc
,
679 int target
, int refclk
, intel_clock_t
*match_clock
,
680 intel_clock_t
*best_clock
)
682 struct drm_device
*dev
= crtc
->dev
;
684 unsigned int bestppm
= 1000000;
685 /* min update 19.2 MHz */
686 int max_n
= min(limit
->n
.max
, refclk
/ 19200);
689 target
*= 5; /* fast clock */
691 memset(best_clock
, 0, sizeof(*best_clock
));
693 /* based on hardware requirement, prefer smaller n to precision */
694 for (clock
.n
= limit
->n
.min
; clock
.n
<= max_n
; clock
.n
++) {
695 for (clock
.p1
= limit
->p1
.max
; clock
.p1
>= limit
->p1
.min
; clock
.p1
--) {
696 for (clock
.p2
= limit
->p2
.p2_fast
; clock
.p2
>= limit
->p2
.p2_slow
;
697 clock
.p2
-= clock
.p2
> 10 ? 2 : 1) {
698 clock
.p
= clock
.p1
* clock
.p2
;
699 /* based on hardware requirement, prefer bigger m1,m2 values */
700 for (clock
.m1
= limit
->m1
.min
; clock
.m1
<= limit
->m1
.max
; clock
.m1
++) {
701 unsigned int ppm
, diff
;
703 clock
.m2
= DIV_ROUND_CLOSEST(target
* clock
.p
* clock
.n
,
706 vlv_clock(refclk
, &clock
);
708 if (!intel_PLL_is_valid(dev
, limit
,
712 diff
= abs(clock
.dot
- target
);
713 ppm
= div_u64(1000000ULL * diff
, target
);
715 if (ppm
< 100 && clock
.p
> best_clock
->p
) {
721 if (bestppm
>= 10 && ppm
< bestppm
- 10) {
734 bool intel_crtc_active(struct drm_crtc
*crtc
)
736 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
741 * We can ditch the adjusted_mode.crtc_clock check as soon
742 * as Haswell has gained clock readout/fastboot support.
744 * We can ditch the crtc->fb check as soon as we can
745 * properly reconstruct framebuffers.
747 return intel_crtc
->active
&& crtc
->fb
&&
748 intel_crtc
->config
.adjusted_mode
.crtc_clock
;
751 enum transcoder
intel_pipe_to_cpu_transcoder(struct drm_i915_private
*dev_priv
,
754 struct drm_crtc
*crtc
= dev_priv
->pipe_to_crtc_mapping
[pipe
];
755 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
757 return intel_crtc
->config
.cpu_transcoder
;
760 static void g4x_wait_for_vblank(struct drm_device
*dev
, int pipe
)
762 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
763 u32 frame
, frame_reg
= PIPE_FRMCOUNT_GM45(pipe
);
765 frame
= I915_READ(frame_reg
);
767 if (wait_for(I915_READ_NOTRACE(frame_reg
) != frame
, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
772 * intel_wait_for_vblank - wait for vblank on a given pipe
774 * @pipe: pipe to wait for
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
779 void intel_wait_for_vblank(struct drm_device
*dev
, int pipe
)
781 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
782 int pipestat_reg
= PIPESTAT(pipe
);
784 if (IS_G4X(dev
) || INTEL_INFO(dev
)->gen
>= 5) {
785 g4x_wait_for_vblank(dev
, pipe
);
789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
802 I915_WRITE(pipestat_reg
,
803 I915_READ(pipestat_reg
) | PIPE_VBLANK_INTERRUPT_STATUS
);
805 /* Wait for vblank interrupt bit to set */
806 if (wait_for(I915_READ(pipestat_reg
) &
807 PIPE_VBLANK_INTERRUPT_STATUS
,
809 DRM_DEBUG_KMS("vblank wait timed out\n");
812 static bool pipe_dsl_stopped(struct drm_device
*dev
, enum pipe pipe
)
814 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
815 u32 reg
= PIPEDSL(pipe
);
820 line_mask
= DSL_LINEMASK_GEN2
;
822 line_mask
= DSL_LINEMASK_GEN3
;
824 line1
= I915_READ(reg
) & line_mask
;
826 line2
= I915_READ(reg
) & line_mask
;
828 return line1
== line2
;
832 * intel_wait_for_pipe_off - wait for pipe to turn off
834 * @pipe: pipe to wait for
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
841 * wait for the pipe register state bit to turn off
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
848 void intel_wait_for_pipe_off(struct drm_device
*dev
, int pipe
)
850 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
851 enum transcoder cpu_transcoder
= intel_pipe_to_cpu_transcoder(dev_priv
,
854 if (INTEL_INFO(dev
)->gen
>= 4) {
855 int reg
= PIPECONF(cpu_transcoder
);
857 /* Wait for the Pipe State to go off */
858 if (wait_for((I915_READ(reg
) & I965_PIPECONF_ACTIVE
) == 0,
860 WARN(1, "pipe_off wait timed out\n");
862 /* Wait for the display line to settle */
863 if (wait_for(pipe_dsl_stopped(dev
, pipe
), 100))
864 WARN(1, "pipe_off wait timed out\n");
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
873 * Returns true if @port is connected, false otherwise.
875 bool ibx_digital_port_connected(struct drm_i915_private
*dev_priv
,
876 struct intel_digital_port
*port
)
880 if (HAS_PCH_IBX(dev_priv
->dev
)) {
883 bit
= SDE_PORTB_HOTPLUG
;
886 bit
= SDE_PORTC_HOTPLUG
;
889 bit
= SDE_PORTD_HOTPLUG
;
897 bit
= SDE_PORTB_HOTPLUG_CPT
;
900 bit
= SDE_PORTC_HOTPLUG_CPT
;
903 bit
= SDE_PORTD_HOTPLUG_CPT
;
910 return I915_READ(SDEISR
) & bit
;
913 static const char *state_string(bool enabled
)
915 return enabled
? "on" : "off";
918 /* Only for pre-ILK configs */
919 void assert_pll(struct drm_i915_private
*dev_priv
,
920 enum pipe pipe
, bool state
)
927 val
= I915_READ(reg
);
928 cur_state
= !!(val
& DPLL_VCO_ENABLE
);
929 WARN(cur_state
!= state
,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state
), state_string(cur_state
));
934 /* XXX: the dsi pll is shared between MIPI DSI ports */
935 static void assert_dsi_pll(struct drm_i915_private
*dev_priv
, bool state
)
940 mutex_lock(&dev_priv
->dpio_lock
);
941 val
= vlv_cck_read(dev_priv
, CCK_REG_DSI_PLL_CONTROL
);
942 mutex_unlock(&dev_priv
->dpio_lock
);
944 cur_state
= val
& DSI_PLL_VCO_EN
;
945 WARN(cur_state
!= state
,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state
), state_string(cur_state
));
949 #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950 #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
952 struct intel_shared_dpll
*
953 intel_crtc_to_shared_dpll(struct intel_crtc
*crtc
)
955 struct drm_i915_private
*dev_priv
= crtc
->base
.dev
->dev_private
;
957 if (crtc
->config
.shared_dpll
< 0)
960 return &dev_priv
->shared_dplls
[crtc
->config
.shared_dpll
];
964 void assert_shared_dpll(struct drm_i915_private
*dev_priv
,
965 struct intel_shared_dpll
*pll
,
969 struct intel_dpll_hw_state hw_state
;
971 if (HAS_PCH_LPT(dev_priv
->dev
)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
977 "asserting DPLL %s with no DPLL\n", state_string(state
)))
980 cur_state
= pll
->get_hw_state(dev_priv
, pll
, &hw_state
);
981 WARN(cur_state
!= state
,
982 "%s assertion failure (expected %s, current %s)\n",
983 pll
->name
, state_string(state
), state_string(cur_state
));
986 static void assert_fdi_tx(struct drm_i915_private
*dev_priv
,
987 enum pipe pipe
, bool state
)
992 enum transcoder cpu_transcoder
= intel_pipe_to_cpu_transcoder(dev_priv
,
995 if (HAS_DDI(dev_priv
->dev
)) {
996 /* DDI does not have a specific FDI_TX register */
997 reg
= TRANS_DDI_FUNC_CTL(cpu_transcoder
);
998 val
= I915_READ(reg
);
999 cur_state
= !!(val
& TRANS_DDI_FUNC_ENABLE
);
1001 reg
= FDI_TX_CTL(pipe
);
1002 val
= I915_READ(reg
);
1003 cur_state
= !!(val
& FDI_TX_ENABLE
);
1005 WARN(cur_state
!= state
,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state
), state_string(cur_state
));
1009 #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010 #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1012 static void assert_fdi_rx(struct drm_i915_private
*dev_priv
,
1013 enum pipe pipe
, bool state
)
1019 reg
= FDI_RX_CTL(pipe
);
1020 val
= I915_READ(reg
);
1021 cur_state
= !!(val
& FDI_RX_ENABLE
);
1022 WARN(cur_state
!= state
,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state
), state_string(cur_state
));
1026 #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027 #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1029 static void assert_fdi_tx_pll_enabled(struct drm_i915_private
*dev_priv
,
1035 /* ILK FDI PLL is always enabled */
1036 if (INTEL_INFO(dev_priv
->dev
)->gen
== 5)
1039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1040 if (HAS_DDI(dev_priv
->dev
))
1043 reg
= FDI_TX_CTL(pipe
);
1044 val
= I915_READ(reg
);
1045 WARN(!(val
& FDI_TX_PLL_ENABLE
), "FDI TX PLL assertion failure, should be active but is disabled\n");
1048 void assert_fdi_rx_pll(struct drm_i915_private
*dev_priv
,
1049 enum pipe pipe
, bool state
)
1055 reg
= FDI_RX_CTL(pipe
);
1056 val
= I915_READ(reg
);
1057 cur_state
= !!(val
& FDI_RX_PLL_ENABLE
);
1058 WARN(cur_state
!= state
,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state
), state_string(cur_state
));
1063 static void assert_panel_unlocked(struct drm_i915_private
*dev_priv
,
1066 int pp_reg
, lvds_reg
;
1068 enum pipe panel_pipe
= PIPE_A
;
1071 if (HAS_PCH_SPLIT(dev_priv
->dev
)) {
1072 pp_reg
= PCH_PP_CONTROL
;
1073 lvds_reg
= PCH_LVDS
;
1075 pp_reg
= PP_CONTROL
;
1079 val
= I915_READ(pp_reg
);
1080 if (!(val
& PANEL_POWER_ON
) ||
1081 ((val
& PANEL_UNLOCK_REGS
) == PANEL_UNLOCK_REGS
))
1084 if (I915_READ(lvds_reg
) & LVDS_PIPEB_SELECT
)
1085 panel_pipe
= PIPE_B
;
1087 WARN(panel_pipe
== pipe
&& locked
,
1088 "panel assertion failure, pipe %c regs locked\n",
1092 static void assert_cursor(struct drm_i915_private
*dev_priv
,
1093 enum pipe pipe
, bool state
)
1095 struct drm_device
*dev
= dev_priv
->dev
;
1098 if (IS_IVYBRIDGE(dev
) || IS_HASWELL(dev
))
1099 cur_state
= I915_READ(CURCNTR_IVB(pipe
)) & CURSOR_MODE
;
1100 else if (IS_845G(dev
) || IS_I865G(dev
))
1101 cur_state
= I915_READ(_CURACNTR
) & CURSOR_ENABLE
;
1103 cur_state
= I915_READ(CURCNTR(pipe
)) & CURSOR_MODE
;
1105 WARN(cur_state
!= state
,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe
), state_string(state
), state_string(cur_state
));
1109 #define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110 #define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1112 void assert_pipe(struct drm_i915_private
*dev_priv
,
1113 enum pipe pipe
, bool state
)
1118 enum transcoder cpu_transcoder
= intel_pipe_to_cpu_transcoder(dev_priv
,
1121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe
== PIPE_A
&& dev_priv
->quirks
& QUIRK_PIPEA_FORCE
)
1125 if (!intel_display_power_enabled(dev_priv
->dev
,
1126 POWER_DOMAIN_TRANSCODER(cpu_transcoder
))) {
1129 reg
= PIPECONF(cpu_transcoder
);
1130 val
= I915_READ(reg
);
1131 cur_state
= !!(val
& PIPECONF_ENABLE
);
1134 WARN(cur_state
!= state
,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
1136 pipe_name(pipe
), state_string(state
), state_string(cur_state
));
1139 static void assert_plane(struct drm_i915_private
*dev_priv
,
1140 enum plane plane
, bool state
)
1146 reg
= DSPCNTR(plane
);
1147 val
= I915_READ(reg
);
1148 cur_state
= !!(val
& DISPLAY_PLANE_ENABLE
);
1149 WARN(cur_state
!= state
,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane
), state_string(state
), state_string(cur_state
));
1154 #define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155 #define assert_plane_disabled(d, p) assert_plane(d, p, false)
1157 static void assert_planes_disabled(struct drm_i915_private
*dev_priv
,
1160 struct drm_device
*dev
= dev_priv
->dev
;
1165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev
)->gen
>= 4) {
1167 reg
= DSPCNTR(pipe
);
1168 val
= I915_READ(reg
);
1169 WARN((val
& DISPLAY_PLANE_ENABLE
),
1170 "plane %c assertion failure, should be disabled but not\n",
1175 /* Need to check both planes against the pipe */
1178 val
= I915_READ(reg
);
1179 cur_pipe
= (val
& DISPPLANE_SEL_PIPE_MASK
) >>
1180 DISPPLANE_SEL_PIPE_SHIFT
;
1181 WARN((val
& DISPLAY_PLANE_ENABLE
) && pipe
== cur_pipe
,
1182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i
), pipe_name(pipe
));
1187 static void assert_sprites_disabled(struct drm_i915_private
*dev_priv
,
1190 struct drm_device
*dev
= dev_priv
->dev
;
1194 if (IS_VALLEYVIEW(dev
)) {
1195 for (i
= 0; i
< INTEL_INFO(dev
)->num_sprites
; i
++) {
1196 reg
= SPCNTR(pipe
, i
);
1197 val
= I915_READ(reg
);
1198 WARN((val
& SP_ENABLE
),
1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1200 sprite_name(pipe
, i
), pipe_name(pipe
));
1202 } else if (INTEL_INFO(dev
)->gen
>= 7) {
1204 val
= I915_READ(reg
);
1205 WARN((val
& SPRITE_ENABLE
),
1206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1207 plane_name(pipe
), pipe_name(pipe
));
1208 } else if (INTEL_INFO(dev
)->gen
>= 5) {
1209 reg
= DVSCNTR(pipe
);
1210 val
= I915_READ(reg
);
1211 WARN((val
& DVS_ENABLE
),
1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe
), pipe_name(pipe
));
1217 static void ibx_assert_pch_refclk_enabled(struct drm_i915_private
*dev_priv
)
1222 WARN_ON(!(HAS_PCH_IBX(dev_priv
->dev
) || HAS_PCH_CPT(dev_priv
->dev
)));
1224 val
= I915_READ(PCH_DREF_CONTROL
);
1225 enabled
= !!(val
& (DREF_SSC_SOURCE_MASK
| DREF_NONSPREAD_SOURCE_MASK
|
1226 DREF_SUPERSPREAD_SOURCE_MASK
));
1227 WARN(!enabled
, "PCH refclk assertion failure, should be active but is disabled\n");
1230 static void assert_pch_transcoder_disabled(struct drm_i915_private
*dev_priv
,
1237 reg
= PCH_TRANSCONF(pipe
);
1238 val
= I915_READ(reg
);
1239 enabled
= !!(val
& TRANS_ENABLE
);
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1245 static bool dp_pipe_enabled(struct drm_i915_private
*dev_priv
,
1246 enum pipe pipe
, u32 port_sel
, u32 val
)
1248 if ((val
& DP_PORT_EN
) == 0)
1251 if (HAS_PCH_CPT(dev_priv
->dev
)) {
1252 u32 trans_dp_ctl_reg
= TRANS_DP_CTL(pipe
);
1253 u32 trans_dp_ctl
= I915_READ(trans_dp_ctl_reg
);
1254 if ((trans_dp_ctl
& TRANS_DP_PORT_SEL_MASK
) != port_sel
)
1257 if ((val
& DP_PIPE_MASK
) != (pipe
<< 30))
1263 static bool hdmi_pipe_enabled(struct drm_i915_private
*dev_priv
,
1264 enum pipe pipe
, u32 val
)
1266 if ((val
& SDVO_ENABLE
) == 0)
1269 if (HAS_PCH_CPT(dev_priv
->dev
)) {
1270 if ((val
& SDVO_PIPE_SEL_MASK_CPT
) != SDVO_PIPE_SEL_CPT(pipe
))
1273 if ((val
& SDVO_PIPE_SEL_MASK
) != SDVO_PIPE_SEL(pipe
))
1279 static bool lvds_pipe_enabled(struct drm_i915_private
*dev_priv
,
1280 enum pipe pipe
, u32 val
)
1282 if ((val
& LVDS_PORT_EN
) == 0)
1285 if (HAS_PCH_CPT(dev_priv
->dev
)) {
1286 if ((val
& PORT_TRANS_SEL_MASK
) != PORT_TRANS_SEL_CPT(pipe
))
1289 if ((val
& LVDS_PIPE_MASK
) != LVDS_PIPE(pipe
))
1295 static bool adpa_pipe_enabled(struct drm_i915_private
*dev_priv
,
1296 enum pipe pipe
, u32 val
)
1298 if ((val
& ADPA_DAC_ENABLE
) == 0)
1300 if (HAS_PCH_CPT(dev_priv
->dev
)) {
1301 if ((val
& PORT_TRANS_SEL_MASK
) != PORT_TRANS_SEL_CPT(pipe
))
1304 if ((val
& ADPA_PIPE_SELECT_MASK
) != ADPA_PIPE_SELECT(pipe
))
1310 static void assert_pch_dp_disabled(struct drm_i915_private
*dev_priv
,
1311 enum pipe pipe
, int reg
, u32 port_sel
)
1313 u32 val
= I915_READ(reg
);
1314 WARN(dp_pipe_enabled(dev_priv
, pipe
, port_sel
, val
),
1315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
1316 reg
, pipe_name(pipe
));
1318 WARN(HAS_PCH_IBX(dev_priv
->dev
) && (val
& DP_PORT_EN
) == 0
1319 && (val
& DP_PIPEB_SELECT
),
1320 "IBX PCH dp port still using transcoder B\n");
1323 static void assert_pch_hdmi_disabled(struct drm_i915_private
*dev_priv
,
1324 enum pipe pipe
, int reg
)
1326 u32 val
= I915_READ(reg
);
1327 WARN(hdmi_pipe_enabled(dev_priv
, pipe
, val
),
1328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
1329 reg
, pipe_name(pipe
));
1331 WARN(HAS_PCH_IBX(dev_priv
->dev
) && (val
& SDVO_ENABLE
) == 0
1332 && (val
& SDVO_PIPE_B_SELECT
),
1333 "IBX PCH hdmi port still using transcoder B\n");
1336 static void assert_pch_ports_disabled(struct drm_i915_private
*dev_priv
,
1342 assert_pch_dp_disabled(dev_priv
, pipe
, PCH_DP_B
, TRANS_DP_PORT_SEL_B
);
1343 assert_pch_dp_disabled(dev_priv
, pipe
, PCH_DP_C
, TRANS_DP_PORT_SEL_C
);
1344 assert_pch_dp_disabled(dev_priv
, pipe
, PCH_DP_D
, TRANS_DP_PORT_SEL_D
);
1347 val
= I915_READ(reg
);
1348 WARN(adpa_pipe_enabled(dev_priv
, pipe
, val
),
1349 "PCH VGA enabled on transcoder %c, should be disabled\n",
1353 val
= I915_READ(reg
);
1354 WARN(lvds_pipe_enabled(dev_priv
, pipe
, val
),
1355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
1358 assert_pch_hdmi_disabled(dev_priv
, pipe
, PCH_HDMIB
);
1359 assert_pch_hdmi_disabled(dev_priv
, pipe
, PCH_HDMIC
);
1360 assert_pch_hdmi_disabled(dev_priv
, pipe
, PCH_HDMID
);
1363 static void intel_init_dpio(struct drm_device
*dev
)
1365 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1367 if (!IS_VALLEYVIEW(dev
))
1370 DPIO_PHY_IOSF_PORT(DPIO_PHY0
) = IOSF_PORT_DPIO
;
1373 static void intel_reset_dpio(struct drm_device
*dev
)
1375 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1377 if (!IS_VALLEYVIEW(dev
))
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1384 I915_WRITE(DPLL(PIPE_B
), I915_READ(DPLL(PIPE_B
)) |
1385 DPLL_REFA_CLK_ENABLE_VLV
|
1386 DPLL_INTEGRATED_CRI_CLK_VLV
);
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1398 I915_WRITE(DPIO_CTL
, I915_READ(DPIO_CTL
) | DPIO_CMNRST
);
1401 static void vlv_enable_pll(struct intel_crtc
*crtc
)
1403 struct drm_device
*dev
= crtc
->base
.dev
;
1404 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1405 int reg
= DPLL(crtc
->pipe
);
1406 u32 dpll
= crtc
->config
.dpll_hw_state
.dpll
;
1408 assert_pipe_disabled(dev_priv
, crtc
->pipe
);
1410 /* No really, not for ILK+ */
1411 BUG_ON(!IS_VALLEYVIEW(dev_priv
->dev
));
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv
->dev
) && !IS_I830(dev_priv
->dev
))
1415 assert_panel_unlocked(dev_priv
, crtc
->pipe
);
1417 I915_WRITE(reg
, dpll
);
1421 if (wait_for(((I915_READ(reg
) & DPLL_LOCK_VLV
) == DPLL_LOCK_VLV
), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc
->pipe
);
1424 I915_WRITE(DPLL_MD(crtc
->pipe
), crtc
->config
.dpll_hw_state
.dpll_md
);
1425 POSTING_READ(DPLL_MD(crtc
->pipe
));
1427 /* We do this three times for luck */
1428 I915_WRITE(reg
, dpll
);
1430 udelay(150); /* wait for warmup */
1431 I915_WRITE(reg
, dpll
);
1433 udelay(150); /* wait for warmup */
1434 I915_WRITE(reg
, dpll
);
1436 udelay(150); /* wait for warmup */
1439 static void i9xx_enable_pll(struct intel_crtc
*crtc
)
1441 struct drm_device
*dev
= crtc
->base
.dev
;
1442 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1443 int reg
= DPLL(crtc
->pipe
);
1444 u32 dpll
= crtc
->config
.dpll_hw_state
.dpll
;
1446 assert_pipe_disabled(dev_priv
, crtc
->pipe
);
1448 /* No really, not for ILK+ */
1449 BUG_ON(INTEL_INFO(dev
)->gen
>= 5);
1451 /* PLL is protected by panel, make sure we can write it */
1452 if (IS_MOBILE(dev
) && !IS_I830(dev
))
1453 assert_panel_unlocked(dev_priv
, crtc
->pipe
);
1455 I915_WRITE(reg
, dpll
);
1457 /* Wait for the clocks to stabilize. */
1461 if (INTEL_INFO(dev
)->gen
>= 4) {
1462 I915_WRITE(DPLL_MD(crtc
->pipe
),
1463 crtc
->config
.dpll_hw_state
.dpll_md
);
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1468 * So write it again.
1470 I915_WRITE(reg
, dpll
);
1473 /* We do this three times for luck */
1474 I915_WRITE(reg
, dpll
);
1476 udelay(150); /* wait for warmup */
1477 I915_WRITE(reg
, dpll
);
1479 udelay(150); /* wait for warmup */
1480 I915_WRITE(reg
, dpll
);
1482 udelay(150); /* wait for warmup */
1486 * i9xx_disable_pll - disable a PLL
1487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1492 * Note! This is for pre-ILK only.
1494 static void i9xx_disable_pll(struct drm_i915_private
*dev_priv
, enum pipe pipe
)
1496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe
== PIPE_A
&& (dev_priv
->quirks
& QUIRK_PIPEA_FORCE
))
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv
, pipe
);
1503 I915_WRITE(DPLL(pipe
), 0);
1504 POSTING_READ(DPLL(pipe
));
1507 static void vlv_disable_pll(struct drm_i915_private
*dev_priv
, enum pipe pipe
)
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv
, pipe
);
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1519 val
= DPLL_INTEGRATED_CRI_CLK_VLV
| DPLL_REFA_CLK_ENABLE_VLV
;
1520 I915_WRITE(DPLL(pipe
), val
);
1521 POSTING_READ(DPLL(pipe
));
1524 void vlv_wait_port_ready(struct drm_i915_private
*dev_priv
,
1525 struct intel_digital_port
*dport
)
1529 switch (dport
->port
) {
1531 port_mask
= DPLL_PORTB_READY_MASK
;
1534 port_mask
= DPLL_PORTC_READY_MASK
;
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask
) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1542 port_name(dport
->port
), I915_READ(DPLL(0)));
1546 * ironlake_enable_shared_dpll - enable PCH PLL
1547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1553 static void ironlake_enable_shared_dpll(struct intel_crtc
*crtc
)
1555 struct drm_device
*dev
= crtc
->base
.dev
;
1556 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1557 struct intel_shared_dpll
*pll
= intel_crtc_to_shared_dpll(crtc
);
1559 /* PCH PLLs only available on ILK, SNB and IVB */
1560 BUG_ON(INTEL_INFO(dev
)->gen
< 5);
1561 if (WARN_ON(pll
== NULL
))
1564 if (WARN_ON(pll
->refcount
== 0))
1567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll
->name
, pll
->active
, pll
->on
,
1569 crtc
->base
.base
.id
);
1571 if (pll
->active
++) {
1573 assert_shared_dpll_enabled(dev_priv
, pll
);
1578 DRM_DEBUG_KMS("enabling %s\n", pll
->name
);
1579 pll
->enable(dev_priv
, pll
);
1583 static void intel_disable_shared_dpll(struct intel_crtc
*crtc
)
1585 struct drm_device
*dev
= crtc
->base
.dev
;
1586 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1587 struct intel_shared_dpll
*pll
= intel_crtc_to_shared_dpll(crtc
);
1589 /* PCH only available on ILK+ */
1590 BUG_ON(INTEL_INFO(dev
)->gen
< 5);
1591 if (WARN_ON(pll
== NULL
))
1594 if (WARN_ON(pll
->refcount
== 0))
1597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll
->name
, pll
->active
, pll
->on
,
1599 crtc
->base
.base
.id
);
1601 if (WARN_ON(pll
->active
== 0)) {
1602 assert_shared_dpll_disabled(dev_priv
, pll
);
1606 assert_shared_dpll_enabled(dev_priv
, pll
);
1611 DRM_DEBUG_KMS("disabling %s\n", pll
->name
);
1612 pll
->disable(dev_priv
, pll
);
1616 static void ironlake_enable_pch_transcoder(struct drm_i915_private
*dev_priv
,
1619 struct drm_device
*dev
= dev_priv
->dev
;
1620 struct drm_crtc
*crtc
= dev_priv
->pipe_to_crtc_mapping
[pipe
];
1621 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
1622 uint32_t reg
, val
, pipeconf_val
;
1624 /* PCH only available on ILK+ */
1625 BUG_ON(INTEL_INFO(dev
)->gen
< 5);
1627 /* Make sure PCH DPLL is enabled */
1628 assert_shared_dpll_enabled(dev_priv
,
1629 intel_crtc_to_shared_dpll(intel_crtc
));
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv
, pipe
);
1633 assert_fdi_rx_enabled(dev_priv
, pipe
);
1635 if (HAS_PCH_CPT(dev
)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg
= TRANS_CHICKEN2(pipe
);
1639 val
= I915_READ(reg
);
1640 val
|= TRANS_CHICKEN2_TIMING_OVERRIDE
;
1641 I915_WRITE(reg
, val
);
1644 reg
= PCH_TRANSCONF(pipe
);
1645 val
= I915_READ(reg
);
1646 pipeconf_val
= I915_READ(PIPECONF(pipe
));
1648 if (HAS_PCH_IBX(dev_priv
->dev
)) {
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1653 val
&= ~PIPECONF_BPC_MASK
;
1654 val
|= pipeconf_val
& PIPECONF_BPC_MASK
;
1657 val
&= ~TRANS_INTERLACE_MASK
;
1658 if ((pipeconf_val
& PIPECONF_INTERLACE_MASK
) == PIPECONF_INTERLACED_ILK
)
1659 if (HAS_PCH_IBX(dev_priv
->dev
) &&
1660 intel_pipe_has_type(crtc
, INTEL_OUTPUT_SDVO
))
1661 val
|= TRANS_LEGACY_INTERLACED_ILK
;
1663 val
|= TRANS_INTERLACED
;
1665 val
|= TRANS_PROGRESSIVE
;
1667 I915_WRITE(reg
, val
| TRANS_ENABLE
);
1668 if (wait_for(I915_READ(reg
) & TRANS_STATE_ENABLE
, 100))
1669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe
));
1672 static void lpt_enable_pch_transcoder(struct drm_i915_private
*dev_priv
,
1673 enum transcoder cpu_transcoder
)
1675 u32 val
, pipeconf_val
;
1677 /* PCH only available on ILK+ */
1678 BUG_ON(INTEL_INFO(dev_priv
->dev
)->gen
< 5);
1680 /* FDI must be feeding us bits for PCH ports */
1681 assert_fdi_tx_enabled(dev_priv
, (enum pipe
) cpu_transcoder
);
1682 assert_fdi_rx_enabled(dev_priv
, TRANSCODER_A
);
1684 /* Workaround: set timing override bit. */
1685 val
= I915_READ(_TRANSA_CHICKEN2
);
1686 val
|= TRANS_CHICKEN2_TIMING_OVERRIDE
;
1687 I915_WRITE(_TRANSA_CHICKEN2
, val
);
1690 pipeconf_val
= I915_READ(PIPECONF(cpu_transcoder
));
1692 if ((pipeconf_val
& PIPECONF_INTERLACE_MASK_HSW
) ==
1693 PIPECONF_INTERLACED_ILK
)
1694 val
|= TRANS_INTERLACED
;
1696 val
|= TRANS_PROGRESSIVE
;
1698 I915_WRITE(LPT_TRANSCONF
, val
);
1699 if (wait_for(I915_READ(LPT_TRANSCONF
) & TRANS_STATE_ENABLE
, 100))
1700 DRM_ERROR("Failed to enable PCH transcoder\n");
1703 static void ironlake_disable_pch_transcoder(struct drm_i915_private
*dev_priv
,
1706 struct drm_device
*dev
= dev_priv
->dev
;
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv
, pipe
);
1711 assert_fdi_rx_disabled(dev_priv
, pipe
);
1713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv
, pipe
);
1716 reg
= PCH_TRANSCONF(pipe
);
1717 val
= I915_READ(reg
);
1718 val
&= ~TRANS_ENABLE
;
1719 I915_WRITE(reg
, val
);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg
) & TRANS_STATE_ENABLE
) == 0, 50))
1722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe
));
1724 if (!HAS_PCH_IBX(dev
)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg
= TRANS_CHICKEN2(pipe
);
1727 val
= I915_READ(reg
);
1728 val
&= ~TRANS_CHICKEN2_TIMING_OVERRIDE
;
1729 I915_WRITE(reg
, val
);
1733 static void lpt_disable_pch_transcoder(struct drm_i915_private
*dev_priv
)
1737 val
= I915_READ(LPT_TRANSCONF
);
1738 val
&= ~TRANS_ENABLE
;
1739 I915_WRITE(LPT_TRANSCONF
, val
);
1740 /* wait for PCH transcoder off, transcoder state */
1741 if (wait_for((I915_READ(LPT_TRANSCONF
) & TRANS_STATE_ENABLE
) == 0, 50))
1742 DRM_ERROR("Failed to disable PCH transcoder\n");
1744 /* Workaround: clear timing override bit. */
1745 val
= I915_READ(_TRANSA_CHICKEN2
);
1746 val
&= ~TRANS_CHICKEN2_TIMING_OVERRIDE
;
1747 I915_WRITE(_TRANSA_CHICKEN2
, val
);
1751 * intel_enable_pipe - enable a pipe, asserting requirements
1752 * @crtc: crtc responsible for the pipe
1754 * Enable @crtc's pipe, making sure that various hardware specific requirements
1755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1757 static void intel_enable_pipe(struct intel_crtc
*crtc
)
1759 struct drm_device
*dev
= crtc
->base
.dev
;
1760 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1761 enum pipe pipe
= crtc
->pipe
;
1762 enum transcoder cpu_transcoder
= intel_pipe_to_cpu_transcoder(dev_priv
,
1764 enum pipe pch_transcoder
;
1768 assert_planes_disabled(dev_priv
, pipe
);
1769 assert_cursor_disabled(dev_priv
, pipe
);
1770 assert_sprites_disabled(dev_priv
, pipe
);
1772 if (HAS_PCH_LPT(dev_priv
->dev
))
1773 pch_transcoder
= TRANSCODER_A
;
1775 pch_transcoder
= pipe
;
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1782 if (!HAS_PCH_SPLIT(dev_priv
->dev
))
1783 if (intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_DSI
))
1784 assert_dsi_pll_enabled(dev_priv
);
1786 assert_pll_enabled(dev_priv
, pipe
);
1788 if (crtc
->config
.has_pch_encoder
) {
1789 /* if driving the PCH, we need FDI enabled */
1790 assert_fdi_rx_pll_enabled(dev_priv
, pch_transcoder
);
1791 assert_fdi_tx_pll_enabled(dev_priv
,
1792 (enum pipe
) cpu_transcoder
);
1794 /* FIXME: assert CPU port conditions for SNB+ */
1797 reg
= PIPECONF(cpu_transcoder
);
1798 val
= I915_READ(reg
);
1799 if (val
& PIPECONF_ENABLE
) {
1800 WARN_ON(!(pipe
== PIPE_A
&&
1801 dev_priv
->quirks
& QUIRK_PIPEA_FORCE
));
1805 I915_WRITE(reg
, val
| PIPECONF_ENABLE
);
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1813 * TODO: audit the previous gens.
1815 if (INTEL_INFO(dev
)->gen
<= 7 && !IS_HASWELL(dev
))
1816 intel_wait_for_vblank(dev_priv
->dev
, pipe
);
1820 * intel_disable_pipe - disable a pipe, asserting requirements
1821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1827 * @pipe should be %PIPE_A or %PIPE_B.
1829 * Will wait until the pipe has shut down before returning.
1831 static void intel_disable_pipe(struct drm_i915_private
*dev_priv
,
1834 enum transcoder cpu_transcoder
= intel_pipe_to_cpu_transcoder(dev_priv
,
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1843 assert_planes_disabled(dev_priv
, pipe
);
1844 assert_cursor_disabled(dev_priv
, pipe
);
1845 assert_sprites_disabled(dev_priv
, pipe
);
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe
== PIPE_A
&& (dev_priv
->quirks
& QUIRK_PIPEA_FORCE
))
1851 reg
= PIPECONF(cpu_transcoder
);
1852 val
= I915_READ(reg
);
1853 if ((val
& PIPECONF_ENABLE
) == 0)
1856 I915_WRITE(reg
, val
& ~PIPECONF_ENABLE
);
1857 intel_wait_for_pipe_off(dev_priv
->dev
, pipe
);
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1864 void intel_flush_primary_plane(struct drm_i915_private
*dev_priv
,
1867 struct drm_device
*dev
= dev_priv
->dev
;
1868 u32 reg
= INTEL_INFO(dev
)->gen
>= 4 ? DSPSURF(plane
) : DSPADDR(plane
);
1870 I915_WRITE(reg
, I915_READ(reg
));
1875 * intel_enable_primary_plane - enable the primary plane on a given pipe
1876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1882 static void intel_enable_primary_plane(struct drm_i915_private
*dev_priv
,
1883 enum plane plane
, enum pipe pipe
)
1885 struct intel_crtc
*intel_crtc
=
1886 to_intel_crtc(dev_priv
->pipe_to_crtc_mapping
[pipe
]);
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv
, pipe
);
1893 WARN(intel_crtc
->primary_enabled
, "Primary plane already enabled\n");
1895 intel_crtc
->primary_enabled
= true;
1897 reg
= DSPCNTR(plane
);
1898 val
= I915_READ(reg
);
1899 if (val
& DISPLAY_PLANE_ENABLE
)
1902 I915_WRITE(reg
, val
| DISPLAY_PLANE_ENABLE
);
1903 intel_flush_primary_plane(dev_priv
, plane
);
1904 intel_wait_for_vblank(dev_priv
->dev
, pipe
);
1908 * intel_disable_primary_plane - disable the primary plane
1909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1913 * Disable @plane; should be an independent operation.
1915 static void intel_disable_primary_plane(struct drm_i915_private
*dev_priv
,
1916 enum plane plane
, enum pipe pipe
)
1918 struct intel_crtc
*intel_crtc
=
1919 to_intel_crtc(dev_priv
->pipe_to_crtc_mapping
[pipe
]);
1923 WARN(!intel_crtc
->primary_enabled
, "Primary plane already disabled\n");
1925 intel_crtc
->primary_enabled
= false;
1927 reg
= DSPCNTR(plane
);
1928 val
= I915_READ(reg
);
1929 if ((val
& DISPLAY_PLANE_ENABLE
) == 0)
1932 I915_WRITE(reg
, val
& ~DISPLAY_PLANE_ENABLE
);
1933 intel_flush_primary_plane(dev_priv
, plane
);
1934 intel_wait_for_vblank(dev_priv
->dev
, pipe
);
1937 static bool need_vtd_wa(struct drm_device
*dev
)
1939 #ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev
)->gen
>= 6 && intel_iommu_gfx_mapped
)
1946 static int intel_align_height(struct drm_device
*dev
, int height
, bool tiled
)
1950 tile_height
= tiled
? (IS_GEN2(dev
) ? 16 : 8) : 1;
1951 return ALIGN(height
, tile_height
);
1955 intel_pin_and_fence_fb_obj(struct drm_device
*dev
,
1956 struct drm_i915_gem_object
*obj
,
1957 struct intel_ring_buffer
*pipelined
)
1959 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1963 switch (obj
->tiling_mode
) {
1964 case I915_TILING_NONE
:
1965 if (IS_BROADWATER(dev
) || IS_CRESTLINE(dev
))
1966 alignment
= 128 * 1024;
1967 else if (INTEL_INFO(dev
)->gen
>= 4)
1968 alignment
= 4 * 1024;
1970 alignment
= 64 * 1024;
1973 /* pin() will align the object as required by fence */
1977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
1983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1988 if (need_vtd_wa(dev
) && alignment
< 256 * 1024)
1989 alignment
= 256 * 1024;
1991 dev_priv
->mm
.interruptible
= false;
1992 ret
= i915_gem_object_pin_to_display_plane(obj
, alignment
, pipelined
);
1994 goto err_interruptible
;
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2001 ret
= i915_gem_object_get_fence(obj
);
2005 i915_gem_object_pin_fence(obj
);
2007 dev_priv
->mm
.interruptible
= true;
2011 i915_gem_object_unpin_from_display_plane(obj
);
2013 dev_priv
->mm
.interruptible
= true;
2017 void intel_unpin_fb_obj(struct drm_i915_gem_object
*obj
)
2019 i915_gem_object_unpin_fence(obj
);
2020 i915_gem_object_unpin_from_display_plane(obj
);
2023 /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
2025 unsigned long intel_gen4_compute_page_offset(int *x
, int *y
,
2026 unsigned int tiling_mode
,
2030 if (tiling_mode
!= I915_TILING_NONE
) {
2031 unsigned int tile_rows
, tiles
;
2036 tiles
= *x
/ (512/cpp
);
2039 return tile_rows
* pitch
* 8 + tiles
* 4096;
2041 unsigned int offset
;
2043 offset
= *y
* pitch
+ *x
* cpp
;
2045 *x
= (offset
& 4095) / cpp
;
2046 return offset
& -4096;
2050 static int i9xx_update_plane(struct drm_crtc
*crtc
, struct drm_framebuffer
*fb
,
2053 struct drm_device
*dev
= crtc
->dev
;
2054 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2055 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
2056 struct intel_framebuffer
*intel_fb
;
2057 struct drm_i915_gem_object
*obj
;
2058 int plane
= intel_crtc
->plane
;
2059 unsigned long linear_offset
;
2068 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane
));
2072 intel_fb
= to_intel_framebuffer(fb
);
2073 obj
= intel_fb
->obj
;
2075 reg
= DSPCNTR(plane
);
2076 dspcntr
= I915_READ(reg
);
2077 /* Mask out pixel format bits in case we change it */
2078 dspcntr
&= ~DISPPLANE_PIXFORMAT_MASK
;
2079 switch (fb
->pixel_format
) {
2081 dspcntr
|= DISPPLANE_8BPP
;
2083 case DRM_FORMAT_XRGB1555
:
2084 case DRM_FORMAT_ARGB1555
:
2085 dspcntr
|= DISPPLANE_BGRX555
;
2087 case DRM_FORMAT_RGB565
:
2088 dspcntr
|= DISPPLANE_BGRX565
;
2090 case DRM_FORMAT_XRGB8888
:
2091 case DRM_FORMAT_ARGB8888
:
2092 dspcntr
|= DISPPLANE_BGRX888
;
2094 case DRM_FORMAT_XBGR8888
:
2095 case DRM_FORMAT_ABGR8888
:
2096 dspcntr
|= DISPPLANE_RGBX888
;
2098 case DRM_FORMAT_XRGB2101010
:
2099 case DRM_FORMAT_ARGB2101010
:
2100 dspcntr
|= DISPPLANE_BGRX101010
;
2102 case DRM_FORMAT_XBGR2101010
:
2103 case DRM_FORMAT_ABGR2101010
:
2104 dspcntr
|= DISPPLANE_RGBX101010
;
2110 if (INTEL_INFO(dev
)->gen
>= 4) {
2111 if (obj
->tiling_mode
!= I915_TILING_NONE
)
2112 dspcntr
|= DISPPLANE_TILED
;
2114 dspcntr
&= ~DISPPLANE_TILED
;
2118 dspcntr
|= DISPPLANE_TRICKLE_FEED_DISABLE
;
2120 I915_WRITE(reg
, dspcntr
);
2122 linear_offset
= y
* fb
->pitches
[0] + x
* (fb
->bits_per_pixel
/ 8);
2124 if (INTEL_INFO(dev
)->gen
>= 4) {
2125 intel_crtc
->dspaddr_offset
=
2126 intel_gen4_compute_page_offset(&x
, &y
, obj
->tiling_mode
,
2127 fb
->bits_per_pixel
/ 8,
2129 linear_offset
-= intel_crtc
->dspaddr_offset
;
2131 intel_crtc
->dspaddr_offset
= linear_offset
;
2134 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2135 i915_gem_obj_ggtt_offset(obj
), linear_offset
, x
, y
,
2137 I915_WRITE(DSPSTRIDE(plane
), fb
->pitches
[0]);
2138 if (INTEL_INFO(dev
)->gen
>= 4) {
2139 I915_WRITE(DSPSURF(plane
),
2140 i915_gem_obj_ggtt_offset(obj
) + intel_crtc
->dspaddr_offset
);
2141 I915_WRITE(DSPTILEOFF(plane
), (y
<< 16) | x
);
2142 I915_WRITE(DSPLINOFF(plane
), linear_offset
);
2144 I915_WRITE(DSPADDR(plane
), i915_gem_obj_ggtt_offset(obj
) + linear_offset
);
2150 static int ironlake_update_plane(struct drm_crtc
*crtc
,
2151 struct drm_framebuffer
*fb
, int x
, int y
)
2153 struct drm_device
*dev
= crtc
->dev
;
2154 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2155 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
2156 struct intel_framebuffer
*intel_fb
;
2157 struct drm_i915_gem_object
*obj
;
2158 int plane
= intel_crtc
->plane
;
2159 unsigned long linear_offset
;
2169 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane
));
2173 intel_fb
= to_intel_framebuffer(fb
);
2174 obj
= intel_fb
->obj
;
2176 reg
= DSPCNTR(plane
);
2177 dspcntr
= I915_READ(reg
);
2178 /* Mask out pixel format bits in case we change it */
2179 dspcntr
&= ~DISPPLANE_PIXFORMAT_MASK
;
2180 switch (fb
->pixel_format
) {
2182 dspcntr
|= DISPPLANE_8BPP
;
2184 case DRM_FORMAT_RGB565
:
2185 dspcntr
|= DISPPLANE_BGRX565
;
2187 case DRM_FORMAT_XRGB8888
:
2188 case DRM_FORMAT_ARGB8888
:
2189 dspcntr
|= DISPPLANE_BGRX888
;
2191 case DRM_FORMAT_XBGR8888
:
2192 case DRM_FORMAT_ABGR8888
:
2193 dspcntr
|= DISPPLANE_RGBX888
;
2195 case DRM_FORMAT_XRGB2101010
:
2196 case DRM_FORMAT_ARGB2101010
:
2197 dspcntr
|= DISPPLANE_BGRX101010
;
2199 case DRM_FORMAT_XBGR2101010
:
2200 case DRM_FORMAT_ABGR2101010
:
2201 dspcntr
|= DISPPLANE_RGBX101010
;
2207 if (obj
->tiling_mode
!= I915_TILING_NONE
)
2208 dspcntr
|= DISPPLANE_TILED
;
2210 dspcntr
&= ~DISPPLANE_TILED
;
2212 if (IS_HASWELL(dev
) || IS_BROADWELL(dev
))
2213 dspcntr
&= ~DISPPLANE_TRICKLE_FEED_DISABLE
;
2215 dspcntr
|= DISPPLANE_TRICKLE_FEED_DISABLE
;
2217 I915_WRITE(reg
, dspcntr
);
2219 linear_offset
= y
* fb
->pitches
[0] + x
* (fb
->bits_per_pixel
/ 8);
2220 intel_crtc
->dspaddr_offset
=
2221 intel_gen4_compute_page_offset(&x
, &y
, obj
->tiling_mode
,
2222 fb
->bits_per_pixel
/ 8,
2224 linear_offset
-= intel_crtc
->dspaddr_offset
;
2226 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2227 i915_gem_obj_ggtt_offset(obj
), linear_offset
, x
, y
,
2229 I915_WRITE(DSPSTRIDE(plane
), fb
->pitches
[0]);
2230 I915_WRITE(DSPSURF(plane
),
2231 i915_gem_obj_ggtt_offset(obj
) + intel_crtc
->dspaddr_offset
);
2232 if (IS_HASWELL(dev
) || IS_BROADWELL(dev
)) {
2233 I915_WRITE(DSPOFFSET(plane
), (y
<< 16) | x
);
2235 I915_WRITE(DSPTILEOFF(plane
), (y
<< 16) | x
);
2236 I915_WRITE(DSPLINOFF(plane
), linear_offset
);
2243 /* Assume fb object is pinned & idle & fenced and just update base pointers */
2245 intel_pipe_set_base_atomic(struct drm_crtc
*crtc
, struct drm_framebuffer
*fb
,
2246 int x
, int y
, enum mode_set_atomic state
)
2248 struct drm_device
*dev
= crtc
->dev
;
2249 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2251 if (dev_priv
->display
.disable_fbc
)
2252 dev_priv
->display
.disable_fbc(dev
);
2253 intel_increase_pllclock(crtc
);
2255 return dev_priv
->display
.update_plane(crtc
, fb
, x
, y
);
2258 void intel_display_handle_reset(struct drm_device
*dev
)
2260 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2261 struct drm_crtc
*crtc
;
2264 * Flips in the rings have been nuked by the reset,
2265 * so complete all pending flips so that user space
2266 * will get its events and not get stuck.
2268 * Also update the base address of all primary
2269 * planes to the the last fb to make sure we're
2270 * showing the correct fb after a reset.
2272 * Need to make two loops over the crtcs so that we
2273 * don't try to grab a crtc mutex before the
2274 * pending_flip_queue really got woken up.
2277 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, head
) {
2278 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
2279 enum plane plane
= intel_crtc
->plane
;
2281 intel_prepare_page_flip(dev
, plane
);
2282 intel_finish_page_flip_plane(dev
, plane
);
2285 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, head
) {
2286 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
2288 mutex_lock(&crtc
->mutex
);
2290 * FIXME: Once we have proper support for primary planes (and
2291 * disabling them without disabling the entire crtc) allow again
2294 if (intel_crtc
->active
&& crtc
->fb
)
2295 dev_priv
->display
.update_plane(crtc
, crtc
->fb
,
2297 mutex_unlock(&crtc
->mutex
);
2302 intel_finish_fb(struct drm_framebuffer
*old_fb
)
2304 struct drm_i915_gem_object
*obj
= to_intel_framebuffer(old_fb
)->obj
;
2305 struct drm_i915_private
*dev_priv
= obj
->base
.dev
->dev_private
;
2306 bool was_interruptible
= dev_priv
->mm
.interruptible
;
2309 /* Big Hammer, we also need to ensure that any pending
2310 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2311 * current scanout is retired before unpinning the old
2314 * This should only fail upon a hung GPU, in which case we
2315 * can safely continue.
2317 dev_priv
->mm
.interruptible
= false;
2318 ret
= i915_gem_object_finish_gpu(obj
);
2319 dev_priv
->mm
.interruptible
= was_interruptible
;
2325 intel_pipe_set_base(struct drm_crtc
*crtc
, int x
, int y
,
2326 struct drm_framebuffer
*fb
)
2328 struct drm_device
*dev
= crtc
->dev
;
2329 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2330 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
2331 struct drm_framebuffer
*old_fb
;
2336 DRM_ERROR("No FB bound\n");
2340 if (intel_crtc
->plane
> INTEL_INFO(dev
)->num_pipes
) {
2341 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2342 plane_name(intel_crtc
->plane
),
2343 INTEL_INFO(dev
)->num_pipes
);
2347 mutex_lock(&dev
->struct_mutex
);
2348 ret
= intel_pin_and_fence_fb_obj(dev
,
2349 to_intel_framebuffer(fb
)->obj
,
2352 mutex_unlock(&dev
->struct_mutex
);
2353 DRM_ERROR("pin & fence failed\n");
2358 * Update pipe size and adjust fitter if needed: the reason for this is
2359 * that in compute_mode_changes we check the native mode (not the pfit
2360 * mode) to see if we can flip rather than do a full mode set. In the
2361 * fastboot case, we'll flip, but if we don't update the pipesrc and
2362 * pfit state, we'll end up with a big fb scanned out into the wrong
2365 * To fix this properly, we need to hoist the checks up into
2366 * compute_mode_changes (or above), check the actual pfit state and
2367 * whether the platform allows pfit disable with pipe active, and only
2368 * then update the pipesrc and pfit state, even on the flip path.
2370 if (i915
.fastboot
) {
2371 const struct drm_display_mode
*adjusted_mode
=
2372 &intel_crtc
->config
.adjusted_mode
;
2374 I915_WRITE(PIPESRC(intel_crtc
->pipe
),
2375 ((adjusted_mode
->crtc_hdisplay
- 1) << 16) |
2376 (adjusted_mode
->crtc_vdisplay
- 1));
2377 if (!intel_crtc
->config
.pch_pfit
.enabled
&&
2378 (intel_pipe_has_type(crtc
, INTEL_OUTPUT_LVDS
) ||
2379 intel_pipe_has_type(crtc
, INTEL_OUTPUT_EDP
))) {
2380 I915_WRITE(PF_CTL(intel_crtc
->pipe
), 0);
2381 I915_WRITE(PF_WIN_POS(intel_crtc
->pipe
), 0);
2382 I915_WRITE(PF_WIN_SZ(intel_crtc
->pipe
), 0);
2384 intel_crtc
->config
.pipe_src_w
= adjusted_mode
->crtc_hdisplay
;
2385 intel_crtc
->config
.pipe_src_h
= adjusted_mode
->crtc_vdisplay
;
2388 ret
= dev_priv
->display
.update_plane(crtc
, fb
, x
, y
);
2390 intel_unpin_fb_obj(to_intel_framebuffer(fb
)->obj
);
2391 mutex_unlock(&dev
->struct_mutex
);
2392 DRM_ERROR("failed to update base address\n");
2402 if (intel_crtc
->active
&& old_fb
!= fb
)
2403 intel_wait_for_vblank(dev
, intel_crtc
->pipe
);
2404 intel_unpin_fb_obj(to_intel_framebuffer(old_fb
)->obj
);
2407 intel_update_fbc(dev
);
2408 intel_edp_psr_update(dev
);
2409 mutex_unlock(&dev
->struct_mutex
);
2414 static void intel_fdi_normal_train(struct drm_crtc
*crtc
)
2416 struct drm_device
*dev
= crtc
->dev
;
2417 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2418 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
2419 int pipe
= intel_crtc
->pipe
;
2422 /* enable normal train */
2423 reg
= FDI_TX_CTL(pipe
);
2424 temp
= I915_READ(reg
);
2425 if (IS_IVYBRIDGE(dev
)) {
2426 temp
&= ~FDI_LINK_TRAIN_NONE_IVB
;
2427 temp
|= FDI_LINK_TRAIN_NONE_IVB
| FDI_TX_ENHANCE_FRAME_ENABLE
;
2429 temp
&= ~FDI_LINK_TRAIN_NONE
;
2430 temp
|= FDI_LINK_TRAIN_NONE
| FDI_TX_ENHANCE_FRAME_ENABLE
;
2432 I915_WRITE(reg
, temp
);
2434 reg
= FDI_RX_CTL(pipe
);
2435 temp
= I915_READ(reg
);
2436 if (HAS_PCH_CPT(dev
)) {
2437 temp
&= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT
;
2438 temp
|= FDI_LINK_TRAIN_NORMAL_CPT
;
2440 temp
&= ~FDI_LINK_TRAIN_NONE
;
2441 temp
|= FDI_LINK_TRAIN_NONE
;
2443 I915_WRITE(reg
, temp
| FDI_RX_ENHANCE_FRAME_ENABLE
);
2445 /* wait one idle pattern time */
2449 /* IVB wants error correction enabled */
2450 if (IS_IVYBRIDGE(dev
))
2451 I915_WRITE(reg
, I915_READ(reg
) | FDI_FS_ERRC_ENABLE
|
2452 FDI_FE_ERRC_ENABLE
);
2455 static bool pipe_has_enabled_pch(struct intel_crtc
*crtc
)
2457 return crtc
->base
.enabled
&& crtc
->active
&&
2458 crtc
->config
.has_pch_encoder
;
2461 static void ivb_modeset_global_resources(struct drm_device
*dev
)
2463 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2464 struct intel_crtc
*pipe_B_crtc
=
2465 to_intel_crtc(dev_priv
->pipe_to_crtc_mapping
[PIPE_B
]);
2466 struct intel_crtc
*pipe_C_crtc
=
2467 to_intel_crtc(dev_priv
->pipe_to_crtc_mapping
[PIPE_C
]);
2471 * When everything is off disable fdi C so that we could enable fdi B
2472 * with all lanes. Note that we don't care about enabled pipes without
2473 * an enabled pch encoder.
2475 if (!pipe_has_enabled_pch(pipe_B_crtc
) &&
2476 !pipe_has_enabled_pch(pipe_C_crtc
)) {
2477 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B
)) & FDI_RX_ENABLE
);
2478 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C
)) & FDI_RX_ENABLE
);
2480 temp
= I915_READ(SOUTH_CHICKEN1
);
2481 temp
&= ~FDI_BC_BIFURCATION_SELECT
;
2482 DRM_DEBUG_KMS("disabling fdi C rx\n");
2483 I915_WRITE(SOUTH_CHICKEN1
, temp
);
2487 /* The FDI link training functions for ILK/Ibexpeak. */
2488 static void ironlake_fdi_link_train(struct drm_crtc
*crtc
)
2490 struct drm_device
*dev
= crtc
->dev
;
2491 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2492 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
2493 int pipe
= intel_crtc
->pipe
;
2494 int plane
= intel_crtc
->plane
;
2495 u32 reg
, temp
, tries
;
2497 /* FDI needs bits from pipe & plane first */
2498 assert_pipe_enabled(dev_priv
, pipe
);
2499 assert_plane_enabled(dev_priv
, plane
);
2501 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2503 reg
= FDI_RX_IMR(pipe
);
2504 temp
= I915_READ(reg
);
2505 temp
&= ~FDI_RX_SYMBOL_LOCK
;
2506 temp
&= ~FDI_RX_BIT_LOCK
;
2507 I915_WRITE(reg
, temp
);
2511 /* enable CPU FDI TX and PCH FDI RX */
2512 reg
= FDI_TX_CTL(pipe
);
2513 temp
= I915_READ(reg
);
2514 temp
&= ~FDI_DP_PORT_WIDTH_MASK
;
2515 temp
|= FDI_DP_PORT_WIDTH(intel_crtc
->config
.fdi_lanes
);
2516 temp
&= ~FDI_LINK_TRAIN_NONE
;
2517 temp
|= FDI_LINK_TRAIN_PATTERN_1
;
2518 I915_WRITE(reg
, temp
| FDI_TX_ENABLE
);
2520 reg
= FDI_RX_CTL(pipe
);
2521 temp
= I915_READ(reg
);
2522 temp
&= ~FDI_LINK_TRAIN_NONE
;
2523 temp
|= FDI_LINK_TRAIN_PATTERN_1
;
2524 I915_WRITE(reg
, temp
| FDI_RX_ENABLE
);
2529 /* Ironlake workaround, enable clock pointer after FDI enable*/
2530 I915_WRITE(FDI_RX_CHICKEN(pipe
), FDI_RX_PHASE_SYNC_POINTER_OVR
);
2531 I915_WRITE(FDI_RX_CHICKEN(pipe
), FDI_RX_PHASE_SYNC_POINTER_OVR
|
2532 FDI_RX_PHASE_SYNC_POINTER_EN
);
2534 reg
= FDI_RX_IIR(pipe
);
2535 for (tries
= 0; tries
< 5; tries
++) {
2536 temp
= I915_READ(reg
);
2537 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp
);
2539 if ((temp
& FDI_RX_BIT_LOCK
)) {
2540 DRM_DEBUG_KMS("FDI train 1 done.\n");
2541 I915_WRITE(reg
, temp
| FDI_RX_BIT_LOCK
);
2546 DRM_ERROR("FDI train 1 fail!\n");
2549 reg
= FDI_TX_CTL(pipe
);
2550 temp
= I915_READ(reg
);
2551 temp
&= ~FDI_LINK_TRAIN_NONE
;
2552 temp
|= FDI_LINK_TRAIN_PATTERN_2
;
2553 I915_WRITE(reg
, temp
);
2555 reg
= FDI_RX_CTL(pipe
);
2556 temp
= I915_READ(reg
);
2557 temp
&= ~FDI_LINK_TRAIN_NONE
;
2558 temp
|= FDI_LINK_TRAIN_PATTERN_2
;
2559 I915_WRITE(reg
, temp
);
2564 reg
= FDI_RX_IIR(pipe
);
2565 for (tries
= 0; tries
< 5; tries
++) {
2566 temp
= I915_READ(reg
);
2567 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp
);
2569 if (temp
& FDI_RX_SYMBOL_LOCK
) {
2570 I915_WRITE(reg
, temp
| FDI_RX_SYMBOL_LOCK
);
2571 DRM_DEBUG_KMS("FDI train 2 done.\n");
2576 DRM_ERROR("FDI train 2 fail!\n");
2578 DRM_DEBUG_KMS("FDI train done\n");
2582 static const int snb_b_fdi_train_param
[] = {
2583 FDI_LINK_TRAIN_400MV_0DB_SNB_B
,
2584 FDI_LINK_TRAIN_400MV_6DB_SNB_B
,
2585 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B
,
2586 FDI_LINK_TRAIN_800MV_0DB_SNB_B
,
2589 /* The FDI link training functions for SNB/Cougarpoint. */
2590 static void gen6_fdi_link_train(struct drm_crtc
*crtc
)
2592 struct drm_device
*dev
= crtc
->dev
;
2593 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2594 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
2595 int pipe
= intel_crtc
->pipe
;
2596 u32 reg
, temp
, i
, retry
;
2598 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2600 reg
= FDI_RX_IMR(pipe
);
2601 temp
= I915_READ(reg
);
2602 temp
&= ~FDI_RX_SYMBOL_LOCK
;
2603 temp
&= ~FDI_RX_BIT_LOCK
;
2604 I915_WRITE(reg
, temp
);
2609 /* enable CPU FDI TX and PCH FDI RX */
2610 reg
= FDI_TX_CTL(pipe
);
2611 temp
= I915_READ(reg
);
2612 temp
&= ~FDI_DP_PORT_WIDTH_MASK
;
2613 temp
|= FDI_DP_PORT_WIDTH(intel_crtc
->config
.fdi_lanes
);
2614 temp
&= ~FDI_LINK_TRAIN_NONE
;
2615 temp
|= FDI_LINK_TRAIN_PATTERN_1
;
2616 temp
&= ~FDI_LINK_TRAIN_VOL_EMP_MASK
;
2618 temp
|= FDI_LINK_TRAIN_400MV_0DB_SNB_B
;
2619 I915_WRITE(reg
, temp
| FDI_TX_ENABLE
);
2621 I915_WRITE(FDI_RX_MISC(pipe
),
2622 FDI_RX_TP1_TO_TP2_48
| FDI_RX_FDI_DELAY_90
);
2624 reg
= FDI_RX_CTL(pipe
);
2625 temp
= I915_READ(reg
);
2626 if (HAS_PCH_CPT(dev
)) {
2627 temp
&= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT
;
2628 temp
|= FDI_LINK_TRAIN_PATTERN_1_CPT
;
2630 temp
&= ~FDI_LINK_TRAIN_NONE
;
2631 temp
|= FDI_LINK_TRAIN_PATTERN_1
;
2633 I915_WRITE(reg
, temp
| FDI_RX_ENABLE
);
2638 for (i
= 0; i
< 4; i
++) {
2639 reg
= FDI_TX_CTL(pipe
);
2640 temp
= I915_READ(reg
);
2641 temp
&= ~FDI_LINK_TRAIN_VOL_EMP_MASK
;
2642 temp
|= snb_b_fdi_train_param
[i
];
2643 I915_WRITE(reg
, temp
);
2648 for (retry
= 0; retry
< 5; retry
++) {
2649 reg
= FDI_RX_IIR(pipe
);
2650 temp
= I915_READ(reg
);
2651 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp
);
2652 if (temp
& FDI_RX_BIT_LOCK
) {
2653 I915_WRITE(reg
, temp
| FDI_RX_BIT_LOCK
);
2654 DRM_DEBUG_KMS("FDI train 1 done.\n");
2663 DRM_ERROR("FDI train 1 fail!\n");
2666 reg
= FDI_TX_CTL(pipe
);
2667 temp
= I915_READ(reg
);
2668 temp
&= ~FDI_LINK_TRAIN_NONE
;
2669 temp
|= FDI_LINK_TRAIN_PATTERN_2
;
2671 temp
&= ~FDI_LINK_TRAIN_VOL_EMP_MASK
;
2673 temp
|= FDI_LINK_TRAIN_400MV_0DB_SNB_B
;
2675 I915_WRITE(reg
, temp
);
2677 reg
= FDI_RX_CTL(pipe
);
2678 temp
= I915_READ(reg
);
2679 if (HAS_PCH_CPT(dev
)) {
2680 temp
&= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT
;
2681 temp
|= FDI_LINK_TRAIN_PATTERN_2_CPT
;
2683 temp
&= ~FDI_LINK_TRAIN_NONE
;
2684 temp
|= FDI_LINK_TRAIN_PATTERN_2
;
2686 I915_WRITE(reg
, temp
);
2691 for (i
= 0; i
< 4; i
++) {
2692 reg
= FDI_TX_CTL(pipe
);
2693 temp
= I915_READ(reg
);
2694 temp
&= ~FDI_LINK_TRAIN_VOL_EMP_MASK
;
2695 temp
|= snb_b_fdi_train_param
[i
];
2696 I915_WRITE(reg
, temp
);
2701 for (retry
= 0; retry
< 5; retry
++) {
2702 reg
= FDI_RX_IIR(pipe
);
2703 temp
= I915_READ(reg
);
2704 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp
);
2705 if (temp
& FDI_RX_SYMBOL_LOCK
) {
2706 I915_WRITE(reg
, temp
| FDI_RX_SYMBOL_LOCK
);
2707 DRM_DEBUG_KMS("FDI train 2 done.\n");
2716 DRM_ERROR("FDI train 2 fail!\n");
2718 DRM_DEBUG_KMS("FDI train done.\n");
2721 /* Manual link training for Ivy Bridge A0 parts */
2722 static void ivb_manual_fdi_link_train(struct drm_crtc
*crtc
)
2724 struct drm_device
*dev
= crtc
->dev
;
2725 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2726 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
2727 int pipe
= intel_crtc
->pipe
;
2728 u32 reg
, temp
, i
, j
;
2730 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2732 reg
= FDI_RX_IMR(pipe
);
2733 temp
= I915_READ(reg
);
2734 temp
&= ~FDI_RX_SYMBOL_LOCK
;
2735 temp
&= ~FDI_RX_BIT_LOCK
;
2736 I915_WRITE(reg
, temp
);
2741 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2742 I915_READ(FDI_RX_IIR(pipe
)));
2744 /* Try each vswing and preemphasis setting twice before moving on */
2745 for (j
= 0; j
< ARRAY_SIZE(snb_b_fdi_train_param
) * 2; j
++) {
2746 /* disable first in case we need to retry */
2747 reg
= FDI_TX_CTL(pipe
);
2748 temp
= I915_READ(reg
);
2749 temp
&= ~(FDI_LINK_TRAIN_AUTO
| FDI_LINK_TRAIN_NONE_IVB
);
2750 temp
&= ~FDI_TX_ENABLE
;
2751 I915_WRITE(reg
, temp
);
2753 reg
= FDI_RX_CTL(pipe
);
2754 temp
= I915_READ(reg
);
2755 temp
&= ~FDI_LINK_TRAIN_AUTO
;
2756 temp
&= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT
;
2757 temp
&= ~FDI_RX_ENABLE
;
2758 I915_WRITE(reg
, temp
);
2760 /* enable CPU FDI TX and PCH FDI RX */
2761 reg
= FDI_TX_CTL(pipe
);
2762 temp
= I915_READ(reg
);
2763 temp
&= ~FDI_DP_PORT_WIDTH_MASK
;
2764 temp
|= FDI_DP_PORT_WIDTH(intel_crtc
->config
.fdi_lanes
);
2765 temp
|= FDI_LINK_TRAIN_PATTERN_1_IVB
;
2766 temp
&= ~FDI_LINK_TRAIN_VOL_EMP_MASK
;
2767 temp
|= snb_b_fdi_train_param
[j
/2];
2768 temp
|= FDI_COMPOSITE_SYNC
;
2769 I915_WRITE(reg
, temp
| FDI_TX_ENABLE
);
2771 I915_WRITE(FDI_RX_MISC(pipe
),
2772 FDI_RX_TP1_TO_TP2_48
| FDI_RX_FDI_DELAY_90
);
2774 reg
= FDI_RX_CTL(pipe
);
2775 temp
= I915_READ(reg
);
2776 temp
|= FDI_LINK_TRAIN_PATTERN_1_CPT
;
2777 temp
|= FDI_COMPOSITE_SYNC
;
2778 I915_WRITE(reg
, temp
| FDI_RX_ENABLE
);
2781 udelay(1); /* should be 0.5us */
2783 for (i
= 0; i
< 4; i
++) {
2784 reg
= FDI_RX_IIR(pipe
);
2785 temp
= I915_READ(reg
);
2786 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp
);
2788 if (temp
& FDI_RX_BIT_LOCK
||
2789 (I915_READ(reg
) & FDI_RX_BIT_LOCK
)) {
2790 I915_WRITE(reg
, temp
| FDI_RX_BIT_LOCK
);
2791 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2795 udelay(1); /* should be 0.5us */
2798 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j
/ 2);
2803 reg
= FDI_TX_CTL(pipe
);
2804 temp
= I915_READ(reg
);
2805 temp
&= ~FDI_LINK_TRAIN_NONE_IVB
;
2806 temp
|= FDI_LINK_TRAIN_PATTERN_2_IVB
;
2807 I915_WRITE(reg
, temp
);
2809 reg
= FDI_RX_CTL(pipe
);
2810 temp
= I915_READ(reg
);
2811 temp
&= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT
;
2812 temp
|= FDI_LINK_TRAIN_PATTERN_2_CPT
;
2813 I915_WRITE(reg
, temp
);
2816 udelay(2); /* should be 1.5us */
2818 for (i
= 0; i
< 4; i
++) {
2819 reg
= FDI_RX_IIR(pipe
);
2820 temp
= I915_READ(reg
);
2821 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp
);
2823 if (temp
& FDI_RX_SYMBOL_LOCK
||
2824 (I915_READ(reg
) & FDI_RX_SYMBOL_LOCK
)) {
2825 I915_WRITE(reg
, temp
| FDI_RX_SYMBOL_LOCK
);
2826 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2830 udelay(2); /* should be 1.5us */
2833 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j
/ 2);
2837 DRM_DEBUG_KMS("FDI train done.\n");
2840 static void ironlake_fdi_pll_enable(struct intel_crtc
*intel_crtc
)
2842 struct drm_device
*dev
= intel_crtc
->base
.dev
;
2843 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2844 int pipe
= intel_crtc
->pipe
;
2848 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
2849 reg
= FDI_RX_CTL(pipe
);
2850 temp
= I915_READ(reg
);
2851 temp
&= ~(FDI_DP_PORT_WIDTH_MASK
| (0x7 << 16));
2852 temp
|= FDI_DP_PORT_WIDTH(intel_crtc
->config
.fdi_lanes
);
2853 temp
|= (I915_READ(PIPECONF(pipe
)) & PIPECONF_BPC_MASK
) << 11;
2854 I915_WRITE(reg
, temp
| FDI_RX_PLL_ENABLE
);
2859 /* Switch from Rawclk to PCDclk */
2860 temp
= I915_READ(reg
);
2861 I915_WRITE(reg
, temp
| FDI_PCDCLK
);
2866 /* Enable CPU FDI TX PLL, always on for Ironlake */
2867 reg
= FDI_TX_CTL(pipe
);
2868 temp
= I915_READ(reg
);
2869 if ((temp
& FDI_TX_PLL_ENABLE
) == 0) {
2870 I915_WRITE(reg
, temp
| FDI_TX_PLL_ENABLE
);
2877 static void ironlake_fdi_pll_disable(struct intel_crtc
*intel_crtc
)
2879 struct drm_device
*dev
= intel_crtc
->base
.dev
;
2880 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2881 int pipe
= intel_crtc
->pipe
;
2884 /* Switch from PCDclk to Rawclk */
2885 reg
= FDI_RX_CTL(pipe
);
2886 temp
= I915_READ(reg
);
2887 I915_WRITE(reg
, temp
& ~FDI_PCDCLK
);
2889 /* Disable CPU FDI TX PLL */
2890 reg
= FDI_TX_CTL(pipe
);
2891 temp
= I915_READ(reg
);
2892 I915_WRITE(reg
, temp
& ~FDI_TX_PLL_ENABLE
);
2897 reg
= FDI_RX_CTL(pipe
);
2898 temp
= I915_READ(reg
);
2899 I915_WRITE(reg
, temp
& ~FDI_RX_PLL_ENABLE
);
2901 /* Wait for the clocks to turn off. */
2906 static void ironlake_fdi_disable(struct drm_crtc
*crtc
)
2908 struct drm_device
*dev
= crtc
->dev
;
2909 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2910 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
2911 int pipe
= intel_crtc
->pipe
;
2914 /* disable CPU FDI tx and PCH FDI rx */
2915 reg
= FDI_TX_CTL(pipe
);
2916 temp
= I915_READ(reg
);
2917 I915_WRITE(reg
, temp
& ~FDI_TX_ENABLE
);
2920 reg
= FDI_RX_CTL(pipe
);
2921 temp
= I915_READ(reg
);
2922 temp
&= ~(0x7 << 16);
2923 temp
|= (I915_READ(PIPECONF(pipe
)) & PIPECONF_BPC_MASK
) << 11;
2924 I915_WRITE(reg
, temp
& ~FDI_RX_ENABLE
);
2929 /* Ironlake workaround, disable clock pointer after downing FDI */
2930 if (HAS_PCH_IBX(dev
)) {
2931 I915_WRITE(FDI_RX_CHICKEN(pipe
), FDI_RX_PHASE_SYNC_POINTER_OVR
);
2934 /* still set train pattern 1 */
2935 reg
= FDI_TX_CTL(pipe
);
2936 temp
= I915_READ(reg
);
2937 temp
&= ~FDI_LINK_TRAIN_NONE
;
2938 temp
|= FDI_LINK_TRAIN_PATTERN_1
;
2939 I915_WRITE(reg
, temp
);
2941 reg
= FDI_RX_CTL(pipe
);
2942 temp
= I915_READ(reg
);
2943 if (HAS_PCH_CPT(dev
)) {
2944 temp
&= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT
;
2945 temp
|= FDI_LINK_TRAIN_PATTERN_1_CPT
;
2947 temp
&= ~FDI_LINK_TRAIN_NONE
;
2948 temp
|= FDI_LINK_TRAIN_PATTERN_1
;
2950 /* BPC in FDI rx is consistent with that in PIPECONF */
2951 temp
&= ~(0x07 << 16);
2952 temp
|= (I915_READ(PIPECONF(pipe
)) & PIPECONF_BPC_MASK
) << 11;
2953 I915_WRITE(reg
, temp
);
2959 static bool intel_crtc_has_pending_flip(struct drm_crtc
*crtc
)
2961 struct drm_device
*dev
= crtc
->dev
;
2962 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2963 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
2964 unsigned long flags
;
2967 if (i915_reset_in_progress(&dev_priv
->gpu_error
) ||
2968 intel_crtc
->reset_counter
!= atomic_read(&dev_priv
->gpu_error
.reset_counter
))
2971 spin_lock_irqsave(&dev
->event_lock
, flags
);
2972 pending
= to_intel_crtc(crtc
)->unpin_work
!= NULL
;
2973 spin_unlock_irqrestore(&dev
->event_lock
, flags
);
2978 bool intel_has_pending_fb_unpin(struct drm_device
*dev
)
2980 struct intel_crtc
*crtc
;
2982 /* Note that we don't need to be called with mode_config.lock here
2983 * as our list of CRTC objects is static for the lifetime of the
2984 * device and so cannot disappear as we iterate. Similarly, we can
2985 * happily treat the predicates as racy, atomic checks as userspace
2986 * cannot claim and pin a new fb without at least acquring the
2987 * struct_mutex and so serialising with us.
2989 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, base
.head
) {
2990 if (atomic_read(&crtc
->unpin_work_count
) == 0)
2993 if (crtc
->unpin_work
)
2994 intel_wait_for_vblank(dev
, crtc
->pipe
);
3002 static void intel_crtc_wait_for_pending_flips(struct drm_crtc
*crtc
)
3004 struct drm_device
*dev
= crtc
->dev
;
3005 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3007 if (crtc
->fb
== NULL
)
3010 WARN_ON(waitqueue_active(&dev_priv
->pending_flip_queue
));
3012 wait_event(dev_priv
->pending_flip_queue
,
3013 !intel_crtc_has_pending_flip(crtc
));
3015 mutex_lock(&dev
->struct_mutex
);
3016 intel_finish_fb(crtc
->fb
);
3017 mutex_unlock(&dev
->struct_mutex
);
3020 /* Program iCLKIP clock to the desired frequency */
3021 static void lpt_program_iclkip(struct drm_crtc
*crtc
)
3023 struct drm_device
*dev
= crtc
->dev
;
3024 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3025 int clock
= to_intel_crtc(crtc
)->config
.adjusted_mode
.crtc_clock
;
3026 u32 divsel
, phaseinc
, auxdiv
, phasedir
= 0;
3029 mutex_lock(&dev_priv
->dpio_lock
);
3031 /* It is necessary to ungate the pixclk gate prior to programming
3032 * the divisors, and gate it back when it is done.
3034 I915_WRITE(PIXCLK_GATE
, PIXCLK_GATE_GATE
);
3036 /* Disable SSCCTL */
3037 intel_sbi_write(dev_priv
, SBI_SSCCTL6
,
3038 intel_sbi_read(dev_priv
, SBI_SSCCTL6
, SBI_ICLK
) |
3042 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
3043 if (clock
== 20000) {
3048 /* The iCLK virtual clock root frequency is in MHz,
3049 * but the adjusted_mode->crtc_clock in in KHz. To get the
3050 * divisors, it is necessary to divide one by another, so we
3051 * convert the virtual clock precision to KHz here for higher
3054 u32 iclk_virtual_root_freq
= 172800 * 1000;
3055 u32 iclk_pi_range
= 64;
3056 u32 desired_divisor
, msb_divisor_value
, pi_value
;
3058 desired_divisor
= (iclk_virtual_root_freq
/ clock
);
3059 msb_divisor_value
= desired_divisor
/ iclk_pi_range
;
3060 pi_value
= desired_divisor
% iclk_pi_range
;
3063 divsel
= msb_divisor_value
- 2;
3064 phaseinc
= pi_value
;
3067 /* This should not happen with any sane values */
3068 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel
) &
3069 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK
);
3070 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir
) &
3071 ~SBI_SSCDIVINTPHASE_INCVAL_MASK
);
3073 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3080 /* Program SSCDIVINTPHASE6 */
3081 temp
= intel_sbi_read(dev_priv
, SBI_SSCDIVINTPHASE6
, SBI_ICLK
);
3082 temp
&= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK
;
3083 temp
|= SBI_SSCDIVINTPHASE_DIVSEL(divsel
);
3084 temp
&= ~SBI_SSCDIVINTPHASE_INCVAL_MASK
;
3085 temp
|= SBI_SSCDIVINTPHASE_INCVAL(phaseinc
);
3086 temp
|= SBI_SSCDIVINTPHASE_DIR(phasedir
);
3087 temp
|= SBI_SSCDIVINTPHASE_PROPAGATE
;
3088 intel_sbi_write(dev_priv
, SBI_SSCDIVINTPHASE6
, temp
, SBI_ICLK
);
3090 /* Program SSCAUXDIV */
3091 temp
= intel_sbi_read(dev_priv
, SBI_SSCAUXDIV6
, SBI_ICLK
);
3092 temp
&= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3093 temp
|= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv
);
3094 intel_sbi_write(dev_priv
, SBI_SSCAUXDIV6
, temp
, SBI_ICLK
);
3096 /* Enable modulator and associated divider */
3097 temp
= intel_sbi_read(dev_priv
, SBI_SSCCTL6
, SBI_ICLK
);
3098 temp
&= ~SBI_SSCCTL_DISABLE
;
3099 intel_sbi_write(dev_priv
, SBI_SSCCTL6
, temp
, SBI_ICLK
);
3101 /* Wait for initialization time */
3104 I915_WRITE(PIXCLK_GATE
, PIXCLK_GATE_UNGATE
);
3106 mutex_unlock(&dev_priv
->dpio_lock
);
3109 static void ironlake_pch_transcoder_set_timings(struct intel_crtc
*crtc
,
3110 enum pipe pch_transcoder
)
3112 struct drm_device
*dev
= crtc
->base
.dev
;
3113 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3114 enum transcoder cpu_transcoder
= crtc
->config
.cpu_transcoder
;
3116 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder
),
3117 I915_READ(HTOTAL(cpu_transcoder
)));
3118 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder
),
3119 I915_READ(HBLANK(cpu_transcoder
)));
3120 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder
),
3121 I915_READ(HSYNC(cpu_transcoder
)));
3123 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder
),
3124 I915_READ(VTOTAL(cpu_transcoder
)));
3125 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder
),
3126 I915_READ(VBLANK(cpu_transcoder
)));
3127 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder
),
3128 I915_READ(VSYNC(cpu_transcoder
)));
3129 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder
),
3130 I915_READ(VSYNCSHIFT(cpu_transcoder
)));
3133 static void cpt_enable_fdi_bc_bifurcation(struct drm_device
*dev
)
3135 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3138 temp
= I915_READ(SOUTH_CHICKEN1
);
3139 if (temp
& FDI_BC_BIFURCATION_SELECT
)
3142 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B
)) & FDI_RX_ENABLE
);
3143 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C
)) & FDI_RX_ENABLE
);
3145 temp
|= FDI_BC_BIFURCATION_SELECT
;
3146 DRM_DEBUG_KMS("enabling fdi C rx\n");
3147 I915_WRITE(SOUTH_CHICKEN1
, temp
);
3148 POSTING_READ(SOUTH_CHICKEN1
);
3151 static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc
*intel_crtc
)
3153 struct drm_device
*dev
= intel_crtc
->base
.dev
;
3154 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3156 switch (intel_crtc
->pipe
) {
3160 if (intel_crtc
->config
.fdi_lanes
> 2)
3161 WARN_ON(I915_READ(SOUTH_CHICKEN1
) & FDI_BC_BIFURCATION_SELECT
);
3163 cpt_enable_fdi_bc_bifurcation(dev
);
3167 cpt_enable_fdi_bc_bifurcation(dev
);
3176 * Enable PCH resources required for PCH ports:
3178 * - FDI training & RX/TX
3179 * - update transcoder timings
3180 * - DP transcoding bits
3183 static void ironlake_pch_enable(struct drm_crtc
*crtc
)
3185 struct drm_device
*dev
= crtc
->dev
;
3186 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3187 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
3188 int pipe
= intel_crtc
->pipe
;
3191 assert_pch_transcoder_disabled(dev_priv
, pipe
);
3193 if (IS_IVYBRIDGE(dev
))
3194 ivybridge_update_fdi_bc_bifurcation(intel_crtc
);
3196 /* Write the TU size bits before fdi link training, so that error
3197 * detection works. */
3198 I915_WRITE(FDI_RX_TUSIZE1(pipe
),
3199 I915_READ(PIPE_DATA_M1(pipe
)) & TU_SIZE_MASK
);
3201 /* For PCH output, training FDI link */
3202 dev_priv
->display
.fdi_link_train(crtc
);
3204 /* We need to program the right clock selection before writing the pixel
3205 * mutliplier into the DPLL. */
3206 if (HAS_PCH_CPT(dev
)) {
3209 temp
= I915_READ(PCH_DPLL_SEL
);
3210 temp
|= TRANS_DPLL_ENABLE(pipe
);
3211 sel
= TRANS_DPLLB_SEL(pipe
);
3212 if (intel_crtc
->config
.shared_dpll
== DPLL_ID_PCH_PLL_B
)
3216 I915_WRITE(PCH_DPLL_SEL
, temp
);
3219 /* XXX: pch pll's can be enabled any time before we enable the PCH
3220 * transcoder, and we actually should do this to not upset any PCH
3221 * transcoder that already use the clock when we share it.
3223 * Note that enable_shared_dpll tries to do the right thing, but
3224 * get_shared_dpll unconditionally resets the pll - we need that to have
3225 * the right LVDS enable sequence. */
3226 ironlake_enable_shared_dpll(intel_crtc
);
3228 /* set transcoder timing, panel must allow it */
3229 assert_panel_unlocked(dev_priv
, pipe
);
3230 ironlake_pch_transcoder_set_timings(intel_crtc
, pipe
);
3232 intel_fdi_normal_train(crtc
);
3234 /* For PCH DP, enable TRANS_DP_CTL */
3235 if (HAS_PCH_CPT(dev
) &&
3236 (intel_pipe_has_type(crtc
, INTEL_OUTPUT_DISPLAYPORT
) ||
3237 intel_pipe_has_type(crtc
, INTEL_OUTPUT_EDP
))) {
3238 u32 bpc
= (I915_READ(PIPECONF(pipe
)) & PIPECONF_BPC_MASK
) >> 5;
3239 reg
= TRANS_DP_CTL(pipe
);
3240 temp
= I915_READ(reg
);
3241 temp
&= ~(TRANS_DP_PORT_SEL_MASK
|
3242 TRANS_DP_SYNC_MASK
|
3244 temp
|= (TRANS_DP_OUTPUT_ENABLE
|
3245 TRANS_DP_ENH_FRAMING
);
3246 temp
|= bpc
<< 9; /* same format but at 11:9 */
3248 if (crtc
->mode
.flags
& DRM_MODE_FLAG_PHSYNC
)
3249 temp
|= TRANS_DP_HSYNC_ACTIVE_HIGH
;
3250 if (crtc
->mode
.flags
& DRM_MODE_FLAG_PVSYNC
)
3251 temp
|= TRANS_DP_VSYNC_ACTIVE_HIGH
;
3253 switch (intel_trans_dp_port_sel(crtc
)) {
3255 temp
|= TRANS_DP_PORT_SEL_B
;
3258 temp
|= TRANS_DP_PORT_SEL_C
;
3261 temp
|= TRANS_DP_PORT_SEL_D
;
3267 I915_WRITE(reg
, temp
);
3270 ironlake_enable_pch_transcoder(dev_priv
, pipe
);
3273 static void lpt_pch_enable(struct drm_crtc
*crtc
)
3275 struct drm_device
*dev
= crtc
->dev
;
3276 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3277 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
3278 enum transcoder cpu_transcoder
= intel_crtc
->config
.cpu_transcoder
;
3280 assert_pch_transcoder_disabled(dev_priv
, TRANSCODER_A
);
3282 lpt_program_iclkip(crtc
);
3284 /* Set transcoder timing. */
3285 ironlake_pch_transcoder_set_timings(intel_crtc
, PIPE_A
);
3287 lpt_enable_pch_transcoder(dev_priv
, cpu_transcoder
);
3290 static void intel_put_shared_dpll(struct intel_crtc
*crtc
)
3292 struct intel_shared_dpll
*pll
= intel_crtc_to_shared_dpll(crtc
);
3297 if (pll
->refcount
== 0) {
3298 WARN(1, "bad %s refcount\n", pll
->name
);
3302 if (--pll
->refcount
== 0) {
3304 WARN_ON(pll
->active
);
3307 crtc
->config
.shared_dpll
= DPLL_ID_PRIVATE
;
3310 static struct intel_shared_dpll
*intel_get_shared_dpll(struct intel_crtc
*crtc
)
3312 struct drm_i915_private
*dev_priv
= crtc
->base
.dev
->dev_private
;
3313 struct intel_shared_dpll
*pll
= intel_crtc_to_shared_dpll(crtc
);
3314 enum intel_dpll_id i
;
3317 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3318 crtc
->base
.base
.id
, pll
->name
);
3319 intel_put_shared_dpll(crtc
);
3322 if (HAS_PCH_IBX(dev_priv
->dev
)) {
3323 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3324 i
= (enum intel_dpll_id
) crtc
->pipe
;
3325 pll
= &dev_priv
->shared_dplls
[i
];
3327 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3328 crtc
->base
.base
.id
, pll
->name
);
3333 for (i
= 0; i
< dev_priv
->num_shared_dpll
; i
++) {
3334 pll
= &dev_priv
->shared_dplls
[i
];
3336 /* Only want to check enabled timings first */
3337 if (pll
->refcount
== 0)
3340 if (memcmp(&crtc
->config
.dpll_hw_state
, &pll
->hw_state
,
3341 sizeof(pll
->hw_state
)) == 0) {
3342 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
3344 pll
->name
, pll
->refcount
, pll
->active
);
3350 /* Ok no matching timings, maybe there's a free one? */
3351 for (i
= 0; i
< dev_priv
->num_shared_dpll
; i
++) {
3352 pll
= &dev_priv
->shared_dplls
[i
];
3353 if (pll
->refcount
== 0) {
3354 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3355 crtc
->base
.base
.id
, pll
->name
);
3363 crtc
->config
.shared_dpll
= i
;
3364 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll
->name
,
3365 pipe_name(crtc
->pipe
));
3367 if (pll
->active
== 0) {
3368 memcpy(&pll
->hw_state
, &crtc
->config
.dpll_hw_state
,
3369 sizeof(pll
->hw_state
));
3371 DRM_DEBUG_DRIVER("setting up %s\n", pll
->name
);
3373 assert_shared_dpll_disabled(dev_priv
, pll
);
3375 pll
->mode_set(dev_priv
, pll
);
3382 static void cpt_verify_modeset(struct drm_device
*dev
, int pipe
)
3384 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3385 int dslreg
= PIPEDSL(pipe
);
3388 temp
= I915_READ(dslreg
);
3390 if (wait_for(I915_READ(dslreg
) != temp
, 5)) {
3391 if (wait_for(I915_READ(dslreg
) != temp
, 5))
3392 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe
));
3396 static void ironlake_pfit_enable(struct intel_crtc
*crtc
)
3398 struct drm_device
*dev
= crtc
->base
.dev
;
3399 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3400 int pipe
= crtc
->pipe
;
3402 if (crtc
->config
.pch_pfit
.enabled
) {
3403 /* Force use of hard-coded filter coefficients
3404 * as some pre-programmed values are broken,
3407 if (IS_IVYBRIDGE(dev
) || IS_HASWELL(dev
))
3408 I915_WRITE(PF_CTL(pipe
), PF_ENABLE
| PF_FILTER_MED_3x3
|
3409 PF_PIPE_SEL_IVB(pipe
));
3411 I915_WRITE(PF_CTL(pipe
), PF_ENABLE
| PF_FILTER_MED_3x3
);
3412 I915_WRITE(PF_WIN_POS(pipe
), crtc
->config
.pch_pfit
.pos
);
3413 I915_WRITE(PF_WIN_SZ(pipe
), crtc
->config
.pch_pfit
.size
);
3417 static void intel_enable_planes(struct drm_crtc
*crtc
)
3419 struct drm_device
*dev
= crtc
->dev
;
3420 enum pipe pipe
= to_intel_crtc(crtc
)->pipe
;
3421 struct intel_plane
*intel_plane
;
3423 list_for_each_entry(intel_plane
, &dev
->mode_config
.plane_list
, base
.head
)
3424 if (intel_plane
->pipe
== pipe
)
3425 intel_plane_restore(&intel_plane
->base
);
3428 static void intel_disable_planes(struct drm_crtc
*crtc
)
3430 struct drm_device
*dev
= crtc
->dev
;
3431 enum pipe pipe
= to_intel_crtc(crtc
)->pipe
;
3432 struct intel_plane
*intel_plane
;
3434 list_for_each_entry(intel_plane
, &dev
->mode_config
.plane_list
, base
.head
)
3435 if (intel_plane
->pipe
== pipe
)
3436 intel_plane_disable(&intel_plane
->base
);
3439 void hsw_enable_ips(struct intel_crtc
*crtc
)
3441 struct drm_i915_private
*dev_priv
= crtc
->base
.dev
->dev_private
;
3443 if (!crtc
->config
.ips_enabled
)
3446 /* We can only enable IPS after we enable a plane and wait for a vblank.
3447 * We guarantee that the plane is enabled by calling intel_enable_ips
3448 * only after intel_enable_plane. And intel_enable_plane already waits
3449 * for a vblank, so all we need to do here is to enable the IPS bit. */
3450 assert_plane_enabled(dev_priv
, crtc
->plane
);
3451 if (IS_BROADWELL(crtc
->base
.dev
)) {
3452 mutex_lock(&dev_priv
->rps
.hw_lock
);
3453 WARN_ON(sandybridge_pcode_write(dev_priv
, DISPLAY_IPS_CONTROL
, 0xc0000000));
3454 mutex_unlock(&dev_priv
->rps
.hw_lock
);
3455 /* Quoting Art Runyan: "its not safe to expect any particular
3456 * value in IPS_CTL bit 31 after enabling IPS through the
3457 * mailbox." Moreover, the mailbox may return a bogus state,
3458 * so we need to just enable it and continue on.
3461 I915_WRITE(IPS_CTL
, IPS_ENABLE
);
3462 /* The bit only becomes 1 in the next vblank, so this wait here
3463 * is essentially intel_wait_for_vblank. If we don't have this
3464 * and don't wait for vblanks until the end of crtc_enable, then
3465 * the HW state readout code will complain that the expected
3466 * IPS_CTL value is not the one we read. */
3467 if (wait_for(I915_READ_NOTRACE(IPS_CTL
) & IPS_ENABLE
, 50))
3468 DRM_ERROR("Timed out waiting for IPS enable\n");
3472 void hsw_disable_ips(struct intel_crtc
*crtc
)
3474 struct drm_device
*dev
= crtc
->base
.dev
;
3475 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3477 if (!crtc
->config
.ips_enabled
)
3480 assert_plane_enabled(dev_priv
, crtc
->plane
);
3481 if (IS_BROADWELL(crtc
->base
.dev
)) {
3482 mutex_lock(&dev_priv
->rps
.hw_lock
);
3483 WARN_ON(sandybridge_pcode_write(dev_priv
, DISPLAY_IPS_CONTROL
, 0));
3484 mutex_unlock(&dev_priv
->rps
.hw_lock
);
3486 I915_WRITE(IPS_CTL
, 0);
3487 POSTING_READ(IPS_CTL
);
3490 /* We need to wait for a vblank before we can disable the plane. */
3491 intel_wait_for_vblank(dev
, crtc
->pipe
);
3494 /** Loads the palette/gamma unit for the CRTC with the prepared values */
3495 static void intel_crtc_load_lut(struct drm_crtc
*crtc
)
3497 struct drm_device
*dev
= crtc
->dev
;
3498 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3499 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
3500 enum pipe pipe
= intel_crtc
->pipe
;
3501 int palreg
= PALETTE(pipe
);
3503 bool reenable_ips
= false;
3505 /* The clocks have to be on to load the palette. */
3506 if (!crtc
->enabled
|| !intel_crtc
->active
)
3509 if (!HAS_PCH_SPLIT(dev_priv
->dev
)) {
3510 if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_DSI
))
3511 assert_dsi_pll_enabled(dev_priv
);
3513 assert_pll_enabled(dev_priv
, pipe
);
3516 /* use legacy palette for Ironlake */
3517 if (HAS_PCH_SPLIT(dev
))
3518 palreg
= LGC_PALETTE(pipe
);
3520 /* Workaround : Do not read or write the pipe palette/gamma data while
3521 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3523 if (IS_HASWELL(dev
) && intel_crtc
->config
.ips_enabled
&&
3524 ((I915_READ(GAMMA_MODE(pipe
)) & GAMMA_MODE_MODE_MASK
) ==
3525 GAMMA_MODE_MODE_SPLIT
)) {
3526 hsw_disable_ips(intel_crtc
);
3527 reenable_ips
= true;
3530 for (i
= 0; i
< 256; i
++) {
3531 I915_WRITE(palreg
+ 4 * i
,
3532 (intel_crtc
->lut_r
[i
] << 16) |
3533 (intel_crtc
->lut_g
[i
] << 8) |
3534 intel_crtc
->lut_b
[i
]);
3538 hsw_enable_ips(intel_crtc
);
3541 static void ironlake_crtc_enable(struct drm_crtc
*crtc
)
3543 struct drm_device
*dev
= crtc
->dev
;
3544 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3545 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
3546 struct intel_encoder
*encoder
;
3547 int pipe
= intel_crtc
->pipe
;
3548 int plane
= intel_crtc
->plane
;
3550 WARN_ON(!crtc
->enabled
);
3552 if (intel_crtc
->active
)
3555 intel_crtc
->active
= true;
3557 intel_set_cpu_fifo_underrun_reporting(dev
, pipe
, true);
3558 intel_set_pch_fifo_underrun_reporting(dev
, pipe
, true);
3560 for_each_encoder_on_crtc(dev
, crtc
, encoder
)
3561 if (encoder
->pre_enable
)
3562 encoder
->pre_enable(encoder
);
3564 if (intel_crtc
->config
.has_pch_encoder
) {
3565 /* Note: FDI PLL enabling _must_ be done before we enable the
3566 * cpu pipes, hence this is separate from all the other fdi/pch
3568 ironlake_fdi_pll_enable(intel_crtc
);
3570 assert_fdi_tx_disabled(dev_priv
, pipe
);
3571 assert_fdi_rx_disabled(dev_priv
, pipe
);
3574 ironlake_pfit_enable(intel_crtc
);
3577 * On ILK+ LUT must be loaded before the pipe is running but with
3580 intel_crtc_load_lut(crtc
);
3582 intel_update_watermarks(crtc
);
3583 intel_enable_pipe(intel_crtc
);
3584 intel_enable_primary_plane(dev_priv
, plane
, pipe
);
3585 intel_enable_planes(crtc
);
3586 intel_crtc_update_cursor(crtc
, true);
3588 if (intel_crtc
->config
.has_pch_encoder
)
3589 ironlake_pch_enable(crtc
);
3591 mutex_lock(&dev
->struct_mutex
);
3592 intel_update_fbc(dev
);
3593 mutex_unlock(&dev
->struct_mutex
);
3595 for_each_encoder_on_crtc(dev
, crtc
, encoder
)
3596 encoder
->enable(encoder
);
3598 if (HAS_PCH_CPT(dev
))
3599 cpt_verify_modeset(dev
, intel_crtc
->pipe
);
3602 * There seems to be a race in PCH platform hw (at least on some
3603 * outputs) where an enabled pipe still completes any pageflip right
3604 * away (as if the pipe is off) instead of waiting for vblank. As soon
3605 * as the first vblank happend, everything works as expected. Hence just
3606 * wait for one vblank before returning to avoid strange things
3609 intel_wait_for_vblank(dev
, intel_crtc
->pipe
);
3612 /* IPS only exists on ULT machines and is tied to pipe A. */
3613 static bool hsw_crtc_supports_ips(struct intel_crtc
*crtc
)
3615 return HAS_IPS(crtc
->base
.dev
) && crtc
->pipe
== PIPE_A
;
3618 static void haswell_crtc_enable_planes(struct drm_crtc
*crtc
)
3620 struct drm_device
*dev
= crtc
->dev
;
3621 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3622 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
3623 int pipe
= intel_crtc
->pipe
;
3624 int plane
= intel_crtc
->plane
;
3626 intel_enable_primary_plane(dev_priv
, plane
, pipe
);
3627 intel_enable_planes(crtc
);
3628 intel_crtc_update_cursor(crtc
, true);
3630 hsw_enable_ips(intel_crtc
);
3632 mutex_lock(&dev
->struct_mutex
);
3633 intel_update_fbc(dev
);
3634 mutex_unlock(&dev
->struct_mutex
);
3637 static void haswell_crtc_disable_planes(struct drm_crtc
*crtc
)
3639 struct drm_device
*dev
= crtc
->dev
;
3640 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3641 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
3642 int pipe
= intel_crtc
->pipe
;
3643 int plane
= intel_crtc
->plane
;
3645 intel_crtc_wait_for_pending_flips(crtc
);
3646 drm_vblank_off(dev
, pipe
);
3648 /* FBC must be disabled before disabling the plane on HSW. */
3649 if (dev_priv
->fbc
.plane
== plane
)
3650 intel_disable_fbc(dev
);
3652 hsw_disable_ips(intel_crtc
);
3654 intel_crtc_update_cursor(crtc
, false);
3655 intel_disable_planes(crtc
);
3656 intel_disable_primary_plane(dev_priv
, plane
, pipe
);
3660 * This implements the workaround described in the "notes" section of the mode
3661 * set sequence documentation. When going from no pipes or single pipe to
3662 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3663 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3665 static void haswell_mode_set_planes_workaround(struct intel_crtc
*crtc
)
3667 struct drm_device
*dev
= crtc
->base
.dev
;
3668 struct intel_crtc
*crtc_it
, *other_active_crtc
= NULL
;
3670 /* We want to get the other_active_crtc only if there's only 1 other
3672 list_for_each_entry(crtc_it
, &dev
->mode_config
.crtc_list
, base
.head
) {
3673 if (!crtc_it
->active
|| crtc_it
== crtc
)
3676 if (other_active_crtc
)
3679 other_active_crtc
= crtc_it
;
3681 if (!other_active_crtc
)
3684 intel_wait_for_vblank(dev
, other_active_crtc
->pipe
);
3685 intel_wait_for_vblank(dev
, other_active_crtc
->pipe
);
3688 static void haswell_crtc_enable(struct drm_crtc
*crtc
)
3690 struct drm_device
*dev
= crtc
->dev
;
3691 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3692 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
3693 struct intel_encoder
*encoder
;
3694 int pipe
= intel_crtc
->pipe
;
3696 WARN_ON(!crtc
->enabled
);
3698 if (intel_crtc
->active
)
3701 intel_crtc
->active
= true;
3703 intel_set_cpu_fifo_underrun_reporting(dev
, pipe
, true);
3704 if (intel_crtc
->config
.has_pch_encoder
)
3705 intel_set_pch_fifo_underrun_reporting(dev
, TRANSCODER_A
, true);
3707 if (intel_crtc
->config
.has_pch_encoder
)
3708 dev_priv
->display
.fdi_link_train(crtc
);
3710 for_each_encoder_on_crtc(dev
, crtc
, encoder
)
3711 if (encoder
->pre_enable
)
3712 encoder
->pre_enable(encoder
);
3714 intel_ddi_enable_pipe_clock(intel_crtc
);
3716 ironlake_pfit_enable(intel_crtc
);
3719 * On ILK+ LUT must be loaded before the pipe is running but with
3722 intel_crtc_load_lut(crtc
);
3724 intel_ddi_set_pipe_settings(crtc
);
3725 intel_ddi_enable_transcoder_func(crtc
);
3727 intel_update_watermarks(crtc
);
3728 intel_enable_pipe(intel_crtc
);
3730 if (intel_crtc
->config
.has_pch_encoder
)
3731 lpt_pch_enable(crtc
);
3733 for_each_encoder_on_crtc(dev
, crtc
, encoder
) {
3734 encoder
->enable(encoder
);
3735 intel_opregion_notify_encoder(encoder
, true);
3738 /* If we change the relative order between pipe/planes enabling, we need
3739 * to change the workaround. */
3740 haswell_mode_set_planes_workaround(intel_crtc
);
3741 haswell_crtc_enable_planes(crtc
);
3744 static void ironlake_pfit_disable(struct intel_crtc
*crtc
)
3746 struct drm_device
*dev
= crtc
->base
.dev
;
3747 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3748 int pipe
= crtc
->pipe
;
3750 /* To avoid upsetting the power well on haswell only disable the pfit if
3751 * it's in use. The hw state code will make sure we get this right. */
3752 if (crtc
->config
.pch_pfit
.enabled
) {
3753 I915_WRITE(PF_CTL(pipe
), 0);
3754 I915_WRITE(PF_WIN_POS(pipe
), 0);
3755 I915_WRITE(PF_WIN_SZ(pipe
), 0);
3759 static void ironlake_crtc_disable(struct drm_crtc
*crtc
)
3761 struct drm_device
*dev
= crtc
->dev
;
3762 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3763 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
3764 struct intel_encoder
*encoder
;
3765 int pipe
= intel_crtc
->pipe
;
3766 int plane
= intel_crtc
->plane
;
3770 if (!intel_crtc
->active
)
3773 for_each_encoder_on_crtc(dev
, crtc
, encoder
)
3774 encoder
->disable(encoder
);
3776 intel_crtc_wait_for_pending_flips(crtc
);
3777 drm_vblank_off(dev
, pipe
);
3779 if (dev_priv
->fbc
.plane
== plane
)
3780 intel_disable_fbc(dev
);
3782 intel_crtc_update_cursor(crtc
, false);
3783 intel_disable_planes(crtc
);
3784 intel_disable_primary_plane(dev_priv
, plane
, pipe
);
3786 if (intel_crtc
->config
.has_pch_encoder
)
3787 intel_set_pch_fifo_underrun_reporting(dev
, pipe
, false);
3789 intel_disable_pipe(dev_priv
, pipe
);
3791 ironlake_pfit_disable(intel_crtc
);
3793 for_each_encoder_on_crtc(dev
, crtc
, encoder
)
3794 if (encoder
->post_disable
)
3795 encoder
->post_disable(encoder
);
3797 if (intel_crtc
->config
.has_pch_encoder
) {
3798 ironlake_fdi_disable(crtc
);
3800 ironlake_disable_pch_transcoder(dev_priv
, pipe
);
3801 intel_set_pch_fifo_underrun_reporting(dev
, pipe
, true);
3803 if (HAS_PCH_CPT(dev
)) {
3804 /* disable TRANS_DP_CTL */
3805 reg
= TRANS_DP_CTL(pipe
);
3806 temp
= I915_READ(reg
);
3807 temp
&= ~(TRANS_DP_OUTPUT_ENABLE
|
3808 TRANS_DP_PORT_SEL_MASK
);
3809 temp
|= TRANS_DP_PORT_SEL_NONE
;
3810 I915_WRITE(reg
, temp
);
3812 /* disable DPLL_SEL */
3813 temp
= I915_READ(PCH_DPLL_SEL
);
3814 temp
&= ~(TRANS_DPLL_ENABLE(pipe
) | TRANS_DPLLB_SEL(pipe
));
3815 I915_WRITE(PCH_DPLL_SEL
, temp
);
3818 /* disable PCH DPLL */
3819 intel_disable_shared_dpll(intel_crtc
);
3821 ironlake_fdi_pll_disable(intel_crtc
);
3824 intel_crtc
->active
= false;
3825 intel_update_watermarks(crtc
);
3827 mutex_lock(&dev
->struct_mutex
);
3828 intel_update_fbc(dev
);
3829 mutex_unlock(&dev
->struct_mutex
);
3832 static void haswell_crtc_disable(struct drm_crtc
*crtc
)
3834 struct drm_device
*dev
= crtc
->dev
;
3835 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3836 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
3837 struct intel_encoder
*encoder
;
3838 int pipe
= intel_crtc
->pipe
;
3839 enum transcoder cpu_transcoder
= intel_crtc
->config
.cpu_transcoder
;
3841 if (!intel_crtc
->active
)
3844 haswell_crtc_disable_planes(crtc
);
3846 for_each_encoder_on_crtc(dev
, crtc
, encoder
) {
3847 intel_opregion_notify_encoder(encoder
, false);
3848 encoder
->disable(encoder
);
3851 if (intel_crtc
->config
.has_pch_encoder
)
3852 intel_set_pch_fifo_underrun_reporting(dev
, TRANSCODER_A
, false);
3853 intel_disable_pipe(dev_priv
, pipe
);
3855 intel_ddi_disable_transcoder_func(dev_priv
, cpu_transcoder
);
3857 ironlake_pfit_disable(intel_crtc
);
3859 intel_ddi_disable_pipe_clock(intel_crtc
);
3861 for_each_encoder_on_crtc(dev
, crtc
, encoder
)
3862 if (encoder
->post_disable
)
3863 encoder
->post_disable(encoder
);
3865 if (intel_crtc
->config
.has_pch_encoder
) {
3866 lpt_disable_pch_transcoder(dev_priv
);
3867 intel_set_pch_fifo_underrun_reporting(dev
, TRANSCODER_A
, true);
3868 intel_ddi_fdi_disable(crtc
);
3871 intel_crtc
->active
= false;
3872 intel_update_watermarks(crtc
);
3874 mutex_lock(&dev
->struct_mutex
);
3875 intel_update_fbc(dev
);
3876 mutex_unlock(&dev
->struct_mutex
);
3879 static void ironlake_crtc_off(struct drm_crtc
*crtc
)
3881 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
3882 intel_put_shared_dpll(intel_crtc
);
3885 static void haswell_crtc_off(struct drm_crtc
*crtc
)
3887 intel_ddi_put_crtc_pll(crtc
);
3890 static void intel_crtc_dpms_overlay(struct intel_crtc
*intel_crtc
, bool enable
)
3892 if (!enable
&& intel_crtc
->overlay
) {
3893 struct drm_device
*dev
= intel_crtc
->base
.dev
;
3894 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3896 mutex_lock(&dev
->struct_mutex
);
3897 dev_priv
->mm
.interruptible
= false;
3898 (void) intel_overlay_switch_off(intel_crtc
->overlay
);
3899 dev_priv
->mm
.interruptible
= true;
3900 mutex_unlock(&dev
->struct_mutex
);
3903 /* Let userspace switch the overlay on again. In most cases userspace
3904 * has to recompute where to put it anyway.
3909 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3910 * cursor plane briefly if not already running after enabling the display
3912 * This workaround avoids occasional blank screens when self refresh is
3916 g4x_fixup_plane(struct drm_i915_private
*dev_priv
, enum pipe pipe
)
3918 u32 cntl
= I915_READ(CURCNTR(pipe
));
3920 if ((cntl
& CURSOR_MODE
) == 0) {
3921 u32 fw_bcl_self
= I915_READ(FW_BLC_SELF
);
3923 I915_WRITE(FW_BLC_SELF
, fw_bcl_self
& ~FW_BLC_SELF_EN
);
3924 I915_WRITE(CURCNTR(pipe
), CURSOR_MODE_64_ARGB_AX
);
3925 intel_wait_for_vblank(dev_priv
->dev
, pipe
);
3926 I915_WRITE(CURCNTR(pipe
), cntl
);
3927 I915_WRITE(CURBASE(pipe
), I915_READ(CURBASE(pipe
)));
3928 I915_WRITE(FW_BLC_SELF
, fw_bcl_self
);
3932 static void i9xx_pfit_enable(struct intel_crtc
*crtc
)
3934 struct drm_device
*dev
= crtc
->base
.dev
;
3935 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3936 struct intel_crtc_config
*pipe_config
= &crtc
->config
;
3938 if (!crtc
->config
.gmch_pfit
.control
)
3942 * The panel fitter should only be adjusted whilst the pipe is disabled,
3943 * according to register description and PRM.
3945 WARN_ON(I915_READ(PFIT_CONTROL
) & PFIT_ENABLE
);
3946 assert_pipe_disabled(dev_priv
, crtc
->pipe
);
3948 I915_WRITE(PFIT_PGM_RATIOS
, pipe_config
->gmch_pfit
.pgm_ratios
);
3949 I915_WRITE(PFIT_CONTROL
, pipe_config
->gmch_pfit
.control
);
3951 /* Border color in case we don't scale up to the full screen. Black by
3952 * default, change to something else for debugging. */
3953 I915_WRITE(BCLRPAT(crtc
->pipe
), 0);
3956 int valleyview_get_vco(struct drm_i915_private
*dev_priv
)
3958 int hpll_freq
, vco_freq
[] = { 800, 1600, 2000, 2400 };
3960 /* Obtain SKU information */
3961 mutex_lock(&dev_priv
->dpio_lock
);
3962 hpll_freq
= vlv_cck_read(dev_priv
, CCK_FUSE_REG
) &
3963 CCK_FUSE_HPLL_FREQ_MASK
;
3964 mutex_unlock(&dev_priv
->dpio_lock
);
3966 return vco_freq
[hpll_freq
];
3969 /* Adjust CDclk dividers to allow high res or save power if possible */
3970 static void valleyview_set_cdclk(struct drm_device
*dev
, int cdclk
)
3972 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3975 if (cdclk
>= 320) /* jump to highest voltage for 400MHz too */
3977 else if (cdclk
== 266)
3982 mutex_lock(&dev_priv
->rps
.hw_lock
);
3983 val
= vlv_punit_read(dev_priv
, PUNIT_REG_DSPFREQ
);
3984 val
&= ~DSPFREQGUAR_MASK
;
3985 val
|= (cmd
<< DSPFREQGUAR_SHIFT
);
3986 vlv_punit_write(dev_priv
, PUNIT_REG_DSPFREQ
, val
);
3987 if (wait_for((vlv_punit_read(dev_priv
, PUNIT_REG_DSPFREQ
) &
3988 DSPFREQSTAT_MASK
) == (cmd
<< DSPFREQSTAT_SHIFT
),
3990 DRM_ERROR("timed out waiting for CDclk change\n");
3992 mutex_unlock(&dev_priv
->rps
.hw_lock
);
3997 vco
= valleyview_get_vco(dev_priv
);
3998 divider
= ((vco
<< 1) / cdclk
) - 1;
4000 mutex_lock(&dev_priv
->dpio_lock
);
4001 /* adjust cdclk divider */
4002 val
= vlv_cck_read(dev_priv
, CCK_DISPLAY_CLOCK_CONTROL
);
4005 vlv_cck_write(dev_priv
, CCK_DISPLAY_CLOCK_CONTROL
, val
);
4006 mutex_unlock(&dev_priv
->dpio_lock
);
4009 mutex_lock(&dev_priv
->dpio_lock
);
4010 /* adjust self-refresh exit latency value */
4011 val
= vlv_bunit_read(dev_priv
, BUNIT_REG_BISOC
);
4015 * For high bandwidth configs, we set a higher latency in the bunit
4016 * so that the core display fetch happens in time to avoid underruns.
4019 val
|= 4500 / 250; /* 4.5 usec */
4021 val
|= 3000 / 250; /* 3.0 usec */
4022 vlv_bunit_write(dev_priv
, BUNIT_REG_BISOC
, val
);
4023 mutex_unlock(&dev_priv
->dpio_lock
);
4025 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4026 intel_i2c_reset(dev
);
4029 static int valleyview_cur_cdclk(struct drm_i915_private
*dev_priv
)
4034 vco
= valleyview_get_vco(dev_priv
);
4036 mutex_lock(&dev_priv
->dpio_lock
);
4037 divider
= vlv_cck_read(dev_priv
, CCK_DISPLAY_CLOCK_CONTROL
);
4038 mutex_unlock(&dev_priv
->dpio_lock
);
4042 cur_cdclk
= (vco
<< 1) / (divider
+ 1);
4047 static int valleyview_calc_cdclk(struct drm_i915_private
*dev_priv
,
4052 cur_cdclk
= valleyview_cur_cdclk(dev_priv
);
4055 * Really only a few cases to deal with, as only 4 CDclks are supported:
4060 * So we check to see whether we're above 90% of the lower bin and
4063 if (max_pixclk
> 288000) {
4065 } else if (max_pixclk
> 240000) {
4069 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4072 /* compute the max pixel clock for new configuration */
4073 static int intel_mode_max_pixclk(struct drm_i915_private
*dev_priv
)
4075 struct drm_device
*dev
= dev_priv
->dev
;
4076 struct intel_crtc
*intel_crtc
;
4079 list_for_each_entry(intel_crtc
, &dev
->mode_config
.crtc_list
,
4081 if (intel_crtc
->new_enabled
)
4082 max_pixclk
= max(max_pixclk
,
4083 intel_crtc
->new_config
->adjusted_mode
.crtc_clock
);
4089 static void valleyview_modeset_global_pipes(struct drm_device
*dev
,
4090 unsigned *prepare_pipes
)
4092 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4093 struct intel_crtc
*intel_crtc
;
4094 int max_pixclk
= intel_mode_max_pixclk(dev_priv
);
4095 int cur_cdclk
= valleyview_cur_cdclk(dev_priv
);
4097 if (valleyview_calc_cdclk(dev_priv
, max_pixclk
) == cur_cdclk
)
4100 /* disable/enable all currently active pipes while we change cdclk */
4101 list_for_each_entry(intel_crtc
, &dev
->mode_config
.crtc_list
,
4103 if (intel_crtc
->base
.enabled
)
4104 *prepare_pipes
|= (1 << intel_crtc
->pipe
);
4107 static void valleyview_modeset_global_resources(struct drm_device
*dev
)
4109 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4110 int max_pixclk
= intel_mode_max_pixclk(dev_priv
);
4111 int cur_cdclk
= valleyview_cur_cdclk(dev_priv
);
4112 int req_cdclk
= valleyview_calc_cdclk(dev_priv
, max_pixclk
);
4114 if (req_cdclk
!= cur_cdclk
)
4115 valleyview_set_cdclk(dev
, req_cdclk
);
4118 static void valleyview_crtc_enable(struct drm_crtc
*crtc
)
4120 struct drm_device
*dev
= crtc
->dev
;
4121 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4122 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
4123 struct intel_encoder
*encoder
;
4124 int pipe
= intel_crtc
->pipe
;
4125 int plane
= intel_crtc
->plane
;
4128 WARN_ON(!crtc
->enabled
);
4130 if (intel_crtc
->active
)
4133 intel_crtc
->active
= true;
4135 for_each_encoder_on_crtc(dev
, crtc
, encoder
)
4136 if (encoder
->pre_pll_enable
)
4137 encoder
->pre_pll_enable(encoder
);
4139 is_dsi
= intel_pipe_has_type(crtc
, INTEL_OUTPUT_DSI
);
4142 vlv_enable_pll(intel_crtc
);
4144 for_each_encoder_on_crtc(dev
, crtc
, encoder
)
4145 if (encoder
->pre_enable
)
4146 encoder
->pre_enable(encoder
);
4148 i9xx_pfit_enable(intel_crtc
);
4150 intel_crtc_load_lut(crtc
);
4152 intel_update_watermarks(crtc
);
4153 intel_enable_pipe(intel_crtc
);
4154 intel_set_cpu_fifo_underrun_reporting(dev
, pipe
, true);
4155 intel_enable_primary_plane(dev_priv
, plane
, pipe
);
4156 intel_enable_planes(crtc
);
4157 intel_crtc_update_cursor(crtc
, true);
4159 intel_update_fbc(dev
);
4161 for_each_encoder_on_crtc(dev
, crtc
, encoder
)
4162 encoder
->enable(encoder
);
4165 static void i9xx_crtc_enable(struct drm_crtc
*crtc
)
4167 struct drm_device
*dev
= crtc
->dev
;
4168 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4169 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
4170 struct intel_encoder
*encoder
;
4171 int pipe
= intel_crtc
->pipe
;
4172 int plane
= intel_crtc
->plane
;
4174 WARN_ON(!crtc
->enabled
);
4176 if (intel_crtc
->active
)
4179 intel_crtc
->active
= true;
4181 for_each_encoder_on_crtc(dev
, crtc
, encoder
)
4182 if (encoder
->pre_enable
)
4183 encoder
->pre_enable(encoder
);
4185 i9xx_enable_pll(intel_crtc
);
4187 i9xx_pfit_enable(intel_crtc
);
4189 intel_crtc_load_lut(crtc
);
4191 intel_update_watermarks(crtc
);
4192 intel_enable_pipe(intel_crtc
);
4193 intel_set_cpu_fifo_underrun_reporting(dev
, pipe
, true);
4194 intel_enable_primary_plane(dev_priv
, plane
, pipe
);
4195 intel_enable_planes(crtc
);
4196 /* The fixup needs to happen before cursor is enabled */
4198 g4x_fixup_plane(dev_priv
, pipe
);
4199 intel_crtc_update_cursor(crtc
, true);
4201 /* Give the overlay scaler a chance to enable if it's on this pipe */
4202 intel_crtc_dpms_overlay(intel_crtc
, true);
4204 intel_update_fbc(dev
);
4206 for_each_encoder_on_crtc(dev
, crtc
, encoder
)
4207 encoder
->enable(encoder
);
4210 static void i9xx_pfit_disable(struct intel_crtc
*crtc
)
4212 struct drm_device
*dev
= crtc
->base
.dev
;
4213 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4215 if (!crtc
->config
.gmch_pfit
.control
)
4218 assert_pipe_disabled(dev_priv
, crtc
->pipe
);
4220 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4221 I915_READ(PFIT_CONTROL
));
4222 I915_WRITE(PFIT_CONTROL
, 0);
4225 static void i9xx_crtc_disable(struct drm_crtc
*crtc
)
4227 struct drm_device
*dev
= crtc
->dev
;
4228 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4229 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
4230 struct intel_encoder
*encoder
;
4231 int pipe
= intel_crtc
->pipe
;
4232 int plane
= intel_crtc
->plane
;
4234 if (!intel_crtc
->active
)
4237 for_each_encoder_on_crtc(dev
, crtc
, encoder
)
4238 encoder
->disable(encoder
);
4240 /* Give the overlay scaler a chance to disable if it's on this pipe */
4241 intel_crtc_wait_for_pending_flips(crtc
);
4242 drm_vblank_off(dev
, pipe
);
4244 if (dev_priv
->fbc
.plane
== plane
)
4245 intel_disable_fbc(dev
);
4247 intel_crtc_dpms_overlay(intel_crtc
, false);
4248 intel_crtc_update_cursor(crtc
, false);
4249 intel_disable_planes(crtc
);
4250 intel_disable_primary_plane(dev_priv
, plane
, pipe
);
4252 intel_set_cpu_fifo_underrun_reporting(dev
, pipe
, false);
4253 intel_disable_pipe(dev_priv
, pipe
);
4255 i9xx_pfit_disable(intel_crtc
);
4257 for_each_encoder_on_crtc(dev
, crtc
, encoder
)
4258 if (encoder
->post_disable
)
4259 encoder
->post_disable(encoder
);
4261 if (IS_VALLEYVIEW(dev
) && !intel_pipe_has_type(crtc
, INTEL_OUTPUT_DSI
))
4262 vlv_disable_pll(dev_priv
, pipe
);
4263 else if (!IS_VALLEYVIEW(dev
))
4264 i9xx_disable_pll(dev_priv
, pipe
);
4266 intel_crtc
->active
= false;
4267 intel_update_watermarks(crtc
);
4269 intel_update_fbc(dev
);
4272 static void i9xx_crtc_off(struct drm_crtc
*crtc
)
4276 static void intel_crtc_update_sarea(struct drm_crtc
*crtc
,
4279 struct drm_device
*dev
= crtc
->dev
;
4280 struct drm_i915_master_private
*master_priv
;
4281 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
4282 int pipe
= intel_crtc
->pipe
;
4284 if (!dev
->primary
->master
)
4287 master_priv
= dev
->primary
->master
->driver_priv
;
4288 if (!master_priv
->sarea_priv
)
4293 master_priv
->sarea_priv
->pipeA_w
= enabled
? crtc
->mode
.hdisplay
: 0;
4294 master_priv
->sarea_priv
->pipeA_h
= enabled
? crtc
->mode
.vdisplay
: 0;
4297 master_priv
->sarea_priv
->pipeB_w
= enabled
? crtc
->mode
.hdisplay
: 0;
4298 master_priv
->sarea_priv
->pipeB_h
= enabled
? crtc
->mode
.vdisplay
: 0;
4301 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe
));
4307 * Sets the power management mode of the pipe and plane.
4309 void intel_crtc_update_dpms(struct drm_crtc
*crtc
)
4311 struct drm_device
*dev
= crtc
->dev
;
4312 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4313 struct intel_encoder
*intel_encoder
;
4314 bool enable
= false;
4316 for_each_encoder_on_crtc(dev
, crtc
, intel_encoder
)
4317 enable
|= intel_encoder
->connectors_active
;
4320 dev_priv
->display
.crtc_enable(crtc
);
4322 dev_priv
->display
.crtc_disable(crtc
);
4324 intel_crtc_update_sarea(crtc
, enable
);
4327 static void intel_crtc_disable(struct drm_crtc
*crtc
)
4329 struct drm_device
*dev
= crtc
->dev
;
4330 struct drm_connector
*connector
;
4331 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4332 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
4334 /* crtc should still be enabled when we disable it. */
4335 WARN_ON(!crtc
->enabled
);
4337 dev_priv
->display
.crtc_disable(crtc
);
4338 intel_crtc
->eld_vld
= false;
4339 intel_crtc_update_sarea(crtc
, false);
4340 dev_priv
->display
.off(crtc
);
4342 assert_plane_disabled(dev
->dev_private
, to_intel_crtc(crtc
)->plane
);
4343 assert_cursor_disabled(dev_priv
, to_intel_crtc(crtc
)->pipe
);
4344 assert_pipe_disabled(dev
->dev_private
, to_intel_crtc(crtc
)->pipe
);
4347 mutex_lock(&dev
->struct_mutex
);
4348 intel_unpin_fb_obj(to_intel_framebuffer(crtc
->fb
)->obj
);
4349 mutex_unlock(&dev
->struct_mutex
);
4353 /* Update computed state. */
4354 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
4355 if (!connector
->encoder
|| !connector
->encoder
->crtc
)
4358 if (connector
->encoder
->crtc
!= crtc
)
4361 connector
->dpms
= DRM_MODE_DPMS_OFF
;
4362 to_intel_encoder(connector
->encoder
)->connectors_active
= false;
4366 void intel_encoder_destroy(struct drm_encoder
*encoder
)
4368 struct intel_encoder
*intel_encoder
= to_intel_encoder(encoder
);
4370 drm_encoder_cleanup(encoder
);
4371 kfree(intel_encoder
);
4374 /* Simple dpms helper for encoders with just one connector, no cloning and only
4375 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4376 * state of the entire output pipe. */
4377 static void intel_encoder_dpms(struct intel_encoder
*encoder
, int mode
)
4379 if (mode
== DRM_MODE_DPMS_ON
) {
4380 encoder
->connectors_active
= true;
4382 intel_crtc_update_dpms(encoder
->base
.crtc
);
4384 encoder
->connectors_active
= false;
4386 intel_crtc_update_dpms(encoder
->base
.crtc
);
4390 /* Cross check the actual hw state with our own modeset state tracking (and it's
4391 * internal consistency). */
4392 static void intel_connector_check_state(struct intel_connector
*connector
)
4394 if (connector
->get_hw_state(connector
)) {
4395 struct intel_encoder
*encoder
= connector
->encoder
;
4396 struct drm_crtc
*crtc
;
4397 bool encoder_enabled
;
4400 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4401 connector
->base
.base
.id
,
4402 drm_get_connector_name(&connector
->base
));
4404 WARN(connector
->base
.dpms
== DRM_MODE_DPMS_OFF
,
4405 "wrong connector dpms state\n");
4406 WARN(connector
->base
.encoder
!= &encoder
->base
,
4407 "active connector not linked to encoder\n");
4408 WARN(!encoder
->connectors_active
,
4409 "encoder->connectors_active not set\n");
4411 encoder_enabled
= encoder
->get_hw_state(encoder
, &pipe
);
4412 WARN(!encoder_enabled
, "encoder not enabled\n");
4413 if (WARN_ON(!encoder
->base
.crtc
))
4416 crtc
= encoder
->base
.crtc
;
4418 WARN(!crtc
->enabled
, "crtc not enabled\n");
4419 WARN(!to_intel_crtc(crtc
)->active
, "crtc not active\n");
4420 WARN(pipe
!= to_intel_crtc(crtc
)->pipe
,
4421 "encoder active on the wrong pipe\n");
4425 /* Even simpler default implementation, if there's really no special case to
4427 void intel_connector_dpms(struct drm_connector
*connector
, int mode
)
4429 /* All the simple cases only support two dpms states. */
4430 if (mode
!= DRM_MODE_DPMS_ON
)
4431 mode
= DRM_MODE_DPMS_OFF
;
4433 if (mode
== connector
->dpms
)
4436 connector
->dpms
= mode
;
4438 /* Only need to change hw state when actually enabled */
4439 if (connector
->encoder
)
4440 intel_encoder_dpms(to_intel_encoder(connector
->encoder
), mode
);
4442 intel_modeset_check_state(connector
->dev
);
4445 /* Simple connector->get_hw_state implementation for encoders that support only
4446 * one connector and no cloning and hence the encoder state determines the state
4447 * of the connector. */
4448 bool intel_connector_get_hw_state(struct intel_connector
*connector
)
4451 struct intel_encoder
*encoder
= connector
->encoder
;
4453 return encoder
->get_hw_state(encoder
, &pipe
);
4456 static bool ironlake_check_fdi_lanes(struct drm_device
*dev
, enum pipe pipe
,
4457 struct intel_crtc_config
*pipe_config
)
4459 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4460 struct intel_crtc
*pipe_B_crtc
=
4461 to_intel_crtc(dev_priv
->pipe_to_crtc_mapping
[PIPE_B
]);
4463 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4464 pipe_name(pipe
), pipe_config
->fdi_lanes
);
4465 if (pipe_config
->fdi_lanes
> 4) {
4466 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4467 pipe_name(pipe
), pipe_config
->fdi_lanes
);
4471 if (IS_HASWELL(dev
) || IS_BROADWELL(dev
)) {
4472 if (pipe_config
->fdi_lanes
> 2) {
4473 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4474 pipe_config
->fdi_lanes
);
4481 if (INTEL_INFO(dev
)->num_pipes
== 2)
4484 /* Ivybridge 3 pipe is really complicated */
4489 if (dev_priv
->pipe_to_crtc_mapping
[PIPE_C
]->enabled
&&
4490 pipe_config
->fdi_lanes
> 2) {
4491 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4492 pipe_name(pipe
), pipe_config
->fdi_lanes
);
4497 if (!pipe_has_enabled_pch(pipe_B_crtc
) ||
4498 pipe_B_crtc
->config
.fdi_lanes
<= 2) {
4499 if (pipe_config
->fdi_lanes
> 2) {
4500 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4501 pipe_name(pipe
), pipe_config
->fdi_lanes
);
4505 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4515 static int ironlake_fdi_compute_config(struct intel_crtc
*intel_crtc
,
4516 struct intel_crtc_config
*pipe_config
)
4518 struct drm_device
*dev
= intel_crtc
->base
.dev
;
4519 struct drm_display_mode
*adjusted_mode
= &pipe_config
->adjusted_mode
;
4520 int lane
, link_bw
, fdi_dotclock
;
4521 bool setup_ok
, needs_recompute
= false;
4524 /* FDI is a binary signal running at ~2.7GHz, encoding
4525 * each output octet as 10 bits. The actual frequency
4526 * is stored as a divider into a 100MHz clock, and the
4527 * mode pixel clock is stored in units of 1KHz.
4528 * Hence the bw of each lane in terms of the mode signal
4531 link_bw
= intel_fdi_link_freq(dev
) * MHz(100)/KHz(1)/10;
4533 fdi_dotclock
= adjusted_mode
->crtc_clock
;
4535 lane
= ironlake_get_lanes_required(fdi_dotclock
, link_bw
,
4536 pipe_config
->pipe_bpp
);
4538 pipe_config
->fdi_lanes
= lane
;
4540 intel_link_compute_m_n(pipe_config
->pipe_bpp
, lane
, fdi_dotclock
,
4541 link_bw
, &pipe_config
->fdi_m_n
);
4543 setup_ok
= ironlake_check_fdi_lanes(intel_crtc
->base
.dev
,
4544 intel_crtc
->pipe
, pipe_config
);
4545 if (!setup_ok
&& pipe_config
->pipe_bpp
> 6*3) {
4546 pipe_config
->pipe_bpp
-= 2*3;
4547 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4548 pipe_config
->pipe_bpp
);
4549 needs_recompute
= true;
4550 pipe_config
->bw_constrained
= true;
4555 if (needs_recompute
)
4558 return setup_ok
? 0 : -EINVAL
;
4561 static void hsw_compute_ips_config(struct intel_crtc
*crtc
,
4562 struct intel_crtc_config
*pipe_config
)
4564 pipe_config
->ips_enabled
= i915
.enable_ips
&&
4565 hsw_crtc_supports_ips(crtc
) &&
4566 pipe_config
->pipe_bpp
<= 24;
4569 static int intel_crtc_compute_config(struct intel_crtc
*crtc
,
4570 struct intel_crtc_config
*pipe_config
)
4572 struct drm_device
*dev
= crtc
->base
.dev
;
4573 struct drm_display_mode
*adjusted_mode
= &pipe_config
->adjusted_mode
;
4575 /* FIXME should check pixel clock limits on all platforms */
4576 if (INTEL_INFO(dev
)->gen
< 4) {
4577 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4579 dev_priv
->display
.get_display_clock_speed(dev
);
4582 * Enable pixel doubling when the dot clock
4583 * is > 90% of the (display) core speed.
4585 * GDG double wide on either pipe,
4586 * otherwise pipe A only.
4588 if ((crtc
->pipe
== PIPE_A
|| IS_I915G(dev
)) &&
4589 adjusted_mode
->crtc_clock
> clock_limit
* 9 / 10) {
4591 pipe_config
->double_wide
= true;
4594 if (adjusted_mode
->crtc_clock
> clock_limit
* 9 / 10)
4599 * Pipe horizontal size must be even in:
4601 * - LVDS dual channel mode
4602 * - Double wide pipe
4604 if ((intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_LVDS
) &&
4605 intel_is_dual_link_lvds(dev
)) || pipe_config
->double_wide
)
4606 pipe_config
->pipe_src_w
&= ~1;
4608 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4609 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
4611 if ((INTEL_INFO(dev
)->gen
> 4 || IS_G4X(dev
)) &&
4612 adjusted_mode
->hsync_start
== adjusted_mode
->hdisplay
)
4615 if ((IS_G4X(dev
) || IS_VALLEYVIEW(dev
)) && pipe_config
->pipe_bpp
> 10*3) {
4616 pipe_config
->pipe_bpp
= 10*3; /* 12bpc is gen5+ */
4617 } else if (INTEL_INFO(dev
)->gen
<= 4 && pipe_config
->pipe_bpp
> 8*3) {
4618 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4620 pipe_config
->pipe_bpp
= 8*3;
4624 hsw_compute_ips_config(crtc
, pipe_config
);
4626 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4627 * clock survives for now. */
4628 if (HAS_PCH_IBX(dev
) || HAS_PCH_CPT(dev
))
4629 pipe_config
->shared_dpll
= crtc
->config
.shared_dpll
;
4631 if (pipe_config
->has_pch_encoder
)
4632 return ironlake_fdi_compute_config(crtc
, pipe_config
);
4637 static int valleyview_get_display_clock_speed(struct drm_device
*dev
)
4639 return 400000; /* FIXME */
4642 static int i945_get_display_clock_speed(struct drm_device
*dev
)
4647 static int i915_get_display_clock_speed(struct drm_device
*dev
)
4652 static int i9xx_misc_get_display_clock_speed(struct drm_device
*dev
)
4657 static int pnv_get_display_clock_speed(struct drm_device
*dev
)
4661 pci_read_config_word(dev
->pdev
, GCFGC
, &gcfgc
);
4663 switch (gcfgc
& GC_DISPLAY_CLOCK_MASK
) {
4664 case GC_DISPLAY_CLOCK_267_MHZ_PNV
:
4666 case GC_DISPLAY_CLOCK_333_MHZ_PNV
:
4668 case GC_DISPLAY_CLOCK_444_MHZ_PNV
:
4670 case GC_DISPLAY_CLOCK_200_MHZ_PNV
:
4673 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc
);
4674 case GC_DISPLAY_CLOCK_133_MHZ_PNV
:
4676 case GC_DISPLAY_CLOCK_167_MHZ_PNV
:
4681 static int i915gm_get_display_clock_speed(struct drm_device
*dev
)
4685 pci_read_config_word(dev
->pdev
, GCFGC
, &gcfgc
);
4687 if (gcfgc
& GC_LOW_FREQUENCY_ENABLE
)
4690 switch (gcfgc
& GC_DISPLAY_CLOCK_MASK
) {
4691 case GC_DISPLAY_CLOCK_333_MHZ
:
4694 case GC_DISPLAY_CLOCK_190_200_MHZ
:
4700 static int i865_get_display_clock_speed(struct drm_device
*dev
)
4705 static int i855_get_display_clock_speed(struct drm_device
*dev
)
4708 /* Assume that the hardware is in the high speed state. This
4709 * should be the default.
4711 switch (hpllcc
& GC_CLOCK_CONTROL_MASK
) {
4712 case GC_CLOCK_133_200
:
4713 case GC_CLOCK_100_200
:
4715 case GC_CLOCK_166_250
:
4717 case GC_CLOCK_100_133
:
4721 /* Shouldn't happen */
4725 static int i830_get_display_clock_speed(struct drm_device
*dev
)
4731 intel_reduce_m_n_ratio(uint32_t *num
, uint32_t *den
)
4733 while (*num
> DATA_LINK_M_N_MASK
||
4734 *den
> DATA_LINK_M_N_MASK
) {
4740 static void compute_m_n(unsigned int m
, unsigned int n
,
4741 uint32_t *ret_m
, uint32_t *ret_n
)
4743 *ret_n
= min_t(unsigned int, roundup_pow_of_two(n
), DATA_LINK_N_MAX
);
4744 *ret_m
= div_u64((uint64_t) m
* *ret_n
, n
);
4745 intel_reduce_m_n_ratio(ret_m
, ret_n
);
4749 intel_link_compute_m_n(int bits_per_pixel
, int nlanes
,
4750 int pixel_clock
, int link_clock
,
4751 struct intel_link_m_n
*m_n
)
4755 compute_m_n(bits_per_pixel
* pixel_clock
,
4756 link_clock
* nlanes
* 8,
4757 &m_n
->gmch_m
, &m_n
->gmch_n
);
4759 compute_m_n(pixel_clock
, link_clock
,
4760 &m_n
->link_m
, &m_n
->link_n
);
4763 static inline bool intel_panel_use_ssc(struct drm_i915_private
*dev_priv
)
4765 if (i915
.panel_use_ssc
>= 0)
4766 return i915
.panel_use_ssc
!= 0;
4767 return dev_priv
->vbt
.lvds_use_ssc
4768 && !(dev_priv
->quirks
& QUIRK_LVDS_SSC_DISABLE
);
4771 static int i9xx_get_refclk(struct drm_crtc
*crtc
, int num_connectors
)
4773 struct drm_device
*dev
= crtc
->dev
;
4774 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4777 if (IS_VALLEYVIEW(dev
)) {
4779 } else if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_LVDS
) &&
4780 intel_panel_use_ssc(dev_priv
) && num_connectors
< 2) {
4781 refclk
= dev_priv
->vbt
.lvds_ssc_freq
;
4782 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk
);
4783 } else if (!IS_GEN2(dev
)) {
4792 static uint32_t pnv_dpll_compute_fp(struct dpll
*dpll
)
4794 return (1 << dpll
->n
) << 16 | dpll
->m2
;
4797 static uint32_t i9xx_dpll_compute_fp(struct dpll
*dpll
)
4799 return dpll
->n
<< 16 | dpll
->m1
<< 8 | dpll
->m2
;
4802 static void i9xx_update_pll_dividers(struct intel_crtc
*crtc
,
4803 intel_clock_t
*reduced_clock
)
4805 struct drm_device
*dev
= crtc
->base
.dev
;
4806 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4807 int pipe
= crtc
->pipe
;
4810 if (IS_PINEVIEW(dev
)) {
4811 fp
= pnv_dpll_compute_fp(&crtc
->config
.dpll
);
4813 fp2
= pnv_dpll_compute_fp(reduced_clock
);
4815 fp
= i9xx_dpll_compute_fp(&crtc
->config
.dpll
);
4817 fp2
= i9xx_dpll_compute_fp(reduced_clock
);
4820 I915_WRITE(FP0(pipe
), fp
);
4821 crtc
->config
.dpll_hw_state
.fp0
= fp
;
4823 crtc
->lowfreq_avail
= false;
4824 if (intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_LVDS
) &&
4825 reduced_clock
&& i915
.powersave
) {
4826 I915_WRITE(FP1(pipe
), fp2
);
4827 crtc
->config
.dpll_hw_state
.fp1
= fp2
;
4828 crtc
->lowfreq_avail
= true;
4830 I915_WRITE(FP1(pipe
), fp
);
4831 crtc
->config
.dpll_hw_state
.fp1
= fp
;
4835 static void vlv_pllb_recal_opamp(struct drm_i915_private
*dev_priv
, enum pipe
4841 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4842 * and set it to a reasonable value instead.
4844 reg_val
= vlv_dpio_read(dev_priv
, pipe
, VLV_PLL_DW9(1));
4845 reg_val
&= 0xffffff00;
4846 reg_val
|= 0x00000030;
4847 vlv_dpio_write(dev_priv
, pipe
, VLV_PLL_DW9(1), reg_val
);
4849 reg_val
= vlv_dpio_read(dev_priv
, pipe
, VLV_REF_DW13
);
4850 reg_val
&= 0x8cffffff;
4851 reg_val
= 0x8c000000;
4852 vlv_dpio_write(dev_priv
, pipe
, VLV_REF_DW13
, reg_val
);
4854 reg_val
= vlv_dpio_read(dev_priv
, pipe
, VLV_PLL_DW9(1));
4855 reg_val
&= 0xffffff00;
4856 vlv_dpio_write(dev_priv
, pipe
, VLV_PLL_DW9(1), reg_val
);
4858 reg_val
= vlv_dpio_read(dev_priv
, pipe
, VLV_REF_DW13
);
4859 reg_val
&= 0x00ffffff;
4860 reg_val
|= 0xb0000000;
4861 vlv_dpio_write(dev_priv
, pipe
, VLV_REF_DW13
, reg_val
);
4864 static void intel_pch_transcoder_set_m_n(struct intel_crtc
*crtc
,
4865 struct intel_link_m_n
*m_n
)
4867 struct drm_device
*dev
= crtc
->base
.dev
;
4868 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4869 int pipe
= crtc
->pipe
;
4871 I915_WRITE(PCH_TRANS_DATA_M1(pipe
), TU_SIZE(m_n
->tu
) | m_n
->gmch_m
);
4872 I915_WRITE(PCH_TRANS_DATA_N1(pipe
), m_n
->gmch_n
);
4873 I915_WRITE(PCH_TRANS_LINK_M1(pipe
), m_n
->link_m
);
4874 I915_WRITE(PCH_TRANS_LINK_N1(pipe
), m_n
->link_n
);
4877 static void intel_cpu_transcoder_set_m_n(struct intel_crtc
*crtc
,
4878 struct intel_link_m_n
*m_n
)
4880 struct drm_device
*dev
= crtc
->base
.dev
;
4881 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4882 int pipe
= crtc
->pipe
;
4883 enum transcoder transcoder
= crtc
->config
.cpu_transcoder
;
4885 if (INTEL_INFO(dev
)->gen
>= 5) {
4886 I915_WRITE(PIPE_DATA_M1(transcoder
), TU_SIZE(m_n
->tu
) | m_n
->gmch_m
);
4887 I915_WRITE(PIPE_DATA_N1(transcoder
), m_n
->gmch_n
);
4888 I915_WRITE(PIPE_LINK_M1(transcoder
), m_n
->link_m
);
4889 I915_WRITE(PIPE_LINK_N1(transcoder
), m_n
->link_n
);
4891 I915_WRITE(PIPE_DATA_M_G4X(pipe
), TU_SIZE(m_n
->tu
) | m_n
->gmch_m
);
4892 I915_WRITE(PIPE_DATA_N_G4X(pipe
), m_n
->gmch_n
);
4893 I915_WRITE(PIPE_LINK_M_G4X(pipe
), m_n
->link_m
);
4894 I915_WRITE(PIPE_LINK_N_G4X(pipe
), m_n
->link_n
);
4898 static void intel_dp_set_m_n(struct intel_crtc
*crtc
)
4900 if (crtc
->config
.has_pch_encoder
)
4901 intel_pch_transcoder_set_m_n(crtc
, &crtc
->config
.dp_m_n
);
4903 intel_cpu_transcoder_set_m_n(crtc
, &crtc
->config
.dp_m_n
);
4906 static void vlv_update_pll(struct intel_crtc
*crtc
)
4908 struct drm_device
*dev
= crtc
->base
.dev
;
4909 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4910 int pipe
= crtc
->pipe
;
4912 u32 bestn
, bestm1
, bestm2
, bestp1
, bestp2
;
4913 u32 coreclk
, reg_val
, dpll_md
;
4915 mutex_lock(&dev_priv
->dpio_lock
);
4917 bestn
= crtc
->config
.dpll
.n
;
4918 bestm1
= crtc
->config
.dpll
.m1
;
4919 bestm2
= crtc
->config
.dpll
.m2
;
4920 bestp1
= crtc
->config
.dpll
.p1
;
4921 bestp2
= crtc
->config
.dpll
.p2
;
4923 /* See eDP HDMI DPIO driver vbios notes doc */
4925 /* PLL B needs special handling */
4927 vlv_pllb_recal_opamp(dev_priv
, pipe
);
4929 /* Set up Tx target for periodic Rcomp update */
4930 vlv_dpio_write(dev_priv
, pipe
, VLV_PLL_DW9_BCAST
, 0x0100000f);
4932 /* Disable target IRef on PLL */
4933 reg_val
= vlv_dpio_read(dev_priv
, pipe
, VLV_PLL_DW8(pipe
));
4934 reg_val
&= 0x00ffffff;
4935 vlv_dpio_write(dev_priv
, pipe
, VLV_PLL_DW8(pipe
), reg_val
);
4937 /* Disable fast lock */
4938 vlv_dpio_write(dev_priv
, pipe
, VLV_CMN_DW0
, 0x610);
4940 /* Set idtafcrecal before PLL is enabled */
4941 mdiv
= ((bestm1
<< DPIO_M1DIV_SHIFT
) | (bestm2
& DPIO_M2DIV_MASK
));
4942 mdiv
|= ((bestp1
<< DPIO_P1_SHIFT
) | (bestp2
<< DPIO_P2_SHIFT
));
4943 mdiv
|= ((bestn
<< DPIO_N_SHIFT
));
4944 mdiv
|= (1 << DPIO_K_SHIFT
);
4947 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4948 * but we don't support that).
4949 * Note: don't use the DAC post divider as it seems unstable.
4951 mdiv
|= (DPIO_POST_DIV_HDMIDP
<< DPIO_POST_DIV_SHIFT
);
4952 vlv_dpio_write(dev_priv
, pipe
, VLV_PLL_DW3(pipe
), mdiv
);
4954 mdiv
|= DPIO_ENABLE_CALIBRATION
;
4955 vlv_dpio_write(dev_priv
, pipe
, VLV_PLL_DW3(pipe
), mdiv
);
4957 /* Set HBR and RBR LPF coefficients */
4958 if (crtc
->config
.port_clock
== 162000 ||
4959 intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_ANALOG
) ||
4960 intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_HDMI
))
4961 vlv_dpio_write(dev_priv
, pipe
, VLV_PLL_DW10(pipe
),
4964 vlv_dpio_write(dev_priv
, pipe
, VLV_PLL_DW10(pipe
),
4967 if (intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_EDP
) ||
4968 intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_DISPLAYPORT
)) {
4969 /* Use SSC source */
4971 vlv_dpio_write(dev_priv
, pipe
, VLV_PLL_DW5(pipe
),
4974 vlv_dpio_write(dev_priv
, pipe
, VLV_PLL_DW5(pipe
),
4976 } else { /* HDMI or VGA */
4977 /* Use bend source */
4979 vlv_dpio_write(dev_priv
, pipe
, VLV_PLL_DW5(pipe
),
4982 vlv_dpio_write(dev_priv
, pipe
, VLV_PLL_DW5(pipe
),
4986 coreclk
= vlv_dpio_read(dev_priv
, pipe
, VLV_PLL_DW7(pipe
));
4987 coreclk
= (coreclk
& 0x0000ff00) | 0x01c00000;
4988 if (intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_DISPLAYPORT
) ||
4989 intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_EDP
))
4990 coreclk
|= 0x01000000;
4991 vlv_dpio_write(dev_priv
, pipe
, VLV_PLL_DW7(pipe
), coreclk
);
4993 vlv_dpio_write(dev_priv
, pipe
, VLV_PLL_DW11(pipe
), 0x87871000);
4996 * Enable DPIO clock input. We should never disable the reference
4997 * clock for pipe B, since VGA hotplug / manual detection depends
5000 dpll
= DPLL_EXT_BUFFER_ENABLE_VLV
| DPLL_REFA_CLK_ENABLE_VLV
|
5001 DPLL_VGA_MODE_DIS
| DPLL_INTEGRATED_CLOCK_VLV
;
5002 /* We should never disable this, set it here for state tracking */
5004 dpll
|= DPLL_INTEGRATED_CRI_CLK_VLV
;
5005 dpll
|= DPLL_VCO_ENABLE
;
5006 crtc
->config
.dpll_hw_state
.dpll
= dpll
;
5008 dpll_md
= (crtc
->config
.pixel_multiplier
- 1)
5009 << DPLL_MD_UDI_MULTIPLIER_SHIFT
;
5010 crtc
->config
.dpll_hw_state
.dpll_md
= dpll_md
;
5012 if (crtc
->config
.has_dp_encoder
)
5013 intel_dp_set_m_n(crtc
);
5015 mutex_unlock(&dev_priv
->dpio_lock
);
5018 static void i9xx_update_pll(struct intel_crtc
*crtc
,
5019 intel_clock_t
*reduced_clock
,
5022 struct drm_device
*dev
= crtc
->base
.dev
;
5023 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
5026 struct dpll
*clock
= &crtc
->config
.dpll
;
5028 i9xx_update_pll_dividers(crtc
, reduced_clock
);
5030 is_sdvo
= intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_SDVO
) ||
5031 intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_HDMI
);
5033 dpll
= DPLL_VGA_MODE_DIS
;
5035 if (intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_LVDS
))
5036 dpll
|= DPLLB_MODE_LVDS
;
5038 dpll
|= DPLLB_MODE_DAC_SERIAL
;
5040 if (IS_I945G(dev
) || IS_I945GM(dev
) || IS_G33(dev
)) {
5041 dpll
|= (crtc
->config
.pixel_multiplier
- 1)
5042 << SDVO_MULTIPLIER_SHIFT_HIRES
;
5046 dpll
|= DPLL_SDVO_HIGH_SPEED
;
5048 if (intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_DISPLAYPORT
))
5049 dpll
|= DPLL_SDVO_HIGH_SPEED
;
5051 /* compute bitmask from p1 value */
5052 if (IS_PINEVIEW(dev
))
5053 dpll
|= (1 << (clock
->p1
- 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW
;
5055 dpll
|= (1 << (clock
->p1
- 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT
;
5056 if (IS_G4X(dev
) && reduced_clock
)
5057 dpll
|= (1 << (reduced_clock
->p1
- 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT
;
5059 switch (clock
->p2
) {
5061 dpll
|= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5
;
5064 dpll
|= DPLLB_LVDS_P2_CLOCK_DIV_7
;
5067 dpll
|= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10
;
5070 dpll
|= DPLLB_LVDS_P2_CLOCK_DIV_14
;
5073 if (INTEL_INFO(dev
)->gen
>= 4)
5074 dpll
|= (6 << PLL_LOAD_PULSE_PHASE_SHIFT
);
5076 if (crtc
->config
.sdvo_tv_clock
)
5077 dpll
|= PLL_REF_INPUT_TVCLKINBC
;
5078 else if (intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_LVDS
) &&
5079 intel_panel_use_ssc(dev_priv
) && num_connectors
< 2)
5080 dpll
|= PLLB_REF_INPUT_SPREADSPECTRUMIN
;
5082 dpll
|= PLL_REF_INPUT_DREFCLK
;
5084 dpll
|= DPLL_VCO_ENABLE
;
5085 crtc
->config
.dpll_hw_state
.dpll
= dpll
;
5087 if (INTEL_INFO(dev
)->gen
>= 4) {
5088 u32 dpll_md
= (crtc
->config
.pixel_multiplier
- 1)
5089 << DPLL_MD_UDI_MULTIPLIER_SHIFT
;
5090 crtc
->config
.dpll_hw_state
.dpll_md
= dpll_md
;
5093 if (crtc
->config
.has_dp_encoder
)
5094 intel_dp_set_m_n(crtc
);
5097 static void i8xx_update_pll(struct intel_crtc
*crtc
,
5098 intel_clock_t
*reduced_clock
,
5101 struct drm_device
*dev
= crtc
->base
.dev
;
5102 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
5104 struct dpll
*clock
= &crtc
->config
.dpll
;
5106 i9xx_update_pll_dividers(crtc
, reduced_clock
);
5108 dpll
= DPLL_VGA_MODE_DIS
;
5110 if (intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_LVDS
)) {
5111 dpll
|= (1 << (clock
->p1
- 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT
;
5114 dpll
|= PLL_P1_DIVIDE_BY_TWO
;
5116 dpll
|= (clock
->p1
- 2) << DPLL_FPA01_P1_POST_DIV_SHIFT
;
5118 dpll
|= PLL_P2_DIVIDE_BY_4
;
5121 if (intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_DVO
))
5122 dpll
|= DPLL_DVO_2X_MODE
;
5124 if (intel_pipe_has_type(&crtc
->base
, INTEL_OUTPUT_LVDS
) &&
5125 intel_panel_use_ssc(dev_priv
) && num_connectors
< 2)
5126 dpll
|= PLLB_REF_INPUT_SPREADSPECTRUMIN
;
5128 dpll
|= PLL_REF_INPUT_DREFCLK
;
5130 dpll
|= DPLL_VCO_ENABLE
;
5131 crtc
->config
.dpll_hw_state
.dpll
= dpll
;
5134 static void intel_set_pipe_timings(struct intel_crtc
*intel_crtc
)
5136 struct drm_device
*dev
= intel_crtc
->base
.dev
;
5137 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
5138 enum pipe pipe
= intel_crtc
->pipe
;
5139 enum transcoder cpu_transcoder
= intel_crtc
->config
.cpu_transcoder
;
5140 struct drm_display_mode
*adjusted_mode
=
5141 &intel_crtc
->config
.adjusted_mode
;
5142 uint32_t vsyncshift
, crtc_vtotal
, crtc_vblank_end
;
5144 /* We need to be careful not to changed the adjusted mode, for otherwise
5145 * the hw state checker will get angry at the mismatch. */
5146 crtc_vtotal
= adjusted_mode
->crtc_vtotal
;
5147 crtc_vblank_end
= adjusted_mode
->crtc_vblank_end
;
5149 if (!IS_GEN2(dev
) && adjusted_mode
->flags
& DRM_MODE_FLAG_INTERLACE
) {
5150 /* the chip adds 2 halflines automatically */
5152 crtc_vblank_end
-= 1;
5153 vsyncshift
= adjusted_mode
->crtc_hsync_start
5154 - adjusted_mode
->crtc_htotal
/ 2;
5159 if (INTEL_INFO(dev
)->gen
> 3)
5160 I915_WRITE(VSYNCSHIFT(cpu_transcoder
), vsyncshift
);
5162 I915_WRITE(HTOTAL(cpu_transcoder
),
5163 (adjusted_mode
->crtc_hdisplay
- 1) |
5164 ((adjusted_mode
->crtc_htotal
- 1) << 16));
5165 I915_WRITE(HBLANK(cpu_transcoder
),
5166 (adjusted_mode
->crtc_hblank_start
- 1) |
5167 ((adjusted_mode
->crtc_hblank_end
- 1) << 16));
5168 I915_WRITE(HSYNC(cpu_transcoder
),
5169 (adjusted_mode
->crtc_hsync_start
- 1) |
5170 ((adjusted_mode
->crtc_hsync_end
- 1) << 16));
5172 I915_WRITE(VTOTAL(cpu_transcoder
),
5173 (adjusted_mode
->crtc_vdisplay
- 1) |
5174 ((crtc_vtotal
- 1) << 16));
5175 I915_WRITE(VBLANK(cpu_transcoder
),
5176 (adjusted_mode
->crtc_vblank_start
- 1) |
5177 ((crtc_vblank_end
- 1) << 16));
5178 I915_WRITE(VSYNC(cpu_transcoder
),
5179 (adjusted_mode
->crtc_vsync_start
- 1) |
5180 ((adjusted_mode
->crtc_vsync_end
- 1) << 16));
5182 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5183 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5184 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5186 if (IS_HASWELL(dev
) && cpu_transcoder
== TRANSCODER_EDP
&&
5187 (pipe
== PIPE_B
|| pipe
== PIPE_C
))
5188 I915_WRITE(VTOTAL(pipe
), I915_READ(VTOTAL(cpu_transcoder
)));
5190 /* pipesrc controls the size that is scaled from, which should
5191 * always be the user's requested size.
5193 I915_WRITE(PIPESRC(pipe
),
5194 ((intel_crtc
->config
.pipe_src_w
- 1) << 16) |
5195 (intel_crtc
->config
.pipe_src_h
- 1));
5198 static void intel_get_pipe_timings(struct intel_crtc
*crtc
,
5199 struct intel_crtc_config
*pipe_config
)
5201 struct drm_device
*dev
= crtc
->base
.dev
;
5202 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
5203 enum transcoder cpu_transcoder
= pipe_config
->cpu_transcoder
;
5206 tmp
= I915_READ(HTOTAL(cpu_transcoder
));
5207 pipe_config
->adjusted_mode
.crtc_hdisplay
= (tmp
& 0xffff) + 1;
5208 pipe_config
->adjusted_mode
.crtc_htotal
= ((tmp
>> 16) & 0xffff) + 1;
5209 tmp
= I915_READ(HBLANK(cpu_transcoder
));
5210 pipe_config
->adjusted_mode
.crtc_hblank_start
= (tmp
& 0xffff) + 1;
5211 pipe_config
->adjusted_mode
.crtc_hblank_end
= ((tmp
>> 16) & 0xffff) + 1;
5212 tmp
= I915_READ(HSYNC(cpu_transcoder
));
5213 pipe_config
->adjusted_mode
.crtc_hsync_start
= (tmp
& 0xffff) + 1;
5214 pipe_config
->adjusted_mode
.crtc_hsync_end
= ((tmp
>> 16) & 0xffff) + 1;
5216 tmp
= I915_READ(VTOTAL(cpu_transcoder
));
5217 pipe_config
->adjusted_mode
.crtc_vdisplay
= (tmp
& 0xffff) + 1;
5218 pipe_config
->adjusted_mode
.crtc_vtotal
= ((tmp
>> 16) & 0xffff) + 1;
5219 tmp
= I915_READ(VBLANK(cpu_transcoder
));
5220 pipe_config
->adjusted_mode
.crtc_vblank_start
= (tmp
& 0xffff) + 1;
5221 pipe_config
->adjusted_mode
.crtc_vblank_end
= ((tmp
>> 16) & 0xffff) + 1;
5222 tmp
= I915_READ(VSYNC(cpu_transcoder
));
5223 pipe_config
->adjusted_mode
.crtc_vsync_start
= (tmp
& 0xffff) + 1;
5224 pipe_config
->adjusted_mode
.crtc_vsync_end
= ((tmp
>> 16) & 0xffff) + 1;
5226 if (I915_READ(PIPECONF(cpu_transcoder
)) & PIPECONF_INTERLACE_MASK
) {
5227 pipe_config
->adjusted_mode
.flags
|= DRM_MODE_FLAG_INTERLACE
;
5228 pipe_config
->adjusted_mode
.crtc_vtotal
+= 1;
5229 pipe_config
->adjusted_mode
.crtc_vblank_end
+= 1;
5232 tmp
= I915_READ(PIPESRC(crtc
->pipe
));
5233 pipe_config
->pipe_src_h
= (tmp
& 0xffff) + 1;
5234 pipe_config
->pipe_src_w
= ((tmp
>> 16) & 0xffff) + 1;
5236 pipe_config
->requested_mode
.vdisplay
= pipe_config
->pipe_src_h
;
5237 pipe_config
->requested_mode
.hdisplay
= pipe_config
->pipe_src_w
;
5240 void intel_mode_from_pipe_config(struct drm_display_mode
*mode
,
5241 struct intel_crtc_config
*pipe_config
)
5243 mode
->hdisplay
= pipe_config
->adjusted_mode
.crtc_hdisplay
;
5244 mode
->htotal
= pipe_config
->adjusted_mode
.crtc_htotal
;
5245 mode
->hsync_start
= pipe_config
->adjusted_mode
.crtc_hsync_start
;
5246 mode
->hsync_end
= pipe_config
->adjusted_mode
.crtc_hsync_end
;
5248 mode
->vdisplay
= pipe_config
->adjusted_mode
.crtc_vdisplay
;
5249 mode
->vtotal
= pipe_config
->adjusted_mode
.crtc_vtotal
;
5250 mode
->vsync_start
= pipe_config
->adjusted_mode
.crtc_vsync_start
;
5251 mode
->vsync_end
= pipe_config
->adjusted_mode
.crtc_vsync_end
;
5253 mode
->flags
= pipe_config
->adjusted_mode
.flags
;
5255 mode
->clock
= pipe_config
->adjusted_mode
.crtc_clock
;
5256 mode
->flags
|= pipe_config
->adjusted_mode
.flags
;
5259 static void i9xx_set_pipeconf(struct intel_crtc
*intel_crtc
)
5261 struct drm_device
*dev
= intel_crtc
->base
.dev
;
5262 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
5267 if (dev_priv
->quirks
& QUIRK_PIPEA_FORCE
&&
5268 I915_READ(PIPECONF(intel_crtc
->pipe
)) & PIPECONF_ENABLE
)
5269 pipeconf
|= PIPECONF_ENABLE
;
5271 if (intel_crtc
->config
.double_wide
)
5272 pipeconf
|= PIPECONF_DOUBLE_WIDE
;
5274 /* only g4x and later have fancy bpc/dither controls */
5275 if (IS_G4X(dev
) || IS_VALLEYVIEW(dev
)) {
5276 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5277 if (intel_crtc
->config
.dither
&& intel_crtc
->config
.pipe_bpp
!= 30)
5278 pipeconf
|= PIPECONF_DITHER_EN
|
5279 PIPECONF_DITHER_TYPE_SP
;
5281 switch (intel_crtc
->config
.pipe_bpp
) {
5283 pipeconf
|= PIPECONF_6BPC
;
5286 pipeconf
|= PIPECONF_8BPC
;
5289 pipeconf
|= PIPECONF_10BPC
;
5292 /* Case prevented by intel_choose_pipe_bpp_dither. */
5297 if (HAS_PIPE_CXSR(dev
)) {
5298 if (intel_crtc
->lowfreq_avail
) {
5299 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5300 pipeconf
|= PIPECONF_CXSR_DOWNCLOCK
;
5302 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
5306 if (!IS_GEN2(dev
) &&
5307 intel_crtc
->config
.adjusted_mode
.flags
& DRM_MODE_FLAG_INTERLACE
)
5308 pipeconf
|= PIPECONF_INTERLACE_W_FIELD_INDICATION
;
5310 pipeconf
|= PIPECONF_PROGRESSIVE
;
5312 if (IS_VALLEYVIEW(dev
) && intel_crtc
->config
.limited_color_range
)
5313 pipeconf
|= PIPECONF_COLOR_RANGE_SELECT
;
5315 I915_WRITE(PIPECONF(intel_crtc
->pipe
), pipeconf
);
5316 POSTING_READ(PIPECONF(intel_crtc
->pipe
));
5319 static int i9xx_crtc_mode_set(struct drm_crtc
*crtc
,
5321 struct drm_framebuffer
*fb
)
5323 struct drm_device
*dev
= crtc
->dev
;
5324 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
5325 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
5326 int pipe
= intel_crtc
->pipe
;
5327 int plane
= intel_crtc
->plane
;
5328 int refclk
, num_connectors
= 0;
5329 intel_clock_t clock
, reduced_clock
;
5331 bool ok
, has_reduced_clock
= false;
5332 bool is_lvds
= false, is_dsi
= false;
5333 struct intel_encoder
*encoder
;
5334 const intel_limit_t
*limit
;
5337 for_each_encoder_on_crtc(dev
, crtc
, encoder
) {
5338 switch (encoder
->type
) {
5339 case INTEL_OUTPUT_LVDS
:
5342 case INTEL_OUTPUT_DSI
:
5353 if (!intel_crtc
->config
.clock_set
) {
5354 refclk
= i9xx_get_refclk(crtc
, num_connectors
);
5357 * Returns a set of divisors for the desired target clock with
5358 * the given refclk, or FALSE. The returned values represent
5359 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5362 limit
= intel_limit(crtc
, refclk
);
5363 ok
= dev_priv
->display
.find_dpll(limit
, crtc
,
5364 intel_crtc
->config
.port_clock
,
5365 refclk
, NULL
, &clock
);
5367 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5371 if (is_lvds
&& dev_priv
->lvds_downclock_avail
) {
5373 * Ensure we match the reduced clock's P to the target
5374 * clock. If the clocks don't match, we can't switch
5375 * the display clock by using the FP0/FP1. In such case
5376 * we will disable the LVDS downclock feature.
5379 dev_priv
->display
.find_dpll(limit
, crtc
,
5380 dev_priv
->lvds_downclock
,
5384 /* Compat-code for transition, will disappear. */
5385 intel_crtc
->config
.dpll
.n
= clock
.n
;
5386 intel_crtc
->config
.dpll
.m1
= clock
.m1
;
5387 intel_crtc
->config
.dpll
.m2
= clock
.m2
;
5388 intel_crtc
->config
.dpll
.p1
= clock
.p1
;
5389 intel_crtc
->config
.dpll
.p2
= clock
.p2
;
5393 i8xx_update_pll(intel_crtc
,
5394 has_reduced_clock
? &reduced_clock
: NULL
,
5396 } else if (IS_VALLEYVIEW(dev
)) {
5397 vlv_update_pll(intel_crtc
);
5399 i9xx_update_pll(intel_crtc
,
5400 has_reduced_clock
? &reduced_clock
: NULL
,
5405 /* Set up the display plane register */
5406 dspcntr
= DISPPLANE_GAMMA_ENABLE
;
5408 if (!IS_VALLEYVIEW(dev
)) {
5410 dspcntr
&= ~DISPPLANE_SEL_PIPE_MASK
;
5412 dspcntr
|= DISPPLANE_SEL_PIPE_B
;
5415 intel_set_pipe_timings(intel_crtc
);
5417 /* pipesrc and dspsize control the size that is scaled from,
5418 * which should always be the user's requested size.
5420 I915_WRITE(DSPSIZE(plane
),
5421 ((intel_crtc
->config
.pipe_src_h
- 1) << 16) |
5422 (intel_crtc
->config
.pipe_src_w
- 1));
5423 I915_WRITE(DSPPOS(plane
), 0);
5425 i9xx_set_pipeconf(intel_crtc
);
5427 I915_WRITE(DSPCNTR(plane
), dspcntr
);
5428 POSTING_READ(DSPCNTR(plane
));
5430 ret
= intel_pipe_set_base(crtc
, x
, y
, fb
);
5435 static void i9xx_get_pfit_config(struct intel_crtc
*crtc
,
5436 struct intel_crtc_config
*pipe_config
)
5438 struct drm_device
*dev
= crtc
->base
.dev
;
5439 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
5442 if (INTEL_INFO(dev
)->gen
<= 3 && (IS_I830(dev
) || !IS_MOBILE(dev
)))
5445 tmp
= I915_READ(PFIT_CONTROL
);
5446 if (!(tmp
& PFIT_ENABLE
))
5449 /* Check whether the pfit is attached to our pipe. */
5450 if (INTEL_INFO(dev
)->gen
< 4) {
5451 if (crtc
->pipe
!= PIPE_B
)
5454 if ((tmp
& PFIT_PIPE_MASK
) != (crtc
->pipe
<< PFIT_PIPE_SHIFT
))
5458 pipe_config
->gmch_pfit
.control
= tmp
;
5459 pipe_config
->gmch_pfit
.pgm_ratios
= I915_READ(PFIT_PGM_RATIOS
);
5460 if (INTEL_INFO(dev
)->gen
< 5)
5461 pipe_config
->gmch_pfit
.lvds_border_bits
=
5462 I915_READ(LVDS
) & LVDS_BORDER_ENABLE
;
5465 static void vlv_crtc_clock_get(struct intel_crtc
*crtc
,
5466 struct intel_crtc_config
*pipe_config
)
5468 struct drm_device
*dev
= crtc
->base
.dev
;
5469 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
5470 int pipe
= pipe_config
->cpu_transcoder
;
5471 intel_clock_t clock
;
5473 int refclk
= 100000;
5475 mutex_lock(&dev_priv
->dpio_lock
);
5476 mdiv
= vlv_dpio_read(dev_priv
, pipe
, VLV_PLL_DW3(pipe
));
5477 mutex_unlock(&dev_priv
->dpio_lock
);
5479 clock
.m1
= (mdiv
>> DPIO_M1DIV_SHIFT
) & 7;
5480 clock
.m2
= mdiv
& DPIO_M2DIV_MASK
;
5481 clock
.n
= (mdiv
>> DPIO_N_SHIFT
) & 0xf;
5482 clock
.p1
= (mdiv
>> DPIO_P1_SHIFT
) & 7;
5483 clock
.p2
= (mdiv
>> DPIO_P2_SHIFT
) & 0x1f;
5485 vlv_clock(refclk
, &clock
);
5487 /* clock.dot is the fast clock */
5488 pipe_config
->port_clock
= clock
.dot
/ 5;
5491 static bool i9xx_get_pipe_config(struct intel_crtc
*crtc
,
5492 struct intel_crtc_config
*pipe_config
)
5494 struct drm_device
*dev
= crtc
->base
.dev
;
5495 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
5498 pipe_config
->cpu_transcoder
= (enum transcoder
) crtc
->pipe
;
5499 pipe_config
->shared_dpll
= DPLL_ID_PRIVATE
;
5501 tmp
= I915_READ(PIPECONF(crtc
->pipe
));
5502 if (!(tmp
& PIPECONF_ENABLE
))
5505 if (IS_G4X(dev
) || IS_VALLEYVIEW(dev
)) {
5506 switch (tmp
& PIPECONF_BPC_MASK
) {
5508 pipe_config
->pipe_bpp
= 18;
5511 pipe_config
->pipe_bpp
= 24;
5513 case PIPECONF_10BPC
:
5514 pipe_config
->pipe_bpp
= 30;
5521 if (INTEL_INFO(dev
)->gen
< 4)
5522 pipe_config
->double_wide
= tmp
& PIPECONF_DOUBLE_WIDE
;
5524 intel_get_pipe_timings(crtc
, pipe_config
);
5526 i9xx_get_pfit_config(crtc
, pipe_config
);
5528 if (INTEL_INFO(dev
)->gen
>= 4) {
5529 tmp
= I915_READ(DPLL_MD(crtc
->pipe
));
5530 pipe_config
->pixel_multiplier
=
5531 ((tmp
& DPLL_MD_UDI_MULTIPLIER_MASK
)
5532 >> DPLL_MD_UDI_MULTIPLIER_SHIFT
) + 1;
5533 pipe_config
->dpll_hw_state
.dpll_md
= tmp
;
5534 } else if (IS_I945G(dev
) || IS_I945GM(dev
) || IS_G33(dev
)) {
5535 tmp
= I915_READ(DPLL(crtc
->pipe
));
5536 pipe_config
->pixel_multiplier
=
5537 ((tmp
& SDVO_MULTIPLIER_MASK
)
5538 >> SDVO_MULTIPLIER_SHIFT_HIRES
) + 1;
5540 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5541 * port and will be fixed up in the encoder->get_config
5543 pipe_config
->pixel_multiplier
= 1;
5545 pipe_config
->dpll_hw_state
.dpll
= I915_READ(DPLL(crtc
->pipe
));
5546 if (!IS_VALLEYVIEW(dev
)) {
5547 pipe_config
->dpll_hw_state
.fp0
= I915_READ(FP0(crtc
->pipe
));
5548 pipe_config
->dpll_hw_state
.fp1
= I915_READ(FP1(crtc
->pipe
));
5550 /* Mask out read-only status bits. */
5551 pipe_config
->dpll_hw_state
.dpll
&= ~(DPLL_LOCK_VLV
|
5552 DPLL_PORTC_READY_MASK
|
5553 DPLL_PORTB_READY_MASK
);
5556 if (IS_VALLEYVIEW(dev
))
5557 vlv_crtc_clock_get(crtc
, pipe_config
);
5559 i9xx_crtc_clock_get(crtc
, pipe_config
);
5564 static void ironlake_init_pch_refclk(struct drm_device
*dev
)
5566 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
5567 struct drm_mode_config
*mode_config
= &dev
->mode_config
;
5568 struct intel_encoder
*encoder
;
5570 bool has_lvds
= false;
5571 bool has_cpu_edp
= false;
5572 bool has_panel
= false;
5573 bool has_ck505
= false;
5574 bool can_ssc
= false;
5576 /* We need to take the global config into account */
5577 list_for_each_entry(encoder
, &mode_config
->encoder_list
,
5579 switch (encoder
->type
) {
5580 case INTEL_OUTPUT_LVDS
:
5584 case INTEL_OUTPUT_EDP
:
5586 if (enc_to_dig_port(&encoder
->base
)->port
== PORT_A
)
5592 if (HAS_PCH_IBX(dev
)) {
5593 has_ck505
= dev_priv
->vbt
.display_clock_mode
;
5594 can_ssc
= has_ck505
;
5600 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5601 has_panel
, has_lvds
, has_ck505
);
5603 /* Ironlake: try to setup display ref clock before DPLL
5604 * enabling. This is only under driver's control after
5605 * PCH B stepping, previous chipset stepping should be
5606 * ignoring this setting.
5608 val
= I915_READ(PCH_DREF_CONTROL
);
5610 /* As we must carefully and slowly disable/enable each source in turn,
5611 * compute the final state we want first and check if we need to
5612 * make any changes at all.
5615 final
&= ~DREF_NONSPREAD_SOURCE_MASK
;
5617 final
|= DREF_NONSPREAD_CK505_ENABLE
;
5619 final
|= DREF_NONSPREAD_SOURCE_ENABLE
;
5621 final
&= ~DREF_SSC_SOURCE_MASK
;
5622 final
&= ~DREF_CPU_SOURCE_OUTPUT_MASK
;
5623 final
&= ~DREF_SSC1_ENABLE
;
5626 final
|= DREF_SSC_SOURCE_ENABLE
;
5628 if (intel_panel_use_ssc(dev_priv
) && can_ssc
)
5629 final
|= DREF_SSC1_ENABLE
;
5632 if (intel_panel_use_ssc(dev_priv
) && can_ssc
)
5633 final
|= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD
;
5635 final
|= DREF_CPU_SOURCE_OUTPUT_NONSPREAD
;
5637 final
|= DREF_CPU_SOURCE_OUTPUT_DISABLE
;
5639 final
|= DREF_SSC_SOURCE_DISABLE
;
5640 final
|= DREF_CPU_SOURCE_OUTPUT_DISABLE
;
5646 /* Always enable nonspread source */
5647 val
&= ~DREF_NONSPREAD_SOURCE_MASK
;
5650 val
|= DREF_NONSPREAD_CK505_ENABLE
;
5652 val
|= DREF_NONSPREAD_SOURCE_ENABLE
;
5655 val
&= ~DREF_SSC_SOURCE_MASK
;
5656 val
|= DREF_SSC_SOURCE_ENABLE
;
5658 /* SSC must be turned on before enabling the CPU output */
5659 if (intel_panel_use_ssc(dev_priv
) && can_ssc
) {
5660 DRM_DEBUG_KMS("Using SSC on panel\n");
5661 val
|= DREF_SSC1_ENABLE
;
5663 val
&= ~DREF_SSC1_ENABLE
;
5665 /* Get SSC going before enabling the outputs */
5666 I915_WRITE(PCH_DREF_CONTROL
, val
);
5667 POSTING_READ(PCH_DREF_CONTROL
);
5670 val
&= ~DREF_CPU_SOURCE_OUTPUT_MASK
;
5672 /* Enable CPU source on CPU attached eDP */
5674 if (intel_panel_use_ssc(dev_priv
) && can_ssc
) {
5675 DRM_DEBUG_KMS("Using SSC on eDP\n");
5676 val
|= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD
;
5679 val
|= DREF_CPU_SOURCE_OUTPUT_NONSPREAD
;
5681 val
|= DREF_CPU_SOURCE_OUTPUT_DISABLE
;
5683 I915_WRITE(PCH_DREF_CONTROL
, val
);
5684 POSTING_READ(PCH_DREF_CONTROL
);
5687 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5689 val
&= ~DREF_CPU_SOURCE_OUTPUT_MASK
;
5691 /* Turn off CPU output */
5692 val
|= DREF_CPU_SOURCE_OUTPUT_DISABLE
;
5694 I915_WRITE(PCH_DREF_CONTROL
, val
);
5695 POSTING_READ(PCH_DREF_CONTROL
);
5698 /* Turn off the SSC source */
5699 val
&= ~DREF_SSC_SOURCE_MASK
;
5700 val
|= DREF_SSC_SOURCE_DISABLE
;
5703 val
&= ~DREF_SSC1_ENABLE
;
5705 I915_WRITE(PCH_DREF_CONTROL
, val
);
5706 POSTING_READ(PCH_DREF_CONTROL
);
5710 BUG_ON(val
!= final
);
5713 static void lpt_reset_fdi_mphy(struct drm_i915_private
*dev_priv
)
5717 tmp
= I915_READ(SOUTH_CHICKEN2
);
5718 tmp
|= FDI_MPHY_IOSFSB_RESET_CTL
;
5719 I915_WRITE(SOUTH_CHICKEN2
, tmp
);
5721 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2
) &
5722 FDI_MPHY_IOSFSB_RESET_STATUS
, 100))
5723 DRM_ERROR("FDI mPHY reset assert timeout\n");
5725 tmp
= I915_READ(SOUTH_CHICKEN2
);
5726 tmp
&= ~FDI_MPHY_IOSFSB_RESET_CTL
;
5727 I915_WRITE(SOUTH_CHICKEN2
, tmp
);
5729 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2
) &
5730 FDI_MPHY_IOSFSB_RESET_STATUS
) == 0, 100))
5731 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5734 /* WaMPhyProgramming:hsw */
5735 static void lpt_program_fdi_mphy(struct drm_i915_private
*dev_priv
)
5739 tmp
= intel_sbi_read(dev_priv
, 0x8008, SBI_MPHY
);
5740 tmp
&= ~(0xFF << 24);
5741 tmp
|= (0x12 << 24);
5742 intel_sbi_write(dev_priv
, 0x8008, tmp
, SBI_MPHY
);
5744 tmp
= intel_sbi_read(dev_priv
, 0x2008, SBI_MPHY
);
5746 intel_sbi_write(dev_priv
, 0x2008, tmp
, SBI_MPHY
);
5748 tmp
= intel_sbi_read(dev_priv
, 0x2108, SBI_MPHY
);
5750 intel_sbi_write(dev_priv
, 0x2108, tmp
, SBI_MPHY
);
5752 tmp
= intel_sbi_read(dev_priv
, 0x206C, SBI_MPHY
);
5753 tmp
|= (1 << 24) | (1 << 21) | (1 << 18);
5754 intel_sbi_write(dev_priv
, 0x206C, tmp
, SBI_MPHY
);
5756 tmp
= intel_sbi_read(dev_priv
, 0x216C, SBI_MPHY
);
5757 tmp
|= (1 << 24) | (1 << 21) | (1 << 18);
5758 intel_sbi_write(dev_priv
, 0x216C, tmp
, SBI_MPHY
);
5760 tmp
= intel_sbi_read(dev_priv
, 0x2080, SBI_MPHY
);
5763 intel_sbi_write(dev_priv
, 0x2080, tmp
, SBI_MPHY
);
5765 tmp
= intel_sbi_read(dev_priv
, 0x2180, SBI_MPHY
);
5768 intel_sbi_write(dev_priv
, 0x2180, tmp
, SBI_MPHY
);
5770 tmp
= intel_sbi_read(dev_priv
, 0x208C, SBI_MPHY
);
5773 intel_sbi_write(dev_priv
, 0x208C, tmp
, SBI_MPHY
);
5775 tmp
= intel_sbi_read(dev_priv
, 0x218C, SBI_MPHY
);
5778 intel_sbi_write(dev_priv
, 0x218C, tmp
, SBI_MPHY
);
5780 tmp
= intel_sbi_read(dev_priv
, 0x2098, SBI_MPHY
);
5781 tmp
&= ~(0xFF << 16);
5782 tmp
|= (0x1C << 16);
5783 intel_sbi_write(dev_priv
, 0x2098, tmp
, SBI_MPHY
);
5785 tmp
= intel_sbi_read(dev_priv
, 0x2198, SBI_MPHY
);
5786 tmp
&= ~(0xFF << 16);
5787 tmp
|= (0x1C << 16);
5788 intel_sbi_write(dev_priv
, 0x2198, tmp
, SBI_MPHY
);
5790 tmp
= intel_sbi_read(dev_priv
, 0x20C4, SBI_MPHY
);
5792 intel_sbi_write(dev_priv
, 0x20C4, tmp
, SBI_MPHY
);
5794 tmp
= intel_sbi_read(dev_priv
, 0x21C4, SBI_MPHY
);
5796 intel_sbi_write(dev_priv
, 0x21C4, tmp
, SBI_MPHY
);
5798 tmp
= intel_sbi_read(dev_priv
, 0x20EC, SBI_MPHY
);
5799 tmp
&= ~(0xF << 28);
5801 intel_sbi_write(dev_priv
, 0x20EC, tmp
, SBI_MPHY
);
5803 tmp
= intel_sbi_read(dev_priv
, 0x21EC, SBI_MPHY
);
5804 tmp
&= ~(0xF << 28);
5806 intel_sbi_write(dev_priv
, 0x21EC, tmp
, SBI_MPHY
);
5809 /* Implements 3 different sequences from BSpec chapter "Display iCLK
5810 * Programming" based on the parameters passed:
5811 * - Sequence to enable CLKOUT_DP
5812 * - Sequence to enable CLKOUT_DP without spread
5813 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5815 static void lpt_enable_clkout_dp(struct drm_device
*dev
, bool with_spread
,
5818 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
5821 if (WARN(with_fdi
&& !with_spread
, "FDI requires downspread\n"))
5823 if (WARN(dev_priv
->pch_id
== INTEL_PCH_LPT_LP_DEVICE_ID_TYPE
&&
5824 with_fdi
, "LP PCH doesn't have FDI\n"))
5827 mutex_lock(&dev_priv
->dpio_lock
);
5829 tmp
= intel_sbi_read(dev_priv
, SBI_SSCCTL
, SBI_ICLK
);
5830 tmp
&= ~SBI_SSCCTL_DISABLE
;
5831 tmp
|= SBI_SSCCTL_PATHALT
;
5832 intel_sbi_write(dev_priv
, SBI_SSCCTL
, tmp
, SBI_ICLK
);
5837 tmp
= intel_sbi_read(dev_priv
, SBI_SSCCTL
, SBI_ICLK
);
5838 tmp
&= ~SBI_SSCCTL_PATHALT
;
5839 intel_sbi_write(dev_priv
, SBI_SSCCTL
, tmp
, SBI_ICLK
);
5842 lpt_reset_fdi_mphy(dev_priv
);
5843 lpt_program_fdi_mphy(dev_priv
);
5847 reg
= (dev_priv
->pch_id
== INTEL_PCH_LPT_LP_DEVICE_ID_TYPE
) ?
5848 SBI_GEN0
: SBI_DBUFF0
;
5849 tmp
= intel_sbi_read(dev_priv
, reg
, SBI_ICLK
);
5850 tmp
|= SBI_GEN0_CFG_BUFFENABLE_DISABLE
;
5851 intel_sbi_write(dev_priv
, reg
, tmp
, SBI_ICLK
);
5853 mutex_unlock(&dev_priv
->dpio_lock
);
5856 /* Sequence to disable CLKOUT_DP */
5857 static void lpt_disable_clkout_dp(struct drm_device
*dev
)
5859 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
5862 mutex_lock(&dev_priv
->dpio_lock
);
5864 reg
= (dev_priv
->pch_id
== INTEL_PCH_LPT_LP_DEVICE_ID_TYPE
) ?
5865 SBI_GEN0
: SBI_DBUFF0
;
5866 tmp
= intel_sbi_read(dev_priv
, reg
, SBI_ICLK
);
5867 tmp
&= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE
;
5868 intel_sbi_write(dev_priv
, reg
, tmp
, SBI_ICLK
);
5870 tmp
= intel_sbi_read(dev_priv
, SBI_SSCCTL
, SBI_ICLK
);
5871 if (!(tmp
& SBI_SSCCTL_DISABLE
)) {
5872 if (!(tmp
& SBI_SSCCTL_PATHALT
)) {
5873 tmp
|= SBI_SSCCTL_PATHALT
;
5874 intel_sbi_write(dev_priv
, SBI_SSCCTL
, tmp
, SBI_ICLK
);
5877 tmp
|= SBI_SSCCTL_DISABLE
;
5878 intel_sbi_write(dev_priv
, SBI_SSCCTL
, tmp
, SBI_ICLK
);
5881 mutex_unlock(&dev_priv
->dpio_lock
);
5884 static void lpt_init_pch_refclk(struct drm_device
*dev
)
5886 struct drm_mode_config
*mode_config
= &dev
->mode_config
;
5887 struct intel_encoder
*encoder
;
5888 bool has_vga
= false;
5890 list_for_each_entry(encoder
, &mode_config
->encoder_list
, base
.head
) {
5891 switch (encoder
->type
) {
5892 case INTEL_OUTPUT_ANALOG
:
5899 lpt_enable_clkout_dp(dev
, true, true);
5901 lpt_disable_clkout_dp(dev
);
5905 * Initialize reference clocks when the driver loads
5907 void intel_init_pch_refclk(struct drm_device
*dev
)
5909 if (HAS_PCH_IBX(dev
) || HAS_PCH_CPT(dev
))
5910 ironlake_init_pch_refclk(dev
);
5911 else if (HAS_PCH_LPT(dev
))
5912 lpt_init_pch_refclk(dev
);
5915 static int ironlake_get_refclk(struct drm_crtc
*crtc
)
5917 struct drm_device
*dev
= crtc
->dev
;
5918 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
5919 struct intel_encoder
*encoder
;
5920 int num_connectors
= 0;
5921 bool is_lvds
= false;
5923 for_each_encoder_on_crtc(dev
, crtc
, encoder
) {
5924 switch (encoder
->type
) {
5925 case INTEL_OUTPUT_LVDS
:
5932 if (is_lvds
&& intel_panel_use_ssc(dev_priv
) && num_connectors
< 2) {
5933 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
5934 dev_priv
->vbt
.lvds_ssc_freq
);
5935 return dev_priv
->vbt
.lvds_ssc_freq
;
5941 static void ironlake_set_pipeconf(struct drm_crtc
*crtc
)
5943 struct drm_i915_private
*dev_priv
= crtc
->dev
->dev_private
;
5944 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
5945 int pipe
= intel_crtc
->pipe
;
5950 switch (intel_crtc
->config
.pipe_bpp
) {
5952 val
|= PIPECONF_6BPC
;
5955 val
|= PIPECONF_8BPC
;
5958 val
|= PIPECONF_10BPC
;
5961 val
|= PIPECONF_12BPC
;
5964 /* Case prevented by intel_choose_pipe_bpp_dither. */
5968 if (intel_crtc
->config
.dither
)
5969 val
|= (PIPECONF_DITHER_EN
| PIPECONF_DITHER_TYPE_SP
);
5971 if (intel_crtc
->config
.adjusted_mode
.flags
& DRM_MODE_FLAG_INTERLACE
)
5972 val
|= PIPECONF_INTERLACED_ILK
;
5974 val
|= PIPECONF_PROGRESSIVE
;
5976 if (intel_crtc
->config
.limited_color_range
)
5977 val
|= PIPECONF_COLOR_RANGE_SELECT
;
5979 I915_WRITE(PIPECONF(pipe
), val
);
5980 POSTING_READ(PIPECONF(pipe
));
5984 * Set up the pipe CSC unit.
5986 * Currently only full range RGB to limited range RGB conversion
5987 * is supported, but eventually this should handle various
5988 * RGB<->YCbCr scenarios as well.
5990 static void intel_set_pipe_csc(struct drm_crtc
*crtc
)
5992 struct drm_device
*dev
= crtc
->dev
;
5993 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
5994 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
5995 int pipe
= intel_crtc
->pipe
;
5996 uint16_t coeff
= 0x7800; /* 1.0 */
5999 * TODO: Check what kind of values actually come out of the pipe
6000 * with these coeff/postoff values and adjust to get the best
6001 * accuracy. Perhaps we even need to take the bpc value into
6005 if (intel_crtc
->config
.limited_color_range
)
6006 coeff
= ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6009 * GY/GU and RY/RU should be the other way around according
6010 * to BSpec, but reality doesn't agree. Just set them up in
6011 * a way that results in the correct picture.
6013 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe
), coeff
<< 16);
6014 I915_WRITE(PIPE_CSC_COEFF_BY(pipe
), 0);
6016 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe
), coeff
);
6017 I915_WRITE(PIPE_CSC_COEFF_BU(pipe
), 0);
6019 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe
), 0);
6020 I915_WRITE(PIPE_CSC_COEFF_BV(pipe
), coeff
<< 16);
6022 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe
), 0);
6023 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe
), 0);
6024 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe
), 0);
6026 if (INTEL_INFO(dev
)->gen
> 6) {
6027 uint16_t postoff
= 0;
6029 if (intel_crtc
->config
.limited_color_range
)
6030 postoff
= (16 * (1 << 12) / 255) & 0x1fff;
6032 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe
), postoff
);
6033 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe
), postoff
);
6034 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe
), postoff
);
6036 I915_WRITE(PIPE_CSC_MODE(pipe
), 0);
6038 uint32_t mode
= CSC_MODE_YUV_TO_RGB
;
6040 if (intel_crtc
->config
.limited_color_range
)
6041 mode
|= CSC_BLACK_SCREEN_OFFSET
;
6043 I915_WRITE(PIPE_CSC_MODE(pipe
), mode
);
6047 static void haswell_set_pipeconf(struct drm_crtc
*crtc
)
6049 struct drm_device
*dev
= crtc
->dev
;
6050 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
6051 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
6052 enum pipe pipe
= intel_crtc
->pipe
;
6053 enum transcoder cpu_transcoder
= intel_crtc
->config
.cpu_transcoder
;
6058 if (IS_HASWELL(dev
) && intel_crtc
->config
.dither
)
6059 val
|= (PIPECONF_DITHER_EN
| PIPECONF_DITHER_TYPE_SP
);
6061 if (intel_crtc
->config
.adjusted_mode
.flags
& DRM_MODE_FLAG_INTERLACE
)
6062 val
|= PIPECONF_INTERLACED_ILK
;
6064 val
|= PIPECONF_PROGRESSIVE
;
6066 I915_WRITE(PIPECONF(cpu_transcoder
), val
);
6067 POSTING_READ(PIPECONF(cpu_transcoder
));
6069 I915_WRITE(GAMMA_MODE(intel_crtc
->pipe
), GAMMA_MODE_MODE_8BIT
);
6070 POSTING_READ(GAMMA_MODE(intel_crtc
->pipe
));
6072 if (IS_BROADWELL(dev
)) {
6075 switch (intel_crtc
->config
.pipe_bpp
) {
6077 val
|= PIPEMISC_DITHER_6_BPC
;
6080 val
|= PIPEMISC_DITHER_8_BPC
;
6083 val
|= PIPEMISC_DITHER_10_BPC
;
6086 val
|= PIPEMISC_DITHER_12_BPC
;
6089 /* Case prevented by pipe_config_set_bpp. */
6093 if (intel_crtc
->config
.dither
)
6094 val
|= PIPEMISC_DITHER_ENABLE
| PIPEMISC_DITHER_TYPE_SP
;
6096 I915_WRITE(PIPEMISC(pipe
), val
);
6100 static bool ironlake_compute_clocks(struct drm_crtc
*crtc
,
6101 intel_clock_t
*clock
,
6102 bool *has_reduced_clock
,
6103 intel_clock_t
*reduced_clock
)
6105 struct drm_device
*dev
= crtc
->dev
;
6106 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
6107 struct intel_encoder
*intel_encoder
;
6109 const intel_limit_t
*limit
;
6110 bool ret
, is_lvds
= false;
6112 for_each_encoder_on_crtc(dev
, crtc
, intel_encoder
) {
6113 switch (intel_encoder
->type
) {
6114 case INTEL_OUTPUT_LVDS
:
6120 refclk
= ironlake_get_refclk(crtc
);
6123 * Returns a set of divisors for the desired target clock with the given
6124 * refclk, or FALSE. The returned values represent the clock equation:
6125 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6127 limit
= intel_limit(crtc
, refclk
);
6128 ret
= dev_priv
->display
.find_dpll(limit
, crtc
,
6129 to_intel_crtc(crtc
)->config
.port_clock
,
6130 refclk
, NULL
, clock
);
6134 if (is_lvds
&& dev_priv
->lvds_downclock_avail
) {
6136 * Ensure we match the reduced clock's P to the target clock.
6137 * If the clocks don't match, we can't switch the display clock
6138 * by using the FP0/FP1. In such case we will disable the LVDS
6139 * downclock feature.
6141 *has_reduced_clock
=
6142 dev_priv
->display
.find_dpll(limit
, crtc
,
6143 dev_priv
->lvds_downclock
,
6151 int ironlake_get_lanes_required(int target_clock
, int link_bw
, int bpp
)
6154 * Account for spread spectrum to avoid
6155 * oversubscribing the link. Max center spread
6156 * is 2.5%; use 5% for safety's sake.
6158 u32 bps
= target_clock
* bpp
* 21 / 20;
6159 return bps
/ (link_bw
* 8) + 1;
6162 static bool ironlake_needs_fb_cb_tune(struct dpll
*dpll
, int factor
)
6164 return i9xx_dpll_compute_m(dpll
) < factor
* dpll
->n
;
6167 static uint32_t ironlake_compute_dpll(struct intel_crtc
*intel_crtc
,
6169 intel_clock_t
*reduced_clock
, u32
*fp2
)
6171 struct drm_crtc
*crtc
= &intel_crtc
->base
;
6172 struct drm_device
*dev
= crtc
->dev
;
6173 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
6174 struct intel_encoder
*intel_encoder
;
6176 int factor
, num_connectors
= 0;
6177 bool is_lvds
= false, is_sdvo
= false;
6179 for_each_encoder_on_crtc(dev
, crtc
, intel_encoder
) {
6180 switch (intel_encoder
->type
) {
6181 case INTEL_OUTPUT_LVDS
:
6184 case INTEL_OUTPUT_SDVO
:
6185 case INTEL_OUTPUT_HDMI
:
6193 /* Enable autotuning of the PLL clock (if permissible) */
6196 if ((intel_panel_use_ssc(dev_priv
) &&
6197 dev_priv
->vbt
.lvds_ssc_freq
== 100000) ||
6198 (HAS_PCH_IBX(dev
) && intel_is_dual_link_lvds(dev
)))
6200 } else if (intel_crtc
->config
.sdvo_tv_clock
)
6203 if (ironlake_needs_fb_cb_tune(&intel_crtc
->config
.dpll
, factor
))
6206 if (fp2
&& (reduced_clock
->m
< factor
* reduced_clock
->n
))
6212 dpll
|= DPLLB_MODE_LVDS
;
6214 dpll
|= DPLLB_MODE_DAC_SERIAL
;
6216 dpll
|= (intel_crtc
->config
.pixel_multiplier
- 1)
6217 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT
;
6220 dpll
|= DPLL_SDVO_HIGH_SPEED
;
6221 if (intel_crtc
->config
.has_dp_encoder
)
6222 dpll
|= DPLL_SDVO_HIGH_SPEED
;
6224 /* compute bitmask from p1 value */
6225 dpll
|= (1 << (intel_crtc
->config
.dpll
.p1
- 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT
;
6227 dpll
|= (1 << (intel_crtc
->config
.dpll
.p1
- 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT
;
6229 switch (intel_crtc
->config
.dpll
.p2
) {
6231 dpll
|= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5
;
6234 dpll
|= DPLLB_LVDS_P2_CLOCK_DIV_7
;
6237 dpll
|= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10
;
6240 dpll
|= DPLLB_LVDS_P2_CLOCK_DIV_14
;
6244 if (is_lvds
&& intel_panel_use_ssc(dev_priv
) && num_connectors
< 2)
6245 dpll
|= PLLB_REF_INPUT_SPREADSPECTRUMIN
;
6247 dpll
|= PLL_REF_INPUT_DREFCLK
;
6249 return dpll
| DPLL_VCO_ENABLE
;
6252 static int ironlake_crtc_mode_set(struct drm_crtc
*crtc
,
6254 struct drm_framebuffer
*fb
)
6256 struct drm_device
*dev
= crtc
->dev
;
6257 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
6258 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
6259 int pipe
= intel_crtc
->pipe
;
6260 int plane
= intel_crtc
->plane
;
6261 int num_connectors
= 0;
6262 intel_clock_t clock
, reduced_clock
;
6263 u32 dpll
= 0, fp
= 0, fp2
= 0;
6264 bool ok
, has_reduced_clock
= false;
6265 bool is_lvds
= false;
6266 struct intel_encoder
*encoder
;
6267 struct intel_shared_dpll
*pll
;
6270 for_each_encoder_on_crtc(dev
, crtc
, encoder
) {
6271 switch (encoder
->type
) {
6272 case INTEL_OUTPUT_LVDS
:
6280 WARN(!(HAS_PCH_IBX(dev
) || HAS_PCH_CPT(dev
)),
6281 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev
));
6283 ok
= ironlake_compute_clocks(crtc
, &clock
,
6284 &has_reduced_clock
, &reduced_clock
);
6285 if (!ok
&& !intel_crtc
->config
.clock_set
) {
6286 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6289 /* Compat-code for transition, will disappear. */
6290 if (!intel_crtc
->config
.clock_set
) {
6291 intel_crtc
->config
.dpll
.n
= clock
.n
;
6292 intel_crtc
->config
.dpll
.m1
= clock
.m1
;
6293 intel_crtc
->config
.dpll
.m2
= clock
.m2
;
6294 intel_crtc
->config
.dpll
.p1
= clock
.p1
;
6295 intel_crtc
->config
.dpll
.p2
= clock
.p2
;
6298 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
6299 if (intel_crtc
->config
.has_pch_encoder
) {
6300 fp
= i9xx_dpll_compute_fp(&intel_crtc
->config
.dpll
);
6301 if (has_reduced_clock
)
6302 fp2
= i9xx_dpll_compute_fp(&reduced_clock
);
6304 dpll
= ironlake_compute_dpll(intel_crtc
,
6305 &fp
, &reduced_clock
,
6306 has_reduced_clock
? &fp2
: NULL
);
6308 intel_crtc
->config
.dpll_hw_state
.dpll
= dpll
;
6309 intel_crtc
->config
.dpll_hw_state
.fp0
= fp
;
6310 if (has_reduced_clock
)
6311 intel_crtc
->config
.dpll_hw_state
.fp1
= fp2
;
6313 intel_crtc
->config
.dpll_hw_state
.fp1
= fp
;
6315 pll
= intel_get_shared_dpll(intel_crtc
);
6317 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6322 intel_put_shared_dpll(intel_crtc
);
6324 if (intel_crtc
->config
.has_dp_encoder
)
6325 intel_dp_set_m_n(intel_crtc
);
6327 if (is_lvds
&& has_reduced_clock
&& i915
.powersave
)
6328 intel_crtc
->lowfreq_avail
= true;
6330 intel_crtc
->lowfreq_avail
= false;
6332 intel_set_pipe_timings(intel_crtc
);
6334 if (intel_crtc
->config
.has_pch_encoder
) {
6335 intel_cpu_transcoder_set_m_n(intel_crtc
,
6336 &intel_crtc
->config
.fdi_m_n
);
6339 ironlake_set_pipeconf(crtc
);
6341 /* Set up the display plane register */
6342 I915_WRITE(DSPCNTR(plane
), DISPPLANE_GAMMA_ENABLE
);
6343 POSTING_READ(DSPCNTR(plane
));
6345 ret
= intel_pipe_set_base(crtc
, x
, y
, fb
);
6350 static void intel_pch_transcoder_get_m_n(struct intel_crtc
*crtc
,
6351 struct intel_link_m_n
*m_n
)
6353 struct drm_device
*dev
= crtc
->base
.dev
;
6354 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
6355 enum pipe pipe
= crtc
->pipe
;
6357 m_n
->link_m
= I915_READ(PCH_TRANS_LINK_M1(pipe
));
6358 m_n
->link_n
= I915_READ(PCH_TRANS_LINK_N1(pipe
));
6359 m_n
->gmch_m
= I915_READ(PCH_TRANS_DATA_M1(pipe
))
6361 m_n
->gmch_n
= I915_READ(PCH_TRANS_DATA_N1(pipe
));
6362 m_n
->tu
= ((I915_READ(PCH_TRANS_DATA_M1(pipe
))
6363 & TU_SIZE_MASK
) >> TU_SIZE_SHIFT
) + 1;
6366 static void intel_cpu_transcoder_get_m_n(struct intel_crtc
*crtc
,
6367 enum transcoder transcoder
,
6368 struct intel_link_m_n
*m_n
)
6370 struct drm_device
*dev
= crtc
->base
.dev
;
6371 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
6372 enum pipe pipe
= crtc
->pipe
;
6374 if (INTEL_INFO(dev
)->gen
>= 5) {
6375 m_n
->link_m
= I915_READ(PIPE_LINK_M1(transcoder
));
6376 m_n
->link_n
= I915_READ(PIPE_LINK_N1(transcoder
));
6377 m_n
->gmch_m
= I915_READ(PIPE_DATA_M1(transcoder
))
6379 m_n
->gmch_n
= I915_READ(PIPE_DATA_N1(transcoder
));
6380 m_n
->tu
= ((I915_READ(PIPE_DATA_M1(transcoder
))
6381 & TU_SIZE_MASK
) >> TU_SIZE_SHIFT
) + 1;
6383 m_n
->link_m
= I915_READ(PIPE_LINK_M_G4X(pipe
));
6384 m_n
->link_n
= I915_READ(PIPE_LINK_N_G4X(pipe
));
6385 m_n
->gmch_m
= I915_READ(PIPE_DATA_M_G4X(pipe
))
6387 m_n
->gmch_n
= I915_READ(PIPE_DATA_N_G4X(pipe
));
6388 m_n
->tu
= ((I915_READ(PIPE_DATA_M_G4X(pipe
))
6389 & TU_SIZE_MASK
) >> TU_SIZE_SHIFT
) + 1;
6393 void intel_dp_get_m_n(struct intel_crtc
*crtc
,
6394 struct intel_crtc_config
*pipe_config
)
6396 if (crtc
->config
.has_pch_encoder
)
6397 intel_pch_transcoder_get_m_n(crtc
, &pipe_config
->dp_m_n
);
6399 intel_cpu_transcoder_get_m_n(crtc
, pipe_config
->cpu_transcoder
,
6400 &pipe_config
->dp_m_n
);
6403 static void ironlake_get_fdi_m_n_config(struct intel_crtc
*crtc
,
6404 struct intel_crtc_config
*pipe_config
)
6406 intel_cpu_transcoder_get_m_n(crtc
, pipe_config
->cpu_transcoder
,
6407 &pipe_config
->fdi_m_n
);
6410 static void ironlake_get_pfit_config(struct intel_crtc
*crtc
,
6411 struct intel_crtc_config
*pipe_config
)
6413 struct drm_device
*dev
= crtc
->base
.dev
;
6414 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
6417 tmp
= I915_READ(PF_CTL(crtc
->pipe
));
6419 if (tmp
& PF_ENABLE
) {
6420 pipe_config
->pch_pfit
.enabled
= true;
6421 pipe_config
->pch_pfit
.pos
= I915_READ(PF_WIN_POS(crtc
->pipe
));
6422 pipe_config
->pch_pfit
.size
= I915_READ(PF_WIN_SZ(crtc
->pipe
));
6424 /* We currently do not free assignements of panel fitters on
6425 * ivb/hsw (since we don't use the higher upscaling modes which
6426 * differentiates them) so just WARN about this case for now. */
6428 WARN_ON((tmp
& PF_PIPE_SEL_MASK_IVB
) !=
6429 PF_PIPE_SEL_IVB(crtc
->pipe
));
6434 static bool ironlake_get_pipe_config(struct intel_crtc
*crtc
,
6435 struct intel_crtc_config
*pipe_config
)
6437 struct drm_device
*dev
= crtc
->base
.dev
;
6438 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
6441 pipe_config
->cpu_transcoder
= (enum transcoder
) crtc
->pipe
;
6442 pipe_config
->shared_dpll
= DPLL_ID_PRIVATE
;
6444 tmp
= I915_READ(PIPECONF(crtc
->pipe
));
6445 if (!(tmp
& PIPECONF_ENABLE
))
6448 switch (tmp
& PIPECONF_BPC_MASK
) {
6450 pipe_config
->pipe_bpp
= 18;
6453 pipe_config
->pipe_bpp
= 24;
6455 case PIPECONF_10BPC
:
6456 pipe_config
->pipe_bpp
= 30;
6458 case PIPECONF_12BPC
:
6459 pipe_config
->pipe_bpp
= 36;
6465 if (I915_READ(PCH_TRANSCONF(crtc
->pipe
)) & TRANS_ENABLE
) {
6466 struct intel_shared_dpll
*pll
;
6468 pipe_config
->has_pch_encoder
= true;
6470 tmp
= I915_READ(FDI_RX_CTL(crtc
->pipe
));
6471 pipe_config
->fdi_lanes
= ((FDI_DP_PORT_WIDTH_MASK
& tmp
) >>
6472 FDI_DP_PORT_WIDTH_SHIFT
) + 1;
6474 ironlake_get_fdi_m_n_config(crtc
, pipe_config
);
6476 if (HAS_PCH_IBX(dev_priv
->dev
)) {
6477 pipe_config
->shared_dpll
=
6478 (enum intel_dpll_id
) crtc
->pipe
;
6480 tmp
= I915_READ(PCH_DPLL_SEL
);
6481 if (tmp
& TRANS_DPLLB_SEL(crtc
->pipe
))
6482 pipe_config
->shared_dpll
= DPLL_ID_PCH_PLL_B
;
6484 pipe_config
->shared_dpll
= DPLL_ID_PCH_PLL_A
;
6487 pll
= &dev_priv
->shared_dplls
[pipe_config
->shared_dpll
];
6489 WARN_ON(!pll
->get_hw_state(dev_priv
, pll
,
6490 &pipe_config
->dpll_hw_state
));
6492 tmp
= pipe_config
->dpll_hw_state
.dpll
;
6493 pipe_config
->pixel_multiplier
=
6494 ((tmp
& PLL_REF_SDVO_HDMI_MULTIPLIER_MASK
)
6495 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT
) + 1;
6497 ironlake_pch_clock_get(crtc
, pipe_config
);
6499 pipe_config
->pixel_multiplier
= 1;
6502 intel_get_pipe_timings(crtc
, pipe_config
);
6504 ironlake_get_pfit_config(crtc
, pipe_config
);
6509 static void assert_can_disable_lcpll(struct drm_i915_private
*dev_priv
)
6511 struct drm_device
*dev
= dev_priv
->dev
;
6512 struct intel_ddi_plls
*plls
= &dev_priv
->ddi_plls
;
6513 struct intel_crtc
*crtc
;
6514 unsigned long irqflags
;
6517 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, base
.head
)
6518 WARN(crtc
->active
, "CRTC for pipe %c enabled\n",
6519 pipe_name(crtc
->pipe
));
6521 WARN(I915_READ(HSW_PWR_WELL_DRIVER
), "Power well on\n");
6522 WARN(plls
->spll_refcount
, "SPLL enabled\n");
6523 WARN(plls
->wrpll1_refcount
, "WRPLL1 enabled\n");
6524 WARN(plls
->wrpll2_refcount
, "WRPLL2 enabled\n");
6525 WARN(I915_READ(PCH_PP_STATUS
) & PP_ON
, "Panel power on\n");
6526 WARN(I915_READ(BLC_PWM_CPU_CTL2
) & BLM_PWM_ENABLE
,
6527 "CPU PWM1 enabled\n");
6528 WARN(I915_READ(HSW_BLC_PWM2_CTL
) & BLM_PWM_ENABLE
,
6529 "CPU PWM2 enabled\n");
6530 WARN(I915_READ(BLC_PWM_PCH_CTL1
) & BLM_PCH_PWM_ENABLE
,
6531 "PCH PWM1 enabled\n");
6532 WARN(I915_READ(UTIL_PIN_CTL
) & UTIL_PIN_ENABLE
,
6533 "Utility pin enabled\n");
6534 WARN(I915_READ(PCH_GTC_CTL
) & PCH_GTC_ENABLE
, "PCH GTC enabled\n");
6536 spin_lock_irqsave(&dev_priv
->irq_lock
, irqflags
);
6537 val
= I915_READ(DEIMR
);
6538 WARN((val
| DE_PCH_EVENT_IVB
) != 0xffffffff,
6539 "Unexpected DEIMR bits enabled: 0x%x\n", val
);
6540 val
= I915_READ(SDEIMR
);
6541 WARN((val
| SDE_HOTPLUG_MASK_CPT
) != 0xffffffff,
6542 "Unexpected SDEIMR bits enabled: 0x%x\n", val
);
6543 spin_unlock_irqrestore(&dev_priv
->irq_lock
, irqflags
);
6547 * This function implements pieces of two sequences from BSpec:
6548 * - Sequence for display software to disable LCPLL
6549 * - Sequence for display software to allow package C8+
6550 * The steps implemented here are just the steps that actually touch the LCPLL
6551 * register. Callers should take care of disabling all the display engine
6552 * functions, doing the mode unset, fixing interrupts, etc.
6554 static void hsw_disable_lcpll(struct drm_i915_private
*dev_priv
,
6555 bool switch_to_fclk
, bool allow_power_down
)
6559 assert_can_disable_lcpll(dev_priv
);
6561 val
= I915_READ(LCPLL_CTL
);
6563 if (switch_to_fclk
) {
6564 val
|= LCPLL_CD_SOURCE_FCLK
;
6565 I915_WRITE(LCPLL_CTL
, val
);
6567 if (wait_for_atomic_us(I915_READ(LCPLL_CTL
) &
6568 LCPLL_CD_SOURCE_FCLK_DONE
, 1))
6569 DRM_ERROR("Switching to FCLK failed\n");
6571 val
= I915_READ(LCPLL_CTL
);
6574 val
|= LCPLL_PLL_DISABLE
;
6575 I915_WRITE(LCPLL_CTL
, val
);
6576 POSTING_READ(LCPLL_CTL
);
6578 if (wait_for((I915_READ(LCPLL_CTL
) & LCPLL_PLL_LOCK
) == 0, 1))
6579 DRM_ERROR("LCPLL still locked\n");
6581 val
= I915_READ(D_COMP
);
6582 val
|= D_COMP_COMP_DISABLE
;
6583 mutex_lock(&dev_priv
->rps
.hw_lock
);
6584 if (sandybridge_pcode_write(dev_priv
, GEN6_PCODE_WRITE_D_COMP
, val
))
6585 DRM_ERROR("Failed to disable D_COMP\n");
6586 mutex_unlock(&dev_priv
->rps
.hw_lock
);
6587 POSTING_READ(D_COMP
);
6590 if (wait_for((I915_READ(D_COMP
) & D_COMP_RCOMP_IN_PROGRESS
) == 0, 1))
6591 DRM_ERROR("D_COMP RCOMP still in progress\n");
6593 if (allow_power_down
) {
6594 val
= I915_READ(LCPLL_CTL
);
6595 val
|= LCPLL_POWER_DOWN_ALLOW
;
6596 I915_WRITE(LCPLL_CTL
, val
);
6597 POSTING_READ(LCPLL_CTL
);
6602 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6605 static void hsw_restore_lcpll(struct drm_i915_private
*dev_priv
)
6609 val
= I915_READ(LCPLL_CTL
);
6611 if ((val
& (LCPLL_PLL_LOCK
| LCPLL_PLL_DISABLE
| LCPLL_CD_SOURCE_FCLK
|
6612 LCPLL_POWER_DOWN_ALLOW
)) == LCPLL_PLL_LOCK
)
6615 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6616 * we'll hang the machine! */
6617 gen6_gt_force_wake_get(dev_priv
, FORCEWAKE_ALL
);
6619 if (val
& LCPLL_POWER_DOWN_ALLOW
) {
6620 val
&= ~LCPLL_POWER_DOWN_ALLOW
;
6621 I915_WRITE(LCPLL_CTL
, val
);
6622 POSTING_READ(LCPLL_CTL
);
6625 val
= I915_READ(D_COMP
);
6626 val
|= D_COMP_COMP_FORCE
;
6627 val
&= ~D_COMP_COMP_DISABLE
;
6628 mutex_lock(&dev_priv
->rps
.hw_lock
);
6629 if (sandybridge_pcode_write(dev_priv
, GEN6_PCODE_WRITE_D_COMP
, val
))
6630 DRM_ERROR("Failed to enable D_COMP\n");
6631 mutex_unlock(&dev_priv
->rps
.hw_lock
);
6632 POSTING_READ(D_COMP
);
6634 val
= I915_READ(LCPLL_CTL
);
6635 val
&= ~LCPLL_PLL_DISABLE
;
6636 I915_WRITE(LCPLL_CTL
, val
);
6638 if (wait_for(I915_READ(LCPLL_CTL
) & LCPLL_PLL_LOCK
, 5))
6639 DRM_ERROR("LCPLL not locked yet\n");
6641 if (val
& LCPLL_CD_SOURCE_FCLK
) {
6642 val
= I915_READ(LCPLL_CTL
);
6643 val
&= ~LCPLL_CD_SOURCE_FCLK
;
6644 I915_WRITE(LCPLL_CTL
, val
);
6646 if (wait_for_atomic_us((I915_READ(LCPLL_CTL
) &
6647 LCPLL_CD_SOURCE_FCLK_DONE
) == 0, 1))
6648 DRM_ERROR("Switching back to LCPLL failed\n");
6651 gen6_gt_force_wake_put(dev_priv
, FORCEWAKE_ALL
);
6654 void hsw_enable_pc8_work(struct work_struct
*__work
)
6656 struct drm_i915_private
*dev_priv
=
6657 container_of(to_delayed_work(__work
), struct drm_i915_private
,
6659 struct drm_device
*dev
= dev_priv
->dev
;
6662 WARN_ON(!HAS_PC8(dev
));
6664 if (dev_priv
->pc8
.enabled
)
6667 DRM_DEBUG_KMS("Enabling package C8+\n");
6669 dev_priv
->pc8
.enabled
= true;
6671 if (dev_priv
->pch_id
== INTEL_PCH_LPT_LP_DEVICE_ID_TYPE
) {
6672 val
= I915_READ(SOUTH_DSPCLK_GATE_D
);
6673 val
&= ~PCH_LP_PARTITION_LEVEL_DISABLE
;
6674 I915_WRITE(SOUTH_DSPCLK_GATE_D
, val
);
6677 lpt_disable_clkout_dp(dev
);
6678 hsw_pc8_disable_interrupts(dev
);
6679 hsw_disable_lcpll(dev_priv
, true, true);
6681 intel_runtime_pm_put(dev_priv
);
6684 static void __hsw_enable_package_c8(struct drm_i915_private
*dev_priv
)
6686 WARN_ON(!mutex_is_locked(&dev_priv
->pc8
.lock
));
6687 WARN(dev_priv
->pc8
.disable_count
< 1,
6688 "pc8.disable_count: %d\n", dev_priv
->pc8
.disable_count
);
6690 dev_priv
->pc8
.disable_count
--;
6691 if (dev_priv
->pc8
.disable_count
!= 0)
6694 schedule_delayed_work(&dev_priv
->pc8
.enable_work
,
6695 msecs_to_jiffies(i915
.pc8_timeout
));
6698 static void __hsw_disable_package_c8(struct drm_i915_private
*dev_priv
)
6700 struct drm_device
*dev
= dev_priv
->dev
;
6703 WARN_ON(!mutex_is_locked(&dev_priv
->pc8
.lock
));
6704 WARN(dev_priv
->pc8
.disable_count
< 0,
6705 "pc8.disable_count: %d\n", dev_priv
->pc8
.disable_count
);
6707 dev_priv
->pc8
.disable_count
++;
6708 if (dev_priv
->pc8
.disable_count
!= 1)
6711 WARN_ON(!HAS_PC8(dev
));
6713 cancel_delayed_work_sync(&dev_priv
->pc8
.enable_work
);
6714 if (!dev_priv
->pc8
.enabled
)
6717 DRM_DEBUG_KMS("Disabling package C8+\n");
6719 intel_runtime_pm_get(dev_priv
);
6721 hsw_restore_lcpll(dev_priv
);
6722 hsw_pc8_restore_interrupts(dev
);
6723 lpt_init_pch_refclk(dev
);
6725 if (dev_priv
->pch_id
== INTEL_PCH_LPT_LP_DEVICE_ID_TYPE
) {
6726 val
= I915_READ(SOUTH_DSPCLK_GATE_D
);
6727 val
|= PCH_LP_PARTITION_LEVEL_DISABLE
;
6728 I915_WRITE(SOUTH_DSPCLK_GATE_D
, val
);
6731 intel_prepare_ddi(dev
);
6732 i915_gem_init_swizzling(dev
);
6733 mutex_lock(&dev_priv
->rps
.hw_lock
);
6734 gen6_update_ring_freq(dev
);
6735 mutex_unlock(&dev_priv
->rps
.hw_lock
);
6736 dev_priv
->pc8
.enabled
= false;
6739 void hsw_enable_package_c8(struct drm_i915_private
*dev_priv
)
6741 if (!HAS_PC8(dev_priv
->dev
))
6744 mutex_lock(&dev_priv
->pc8
.lock
);
6745 __hsw_enable_package_c8(dev_priv
);
6746 mutex_unlock(&dev_priv
->pc8
.lock
);
6749 void hsw_disable_package_c8(struct drm_i915_private
*dev_priv
)
6751 if (!HAS_PC8(dev_priv
->dev
))
6754 mutex_lock(&dev_priv
->pc8
.lock
);
6755 __hsw_disable_package_c8(dev_priv
);
6756 mutex_unlock(&dev_priv
->pc8
.lock
);
6759 static bool hsw_can_enable_package_c8(struct drm_i915_private
*dev_priv
)
6761 struct drm_device
*dev
= dev_priv
->dev
;
6762 struct intel_crtc
*crtc
;
6765 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, base
.head
)
6766 if (crtc
->base
.enabled
)
6769 /* This case is still possible since we have the i915.disable_power_well
6770 * parameter and also the KVMr or something else might be requesting the
6772 val
= I915_READ(HSW_PWR_WELL_DRIVER
);
6774 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6781 /* Since we're called from modeset_global_resources there's no way to
6782 * symmetrically increase and decrease the refcount, so we use
6783 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6786 static void hsw_update_package_c8(struct drm_device
*dev
)
6788 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
6791 if (!HAS_PC8(dev_priv
->dev
))
6794 if (!i915
.enable_pc8
)
6797 mutex_lock(&dev_priv
->pc8
.lock
);
6799 allow
= hsw_can_enable_package_c8(dev_priv
);
6801 if (allow
== dev_priv
->pc8
.requirements_met
)
6804 dev_priv
->pc8
.requirements_met
= allow
;
6807 __hsw_enable_package_c8(dev_priv
);
6809 __hsw_disable_package_c8(dev_priv
);
6812 mutex_unlock(&dev_priv
->pc8
.lock
);
6815 static void hsw_package_c8_gpu_idle(struct drm_i915_private
*dev_priv
)
6817 if (!HAS_PC8(dev_priv
->dev
))
6820 mutex_lock(&dev_priv
->pc8
.lock
);
6821 if (!dev_priv
->pc8
.gpu_idle
) {
6822 dev_priv
->pc8
.gpu_idle
= true;
6823 __hsw_enable_package_c8(dev_priv
);
6825 mutex_unlock(&dev_priv
->pc8
.lock
);
6828 static void hsw_package_c8_gpu_busy(struct drm_i915_private
*dev_priv
)
6830 if (!HAS_PC8(dev_priv
->dev
))
6833 mutex_lock(&dev_priv
->pc8
.lock
);
6834 if (dev_priv
->pc8
.gpu_idle
) {
6835 dev_priv
->pc8
.gpu_idle
= false;
6836 __hsw_disable_package_c8(dev_priv
);
6838 mutex_unlock(&dev_priv
->pc8
.lock
);
6841 #define for_each_power_domain(domain, mask) \
6842 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
6843 if ((1 << (domain)) & (mask))
6845 static unsigned long get_pipe_power_domains(struct drm_device
*dev
,
6846 enum pipe pipe
, bool pfit_enabled
)
6849 enum transcoder transcoder
;
6851 transcoder
= intel_pipe_to_cpu_transcoder(dev
->dev_private
, pipe
);
6853 mask
= BIT(POWER_DOMAIN_PIPE(pipe
));
6854 mask
|= BIT(POWER_DOMAIN_TRANSCODER(transcoder
));
6856 mask
|= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe
));
6861 void intel_display_set_init_power(struct drm_device
*dev
, bool enable
)
6863 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
6865 if (dev_priv
->power_domains
.init_power_on
== enable
)
6869 intel_display_power_get(dev
, POWER_DOMAIN_INIT
);
6871 intel_display_power_put(dev
, POWER_DOMAIN_INIT
);
6873 dev_priv
->power_domains
.init_power_on
= enable
;
6876 static void modeset_update_power_wells(struct drm_device
*dev
)
6878 unsigned long pipe_domains
[I915_MAX_PIPES
] = { 0, };
6879 struct intel_crtc
*crtc
;
6882 * First get all needed power domains, then put all unneeded, to avoid
6883 * any unnecessary toggling of the power wells.
6885 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, base
.head
) {
6886 enum intel_display_power_domain domain
;
6888 if (!crtc
->base
.enabled
)
6891 pipe_domains
[crtc
->pipe
] = get_pipe_power_domains(dev
,
6893 crtc
->config
.pch_pfit
.enabled
);
6895 for_each_power_domain(domain
, pipe_domains
[crtc
->pipe
])
6896 intel_display_power_get(dev
, domain
);
6899 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, base
.head
) {
6900 enum intel_display_power_domain domain
;
6902 for_each_power_domain(domain
, crtc
->enabled_power_domains
)
6903 intel_display_power_put(dev
, domain
);
6905 crtc
->enabled_power_domains
= pipe_domains
[crtc
->pipe
];
6908 intel_display_set_init_power(dev
, false);
6911 static void haswell_modeset_global_resources(struct drm_device
*dev
)
6913 modeset_update_power_wells(dev
);
6914 hsw_update_package_c8(dev
);
6917 static int haswell_crtc_mode_set(struct drm_crtc
*crtc
,
6919 struct drm_framebuffer
*fb
)
6921 struct drm_device
*dev
= crtc
->dev
;
6922 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
6923 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
6924 int plane
= intel_crtc
->plane
;
6927 if (!intel_ddi_pll_select(intel_crtc
))
6929 intel_ddi_pll_enable(intel_crtc
);
6931 if (intel_crtc
->config
.has_dp_encoder
)
6932 intel_dp_set_m_n(intel_crtc
);
6934 intel_crtc
->lowfreq_avail
= false;
6936 intel_set_pipe_timings(intel_crtc
);
6938 if (intel_crtc
->config
.has_pch_encoder
) {
6939 intel_cpu_transcoder_set_m_n(intel_crtc
,
6940 &intel_crtc
->config
.fdi_m_n
);
6943 haswell_set_pipeconf(crtc
);
6945 intel_set_pipe_csc(crtc
);
6947 /* Set up the display plane register */
6948 I915_WRITE(DSPCNTR(plane
), DISPPLANE_GAMMA_ENABLE
| DISPPLANE_PIPE_CSC_ENABLE
);
6949 POSTING_READ(DSPCNTR(plane
));
6951 ret
= intel_pipe_set_base(crtc
, x
, y
, fb
);
6956 static bool haswell_get_pipe_config(struct intel_crtc
*crtc
,
6957 struct intel_crtc_config
*pipe_config
)
6959 struct drm_device
*dev
= crtc
->base
.dev
;
6960 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
6961 enum intel_display_power_domain pfit_domain
;
6964 pipe_config
->cpu_transcoder
= (enum transcoder
) crtc
->pipe
;
6965 pipe_config
->shared_dpll
= DPLL_ID_PRIVATE
;
6967 tmp
= I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP
));
6968 if (tmp
& TRANS_DDI_FUNC_ENABLE
) {
6969 enum pipe trans_edp_pipe
;
6970 switch (tmp
& TRANS_DDI_EDP_INPUT_MASK
) {
6972 WARN(1, "unknown pipe linked to edp transcoder\n");
6973 case TRANS_DDI_EDP_INPUT_A_ONOFF
:
6974 case TRANS_DDI_EDP_INPUT_A_ON
:
6975 trans_edp_pipe
= PIPE_A
;
6977 case TRANS_DDI_EDP_INPUT_B_ONOFF
:
6978 trans_edp_pipe
= PIPE_B
;
6980 case TRANS_DDI_EDP_INPUT_C_ONOFF
:
6981 trans_edp_pipe
= PIPE_C
;
6985 if (trans_edp_pipe
== crtc
->pipe
)
6986 pipe_config
->cpu_transcoder
= TRANSCODER_EDP
;
6989 if (!intel_display_power_enabled(dev
,
6990 POWER_DOMAIN_TRANSCODER(pipe_config
->cpu_transcoder
)))
6993 tmp
= I915_READ(PIPECONF(pipe_config
->cpu_transcoder
));
6994 if (!(tmp
& PIPECONF_ENABLE
))
6998 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6999 * DDI E. So just check whether this pipe is wired to DDI E and whether
7000 * the PCH transcoder is on.
7002 tmp
= I915_READ(TRANS_DDI_FUNC_CTL(pipe_config
->cpu_transcoder
));
7003 if ((tmp
& TRANS_DDI_PORT_MASK
) == TRANS_DDI_SELECT_PORT(PORT_E
) &&
7004 I915_READ(LPT_TRANSCONF
) & TRANS_ENABLE
) {
7005 pipe_config
->has_pch_encoder
= true;
7007 tmp
= I915_READ(FDI_RX_CTL(PIPE_A
));
7008 pipe_config
->fdi_lanes
= ((FDI_DP_PORT_WIDTH_MASK
& tmp
) >>
7009 FDI_DP_PORT_WIDTH_SHIFT
) + 1;
7011 ironlake_get_fdi_m_n_config(crtc
, pipe_config
);
7014 intel_get_pipe_timings(crtc
, pipe_config
);
7016 pfit_domain
= POWER_DOMAIN_PIPE_PANEL_FITTER(crtc
->pipe
);
7017 if (intel_display_power_enabled(dev
, pfit_domain
))
7018 ironlake_get_pfit_config(crtc
, pipe_config
);
7020 if (IS_HASWELL(dev
))
7021 pipe_config
->ips_enabled
= hsw_crtc_supports_ips(crtc
) &&
7022 (I915_READ(IPS_CTL
) & IPS_ENABLE
);
7024 pipe_config
->pixel_multiplier
= 1;
7029 static int intel_crtc_mode_set(struct drm_crtc
*crtc
,
7031 struct drm_framebuffer
*fb
)
7033 struct drm_device
*dev
= crtc
->dev
;
7034 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
7035 struct intel_encoder
*encoder
;
7036 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
7037 struct drm_display_mode
*mode
= &intel_crtc
->config
.requested_mode
;
7038 int pipe
= intel_crtc
->pipe
;
7041 drm_vblank_pre_modeset(dev
, pipe
);
7043 ret
= dev_priv
->display
.crtc_mode_set(crtc
, x
, y
, fb
);
7045 drm_vblank_post_modeset(dev
, pipe
);
7050 for_each_encoder_on_crtc(dev
, crtc
, encoder
) {
7051 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7052 encoder
->base
.base
.id
,
7053 drm_get_encoder_name(&encoder
->base
),
7054 mode
->base
.id
, mode
->name
);
7055 encoder
->mode_set(encoder
);
7064 } hdmi_audio_clock
[] = {
7065 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175
},
7066 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200
}, /* default per bspec */
7067 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000
},
7068 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027
},
7069 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000
},
7070 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054
},
7071 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176
},
7072 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250
},
7073 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352
},
7074 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500
},
7077 /* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7078 static u32
audio_config_hdmi_pixel_clock(struct drm_display_mode
*mode
)
7082 for (i
= 0; i
< ARRAY_SIZE(hdmi_audio_clock
); i
++) {
7083 if (mode
->clock
== hdmi_audio_clock
[i
].clock
)
7087 if (i
== ARRAY_SIZE(hdmi_audio_clock
)) {
7088 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode
->clock
);
7092 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7093 hdmi_audio_clock
[i
].clock
,
7094 hdmi_audio_clock
[i
].config
);
7096 return hdmi_audio_clock
[i
].config
;
7099 static bool intel_eld_uptodate(struct drm_connector
*connector
,
7100 int reg_eldv
, uint32_t bits_eldv
,
7101 int reg_elda
, uint32_t bits_elda
,
7104 struct drm_i915_private
*dev_priv
= connector
->dev
->dev_private
;
7105 uint8_t *eld
= connector
->eld
;
7108 i
= I915_READ(reg_eldv
);
7117 i
= I915_READ(reg_elda
);
7119 I915_WRITE(reg_elda
, i
);
7121 for (i
= 0; i
< eld
[2]; i
++)
7122 if (I915_READ(reg_edid
) != *((uint32_t *)eld
+ i
))
7128 static void g4x_write_eld(struct drm_connector
*connector
,
7129 struct drm_crtc
*crtc
,
7130 struct drm_display_mode
*mode
)
7132 struct drm_i915_private
*dev_priv
= connector
->dev
->dev_private
;
7133 uint8_t *eld
= connector
->eld
;
7138 i
= I915_READ(G4X_AUD_VID_DID
);
7140 if (i
== INTEL_AUDIO_DEVBLC
|| i
== INTEL_AUDIO_DEVCL
)
7141 eldv
= G4X_ELDV_DEVCL_DEVBLC
;
7143 eldv
= G4X_ELDV_DEVCTG
;
7145 if (intel_eld_uptodate(connector
,
7146 G4X_AUD_CNTL_ST
, eldv
,
7147 G4X_AUD_CNTL_ST
, G4X_ELD_ADDR
,
7148 G4X_HDMIW_HDMIEDID
))
7151 i
= I915_READ(G4X_AUD_CNTL_ST
);
7152 i
&= ~(eldv
| G4X_ELD_ADDR
);
7153 len
= (i
>> 9) & 0x1f; /* ELD buffer size */
7154 I915_WRITE(G4X_AUD_CNTL_ST
, i
);
7159 len
= min_t(uint8_t, eld
[2], len
);
7160 DRM_DEBUG_DRIVER("ELD size %d\n", len
);
7161 for (i
= 0; i
< len
; i
++)
7162 I915_WRITE(G4X_HDMIW_HDMIEDID
, *((uint32_t *)eld
+ i
));
7164 i
= I915_READ(G4X_AUD_CNTL_ST
);
7166 I915_WRITE(G4X_AUD_CNTL_ST
, i
);
7169 static void haswell_write_eld(struct drm_connector
*connector
,
7170 struct drm_crtc
*crtc
,
7171 struct drm_display_mode
*mode
)
7173 struct drm_i915_private
*dev_priv
= connector
->dev
->dev_private
;
7174 uint8_t *eld
= connector
->eld
;
7175 struct drm_device
*dev
= crtc
->dev
;
7176 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
7180 int pipe
= to_intel_crtc(crtc
)->pipe
;
7183 int hdmiw_hdmiedid
= HSW_AUD_EDID_DATA(pipe
);
7184 int aud_cntl_st
= HSW_AUD_DIP_ELD_CTRL(pipe
);
7185 int aud_config
= HSW_AUD_CFG(pipe
);
7186 int aud_cntrl_st2
= HSW_AUD_PIN_ELD_CP_VLD
;
7189 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7191 /* Audio output enable */
7192 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7193 tmp
= I915_READ(aud_cntrl_st2
);
7194 tmp
|= (AUDIO_OUTPUT_ENABLE_A
<< (pipe
* 4));
7195 I915_WRITE(aud_cntrl_st2
, tmp
);
7197 /* Wait for 1 vertical blank */
7198 intel_wait_for_vblank(dev
, pipe
);
7200 /* Set ELD valid state */
7201 tmp
= I915_READ(aud_cntrl_st2
);
7202 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp
);
7203 tmp
|= (AUDIO_ELD_VALID_A
<< (pipe
* 4));
7204 I915_WRITE(aud_cntrl_st2
, tmp
);
7205 tmp
= I915_READ(aud_cntrl_st2
);
7206 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp
);
7208 /* Enable HDMI mode */
7209 tmp
= I915_READ(aud_config
);
7210 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp
);
7211 /* clear N_programing_enable and N_value_index */
7212 tmp
&= ~(AUD_CONFIG_N_VALUE_INDEX
| AUD_CONFIG_N_PROG_ENABLE
);
7213 I915_WRITE(aud_config
, tmp
);
7215 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe
));
7217 eldv
= AUDIO_ELD_VALID_A
<< (pipe
* 4);
7218 intel_crtc
->eld_vld
= true;
7220 if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_DISPLAYPORT
)) {
7221 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7222 eld
[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7223 I915_WRITE(aud_config
, AUD_CONFIG_N_VALUE_INDEX
); /* 0x1 = DP */
7225 I915_WRITE(aud_config
, audio_config_hdmi_pixel_clock(mode
));
7228 if (intel_eld_uptodate(connector
,
7229 aud_cntrl_st2
, eldv
,
7230 aud_cntl_st
, IBX_ELD_ADDRESS
,
7234 i
= I915_READ(aud_cntrl_st2
);
7236 I915_WRITE(aud_cntrl_st2
, i
);
7241 i
= I915_READ(aud_cntl_st
);
7242 i
&= ~IBX_ELD_ADDRESS
;
7243 I915_WRITE(aud_cntl_st
, i
);
7244 i
= (i
>> 29) & DIP_PORT_SEL_MASK
; /* DIP_Port_Select, 0x1 = PortB */
7245 DRM_DEBUG_DRIVER("port num:%d\n", i
);
7247 len
= min_t(uint8_t, eld
[2], 21); /* 84 bytes of hw ELD buffer */
7248 DRM_DEBUG_DRIVER("ELD size %d\n", len
);
7249 for (i
= 0; i
< len
; i
++)
7250 I915_WRITE(hdmiw_hdmiedid
, *((uint32_t *)eld
+ i
));
7252 i
= I915_READ(aud_cntrl_st2
);
7254 I915_WRITE(aud_cntrl_st2
, i
);
7258 static void ironlake_write_eld(struct drm_connector
*connector
,
7259 struct drm_crtc
*crtc
,
7260 struct drm_display_mode
*mode
)
7262 struct drm_i915_private
*dev_priv
= connector
->dev
->dev_private
;
7263 uint8_t *eld
= connector
->eld
;
7271 int pipe
= to_intel_crtc(crtc
)->pipe
;
7273 if (HAS_PCH_IBX(connector
->dev
)) {
7274 hdmiw_hdmiedid
= IBX_HDMIW_HDMIEDID(pipe
);
7275 aud_config
= IBX_AUD_CFG(pipe
);
7276 aud_cntl_st
= IBX_AUD_CNTL_ST(pipe
);
7277 aud_cntrl_st2
= IBX_AUD_CNTL_ST2
;
7278 } else if (IS_VALLEYVIEW(connector
->dev
)) {
7279 hdmiw_hdmiedid
= VLV_HDMIW_HDMIEDID(pipe
);
7280 aud_config
= VLV_AUD_CFG(pipe
);
7281 aud_cntl_st
= VLV_AUD_CNTL_ST(pipe
);
7282 aud_cntrl_st2
= VLV_AUD_CNTL_ST2
;
7284 hdmiw_hdmiedid
= CPT_HDMIW_HDMIEDID(pipe
);
7285 aud_config
= CPT_AUD_CFG(pipe
);
7286 aud_cntl_st
= CPT_AUD_CNTL_ST(pipe
);
7287 aud_cntrl_st2
= CPT_AUD_CNTRL_ST2
;
7290 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe
));
7292 if (IS_VALLEYVIEW(connector
->dev
)) {
7293 struct intel_encoder
*intel_encoder
;
7294 struct intel_digital_port
*intel_dig_port
;
7296 intel_encoder
= intel_attached_encoder(connector
);
7297 intel_dig_port
= enc_to_dig_port(&intel_encoder
->base
);
7298 i
= intel_dig_port
->port
;
7300 i
= I915_READ(aud_cntl_st
);
7301 i
= (i
>> 29) & DIP_PORT_SEL_MASK
;
7302 /* DIP_Port_Select, 0x1 = PortB */
7306 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7307 /* operate blindly on all ports */
7308 eldv
= IBX_ELD_VALIDB
;
7309 eldv
|= IBX_ELD_VALIDB
<< 4;
7310 eldv
|= IBX_ELD_VALIDB
<< 8;
7312 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i
));
7313 eldv
= IBX_ELD_VALIDB
<< ((i
- 1) * 4);
7316 if (intel_pipe_has_type(crtc
, INTEL_OUTPUT_DISPLAYPORT
)) {
7317 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7318 eld
[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7319 I915_WRITE(aud_config
, AUD_CONFIG_N_VALUE_INDEX
); /* 0x1 = DP */
7321 I915_WRITE(aud_config
, audio_config_hdmi_pixel_clock(mode
));
7324 if (intel_eld_uptodate(connector
,
7325 aud_cntrl_st2
, eldv
,
7326 aud_cntl_st
, IBX_ELD_ADDRESS
,
7330 i
= I915_READ(aud_cntrl_st2
);
7332 I915_WRITE(aud_cntrl_st2
, i
);
7337 i
= I915_READ(aud_cntl_st
);
7338 i
&= ~IBX_ELD_ADDRESS
;
7339 I915_WRITE(aud_cntl_st
, i
);
7341 len
= min_t(uint8_t, eld
[2], 21); /* 84 bytes of hw ELD buffer */
7342 DRM_DEBUG_DRIVER("ELD size %d\n", len
);
7343 for (i
= 0; i
< len
; i
++)
7344 I915_WRITE(hdmiw_hdmiedid
, *((uint32_t *)eld
+ i
));
7346 i
= I915_READ(aud_cntrl_st2
);
7348 I915_WRITE(aud_cntrl_st2
, i
);
7351 void intel_write_eld(struct drm_encoder
*encoder
,
7352 struct drm_display_mode
*mode
)
7354 struct drm_crtc
*crtc
= encoder
->crtc
;
7355 struct drm_connector
*connector
;
7356 struct drm_device
*dev
= encoder
->dev
;
7357 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
7359 connector
= drm_select_eld(encoder
, mode
);
7363 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7365 drm_get_connector_name(connector
),
7366 connector
->encoder
->base
.id
,
7367 drm_get_encoder_name(connector
->encoder
));
7369 connector
->eld
[6] = drm_av_sync_delay(connector
, mode
) / 2;
7371 if (dev_priv
->display
.write_eld
)
7372 dev_priv
->display
.write_eld(connector
, crtc
, mode
);
7375 static void i845_update_cursor(struct drm_crtc
*crtc
, u32 base
)
7377 struct drm_device
*dev
= crtc
->dev
;
7378 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
7379 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
7380 bool visible
= base
!= 0;
7383 if (intel_crtc
->cursor_visible
== visible
)
7386 cntl
= I915_READ(_CURACNTR
);
7388 /* On these chipsets we can only modify the base whilst
7389 * the cursor is disabled.
7391 I915_WRITE(_CURABASE
, base
);
7393 cntl
&= ~(CURSOR_FORMAT_MASK
);
7394 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7395 cntl
|= CURSOR_ENABLE
|
7396 CURSOR_GAMMA_ENABLE
|
7399 cntl
&= ~(CURSOR_ENABLE
| CURSOR_GAMMA_ENABLE
);
7400 I915_WRITE(_CURACNTR
, cntl
);
7402 intel_crtc
->cursor_visible
= visible
;
7405 static void i9xx_update_cursor(struct drm_crtc
*crtc
, u32 base
)
7407 struct drm_device
*dev
= crtc
->dev
;
7408 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
7409 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
7410 int pipe
= intel_crtc
->pipe
;
7411 bool visible
= base
!= 0;
7413 if (intel_crtc
->cursor_visible
!= visible
) {
7414 uint32_t cntl
= I915_READ(CURCNTR(pipe
));
7416 cntl
&= ~(CURSOR_MODE
| MCURSOR_PIPE_SELECT
);
7417 cntl
|= CURSOR_MODE_64_ARGB_AX
| MCURSOR_GAMMA_ENABLE
;
7418 cntl
|= pipe
<< 28; /* Connect to correct pipe */
7420 cntl
&= ~(CURSOR_MODE
| MCURSOR_GAMMA_ENABLE
);
7421 cntl
|= CURSOR_MODE_DISABLE
;
7423 I915_WRITE(CURCNTR(pipe
), cntl
);
7425 intel_crtc
->cursor_visible
= visible
;
7427 /* and commit changes on next vblank */
7428 POSTING_READ(CURCNTR(pipe
));
7429 I915_WRITE(CURBASE(pipe
), base
);
7430 POSTING_READ(CURBASE(pipe
));
7433 static void ivb_update_cursor(struct drm_crtc
*crtc
, u32 base
)
7435 struct drm_device
*dev
= crtc
->dev
;
7436 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
7437 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
7438 int pipe
= intel_crtc
->pipe
;
7439 bool visible
= base
!= 0;
7441 if (intel_crtc
->cursor_visible
!= visible
) {
7442 uint32_t cntl
= I915_READ(CURCNTR_IVB(pipe
));
7444 cntl
&= ~CURSOR_MODE
;
7445 cntl
|= CURSOR_MODE_64_ARGB_AX
| MCURSOR_GAMMA_ENABLE
;
7447 cntl
&= ~(CURSOR_MODE
| MCURSOR_GAMMA_ENABLE
);
7448 cntl
|= CURSOR_MODE_DISABLE
;
7450 if (IS_HASWELL(dev
) || IS_BROADWELL(dev
)) {
7451 cntl
|= CURSOR_PIPE_CSC_ENABLE
;
7452 cntl
&= ~CURSOR_TRICKLE_FEED_DISABLE
;
7454 I915_WRITE(CURCNTR_IVB(pipe
), cntl
);
7456 intel_crtc
->cursor_visible
= visible
;
7458 /* and commit changes on next vblank */
7459 POSTING_READ(CURCNTR_IVB(pipe
));
7460 I915_WRITE(CURBASE_IVB(pipe
), base
);
7461 POSTING_READ(CURBASE_IVB(pipe
));
7464 /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7465 static void intel_crtc_update_cursor(struct drm_crtc
*crtc
,
7468 struct drm_device
*dev
= crtc
->dev
;
7469 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
7470 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
7471 int pipe
= intel_crtc
->pipe
;
7472 int x
= intel_crtc
->cursor_x
;
7473 int y
= intel_crtc
->cursor_y
;
7474 u32 base
= 0, pos
= 0;
7478 base
= intel_crtc
->cursor_addr
;
7480 if (x
>= intel_crtc
->config
.pipe_src_w
)
7483 if (y
>= intel_crtc
->config
.pipe_src_h
)
7487 if (x
+ intel_crtc
->cursor_width
<= 0)
7490 pos
|= CURSOR_POS_SIGN
<< CURSOR_X_SHIFT
;
7493 pos
|= x
<< CURSOR_X_SHIFT
;
7496 if (y
+ intel_crtc
->cursor_height
<= 0)
7499 pos
|= CURSOR_POS_SIGN
<< CURSOR_Y_SHIFT
;
7502 pos
|= y
<< CURSOR_Y_SHIFT
;
7504 visible
= base
!= 0;
7505 if (!visible
&& !intel_crtc
->cursor_visible
)
7508 if (IS_IVYBRIDGE(dev
) || IS_HASWELL(dev
) || IS_BROADWELL(dev
)) {
7509 I915_WRITE(CURPOS_IVB(pipe
), pos
);
7510 ivb_update_cursor(crtc
, base
);
7512 I915_WRITE(CURPOS(pipe
), pos
);
7513 if (IS_845G(dev
) || IS_I865G(dev
))
7514 i845_update_cursor(crtc
, base
);
7516 i9xx_update_cursor(crtc
, base
);
7520 static int intel_crtc_cursor_set(struct drm_crtc
*crtc
,
7521 struct drm_file
*file
,
7523 uint32_t width
, uint32_t height
)
7525 struct drm_device
*dev
= crtc
->dev
;
7526 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
7527 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
7528 struct drm_i915_gem_object
*obj
;
7532 /* if we want to turn off the cursor ignore width and height */
7534 DRM_DEBUG_KMS("cursor off\n");
7537 mutex_lock(&dev
->struct_mutex
);
7541 /* Currently we only support 64x64 cursors */
7542 if (width
!= 64 || height
!= 64) {
7543 DRM_ERROR("we currently only support 64x64 cursors\n");
7547 obj
= to_intel_bo(drm_gem_object_lookup(dev
, file
, handle
));
7548 if (&obj
->base
== NULL
)
7551 if (obj
->base
.size
< width
* height
* 4) {
7552 DRM_DEBUG_KMS("buffer is to small\n");
7557 /* we only need to pin inside GTT if cursor is non-phy */
7558 mutex_lock(&dev
->struct_mutex
);
7559 if (!INTEL_INFO(dev
)->cursor_needs_physical
) {
7562 if (obj
->tiling_mode
) {
7563 DRM_DEBUG_KMS("cursor cannot be tiled\n");
7568 /* Note that the w/a also requires 2 PTE of padding following
7569 * the bo. We currently fill all unused PTE with the shadow
7570 * page and so we should always have valid PTE following the
7571 * cursor preventing the VT-d warning.
7574 if (need_vtd_wa(dev
))
7575 alignment
= 64*1024;
7577 ret
= i915_gem_object_pin_to_display_plane(obj
, alignment
, NULL
);
7579 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
7583 ret
= i915_gem_object_put_fence(obj
);
7585 DRM_DEBUG_KMS("failed to release fence for cursor");
7589 addr
= i915_gem_obj_ggtt_offset(obj
);
7591 int align
= IS_I830(dev
) ? 16 * 1024 : 256;
7592 ret
= i915_gem_attach_phys_object(dev
, obj
,
7593 (intel_crtc
->pipe
== 0) ? I915_GEM_PHYS_CURSOR_0
: I915_GEM_PHYS_CURSOR_1
,
7596 DRM_DEBUG_KMS("failed to attach phys object\n");
7599 addr
= obj
->phys_obj
->handle
->busaddr
;
7603 I915_WRITE(CURSIZE
, (height
<< 12) | width
);
7606 if (intel_crtc
->cursor_bo
) {
7607 if (INTEL_INFO(dev
)->cursor_needs_physical
) {
7608 if (intel_crtc
->cursor_bo
!= obj
)
7609 i915_gem_detach_phys_object(dev
, intel_crtc
->cursor_bo
);
7611 i915_gem_object_unpin_from_display_plane(intel_crtc
->cursor_bo
);
7612 drm_gem_object_unreference(&intel_crtc
->cursor_bo
->base
);
7615 mutex_unlock(&dev
->struct_mutex
);
7617 intel_crtc
->cursor_addr
= addr
;
7618 intel_crtc
->cursor_bo
= obj
;
7619 intel_crtc
->cursor_width
= width
;
7620 intel_crtc
->cursor_height
= height
;
7622 if (intel_crtc
->active
)
7623 intel_crtc_update_cursor(crtc
, intel_crtc
->cursor_bo
!= NULL
);
7627 i915_gem_object_unpin_from_display_plane(obj
);
7629 mutex_unlock(&dev
->struct_mutex
);
7631 drm_gem_object_unreference_unlocked(&obj
->base
);
7635 static int intel_crtc_cursor_move(struct drm_crtc
*crtc
, int x
, int y
)
7637 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
7639 intel_crtc
->cursor_x
= clamp_t(int, x
, SHRT_MIN
, SHRT_MAX
);
7640 intel_crtc
->cursor_y
= clamp_t(int, y
, SHRT_MIN
, SHRT_MAX
);
7642 if (intel_crtc
->active
)
7643 intel_crtc_update_cursor(crtc
, intel_crtc
->cursor_bo
!= NULL
);
7648 static void intel_crtc_gamma_set(struct drm_crtc
*crtc
, u16
*red
, u16
*green
,
7649 u16
*blue
, uint32_t start
, uint32_t size
)
7651 int end
= (start
+ size
> 256) ? 256 : start
+ size
, i
;
7652 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
7654 for (i
= start
; i
< end
; i
++) {
7655 intel_crtc
->lut_r
[i
] = red
[i
] >> 8;
7656 intel_crtc
->lut_g
[i
] = green
[i
] >> 8;
7657 intel_crtc
->lut_b
[i
] = blue
[i
] >> 8;
7660 intel_crtc_load_lut(crtc
);
7663 /* VESA 640x480x72Hz mode to set on the pipe */
7664 static struct drm_display_mode load_detect_mode
= {
7665 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT
, 31500, 640, 664,
7666 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC
| DRM_MODE_FLAG_NVSYNC
),
7669 struct drm_framebuffer
*
7670 __intel_framebuffer_create(struct drm_device
*dev
,
7671 struct drm_mode_fb_cmd2
*mode_cmd
,
7672 struct drm_i915_gem_object
*obj
)
7674 struct intel_framebuffer
*intel_fb
;
7677 intel_fb
= kzalloc(sizeof(*intel_fb
), GFP_KERNEL
);
7679 drm_gem_object_unreference_unlocked(&obj
->base
);
7680 return ERR_PTR(-ENOMEM
);
7683 ret
= intel_framebuffer_init(dev
, intel_fb
, mode_cmd
, obj
);
7687 return &intel_fb
->base
;
7689 drm_gem_object_unreference_unlocked(&obj
->base
);
7692 return ERR_PTR(ret
);
7695 struct drm_framebuffer
*
7696 intel_framebuffer_create(struct drm_device
*dev
,
7697 struct drm_mode_fb_cmd2
*mode_cmd
,
7698 struct drm_i915_gem_object
*obj
)
7700 struct drm_framebuffer
*fb
;
7703 ret
= i915_mutex_lock_interruptible(dev
);
7705 return ERR_PTR(ret
);
7706 fb
= __intel_framebuffer_create(dev
, mode_cmd
, obj
);
7707 mutex_unlock(&dev
->struct_mutex
);
7713 intel_framebuffer_pitch_for_width(int width
, int bpp
)
7715 u32 pitch
= DIV_ROUND_UP(width
* bpp
, 8);
7716 return ALIGN(pitch
, 64);
7720 intel_framebuffer_size_for_mode(struct drm_display_mode
*mode
, int bpp
)
7722 u32 pitch
= intel_framebuffer_pitch_for_width(mode
->hdisplay
, bpp
);
7723 return ALIGN(pitch
* mode
->vdisplay
, PAGE_SIZE
);
7726 static struct drm_framebuffer
*
7727 intel_framebuffer_create_for_mode(struct drm_device
*dev
,
7728 struct drm_display_mode
*mode
,
7731 struct drm_i915_gem_object
*obj
;
7732 struct drm_mode_fb_cmd2 mode_cmd
= { 0 };
7734 obj
= i915_gem_alloc_object(dev
,
7735 intel_framebuffer_size_for_mode(mode
, bpp
));
7737 return ERR_PTR(-ENOMEM
);
7739 mode_cmd
.width
= mode
->hdisplay
;
7740 mode_cmd
.height
= mode
->vdisplay
;
7741 mode_cmd
.pitches
[0] = intel_framebuffer_pitch_for_width(mode_cmd
.width
,
7743 mode_cmd
.pixel_format
= drm_mode_legacy_fb_format(bpp
, depth
);
7745 return intel_framebuffer_create(dev
, &mode_cmd
, obj
);
7748 static struct drm_framebuffer
*
7749 mode_fits_in_fbdev(struct drm_device
*dev
,
7750 struct drm_display_mode
*mode
)
7752 #ifdef CONFIG_DRM_I915_FBDEV
7753 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
7754 struct drm_i915_gem_object
*obj
;
7755 struct drm_framebuffer
*fb
;
7757 if (!dev_priv
->fbdev
)
7760 if (!dev_priv
->fbdev
->fb
)
7763 obj
= dev_priv
->fbdev
->fb
->obj
;
7766 fb
= &dev_priv
->fbdev
->fb
->base
;
7767 if (fb
->pitches
[0] < intel_framebuffer_pitch_for_width(mode
->hdisplay
,
7768 fb
->bits_per_pixel
))
7771 if (obj
->base
.size
< mode
->vdisplay
* fb
->pitches
[0])
7780 bool intel_get_load_detect_pipe(struct drm_connector
*connector
,
7781 struct drm_display_mode
*mode
,
7782 struct intel_load_detect_pipe
*old
)
7784 struct intel_crtc
*intel_crtc
;
7785 struct intel_encoder
*intel_encoder
=
7786 intel_attached_encoder(connector
);
7787 struct drm_crtc
*possible_crtc
;
7788 struct drm_encoder
*encoder
= &intel_encoder
->base
;
7789 struct drm_crtc
*crtc
= NULL
;
7790 struct drm_device
*dev
= encoder
->dev
;
7791 struct drm_framebuffer
*fb
;
7794 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7795 connector
->base
.id
, drm_get_connector_name(connector
),
7796 encoder
->base
.id
, drm_get_encoder_name(encoder
));
7799 * Algorithm gets a little messy:
7801 * - if the connector already has an assigned crtc, use it (but make
7802 * sure it's on first)
7804 * - try to find the first unused crtc that can drive this connector,
7805 * and use that if we find one
7808 /* See if we already have a CRTC for this connector */
7809 if (encoder
->crtc
) {
7810 crtc
= encoder
->crtc
;
7812 mutex_lock(&crtc
->mutex
);
7814 old
->dpms_mode
= connector
->dpms
;
7815 old
->load_detect_temp
= false;
7817 /* Make sure the crtc and connector are running */
7818 if (connector
->dpms
!= DRM_MODE_DPMS_ON
)
7819 connector
->funcs
->dpms(connector
, DRM_MODE_DPMS_ON
);
7824 /* Find an unused one (if possible) */
7825 list_for_each_entry(possible_crtc
, &dev
->mode_config
.crtc_list
, head
) {
7827 if (!(encoder
->possible_crtcs
& (1 << i
)))
7829 if (!possible_crtc
->enabled
) {
7830 crtc
= possible_crtc
;
7836 * If we didn't find an unused CRTC, don't use any.
7839 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7843 mutex_lock(&crtc
->mutex
);
7844 intel_encoder
->new_crtc
= to_intel_crtc(crtc
);
7845 to_intel_connector(connector
)->new_encoder
= intel_encoder
;
7847 intel_crtc
= to_intel_crtc(crtc
);
7848 intel_crtc
->new_enabled
= true;
7849 intel_crtc
->new_config
= &intel_crtc
->config
;
7850 old
->dpms_mode
= connector
->dpms
;
7851 old
->load_detect_temp
= true;
7852 old
->release_fb
= NULL
;
7855 mode
= &load_detect_mode
;
7857 /* We need a framebuffer large enough to accommodate all accesses
7858 * that the plane may generate whilst we perform load detection.
7859 * We can not rely on the fbcon either being present (we get called
7860 * during its initialisation to detect all boot displays, or it may
7861 * not even exist) or that it is large enough to satisfy the
7864 fb
= mode_fits_in_fbdev(dev
, mode
);
7866 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
7867 fb
= intel_framebuffer_create_for_mode(dev
, mode
, 24, 32);
7868 old
->release_fb
= fb
;
7870 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
7872 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
7876 if (intel_set_mode(crtc
, mode
, 0, 0, fb
)) {
7877 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
7878 if (old
->release_fb
)
7879 old
->release_fb
->funcs
->destroy(old
->release_fb
);
7883 /* let the connector get through one full cycle before testing */
7884 intel_wait_for_vblank(dev
, intel_crtc
->pipe
);
7888 intel_crtc
->new_enabled
= crtc
->enabled
;
7889 if (intel_crtc
->new_enabled
)
7890 intel_crtc
->new_config
= &intel_crtc
->config
;
7892 intel_crtc
->new_config
= NULL
;
7893 mutex_unlock(&crtc
->mutex
);
7897 void intel_release_load_detect_pipe(struct drm_connector
*connector
,
7898 struct intel_load_detect_pipe
*old
)
7900 struct intel_encoder
*intel_encoder
=
7901 intel_attached_encoder(connector
);
7902 struct drm_encoder
*encoder
= &intel_encoder
->base
;
7903 struct drm_crtc
*crtc
= encoder
->crtc
;
7904 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
7906 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7907 connector
->base
.id
, drm_get_connector_name(connector
),
7908 encoder
->base
.id
, drm_get_encoder_name(encoder
));
7910 if (old
->load_detect_temp
) {
7911 to_intel_connector(connector
)->new_encoder
= NULL
;
7912 intel_encoder
->new_crtc
= NULL
;
7913 intel_crtc
->new_enabled
= false;
7914 intel_crtc
->new_config
= NULL
;
7915 intel_set_mode(crtc
, NULL
, 0, 0, NULL
);
7917 if (old
->release_fb
) {
7918 drm_framebuffer_unregister_private(old
->release_fb
);
7919 drm_framebuffer_unreference(old
->release_fb
);
7922 mutex_unlock(&crtc
->mutex
);
7926 /* Switch crtc and encoder back off if necessary */
7927 if (old
->dpms_mode
!= DRM_MODE_DPMS_ON
)
7928 connector
->funcs
->dpms(connector
, old
->dpms_mode
);
7930 mutex_unlock(&crtc
->mutex
);
7933 static int i9xx_pll_refclk(struct drm_device
*dev
,
7934 const struct intel_crtc_config
*pipe_config
)
7936 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
7937 u32 dpll
= pipe_config
->dpll_hw_state
.dpll
;
7939 if ((dpll
& PLL_REF_INPUT_MASK
) == PLLB_REF_INPUT_SPREADSPECTRUMIN
)
7940 return dev_priv
->vbt
.lvds_ssc_freq
;
7941 else if (HAS_PCH_SPLIT(dev
))
7943 else if (!IS_GEN2(dev
))
7949 /* Returns the clock of the currently programmed mode of the given pipe. */
7950 static void i9xx_crtc_clock_get(struct intel_crtc
*crtc
,
7951 struct intel_crtc_config
*pipe_config
)
7953 struct drm_device
*dev
= crtc
->base
.dev
;
7954 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
7955 int pipe
= pipe_config
->cpu_transcoder
;
7956 u32 dpll
= pipe_config
->dpll_hw_state
.dpll
;
7958 intel_clock_t clock
;
7959 int refclk
= i9xx_pll_refclk(dev
, pipe_config
);
7961 if ((dpll
& DISPLAY_RATE_SELECT_FPA1
) == 0)
7962 fp
= pipe_config
->dpll_hw_state
.fp0
;
7964 fp
= pipe_config
->dpll_hw_state
.fp1
;
7966 clock
.m1
= (fp
& FP_M1_DIV_MASK
) >> FP_M1_DIV_SHIFT
;
7967 if (IS_PINEVIEW(dev
)) {
7968 clock
.n
= ffs((fp
& FP_N_PINEVIEW_DIV_MASK
) >> FP_N_DIV_SHIFT
) - 1;
7969 clock
.m2
= (fp
& FP_M2_PINEVIEW_DIV_MASK
) >> FP_M2_DIV_SHIFT
;
7971 clock
.n
= (fp
& FP_N_DIV_MASK
) >> FP_N_DIV_SHIFT
;
7972 clock
.m2
= (fp
& FP_M2_DIV_MASK
) >> FP_M2_DIV_SHIFT
;
7975 if (!IS_GEN2(dev
)) {
7976 if (IS_PINEVIEW(dev
))
7977 clock
.p1
= ffs((dpll
& DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW
) >>
7978 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW
);
7980 clock
.p1
= ffs((dpll
& DPLL_FPA01_P1_POST_DIV_MASK
) >>
7981 DPLL_FPA01_P1_POST_DIV_SHIFT
);
7983 switch (dpll
& DPLL_MODE_MASK
) {
7984 case DPLLB_MODE_DAC_SERIAL
:
7985 clock
.p2
= dpll
& DPLL_DAC_SERIAL_P2_CLOCK_DIV_5
?
7988 case DPLLB_MODE_LVDS
:
7989 clock
.p2
= dpll
& DPLLB_LVDS_P2_CLOCK_DIV_7
?
7993 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
7994 "mode\n", (int)(dpll
& DPLL_MODE_MASK
));
7998 if (IS_PINEVIEW(dev
))
7999 pineview_clock(refclk
, &clock
);
8001 i9xx_clock(refclk
, &clock
);
8003 u32 lvds
= IS_I830(dev
) ? 0 : I915_READ(LVDS
);
8004 bool is_lvds
= (pipe
== 1) && (lvds
& LVDS_PORT_EN
);
8007 clock
.p1
= ffs((dpll
& DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS
) >>
8008 DPLL_FPA01_P1_POST_DIV_SHIFT
);
8010 if (lvds
& LVDS_CLKB_POWER_UP
)
8015 if (dpll
& PLL_P1_DIVIDE_BY_TWO
)
8018 clock
.p1
= ((dpll
& DPLL_FPA01_P1_POST_DIV_MASK_I830
) >>
8019 DPLL_FPA01_P1_POST_DIV_SHIFT
) + 2;
8021 if (dpll
& PLL_P2_DIVIDE_BY_4
)
8027 i9xx_clock(refclk
, &clock
);
8031 * This value includes pixel_multiplier. We will use
8032 * port_clock to compute adjusted_mode.crtc_clock in the
8033 * encoder's get_config() function.
8035 pipe_config
->port_clock
= clock
.dot
;
8038 int intel_dotclock_calculate(int link_freq
,
8039 const struct intel_link_m_n
*m_n
)
8042 * The calculation for the data clock is:
8043 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
8044 * But we want to avoid losing precison if possible, so:
8045 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
8047 * and the link clock is simpler:
8048 * link_clock = (m * link_clock) / n
8054 return div_u64((u64
)m_n
->link_m
* link_freq
, m_n
->link_n
);
8057 static void ironlake_pch_clock_get(struct intel_crtc
*crtc
,
8058 struct intel_crtc_config
*pipe_config
)
8060 struct drm_device
*dev
= crtc
->base
.dev
;
8062 /* read out port_clock from the DPLL */
8063 i9xx_crtc_clock_get(crtc
, pipe_config
);
8066 * This value does not include pixel_multiplier.
8067 * We will check that port_clock and adjusted_mode.crtc_clock
8068 * agree once we know their relationship in the encoder's
8069 * get_config() function.
8071 pipe_config
->adjusted_mode
.crtc_clock
=
8072 intel_dotclock_calculate(intel_fdi_link_freq(dev
) * 10000,
8073 &pipe_config
->fdi_m_n
);
8076 /** Returns the currently programmed mode of the given pipe. */
8077 struct drm_display_mode
*intel_crtc_mode_get(struct drm_device
*dev
,
8078 struct drm_crtc
*crtc
)
8080 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
8081 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
8082 enum transcoder cpu_transcoder
= intel_crtc
->config
.cpu_transcoder
;
8083 struct drm_display_mode
*mode
;
8084 struct intel_crtc_config pipe_config
;
8085 int htot
= I915_READ(HTOTAL(cpu_transcoder
));
8086 int hsync
= I915_READ(HSYNC(cpu_transcoder
));
8087 int vtot
= I915_READ(VTOTAL(cpu_transcoder
));
8088 int vsync
= I915_READ(VSYNC(cpu_transcoder
));
8089 enum pipe pipe
= intel_crtc
->pipe
;
8091 mode
= kzalloc(sizeof(*mode
), GFP_KERNEL
);
8096 * Construct a pipe_config sufficient for getting the clock info
8097 * back out of crtc_clock_get.
8099 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8100 * to use a real value here instead.
8102 pipe_config
.cpu_transcoder
= (enum transcoder
) pipe
;
8103 pipe_config
.pixel_multiplier
= 1;
8104 pipe_config
.dpll_hw_state
.dpll
= I915_READ(DPLL(pipe
));
8105 pipe_config
.dpll_hw_state
.fp0
= I915_READ(FP0(pipe
));
8106 pipe_config
.dpll_hw_state
.fp1
= I915_READ(FP1(pipe
));
8107 i9xx_crtc_clock_get(intel_crtc
, &pipe_config
);
8109 mode
->clock
= pipe_config
.port_clock
/ pipe_config
.pixel_multiplier
;
8110 mode
->hdisplay
= (htot
& 0xffff) + 1;
8111 mode
->htotal
= ((htot
& 0xffff0000) >> 16) + 1;
8112 mode
->hsync_start
= (hsync
& 0xffff) + 1;
8113 mode
->hsync_end
= ((hsync
& 0xffff0000) >> 16) + 1;
8114 mode
->vdisplay
= (vtot
& 0xffff) + 1;
8115 mode
->vtotal
= ((vtot
& 0xffff0000) >> 16) + 1;
8116 mode
->vsync_start
= (vsync
& 0xffff) + 1;
8117 mode
->vsync_end
= ((vsync
& 0xffff0000) >> 16) + 1;
8119 drm_mode_set_name(mode
);
8124 static void intel_increase_pllclock(struct drm_crtc
*crtc
)
8126 struct drm_device
*dev
= crtc
->dev
;
8127 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
8128 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
8129 int pipe
= intel_crtc
->pipe
;
8130 int dpll_reg
= DPLL(pipe
);
8133 if (HAS_PCH_SPLIT(dev
))
8136 if (!dev_priv
->lvds_downclock_avail
)
8139 dpll
= I915_READ(dpll_reg
);
8140 if (!HAS_PIPE_CXSR(dev
) && (dpll
& DISPLAY_RATE_SELECT_FPA1
)) {
8141 DRM_DEBUG_DRIVER("upclocking LVDS\n");
8143 assert_panel_unlocked(dev_priv
, pipe
);
8145 dpll
&= ~DISPLAY_RATE_SELECT_FPA1
;
8146 I915_WRITE(dpll_reg
, dpll
);
8147 intel_wait_for_vblank(dev
, pipe
);
8149 dpll
= I915_READ(dpll_reg
);
8150 if (dpll
& DISPLAY_RATE_SELECT_FPA1
)
8151 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
8155 static void intel_decrease_pllclock(struct drm_crtc
*crtc
)
8157 struct drm_device
*dev
= crtc
->dev
;
8158 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
8159 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
8161 if (HAS_PCH_SPLIT(dev
))
8164 if (!dev_priv
->lvds_downclock_avail
)
8168 * Since this is called by a timer, we should never get here in
8171 if (!HAS_PIPE_CXSR(dev
) && intel_crtc
->lowfreq_avail
) {
8172 int pipe
= intel_crtc
->pipe
;
8173 int dpll_reg
= DPLL(pipe
);
8176 DRM_DEBUG_DRIVER("downclocking LVDS\n");
8178 assert_panel_unlocked(dev_priv
, pipe
);
8180 dpll
= I915_READ(dpll_reg
);
8181 dpll
|= DISPLAY_RATE_SELECT_FPA1
;
8182 I915_WRITE(dpll_reg
, dpll
);
8183 intel_wait_for_vblank(dev
, pipe
);
8184 dpll
= I915_READ(dpll_reg
);
8185 if (!(dpll
& DISPLAY_RATE_SELECT_FPA1
))
8186 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
8191 void intel_mark_busy(struct drm_device
*dev
)
8193 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
8195 hsw_package_c8_gpu_busy(dev_priv
);
8196 i915_update_gfx_val(dev_priv
);
8199 void intel_mark_idle(struct drm_device
*dev
)
8201 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
8202 struct drm_crtc
*crtc
;
8204 hsw_package_c8_gpu_idle(dev_priv
);
8206 if (!i915
.powersave
)
8209 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, head
) {
8213 intel_decrease_pllclock(crtc
);
8216 if (INTEL_INFO(dev
)->gen
>= 6)
8217 gen6_rps_idle(dev
->dev_private
);
8220 void intel_mark_fb_busy(struct drm_i915_gem_object
*obj
,
8221 struct intel_ring_buffer
*ring
)
8223 struct drm_device
*dev
= obj
->base
.dev
;
8224 struct drm_crtc
*crtc
;
8226 if (!i915
.powersave
)
8229 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, head
) {
8233 if (to_intel_framebuffer(crtc
->fb
)->obj
!= obj
)
8236 intel_increase_pllclock(crtc
);
8237 if (ring
&& intel_fbc_enabled(dev
))
8238 ring
->fbc_dirty
= true;
8242 static void intel_crtc_destroy(struct drm_crtc
*crtc
)
8244 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
8245 struct drm_device
*dev
= crtc
->dev
;
8246 struct intel_unpin_work
*work
;
8247 unsigned long flags
;
8249 spin_lock_irqsave(&dev
->event_lock
, flags
);
8250 work
= intel_crtc
->unpin_work
;
8251 intel_crtc
->unpin_work
= NULL
;
8252 spin_unlock_irqrestore(&dev
->event_lock
, flags
);
8255 cancel_work_sync(&work
->work
);
8259 intel_crtc_cursor_set(crtc
, NULL
, 0, 0, 0);
8261 drm_crtc_cleanup(crtc
);
8266 static void intel_unpin_work_fn(struct work_struct
*__work
)
8268 struct intel_unpin_work
*work
=
8269 container_of(__work
, struct intel_unpin_work
, work
);
8270 struct drm_device
*dev
= work
->crtc
->dev
;
8272 mutex_lock(&dev
->struct_mutex
);
8273 intel_unpin_fb_obj(work
->old_fb_obj
);
8274 drm_gem_object_unreference(&work
->pending_flip_obj
->base
);
8275 drm_gem_object_unreference(&work
->old_fb_obj
->base
);
8277 intel_update_fbc(dev
);
8278 mutex_unlock(&dev
->struct_mutex
);
8280 BUG_ON(atomic_read(&to_intel_crtc(work
->crtc
)->unpin_work_count
) == 0);
8281 atomic_dec(&to_intel_crtc(work
->crtc
)->unpin_work_count
);
8286 static void do_intel_finish_page_flip(struct drm_device
*dev
,
8287 struct drm_crtc
*crtc
)
8289 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
8290 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
8291 struct intel_unpin_work
*work
;
8292 unsigned long flags
;
8294 /* Ignore early vblank irqs */
8295 if (intel_crtc
== NULL
)
8298 spin_lock_irqsave(&dev
->event_lock
, flags
);
8299 work
= intel_crtc
->unpin_work
;
8301 /* Ensure we don't miss a work->pending update ... */
8304 if (work
== NULL
|| atomic_read(&work
->pending
) < INTEL_FLIP_COMPLETE
) {
8305 spin_unlock_irqrestore(&dev
->event_lock
, flags
);
8309 /* and that the unpin work is consistent wrt ->pending. */
8312 intel_crtc
->unpin_work
= NULL
;
8315 drm_send_vblank_event(dev
, intel_crtc
->pipe
, work
->event
);
8317 drm_vblank_put(dev
, intel_crtc
->pipe
);
8319 spin_unlock_irqrestore(&dev
->event_lock
, flags
);
8321 wake_up_all(&dev_priv
->pending_flip_queue
);
8323 queue_work(dev_priv
->wq
, &work
->work
);
8325 trace_i915_flip_complete(intel_crtc
->plane
, work
->pending_flip_obj
);
8328 void intel_finish_page_flip(struct drm_device
*dev
, int pipe
)
8330 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
8331 struct drm_crtc
*crtc
= dev_priv
->pipe_to_crtc_mapping
[pipe
];
8333 do_intel_finish_page_flip(dev
, crtc
);
8336 void intel_finish_page_flip_plane(struct drm_device
*dev
, int plane
)
8338 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
8339 struct drm_crtc
*crtc
= dev_priv
->plane_to_crtc_mapping
[plane
];
8341 do_intel_finish_page_flip(dev
, crtc
);
8344 void intel_prepare_page_flip(struct drm_device
*dev
, int plane
)
8346 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
8347 struct intel_crtc
*intel_crtc
=
8348 to_intel_crtc(dev_priv
->plane_to_crtc_mapping
[plane
]);
8349 unsigned long flags
;
8351 /* NB: An MMIO update of the plane base pointer will also
8352 * generate a page-flip completion irq, i.e. every modeset
8353 * is also accompanied by a spurious intel_prepare_page_flip().
8355 spin_lock_irqsave(&dev
->event_lock
, flags
);
8356 if (intel_crtc
->unpin_work
)
8357 atomic_inc_not_zero(&intel_crtc
->unpin_work
->pending
);
8358 spin_unlock_irqrestore(&dev
->event_lock
, flags
);
8361 inline static void intel_mark_page_flip_active(struct intel_crtc
*intel_crtc
)
8363 /* Ensure that the work item is consistent when activating it ... */
8365 atomic_set(&intel_crtc
->unpin_work
->pending
, INTEL_FLIP_PENDING
);
8366 /* and that it is marked active as soon as the irq could fire. */
8370 static int intel_gen2_queue_flip(struct drm_device
*dev
,
8371 struct drm_crtc
*crtc
,
8372 struct drm_framebuffer
*fb
,
8373 struct drm_i915_gem_object
*obj
,
8376 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
8377 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
8379 struct intel_ring_buffer
*ring
= &dev_priv
->ring
[RCS
];
8382 ret
= intel_pin_and_fence_fb_obj(dev
, obj
, ring
);
8386 ret
= intel_ring_begin(ring
, 6);
8390 /* Can't queue multiple flips, so wait for the previous
8391 * one to finish before executing the next.
8393 if (intel_crtc
->plane
)
8394 flip_mask
= MI_WAIT_FOR_PLANE_B_FLIP
;
8396 flip_mask
= MI_WAIT_FOR_PLANE_A_FLIP
;
8397 intel_ring_emit(ring
, MI_WAIT_FOR_EVENT
| flip_mask
);
8398 intel_ring_emit(ring
, MI_NOOP
);
8399 intel_ring_emit(ring
, MI_DISPLAY_FLIP
|
8400 MI_DISPLAY_FLIP_PLANE(intel_crtc
->plane
));
8401 intel_ring_emit(ring
, fb
->pitches
[0]);
8402 intel_ring_emit(ring
, i915_gem_obj_ggtt_offset(obj
) + intel_crtc
->dspaddr_offset
);
8403 intel_ring_emit(ring
, 0); /* aux display base address, unused */
8405 intel_mark_page_flip_active(intel_crtc
);
8406 __intel_ring_advance(ring
);
8410 intel_unpin_fb_obj(obj
);
8415 static int intel_gen3_queue_flip(struct drm_device
*dev
,
8416 struct drm_crtc
*crtc
,
8417 struct drm_framebuffer
*fb
,
8418 struct drm_i915_gem_object
*obj
,
8421 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
8422 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
8424 struct intel_ring_buffer
*ring
= &dev_priv
->ring
[RCS
];
8427 ret
= intel_pin_and_fence_fb_obj(dev
, obj
, ring
);
8431 ret
= intel_ring_begin(ring
, 6);
8435 if (intel_crtc
->plane
)
8436 flip_mask
= MI_WAIT_FOR_PLANE_B_FLIP
;
8438 flip_mask
= MI_WAIT_FOR_PLANE_A_FLIP
;
8439 intel_ring_emit(ring
, MI_WAIT_FOR_EVENT
| flip_mask
);
8440 intel_ring_emit(ring
, MI_NOOP
);
8441 intel_ring_emit(ring
, MI_DISPLAY_FLIP_I915
|
8442 MI_DISPLAY_FLIP_PLANE(intel_crtc
->plane
));
8443 intel_ring_emit(ring
, fb
->pitches
[0]);
8444 intel_ring_emit(ring
, i915_gem_obj_ggtt_offset(obj
) + intel_crtc
->dspaddr_offset
);
8445 intel_ring_emit(ring
, MI_NOOP
);
8447 intel_mark_page_flip_active(intel_crtc
);
8448 __intel_ring_advance(ring
);
8452 intel_unpin_fb_obj(obj
);
8457 static int intel_gen4_queue_flip(struct drm_device
*dev
,
8458 struct drm_crtc
*crtc
,
8459 struct drm_framebuffer
*fb
,
8460 struct drm_i915_gem_object
*obj
,
8463 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
8464 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
8465 uint32_t pf
, pipesrc
;
8466 struct intel_ring_buffer
*ring
= &dev_priv
->ring
[RCS
];
8469 ret
= intel_pin_and_fence_fb_obj(dev
, obj
, ring
);
8473 ret
= intel_ring_begin(ring
, 4);
8477 /* i965+ uses the linear or tiled offsets from the
8478 * Display Registers (which do not change across a page-flip)
8479 * so we need only reprogram the base address.
8481 intel_ring_emit(ring
, MI_DISPLAY_FLIP
|
8482 MI_DISPLAY_FLIP_PLANE(intel_crtc
->plane
));
8483 intel_ring_emit(ring
, fb
->pitches
[0]);
8484 intel_ring_emit(ring
,
8485 (i915_gem_obj_ggtt_offset(obj
) + intel_crtc
->dspaddr_offset
) |
8488 /* XXX Enabling the panel-fitter across page-flip is so far
8489 * untested on non-native modes, so ignore it for now.
8490 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8493 pipesrc
= I915_READ(PIPESRC(intel_crtc
->pipe
)) & 0x0fff0fff;
8494 intel_ring_emit(ring
, pf
| pipesrc
);
8496 intel_mark_page_flip_active(intel_crtc
);
8497 __intel_ring_advance(ring
);
8501 intel_unpin_fb_obj(obj
);
8506 static int intel_gen6_queue_flip(struct drm_device
*dev
,
8507 struct drm_crtc
*crtc
,
8508 struct drm_framebuffer
*fb
,
8509 struct drm_i915_gem_object
*obj
,
8512 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
8513 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
8514 struct intel_ring_buffer
*ring
= &dev_priv
->ring
[RCS
];
8515 uint32_t pf
, pipesrc
;
8518 ret
= intel_pin_and_fence_fb_obj(dev
, obj
, ring
);
8522 ret
= intel_ring_begin(ring
, 4);
8526 intel_ring_emit(ring
, MI_DISPLAY_FLIP
|
8527 MI_DISPLAY_FLIP_PLANE(intel_crtc
->plane
));
8528 intel_ring_emit(ring
, fb
->pitches
[0] | obj
->tiling_mode
);
8529 intel_ring_emit(ring
, i915_gem_obj_ggtt_offset(obj
) + intel_crtc
->dspaddr_offset
);
8531 /* Contrary to the suggestions in the documentation,
8532 * "Enable Panel Fitter" does not seem to be required when page
8533 * flipping with a non-native mode, and worse causes a normal
8535 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8538 pipesrc
= I915_READ(PIPESRC(intel_crtc
->pipe
)) & 0x0fff0fff;
8539 intel_ring_emit(ring
, pf
| pipesrc
);
8541 intel_mark_page_flip_active(intel_crtc
);
8542 __intel_ring_advance(ring
);
8546 intel_unpin_fb_obj(obj
);
8551 static int intel_gen7_queue_flip(struct drm_device
*dev
,
8552 struct drm_crtc
*crtc
,
8553 struct drm_framebuffer
*fb
,
8554 struct drm_i915_gem_object
*obj
,
8557 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
8558 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
8559 struct intel_ring_buffer
*ring
;
8560 uint32_t plane_bit
= 0;
8564 if (IS_VALLEYVIEW(dev
) || ring
== NULL
|| ring
->id
!= RCS
)
8565 ring
= &dev_priv
->ring
[BCS
];
8567 ret
= intel_pin_and_fence_fb_obj(dev
, obj
, ring
);
8571 switch(intel_crtc
->plane
) {
8573 plane_bit
= MI_DISPLAY_FLIP_IVB_PLANE_A
;
8576 plane_bit
= MI_DISPLAY_FLIP_IVB_PLANE_B
;
8579 plane_bit
= MI_DISPLAY_FLIP_IVB_PLANE_C
;
8582 WARN_ONCE(1, "unknown plane in flip command\n");
8588 if (ring
->id
== RCS
)
8591 ret
= intel_ring_begin(ring
, len
);
8595 /* Unmask the flip-done completion message. Note that the bspec says that
8596 * we should do this for both the BCS and RCS, and that we must not unmask
8597 * more than one flip event at any time (or ensure that one flip message
8598 * can be sent by waiting for flip-done prior to queueing new flips).
8599 * Experimentation says that BCS works despite DERRMR masking all
8600 * flip-done completion events and that unmasking all planes at once
8601 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8602 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8604 if (ring
->id
== RCS
) {
8605 intel_ring_emit(ring
, MI_LOAD_REGISTER_IMM(1));
8606 intel_ring_emit(ring
, DERRMR
);
8607 intel_ring_emit(ring
, ~(DERRMR_PIPEA_PRI_FLIP_DONE
|
8608 DERRMR_PIPEB_PRI_FLIP_DONE
|
8609 DERRMR_PIPEC_PRI_FLIP_DONE
));
8610 intel_ring_emit(ring
, MI_STORE_REGISTER_MEM(1) |
8611 MI_SRM_LRM_GLOBAL_GTT
);
8612 intel_ring_emit(ring
, DERRMR
);
8613 intel_ring_emit(ring
, ring
->scratch
.gtt_offset
+ 256);
8616 intel_ring_emit(ring
, MI_DISPLAY_FLIP_I915
| plane_bit
);
8617 intel_ring_emit(ring
, (fb
->pitches
[0] | obj
->tiling_mode
));
8618 intel_ring_emit(ring
, i915_gem_obj_ggtt_offset(obj
) + intel_crtc
->dspaddr_offset
);
8619 intel_ring_emit(ring
, (MI_NOOP
));
8621 intel_mark_page_flip_active(intel_crtc
);
8622 __intel_ring_advance(ring
);
8626 intel_unpin_fb_obj(obj
);
8631 static int intel_default_queue_flip(struct drm_device
*dev
,
8632 struct drm_crtc
*crtc
,
8633 struct drm_framebuffer
*fb
,
8634 struct drm_i915_gem_object
*obj
,
8640 static int intel_crtc_page_flip(struct drm_crtc
*crtc
,
8641 struct drm_framebuffer
*fb
,
8642 struct drm_pending_vblank_event
*event
,
8643 uint32_t page_flip_flags
)
8645 struct drm_device
*dev
= crtc
->dev
;
8646 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
8647 struct drm_framebuffer
*old_fb
= crtc
->fb
;
8648 struct drm_i915_gem_object
*obj
= to_intel_framebuffer(fb
)->obj
;
8649 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
8650 struct intel_unpin_work
*work
;
8651 unsigned long flags
;
8654 /* Can't change pixel format via MI display flips. */
8655 if (fb
->pixel_format
!= crtc
->fb
->pixel_format
)
8659 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8660 * Note that pitch changes could also affect these register.
8662 if (INTEL_INFO(dev
)->gen
> 3 &&
8663 (fb
->offsets
[0] != crtc
->fb
->offsets
[0] ||
8664 fb
->pitches
[0] != crtc
->fb
->pitches
[0]))
8667 work
= kzalloc(sizeof(*work
), GFP_KERNEL
);
8671 work
->event
= event
;
8673 work
->old_fb_obj
= to_intel_framebuffer(old_fb
)->obj
;
8674 INIT_WORK(&work
->work
, intel_unpin_work_fn
);
8676 ret
= drm_vblank_get(dev
, intel_crtc
->pipe
);
8680 /* We borrow the event spin lock for protecting unpin_work */
8681 spin_lock_irqsave(&dev
->event_lock
, flags
);
8682 if (intel_crtc
->unpin_work
) {
8683 spin_unlock_irqrestore(&dev
->event_lock
, flags
);
8685 drm_vblank_put(dev
, intel_crtc
->pipe
);
8687 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
8690 intel_crtc
->unpin_work
= work
;
8691 spin_unlock_irqrestore(&dev
->event_lock
, flags
);
8693 if (atomic_read(&intel_crtc
->unpin_work_count
) >= 2)
8694 flush_workqueue(dev_priv
->wq
);
8696 ret
= i915_mutex_lock_interruptible(dev
);
8700 /* Reference the objects for the scheduled work. */
8701 drm_gem_object_reference(&work
->old_fb_obj
->base
);
8702 drm_gem_object_reference(&obj
->base
);
8706 work
->pending_flip_obj
= obj
;
8708 work
->enable_stall_check
= true;
8710 atomic_inc(&intel_crtc
->unpin_work_count
);
8711 intel_crtc
->reset_counter
= atomic_read(&dev_priv
->gpu_error
.reset_counter
);
8713 ret
= dev_priv
->display
.queue_flip(dev
, crtc
, fb
, obj
, page_flip_flags
);
8715 goto cleanup_pending
;
8717 intel_disable_fbc(dev
);
8718 intel_mark_fb_busy(obj
, NULL
);
8719 mutex_unlock(&dev
->struct_mutex
);
8721 trace_i915_flip_request(intel_crtc
->plane
, obj
);
8726 atomic_dec(&intel_crtc
->unpin_work_count
);
8728 drm_gem_object_unreference(&work
->old_fb_obj
->base
);
8729 drm_gem_object_unreference(&obj
->base
);
8730 mutex_unlock(&dev
->struct_mutex
);
8733 spin_lock_irqsave(&dev
->event_lock
, flags
);
8734 intel_crtc
->unpin_work
= NULL
;
8735 spin_unlock_irqrestore(&dev
->event_lock
, flags
);
8737 drm_vblank_put(dev
, intel_crtc
->pipe
);
8744 static struct drm_crtc_helper_funcs intel_helper_funcs
= {
8745 .mode_set_base_atomic
= intel_pipe_set_base_atomic
,
8746 .load_lut
= intel_crtc_load_lut
,
8750 * intel_modeset_update_staged_output_state
8752 * Updates the staged output configuration state, e.g. after we've read out the
8755 static void intel_modeset_update_staged_output_state(struct drm_device
*dev
)
8757 struct intel_crtc
*crtc
;
8758 struct intel_encoder
*encoder
;
8759 struct intel_connector
*connector
;
8761 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
,
8763 connector
->new_encoder
=
8764 to_intel_encoder(connector
->base
.encoder
);
8767 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
,
8770 to_intel_crtc(encoder
->base
.crtc
);
8773 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
,
8775 crtc
->new_enabled
= crtc
->base
.enabled
;
8777 if (crtc
->new_enabled
)
8778 crtc
->new_config
= &crtc
->config
;
8780 crtc
->new_config
= NULL
;
8785 * intel_modeset_commit_output_state
8787 * This function copies the stage display pipe configuration to the real one.
8789 static void intel_modeset_commit_output_state(struct drm_device
*dev
)
8791 struct intel_crtc
*crtc
;
8792 struct intel_encoder
*encoder
;
8793 struct intel_connector
*connector
;
8795 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
,
8797 connector
->base
.encoder
= &connector
->new_encoder
->base
;
8800 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
,
8802 encoder
->base
.crtc
= &encoder
->new_crtc
->base
;
8805 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
,
8807 crtc
->base
.enabled
= crtc
->new_enabled
;
8812 connected_sink_compute_bpp(struct intel_connector
* connector
,
8813 struct intel_crtc_config
*pipe_config
)
8815 int bpp
= pipe_config
->pipe_bpp
;
8817 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8818 connector
->base
.base
.id
,
8819 drm_get_connector_name(&connector
->base
));
8821 /* Don't use an invalid EDID bpc value */
8822 if (connector
->base
.display_info
.bpc
&&
8823 connector
->base
.display_info
.bpc
* 3 < bpp
) {
8824 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8825 bpp
, connector
->base
.display_info
.bpc
*3);
8826 pipe_config
->pipe_bpp
= connector
->base
.display_info
.bpc
*3;
8829 /* Clamp bpp to 8 on screens without EDID 1.4 */
8830 if (connector
->base
.display_info
.bpc
== 0 && bpp
> 24) {
8831 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8833 pipe_config
->pipe_bpp
= 24;
8838 compute_baseline_pipe_bpp(struct intel_crtc
*crtc
,
8839 struct drm_framebuffer
*fb
,
8840 struct intel_crtc_config
*pipe_config
)
8842 struct drm_device
*dev
= crtc
->base
.dev
;
8843 struct intel_connector
*connector
;
8846 switch (fb
->pixel_format
) {
8848 bpp
= 8*3; /* since we go through a colormap */
8850 case DRM_FORMAT_XRGB1555
:
8851 case DRM_FORMAT_ARGB1555
:
8852 /* checked in intel_framebuffer_init already */
8853 if (WARN_ON(INTEL_INFO(dev
)->gen
> 3))
8855 case DRM_FORMAT_RGB565
:
8856 bpp
= 6*3; /* min is 18bpp */
8858 case DRM_FORMAT_XBGR8888
:
8859 case DRM_FORMAT_ABGR8888
:
8860 /* checked in intel_framebuffer_init already */
8861 if (WARN_ON(INTEL_INFO(dev
)->gen
< 4))
8863 case DRM_FORMAT_XRGB8888
:
8864 case DRM_FORMAT_ARGB8888
:
8867 case DRM_FORMAT_XRGB2101010
:
8868 case DRM_FORMAT_ARGB2101010
:
8869 case DRM_FORMAT_XBGR2101010
:
8870 case DRM_FORMAT_ABGR2101010
:
8871 /* checked in intel_framebuffer_init already */
8872 if (WARN_ON(INTEL_INFO(dev
)->gen
< 4))
8876 /* TODO: gen4+ supports 16 bpc floating point, too. */
8878 DRM_DEBUG_KMS("unsupported depth\n");
8882 pipe_config
->pipe_bpp
= bpp
;
8884 /* Clamp display bpp to EDID value */
8885 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
,
8887 if (!connector
->new_encoder
||
8888 connector
->new_encoder
->new_crtc
!= crtc
)
8891 connected_sink_compute_bpp(connector
, pipe_config
);
8897 static void intel_dump_crtc_timings(const struct drm_display_mode
*mode
)
8899 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8900 "type: 0x%x flags: 0x%x\n",
8902 mode
->crtc_hdisplay
, mode
->crtc_hsync_start
,
8903 mode
->crtc_hsync_end
, mode
->crtc_htotal
,
8904 mode
->crtc_vdisplay
, mode
->crtc_vsync_start
,
8905 mode
->crtc_vsync_end
, mode
->crtc_vtotal
, mode
->type
, mode
->flags
);
8908 static void intel_dump_pipe_config(struct intel_crtc
*crtc
,
8909 struct intel_crtc_config
*pipe_config
,
8910 const char *context
)
8912 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc
->base
.base
.id
,
8913 context
, pipe_name(crtc
->pipe
));
8915 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config
->cpu_transcoder
));
8916 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8917 pipe_config
->pipe_bpp
, pipe_config
->dither
);
8918 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8919 pipe_config
->has_pch_encoder
,
8920 pipe_config
->fdi_lanes
,
8921 pipe_config
->fdi_m_n
.gmch_m
, pipe_config
->fdi_m_n
.gmch_n
,
8922 pipe_config
->fdi_m_n
.link_m
, pipe_config
->fdi_m_n
.link_n
,
8923 pipe_config
->fdi_m_n
.tu
);
8924 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8925 pipe_config
->has_dp_encoder
,
8926 pipe_config
->dp_m_n
.gmch_m
, pipe_config
->dp_m_n
.gmch_n
,
8927 pipe_config
->dp_m_n
.link_m
, pipe_config
->dp_m_n
.link_n
,
8928 pipe_config
->dp_m_n
.tu
);
8929 DRM_DEBUG_KMS("requested mode:\n");
8930 drm_mode_debug_printmodeline(&pipe_config
->requested_mode
);
8931 DRM_DEBUG_KMS("adjusted mode:\n");
8932 drm_mode_debug_printmodeline(&pipe_config
->adjusted_mode
);
8933 intel_dump_crtc_timings(&pipe_config
->adjusted_mode
);
8934 DRM_DEBUG_KMS("port clock: %d\n", pipe_config
->port_clock
);
8935 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8936 pipe_config
->pipe_src_w
, pipe_config
->pipe_src_h
);
8937 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8938 pipe_config
->gmch_pfit
.control
,
8939 pipe_config
->gmch_pfit
.pgm_ratios
,
8940 pipe_config
->gmch_pfit
.lvds_border_bits
);
8941 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
8942 pipe_config
->pch_pfit
.pos
,
8943 pipe_config
->pch_pfit
.size
,
8944 pipe_config
->pch_pfit
.enabled
? "enabled" : "disabled");
8945 DRM_DEBUG_KMS("ips: %i\n", pipe_config
->ips_enabled
);
8946 DRM_DEBUG_KMS("double wide: %i\n", pipe_config
->double_wide
);
8949 static bool check_encoder_cloning(struct drm_crtc
*crtc
)
8951 int num_encoders
= 0;
8952 bool uncloneable_encoders
= false;
8953 struct intel_encoder
*encoder
;
8955 list_for_each_entry(encoder
, &crtc
->dev
->mode_config
.encoder_list
,
8957 if (&encoder
->new_crtc
->base
!= crtc
)
8961 if (!encoder
->cloneable
)
8962 uncloneable_encoders
= true;
8965 return !(num_encoders
> 1 && uncloneable_encoders
);
8968 static struct intel_crtc_config
*
8969 intel_modeset_pipe_config(struct drm_crtc
*crtc
,
8970 struct drm_framebuffer
*fb
,
8971 struct drm_display_mode
*mode
)
8973 struct drm_device
*dev
= crtc
->dev
;
8974 struct intel_encoder
*encoder
;
8975 struct intel_crtc_config
*pipe_config
;
8976 int plane_bpp
, ret
= -EINVAL
;
8979 if (!check_encoder_cloning(crtc
)) {
8980 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8981 return ERR_PTR(-EINVAL
);
8984 pipe_config
= kzalloc(sizeof(*pipe_config
), GFP_KERNEL
);
8986 return ERR_PTR(-ENOMEM
);
8988 drm_mode_copy(&pipe_config
->adjusted_mode
, mode
);
8989 drm_mode_copy(&pipe_config
->requested_mode
, mode
);
8991 pipe_config
->cpu_transcoder
=
8992 (enum transcoder
) to_intel_crtc(crtc
)->pipe
;
8993 pipe_config
->shared_dpll
= DPLL_ID_PRIVATE
;
8996 * Sanitize sync polarity flags based on requested ones. If neither
8997 * positive or negative polarity is requested, treat this as meaning
8998 * negative polarity.
9000 if (!(pipe_config
->adjusted_mode
.flags
&
9001 (DRM_MODE_FLAG_PHSYNC
| DRM_MODE_FLAG_NHSYNC
)))
9002 pipe_config
->adjusted_mode
.flags
|= DRM_MODE_FLAG_NHSYNC
;
9004 if (!(pipe_config
->adjusted_mode
.flags
&
9005 (DRM_MODE_FLAG_PVSYNC
| DRM_MODE_FLAG_NVSYNC
)))
9006 pipe_config
->adjusted_mode
.flags
|= DRM_MODE_FLAG_NVSYNC
;
9008 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9009 * plane pixel format and any sink constraints into account. Returns the
9010 * source plane bpp so that dithering can be selected on mismatches
9011 * after encoders and crtc also have had their say. */
9012 plane_bpp
= compute_baseline_pipe_bpp(to_intel_crtc(crtc
),
9018 * Determine the real pipe dimensions. Note that stereo modes can
9019 * increase the actual pipe size due to the frame doubling and
9020 * insertion of additional space for blanks between the frame. This
9021 * is stored in the crtc timings. We use the requested mode to do this
9022 * computation to clearly distinguish it from the adjusted mode, which
9023 * can be changed by the connectors in the below retry loop.
9025 drm_mode_set_crtcinfo(&pipe_config
->requested_mode
, CRTC_STEREO_DOUBLE
);
9026 pipe_config
->pipe_src_w
= pipe_config
->requested_mode
.crtc_hdisplay
;
9027 pipe_config
->pipe_src_h
= pipe_config
->requested_mode
.crtc_vdisplay
;
9030 /* Ensure the port clock defaults are reset when retrying. */
9031 pipe_config
->port_clock
= 0;
9032 pipe_config
->pixel_multiplier
= 1;
9034 /* Fill in default crtc timings, allow encoders to overwrite them. */
9035 drm_mode_set_crtcinfo(&pipe_config
->adjusted_mode
, CRTC_STEREO_DOUBLE
);
9037 /* Pass our mode to the connectors and the CRTC to give them a chance to
9038 * adjust it according to limitations or connector properties, and also
9039 * a chance to reject the mode entirely.
9041 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
,
9044 if (&encoder
->new_crtc
->base
!= crtc
)
9047 if (!(encoder
->compute_config(encoder
, pipe_config
))) {
9048 DRM_DEBUG_KMS("Encoder config failure\n");
9053 /* Set default port clock if not overwritten by the encoder. Needs to be
9054 * done afterwards in case the encoder adjusts the mode. */
9055 if (!pipe_config
->port_clock
)
9056 pipe_config
->port_clock
= pipe_config
->adjusted_mode
.crtc_clock
9057 * pipe_config
->pixel_multiplier
;
9059 ret
= intel_crtc_compute_config(to_intel_crtc(crtc
), pipe_config
);
9061 DRM_DEBUG_KMS("CRTC fixup failed\n");
9066 if (WARN(!retry
, "loop in pipe configuration computation\n")) {
9071 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9076 pipe_config
->dither
= pipe_config
->pipe_bpp
!= plane_bpp
;
9077 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9078 plane_bpp
, pipe_config
->pipe_bpp
, pipe_config
->dither
);
9083 return ERR_PTR(ret
);
9086 /* Computes which crtcs are affected and sets the relevant bits in the mask. For
9087 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9089 intel_modeset_affected_pipes(struct drm_crtc
*crtc
, unsigned *modeset_pipes
,
9090 unsigned *prepare_pipes
, unsigned *disable_pipes
)
9092 struct intel_crtc
*intel_crtc
;
9093 struct drm_device
*dev
= crtc
->dev
;
9094 struct intel_encoder
*encoder
;
9095 struct intel_connector
*connector
;
9096 struct drm_crtc
*tmp_crtc
;
9098 *disable_pipes
= *modeset_pipes
= *prepare_pipes
= 0;
9100 /* Check which crtcs have changed outputs connected to them, these need
9101 * to be part of the prepare_pipes mask. We don't (yet) support global
9102 * modeset across multiple crtcs, so modeset_pipes will only have one
9103 * bit set at most. */
9104 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
,
9106 if (connector
->base
.encoder
== &connector
->new_encoder
->base
)
9109 if (connector
->base
.encoder
) {
9110 tmp_crtc
= connector
->base
.encoder
->crtc
;
9112 *prepare_pipes
|= 1 << to_intel_crtc(tmp_crtc
)->pipe
;
9115 if (connector
->new_encoder
)
9117 1 << connector
->new_encoder
->new_crtc
->pipe
;
9120 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
,
9122 if (encoder
->base
.crtc
== &encoder
->new_crtc
->base
)
9125 if (encoder
->base
.crtc
) {
9126 tmp_crtc
= encoder
->base
.crtc
;
9128 *prepare_pipes
|= 1 << to_intel_crtc(tmp_crtc
)->pipe
;
9131 if (encoder
->new_crtc
)
9132 *prepare_pipes
|= 1 << encoder
->new_crtc
->pipe
;
9135 /* Check for pipes that will be enabled/disabled ... */
9136 list_for_each_entry(intel_crtc
, &dev
->mode_config
.crtc_list
,
9138 if (intel_crtc
->base
.enabled
== intel_crtc
->new_enabled
)
9141 if (!intel_crtc
->new_enabled
)
9142 *disable_pipes
|= 1 << intel_crtc
->pipe
;
9144 *prepare_pipes
|= 1 << intel_crtc
->pipe
;
9148 /* set_mode is also used to update properties on life display pipes. */
9149 intel_crtc
= to_intel_crtc(crtc
);
9150 if (intel_crtc
->new_enabled
)
9151 *prepare_pipes
|= 1 << intel_crtc
->pipe
;
9154 * For simplicity do a full modeset on any pipe where the output routing
9155 * changed. We could be more clever, but that would require us to be
9156 * more careful with calling the relevant encoder->mode_set functions.
9159 *modeset_pipes
= *prepare_pipes
;
9161 /* ... and mask these out. */
9162 *modeset_pipes
&= ~(*disable_pipes
);
9163 *prepare_pipes
&= ~(*disable_pipes
);
9166 * HACK: We don't (yet) fully support global modesets. intel_set_config
9167 * obies this rule, but the modeset restore mode of
9168 * intel_modeset_setup_hw_state does not.
9170 *modeset_pipes
&= 1 << intel_crtc
->pipe
;
9171 *prepare_pipes
&= 1 << intel_crtc
->pipe
;
9173 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9174 *modeset_pipes
, *prepare_pipes
, *disable_pipes
);
9177 static bool intel_crtc_in_use(struct drm_crtc
*crtc
)
9179 struct drm_encoder
*encoder
;
9180 struct drm_device
*dev
= crtc
->dev
;
9182 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
, head
)
9183 if (encoder
->crtc
== crtc
)
9190 intel_modeset_update_state(struct drm_device
*dev
, unsigned prepare_pipes
)
9192 struct intel_encoder
*intel_encoder
;
9193 struct intel_crtc
*intel_crtc
;
9194 struct drm_connector
*connector
;
9196 list_for_each_entry(intel_encoder
, &dev
->mode_config
.encoder_list
,
9198 if (!intel_encoder
->base
.crtc
)
9201 intel_crtc
= to_intel_crtc(intel_encoder
->base
.crtc
);
9203 if (prepare_pipes
& (1 << intel_crtc
->pipe
))
9204 intel_encoder
->connectors_active
= false;
9207 intel_modeset_commit_output_state(dev
);
9209 /* Double check state. */
9210 list_for_each_entry(intel_crtc
, &dev
->mode_config
.crtc_list
,
9212 WARN_ON(intel_crtc
->base
.enabled
!= intel_crtc_in_use(&intel_crtc
->base
));
9213 WARN_ON(intel_crtc
->new_config
&&
9214 intel_crtc
->new_config
!= &intel_crtc
->config
);
9215 WARN_ON(intel_crtc
->base
.enabled
!= !!intel_crtc
->new_config
);
9218 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
9219 if (!connector
->encoder
|| !connector
->encoder
->crtc
)
9222 intel_crtc
= to_intel_crtc(connector
->encoder
->crtc
);
9224 if (prepare_pipes
& (1 << intel_crtc
->pipe
)) {
9225 struct drm_property
*dpms_property
=
9226 dev
->mode_config
.dpms_property
;
9228 connector
->dpms
= DRM_MODE_DPMS_ON
;
9229 drm_object_property_set_value(&connector
->base
,
9233 intel_encoder
= to_intel_encoder(connector
->encoder
);
9234 intel_encoder
->connectors_active
= true;
9240 static bool intel_fuzzy_clock_check(int clock1
, int clock2
)
9244 if (clock1
== clock2
)
9247 if (!clock1
|| !clock2
)
9250 diff
= abs(clock1
- clock2
);
9252 if (((((diff
+ clock1
+ clock2
) * 100)) / (clock1
+ clock2
)) < 105)
9258 #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9259 list_for_each_entry((intel_crtc), \
9260 &(dev)->mode_config.crtc_list, \
9262 if (mask & (1 <<(intel_crtc)->pipe))
9265 intel_pipe_config_compare(struct drm_device
*dev
,
9266 struct intel_crtc_config
*current_config
,
9267 struct intel_crtc_config
*pipe_config
)
9269 #define PIPE_CONF_CHECK_X(name) \
9270 if (current_config->name != pipe_config->name) { \
9271 DRM_ERROR("mismatch in " #name " " \
9272 "(expected 0x%08x, found 0x%08x)\n", \
9273 current_config->name, \
9274 pipe_config->name); \
9278 #define PIPE_CONF_CHECK_I(name) \
9279 if (current_config->name != pipe_config->name) { \
9280 DRM_ERROR("mismatch in " #name " " \
9281 "(expected %i, found %i)\n", \
9282 current_config->name, \
9283 pipe_config->name); \
9287 #define PIPE_CONF_CHECK_FLAGS(name, mask) \
9288 if ((current_config->name ^ pipe_config->name) & (mask)) { \
9289 DRM_ERROR("mismatch in " #name "(" #mask ") " \
9290 "(expected %i, found %i)\n", \
9291 current_config->name & (mask), \
9292 pipe_config->name & (mask)); \
9296 #define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9297 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9298 DRM_ERROR("mismatch in " #name " " \
9299 "(expected %i, found %i)\n", \
9300 current_config->name, \
9301 pipe_config->name); \
9305 #define PIPE_CONF_QUIRK(quirk) \
9306 ((current_config->quirks | pipe_config->quirks) & (quirk))
9308 PIPE_CONF_CHECK_I(cpu_transcoder
);
9310 PIPE_CONF_CHECK_I(has_pch_encoder
);
9311 PIPE_CONF_CHECK_I(fdi_lanes
);
9312 PIPE_CONF_CHECK_I(fdi_m_n
.gmch_m
);
9313 PIPE_CONF_CHECK_I(fdi_m_n
.gmch_n
);
9314 PIPE_CONF_CHECK_I(fdi_m_n
.link_m
);
9315 PIPE_CONF_CHECK_I(fdi_m_n
.link_n
);
9316 PIPE_CONF_CHECK_I(fdi_m_n
.tu
);
9318 PIPE_CONF_CHECK_I(has_dp_encoder
);
9319 PIPE_CONF_CHECK_I(dp_m_n
.gmch_m
);
9320 PIPE_CONF_CHECK_I(dp_m_n
.gmch_n
);
9321 PIPE_CONF_CHECK_I(dp_m_n
.link_m
);
9322 PIPE_CONF_CHECK_I(dp_m_n
.link_n
);
9323 PIPE_CONF_CHECK_I(dp_m_n
.tu
);
9325 PIPE_CONF_CHECK_I(adjusted_mode
.crtc_hdisplay
);
9326 PIPE_CONF_CHECK_I(adjusted_mode
.crtc_htotal
);
9327 PIPE_CONF_CHECK_I(adjusted_mode
.crtc_hblank_start
);
9328 PIPE_CONF_CHECK_I(adjusted_mode
.crtc_hblank_end
);
9329 PIPE_CONF_CHECK_I(adjusted_mode
.crtc_hsync_start
);
9330 PIPE_CONF_CHECK_I(adjusted_mode
.crtc_hsync_end
);
9332 PIPE_CONF_CHECK_I(adjusted_mode
.crtc_vdisplay
);
9333 PIPE_CONF_CHECK_I(adjusted_mode
.crtc_vtotal
);
9334 PIPE_CONF_CHECK_I(adjusted_mode
.crtc_vblank_start
);
9335 PIPE_CONF_CHECK_I(adjusted_mode
.crtc_vblank_end
);
9336 PIPE_CONF_CHECK_I(adjusted_mode
.crtc_vsync_start
);
9337 PIPE_CONF_CHECK_I(adjusted_mode
.crtc_vsync_end
);
9339 PIPE_CONF_CHECK_I(pixel_multiplier
);
9341 PIPE_CONF_CHECK_FLAGS(adjusted_mode
.flags
,
9342 DRM_MODE_FLAG_INTERLACE
);
9344 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS
)) {
9345 PIPE_CONF_CHECK_FLAGS(adjusted_mode
.flags
,
9346 DRM_MODE_FLAG_PHSYNC
);
9347 PIPE_CONF_CHECK_FLAGS(adjusted_mode
.flags
,
9348 DRM_MODE_FLAG_NHSYNC
);
9349 PIPE_CONF_CHECK_FLAGS(adjusted_mode
.flags
,
9350 DRM_MODE_FLAG_PVSYNC
);
9351 PIPE_CONF_CHECK_FLAGS(adjusted_mode
.flags
,
9352 DRM_MODE_FLAG_NVSYNC
);
9355 PIPE_CONF_CHECK_I(pipe_src_w
);
9356 PIPE_CONF_CHECK_I(pipe_src_h
);
9358 PIPE_CONF_CHECK_I(gmch_pfit
.control
);
9359 /* pfit ratios are autocomputed by the hw on gen4+ */
9360 if (INTEL_INFO(dev
)->gen
< 4)
9361 PIPE_CONF_CHECK_I(gmch_pfit
.pgm_ratios
);
9362 PIPE_CONF_CHECK_I(gmch_pfit
.lvds_border_bits
);
9363 PIPE_CONF_CHECK_I(pch_pfit
.enabled
);
9364 if (current_config
->pch_pfit
.enabled
) {
9365 PIPE_CONF_CHECK_I(pch_pfit
.pos
);
9366 PIPE_CONF_CHECK_I(pch_pfit
.size
);
9369 /* BDW+ don't expose a synchronous way to read the state */
9370 if (IS_HASWELL(dev
))
9371 PIPE_CONF_CHECK_I(ips_enabled
);
9373 PIPE_CONF_CHECK_I(double_wide
);
9375 PIPE_CONF_CHECK_I(shared_dpll
);
9376 PIPE_CONF_CHECK_X(dpll_hw_state
.dpll
);
9377 PIPE_CONF_CHECK_X(dpll_hw_state
.dpll_md
);
9378 PIPE_CONF_CHECK_X(dpll_hw_state
.fp0
);
9379 PIPE_CONF_CHECK_X(dpll_hw_state
.fp1
);
9381 if (IS_G4X(dev
) || INTEL_INFO(dev
)->gen
>= 5)
9382 PIPE_CONF_CHECK_I(pipe_bpp
);
9384 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode
.crtc_clock
);
9385 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock
);
9387 #undef PIPE_CONF_CHECK_X
9388 #undef PIPE_CONF_CHECK_I
9389 #undef PIPE_CONF_CHECK_FLAGS
9390 #undef PIPE_CONF_CHECK_CLOCK_FUZZY
9391 #undef PIPE_CONF_QUIRK
9397 check_connector_state(struct drm_device
*dev
)
9399 struct intel_connector
*connector
;
9401 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
,
9403 /* This also checks the encoder/connector hw state with the
9404 * ->get_hw_state callbacks. */
9405 intel_connector_check_state(connector
);
9407 WARN(&connector
->new_encoder
->base
!= connector
->base
.encoder
,
9408 "connector's staged encoder doesn't match current encoder\n");
9413 check_encoder_state(struct drm_device
*dev
)
9415 struct intel_encoder
*encoder
;
9416 struct intel_connector
*connector
;
9418 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
,
9420 bool enabled
= false;
9421 bool active
= false;
9422 enum pipe pipe
, tracked_pipe
;
9424 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9425 encoder
->base
.base
.id
,
9426 drm_get_encoder_name(&encoder
->base
));
9428 WARN(&encoder
->new_crtc
->base
!= encoder
->base
.crtc
,
9429 "encoder's stage crtc doesn't match current crtc\n");
9430 WARN(encoder
->connectors_active
&& !encoder
->base
.crtc
,
9431 "encoder's active_connectors set, but no crtc\n");
9433 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
,
9435 if (connector
->base
.encoder
!= &encoder
->base
)
9438 if (connector
->base
.dpms
!= DRM_MODE_DPMS_OFF
)
9441 WARN(!!encoder
->base
.crtc
!= enabled
,
9442 "encoder's enabled state mismatch "
9443 "(expected %i, found %i)\n",
9444 !!encoder
->base
.crtc
, enabled
);
9445 WARN(active
&& !encoder
->base
.crtc
,
9446 "active encoder with no crtc\n");
9448 WARN(encoder
->connectors_active
!= active
,
9449 "encoder's computed active state doesn't match tracked active state "
9450 "(expected %i, found %i)\n", active
, encoder
->connectors_active
);
9452 active
= encoder
->get_hw_state(encoder
, &pipe
);
9453 WARN(active
!= encoder
->connectors_active
,
9454 "encoder's hw state doesn't match sw tracking "
9455 "(expected %i, found %i)\n",
9456 encoder
->connectors_active
, active
);
9458 if (!encoder
->base
.crtc
)
9461 tracked_pipe
= to_intel_crtc(encoder
->base
.crtc
)->pipe
;
9462 WARN(active
&& pipe
!= tracked_pipe
,
9463 "active encoder's pipe doesn't match"
9464 "(expected %i, found %i)\n",
9465 tracked_pipe
, pipe
);
9471 check_crtc_state(struct drm_device
*dev
)
9473 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
9474 struct intel_crtc
*crtc
;
9475 struct intel_encoder
*encoder
;
9476 struct intel_crtc_config pipe_config
;
9478 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
,
9480 bool enabled
= false;
9481 bool active
= false;
9483 memset(&pipe_config
, 0, sizeof(pipe_config
));
9485 DRM_DEBUG_KMS("[CRTC:%d]\n",
9486 crtc
->base
.base
.id
);
9488 WARN(crtc
->active
&& !crtc
->base
.enabled
,
9489 "active crtc, but not enabled in sw tracking\n");
9491 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
,
9493 if (encoder
->base
.crtc
!= &crtc
->base
)
9496 if (encoder
->connectors_active
)
9500 WARN(active
!= crtc
->active
,
9501 "crtc's computed active state doesn't match tracked active state "
9502 "(expected %i, found %i)\n", active
, crtc
->active
);
9503 WARN(enabled
!= crtc
->base
.enabled
,
9504 "crtc's computed enabled state doesn't match tracked enabled state "
9505 "(expected %i, found %i)\n", enabled
, crtc
->base
.enabled
);
9507 active
= dev_priv
->display
.get_pipe_config(crtc
,
9510 /* hw state is inconsistent with the pipe A quirk */
9511 if (crtc
->pipe
== PIPE_A
&& dev_priv
->quirks
& QUIRK_PIPEA_FORCE
)
9512 active
= crtc
->active
;
9514 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
,
9517 if (encoder
->base
.crtc
!= &crtc
->base
)
9519 if (encoder
->get_hw_state(encoder
, &pipe
))
9520 encoder
->get_config(encoder
, &pipe_config
);
9523 WARN(crtc
->active
!= active
,
9524 "crtc active state doesn't match with hw state "
9525 "(expected %i, found %i)\n", crtc
->active
, active
);
9528 !intel_pipe_config_compare(dev
, &crtc
->config
, &pipe_config
)) {
9529 WARN(1, "pipe state doesn't match!\n");
9530 intel_dump_pipe_config(crtc
, &pipe_config
,
9532 intel_dump_pipe_config(crtc
, &crtc
->config
,
9539 check_shared_dpll_state(struct drm_device
*dev
)
9541 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
9542 struct intel_crtc
*crtc
;
9543 struct intel_dpll_hw_state dpll_hw_state
;
9546 for (i
= 0; i
< dev_priv
->num_shared_dpll
; i
++) {
9547 struct intel_shared_dpll
*pll
= &dev_priv
->shared_dplls
[i
];
9548 int enabled_crtcs
= 0, active_crtcs
= 0;
9551 memset(&dpll_hw_state
, 0, sizeof(dpll_hw_state
));
9553 DRM_DEBUG_KMS("%s\n", pll
->name
);
9555 active
= pll
->get_hw_state(dev_priv
, pll
, &dpll_hw_state
);
9557 WARN(pll
->active
> pll
->refcount
,
9558 "more active pll users than references: %i vs %i\n",
9559 pll
->active
, pll
->refcount
);
9560 WARN(pll
->active
&& !pll
->on
,
9561 "pll in active use but not on in sw tracking\n");
9562 WARN(pll
->on
&& !pll
->active
,
9563 "pll in on but not on in use in sw tracking\n");
9564 WARN(pll
->on
!= active
,
9565 "pll on state mismatch (expected %i, found %i)\n",
9568 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
,
9570 if (crtc
->base
.enabled
&& intel_crtc_to_shared_dpll(crtc
) == pll
)
9572 if (crtc
->active
&& intel_crtc_to_shared_dpll(crtc
) == pll
)
9575 WARN(pll
->active
!= active_crtcs
,
9576 "pll active crtcs mismatch (expected %i, found %i)\n",
9577 pll
->active
, active_crtcs
);
9578 WARN(pll
->refcount
!= enabled_crtcs
,
9579 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9580 pll
->refcount
, enabled_crtcs
);
9582 WARN(pll
->on
&& memcmp(&pll
->hw_state
, &dpll_hw_state
,
9583 sizeof(dpll_hw_state
)),
9584 "pll hw state mismatch\n");
9589 intel_modeset_check_state(struct drm_device
*dev
)
9591 check_connector_state(dev
);
9592 check_encoder_state(dev
);
9593 check_crtc_state(dev
);
9594 check_shared_dpll_state(dev
);
9597 void ironlake_check_encoder_dotclock(const struct intel_crtc_config
*pipe_config
,
9601 * FDI already provided one idea for the dotclock.
9602 * Yell if the encoder disagrees.
9604 WARN(!intel_fuzzy_clock_check(pipe_config
->adjusted_mode
.crtc_clock
, dotclock
),
9605 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
9606 pipe_config
->adjusted_mode
.crtc_clock
, dotclock
);
9609 static int __intel_set_mode(struct drm_crtc
*crtc
,
9610 struct drm_display_mode
*mode
,
9611 int x
, int y
, struct drm_framebuffer
*fb
)
9613 struct drm_device
*dev
= crtc
->dev
;
9614 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
9615 struct drm_display_mode
*saved_mode
;
9616 struct intel_crtc_config
*pipe_config
= NULL
;
9617 struct intel_crtc
*intel_crtc
;
9618 unsigned disable_pipes
, prepare_pipes
, modeset_pipes
;
9621 saved_mode
= kmalloc(sizeof(*saved_mode
), GFP_KERNEL
);
9625 intel_modeset_affected_pipes(crtc
, &modeset_pipes
,
9626 &prepare_pipes
, &disable_pipes
);
9628 *saved_mode
= crtc
->mode
;
9630 /* Hack: Because we don't (yet) support global modeset on multiple
9631 * crtcs, we don't keep track of the new mode for more than one crtc.
9632 * Hence simply check whether any bit is set in modeset_pipes in all the
9633 * pieces of code that are not yet converted to deal with mutliple crtcs
9634 * changing their mode at the same time. */
9635 if (modeset_pipes
) {
9636 pipe_config
= intel_modeset_pipe_config(crtc
, fb
, mode
);
9637 if (IS_ERR(pipe_config
)) {
9638 ret
= PTR_ERR(pipe_config
);
9643 intel_dump_pipe_config(to_intel_crtc(crtc
), pipe_config
,
9645 to_intel_crtc(crtc
)->new_config
= pipe_config
;
9649 * See if the config requires any additional preparation, e.g.
9650 * to adjust global state with pipes off. We need to do this
9651 * here so we can get the modeset_pipe updated config for the new
9652 * mode set on this crtc. For other crtcs we need to use the
9653 * adjusted_mode bits in the crtc directly.
9655 if (IS_VALLEYVIEW(dev
)) {
9656 valleyview_modeset_global_pipes(dev
, &prepare_pipes
);
9658 /* may have added more to prepare_pipes than we should */
9659 prepare_pipes
&= ~disable_pipes
;
9662 for_each_intel_crtc_masked(dev
, disable_pipes
, intel_crtc
)
9663 intel_crtc_disable(&intel_crtc
->base
);
9665 for_each_intel_crtc_masked(dev
, prepare_pipes
, intel_crtc
) {
9666 if (intel_crtc
->base
.enabled
)
9667 dev_priv
->display
.crtc_disable(&intel_crtc
->base
);
9670 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9671 * to set it here already despite that we pass it down the callchain.
9673 if (modeset_pipes
) {
9675 /* mode_set/enable/disable functions rely on a correct pipe
9677 to_intel_crtc(crtc
)->config
= *pipe_config
;
9678 to_intel_crtc(crtc
)->new_config
= &to_intel_crtc(crtc
)->config
;
9681 * Calculate and store various constants which
9682 * are later needed by vblank and swap-completion
9683 * timestamping. They are derived from true hwmode.
9685 drm_calc_timestamping_constants(crtc
,
9686 &pipe_config
->adjusted_mode
);
9689 /* Only after disabling all output pipelines that will be changed can we
9690 * update the the output configuration. */
9691 intel_modeset_update_state(dev
, prepare_pipes
);
9693 if (dev_priv
->display
.modeset_global_resources
)
9694 dev_priv
->display
.modeset_global_resources(dev
);
9696 /* Set up the DPLL and any encoders state that needs to adjust or depend
9699 for_each_intel_crtc_masked(dev
, modeset_pipes
, intel_crtc
) {
9700 ret
= intel_crtc_mode_set(&intel_crtc
->base
,
9706 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
9707 for_each_intel_crtc_masked(dev
, prepare_pipes
, intel_crtc
)
9708 dev_priv
->display
.crtc_enable(&intel_crtc
->base
);
9710 /* FIXME: add subpixel order */
9712 if (ret
&& crtc
->enabled
)
9713 crtc
->mode
= *saved_mode
;
9721 static int intel_set_mode(struct drm_crtc
*crtc
,
9722 struct drm_display_mode
*mode
,
9723 int x
, int y
, struct drm_framebuffer
*fb
)
9727 ret
= __intel_set_mode(crtc
, mode
, x
, y
, fb
);
9730 intel_modeset_check_state(crtc
->dev
);
9735 void intel_crtc_restore_mode(struct drm_crtc
*crtc
)
9737 intel_set_mode(crtc
, &crtc
->mode
, crtc
->x
, crtc
->y
, crtc
->fb
);
9740 #undef for_each_intel_crtc_masked
9742 static void intel_set_config_free(struct intel_set_config
*config
)
9747 kfree(config
->save_connector_encoders
);
9748 kfree(config
->save_encoder_crtcs
);
9749 kfree(config
->save_crtc_enabled
);
9753 static int intel_set_config_save_state(struct drm_device
*dev
,
9754 struct intel_set_config
*config
)
9756 struct drm_crtc
*crtc
;
9757 struct drm_encoder
*encoder
;
9758 struct drm_connector
*connector
;
9761 config
->save_crtc_enabled
=
9762 kcalloc(dev
->mode_config
.num_crtc
,
9763 sizeof(bool), GFP_KERNEL
);
9764 if (!config
->save_crtc_enabled
)
9767 config
->save_encoder_crtcs
=
9768 kcalloc(dev
->mode_config
.num_encoder
,
9769 sizeof(struct drm_crtc
*), GFP_KERNEL
);
9770 if (!config
->save_encoder_crtcs
)
9773 config
->save_connector_encoders
=
9774 kcalloc(dev
->mode_config
.num_connector
,
9775 sizeof(struct drm_encoder
*), GFP_KERNEL
);
9776 if (!config
->save_connector_encoders
)
9779 /* Copy data. Note that driver private data is not affected.
9780 * Should anything bad happen only the expected state is
9781 * restored, not the drivers personal bookkeeping.
9784 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, head
) {
9785 config
->save_crtc_enabled
[count
++] = crtc
->enabled
;
9789 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
, head
) {
9790 config
->save_encoder_crtcs
[count
++] = encoder
->crtc
;
9794 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
9795 config
->save_connector_encoders
[count
++] = connector
->encoder
;
9801 static void intel_set_config_restore_state(struct drm_device
*dev
,
9802 struct intel_set_config
*config
)
9804 struct intel_crtc
*crtc
;
9805 struct intel_encoder
*encoder
;
9806 struct intel_connector
*connector
;
9810 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, base
.head
) {
9811 crtc
->new_enabled
= config
->save_crtc_enabled
[count
++];
9813 if (crtc
->new_enabled
)
9814 crtc
->new_config
= &crtc
->config
;
9816 crtc
->new_config
= NULL
;
9820 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
, base
.head
) {
9822 to_intel_crtc(config
->save_encoder_crtcs
[count
++]);
9826 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, base
.head
) {
9827 connector
->new_encoder
=
9828 to_intel_encoder(config
->save_connector_encoders
[count
++]);
9833 is_crtc_connector_off(struct drm_mode_set
*set
)
9837 if (set
->num_connectors
== 0)
9840 if (WARN_ON(set
->connectors
== NULL
))
9843 for (i
= 0; i
< set
->num_connectors
; i
++)
9844 if (set
->connectors
[i
]->encoder
&&
9845 set
->connectors
[i
]->encoder
->crtc
== set
->crtc
&&
9846 set
->connectors
[i
]->dpms
!= DRM_MODE_DPMS_ON
)
9853 intel_set_config_compute_mode_changes(struct drm_mode_set
*set
,
9854 struct intel_set_config
*config
)
9857 /* We should be able to check here if the fb has the same properties
9858 * and then just flip_or_move it */
9859 if (is_crtc_connector_off(set
)) {
9860 config
->mode_changed
= true;
9861 } else if (set
->crtc
->fb
!= set
->fb
) {
9862 /* If we have no fb then treat it as a full mode set */
9863 if (set
->crtc
->fb
== NULL
) {
9864 struct intel_crtc
*intel_crtc
=
9865 to_intel_crtc(set
->crtc
);
9867 if (intel_crtc
->active
&& i915
.fastboot
) {
9868 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9869 config
->fb_changed
= true;
9871 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9872 config
->mode_changed
= true;
9874 } else if (set
->fb
== NULL
) {
9875 config
->mode_changed
= true;
9876 } else if (set
->fb
->pixel_format
!=
9877 set
->crtc
->fb
->pixel_format
) {
9878 config
->mode_changed
= true;
9880 config
->fb_changed
= true;
9884 if (set
->fb
&& (set
->x
!= set
->crtc
->x
|| set
->y
!= set
->crtc
->y
))
9885 config
->fb_changed
= true;
9887 if (set
->mode
&& !drm_mode_equal(set
->mode
, &set
->crtc
->mode
)) {
9888 DRM_DEBUG_KMS("modes are different, full mode set\n");
9889 drm_mode_debug_printmodeline(&set
->crtc
->mode
);
9890 drm_mode_debug_printmodeline(set
->mode
);
9891 config
->mode_changed
= true;
9894 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9895 set
->crtc
->base
.id
, config
->mode_changed
, config
->fb_changed
);
9899 intel_modeset_stage_output_state(struct drm_device
*dev
,
9900 struct drm_mode_set
*set
,
9901 struct intel_set_config
*config
)
9903 struct intel_connector
*connector
;
9904 struct intel_encoder
*encoder
;
9905 struct intel_crtc
*crtc
;
9908 /* The upper layers ensure that we either disable a crtc or have a list
9909 * of connectors. For paranoia, double-check this. */
9910 WARN_ON(!set
->fb
&& (set
->num_connectors
!= 0));
9911 WARN_ON(set
->fb
&& (set
->num_connectors
== 0));
9913 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
,
9915 /* Otherwise traverse passed in connector list and get encoders
9917 for (ro
= 0; ro
< set
->num_connectors
; ro
++) {
9918 if (set
->connectors
[ro
] == &connector
->base
) {
9919 connector
->new_encoder
= connector
->encoder
;
9924 /* If we disable the crtc, disable all its connectors. Also, if
9925 * the connector is on the changing crtc but not on the new
9926 * connector list, disable it. */
9927 if ((!set
->fb
|| ro
== set
->num_connectors
) &&
9928 connector
->base
.encoder
&&
9929 connector
->base
.encoder
->crtc
== set
->crtc
) {
9930 connector
->new_encoder
= NULL
;
9932 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9933 connector
->base
.base
.id
,
9934 drm_get_connector_name(&connector
->base
));
9938 if (&connector
->new_encoder
->base
!= connector
->base
.encoder
) {
9939 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
9940 config
->mode_changed
= true;
9943 /* connector->new_encoder is now updated for all connectors. */
9945 /* Update crtc of enabled connectors. */
9946 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
,
9948 struct drm_crtc
*new_crtc
;
9950 if (!connector
->new_encoder
)
9953 new_crtc
= connector
->new_encoder
->base
.crtc
;
9955 for (ro
= 0; ro
< set
->num_connectors
; ro
++) {
9956 if (set
->connectors
[ro
] == &connector
->base
)
9957 new_crtc
= set
->crtc
;
9960 /* Make sure the new CRTC will work with the encoder */
9961 if (!drm_encoder_crtc_ok(&connector
->new_encoder
->base
,
9965 connector
->encoder
->new_crtc
= to_intel_crtc(new_crtc
);
9967 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9968 connector
->base
.base
.id
,
9969 drm_get_connector_name(&connector
->base
),
9973 /* Check for any encoders that needs to be disabled. */
9974 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
,
9976 int num_connectors
= 0;
9977 list_for_each_entry(connector
,
9978 &dev
->mode_config
.connector_list
,
9980 if (connector
->new_encoder
== encoder
) {
9981 WARN_ON(!connector
->new_encoder
->new_crtc
);
9986 if (num_connectors
== 0)
9987 encoder
->new_crtc
= NULL
;
9988 else if (num_connectors
> 1)
9991 /* Only now check for crtc changes so we don't miss encoders
9992 * that will be disabled. */
9993 if (&encoder
->new_crtc
->base
!= encoder
->base
.crtc
) {
9994 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
9995 config
->mode_changed
= true;
9998 /* Now we've also updated encoder->new_crtc for all encoders. */
10000 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
,
10002 crtc
->new_enabled
= false;
10004 list_for_each_entry(encoder
,
10005 &dev
->mode_config
.encoder_list
,
10007 if (encoder
->new_crtc
== crtc
) {
10008 crtc
->new_enabled
= true;
10013 if (crtc
->new_enabled
!= crtc
->base
.enabled
) {
10014 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10015 crtc
->new_enabled
? "en" : "dis");
10016 config
->mode_changed
= true;
10019 if (crtc
->new_enabled
)
10020 crtc
->new_config
= &crtc
->config
;
10022 crtc
->new_config
= NULL
;
10028 static void disable_crtc_nofb(struct intel_crtc
*crtc
)
10030 struct drm_device
*dev
= crtc
->base
.dev
;
10031 struct intel_encoder
*encoder
;
10032 struct intel_connector
*connector
;
10034 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10035 pipe_name(crtc
->pipe
));
10037 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, base
.head
) {
10038 if (connector
->new_encoder
&&
10039 connector
->new_encoder
->new_crtc
== crtc
)
10040 connector
->new_encoder
= NULL
;
10043 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
, base
.head
) {
10044 if (encoder
->new_crtc
== crtc
)
10045 encoder
->new_crtc
= NULL
;
10048 crtc
->new_enabled
= false;
10049 crtc
->new_config
= NULL
;
10052 static int intel_crtc_set_config(struct drm_mode_set
*set
)
10054 struct drm_device
*dev
;
10055 struct drm_mode_set save_set
;
10056 struct intel_set_config
*config
;
10060 BUG_ON(!set
->crtc
);
10061 BUG_ON(!set
->crtc
->helper_private
);
10063 /* Enforce sane interface api - has been abused by the fb helper. */
10064 BUG_ON(!set
->mode
&& set
->fb
);
10065 BUG_ON(set
->fb
&& set
->num_connectors
== 0);
10068 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10069 set
->crtc
->base
.id
, set
->fb
->base
.id
,
10070 (int)set
->num_connectors
, set
->x
, set
->y
);
10072 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set
->crtc
->base
.id
);
10075 dev
= set
->crtc
->dev
;
10078 config
= kzalloc(sizeof(*config
), GFP_KERNEL
);
10082 ret
= intel_set_config_save_state(dev
, config
);
10086 save_set
.crtc
= set
->crtc
;
10087 save_set
.mode
= &set
->crtc
->mode
;
10088 save_set
.x
= set
->crtc
->x
;
10089 save_set
.y
= set
->crtc
->y
;
10090 save_set
.fb
= set
->crtc
->fb
;
10092 /* Compute whether we need a full modeset, only an fb base update or no
10093 * change at all. In the future we might also check whether only the
10094 * mode changed, e.g. for LVDS where we only change the panel fitter in
10096 intel_set_config_compute_mode_changes(set
, config
);
10098 ret
= intel_modeset_stage_output_state(dev
, set
, config
);
10102 if (config
->mode_changed
) {
10103 ret
= intel_set_mode(set
->crtc
, set
->mode
,
10104 set
->x
, set
->y
, set
->fb
);
10105 } else if (config
->fb_changed
) {
10106 intel_crtc_wait_for_pending_flips(set
->crtc
);
10108 ret
= intel_pipe_set_base(set
->crtc
,
10109 set
->x
, set
->y
, set
->fb
);
10111 * In the fastboot case this may be our only check of the
10112 * state after boot. It would be better to only do it on
10113 * the first update, but we don't have a nice way of doing that
10114 * (and really, set_config isn't used much for high freq page
10115 * flipping, so increasing its cost here shouldn't be a big
10118 if (i915
.fastboot
&& ret
== 0)
10119 intel_modeset_check_state(set
->crtc
->dev
);
10123 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10124 set
->crtc
->base
.id
, ret
);
10126 intel_set_config_restore_state(dev
, config
);
10129 * HACK: if the pipe was on, but we didn't have a framebuffer,
10130 * force the pipe off to avoid oopsing in the modeset code
10131 * due to fb==NULL. This should only happen during boot since
10132 * we don't yet reconstruct the FB from the hardware state.
10134 if (to_intel_crtc(save_set
.crtc
)->new_enabled
&& !save_set
.fb
)
10135 disable_crtc_nofb(to_intel_crtc(save_set
.crtc
));
10137 /* Try to restore the config */
10138 if (config
->mode_changed
&&
10139 intel_set_mode(save_set
.crtc
, save_set
.mode
,
10140 save_set
.x
, save_set
.y
, save_set
.fb
))
10141 DRM_ERROR("failed to restore config after modeset failure\n");
10145 intel_set_config_free(config
);
10149 static const struct drm_crtc_funcs intel_crtc_funcs
= {
10150 .cursor_set
= intel_crtc_cursor_set
,
10151 .cursor_move
= intel_crtc_cursor_move
,
10152 .gamma_set
= intel_crtc_gamma_set
,
10153 .set_config
= intel_crtc_set_config
,
10154 .destroy
= intel_crtc_destroy
,
10155 .page_flip
= intel_crtc_page_flip
,
10158 static void intel_cpu_pll_init(struct drm_device
*dev
)
10161 intel_ddi_pll_init(dev
);
10164 static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private
*dev_priv
,
10165 struct intel_shared_dpll
*pll
,
10166 struct intel_dpll_hw_state
*hw_state
)
10170 val
= I915_READ(PCH_DPLL(pll
->id
));
10171 hw_state
->dpll
= val
;
10172 hw_state
->fp0
= I915_READ(PCH_FP0(pll
->id
));
10173 hw_state
->fp1
= I915_READ(PCH_FP1(pll
->id
));
10175 return val
& DPLL_VCO_ENABLE
;
10178 static void ibx_pch_dpll_mode_set(struct drm_i915_private
*dev_priv
,
10179 struct intel_shared_dpll
*pll
)
10181 I915_WRITE(PCH_FP0(pll
->id
), pll
->hw_state
.fp0
);
10182 I915_WRITE(PCH_FP1(pll
->id
), pll
->hw_state
.fp1
);
10185 static void ibx_pch_dpll_enable(struct drm_i915_private
*dev_priv
,
10186 struct intel_shared_dpll
*pll
)
10188 /* PCH refclock must be enabled first */
10189 ibx_assert_pch_refclk_enabled(dev_priv
);
10191 I915_WRITE(PCH_DPLL(pll
->id
), pll
->hw_state
.dpll
);
10193 /* Wait for the clocks to stabilize. */
10194 POSTING_READ(PCH_DPLL(pll
->id
));
10197 /* The pixel multiplier can only be updated once the
10198 * DPLL is enabled and the clocks are stable.
10200 * So write it again.
10202 I915_WRITE(PCH_DPLL(pll
->id
), pll
->hw_state
.dpll
);
10203 POSTING_READ(PCH_DPLL(pll
->id
));
10207 static void ibx_pch_dpll_disable(struct drm_i915_private
*dev_priv
,
10208 struct intel_shared_dpll
*pll
)
10210 struct drm_device
*dev
= dev_priv
->dev
;
10211 struct intel_crtc
*crtc
;
10213 /* Make sure no transcoder isn't still depending on us. */
10214 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, base
.head
) {
10215 if (intel_crtc_to_shared_dpll(crtc
) == pll
)
10216 assert_pch_transcoder_disabled(dev_priv
, crtc
->pipe
);
10219 I915_WRITE(PCH_DPLL(pll
->id
), 0);
10220 POSTING_READ(PCH_DPLL(pll
->id
));
10224 static char *ibx_pch_dpll_names
[] = {
10229 static void ibx_pch_dpll_init(struct drm_device
*dev
)
10231 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
10234 dev_priv
->num_shared_dpll
= 2;
10236 for (i
= 0; i
< dev_priv
->num_shared_dpll
; i
++) {
10237 dev_priv
->shared_dplls
[i
].id
= i
;
10238 dev_priv
->shared_dplls
[i
].name
= ibx_pch_dpll_names
[i
];
10239 dev_priv
->shared_dplls
[i
].mode_set
= ibx_pch_dpll_mode_set
;
10240 dev_priv
->shared_dplls
[i
].enable
= ibx_pch_dpll_enable
;
10241 dev_priv
->shared_dplls
[i
].disable
= ibx_pch_dpll_disable
;
10242 dev_priv
->shared_dplls
[i
].get_hw_state
=
10243 ibx_pch_dpll_get_hw_state
;
10247 static void intel_shared_dpll_init(struct drm_device
*dev
)
10249 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
10251 if (HAS_PCH_IBX(dev
) || HAS_PCH_CPT(dev
))
10252 ibx_pch_dpll_init(dev
);
10254 dev_priv
->num_shared_dpll
= 0;
10256 BUG_ON(dev_priv
->num_shared_dpll
> I915_NUM_PLLS
);
10259 static void intel_crtc_init(struct drm_device
*dev
, int pipe
)
10261 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
10262 struct intel_crtc
*intel_crtc
;
10265 intel_crtc
= kzalloc(sizeof(*intel_crtc
), GFP_KERNEL
);
10266 if (intel_crtc
== NULL
)
10269 drm_crtc_init(dev
, &intel_crtc
->base
, &intel_crtc_funcs
);
10271 drm_mode_crtc_set_gamma_size(&intel_crtc
->base
, 256);
10272 for (i
= 0; i
< 256; i
++) {
10273 intel_crtc
->lut_r
[i
] = i
;
10274 intel_crtc
->lut_g
[i
] = i
;
10275 intel_crtc
->lut_b
[i
] = i
;
10279 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10280 * is hooked to plane B. Hence we want plane A feeding pipe B.
10282 intel_crtc
->pipe
= pipe
;
10283 intel_crtc
->plane
= pipe
;
10284 if (HAS_FBC(dev
) && INTEL_INFO(dev
)->gen
< 4) {
10285 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
10286 intel_crtc
->plane
= !pipe
;
10289 BUG_ON(pipe
>= ARRAY_SIZE(dev_priv
->plane_to_crtc_mapping
) ||
10290 dev_priv
->plane_to_crtc_mapping
[intel_crtc
->plane
] != NULL
);
10291 dev_priv
->plane_to_crtc_mapping
[intel_crtc
->plane
] = &intel_crtc
->base
;
10292 dev_priv
->pipe_to_crtc_mapping
[intel_crtc
->pipe
] = &intel_crtc
->base
;
10294 drm_crtc_helper_add(&intel_crtc
->base
, &intel_helper_funcs
);
10297 enum pipe
intel_get_pipe_from_connector(struct intel_connector
*connector
)
10299 struct drm_encoder
*encoder
= connector
->base
.encoder
;
10301 WARN_ON(!mutex_is_locked(&connector
->base
.dev
->mode_config
.mutex
));
10304 return INVALID_PIPE
;
10306 return to_intel_crtc(encoder
->crtc
)->pipe
;
10309 int intel_get_pipe_from_crtc_id(struct drm_device
*dev
, void *data
,
10310 struct drm_file
*file
)
10312 struct drm_i915_get_pipe_from_crtc_id
*pipe_from_crtc_id
= data
;
10313 struct drm_mode_object
*drmmode_obj
;
10314 struct intel_crtc
*crtc
;
10316 if (!drm_core_check_feature(dev
, DRIVER_MODESET
))
10319 drmmode_obj
= drm_mode_object_find(dev
, pipe_from_crtc_id
->crtc_id
,
10320 DRM_MODE_OBJECT_CRTC
);
10322 if (!drmmode_obj
) {
10323 DRM_ERROR("no such CRTC id\n");
10327 crtc
= to_intel_crtc(obj_to_crtc(drmmode_obj
));
10328 pipe_from_crtc_id
->pipe
= crtc
->pipe
;
10333 static int intel_encoder_clones(struct intel_encoder
*encoder
)
10335 struct drm_device
*dev
= encoder
->base
.dev
;
10336 struct intel_encoder
*source_encoder
;
10337 int index_mask
= 0;
10340 list_for_each_entry(source_encoder
,
10341 &dev
->mode_config
.encoder_list
, base
.head
) {
10343 if (encoder
== source_encoder
)
10344 index_mask
|= (1 << entry
);
10346 /* Intel hw has only one MUX where enocoders could be cloned. */
10347 if (encoder
->cloneable
&& source_encoder
->cloneable
)
10348 index_mask
|= (1 << entry
);
10356 static bool has_edp_a(struct drm_device
*dev
)
10358 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
10360 if (!IS_MOBILE(dev
))
10363 if ((I915_READ(DP_A
) & DP_DETECTED
) == 0)
10366 if (IS_GEN5(dev
) && (I915_READ(FUSE_STRAP
) & ILK_eDP_A_DISABLE
))
10372 const char *intel_output_name(int output
)
10374 static const char *names
[] = {
10375 [INTEL_OUTPUT_UNUSED
] = "Unused",
10376 [INTEL_OUTPUT_ANALOG
] = "Analog",
10377 [INTEL_OUTPUT_DVO
] = "DVO",
10378 [INTEL_OUTPUT_SDVO
] = "SDVO",
10379 [INTEL_OUTPUT_LVDS
] = "LVDS",
10380 [INTEL_OUTPUT_TVOUT
] = "TV",
10381 [INTEL_OUTPUT_HDMI
] = "HDMI",
10382 [INTEL_OUTPUT_DISPLAYPORT
] = "DisplayPort",
10383 [INTEL_OUTPUT_EDP
] = "eDP",
10384 [INTEL_OUTPUT_DSI
] = "DSI",
10385 [INTEL_OUTPUT_UNKNOWN
] = "Unknown",
10388 if (output
< 0 || output
>= ARRAY_SIZE(names
) || !names
[output
])
10391 return names
[output
];
10394 static void intel_setup_outputs(struct drm_device
*dev
)
10396 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
10397 struct intel_encoder
*encoder
;
10398 bool dpd_is_edp
= false;
10400 intel_lvds_init(dev
);
10403 intel_crt_init(dev
);
10405 if (HAS_DDI(dev
)) {
10408 /* Haswell uses DDI functions to detect digital outputs */
10409 found
= I915_READ(DDI_BUF_CTL_A
) & DDI_INIT_DISPLAY_DETECTED
;
10410 /* DDI A only supports eDP */
10412 intel_ddi_init(dev
, PORT_A
);
10414 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10416 found
= I915_READ(SFUSE_STRAP
);
10418 if (found
& SFUSE_STRAP_DDIB_DETECTED
)
10419 intel_ddi_init(dev
, PORT_B
);
10420 if (found
& SFUSE_STRAP_DDIC_DETECTED
)
10421 intel_ddi_init(dev
, PORT_C
);
10422 if (found
& SFUSE_STRAP_DDID_DETECTED
)
10423 intel_ddi_init(dev
, PORT_D
);
10424 } else if (HAS_PCH_SPLIT(dev
)) {
10426 dpd_is_edp
= intel_dp_is_edp(dev
, PORT_D
);
10428 if (has_edp_a(dev
))
10429 intel_dp_init(dev
, DP_A
, PORT_A
);
10431 if (I915_READ(PCH_HDMIB
) & SDVO_DETECTED
) {
10432 /* PCH SDVOB multiplex with HDMIB */
10433 found
= intel_sdvo_init(dev
, PCH_SDVOB
, true);
10435 intel_hdmi_init(dev
, PCH_HDMIB
, PORT_B
);
10436 if (!found
&& (I915_READ(PCH_DP_B
) & DP_DETECTED
))
10437 intel_dp_init(dev
, PCH_DP_B
, PORT_B
);
10440 if (I915_READ(PCH_HDMIC
) & SDVO_DETECTED
)
10441 intel_hdmi_init(dev
, PCH_HDMIC
, PORT_C
);
10443 if (!dpd_is_edp
&& I915_READ(PCH_HDMID
) & SDVO_DETECTED
)
10444 intel_hdmi_init(dev
, PCH_HDMID
, PORT_D
);
10446 if (I915_READ(PCH_DP_C
) & DP_DETECTED
)
10447 intel_dp_init(dev
, PCH_DP_C
, PORT_C
);
10449 if (I915_READ(PCH_DP_D
) & DP_DETECTED
)
10450 intel_dp_init(dev
, PCH_DP_D
, PORT_D
);
10451 } else if (IS_VALLEYVIEW(dev
)) {
10452 if (I915_READ(VLV_DISPLAY_BASE
+ GEN4_HDMIB
) & SDVO_DETECTED
) {
10453 intel_hdmi_init(dev
, VLV_DISPLAY_BASE
+ GEN4_HDMIB
,
10455 if (I915_READ(VLV_DISPLAY_BASE
+ DP_B
) & DP_DETECTED
)
10456 intel_dp_init(dev
, VLV_DISPLAY_BASE
+ DP_B
, PORT_B
);
10459 if (I915_READ(VLV_DISPLAY_BASE
+ GEN4_HDMIC
) & SDVO_DETECTED
) {
10460 intel_hdmi_init(dev
, VLV_DISPLAY_BASE
+ GEN4_HDMIC
,
10462 if (I915_READ(VLV_DISPLAY_BASE
+ DP_C
) & DP_DETECTED
)
10463 intel_dp_init(dev
, VLV_DISPLAY_BASE
+ DP_C
, PORT_C
);
10466 intel_dsi_init(dev
);
10467 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev
)) {
10468 bool found
= false;
10470 if (I915_READ(GEN3_SDVOB
) & SDVO_DETECTED
) {
10471 DRM_DEBUG_KMS("probing SDVOB\n");
10472 found
= intel_sdvo_init(dev
, GEN3_SDVOB
, true);
10473 if (!found
&& SUPPORTS_INTEGRATED_HDMI(dev
)) {
10474 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
10475 intel_hdmi_init(dev
, GEN4_HDMIB
, PORT_B
);
10478 if (!found
&& SUPPORTS_INTEGRATED_DP(dev
))
10479 intel_dp_init(dev
, DP_B
, PORT_B
);
10482 /* Before G4X SDVOC doesn't have its own detect register */
10484 if (I915_READ(GEN3_SDVOB
) & SDVO_DETECTED
) {
10485 DRM_DEBUG_KMS("probing SDVOC\n");
10486 found
= intel_sdvo_init(dev
, GEN3_SDVOC
, false);
10489 if (!found
&& (I915_READ(GEN3_SDVOC
) & SDVO_DETECTED
)) {
10491 if (SUPPORTS_INTEGRATED_HDMI(dev
)) {
10492 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
10493 intel_hdmi_init(dev
, GEN4_HDMIC
, PORT_C
);
10495 if (SUPPORTS_INTEGRATED_DP(dev
))
10496 intel_dp_init(dev
, DP_C
, PORT_C
);
10499 if (SUPPORTS_INTEGRATED_DP(dev
) &&
10500 (I915_READ(DP_D
) & DP_DETECTED
))
10501 intel_dp_init(dev
, DP_D
, PORT_D
);
10502 } else if (IS_GEN2(dev
))
10503 intel_dvo_init(dev
);
10505 if (SUPPORTS_TV(dev
))
10506 intel_tv_init(dev
);
10508 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
, base
.head
) {
10509 encoder
->base
.possible_crtcs
= encoder
->crtc_mask
;
10510 encoder
->base
.possible_clones
=
10511 intel_encoder_clones(encoder
);
10514 intel_init_pch_refclk(dev
);
10516 drm_helper_move_panel_connectors_to_head(dev
);
10519 static void intel_user_framebuffer_destroy(struct drm_framebuffer
*fb
)
10521 struct intel_framebuffer
*intel_fb
= to_intel_framebuffer(fb
);
10523 drm_framebuffer_cleanup(fb
);
10524 WARN_ON(!intel_fb
->obj
->framebuffer_references
--);
10525 drm_gem_object_unreference_unlocked(&intel_fb
->obj
->base
);
10529 static int intel_user_framebuffer_create_handle(struct drm_framebuffer
*fb
,
10530 struct drm_file
*file
,
10531 unsigned int *handle
)
10533 struct intel_framebuffer
*intel_fb
= to_intel_framebuffer(fb
);
10534 struct drm_i915_gem_object
*obj
= intel_fb
->obj
;
10536 return drm_gem_handle_create(file
, &obj
->base
, handle
);
10539 static const struct drm_framebuffer_funcs intel_fb_funcs
= {
10540 .destroy
= intel_user_framebuffer_destroy
,
10541 .create_handle
= intel_user_framebuffer_create_handle
,
10544 int intel_framebuffer_init(struct drm_device
*dev
,
10545 struct intel_framebuffer
*intel_fb
,
10546 struct drm_mode_fb_cmd2
*mode_cmd
,
10547 struct drm_i915_gem_object
*obj
)
10549 int aligned_height
;
10553 WARN_ON(!mutex_is_locked(&dev
->struct_mutex
));
10555 if (obj
->tiling_mode
== I915_TILING_Y
) {
10556 DRM_DEBUG("hardware does not support tiling Y\n");
10560 if (mode_cmd
->pitches
[0] & 63) {
10561 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10562 mode_cmd
->pitches
[0]);
10566 if (INTEL_INFO(dev
)->gen
>= 5 && !IS_VALLEYVIEW(dev
)) {
10567 pitch_limit
= 32*1024;
10568 } else if (INTEL_INFO(dev
)->gen
>= 4) {
10569 if (obj
->tiling_mode
)
10570 pitch_limit
= 16*1024;
10572 pitch_limit
= 32*1024;
10573 } else if (INTEL_INFO(dev
)->gen
>= 3) {
10574 if (obj
->tiling_mode
)
10575 pitch_limit
= 8*1024;
10577 pitch_limit
= 16*1024;
10579 /* XXX DSPC is limited to 4k tiled */
10580 pitch_limit
= 8*1024;
10582 if (mode_cmd
->pitches
[0] > pitch_limit
) {
10583 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10584 obj
->tiling_mode
? "tiled" : "linear",
10585 mode_cmd
->pitches
[0], pitch_limit
);
10589 if (obj
->tiling_mode
!= I915_TILING_NONE
&&
10590 mode_cmd
->pitches
[0] != obj
->stride
) {
10591 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10592 mode_cmd
->pitches
[0], obj
->stride
);
10596 /* Reject formats not supported by any plane early. */
10597 switch (mode_cmd
->pixel_format
) {
10598 case DRM_FORMAT_C8
:
10599 case DRM_FORMAT_RGB565
:
10600 case DRM_FORMAT_XRGB8888
:
10601 case DRM_FORMAT_ARGB8888
:
10603 case DRM_FORMAT_XRGB1555
:
10604 case DRM_FORMAT_ARGB1555
:
10605 if (INTEL_INFO(dev
)->gen
> 3) {
10606 DRM_DEBUG("unsupported pixel format: %s\n",
10607 drm_get_format_name(mode_cmd
->pixel_format
));
10611 case DRM_FORMAT_XBGR8888
:
10612 case DRM_FORMAT_ABGR8888
:
10613 case DRM_FORMAT_XRGB2101010
:
10614 case DRM_FORMAT_ARGB2101010
:
10615 case DRM_FORMAT_XBGR2101010
:
10616 case DRM_FORMAT_ABGR2101010
:
10617 if (INTEL_INFO(dev
)->gen
< 4) {
10618 DRM_DEBUG("unsupported pixel format: %s\n",
10619 drm_get_format_name(mode_cmd
->pixel_format
));
10623 case DRM_FORMAT_YUYV
:
10624 case DRM_FORMAT_UYVY
:
10625 case DRM_FORMAT_YVYU
:
10626 case DRM_FORMAT_VYUY
:
10627 if (INTEL_INFO(dev
)->gen
< 5) {
10628 DRM_DEBUG("unsupported pixel format: %s\n",
10629 drm_get_format_name(mode_cmd
->pixel_format
));
10634 DRM_DEBUG("unsupported pixel format: %s\n",
10635 drm_get_format_name(mode_cmd
->pixel_format
));
10639 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10640 if (mode_cmd
->offsets
[0] != 0)
10643 aligned_height
= intel_align_height(dev
, mode_cmd
->height
,
10645 /* FIXME drm helper for size checks (especially planar formats)? */
10646 if (obj
->base
.size
< aligned_height
* mode_cmd
->pitches
[0])
10649 drm_helper_mode_fill_fb_struct(&intel_fb
->base
, mode_cmd
);
10650 intel_fb
->obj
= obj
;
10651 intel_fb
->obj
->framebuffer_references
++;
10653 ret
= drm_framebuffer_init(dev
, &intel_fb
->base
, &intel_fb_funcs
);
10655 DRM_ERROR("framebuffer init failed %d\n", ret
);
10662 static struct drm_framebuffer
*
10663 intel_user_framebuffer_create(struct drm_device
*dev
,
10664 struct drm_file
*filp
,
10665 struct drm_mode_fb_cmd2
*mode_cmd
)
10667 struct drm_i915_gem_object
*obj
;
10669 obj
= to_intel_bo(drm_gem_object_lookup(dev
, filp
,
10670 mode_cmd
->handles
[0]));
10671 if (&obj
->base
== NULL
)
10672 return ERR_PTR(-ENOENT
);
10674 return intel_framebuffer_create(dev
, mode_cmd
, obj
);
10677 #ifndef CONFIG_DRM_I915_FBDEV
10678 static inline void intel_fbdev_output_poll_changed(struct drm_device
*dev
)
10683 static const struct drm_mode_config_funcs intel_mode_funcs
= {
10684 .fb_create
= intel_user_framebuffer_create
,
10685 .output_poll_changed
= intel_fbdev_output_poll_changed
,
10688 /* Set up chip specific display functions */
10689 static void intel_init_display(struct drm_device
*dev
)
10691 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
10693 if (HAS_PCH_SPLIT(dev
) || IS_G4X(dev
))
10694 dev_priv
->display
.find_dpll
= g4x_find_best_dpll
;
10695 else if (IS_VALLEYVIEW(dev
))
10696 dev_priv
->display
.find_dpll
= vlv_find_best_dpll
;
10697 else if (IS_PINEVIEW(dev
))
10698 dev_priv
->display
.find_dpll
= pnv_find_best_dpll
;
10700 dev_priv
->display
.find_dpll
= i9xx_find_best_dpll
;
10702 if (HAS_DDI(dev
)) {
10703 dev_priv
->display
.get_pipe_config
= haswell_get_pipe_config
;
10704 dev_priv
->display
.crtc_mode_set
= haswell_crtc_mode_set
;
10705 dev_priv
->display
.crtc_enable
= haswell_crtc_enable
;
10706 dev_priv
->display
.crtc_disable
= haswell_crtc_disable
;
10707 dev_priv
->display
.off
= haswell_crtc_off
;
10708 dev_priv
->display
.update_plane
= ironlake_update_plane
;
10709 } else if (HAS_PCH_SPLIT(dev
)) {
10710 dev_priv
->display
.get_pipe_config
= ironlake_get_pipe_config
;
10711 dev_priv
->display
.crtc_mode_set
= ironlake_crtc_mode_set
;
10712 dev_priv
->display
.crtc_enable
= ironlake_crtc_enable
;
10713 dev_priv
->display
.crtc_disable
= ironlake_crtc_disable
;
10714 dev_priv
->display
.off
= ironlake_crtc_off
;
10715 dev_priv
->display
.update_plane
= ironlake_update_plane
;
10716 } else if (IS_VALLEYVIEW(dev
)) {
10717 dev_priv
->display
.get_pipe_config
= i9xx_get_pipe_config
;
10718 dev_priv
->display
.crtc_mode_set
= i9xx_crtc_mode_set
;
10719 dev_priv
->display
.crtc_enable
= valleyview_crtc_enable
;
10720 dev_priv
->display
.crtc_disable
= i9xx_crtc_disable
;
10721 dev_priv
->display
.off
= i9xx_crtc_off
;
10722 dev_priv
->display
.update_plane
= i9xx_update_plane
;
10724 dev_priv
->display
.get_pipe_config
= i9xx_get_pipe_config
;
10725 dev_priv
->display
.crtc_mode_set
= i9xx_crtc_mode_set
;
10726 dev_priv
->display
.crtc_enable
= i9xx_crtc_enable
;
10727 dev_priv
->display
.crtc_disable
= i9xx_crtc_disable
;
10728 dev_priv
->display
.off
= i9xx_crtc_off
;
10729 dev_priv
->display
.update_plane
= i9xx_update_plane
;
10732 /* Returns the core display clock speed */
10733 if (IS_VALLEYVIEW(dev
))
10734 dev_priv
->display
.get_display_clock_speed
=
10735 valleyview_get_display_clock_speed
;
10736 else if (IS_I945G(dev
) || (IS_G33(dev
) && !IS_PINEVIEW_M(dev
)))
10737 dev_priv
->display
.get_display_clock_speed
=
10738 i945_get_display_clock_speed
;
10739 else if (IS_I915G(dev
))
10740 dev_priv
->display
.get_display_clock_speed
=
10741 i915_get_display_clock_speed
;
10742 else if (IS_I945GM(dev
) || IS_845G(dev
))
10743 dev_priv
->display
.get_display_clock_speed
=
10744 i9xx_misc_get_display_clock_speed
;
10745 else if (IS_PINEVIEW(dev
))
10746 dev_priv
->display
.get_display_clock_speed
=
10747 pnv_get_display_clock_speed
;
10748 else if (IS_I915GM(dev
))
10749 dev_priv
->display
.get_display_clock_speed
=
10750 i915gm_get_display_clock_speed
;
10751 else if (IS_I865G(dev
))
10752 dev_priv
->display
.get_display_clock_speed
=
10753 i865_get_display_clock_speed
;
10754 else if (IS_I85X(dev
))
10755 dev_priv
->display
.get_display_clock_speed
=
10756 i855_get_display_clock_speed
;
10757 else /* 852, 830 */
10758 dev_priv
->display
.get_display_clock_speed
=
10759 i830_get_display_clock_speed
;
10761 if (HAS_PCH_SPLIT(dev
)) {
10762 if (IS_GEN5(dev
)) {
10763 dev_priv
->display
.fdi_link_train
= ironlake_fdi_link_train
;
10764 dev_priv
->display
.write_eld
= ironlake_write_eld
;
10765 } else if (IS_GEN6(dev
)) {
10766 dev_priv
->display
.fdi_link_train
= gen6_fdi_link_train
;
10767 dev_priv
->display
.write_eld
= ironlake_write_eld
;
10768 } else if (IS_IVYBRIDGE(dev
)) {
10769 /* FIXME: detect B0+ stepping and use auto training */
10770 dev_priv
->display
.fdi_link_train
= ivb_manual_fdi_link_train
;
10771 dev_priv
->display
.write_eld
= ironlake_write_eld
;
10772 dev_priv
->display
.modeset_global_resources
=
10773 ivb_modeset_global_resources
;
10774 } else if (IS_HASWELL(dev
) || IS_GEN8(dev
)) {
10775 dev_priv
->display
.fdi_link_train
= hsw_fdi_link_train
;
10776 dev_priv
->display
.write_eld
= haswell_write_eld
;
10777 dev_priv
->display
.modeset_global_resources
=
10778 haswell_modeset_global_resources
;
10780 } else if (IS_G4X(dev
)) {
10781 dev_priv
->display
.write_eld
= g4x_write_eld
;
10782 } else if (IS_VALLEYVIEW(dev
)) {
10783 dev_priv
->display
.modeset_global_resources
=
10784 valleyview_modeset_global_resources
;
10785 dev_priv
->display
.write_eld
= ironlake_write_eld
;
10788 /* Default just returns -ENODEV to indicate unsupported */
10789 dev_priv
->display
.queue_flip
= intel_default_queue_flip
;
10791 switch (INTEL_INFO(dev
)->gen
) {
10793 dev_priv
->display
.queue_flip
= intel_gen2_queue_flip
;
10797 dev_priv
->display
.queue_flip
= intel_gen3_queue_flip
;
10802 dev_priv
->display
.queue_flip
= intel_gen4_queue_flip
;
10806 dev_priv
->display
.queue_flip
= intel_gen6_queue_flip
;
10809 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
10810 dev_priv
->display
.queue_flip
= intel_gen7_queue_flip
;
10814 intel_panel_init_backlight_funcs(dev
);
10818 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10819 * resume, or other times. This quirk makes sure that's the case for
10820 * affected systems.
10822 static void quirk_pipea_force(struct drm_device
*dev
)
10824 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
10826 dev_priv
->quirks
|= QUIRK_PIPEA_FORCE
;
10827 DRM_INFO("applying pipe a force quirk\n");
10831 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10833 static void quirk_ssc_force_disable(struct drm_device
*dev
)
10835 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
10836 dev_priv
->quirks
|= QUIRK_LVDS_SSC_DISABLE
;
10837 DRM_INFO("applying lvds SSC disable quirk\n");
10841 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10844 static void quirk_invert_brightness(struct drm_device
*dev
)
10846 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
10847 dev_priv
->quirks
|= QUIRK_INVERT_BRIGHTNESS
;
10848 DRM_INFO("applying inverted panel brightness quirk\n");
10851 struct intel_quirk
{
10853 int subsystem_vendor
;
10854 int subsystem_device
;
10855 void (*hook
)(struct drm_device
*dev
);
10858 /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10859 struct intel_dmi_quirk
{
10860 void (*hook
)(struct drm_device
*dev
);
10861 const struct dmi_system_id (*dmi_id_list
)[];
10864 static int intel_dmi_reverse_brightness(const struct dmi_system_id
*id
)
10866 DRM_INFO("Backlight polarity reversed on %s\n", id
->ident
);
10870 static const struct intel_dmi_quirk intel_dmi_quirks
[] = {
10872 .dmi_id_list
= &(const struct dmi_system_id
[]) {
10874 .callback
= intel_dmi_reverse_brightness
,
10875 .ident
= "NCR Corporation",
10876 .matches
= {DMI_MATCH(DMI_SYS_VENDOR
, "NCR Corporation"),
10877 DMI_MATCH(DMI_PRODUCT_NAME
, ""),
10880 { } /* terminating entry */
10882 .hook
= quirk_invert_brightness
,
10886 static struct intel_quirk intel_quirks
[] = {
10887 /* HP Mini needs pipe A force quirk (LP: #322104) */
10888 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force
},
10890 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10891 { 0x2592, 0x1179, 0x0001, quirk_pipea_force
},
10893 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10894 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force
},
10896 /* 830 needs to leave pipe A & dpll A up */
10897 { 0x3577, PCI_ANY_ID
, PCI_ANY_ID
, quirk_pipea_force
},
10899 /* Lenovo U160 cannot use SSC on LVDS */
10900 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable
},
10902 /* Sony Vaio Y cannot use SSC on LVDS */
10903 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable
},
10905 /* Acer Aspire 5734Z must invert backlight brightness */
10906 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness
},
10908 /* Acer/eMachines G725 */
10909 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness
},
10911 /* Acer/eMachines e725 */
10912 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness
},
10914 /* Acer/Packard Bell NCL20 */
10915 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness
},
10917 /* Acer Aspire 4736Z */
10918 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness
},
10920 /* Acer Aspire 5336 */
10921 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness
},
10924 static void intel_init_quirks(struct drm_device
*dev
)
10926 struct pci_dev
*d
= dev
->pdev
;
10929 for (i
= 0; i
< ARRAY_SIZE(intel_quirks
); i
++) {
10930 struct intel_quirk
*q
= &intel_quirks
[i
];
10932 if (d
->device
== q
->device
&&
10933 (d
->subsystem_vendor
== q
->subsystem_vendor
||
10934 q
->subsystem_vendor
== PCI_ANY_ID
) &&
10935 (d
->subsystem_device
== q
->subsystem_device
||
10936 q
->subsystem_device
== PCI_ANY_ID
))
10939 for (i
= 0; i
< ARRAY_SIZE(intel_dmi_quirks
); i
++) {
10940 if (dmi_check_system(*intel_dmi_quirks
[i
].dmi_id_list
) != 0)
10941 intel_dmi_quirks
[i
].hook(dev
);
10945 /* Disable the VGA plane that we never use */
10946 static void i915_disable_vga(struct drm_device
*dev
)
10948 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
10950 u32 vga_reg
= i915_vgacntrl_reg(dev
);
10952 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
10953 vga_get_uninterruptible(dev
->pdev
, VGA_RSRC_LEGACY_IO
);
10954 outb(SR01
, VGA_SR_INDEX
);
10955 sr1
= inb(VGA_SR_DATA
);
10956 outb(sr1
| 1<<5, VGA_SR_DATA
);
10957 vga_put(dev
->pdev
, VGA_RSRC_LEGACY_IO
);
10960 I915_WRITE(vga_reg
, VGA_DISP_DISABLE
);
10961 POSTING_READ(vga_reg
);
10964 void intel_modeset_init_hw(struct drm_device
*dev
)
10966 intel_prepare_ddi(dev
);
10968 intel_init_clock_gating(dev
);
10970 intel_reset_dpio(dev
);
10972 mutex_lock(&dev
->struct_mutex
);
10973 intel_enable_gt_powersave(dev
);
10974 mutex_unlock(&dev
->struct_mutex
);
10977 void intel_modeset_suspend_hw(struct drm_device
*dev
)
10979 intel_suspend_hw(dev
);
10982 void intel_modeset_init(struct drm_device
*dev
)
10984 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
10987 drm_mode_config_init(dev
);
10989 dev
->mode_config
.min_width
= 0;
10990 dev
->mode_config
.min_height
= 0;
10992 dev
->mode_config
.preferred_depth
= 24;
10993 dev
->mode_config
.prefer_shadow
= 1;
10995 dev
->mode_config
.funcs
= &intel_mode_funcs
;
10997 intel_init_quirks(dev
);
10999 intel_init_pm(dev
);
11001 if (INTEL_INFO(dev
)->num_pipes
== 0)
11004 intel_init_display(dev
);
11006 if (IS_GEN2(dev
)) {
11007 dev
->mode_config
.max_width
= 2048;
11008 dev
->mode_config
.max_height
= 2048;
11009 } else if (IS_GEN3(dev
)) {
11010 dev
->mode_config
.max_width
= 4096;
11011 dev
->mode_config
.max_height
= 4096;
11013 dev
->mode_config
.max_width
= 8192;
11014 dev
->mode_config
.max_height
= 8192;
11016 dev
->mode_config
.fb_base
= dev_priv
->gtt
.mappable_base
;
11018 DRM_DEBUG_KMS("%d display pipe%s available.\n",
11019 INTEL_INFO(dev
)->num_pipes
,
11020 INTEL_INFO(dev
)->num_pipes
> 1 ? "s" : "");
11023 intel_crtc_init(dev
, i
);
11024 for (j
= 0; j
< INTEL_INFO(dev
)->num_sprites
; j
++) {
11025 ret
= intel_plane_init(dev
, i
, j
);
11027 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
11028 pipe_name(i
), sprite_name(i
, j
), ret
);
11032 intel_init_dpio(dev
);
11033 intel_reset_dpio(dev
);
11035 intel_cpu_pll_init(dev
);
11036 intel_shared_dpll_init(dev
);
11038 /* Just disable it once at startup */
11039 i915_disable_vga(dev
);
11040 intel_setup_outputs(dev
);
11042 /* Just in case the BIOS is doing something questionable. */
11043 intel_disable_fbc(dev
);
11045 intel_modeset_setup_hw_state(dev
, false);
11049 intel_connector_break_all_links(struct intel_connector
*connector
)
11051 connector
->base
.dpms
= DRM_MODE_DPMS_OFF
;
11052 connector
->base
.encoder
= NULL
;
11053 connector
->encoder
->connectors_active
= false;
11054 connector
->encoder
->base
.crtc
= NULL
;
11057 static void intel_enable_pipe_a(struct drm_device
*dev
)
11059 struct intel_connector
*connector
;
11060 struct drm_connector
*crt
= NULL
;
11061 struct intel_load_detect_pipe load_detect_temp
;
11063 /* We can't just switch on the pipe A, we need to set things up with a
11064 * proper mode and output configuration. As a gross hack, enable pipe A
11065 * by enabling the load detect pipe once. */
11066 list_for_each_entry(connector
,
11067 &dev
->mode_config
.connector_list
,
11069 if (connector
->encoder
->type
== INTEL_OUTPUT_ANALOG
) {
11070 crt
= &connector
->base
;
11078 if (intel_get_load_detect_pipe(crt
, NULL
, &load_detect_temp
))
11079 intel_release_load_detect_pipe(crt
, &load_detect_temp
);
11085 intel_check_plane_mapping(struct intel_crtc
*crtc
)
11087 struct drm_device
*dev
= crtc
->base
.dev
;
11088 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
11091 if (INTEL_INFO(dev
)->num_pipes
== 1)
11094 reg
= DSPCNTR(!crtc
->plane
);
11095 val
= I915_READ(reg
);
11097 if ((val
& DISPLAY_PLANE_ENABLE
) &&
11098 (!!(val
& DISPPLANE_SEL_PIPE_MASK
) == crtc
->pipe
))
11104 static void intel_sanitize_crtc(struct intel_crtc
*crtc
)
11106 struct drm_device
*dev
= crtc
->base
.dev
;
11107 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
11110 /* Clear any frame start delays used for debugging left by the BIOS */
11111 reg
= PIPECONF(crtc
->config
.cpu_transcoder
);
11112 I915_WRITE(reg
, I915_READ(reg
) & ~PIPECONF_FRAME_START_DELAY_MASK
);
11114 /* We need to sanitize the plane -> pipe mapping first because this will
11115 * disable the crtc (and hence change the state) if it is wrong. Note
11116 * that gen4+ has a fixed plane -> pipe mapping. */
11117 if (INTEL_INFO(dev
)->gen
< 4 && !intel_check_plane_mapping(crtc
)) {
11118 struct intel_connector
*connector
;
11121 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11122 crtc
->base
.base
.id
);
11124 /* Pipe has the wrong plane attached and the plane is active.
11125 * Temporarily change the plane mapping and disable everything
11127 plane
= crtc
->plane
;
11128 crtc
->plane
= !plane
;
11129 dev_priv
->display
.crtc_disable(&crtc
->base
);
11130 crtc
->plane
= plane
;
11132 /* ... and break all links. */
11133 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
,
11135 if (connector
->encoder
->base
.crtc
!= &crtc
->base
)
11138 intel_connector_break_all_links(connector
);
11141 WARN_ON(crtc
->active
);
11142 crtc
->base
.enabled
= false;
11145 if (dev_priv
->quirks
& QUIRK_PIPEA_FORCE
&&
11146 crtc
->pipe
== PIPE_A
&& !crtc
->active
) {
11147 /* BIOS forgot to enable pipe A, this mostly happens after
11148 * resume. Force-enable the pipe to fix this, the update_dpms
11149 * call below we restore the pipe to the right state, but leave
11150 * the required bits on. */
11151 intel_enable_pipe_a(dev
);
11154 /* Adjust the state of the output pipe according to whether we
11155 * have active connectors/encoders. */
11156 intel_crtc_update_dpms(&crtc
->base
);
11158 if (crtc
->active
!= crtc
->base
.enabled
) {
11159 struct intel_encoder
*encoder
;
11161 /* This can happen either due to bugs in the get_hw_state
11162 * functions or because the pipe is force-enabled due to the
11164 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11165 crtc
->base
.base
.id
,
11166 crtc
->base
.enabled
? "enabled" : "disabled",
11167 crtc
->active
? "enabled" : "disabled");
11169 crtc
->base
.enabled
= crtc
->active
;
11171 /* Because we only establish the connector -> encoder ->
11172 * crtc links if something is active, this means the
11173 * crtc is now deactivated. Break the links. connector
11174 * -> encoder links are only establish when things are
11175 * actually up, hence no need to break them. */
11176 WARN_ON(crtc
->active
);
11178 for_each_encoder_on_crtc(dev
, &crtc
->base
, encoder
) {
11179 WARN_ON(encoder
->connectors_active
);
11180 encoder
->base
.crtc
= NULL
;
11185 static void intel_sanitize_encoder(struct intel_encoder
*encoder
)
11187 struct intel_connector
*connector
;
11188 struct drm_device
*dev
= encoder
->base
.dev
;
11190 /* We need to check both for a crtc link (meaning that the
11191 * encoder is active and trying to read from a pipe) and the
11192 * pipe itself being active. */
11193 bool has_active_crtc
= encoder
->base
.crtc
&&
11194 to_intel_crtc(encoder
->base
.crtc
)->active
;
11196 if (encoder
->connectors_active
&& !has_active_crtc
) {
11197 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11198 encoder
->base
.base
.id
,
11199 drm_get_encoder_name(&encoder
->base
));
11201 /* Connector is active, but has no active pipe. This is
11202 * fallout from our resume register restoring. Disable
11203 * the encoder manually again. */
11204 if (encoder
->base
.crtc
) {
11205 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11206 encoder
->base
.base
.id
,
11207 drm_get_encoder_name(&encoder
->base
));
11208 encoder
->disable(encoder
);
11211 /* Inconsistent output/port/pipe state happens presumably due to
11212 * a bug in one of the get_hw_state functions. Or someplace else
11213 * in our code, like the register restore mess on resume. Clamp
11214 * things to off as a safer default. */
11215 list_for_each_entry(connector
,
11216 &dev
->mode_config
.connector_list
,
11218 if (connector
->encoder
!= encoder
)
11221 intel_connector_break_all_links(connector
);
11224 /* Enabled encoders without active connectors will be fixed in
11225 * the crtc fixup. */
11228 void i915_redisable_vga(struct drm_device
*dev
)
11230 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
11231 u32 vga_reg
= i915_vgacntrl_reg(dev
);
11233 /* This function can be called both from intel_modeset_setup_hw_state or
11234 * at a very early point in our resume sequence, where the power well
11235 * structures are not yet restored. Since this function is at a very
11236 * paranoid "someone might have enabled VGA while we were not looking"
11237 * level, just check if the power well is enabled instead of trying to
11238 * follow the "don't touch the power well if we don't need it" policy
11239 * the rest of the driver uses. */
11240 if ((IS_HASWELL(dev
) || IS_BROADWELL(dev
)) &&
11241 (I915_READ(HSW_PWR_WELL_DRIVER
) & HSW_PWR_WELL_STATE_ENABLED
) == 0)
11244 if (!(I915_READ(vga_reg
) & VGA_DISP_DISABLE
)) {
11245 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11246 i915_disable_vga(dev
);
11250 static void intel_modeset_readout_hw_state(struct drm_device
*dev
)
11252 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
11254 struct intel_crtc
*crtc
;
11255 struct intel_encoder
*encoder
;
11256 struct intel_connector
*connector
;
11259 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
,
11261 memset(&crtc
->config
, 0, sizeof(crtc
->config
));
11263 crtc
->active
= dev_priv
->display
.get_pipe_config(crtc
,
11266 crtc
->base
.enabled
= crtc
->active
;
11267 crtc
->primary_enabled
= crtc
->active
;
11269 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11270 crtc
->base
.base
.id
,
11271 crtc
->active
? "enabled" : "disabled");
11274 /* FIXME: Smash this into the new shared dpll infrastructure. */
11276 intel_ddi_setup_hw_pll_state(dev
);
11278 for (i
= 0; i
< dev_priv
->num_shared_dpll
; i
++) {
11279 struct intel_shared_dpll
*pll
= &dev_priv
->shared_dplls
[i
];
11281 pll
->on
= pll
->get_hw_state(dev_priv
, pll
, &pll
->hw_state
);
11283 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
,
11285 if (crtc
->active
&& intel_crtc_to_shared_dpll(crtc
) == pll
)
11288 pll
->refcount
= pll
->active
;
11290 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11291 pll
->name
, pll
->refcount
, pll
->on
);
11294 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
,
11298 if (encoder
->get_hw_state(encoder
, &pipe
)) {
11299 crtc
= to_intel_crtc(dev_priv
->pipe_to_crtc_mapping
[pipe
]);
11300 encoder
->base
.crtc
= &crtc
->base
;
11301 encoder
->get_config(encoder
, &crtc
->config
);
11303 encoder
->base
.crtc
= NULL
;
11306 encoder
->connectors_active
= false;
11307 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
11308 encoder
->base
.base
.id
,
11309 drm_get_encoder_name(&encoder
->base
),
11310 encoder
->base
.crtc
? "enabled" : "disabled",
11314 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
,
11316 if (connector
->get_hw_state(connector
)) {
11317 connector
->base
.dpms
= DRM_MODE_DPMS_ON
;
11318 connector
->encoder
->connectors_active
= true;
11319 connector
->base
.encoder
= &connector
->encoder
->base
;
11321 connector
->base
.dpms
= DRM_MODE_DPMS_OFF
;
11322 connector
->base
.encoder
= NULL
;
11324 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11325 connector
->base
.base
.id
,
11326 drm_get_connector_name(&connector
->base
),
11327 connector
->base
.encoder
? "enabled" : "disabled");
11331 /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11332 * and i915 state tracking structures. */
11333 void intel_modeset_setup_hw_state(struct drm_device
*dev
,
11334 bool force_restore
)
11336 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
11338 struct intel_crtc
*crtc
;
11339 struct intel_encoder
*encoder
;
11342 intel_modeset_readout_hw_state(dev
);
11345 * Now that we have the config, copy it to each CRTC struct
11346 * Note that this could go away if we move to using crtc_config
11347 * checking everywhere.
11349 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
,
11351 if (crtc
->active
&& i915
.fastboot
) {
11352 intel_mode_from_pipe_config(&crtc
->base
.mode
, &crtc
->config
);
11353 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11354 crtc
->base
.base
.id
);
11355 drm_mode_debug_printmodeline(&crtc
->base
.mode
);
11359 /* HW state is read out, now we need to sanitize this mess. */
11360 list_for_each_entry(encoder
, &dev
->mode_config
.encoder_list
,
11362 intel_sanitize_encoder(encoder
);
11365 for_each_pipe(pipe
) {
11366 crtc
= to_intel_crtc(dev_priv
->pipe_to_crtc_mapping
[pipe
]);
11367 intel_sanitize_crtc(crtc
);
11368 intel_dump_pipe_config(crtc
, &crtc
->config
, "[setup_hw_state]");
11371 for (i
= 0; i
< dev_priv
->num_shared_dpll
; i
++) {
11372 struct intel_shared_dpll
*pll
= &dev_priv
->shared_dplls
[i
];
11374 if (!pll
->on
|| pll
->active
)
11377 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll
->name
);
11379 pll
->disable(dev_priv
, pll
);
11383 if (HAS_PCH_SPLIT(dev
))
11384 ilk_wm_get_hw_state(dev
);
11386 if (force_restore
) {
11387 i915_redisable_vga(dev
);
11390 * We need to use raw interfaces for restoring state to avoid
11391 * checking (bogus) intermediate states.
11393 for_each_pipe(pipe
) {
11394 struct drm_crtc
*crtc
=
11395 dev_priv
->pipe_to_crtc_mapping
[pipe
];
11397 __intel_set_mode(crtc
, &crtc
->mode
, crtc
->x
, crtc
->y
,
11401 intel_modeset_update_staged_output_state(dev
);
11404 intel_modeset_check_state(dev
);
11407 void intel_modeset_gem_init(struct drm_device
*dev
)
11409 intel_modeset_init_hw(dev
);
11411 intel_setup_overlay(dev
);
11414 void intel_connector_unregister(struct intel_connector
*intel_connector
)
11416 struct drm_connector
*connector
= &intel_connector
->base
;
11418 intel_panel_destroy_backlight(connector
);
11419 drm_sysfs_connector_remove(connector
);
11422 void intel_modeset_cleanup(struct drm_device
*dev
)
11424 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
11425 struct drm_crtc
*crtc
;
11426 struct drm_connector
*connector
;
11429 * Interrupts and polling as the first thing to avoid creating havoc.
11430 * Too much stuff here (turning of rps, connectors, ...) would
11431 * experience fancy races otherwise.
11433 drm_irq_uninstall(dev
);
11434 cancel_work_sync(&dev_priv
->hotplug_work
);
11436 * Due to the hpd irq storm handling the hotplug work can re-arm the
11437 * poll handlers. Hence disable polling after hpd handling is shut down.
11439 drm_kms_helper_poll_fini(dev
);
11441 mutex_lock(&dev
->struct_mutex
);
11443 intel_unregister_dsm_handler();
11445 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, head
) {
11446 /* Skip inactive CRTCs */
11450 intel_increase_pllclock(crtc
);
11453 intel_disable_fbc(dev
);
11455 intel_disable_gt_powersave(dev
);
11457 ironlake_teardown_rc6(dev
);
11459 mutex_unlock(&dev
->struct_mutex
);
11461 /* flush any delayed tasks or pending work */
11462 flush_scheduled_work();
11464 /* destroy the backlight and sysfs files before encoders/connectors */
11465 list_for_each_entry(connector
, &dev
->mode_config
.connector_list
, head
) {
11466 struct intel_connector
*intel_connector
;
11468 intel_connector
= to_intel_connector(connector
);
11469 intel_connector
->unregister(intel_connector
);
11472 drm_mode_config_cleanup(dev
);
11474 intel_cleanup_overlay(dev
);
11478 * Return which encoder is currently attached for connector.
11480 struct drm_encoder
*intel_best_encoder(struct drm_connector
*connector
)
11482 return &intel_attached_encoder(connector
)->base
;
11485 void intel_connector_attach_encoder(struct intel_connector
*connector
,
11486 struct intel_encoder
*encoder
)
11488 connector
->encoder
= encoder
;
11489 drm_mode_connector_attach_encoder(&connector
->base
,
11494 * set vga decode state - true == enable VGA decode
11496 int intel_modeset_vga_set_state(struct drm_device
*dev
, bool state
)
11498 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
11499 unsigned reg
= INTEL_INFO(dev
)->gen
>= 6 ? SNB_GMCH_CTRL
: INTEL_GMCH_CTRL
;
11502 if (pci_read_config_word(dev_priv
->bridge_dev
, reg
, &gmch_ctrl
)) {
11503 DRM_ERROR("failed to read control word\n");
11507 if (!!(gmch_ctrl
& INTEL_GMCH_VGA_DISABLE
) == !state
)
11511 gmch_ctrl
&= ~INTEL_GMCH_VGA_DISABLE
;
11513 gmch_ctrl
|= INTEL_GMCH_VGA_DISABLE
;
11515 if (pci_write_config_word(dev_priv
->bridge_dev
, reg
, gmch_ctrl
)) {
11516 DRM_ERROR("failed to write control word\n");
11523 struct intel_display_error_state
{
11525 u32 power_well_driver
;
11527 int num_transcoders
;
11529 struct intel_cursor_error_state
{
11534 } cursor
[I915_MAX_PIPES
];
11536 struct intel_pipe_error_state
{
11537 bool power_domain_on
;
11539 } pipe
[I915_MAX_PIPES
];
11541 struct intel_plane_error_state
{
11549 } plane
[I915_MAX_PIPES
];
11551 struct intel_transcoder_error_state
{
11552 bool power_domain_on
;
11553 enum transcoder cpu_transcoder
;
11566 struct intel_display_error_state
*
11567 intel_display_capture_error_state(struct drm_device
*dev
)
11569 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
11570 struct intel_display_error_state
*error
;
11571 int transcoders
[] = {
11579 if (INTEL_INFO(dev
)->num_pipes
== 0)
11582 error
= kzalloc(sizeof(*error
), GFP_ATOMIC
);
11586 if (IS_HASWELL(dev
) || IS_BROADWELL(dev
))
11587 error
->power_well_driver
= I915_READ(HSW_PWR_WELL_DRIVER
);
11590 error
->pipe
[i
].power_domain_on
=
11591 intel_display_power_enabled_sw(dev
, POWER_DOMAIN_PIPE(i
));
11592 if (!error
->pipe
[i
].power_domain_on
)
11595 if (INTEL_INFO(dev
)->gen
<= 6 || IS_VALLEYVIEW(dev
)) {
11596 error
->cursor
[i
].control
= I915_READ(CURCNTR(i
));
11597 error
->cursor
[i
].position
= I915_READ(CURPOS(i
));
11598 error
->cursor
[i
].base
= I915_READ(CURBASE(i
));
11600 error
->cursor
[i
].control
= I915_READ(CURCNTR_IVB(i
));
11601 error
->cursor
[i
].position
= I915_READ(CURPOS_IVB(i
));
11602 error
->cursor
[i
].base
= I915_READ(CURBASE_IVB(i
));
11605 error
->plane
[i
].control
= I915_READ(DSPCNTR(i
));
11606 error
->plane
[i
].stride
= I915_READ(DSPSTRIDE(i
));
11607 if (INTEL_INFO(dev
)->gen
<= 3) {
11608 error
->plane
[i
].size
= I915_READ(DSPSIZE(i
));
11609 error
->plane
[i
].pos
= I915_READ(DSPPOS(i
));
11611 if (INTEL_INFO(dev
)->gen
<= 7 && !IS_HASWELL(dev
))
11612 error
->plane
[i
].addr
= I915_READ(DSPADDR(i
));
11613 if (INTEL_INFO(dev
)->gen
>= 4) {
11614 error
->plane
[i
].surface
= I915_READ(DSPSURF(i
));
11615 error
->plane
[i
].tile_offset
= I915_READ(DSPTILEOFF(i
));
11618 error
->pipe
[i
].source
= I915_READ(PIPESRC(i
));
11621 error
->num_transcoders
= INTEL_INFO(dev
)->num_pipes
;
11622 if (HAS_DDI(dev_priv
->dev
))
11623 error
->num_transcoders
++; /* Account for eDP. */
11625 for (i
= 0; i
< error
->num_transcoders
; i
++) {
11626 enum transcoder cpu_transcoder
= transcoders
[i
];
11628 error
->transcoder
[i
].power_domain_on
=
11629 intel_display_power_enabled_sw(dev
,
11630 POWER_DOMAIN_TRANSCODER(cpu_transcoder
));
11631 if (!error
->transcoder
[i
].power_domain_on
)
11634 error
->transcoder
[i
].cpu_transcoder
= cpu_transcoder
;
11636 error
->transcoder
[i
].conf
= I915_READ(PIPECONF(cpu_transcoder
));
11637 error
->transcoder
[i
].htotal
= I915_READ(HTOTAL(cpu_transcoder
));
11638 error
->transcoder
[i
].hblank
= I915_READ(HBLANK(cpu_transcoder
));
11639 error
->transcoder
[i
].hsync
= I915_READ(HSYNC(cpu_transcoder
));
11640 error
->transcoder
[i
].vtotal
= I915_READ(VTOTAL(cpu_transcoder
));
11641 error
->transcoder
[i
].vblank
= I915_READ(VBLANK(cpu_transcoder
));
11642 error
->transcoder
[i
].vsync
= I915_READ(VSYNC(cpu_transcoder
));
11648 #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11651 intel_display_print_error_state(struct drm_i915_error_state_buf
*m
,
11652 struct drm_device
*dev
,
11653 struct intel_display_error_state
*error
)
11660 err_printf(m
, "Num Pipes: %d\n", INTEL_INFO(dev
)->num_pipes
);
11661 if (IS_HASWELL(dev
) || IS_BROADWELL(dev
))
11662 err_printf(m
, "PWR_WELL_CTL2: %08x\n",
11663 error
->power_well_driver
);
11665 err_printf(m
, "Pipe [%d]:\n", i
);
11666 err_printf(m
, " Power: %s\n",
11667 error
->pipe
[i
].power_domain_on
? "on" : "off");
11668 err_printf(m
, " SRC: %08x\n", error
->pipe
[i
].source
);
11670 err_printf(m
, "Plane [%d]:\n", i
);
11671 err_printf(m
, " CNTR: %08x\n", error
->plane
[i
].control
);
11672 err_printf(m
, " STRIDE: %08x\n", error
->plane
[i
].stride
);
11673 if (INTEL_INFO(dev
)->gen
<= 3) {
11674 err_printf(m
, " SIZE: %08x\n", error
->plane
[i
].size
);
11675 err_printf(m
, " POS: %08x\n", error
->plane
[i
].pos
);
11677 if (INTEL_INFO(dev
)->gen
<= 7 && !IS_HASWELL(dev
))
11678 err_printf(m
, " ADDR: %08x\n", error
->plane
[i
].addr
);
11679 if (INTEL_INFO(dev
)->gen
>= 4) {
11680 err_printf(m
, " SURF: %08x\n", error
->plane
[i
].surface
);
11681 err_printf(m
, " TILEOFF: %08x\n", error
->plane
[i
].tile_offset
);
11684 err_printf(m
, "Cursor [%d]:\n", i
);
11685 err_printf(m
, " CNTR: %08x\n", error
->cursor
[i
].control
);
11686 err_printf(m
, " POS: %08x\n", error
->cursor
[i
].position
);
11687 err_printf(m
, " BASE: %08x\n", error
->cursor
[i
].base
);
11690 for (i
= 0; i
< error
->num_transcoders
; i
++) {
11691 err_printf(m
, "CPU transcoder: %c\n",
11692 transcoder_name(error
->transcoder
[i
].cpu_transcoder
));
11693 err_printf(m
, " Power: %s\n",
11694 error
->transcoder
[i
].power_domain_on
? "on" : "off");
11695 err_printf(m
, " CONF: %08x\n", error
->transcoder
[i
].conf
);
11696 err_printf(m
, " HTOTAL: %08x\n", error
->transcoder
[i
].htotal
);
11697 err_printf(m
, " HBLANK: %08x\n", error
->transcoder
[i
].hblank
);
11698 err_printf(m
, " HSYNC: %08x\n", error
->transcoder
[i
].hsync
);
11699 err_printf(m
, " VTOTAL: %08x\n", error
->transcoder
[i
].vtotal
);
11700 err_printf(m
, " VBLANK: %08x\n", error
->transcoder
[i
].vblank
);
11701 err_printf(m
, " VSYNC: %08x\n", error
->transcoder
[i
].vsync
);