]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/gpu/drm/i915/intel_drv.h
da553af78a65b10d5afac6dcc0160d4f603ac6b2
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_drv.h
1 /*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25 #ifndef __INTEL_DRV_H__
26 #define __INTEL_DRV_H__
27
28 #include <linux/async.h>
29 #include <linux/i2c.h>
30 #include <linux/hdmi.h>
31 #include <drm/i915_drm.h>
32 #include "i915_drv.h"
33 #include <drm/drm_crtc.h>
34 #include <drm/drm_crtc_helper.h>
35 #include <drm/drm_fb_helper.h>
36 #include <drm/drm_dp_mst_helper.h>
37 #include <drm/drm_rect.h>
38 #include <drm/drm_atomic.h>
39
40 /**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 */
48 #define _wait_for(COND, MS, W) ({ \
49 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
50 int ret__ = 0; \
51 while (!(COND)) { \
52 if (time_after(jiffies, timeout__)) { \
53 if (!(COND)) \
54 ret__ = -ETIMEDOUT; \
55 break; \
56 } \
57 if ((W) && drm_can_sleep()) { \
58 usleep_range((W)*1000, (W)*2000); \
59 } else { \
60 cpu_relax(); \
61 } \
62 } \
63 ret__; \
64 })
65
66 #define wait_for(COND, MS) _wait_for(COND, MS, 1)
67 #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
68 #define wait_for_atomic_us(COND, US) _wait_for((COND), \
69 DIV_ROUND_UP((US), 1000), 0)
70
71 #define KHz(x) (1000 * (x))
72 #define MHz(x) KHz(1000 * (x))
73
74 /*
75 * Display related stuff
76 */
77
78 /* store information about an Ixxx DVO */
79 /* The i830->i865 use multiple DVOs with multiple i2cs */
80 /* the i915, i945 have a single sDVO i2c bus - which is different */
81 #define MAX_OUTPUTS 6
82 /* maximum connectors per crtcs in the mode set */
83
84 /* Maximum cursor sizes */
85 #define GEN2_CURSOR_WIDTH 64
86 #define GEN2_CURSOR_HEIGHT 64
87 #define MAX_CURSOR_WIDTH 256
88 #define MAX_CURSOR_HEIGHT 256
89
90 #define INTEL_I2C_BUS_DVO 1
91 #define INTEL_I2C_BUS_SDVO 2
92
93 /* these are outputs from the chip - integrated only
94 external chips are via DVO or SDVO output */
95 enum intel_output_type {
96 INTEL_OUTPUT_UNUSED = 0,
97 INTEL_OUTPUT_ANALOG = 1,
98 INTEL_OUTPUT_DVO = 2,
99 INTEL_OUTPUT_SDVO = 3,
100 INTEL_OUTPUT_LVDS = 4,
101 INTEL_OUTPUT_TVOUT = 5,
102 INTEL_OUTPUT_HDMI = 6,
103 INTEL_OUTPUT_DISPLAYPORT = 7,
104 INTEL_OUTPUT_EDP = 8,
105 INTEL_OUTPUT_DSI = 9,
106 INTEL_OUTPUT_UNKNOWN = 10,
107 INTEL_OUTPUT_DP_MST = 11,
108 };
109
110 #define INTEL_DVO_CHIP_NONE 0
111 #define INTEL_DVO_CHIP_LVDS 1
112 #define INTEL_DVO_CHIP_TMDS 2
113 #define INTEL_DVO_CHIP_TVOUT 4
114
115 #define INTEL_DSI_VIDEO_MODE 0
116 #define INTEL_DSI_COMMAND_MODE 1
117
118 struct intel_framebuffer {
119 struct drm_framebuffer base;
120 struct drm_i915_gem_object *obj;
121 };
122
123 struct intel_fbdev {
124 struct drm_fb_helper helper;
125 struct intel_framebuffer *fb;
126 struct list_head fbdev_list;
127 struct drm_display_mode *our_mode;
128 int preferred_bpp;
129 };
130
131 struct intel_encoder {
132 struct drm_encoder base;
133 /*
134 * The new crtc this encoder will be driven from. Only differs from
135 * base->crtc while a modeset is in progress.
136 */
137 struct intel_crtc *new_crtc;
138
139 enum intel_output_type type;
140 unsigned int cloneable;
141 bool connectors_active;
142 void (*hot_plug)(struct intel_encoder *);
143 bool (*compute_config)(struct intel_encoder *,
144 struct intel_crtc_state *);
145 void (*pre_pll_enable)(struct intel_encoder *);
146 void (*pre_enable)(struct intel_encoder *);
147 void (*enable)(struct intel_encoder *);
148 void (*mode_set)(struct intel_encoder *intel_encoder);
149 void (*disable)(struct intel_encoder *);
150 void (*post_disable)(struct intel_encoder *);
151 /* Read out the current hw state of this connector, returning true if
152 * the encoder is active. If the encoder is enabled it also set the pipe
153 * it is connected to in the pipe parameter. */
154 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
155 /* Reconstructs the equivalent mode flags for the current hardware
156 * state. This must be called _after_ display->get_pipe_config has
157 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
158 * be set correctly before calling this function. */
159 void (*get_config)(struct intel_encoder *,
160 struct intel_crtc_state *pipe_config);
161 /*
162 * Called during system suspend after all pending requests for the
163 * encoder are flushed (for example for DP AUX transactions) and
164 * device interrupts are disabled.
165 */
166 void (*suspend)(struct intel_encoder *);
167 int crtc_mask;
168 enum hpd_pin hpd_pin;
169 };
170
171 struct intel_panel {
172 struct drm_display_mode *fixed_mode;
173 struct drm_display_mode *downclock_mode;
174 int fitting_mode;
175
176 /* backlight */
177 struct {
178 bool present;
179 u32 level;
180 u32 min;
181 u32 max;
182 bool enabled;
183 bool combination_mode; /* gen 2/4 only */
184 bool active_low_pwm;
185 struct backlight_device *device;
186 } backlight;
187
188 void (*backlight_power)(struct intel_connector *, bool enable);
189 };
190
191 struct intel_connector {
192 struct drm_connector base;
193 /*
194 * The fixed encoder this connector is connected to.
195 */
196 struct intel_encoder *encoder;
197
198 /*
199 * The new encoder this connector will be driven. Only differs from
200 * encoder while a modeset is in progress.
201 */
202 struct intel_encoder *new_encoder;
203
204 /* Reads out the current hw, returning true if the connector is enabled
205 * and active (i.e. dpms ON state). */
206 bool (*get_hw_state)(struct intel_connector *);
207
208 /*
209 * Removes all interfaces through which the connector is accessible
210 * - like sysfs, debugfs entries -, so that no new operations can be
211 * started on the connector. Also makes sure all currently pending
212 * operations finish before returing.
213 */
214 void (*unregister)(struct intel_connector *);
215
216 /* Panel info for eDP and LVDS */
217 struct intel_panel panel;
218
219 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
220 struct edid *edid;
221 struct edid *detect_edid;
222
223 /* since POLL and HPD connectors may use the same HPD line keep the native
224 state of connector->polled in case hotplug storm detection changes it */
225 u8 polled;
226
227 void *port; /* store this opaque as its illegal to dereference it */
228
229 struct intel_dp *mst_port;
230 };
231
232 typedef struct dpll {
233 /* given values */
234 int n;
235 int m1, m2;
236 int p1, p2;
237 /* derived values */
238 int dot;
239 int vco;
240 int m;
241 int p;
242 } intel_clock_t;
243
244 struct intel_plane_state {
245 struct drm_plane_state base;
246 struct drm_rect src;
247 struct drm_rect dst;
248 struct drm_rect clip;
249 bool visible;
250
251 /*
252 * used only for sprite planes to determine when to implicitly
253 * enable/disable the primary plane
254 */
255 bool hides_primary;
256
257 /*
258 * scaler_id
259 * = -1 : not using a scaler
260 * >= 0 : using a scalers
261 *
262 * plane requiring a scaler:
263 * - During check_plane, its bit is set in
264 * crtc_state->scaler_state.scaler_users by calling helper function
265 * update_scaler_users.
266 * - scaler_id indicates the scaler it got assigned.
267 *
268 * plane doesn't require a scaler:
269 * - this can happen when scaling is no more required or plane simply
270 * got disabled.
271 * - During check_plane, corresponding bit is reset in
272 * crtc_state->scaler_state.scaler_users by calling helper function
273 * update_scaler_users.
274 */
275 int scaler_id;
276 };
277
278 struct intel_initial_plane_config {
279 struct intel_framebuffer *fb;
280 unsigned int tiling;
281 int size;
282 u32 base;
283 };
284
285 #define SKL_MIN_SRC_W 8
286 #define SKL_MAX_SRC_W 4096
287 #define SKL_MIN_SRC_H 8
288 #define SKL_MAX_SRC_H 4096
289 #define SKL_MIN_DST_W 8
290 #define SKL_MAX_DST_W 4096
291 #define SKL_MIN_DST_H 8
292 #define SKL_MAX_DST_H 4096
293
294 struct intel_scaler {
295 int id;
296 int in_use;
297 uint32_t mode;
298 };
299
300 struct intel_crtc_scaler_state {
301 #define SKL_NUM_SCALERS 2
302 struct intel_scaler scalers[SKL_NUM_SCALERS];
303
304 /*
305 * scaler_users: keeps track of users requesting scalers on this crtc.
306 *
307 * If a bit is set, a user is using a scaler.
308 * Here user can be a plane or crtc as defined below:
309 * bits 0-30 - plane (bit position is index from drm_plane_index)
310 * bit 31 - crtc
311 *
312 * Instead of creating a new index to cover planes and crtc, using
313 * existing drm_plane_index for planes which is well less than 31
314 * planes and bit 31 for crtc. This should be fine to cover all
315 * our platforms.
316 *
317 * intel_atomic_setup_scalers will setup available scalers to users
318 * requesting scalers. It will gracefully fail if request exceeds
319 * avilability.
320 */
321 #define SKL_CRTC_INDEX 31
322 unsigned scaler_users;
323
324 /* scaler used by crtc for panel fitting purpose */
325 int scaler_id;
326 };
327
328 struct intel_crtc_state {
329 struct drm_crtc_state base;
330
331 /**
332 * quirks - bitfield with hw state readout quirks
333 *
334 * For various reasons the hw state readout code might not be able to
335 * completely faithfully read out the current state. These cases are
336 * tracked with quirk flags so that fastboot and state checker can act
337 * accordingly.
338 */
339 #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
340 #define PIPE_CONFIG_QUIRK_INHERITED_MODE (1<<1) /* mode inherited from firmware */
341 unsigned long quirks;
342
343 /* Pipe source size (ie. panel fitter input size)
344 * All planes will be positioned inside this space,
345 * and get clipped at the edges. */
346 int pipe_src_w, pipe_src_h;
347
348 /* Whether to set up the PCH/FDI. Note that we never allow sharing
349 * between pch encoders and cpu encoders. */
350 bool has_pch_encoder;
351
352 /* Are we sending infoframes on the attached port */
353 bool has_infoframe;
354
355 /* CPU Transcoder for the pipe. Currently this can only differ from the
356 * pipe on Haswell (where we have a special eDP transcoder). */
357 enum transcoder cpu_transcoder;
358
359 /*
360 * Use reduced/limited/broadcast rbg range, compressing from the full
361 * range fed into the crtcs.
362 */
363 bool limited_color_range;
364
365 /* DP has a bunch of special case unfortunately, so mark the pipe
366 * accordingly. */
367 bool has_dp_encoder;
368
369 /* Whether we should send NULL infoframes. Required for audio. */
370 bool has_hdmi_sink;
371
372 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
373 * has_dp_encoder is set. */
374 bool has_audio;
375
376 /*
377 * Enable dithering, used when the selected pipe bpp doesn't match the
378 * plane bpp.
379 */
380 bool dither;
381
382 /* Controls for the clock computation, to override various stages. */
383 bool clock_set;
384
385 /* SDVO TV has a bunch of special case. To make multifunction encoders
386 * work correctly, we need to track this at runtime.*/
387 bool sdvo_tv_clock;
388
389 /*
390 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
391 * required. This is set in the 2nd loop of calling encoder's
392 * ->compute_config if the first pick doesn't work out.
393 */
394 bool bw_constrained;
395
396 /* Settings for the intel dpll used on pretty much everything but
397 * haswell. */
398 struct dpll dpll;
399
400 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
401 enum intel_dpll_id shared_dpll;
402
403 /*
404 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
405 * - enum skl_dpll on SKL
406 */
407 uint32_t ddi_pll_sel;
408
409 /* Actual register state of the dpll, for shared dpll cross-checking. */
410 struct intel_dpll_hw_state dpll_hw_state;
411
412 int pipe_bpp;
413 struct intel_link_m_n dp_m_n;
414
415 /* m2_n2 for eDP downclock */
416 struct intel_link_m_n dp_m2_n2;
417 bool has_drrs;
418
419 /*
420 * Frequence the dpll for the port should run at. Differs from the
421 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
422 * already multiplied by pixel_multiplier.
423 */
424 int port_clock;
425
426 /* Used by SDVO (and if we ever fix it, HDMI). */
427 unsigned pixel_multiplier;
428
429 /* Panel fitter controls for gen2-gen4 + VLV */
430 struct {
431 u32 control;
432 u32 pgm_ratios;
433 u32 lvds_border_bits;
434 } gmch_pfit;
435
436 /* Panel fitter placement and size for Ironlake+ */
437 struct {
438 u32 pos;
439 u32 size;
440 bool enabled;
441 bool force_thru;
442 } pch_pfit;
443
444 /* FDI configuration, only valid if has_pch_encoder is set. */
445 int fdi_lanes;
446 struct intel_link_m_n fdi_m_n;
447
448 bool ips_enabled;
449
450 bool double_wide;
451
452 bool dp_encoder_is_mst;
453 int pbn;
454
455 struct intel_crtc_scaler_state scaler_state;
456 };
457
458 struct intel_pipe_wm {
459 struct intel_wm_level wm[5];
460 uint32_t linetime;
461 bool fbc_wm_enabled;
462 bool pipe_enabled;
463 bool sprites_enabled;
464 bool sprites_scaled;
465 };
466
467 struct intel_mmio_flip {
468 struct drm_i915_gem_request *req;
469 struct work_struct work;
470 };
471
472 struct skl_pipe_wm {
473 struct skl_wm_level wm[8];
474 struct skl_wm_level trans_wm;
475 uint32_t linetime;
476 };
477
478 /*
479 * Tracking of operations that need to be performed at the beginning/end of an
480 * atomic commit, outside the atomic section where interrupts are disabled.
481 * These are generally operations that grab mutexes or might otherwise sleep
482 * and thus can't be run with interrupts disabled.
483 */
484 struct intel_crtc_atomic_commit {
485 /* vblank evasion */
486 bool evade;
487 unsigned start_vbl_count;
488
489 /* Sleepable operations to perform before commit */
490 bool wait_for_flips;
491 bool disable_fbc;
492 bool pre_disable_primary;
493 bool update_wm;
494 unsigned disabled_planes;
495
496 /* Sleepable operations to perform after commit */
497 unsigned fb_bits;
498 bool wait_vblank;
499 bool update_fbc;
500 bool post_enable_primary;
501 unsigned update_sprite_watermarks;
502 };
503
504 struct intel_crtc {
505 struct drm_crtc base;
506 enum pipe pipe;
507 enum plane plane;
508 u8 lut_r[256], lut_g[256], lut_b[256];
509 /*
510 * Whether the crtc and the connected output pipeline is active. Implies
511 * that crtc->enabled is set, i.e. the current mode configuration has
512 * some outputs connected to this crtc.
513 */
514 bool active;
515 unsigned long enabled_power_domains;
516 bool primary_enabled; /* is the primary plane (partially) visible? */
517 bool lowfreq_avail;
518 struct intel_overlay *overlay;
519 struct intel_unpin_work *unpin_work;
520
521 atomic_t unpin_work_count;
522
523 /* Display surface base address adjustement for pageflips. Note that on
524 * gen4+ this only adjusts up to a tile, offsets within a tile are
525 * handled in the hw itself (with the TILEOFF register). */
526 unsigned long dspaddr_offset;
527
528 struct drm_i915_gem_object *cursor_bo;
529 uint32_t cursor_addr;
530 uint32_t cursor_cntl;
531 uint32_t cursor_size;
532 uint32_t cursor_base;
533
534 struct intel_initial_plane_config plane_config;
535 struct intel_crtc_state *config;
536 bool new_enabled;
537
538 /* reset counter value when the last flip was submitted */
539 unsigned int reset_counter;
540
541 /* Access to these should be protected by dev_priv->irq_lock. */
542 bool cpu_fifo_underrun_disabled;
543 bool pch_fifo_underrun_disabled;
544
545 /* per-pipe watermark state */
546 struct {
547 /* watermarks currently being used */
548 struct intel_pipe_wm active;
549 /* SKL wm values currently in use */
550 struct skl_pipe_wm skl_active;
551 } wm;
552
553 int scanline_offset;
554 struct intel_mmio_flip mmio_flip;
555
556 struct intel_crtc_atomic_commit atomic;
557
558 /* scalers available on this crtc */
559 int num_scalers;
560 };
561
562 struct intel_plane_wm_parameters {
563 uint32_t horiz_pixels;
564 uint32_t vert_pixels;
565 uint8_t bytes_per_pixel;
566 bool enabled;
567 bool scaled;
568 u64 tiling;
569 unsigned int rotation;
570 };
571
572 struct intel_plane {
573 struct drm_plane base;
574 int plane;
575 enum pipe pipe;
576 bool can_scale;
577 int max_downscale;
578
579 /* FIXME convert to properties */
580 struct drm_intel_sprite_colorkey ckey;
581
582 /* Since we need to change the watermarks before/after
583 * enabling/disabling the planes, we need to store the parameters here
584 * as the other pieces of the struct may not reflect the values we want
585 * for the watermark calculations. Currently only Haswell uses this.
586 */
587 struct intel_plane_wm_parameters wm;
588
589 /*
590 * NOTE: Do not place new plane state fields here (e.g., when adding
591 * new plane properties). New runtime state should now be placed in
592 * the intel_plane_state structure and accessed via drm_plane->state.
593 */
594
595 void (*update_plane)(struct drm_plane *plane,
596 struct drm_crtc *crtc,
597 struct drm_framebuffer *fb,
598 int crtc_x, int crtc_y,
599 unsigned int crtc_w, unsigned int crtc_h,
600 uint32_t x, uint32_t y,
601 uint32_t src_w, uint32_t src_h);
602 void (*disable_plane)(struct drm_plane *plane,
603 struct drm_crtc *crtc);
604 int (*check_plane)(struct drm_plane *plane,
605 struct intel_plane_state *state);
606 void (*commit_plane)(struct drm_plane *plane,
607 struct intel_plane_state *state);
608 };
609
610 struct intel_watermark_params {
611 unsigned long fifo_size;
612 unsigned long max_wm;
613 unsigned long default_wm;
614 unsigned long guard_size;
615 unsigned long cacheline_size;
616 };
617
618 struct cxsr_latency {
619 int is_desktop;
620 int is_ddr3;
621 unsigned long fsb_freq;
622 unsigned long mem_freq;
623 unsigned long display_sr;
624 unsigned long display_hpll_disable;
625 unsigned long cursor_sr;
626 unsigned long cursor_hpll_disable;
627 };
628
629 #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
630 #define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
631 #define to_intel_connector(x) container_of(x, struct intel_connector, base)
632 #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
633 #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
634 #define to_intel_plane(x) container_of(x, struct intel_plane, base)
635 #define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
636 #define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
637
638 struct intel_hdmi {
639 u32 hdmi_reg;
640 int ddc_bus;
641 uint32_t color_range;
642 bool color_range_auto;
643 bool has_hdmi_sink;
644 bool has_audio;
645 enum hdmi_force_audio force_audio;
646 bool rgb_quant_range_selectable;
647 enum hdmi_picture_aspect aspect_ratio;
648 void (*write_infoframe)(struct drm_encoder *encoder,
649 enum hdmi_infoframe_type type,
650 const void *frame, ssize_t len);
651 void (*set_infoframes)(struct drm_encoder *encoder,
652 bool enable,
653 struct drm_display_mode *adjusted_mode);
654 bool (*infoframe_enabled)(struct drm_encoder *encoder);
655 };
656
657 struct intel_dp_mst_encoder;
658 #define DP_MAX_DOWNSTREAM_PORTS 0x10
659
660 /*
661 * enum link_m_n_set:
662 * When platform provides two set of M_N registers for dp, we can
663 * program them and switch between them incase of DRRS.
664 * But When only one such register is provided, we have to program the
665 * required divider value on that registers itself based on the DRRS state.
666 *
667 * M1_N1 : Program dp_m_n on M1_N1 registers
668 * dp_m2_n2 on M2_N2 registers (If supported)
669 *
670 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
671 * M2_N2 registers are not supported
672 */
673
674 enum link_m_n_set {
675 /* Sets the m1_n1 and m2_n2 */
676 M1_N1 = 0,
677 M2_N2
678 };
679
680 struct intel_dp {
681 uint32_t output_reg;
682 uint32_t aux_ch_ctl_reg;
683 uint32_t DP;
684 bool has_audio;
685 enum hdmi_force_audio force_audio;
686 uint32_t color_range;
687 bool color_range_auto;
688 uint8_t link_bw;
689 uint8_t rate_select;
690 uint8_t lane_count;
691 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
692 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
693 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
694 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
695 uint8_t num_sink_rates;
696 int sink_rates[DP_MAX_SUPPORTED_RATES];
697 struct drm_dp_aux aux;
698 uint8_t train_set[4];
699 int panel_power_up_delay;
700 int panel_power_down_delay;
701 int panel_power_cycle_delay;
702 int backlight_on_delay;
703 int backlight_off_delay;
704 struct delayed_work panel_vdd_work;
705 bool want_panel_vdd;
706 unsigned long last_power_cycle;
707 unsigned long last_power_on;
708 unsigned long last_backlight_off;
709
710 struct notifier_block edp_notifier;
711
712 /*
713 * Pipe whose power sequencer is currently locked into
714 * this port. Only relevant on VLV/CHV.
715 */
716 enum pipe pps_pipe;
717 struct edp_power_seq pps_delays;
718
719 bool use_tps3;
720 bool can_mst; /* this port supports mst */
721 bool is_mst;
722 int active_mst_links;
723 /* connector directly attached - won't be use for modeset in mst world */
724 struct intel_connector *attached_connector;
725
726 /* mst connector list */
727 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
728 struct drm_dp_mst_topology_mgr mst_mgr;
729
730 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
731 /*
732 * This function returns the value we have to program the AUX_CTL
733 * register with to kick off an AUX transaction.
734 */
735 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
736 bool has_aux_irq,
737 int send_bytes,
738 uint32_t aux_clock_divider);
739 bool train_set_valid;
740
741 /* Displayport compliance testing */
742 unsigned long compliance_test_type;
743 unsigned long compliance_test_data;
744 bool compliance_test_active;
745 };
746
747 struct intel_digital_port {
748 struct intel_encoder base;
749 enum port port;
750 u32 saved_port_bits;
751 struct intel_dp dp;
752 struct intel_hdmi hdmi;
753 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
754 };
755
756 struct intel_dp_mst_encoder {
757 struct intel_encoder base;
758 enum pipe pipe;
759 struct intel_digital_port *primary;
760 void *port; /* store this opaque as its illegal to dereference it */
761 };
762
763 static inline int
764 vlv_dport_to_channel(struct intel_digital_port *dport)
765 {
766 switch (dport->port) {
767 case PORT_B:
768 case PORT_D:
769 return DPIO_CH0;
770 case PORT_C:
771 return DPIO_CH1;
772 default:
773 BUG();
774 }
775 }
776
777 static inline int
778 vlv_pipe_to_channel(enum pipe pipe)
779 {
780 switch (pipe) {
781 case PIPE_A:
782 case PIPE_C:
783 return DPIO_CH0;
784 case PIPE_B:
785 return DPIO_CH1;
786 default:
787 BUG();
788 }
789 }
790
791 static inline struct drm_crtc *
792 intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
793 {
794 struct drm_i915_private *dev_priv = dev->dev_private;
795 return dev_priv->pipe_to_crtc_mapping[pipe];
796 }
797
798 static inline struct drm_crtc *
799 intel_get_crtc_for_plane(struct drm_device *dev, int plane)
800 {
801 struct drm_i915_private *dev_priv = dev->dev_private;
802 return dev_priv->plane_to_crtc_mapping[plane];
803 }
804
805 struct intel_unpin_work {
806 struct work_struct work;
807 struct drm_crtc *crtc;
808 struct drm_framebuffer *old_fb;
809 struct drm_i915_gem_object *pending_flip_obj;
810 struct drm_pending_vblank_event *event;
811 atomic_t pending;
812 #define INTEL_FLIP_INACTIVE 0
813 #define INTEL_FLIP_PENDING 1
814 #define INTEL_FLIP_COMPLETE 2
815 u32 flip_count;
816 u32 gtt_offset;
817 struct drm_i915_gem_request *flip_queued_req;
818 int flip_queued_vblank;
819 int flip_ready_vblank;
820 bool enable_stall_check;
821 };
822
823 struct intel_set_config {
824 struct drm_encoder **save_connector_encoders;
825 struct drm_crtc **save_encoder_crtcs;
826 bool *save_crtc_enabled;
827
828 bool fb_changed;
829 bool mode_changed;
830 };
831
832 struct intel_load_detect_pipe {
833 struct drm_framebuffer *release_fb;
834 bool load_detect_temp;
835 int dpms_mode;
836 };
837
838 static inline struct intel_encoder *
839 intel_attached_encoder(struct drm_connector *connector)
840 {
841 return to_intel_connector(connector)->encoder;
842 }
843
844 static inline struct intel_digital_port *
845 enc_to_dig_port(struct drm_encoder *encoder)
846 {
847 return container_of(encoder, struct intel_digital_port, base.base);
848 }
849
850 static inline struct intel_dp_mst_encoder *
851 enc_to_mst(struct drm_encoder *encoder)
852 {
853 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
854 }
855
856 static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
857 {
858 return &enc_to_dig_port(encoder)->dp;
859 }
860
861 static inline struct intel_digital_port *
862 dp_to_dig_port(struct intel_dp *intel_dp)
863 {
864 return container_of(intel_dp, struct intel_digital_port, dp);
865 }
866
867 static inline struct intel_digital_port *
868 hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
869 {
870 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
871 }
872
873 /*
874 * Returns the number of planes for this pipe, ie the number of sprites + 1
875 * (primary plane). This doesn't count the cursor plane then.
876 */
877 static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
878 {
879 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
880 }
881
882 /* intel_fifo_underrun.c */
883 bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
884 enum pipe pipe, bool enable);
885 bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
886 enum transcoder pch_transcoder,
887 bool enable);
888 void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
889 enum pipe pipe);
890 void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
891 enum transcoder pch_transcoder);
892 void i9xx_check_fifo_underruns(struct drm_i915_private *dev_priv);
893
894 /* i915_irq.c */
895 void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
896 void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
897 void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
898 void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
899 void gen6_reset_rps_interrupts(struct drm_device *dev);
900 void gen6_enable_rps_interrupts(struct drm_device *dev);
901 void gen6_disable_rps_interrupts(struct drm_device *dev);
902 u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
903 void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
904 void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
905 static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
906 {
907 /*
908 * We only use drm_irq_uninstall() at unload and VT switch, so
909 * this is the only thing we need to check.
910 */
911 return dev_priv->pm.irqs_enabled;
912 }
913
914 int intel_get_crtc_scanline(struct intel_crtc *crtc);
915 void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
916 unsigned int pipe_mask);
917
918 /* intel_crt.c */
919 void intel_crt_init(struct drm_device *dev);
920
921
922 /* intel_ddi.c */
923 void intel_prepare_ddi(struct drm_device *dev);
924 void hsw_fdi_link_train(struct drm_crtc *crtc);
925 void intel_ddi_init(struct drm_device *dev, enum port port);
926 enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
927 bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
928 void intel_ddi_pll_init(struct drm_device *dev);
929 void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
930 void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
931 enum transcoder cpu_transcoder);
932 void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
933 void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
934 bool intel_ddi_pll_select(struct intel_crtc *crtc,
935 struct intel_crtc_state *crtc_state);
936 void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
937 void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
938 bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
939 void intel_ddi_fdi_disable(struct drm_crtc *crtc);
940 void intel_ddi_get_config(struct intel_encoder *encoder,
941 struct intel_crtc_state *pipe_config);
942 struct intel_encoder *
943 intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
944
945 void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
946 void intel_ddi_clock_get(struct intel_encoder *encoder,
947 struct intel_crtc_state *pipe_config);
948 void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
949 void bxt_ddi_vswing_sequence(struct drm_device *dev, u32 level,
950 enum port port, int type);
951
952 /* intel_frontbuffer.c */
953 void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
954 struct intel_engine_cs *ring,
955 enum fb_op_origin origin);
956 void intel_frontbuffer_flip_prepare(struct drm_device *dev,
957 unsigned frontbuffer_bits);
958 void intel_frontbuffer_flip_complete(struct drm_device *dev,
959 unsigned frontbuffer_bits);
960 void intel_frontbuffer_flush(struct drm_device *dev,
961 unsigned frontbuffer_bits);
962 /**
963 * intel_frontbuffer_flip - synchronous frontbuffer flip
964 * @dev: DRM device
965 * @frontbuffer_bits: frontbuffer plane tracking bits
966 *
967 * This function gets called after scheduling a flip on @obj. This is for
968 * synchronous plane updates which will happen on the next vblank and which will
969 * not get delayed by pending gpu rendering.
970 *
971 * Can be called without any locks held.
972 */
973 static inline
974 void intel_frontbuffer_flip(struct drm_device *dev,
975 unsigned frontbuffer_bits)
976 {
977 intel_frontbuffer_flush(dev, frontbuffer_bits);
978 }
979
980 unsigned int intel_fb_align_height(struct drm_device *dev,
981 unsigned int height,
982 uint32_t pixel_format,
983 uint64_t fb_format_modifier);
984 void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire);
985
986 u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
987 uint32_t pixel_format);
988
989 /* intel_audio.c */
990 void intel_init_audio(struct drm_device *dev);
991 void intel_audio_codec_enable(struct intel_encoder *encoder);
992 void intel_audio_codec_disable(struct intel_encoder *encoder);
993 void i915_audio_component_init(struct drm_i915_private *dev_priv);
994 void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
995
996 /* intel_display.c */
997 extern const struct drm_plane_funcs intel_plane_funcs;
998 bool intel_has_pending_fb_unpin(struct drm_device *dev);
999 int intel_pch_rawclk(struct drm_device *dev);
1000 void intel_mark_busy(struct drm_device *dev);
1001 void intel_mark_idle(struct drm_device *dev);
1002 void intel_crtc_restore_mode(struct drm_crtc *crtc);
1003 void intel_crtc_control(struct drm_crtc *crtc, bool enable);
1004 void intel_crtc_update_dpms(struct drm_crtc *crtc);
1005 void intel_encoder_destroy(struct drm_encoder *encoder);
1006 int intel_connector_init(struct intel_connector *);
1007 struct intel_connector *intel_connector_alloc(void);
1008 void intel_connector_dpms(struct drm_connector *, int mode);
1009 bool intel_connector_get_hw_state(struct intel_connector *connector);
1010 void intel_modeset_check_state(struct drm_device *dev);
1011 bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1012 struct intel_digital_port *port);
1013 void intel_connector_attach_encoder(struct intel_connector *connector,
1014 struct intel_encoder *encoder);
1015 struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1016 struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1017 struct drm_crtc *crtc);
1018 enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1019 int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1020 struct drm_file *file_priv);
1021 enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1022 enum pipe pipe);
1023 bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1024 static inline void
1025 intel_wait_for_vblank(struct drm_device *dev, int pipe)
1026 {
1027 drm_wait_one_vblank(dev, pipe);
1028 }
1029 int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1030 void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1031 struct intel_digital_port *dport);
1032 bool intel_get_load_detect_pipe(struct drm_connector *connector,
1033 struct drm_display_mode *mode,
1034 struct intel_load_detect_pipe *old,
1035 struct drm_modeset_acquire_ctx *ctx);
1036 void intel_release_load_detect_pipe(struct drm_connector *connector,
1037 struct intel_load_detect_pipe *old,
1038 struct drm_modeset_acquire_ctx *ctx);
1039 int intel_pin_and_fence_fb_obj(struct drm_plane *plane,
1040 struct drm_framebuffer *fb,
1041 const struct drm_plane_state *plane_state,
1042 struct intel_engine_cs *pipelined);
1043 struct drm_framebuffer *
1044 __intel_framebuffer_create(struct drm_device *dev,
1045 struct drm_mode_fb_cmd2 *mode_cmd,
1046 struct drm_i915_gem_object *obj);
1047 void intel_prepare_page_flip(struct drm_device *dev, int plane);
1048 void intel_finish_page_flip(struct drm_device *dev, int pipe);
1049 void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
1050 void intel_check_page_flip(struct drm_device *dev, int pipe);
1051 int intel_prepare_plane_fb(struct drm_plane *plane,
1052 struct drm_framebuffer *fb,
1053 const struct drm_plane_state *new_state);
1054 void intel_cleanup_plane_fb(struct drm_plane *plane,
1055 struct drm_framebuffer *fb,
1056 const struct drm_plane_state *old_state);
1057 int intel_plane_atomic_get_property(struct drm_plane *plane,
1058 const struct drm_plane_state *state,
1059 struct drm_property *property,
1060 uint64_t *val);
1061 int intel_plane_atomic_set_property(struct drm_plane *plane,
1062 struct drm_plane_state *state,
1063 struct drm_property *property,
1064 uint64_t val);
1065
1066 unsigned int
1067 intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
1068 uint64_t fb_format_modifier);
1069
1070 static inline bool
1071 intel_rotation_90_or_270(unsigned int rotation)
1072 {
1073 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1074 }
1075
1076 unsigned int
1077 intel_tile_height(struct drm_device *dev, uint32_t bits_per_pixel,
1078 uint64_t fb_modifier);
1079 void intel_create_rotation_property(struct drm_device *dev,
1080 struct intel_plane *plane);
1081
1082 bool intel_wm_need_update(struct drm_plane *plane,
1083 struct drm_plane_state *state);
1084
1085 /* shared dpll functions */
1086 struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
1087 void assert_shared_dpll(struct drm_i915_private *dev_priv,
1088 struct intel_shared_dpll *pll,
1089 bool state);
1090 #define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
1091 #define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
1092 struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
1093 struct intel_crtc_state *state);
1094 void intel_put_shared_dpll(struct intel_crtc *crtc);
1095
1096 void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1097 const struct dpll *dpll);
1098 void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1099
1100 /* modesetting asserts */
1101 void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1102 enum pipe pipe);
1103 void assert_pll(struct drm_i915_private *dev_priv,
1104 enum pipe pipe, bool state);
1105 #define assert_pll_enabled(d, p) assert_pll(d, p, true)
1106 #define assert_pll_disabled(d, p) assert_pll(d, p, false)
1107 void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1108 enum pipe pipe, bool state);
1109 #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1110 #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1111 void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1112 #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1113 #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1114 unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1115 unsigned int tiling_mode,
1116 unsigned int bpp,
1117 unsigned int pitch);
1118 void intel_prepare_reset(struct drm_device *dev);
1119 void intel_finish_reset(struct drm_device *dev);
1120 void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1121 void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1122 void broxton_init_cdclk(struct drm_device *dev);
1123 void broxton_uninit_cdclk(struct drm_device *dev);
1124 void broxton_set_cdclk(struct drm_device *dev, int frequency);
1125 void broxton_ddi_phy_init(struct drm_device *dev);
1126 void broxton_ddi_phy_uninit(struct drm_device *dev);
1127 void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1128 void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1129 void intel_dp_get_m_n(struct intel_crtc *crtc,
1130 struct intel_crtc_state *pipe_config);
1131 void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1132 int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1133 void
1134 ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
1135 int dotclock);
1136 bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1137 intel_clock_t *best_clock);
1138 bool intel_crtc_active(struct drm_crtc *crtc);
1139 void hsw_enable_ips(struct intel_crtc *crtc);
1140 void hsw_disable_ips(struct intel_crtc *crtc);
1141 enum intel_display_power_domain
1142 intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1143 void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1144 struct intel_crtc_state *pipe_config);
1145 void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc);
1146 void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file);
1147 void skl_detach_scalers(struct intel_crtc *intel_crtc);
1148 int skl_update_scaler_users(struct intel_crtc *intel_crtc,
1149 struct intel_crtc_state *crtc_state, struct intel_plane *intel_plane,
1150 struct intel_plane_state *plane_state, int force_detach);
1151 int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1152
1153 unsigned long intel_plane_obj_offset(struct intel_plane *intel_plane,
1154 struct drm_i915_gem_object *obj);
1155 u32 skl_plane_ctl_format(uint32_t pixel_format);
1156 u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1157 u32 skl_plane_ctl_rotation(unsigned int rotation);
1158
1159 /* intel_csr.c */
1160 void intel_csr_ucode_init(struct drm_device *dev);
1161 enum csr_state intel_csr_load_status_get(struct drm_i915_private *dev_priv);
1162 void intel_csr_load_status_set(struct drm_i915_private *dev_priv,
1163 enum csr_state state);
1164 void intel_csr_load_program(struct drm_device *dev);
1165 void intel_csr_ucode_fini(struct drm_device *dev);
1166 void assert_csr_loaded(struct drm_i915_private *dev_priv);
1167
1168 /* intel_dp.c */
1169 void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
1170 bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1171 struct intel_connector *intel_connector);
1172 void intel_dp_start_link_train(struct intel_dp *intel_dp);
1173 void intel_dp_complete_link_train(struct intel_dp *intel_dp);
1174 void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1175 void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1176 void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1177 int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1178 bool intel_dp_compute_config(struct intel_encoder *encoder,
1179 struct intel_crtc_state *pipe_config);
1180 bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1181 enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1182 bool long_hpd);
1183 void intel_edp_backlight_on(struct intel_dp *intel_dp);
1184 void intel_edp_backlight_off(struct intel_dp *intel_dp);
1185 void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1186 void intel_edp_panel_on(struct intel_dp *intel_dp);
1187 void intel_edp_panel_off(struct intel_dp *intel_dp);
1188 void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1189 void intel_dp_mst_suspend(struct drm_device *dev);
1190 void intel_dp_mst_resume(struct drm_device *dev);
1191 int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1192 int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1193 void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1194 void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
1195 uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1196 void intel_plane_destroy(struct drm_plane *plane);
1197 void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1198 void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1199 void intel_edp_drrs_invalidate(struct drm_device *dev,
1200 unsigned frontbuffer_bits);
1201 void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
1202
1203 /* intel_dp_mst.c */
1204 int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1205 void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1206 /* intel_dsi.c */
1207 void intel_dsi_init(struct drm_device *dev);
1208
1209
1210 /* intel_dvo.c */
1211 void intel_dvo_init(struct drm_device *dev);
1212
1213
1214 /* legacy fbdev emulation in intel_fbdev.c */
1215 #ifdef CONFIG_DRM_I915_FBDEV
1216 extern int intel_fbdev_init(struct drm_device *dev);
1217 extern void intel_fbdev_initial_config(void *data, async_cookie_t cookie);
1218 extern void intel_fbdev_fini(struct drm_device *dev);
1219 extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1220 extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1221 extern void intel_fbdev_restore_mode(struct drm_device *dev);
1222 #else
1223 static inline int intel_fbdev_init(struct drm_device *dev)
1224 {
1225 return 0;
1226 }
1227
1228 static inline void intel_fbdev_initial_config(void *data, async_cookie_t cookie)
1229 {
1230 }
1231
1232 static inline void intel_fbdev_fini(struct drm_device *dev)
1233 {
1234 }
1235
1236 static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1237 {
1238 }
1239
1240 static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1241 {
1242 }
1243 #endif
1244
1245 /* intel_fbc.c */
1246 bool intel_fbc_enabled(struct drm_device *dev);
1247 void intel_fbc_update(struct drm_device *dev);
1248 void intel_fbc_init(struct drm_i915_private *dev_priv);
1249 void intel_fbc_disable(struct drm_device *dev);
1250 void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1251 unsigned int frontbuffer_bits,
1252 enum fb_op_origin origin);
1253 void intel_fbc_flush(struct drm_i915_private *dev_priv,
1254 unsigned int frontbuffer_bits);
1255
1256 /* intel_hdmi.c */
1257 void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
1258 void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1259 struct intel_connector *intel_connector);
1260 struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1261 bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1262 struct intel_crtc_state *pipe_config);
1263
1264
1265 /* intel_lvds.c */
1266 void intel_lvds_init(struct drm_device *dev);
1267 bool intel_is_dual_link_lvds(struct drm_device *dev);
1268
1269
1270 /* intel_modes.c */
1271 int intel_connector_update_modes(struct drm_connector *connector,
1272 struct edid *edid);
1273 int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1274 void intel_attach_force_audio_property(struct drm_connector *connector);
1275 void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1276
1277
1278 /* intel_overlay.c */
1279 void intel_setup_overlay(struct drm_device *dev);
1280 void intel_cleanup_overlay(struct drm_device *dev);
1281 int intel_overlay_switch_off(struct intel_overlay *overlay);
1282 int intel_overlay_put_image(struct drm_device *dev, void *data,
1283 struct drm_file *file_priv);
1284 int intel_overlay_attrs(struct drm_device *dev, void *data,
1285 struct drm_file *file_priv);
1286 void intel_overlay_reset(struct drm_i915_private *dev_priv);
1287
1288
1289 /* intel_panel.c */
1290 int intel_panel_init(struct intel_panel *panel,
1291 struct drm_display_mode *fixed_mode,
1292 struct drm_display_mode *downclock_mode);
1293 void intel_panel_fini(struct intel_panel *panel);
1294 void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1295 struct drm_display_mode *adjusted_mode);
1296 void intel_pch_panel_fitting(struct intel_crtc *crtc,
1297 struct intel_crtc_state *pipe_config,
1298 int fitting_mode);
1299 void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1300 struct intel_crtc_state *pipe_config,
1301 int fitting_mode);
1302 void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1303 u32 level, u32 max);
1304 int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1305 void intel_panel_enable_backlight(struct intel_connector *connector);
1306 void intel_panel_disable_backlight(struct intel_connector *connector);
1307 void intel_panel_destroy_backlight(struct drm_connector *connector);
1308 void intel_panel_init_backlight_funcs(struct drm_device *dev);
1309 enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1310 extern struct drm_display_mode *intel_find_panel_downclock(
1311 struct drm_device *dev,
1312 struct drm_display_mode *fixed_mode,
1313 struct drm_connector *connector);
1314 void intel_backlight_register(struct drm_device *dev);
1315 void intel_backlight_unregister(struct drm_device *dev);
1316
1317
1318 /* intel_psr.c */
1319 void intel_psr_enable(struct intel_dp *intel_dp);
1320 void intel_psr_disable(struct intel_dp *intel_dp);
1321 void intel_psr_invalidate(struct drm_device *dev,
1322 unsigned frontbuffer_bits);
1323 void intel_psr_flush(struct drm_device *dev,
1324 unsigned frontbuffer_bits);
1325 void intel_psr_init(struct drm_device *dev);
1326 void intel_psr_single_frame_update(struct drm_device *dev);
1327
1328 /* intel_runtime_pm.c */
1329 int intel_power_domains_init(struct drm_i915_private *);
1330 void intel_power_domains_fini(struct drm_i915_private *);
1331 void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
1332 void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1333
1334 bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1335 enum intel_display_power_domain domain);
1336 bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1337 enum intel_display_power_domain domain);
1338 void intel_display_power_get(struct drm_i915_private *dev_priv,
1339 enum intel_display_power_domain domain);
1340 void intel_display_power_put(struct drm_i915_private *dev_priv,
1341 enum intel_display_power_domain domain);
1342 void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
1343 void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
1344 void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1345 void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1346 void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1347
1348 void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1349
1350 /* intel_pm.c */
1351 void intel_init_clock_gating(struct drm_device *dev);
1352 void intel_suspend_hw(struct drm_device *dev);
1353 int ilk_wm_max_level(const struct drm_device *dev);
1354 void intel_update_watermarks(struct drm_crtc *crtc);
1355 void intel_update_sprite_watermarks(struct drm_plane *plane,
1356 struct drm_crtc *crtc,
1357 uint32_t sprite_width,
1358 uint32_t sprite_height,
1359 int pixel_size,
1360 bool enabled, bool scaled);
1361 void intel_init_pm(struct drm_device *dev);
1362 void intel_pm_setup(struct drm_device *dev);
1363 void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1364 void intel_gpu_ips_teardown(void);
1365 void intel_init_gt_powersave(struct drm_device *dev);
1366 void intel_cleanup_gt_powersave(struct drm_device *dev);
1367 void intel_enable_gt_powersave(struct drm_device *dev);
1368 void intel_disable_gt_powersave(struct drm_device *dev);
1369 void intel_suspend_gt_powersave(struct drm_device *dev);
1370 void intel_reset_gt_powersave(struct drm_device *dev);
1371 void gen6_update_ring_freq(struct drm_device *dev);
1372 void gen6_rps_busy(struct drm_i915_private *dev_priv);
1373 void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
1374 void gen6_rps_idle(struct drm_i915_private *dev_priv);
1375 void gen6_rps_boost(struct drm_i915_private *dev_priv,
1376 struct drm_i915_file_private *file_priv);
1377 void intel_queue_rps_boost_for_request(struct drm_device *dev,
1378 struct drm_i915_gem_request *rq);
1379 void ilk_wm_get_hw_state(struct drm_device *dev);
1380 void skl_wm_get_hw_state(struct drm_device *dev);
1381 void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1382 struct skl_ddb_allocation *ddb /* out */);
1383
1384
1385 /* intel_sdvo.c */
1386 bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
1387
1388
1389 /* intel_sprite.c */
1390 int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1391 void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1392 enum plane plane);
1393 int intel_plane_restore(struct drm_plane *plane);
1394 int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1395 struct drm_file *file_priv);
1396 bool intel_pipe_update_start(struct intel_crtc *crtc,
1397 uint32_t *start_vbl_count);
1398 void intel_pipe_update_end(struct intel_crtc *crtc, u32 start_vbl_count);
1399 void intel_post_enable_primary(struct drm_crtc *crtc);
1400 void intel_pre_disable_primary(struct drm_crtc *crtc);
1401
1402 /* intel_tv.c */
1403 void intel_tv_init(struct drm_device *dev);
1404
1405 /* intel_atomic.c */
1406 int intel_atomic_check(struct drm_device *dev,
1407 struct drm_atomic_state *state);
1408 int intel_atomic_commit(struct drm_device *dev,
1409 struct drm_atomic_state *state,
1410 bool async);
1411 int intel_connector_atomic_get_property(struct drm_connector *connector,
1412 const struct drm_connector_state *state,
1413 struct drm_property *property,
1414 uint64_t *val);
1415 struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1416 void intel_crtc_destroy_state(struct drm_crtc *crtc,
1417 struct drm_crtc_state *state);
1418 static inline struct intel_crtc_state *
1419 intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1420 struct intel_crtc *crtc)
1421 {
1422 struct drm_crtc_state *crtc_state;
1423 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1424 if (IS_ERR(crtc_state))
1425 return ERR_CAST(crtc_state);
1426
1427 return to_intel_crtc_state(crtc_state);
1428 }
1429 int intel_atomic_setup_scalers(struct drm_device *dev,
1430 struct intel_crtc *intel_crtc,
1431 struct intel_crtc_state *crtc_state);
1432
1433 /* intel_atomic_plane.c */
1434 struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1435 struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1436 void intel_plane_destroy_state(struct drm_plane *plane,
1437 struct drm_plane_state *state);
1438 extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1439
1440 #endif /* __INTEL_DRV_H__ */