]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/gpu/drm/i915/intel_fbc.c
Merge remote-tracking branch 'airlied/drm-next' into drm-intel-next-queued
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_fbc.c
1 /*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24 /**
25 * DOC: Frame Buffer Compression (FBC)
26 *
27 * FBC tries to save memory bandwidth (and so power consumption) by
28 * compressing the amount of memory used by the display. It is total
29 * transparent to user space and completely handled in the kernel.
30 *
31 * The benefits of FBC are mostly visible with solid backgrounds and
32 * variation-less patterns. It comes from keeping the memory footprint small
33 * and having fewer memory pages opened and accessed for refreshing the display.
34 *
35 * i915 is responsible to reserve stolen memory for FBC and configure its
36 * offset on proper registers. The hardware takes care of all
37 * compress/decompress. However there are many known cases where we have to
38 * forcibly disable it to allow proper screen updates.
39 */
40
41 #include "intel_drv.h"
42 #include "i915_drv.h"
43
44 static inline bool fbc_supported(struct drm_i915_private *dev_priv)
45 {
46 return HAS_FBC(dev_priv);
47 }
48
49 static inline bool fbc_on_pipe_a_only(struct drm_i915_private *dev_priv)
50 {
51 return IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8;
52 }
53
54 static inline bool fbc_on_plane_a_only(struct drm_i915_private *dev_priv)
55 {
56 return INTEL_INFO(dev_priv)->gen < 4;
57 }
58
59 static inline bool no_fbc_on_multiple_pipes(struct drm_i915_private *dev_priv)
60 {
61 return INTEL_INFO(dev_priv)->gen <= 3;
62 }
63
64 /*
65 * In some platforms where the CRTC's x:0/y:0 coordinates doesn't match the
66 * frontbuffer's x:0/y:0 coordinates we lie to the hardware about the plane's
67 * origin so the x and y offsets can actually fit the registers. As a
68 * consequence, the fence doesn't really start exactly at the display plane
69 * address we program because it starts at the real start of the buffer, so we
70 * have to take this into consideration here.
71 */
72 static unsigned int get_crtc_fence_y_offset(struct intel_crtc *crtc)
73 {
74 return crtc->base.y - crtc->adjusted_y;
75 }
76
77 /*
78 * For SKL+, the plane source size used by the hardware is based on the value we
79 * write to the PLANE_SIZE register. For BDW-, the hardware looks at the value
80 * we wrote to PIPESRC.
81 */
82 static void intel_fbc_get_plane_source_size(struct intel_fbc_state_cache *cache,
83 int *width, int *height)
84 {
85 int w, h;
86
87 if (drm_rotation_90_or_270(cache->plane.rotation)) {
88 w = cache->plane.src_h;
89 h = cache->plane.src_w;
90 } else {
91 w = cache->plane.src_w;
92 h = cache->plane.src_h;
93 }
94
95 if (width)
96 *width = w;
97 if (height)
98 *height = h;
99 }
100
101 static int intel_fbc_calculate_cfb_size(struct drm_i915_private *dev_priv,
102 struct intel_fbc_state_cache *cache)
103 {
104 int lines;
105
106 intel_fbc_get_plane_source_size(cache, NULL, &lines);
107 if (INTEL_GEN(dev_priv) == 7)
108 lines = min(lines, 2048);
109 else if (INTEL_GEN(dev_priv) >= 8)
110 lines = min(lines, 2560);
111
112 /* Hardware needs the full buffer stride, not just the active area. */
113 return lines * cache->fb.stride;
114 }
115
116 static void i8xx_fbc_deactivate(struct drm_i915_private *dev_priv)
117 {
118 u32 fbc_ctl;
119
120 /* Disable compression */
121 fbc_ctl = I915_READ(FBC_CONTROL);
122 if ((fbc_ctl & FBC_CTL_EN) == 0)
123 return;
124
125 fbc_ctl &= ~FBC_CTL_EN;
126 I915_WRITE(FBC_CONTROL, fbc_ctl);
127
128 /* Wait for compressing bit to clear */
129 if (intel_wait_for_register(dev_priv,
130 FBC_STATUS, FBC_STAT_COMPRESSING, 0,
131 10)) {
132 DRM_DEBUG_KMS("FBC idle timed out\n");
133 return;
134 }
135 }
136
137 static void i8xx_fbc_activate(struct drm_i915_private *dev_priv)
138 {
139 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
140 int cfb_pitch;
141 int i;
142 u32 fbc_ctl;
143
144 /* Note: fbc.threshold == 1 for i8xx */
145 cfb_pitch = params->cfb_size / FBC_LL_SIZE;
146 if (params->fb.stride < cfb_pitch)
147 cfb_pitch = params->fb.stride;
148
149 /* FBC_CTL wants 32B or 64B units */
150 if (IS_GEN2(dev_priv))
151 cfb_pitch = (cfb_pitch / 32) - 1;
152 else
153 cfb_pitch = (cfb_pitch / 64) - 1;
154
155 /* Clear old tags */
156 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
157 I915_WRITE(FBC_TAG(i), 0);
158
159 if (IS_GEN4(dev_priv)) {
160 u32 fbc_ctl2;
161
162 /* Set it up... */
163 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
164 fbc_ctl2 |= FBC_CTL_PLANE(params->crtc.plane);
165 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
166 I915_WRITE(FBC_FENCE_OFF, params->crtc.fence_y_offset);
167 }
168
169 /* enable it... */
170 fbc_ctl = I915_READ(FBC_CONTROL);
171 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
172 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
173 if (IS_I945GM(dev_priv))
174 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
175 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
176 fbc_ctl |= params->fb.fence_reg;
177 I915_WRITE(FBC_CONTROL, fbc_ctl);
178 }
179
180 static bool i8xx_fbc_is_active(struct drm_i915_private *dev_priv)
181 {
182 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
183 }
184
185 static void g4x_fbc_activate(struct drm_i915_private *dev_priv)
186 {
187 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
188 u32 dpfc_ctl;
189
190 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane) | DPFC_SR_EN;
191 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
192 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
193 else
194 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
195
196 if (params->fb.fence_reg != I915_FENCE_REG_NONE) {
197 dpfc_ctl |= DPFC_CTL_FENCE_EN | params->fb.fence_reg;
198 I915_WRITE(DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
199 } else {
200 I915_WRITE(DPFC_FENCE_YOFF, 0);
201 }
202
203 /* enable it... */
204 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
205 }
206
207 static void g4x_fbc_deactivate(struct drm_i915_private *dev_priv)
208 {
209 u32 dpfc_ctl;
210
211 /* Disable compression */
212 dpfc_ctl = I915_READ(DPFC_CONTROL);
213 if (dpfc_ctl & DPFC_CTL_EN) {
214 dpfc_ctl &= ~DPFC_CTL_EN;
215 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
216 }
217 }
218
219 static bool g4x_fbc_is_active(struct drm_i915_private *dev_priv)
220 {
221 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
222 }
223
224 /* This function forces a CFB recompression through the nuke operation. */
225 static void intel_fbc_recompress(struct drm_i915_private *dev_priv)
226 {
227 I915_WRITE(MSG_FBC_REND_STATE, FBC_REND_NUKE);
228 POSTING_READ(MSG_FBC_REND_STATE);
229 }
230
231 static void ilk_fbc_activate(struct drm_i915_private *dev_priv)
232 {
233 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
234 u32 dpfc_ctl;
235 int threshold = dev_priv->fbc.threshold;
236
237 dpfc_ctl = DPFC_CTL_PLANE(params->crtc.plane);
238 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
239 threshold++;
240
241 switch (threshold) {
242 case 4:
243 case 3:
244 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
245 break;
246 case 2:
247 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
248 break;
249 case 1:
250 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
251 break;
252 }
253
254 if (params->fb.fence_reg != I915_FENCE_REG_NONE) {
255 dpfc_ctl |= DPFC_CTL_FENCE_EN;
256 if (IS_GEN5(dev_priv))
257 dpfc_ctl |= params->fb.fence_reg;
258 if (IS_GEN6(dev_priv)) {
259 I915_WRITE(SNB_DPFC_CTL_SA,
260 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
261 I915_WRITE(DPFC_CPU_FENCE_OFFSET,
262 params->crtc.fence_y_offset);
263 }
264 } else {
265 if (IS_GEN6(dev_priv)) {
266 I915_WRITE(SNB_DPFC_CTL_SA, 0);
267 I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
268 }
269 }
270
271 I915_WRITE(ILK_DPFC_FENCE_YOFF, params->crtc.fence_y_offset);
272 I915_WRITE(ILK_FBC_RT_BASE, params->fb.ggtt_offset | ILK_FBC_RT_VALID);
273 /* enable it... */
274 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
275
276 intel_fbc_recompress(dev_priv);
277 }
278
279 static void ilk_fbc_deactivate(struct drm_i915_private *dev_priv)
280 {
281 u32 dpfc_ctl;
282
283 /* Disable compression */
284 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
285 if (dpfc_ctl & DPFC_CTL_EN) {
286 dpfc_ctl &= ~DPFC_CTL_EN;
287 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
288 }
289 }
290
291 static bool ilk_fbc_is_active(struct drm_i915_private *dev_priv)
292 {
293 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
294 }
295
296 static void gen7_fbc_activate(struct drm_i915_private *dev_priv)
297 {
298 struct intel_fbc_reg_params *params = &dev_priv->fbc.params;
299 u32 dpfc_ctl;
300 int threshold = dev_priv->fbc.threshold;
301
302 dpfc_ctl = 0;
303 if (IS_IVYBRIDGE(dev_priv))
304 dpfc_ctl |= IVB_DPFC_CTL_PLANE(params->crtc.plane);
305
306 if (drm_format_plane_cpp(params->fb.pixel_format, 0) == 2)
307 threshold++;
308
309 switch (threshold) {
310 case 4:
311 case 3:
312 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
313 break;
314 case 2:
315 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
316 break;
317 case 1:
318 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
319 break;
320 }
321
322 if (params->fb.fence_reg != I915_FENCE_REG_NONE) {
323 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
324 I915_WRITE(SNB_DPFC_CTL_SA,
325 SNB_CPU_FENCE_ENABLE | params->fb.fence_reg);
326 I915_WRITE(DPFC_CPU_FENCE_OFFSET, params->crtc.fence_y_offset);
327 } else {
328 I915_WRITE(SNB_DPFC_CTL_SA,0);
329 I915_WRITE(DPFC_CPU_FENCE_OFFSET, 0);
330 }
331
332 if (dev_priv->fbc.false_color)
333 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
334
335 if (IS_IVYBRIDGE(dev_priv)) {
336 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
337 I915_WRITE(ILK_DISPLAY_CHICKEN1,
338 I915_READ(ILK_DISPLAY_CHICKEN1) |
339 ILK_FBCQ_DIS);
340 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
341 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
342 I915_WRITE(CHICKEN_PIPESL_1(params->crtc.pipe),
343 I915_READ(CHICKEN_PIPESL_1(params->crtc.pipe)) |
344 HSW_FBCQ_DIS);
345 }
346
347 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
348
349 intel_fbc_recompress(dev_priv);
350 }
351
352 static bool intel_fbc_hw_is_active(struct drm_i915_private *dev_priv)
353 {
354 if (INTEL_INFO(dev_priv)->gen >= 5)
355 return ilk_fbc_is_active(dev_priv);
356 else if (IS_GM45(dev_priv))
357 return g4x_fbc_is_active(dev_priv);
358 else
359 return i8xx_fbc_is_active(dev_priv);
360 }
361
362 static void intel_fbc_hw_activate(struct drm_i915_private *dev_priv)
363 {
364 struct intel_fbc *fbc = &dev_priv->fbc;
365
366 fbc->active = true;
367
368 if (INTEL_INFO(dev_priv)->gen >= 7)
369 gen7_fbc_activate(dev_priv);
370 else if (INTEL_INFO(dev_priv)->gen >= 5)
371 ilk_fbc_activate(dev_priv);
372 else if (IS_GM45(dev_priv))
373 g4x_fbc_activate(dev_priv);
374 else
375 i8xx_fbc_activate(dev_priv);
376 }
377
378 static void intel_fbc_hw_deactivate(struct drm_i915_private *dev_priv)
379 {
380 struct intel_fbc *fbc = &dev_priv->fbc;
381
382 fbc->active = false;
383
384 if (INTEL_INFO(dev_priv)->gen >= 5)
385 ilk_fbc_deactivate(dev_priv);
386 else if (IS_GM45(dev_priv))
387 g4x_fbc_deactivate(dev_priv);
388 else
389 i8xx_fbc_deactivate(dev_priv);
390 }
391
392 /**
393 * intel_fbc_is_active - Is FBC active?
394 * @dev_priv: i915 device instance
395 *
396 * This function is used to verify the current state of FBC.
397 *
398 * FIXME: This should be tracked in the plane config eventually
399 * instead of queried at runtime for most callers.
400 */
401 bool intel_fbc_is_active(struct drm_i915_private *dev_priv)
402 {
403 return dev_priv->fbc.active;
404 }
405
406 static void intel_fbc_work_fn(struct work_struct *__work)
407 {
408 struct drm_i915_private *dev_priv =
409 container_of(__work, struct drm_i915_private, fbc.work.work);
410 struct intel_fbc *fbc = &dev_priv->fbc;
411 struct intel_fbc_work *work = &fbc->work;
412 struct intel_crtc *crtc = fbc->crtc;
413 struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[crtc->pipe];
414
415 if (drm_crtc_vblank_get(&crtc->base)) {
416 DRM_ERROR("vblank not available for FBC on pipe %c\n",
417 pipe_name(crtc->pipe));
418
419 mutex_lock(&fbc->lock);
420 work->scheduled = false;
421 mutex_unlock(&fbc->lock);
422 return;
423 }
424
425 retry:
426 /* Delay the actual enabling to let pageflipping cease and the
427 * display to settle before starting the compression. Note that
428 * this delay also serves a second purpose: it allows for a
429 * vblank to pass after disabling the FBC before we attempt
430 * to modify the control registers.
431 *
432 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
433 *
434 * It is also worth mentioning that since work->scheduled_vblank can be
435 * updated multiple times by the other threads, hitting the timeout is
436 * not an error condition. We'll just end up hitting the "goto retry"
437 * case below.
438 */
439 wait_event_timeout(vblank->queue,
440 drm_crtc_vblank_count(&crtc->base) != work->scheduled_vblank,
441 msecs_to_jiffies(50));
442
443 mutex_lock(&fbc->lock);
444
445 /* Were we cancelled? */
446 if (!work->scheduled)
447 goto out;
448
449 /* Were we delayed again while this function was sleeping? */
450 if (drm_crtc_vblank_count(&crtc->base) == work->scheduled_vblank) {
451 mutex_unlock(&fbc->lock);
452 goto retry;
453 }
454
455 intel_fbc_hw_activate(dev_priv);
456
457 work->scheduled = false;
458
459 out:
460 mutex_unlock(&fbc->lock);
461 drm_crtc_vblank_put(&crtc->base);
462 }
463
464 static void intel_fbc_schedule_activation(struct intel_crtc *crtc)
465 {
466 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
467 struct intel_fbc *fbc = &dev_priv->fbc;
468 struct intel_fbc_work *work = &fbc->work;
469
470 WARN_ON(!mutex_is_locked(&fbc->lock));
471
472 if (drm_crtc_vblank_get(&crtc->base)) {
473 DRM_ERROR("vblank not available for FBC on pipe %c\n",
474 pipe_name(crtc->pipe));
475 return;
476 }
477
478 /* It is useless to call intel_fbc_cancel_work() or cancel_work() in
479 * this function since we're not releasing fbc.lock, so it won't have an
480 * opportunity to grab it to discover that it was cancelled. So we just
481 * update the expected jiffy count. */
482 work->scheduled = true;
483 work->scheduled_vblank = drm_crtc_vblank_count(&crtc->base);
484 drm_crtc_vblank_put(&crtc->base);
485
486 schedule_work(&work->work);
487 }
488
489 static void intel_fbc_deactivate(struct drm_i915_private *dev_priv)
490 {
491 struct intel_fbc *fbc = &dev_priv->fbc;
492
493 WARN_ON(!mutex_is_locked(&fbc->lock));
494
495 /* Calling cancel_work() here won't help due to the fact that the work
496 * function grabs fbc->lock. Just set scheduled to false so the work
497 * function can know it was cancelled. */
498 fbc->work.scheduled = false;
499
500 if (fbc->active)
501 intel_fbc_hw_deactivate(dev_priv);
502 }
503
504 static bool multiple_pipes_ok(struct intel_crtc *crtc,
505 struct intel_plane_state *plane_state)
506 {
507 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
508 struct intel_fbc *fbc = &dev_priv->fbc;
509 enum pipe pipe = crtc->pipe;
510
511 /* Don't even bother tracking anything we don't need. */
512 if (!no_fbc_on_multiple_pipes(dev_priv))
513 return true;
514
515 if (plane_state->base.visible)
516 fbc->visible_pipes_mask |= (1 << pipe);
517 else
518 fbc->visible_pipes_mask &= ~(1 << pipe);
519
520 return (fbc->visible_pipes_mask & ~(1 << pipe)) != 0;
521 }
522
523 static int find_compression_threshold(struct drm_i915_private *dev_priv,
524 struct drm_mm_node *node,
525 int size,
526 int fb_cpp)
527 {
528 struct i915_ggtt *ggtt = &dev_priv->ggtt;
529 int compression_threshold = 1;
530 int ret;
531 u64 end;
532
533 /* The FBC hardware for BDW/SKL doesn't have access to the stolen
534 * reserved range size, so it always assumes the maximum (8mb) is used.
535 * If we enable FBC using a CFB on that memory range we'll get FIFO
536 * underruns, even if that range is not reserved by the BIOS. */
537 if (IS_BROADWELL(dev_priv) ||
538 IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
539 end = ggtt->stolen_size - 8 * 1024 * 1024;
540 else
541 end = ggtt->stolen_usable_size;
542
543 /* HACK: This code depends on what we will do in *_enable_fbc. If that
544 * code changes, this code needs to change as well.
545 *
546 * The enable_fbc code will attempt to use one of our 2 compression
547 * thresholds, therefore, in that case, we only have 1 resort.
548 */
549
550 /* Try to over-allocate to reduce reallocations and fragmentation. */
551 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size <<= 1,
552 4096, 0, end);
553 if (ret == 0)
554 return compression_threshold;
555
556 again:
557 /* HW's ability to limit the CFB is 1:4 */
558 if (compression_threshold > 4 ||
559 (fb_cpp == 2 && compression_threshold == 2))
560 return 0;
561
562 ret = i915_gem_stolen_insert_node_in_range(dev_priv, node, size >>= 1,
563 4096, 0, end);
564 if (ret && INTEL_INFO(dev_priv)->gen <= 4) {
565 return 0;
566 } else if (ret) {
567 compression_threshold <<= 1;
568 goto again;
569 } else {
570 return compression_threshold;
571 }
572 }
573
574 static int intel_fbc_alloc_cfb(struct intel_crtc *crtc)
575 {
576 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
577 struct intel_fbc *fbc = &dev_priv->fbc;
578 struct drm_mm_node *uninitialized_var(compressed_llb);
579 int size, fb_cpp, ret;
580
581 WARN_ON(drm_mm_node_allocated(&fbc->compressed_fb));
582
583 size = intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache);
584 fb_cpp = drm_format_plane_cpp(fbc->state_cache.fb.pixel_format, 0);
585
586 ret = find_compression_threshold(dev_priv, &fbc->compressed_fb,
587 size, fb_cpp);
588 if (!ret)
589 goto err_llb;
590 else if (ret > 1) {
591 DRM_INFO("Reducing the compressed framebuffer size. This may lead to less power savings than a non-reduced-size. Try to increase stolen memory size if available in BIOS.\n");
592
593 }
594
595 fbc->threshold = ret;
596
597 if (INTEL_INFO(dev_priv)->gen >= 5)
598 I915_WRITE(ILK_DPFC_CB_BASE, fbc->compressed_fb.start);
599 else if (IS_GM45(dev_priv)) {
600 I915_WRITE(DPFC_CB_BASE, fbc->compressed_fb.start);
601 } else {
602 compressed_llb = kzalloc(sizeof(*compressed_llb), GFP_KERNEL);
603 if (!compressed_llb)
604 goto err_fb;
605
606 ret = i915_gem_stolen_insert_node(dev_priv, compressed_llb,
607 4096, 4096);
608 if (ret)
609 goto err_fb;
610
611 fbc->compressed_llb = compressed_llb;
612
613 I915_WRITE(FBC_CFB_BASE,
614 dev_priv->mm.stolen_base + fbc->compressed_fb.start);
615 I915_WRITE(FBC_LL_BASE,
616 dev_priv->mm.stolen_base + compressed_llb->start);
617 }
618
619 DRM_DEBUG_KMS("reserved %llu bytes of contiguous stolen space for FBC, threshold: %d\n",
620 fbc->compressed_fb.size, fbc->threshold);
621
622 return 0;
623
624 err_fb:
625 kfree(compressed_llb);
626 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
627 err_llb:
628 pr_info_once("drm: not enough stolen space for compressed buffer (need %d more bytes), disabling. Hint: you may be able to increase stolen memory size in the BIOS to avoid this.\n", size);
629 return -ENOSPC;
630 }
631
632 static void __intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
633 {
634 struct intel_fbc *fbc = &dev_priv->fbc;
635
636 if (drm_mm_node_allocated(&fbc->compressed_fb))
637 i915_gem_stolen_remove_node(dev_priv, &fbc->compressed_fb);
638
639 if (fbc->compressed_llb) {
640 i915_gem_stolen_remove_node(dev_priv, fbc->compressed_llb);
641 kfree(fbc->compressed_llb);
642 }
643 }
644
645 void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv)
646 {
647 struct intel_fbc *fbc = &dev_priv->fbc;
648
649 if (!fbc_supported(dev_priv))
650 return;
651
652 mutex_lock(&fbc->lock);
653 __intel_fbc_cleanup_cfb(dev_priv);
654 mutex_unlock(&fbc->lock);
655 }
656
657 static bool stride_is_valid(struct drm_i915_private *dev_priv,
658 unsigned int stride)
659 {
660 /* These should have been caught earlier. */
661 WARN_ON(stride < 512);
662 WARN_ON((stride & (64 - 1)) != 0);
663
664 /* Below are the additional FBC restrictions. */
665
666 if (IS_GEN2(dev_priv) || IS_GEN3(dev_priv))
667 return stride == 4096 || stride == 8192;
668
669 if (IS_GEN4(dev_priv) && !IS_G4X(dev_priv) && stride < 2048)
670 return false;
671
672 if (stride > 16384)
673 return false;
674
675 return true;
676 }
677
678 static bool pixel_format_is_valid(struct drm_i915_private *dev_priv,
679 uint32_t pixel_format)
680 {
681 switch (pixel_format) {
682 case DRM_FORMAT_XRGB8888:
683 case DRM_FORMAT_XBGR8888:
684 return true;
685 case DRM_FORMAT_XRGB1555:
686 case DRM_FORMAT_RGB565:
687 /* 16bpp not supported on gen2 */
688 if (IS_GEN2(dev_priv))
689 return false;
690 /* WaFbcOnly1to1Ratio:ctg */
691 if (IS_G4X(dev_priv))
692 return false;
693 return true;
694 default:
695 return false;
696 }
697 }
698
699 /*
700 * For some reason, the hardware tracking starts looking at whatever we
701 * programmed as the display plane base address register. It does not look at
702 * the X and Y offset registers. That's why we look at the crtc->adjusted{x,y}
703 * variables instead of just looking at the pipe/plane size.
704 */
705 static bool intel_fbc_hw_tracking_covers_screen(struct intel_crtc *crtc)
706 {
707 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
708 struct intel_fbc *fbc = &dev_priv->fbc;
709 unsigned int effective_w, effective_h, max_w, max_h;
710
711 if (INTEL_INFO(dev_priv)->gen >= 8 || IS_HASWELL(dev_priv)) {
712 max_w = 4096;
713 max_h = 4096;
714 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
715 max_w = 4096;
716 max_h = 2048;
717 } else {
718 max_w = 2048;
719 max_h = 1536;
720 }
721
722 intel_fbc_get_plane_source_size(&fbc->state_cache, &effective_w,
723 &effective_h);
724 effective_w += crtc->adjusted_x;
725 effective_h += crtc->adjusted_y;
726
727 return effective_w <= max_w && effective_h <= max_h;
728 }
729
730 /* XXX replace me when we have VMA tracking for intel_plane_state */
731 static int get_fence_id(struct drm_framebuffer *fb)
732 {
733 struct i915_vma *vma = i915_gem_object_to_ggtt(intel_fb_obj(fb), NULL);
734
735 return vma && vma->fence ? vma->fence->id : I915_FENCE_REG_NONE;
736 }
737
738 static void intel_fbc_update_state_cache(struct intel_crtc *crtc,
739 struct intel_crtc_state *crtc_state,
740 struct intel_plane_state *plane_state)
741 {
742 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
743 struct intel_fbc *fbc = &dev_priv->fbc;
744 struct intel_fbc_state_cache *cache = &fbc->state_cache;
745 struct drm_framebuffer *fb = plane_state->base.fb;
746 struct drm_i915_gem_object *obj;
747
748 cache->crtc.mode_flags = crtc_state->base.adjusted_mode.flags;
749 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
750 cache->crtc.hsw_bdw_pixel_rate =
751 ilk_pipe_pixel_rate(crtc_state);
752
753 cache->plane.rotation = plane_state->base.rotation;
754 cache->plane.src_w = drm_rect_width(&plane_state->base.src) >> 16;
755 cache->plane.src_h = drm_rect_height(&plane_state->base.src) >> 16;
756 cache->plane.visible = plane_state->base.visible;
757
758 if (!cache->plane.visible)
759 return;
760
761 obj = intel_fb_obj(fb);
762
763 /* FIXME: We lack the proper locking here, so only run this on the
764 * platforms that need. */
765 if (IS_GEN(dev_priv, 5, 6))
766 cache->fb.ilk_ggtt_offset = i915_gem_object_ggtt_offset(obj, NULL);
767 cache->fb.pixel_format = fb->pixel_format;
768 cache->fb.stride = fb->pitches[0];
769 cache->fb.fence_reg = get_fence_id(fb);
770 cache->fb.tiling_mode = i915_gem_object_get_tiling(obj);
771 }
772
773 static bool intel_fbc_can_activate(struct intel_crtc *crtc)
774 {
775 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
776 struct intel_fbc *fbc = &dev_priv->fbc;
777 struct intel_fbc_state_cache *cache = &fbc->state_cache;
778
779 /* We don't need to use a state cache here since this information is
780 * global for all CRTC.
781 */
782 if (fbc->underrun_detected) {
783 fbc->no_fbc_reason = "underrun detected";
784 return false;
785 }
786
787 if (!cache->plane.visible) {
788 fbc->no_fbc_reason = "primary plane not visible";
789 return false;
790 }
791
792 if ((cache->crtc.mode_flags & DRM_MODE_FLAG_INTERLACE) ||
793 (cache->crtc.mode_flags & DRM_MODE_FLAG_DBLSCAN)) {
794 fbc->no_fbc_reason = "incompatible mode";
795 return false;
796 }
797
798 if (!intel_fbc_hw_tracking_covers_screen(crtc)) {
799 fbc->no_fbc_reason = "mode too large for compression";
800 return false;
801 }
802
803 /* The use of a CPU fence is mandatory in order to detect writes
804 * by the CPU to the scanout and trigger updates to the FBC.
805 *
806 * Note that is possible for a tiled surface to be unmappable (and
807 * so have no fence associated with it) due to aperture constaints
808 * at the time of pinning.
809 */
810 if (cache->fb.tiling_mode != I915_TILING_X ||
811 cache->fb.fence_reg == I915_FENCE_REG_NONE) {
812 fbc->no_fbc_reason = "framebuffer not tiled or fenced";
813 return false;
814 }
815 if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_G4X(dev_priv) &&
816 cache->plane.rotation != DRM_ROTATE_0) {
817 fbc->no_fbc_reason = "rotation unsupported";
818 return false;
819 }
820
821 if (!stride_is_valid(dev_priv, cache->fb.stride)) {
822 fbc->no_fbc_reason = "framebuffer stride not supported";
823 return false;
824 }
825
826 if (!pixel_format_is_valid(dev_priv, cache->fb.pixel_format)) {
827 fbc->no_fbc_reason = "pixel format is invalid";
828 return false;
829 }
830
831 /* WaFbcExceedCdClockThreshold:hsw,bdw */
832 if ((IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) &&
833 cache->crtc.hsw_bdw_pixel_rate >= dev_priv->cdclk_freq * 95 / 100) {
834 fbc->no_fbc_reason = "pixel rate is too big";
835 return false;
836 }
837
838 /* It is possible for the required CFB size change without a
839 * crtc->disable + crtc->enable since it is possible to change the
840 * stride without triggering a full modeset. Since we try to
841 * over-allocate the CFB, there's a chance we may keep FBC enabled even
842 * if this happens, but if we exceed the current CFB size we'll have to
843 * disable FBC. Notice that it would be possible to disable FBC, wait
844 * for a frame, free the stolen node, then try to reenable FBC in case
845 * we didn't get any invalidate/deactivate calls, but this would require
846 * a lot of tracking just for a specific case. If we conclude it's an
847 * important case, we can implement it later. */
848 if (intel_fbc_calculate_cfb_size(dev_priv, &fbc->state_cache) >
849 fbc->compressed_fb.size * fbc->threshold) {
850 fbc->no_fbc_reason = "CFB requirements changed";
851 return false;
852 }
853
854 return true;
855 }
856
857 static bool intel_fbc_can_choose(struct intel_crtc *crtc)
858 {
859 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
860 struct intel_fbc *fbc = &dev_priv->fbc;
861
862 if (intel_vgpu_active(dev_priv)) {
863 fbc->no_fbc_reason = "VGPU is active";
864 return false;
865 }
866
867 if (!i915.enable_fbc) {
868 fbc->no_fbc_reason = "disabled per module param or by default";
869 return false;
870 }
871
872 if (fbc->underrun_detected) {
873 fbc->no_fbc_reason = "underrun detected";
874 return false;
875 }
876
877 if (fbc_on_pipe_a_only(dev_priv) && crtc->pipe != PIPE_A) {
878 fbc->no_fbc_reason = "no enabled pipes can have FBC";
879 return false;
880 }
881
882 if (fbc_on_plane_a_only(dev_priv) && crtc->plane != PLANE_A) {
883 fbc->no_fbc_reason = "no enabled planes can have FBC";
884 return false;
885 }
886
887 return true;
888 }
889
890 static void intel_fbc_get_reg_params(struct intel_crtc *crtc,
891 struct intel_fbc_reg_params *params)
892 {
893 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
894 struct intel_fbc *fbc = &dev_priv->fbc;
895 struct intel_fbc_state_cache *cache = &fbc->state_cache;
896
897 /* Since all our fields are integer types, use memset here so the
898 * comparison function can rely on memcmp because the padding will be
899 * zero. */
900 memset(params, 0, sizeof(*params));
901
902 params->crtc.pipe = crtc->pipe;
903 params->crtc.plane = crtc->plane;
904 params->crtc.fence_y_offset = get_crtc_fence_y_offset(crtc);
905
906 params->fb.pixel_format = cache->fb.pixel_format;
907 params->fb.stride = cache->fb.stride;
908 params->fb.fence_reg = cache->fb.fence_reg;
909
910 params->cfb_size = intel_fbc_calculate_cfb_size(dev_priv, cache);
911
912 params->fb.ggtt_offset = cache->fb.ilk_ggtt_offset;
913 }
914
915 static bool intel_fbc_reg_params_equal(struct intel_fbc_reg_params *params1,
916 struct intel_fbc_reg_params *params2)
917 {
918 /* We can use this since intel_fbc_get_reg_params() does a memset. */
919 return memcmp(params1, params2, sizeof(*params1)) == 0;
920 }
921
922 void intel_fbc_pre_update(struct intel_crtc *crtc,
923 struct intel_crtc_state *crtc_state,
924 struct intel_plane_state *plane_state)
925 {
926 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
927 struct intel_fbc *fbc = &dev_priv->fbc;
928
929 if (!fbc_supported(dev_priv))
930 return;
931
932 mutex_lock(&fbc->lock);
933
934 if (!multiple_pipes_ok(crtc, plane_state)) {
935 fbc->no_fbc_reason = "more than one pipe active";
936 goto deactivate;
937 }
938
939 if (!fbc->enabled || fbc->crtc != crtc)
940 goto unlock;
941
942 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
943
944 deactivate:
945 intel_fbc_deactivate(dev_priv);
946 unlock:
947 mutex_unlock(&fbc->lock);
948 }
949
950 static void __intel_fbc_post_update(struct intel_crtc *crtc)
951 {
952 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
953 struct intel_fbc *fbc = &dev_priv->fbc;
954 struct intel_fbc_reg_params old_params;
955
956 WARN_ON(!mutex_is_locked(&fbc->lock));
957
958 if (!fbc->enabled || fbc->crtc != crtc)
959 return;
960
961 if (!intel_fbc_can_activate(crtc)) {
962 WARN_ON(fbc->active);
963 return;
964 }
965
966 old_params = fbc->params;
967 intel_fbc_get_reg_params(crtc, &fbc->params);
968
969 /* If the scanout has not changed, don't modify the FBC settings.
970 * Note that we make the fundamental assumption that the fb->obj
971 * cannot be unpinned (and have its GTT offset and fence revoked)
972 * without first being decoupled from the scanout and FBC disabled.
973 */
974 if (fbc->active &&
975 intel_fbc_reg_params_equal(&old_params, &fbc->params))
976 return;
977
978 intel_fbc_deactivate(dev_priv);
979 intel_fbc_schedule_activation(crtc);
980 fbc->no_fbc_reason = "FBC enabled (active or scheduled)";
981 }
982
983 void intel_fbc_post_update(struct intel_crtc *crtc)
984 {
985 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
986 struct intel_fbc *fbc = &dev_priv->fbc;
987
988 if (!fbc_supported(dev_priv))
989 return;
990
991 mutex_lock(&fbc->lock);
992 __intel_fbc_post_update(crtc);
993 mutex_unlock(&fbc->lock);
994 }
995
996 static unsigned int intel_fbc_get_frontbuffer_bit(struct intel_fbc *fbc)
997 {
998 if (fbc->enabled)
999 return to_intel_plane(fbc->crtc->base.primary)->frontbuffer_bit;
1000 else
1001 return fbc->possible_framebuffer_bits;
1002 }
1003
1004 void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1005 unsigned int frontbuffer_bits,
1006 enum fb_op_origin origin)
1007 {
1008 struct intel_fbc *fbc = &dev_priv->fbc;
1009
1010 if (!fbc_supported(dev_priv))
1011 return;
1012
1013 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
1014 return;
1015
1016 mutex_lock(&fbc->lock);
1017
1018 fbc->busy_bits |= intel_fbc_get_frontbuffer_bit(fbc) & frontbuffer_bits;
1019
1020 if (fbc->enabled && fbc->busy_bits)
1021 intel_fbc_deactivate(dev_priv);
1022
1023 mutex_unlock(&fbc->lock);
1024 }
1025
1026 void intel_fbc_flush(struct drm_i915_private *dev_priv,
1027 unsigned int frontbuffer_bits, enum fb_op_origin origin)
1028 {
1029 struct intel_fbc *fbc = &dev_priv->fbc;
1030
1031 if (!fbc_supported(dev_priv))
1032 return;
1033
1034 mutex_lock(&fbc->lock);
1035
1036 fbc->busy_bits &= ~frontbuffer_bits;
1037
1038 if (origin == ORIGIN_GTT || origin == ORIGIN_FLIP)
1039 goto out;
1040
1041 if (!fbc->busy_bits && fbc->enabled &&
1042 (frontbuffer_bits & intel_fbc_get_frontbuffer_bit(fbc))) {
1043 if (fbc->active)
1044 intel_fbc_recompress(dev_priv);
1045 else
1046 __intel_fbc_post_update(fbc->crtc);
1047 }
1048
1049 out:
1050 mutex_unlock(&fbc->lock);
1051 }
1052
1053 /**
1054 * intel_fbc_choose_crtc - select a CRTC to enable FBC on
1055 * @dev_priv: i915 device instance
1056 * @state: the atomic state structure
1057 *
1058 * This function looks at the proposed state for CRTCs and planes, then chooses
1059 * which pipe is going to have FBC by setting intel_crtc_state->enable_fbc to
1060 * true.
1061 *
1062 * Later, intel_fbc_enable is going to look for state->enable_fbc and then maybe
1063 * enable FBC for the chosen CRTC. If it does, it will set dev_priv->fbc.crtc.
1064 */
1065 void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1066 struct drm_atomic_state *state)
1067 {
1068 struct intel_fbc *fbc = &dev_priv->fbc;
1069 struct drm_crtc *crtc;
1070 struct drm_crtc_state *crtc_state;
1071 struct drm_plane *plane;
1072 struct drm_plane_state *plane_state;
1073 bool fbc_crtc_present = false;
1074 int i, j;
1075
1076 mutex_lock(&fbc->lock);
1077
1078 for_each_crtc_in_state(state, crtc, crtc_state, i) {
1079 if (fbc->crtc == to_intel_crtc(crtc)) {
1080 fbc_crtc_present = true;
1081 break;
1082 }
1083 }
1084 /* This atomic commit doesn't involve the CRTC currently tied to FBC. */
1085 if (!fbc_crtc_present && fbc->crtc != NULL)
1086 goto out;
1087
1088 /* Simply choose the first CRTC that is compatible and has a visible
1089 * plane. We could go for fancier schemes such as checking the plane
1090 * size, but this would just affect the few platforms that don't tie FBC
1091 * to pipe or plane A. */
1092 for_each_plane_in_state(state, plane, plane_state, i) {
1093 struct intel_plane_state *intel_plane_state =
1094 to_intel_plane_state(plane_state);
1095
1096 if (!intel_plane_state->base.visible)
1097 continue;
1098
1099 for_each_crtc_in_state(state, crtc, crtc_state, j) {
1100 struct intel_crtc_state *intel_crtc_state =
1101 to_intel_crtc_state(crtc_state);
1102
1103 if (plane_state->crtc != crtc)
1104 continue;
1105
1106 if (!intel_fbc_can_choose(to_intel_crtc(crtc)))
1107 break;
1108
1109 intel_crtc_state->enable_fbc = true;
1110 goto out;
1111 }
1112 }
1113
1114 out:
1115 mutex_unlock(&fbc->lock);
1116 }
1117
1118 /**
1119 * intel_fbc_enable: tries to enable FBC on the CRTC
1120 * @crtc: the CRTC
1121 * @crtc_state: corresponding &drm_crtc_state for @crtc
1122 * @plane_state: corresponding &drm_plane_state for the primary plane of @crtc
1123 *
1124 * This function checks if the given CRTC was chosen for FBC, then enables it if
1125 * possible. Notice that it doesn't activate FBC. It is valid to call
1126 * intel_fbc_enable multiple times for the same pipe without an
1127 * intel_fbc_disable in the middle, as long as it is deactivated.
1128 */
1129 void intel_fbc_enable(struct intel_crtc *crtc,
1130 struct intel_crtc_state *crtc_state,
1131 struct intel_plane_state *plane_state)
1132 {
1133 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1134 struct intel_fbc *fbc = &dev_priv->fbc;
1135
1136 if (!fbc_supported(dev_priv))
1137 return;
1138
1139 mutex_lock(&fbc->lock);
1140
1141 if (fbc->enabled) {
1142 WARN_ON(fbc->crtc == NULL);
1143 if (fbc->crtc == crtc) {
1144 WARN_ON(!crtc_state->enable_fbc);
1145 WARN_ON(fbc->active);
1146 }
1147 goto out;
1148 }
1149
1150 if (!crtc_state->enable_fbc)
1151 goto out;
1152
1153 WARN_ON(fbc->active);
1154 WARN_ON(fbc->crtc != NULL);
1155
1156 intel_fbc_update_state_cache(crtc, crtc_state, plane_state);
1157 if (intel_fbc_alloc_cfb(crtc)) {
1158 fbc->no_fbc_reason = "not enough stolen memory";
1159 goto out;
1160 }
1161
1162 DRM_DEBUG_KMS("Enabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1163 fbc->no_fbc_reason = "FBC enabled but not active yet\n";
1164
1165 fbc->enabled = true;
1166 fbc->crtc = crtc;
1167 out:
1168 mutex_unlock(&fbc->lock);
1169 }
1170
1171 /**
1172 * __intel_fbc_disable - disable FBC
1173 * @dev_priv: i915 device instance
1174 *
1175 * This is the low level function that actually disables FBC. Callers should
1176 * grab the FBC lock.
1177 */
1178 static void __intel_fbc_disable(struct drm_i915_private *dev_priv)
1179 {
1180 struct intel_fbc *fbc = &dev_priv->fbc;
1181 struct intel_crtc *crtc = fbc->crtc;
1182
1183 WARN_ON(!mutex_is_locked(&fbc->lock));
1184 WARN_ON(!fbc->enabled);
1185 WARN_ON(fbc->active);
1186 WARN_ON(crtc->active);
1187
1188 DRM_DEBUG_KMS("Disabling FBC on pipe %c\n", pipe_name(crtc->pipe));
1189
1190 __intel_fbc_cleanup_cfb(dev_priv);
1191
1192 fbc->enabled = false;
1193 fbc->crtc = NULL;
1194 }
1195
1196 /**
1197 * intel_fbc_disable - disable FBC if it's associated with crtc
1198 * @crtc: the CRTC
1199 *
1200 * This function disables FBC if it's associated with the provided CRTC.
1201 */
1202 void intel_fbc_disable(struct intel_crtc *crtc)
1203 {
1204 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
1205 struct intel_fbc *fbc = &dev_priv->fbc;
1206
1207 if (!fbc_supported(dev_priv))
1208 return;
1209
1210 mutex_lock(&fbc->lock);
1211 if (fbc->crtc == crtc)
1212 __intel_fbc_disable(dev_priv);
1213 mutex_unlock(&fbc->lock);
1214
1215 cancel_work_sync(&fbc->work.work);
1216 }
1217
1218 /**
1219 * intel_fbc_global_disable - globally disable FBC
1220 * @dev_priv: i915 device instance
1221 *
1222 * This function disables FBC regardless of which CRTC is associated with it.
1223 */
1224 void intel_fbc_global_disable(struct drm_i915_private *dev_priv)
1225 {
1226 struct intel_fbc *fbc = &dev_priv->fbc;
1227
1228 if (!fbc_supported(dev_priv))
1229 return;
1230
1231 mutex_lock(&fbc->lock);
1232 if (fbc->enabled)
1233 __intel_fbc_disable(dev_priv);
1234 mutex_unlock(&fbc->lock);
1235
1236 cancel_work_sync(&fbc->work.work);
1237 }
1238
1239 static void intel_fbc_underrun_work_fn(struct work_struct *work)
1240 {
1241 struct drm_i915_private *dev_priv =
1242 container_of(work, struct drm_i915_private, fbc.underrun_work);
1243 struct intel_fbc *fbc = &dev_priv->fbc;
1244
1245 mutex_lock(&fbc->lock);
1246
1247 /* Maybe we were scheduled twice. */
1248 if (fbc->underrun_detected)
1249 goto out;
1250
1251 DRM_DEBUG_KMS("Disabling FBC due to FIFO underrun.\n");
1252 fbc->underrun_detected = true;
1253
1254 intel_fbc_deactivate(dev_priv);
1255 out:
1256 mutex_unlock(&fbc->lock);
1257 }
1258
1259 /**
1260 * intel_fbc_handle_fifo_underrun_irq - disable FBC when we get a FIFO underrun
1261 * @dev_priv: i915 device instance
1262 *
1263 * Without FBC, most underruns are harmless and don't really cause too many
1264 * problems, except for an annoying message on dmesg. With FBC, underruns can
1265 * become black screens or even worse, especially when paired with bad
1266 * watermarks. So in order for us to be on the safe side, completely disable FBC
1267 * in case we ever detect a FIFO underrun on any pipe. An underrun on any pipe
1268 * already suggests that watermarks may be bad, so try to be as safe as
1269 * possible.
1270 *
1271 * This function is called from the IRQ handler.
1272 */
1273 void intel_fbc_handle_fifo_underrun_irq(struct drm_i915_private *dev_priv)
1274 {
1275 struct intel_fbc *fbc = &dev_priv->fbc;
1276
1277 if (!fbc_supported(dev_priv))
1278 return;
1279
1280 /* There's no guarantee that underrun_detected won't be set to true
1281 * right after this check and before the work is scheduled, but that's
1282 * not a problem since we'll check it again under the work function
1283 * while FBC is locked. This check here is just to prevent us from
1284 * unnecessarily scheduling the work, and it relies on the fact that we
1285 * never switch underrun_detect back to false after it's true. */
1286 if (READ_ONCE(fbc->underrun_detected))
1287 return;
1288
1289 schedule_work(&fbc->underrun_work);
1290 }
1291
1292 /**
1293 * intel_fbc_init_pipe_state - initialize FBC's CRTC visibility tracking
1294 * @dev_priv: i915 device instance
1295 *
1296 * The FBC code needs to track CRTC visibility since the older platforms can't
1297 * have FBC enabled while multiple pipes are used. This function does the
1298 * initial setup at driver load to make sure FBC is matching the real hardware.
1299 */
1300 void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv)
1301 {
1302 struct intel_crtc *crtc;
1303
1304 /* Don't even bother tracking anything if we don't need. */
1305 if (!no_fbc_on_multiple_pipes(dev_priv))
1306 return;
1307
1308 for_each_intel_crtc(&dev_priv->drm, crtc)
1309 if (intel_crtc_active(&crtc->base) &&
1310 to_intel_plane_state(crtc->base.primary->state)->base.visible)
1311 dev_priv->fbc.visible_pipes_mask |= (1 << crtc->pipe);
1312 }
1313
1314 /*
1315 * The DDX driver changes its behavior depending on the value it reads from
1316 * i915.enable_fbc, so sanitize it by translating the default value into either
1317 * 0 or 1 in order to allow it to know what's going on.
1318 *
1319 * Notice that this is done at driver initialization and we still allow user
1320 * space to change the value during runtime without sanitizing it again. IGT
1321 * relies on being able to change i915.enable_fbc at runtime.
1322 */
1323 static int intel_sanitize_fbc_option(struct drm_i915_private *dev_priv)
1324 {
1325 if (i915.enable_fbc >= 0)
1326 return !!i915.enable_fbc;
1327
1328 if (!HAS_FBC(dev_priv))
1329 return 0;
1330
1331 if (IS_BROADWELL(dev_priv))
1332 return 1;
1333
1334 return 0;
1335 }
1336
1337 static bool need_fbc_vtd_wa(struct drm_i915_private *dev_priv)
1338 {
1339 #ifdef CONFIG_INTEL_IOMMU
1340 /* WaFbcTurnOffFbcWhenHyperVisorIsUsed:skl,bxt */
1341 if (intel_iommu_gfx_mapped &&
1342 (IS_SKYLAKE(dev_priv) || IS_BROXTON(dev_priv))) {
1343 DRM_INFO("Disabling framebuffer compression (FBC) to prevent screen flicker with VT-d enabled\n");
1344 return true;
1345 }
1346 #endif
1347
1348 return false;
1349 }
1350
1351 /**
1352 * intel_fbc_init - Initialize FBC
1353 * @dev_priv: the i915 device
1354 *
1355 * This function might be called during PM init process.
1356 */
1357 void intel_fbc_init(struct drm_i915_private *dev_priv)
1358 {
1359 struct intel_fbc *fbc = &dev_priv->fbc;
1360 enum pipe pipe;
1361
1362 INIT_WORK(&fbc->work.work, intel_fbc_work_fn);
1363 INIT_WORK(&fbc->underrun_work, intel_fbc_underrun_work_fn);
1364 mutex_init(&fbc->lock);
1365 fbc->enabled = false;
1366 fbc->active = false;
1367 fbc->work.scheduled = false;
1368
1369 if (need_fbc_vtd_wa(dev_priv))
1370 mkwrite_device_info(dev_priv)->has_fbc = false;
1371
1372 i915.enable_fbc = intel_sanitize_fbc_option(dev_priv);
1373 DRM_DEBUG_KMS("Sanitized enable_fbc value: %d\n", i915.enable_fbc);
1374
1375 if (!HAS_FBC(dev_priv)) {
1376 fbc->no_fbc_reason = "unsupported by this chipset";
1377 return;
1378 }
1379
1380 for_each_pipe(dev_priv, pipe) {
1381 fbc->possible_framebuffer_bits |=
1382 INTEL_FRONTBUFFER_PRIMARY(pipe);
1383
1384 if (fbc_on_pipe_a_only(dev_priv))
1385 break;
1386 }
1387
1388 /* This value was pulled out of someone's hat */
1389 if (INTEL_INFO(dev_priv)->gen <= 4 && !IS_GM45(dev_priv))
1390 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
1391
1392 /* We still don't have any sort of hardware state readout for FBC, so
1393 * deactivate it in case the BIOS activated it to make sure software
1394 * matches the hardware state. */
1395 if (intel_fbc_hw_is_active(dev_priv))
1396 intel_fbc_hw_deactivate(dev_priv);
1397 }