]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - drivers/gpu/drm/i915/intel_panel.c
spi: cadence: Init HW after reading devicetree attributes
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / i915 / intel_panel.c
1 /*
2 * Copyright © 2006-2010 Intel Corporation
3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Dave Airlie <airlied@linux.ie>
27 * Jesse Barnes <jesse.barnes@intel.com>
28 * Chris Wilson <chris@chris-wilson.co.uk>
29 */
30
31 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
32
33 #include <linux/moduleparam.h>
34 #include "intel_drv.h"
35
36 void
37 intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
38 struct drm_display_mode *adjusted_mode)
39 {
40 drm_mode_copy(adjusted_mode, fixed_mode);
41
42 drm_mode_set_crtcinfo(adjusted_mode, 0);
43 }
44
45 /**
46 * intel_find_panel_downclock - find the reduced downclock for LVDS in EDID
47 * @dev: drm device
48 * @fixed_mode : panel native mode
49 * @connector: LVDS/eDP connector
50 *
51 * Return downclock_avail
52 * Find the reduced downclock for LVDS/eDP in EDID.
53 */
54 struct drm_display_mode *
55 intel_find_panel_downclock(struct drm_device *dev,
56 struct drm_display_mode *fixed_mode,
57 struct drm_connector *connector)
58 {
59 struct drm_display_mode *scan, *tmp_mode;
60 int temp_downclock;
61
62 temp_downclock = fixed_mode->clock;
63 tmp_mode = NULL;
64
65 list_for_each_entry(scan, &connector->probed_modes, head) {
66 /*
67 * If one mode has the same resolution with the fixed_panel
68 * mode while they have the different refresh rate, it means
69 * that the reduced downclock is found. In such
70 * case we can set the different FPx0/1 to dynamically select
71 * between low and high frequency.
72 */
73 if (scan->hdisplay == fixed_mode->hdisplay &&
74 scan->hsync_start == fixed_mode->hsync_start &&
75 scan->hsync_end == fixed_mode->hsync_end &&
76 scan->htotal == fixed_mode->htotal &&
77 scan->vdisplay == fixed_mode->vdisplay &&
78 scan->vsync_start == fixed_mode->vsync_start &&
79 scan->vsync_end == fixed_mode->vsync_end &&
80 scan->vtotal == fixed_mode->vtotal) {
81 if (scan->clock < temp_downclock) {
82 /*
83 * The downclock is already found. But we
84 * expect to find the lower downclock.
85 */
86 temp_downclock = scan->clock;
87 tmp_mode = scan;
88 }
89 }
90 }
91
92 if (temp_downclock < fixed_mode->clock)
93 return drm_mode_duplicate(dev, tmp_mode);
94 else
95 return NULL;
96 }
97
98 /* adjusted_mode has been preset to be the panel's fixed mode */
99 void
100 intel_pch_panel_fitting(struct intel_crtc *intel_crtc,
101 struct intel_crtc_config *pipe_config,
102 int fitting_mode)
103 {
104 struct drm_display_mode *adjusted_mode;
105 int x, y, width, height;
106
107 adjusted_mode = &pipe_config->adjusted_mode;
108
109 x = y = width = height = 0;
110
111 /* Native modes don't need fitting */
112 if (adjusted_mode->hdisplay == pipe_config->pipe_src_w &&
113 adjusted_mode->vdisplay == pipe_config->pipe_src_h)
114 goto done;
115
116 switch (fitting_mode) {
117 case DRM_MODE_SCALE_CENTER:
118 width = pipe_config->pipe_src_w;
119 height = pipe_config->pipe_src_h;
120 x = (adjusted_mode->hdisplay - width + 1)/2;
121 y = (adjusted_mode->vdisplay - height + 1)/2;
122 break;
123
124 case DRM_MODE_SCALE_ASPECT:
125 /* Scale but preserve the aspect ratio */
126 {
127 u32 scaled_width = adjusted_mode->hdisplay
128 * pipe_config->pipe_src_h;
129 u32 scaled_height = pipe_config->pipe_src_w
130 * adjusted_mode->vdisplay;
131 if (scaled_width > scaled_height) { /* pillar */
132 width = scaled_height / pipe_config->pipe_src_h;
133 if (width & 1)
134 width++;
135 x = (adjusted_mode->hdisplay - width + 1) / 2;
136 y = 0;
137 height = adjusted_mode->vdisplay;
138 } else if (scaled_width < scaled_height) { /* letter */
139 height = scaled_width / pipe_config->pipe_src_w;
140 if (height & 1)
141 height++;
142 y = (adjusted_mode->vdisplay - height + 1) / 2;
143 x = 0;
144 width = adjusted_mode->hdisplay;
145 } else {
146 x = y = 0;
147 width = adjusted_mode->hdisplay;
148 height = adjusted_mode->vdisplay;
149 }
150 }
151 break;
152
153 case DRM_MODE_SCALE_FULLSCREEN:
154 x = y = 0;
155 width = adjusted_mode->hdisplay;
156 height = adjusted_mode->vdisplay;
157 break;
158
159 default:
160 WARN(1, "bad panel fit mode: %d\n", fitting_mode);
161 return;
162 }
163
164 done:
165 pipe_config->pch_pfit.pos = (x << 16) | y;
166 pipe_config->pch_pfit.size = (width << 16) | height;
167 pipe_config->pch_pfit.enabled = pipe_config->pch_pfit.size != 0;
168 }
169
170 static void
171 centre_horizontally(struct drm_display_mode *mode,
172 int width)
173 {
174 u32 border, sync_pos, blank_width, sync_width;
175
176 /* keep the hsync and hblank widths constant */
177 sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
178 blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
179 sync_pos = (blank_width - sync_width + 1) / 2;
180
181 border = (mode->hdisplay - width + 1) / 2;
182 border += border & 1; /* make the border even */
183
184 mode->crtc_hdisplay = width;
185 mode->crtc_hblank_start = width + border;
186 mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
187
188 mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
189 mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
190 }
191
192 static void
193 centre_vertically(struct drm_display_mode *mode,
194 int height)
195 {
196 u32 border, sync_pos, blank_width, sync_width;
197
198 /* keep the vsync and vblank widths constant */
199 sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
200 blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
201 sync_pos = (blank_width - sync_width + 1) / 2;
202
203 border = (mode->vdisplay - height + 1) / 2;
204
205 mode->crtc_vdisplay = height;
206 mode->crtc_vblank_start = height + border;
207 mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
208
209 mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
210 mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
211 }
212
213 static inline u32 panel_fitter_scaling(u32 source, u32 target)
214 {
215 /*
216 * Floating point operation is not supported. So the FACTOR
217 * is defined, which can avoid the floating point computation
218 * when calculating the panel ratio.
219 */
220 #define ACCURACY 12
221 #define FACTOR (1 << ACCURACY)
222 u32 ratio = source * FACTOR / target;
223 return (FACTOR * ratio + FACTOR/2) / FACTOR;
224 }
225
226 static void i965_scale_aspect(struct intel_crtc_config *pipe_config,
227 u32 *pfit_control)
228 {
229 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
230 u32 scaled_width = adjusted_mode->hdisplay *
231 pipe_config->pipe_src_h;
232 u32 scaled_height = pipe_config->pipe_src_w *
233 adjusted_mode->vdisplay;
234
235 /* 965+ is easy, it does everything in hw */
236 if (scaled_width > scaled_height)
237 *pfit_control |= PFIT_ENABLE |
238 PFIT_SCALING_PILLAR;
239 else if (scaled_width < scaled_height)
240 *pfit_control |= PFIT_ENABLE |
241 PFIT_SCALING_LETTER;
242 else if (adjusted_mode->hdisplay != pipe_config->pipe_src_w)
243 *pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
244 }
245
246 static void i9xx_scale_aspect(struct intel_crtc_config *pipe_config,
247 u32 *pfit_control, u32 *pfit_pgm_ratios,
248 u32 *border)
249 {
250 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
251 u32 scaled_width = adjusted_mode->hdisplay *
252 pipe_config->pipe_src_h;
253 u32 scaled_height = pipe_config->pipe_src_w *
254 adjusted_mode->vdisplay;
255 u32 bits;
256
257 /*
258 * For earlier chips we have to calculate the scaling
259 * ratio by hand and program it into the
260 * PFIT_PGM_RATIO register
261 */
262 if (scaled_width > scaled_height) { /* pillar */
263 centre_horizontally(adjusted_mode,
264 scaled_height /
265 pipe_config->pipe_src_h);
266
267 *border = LVDS_BORDER_ENABLE;
268 if (pipe_config->pipe_src_h != adjusted_mode->vdisplay) {
269 bits = panel_fitter_scaling(pipe_config->pipe_src_h,
270 adjusted_mode->vdisplay);
271
272 *pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
273 bits << PFIT_VERT_SCALE_SHIFT);
274 *pfit_control |= (PFIT_ENABLE |
275 VERT_INTERP_BILINEAR |
276 HORIZ_INTERP_BILINEAR);
277 }
278 } else if (scaled_width < scaled_height) { /* letter */
279 centre_vertically(adjusted_mode,
280 scaled_width /
281 pipe_config->pipe_src_w);
282
283 *border = LVDS_BORDER_ENABLE;
284 if (pipe_config->pipe_src_w != adjusted_mode->hdisplay) {
285 bits = panel_fitter_scaling(pipe_config->pipe_src_w,
286 adjusted_mode->hdisplay);
287
288 *pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
289 bits << PFIT_VERT_SCALE_SHIFT);
290 *pfit_control |= (PFIT_ENABLE |
291 VERT_INTERP_BILINEAR |
292 HORIZ_INTERP_BILINEAR);
293 }
294 } else {
295 /* Aspects match, Let hw scale both directions */
296 *pfit_control |= (PFIT_ENABLE |
297 VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
298 VERT_INTERP_BILINEAR |
299 HORIZ_INTERP_BILINEAR);
300 }
301 }
302
303 void intel_gmch_panel_fitting(struct intel_crtc *intel_crtc,
304 struct intel_crtc_config *pipe_config,
305 int fitting_mode)
306 {
307 struct drm_device *dev = intel_crtc->base.dev;
308 u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
309 struct drm_display_mode *adjusted_mode;
310
311 adjusted_mode = &pipe_config->adjusted_mode;
312
313 /* Native modes don't need fitting */
314 if (adjusted_mode->hdisplay == pipe_config->pipe_src_w &&
315 adjusted_mode->vdisplay == pipe_config->pipe_src_h)
316 goto out;
317
318 switch (fitting_mode) {
319 case DRM_MODE_SCALE_CENTER:
320 /*
321 * For centered modes, we have to calculate border widths &
322 * heights and modify the values programmed into the CRTC.
323 */
324 centre_horizontally(adjusted_mode, pipe_config->pipe_src_w);
325 centre_vertically(adjusted_mode, pipe_config->pipe_src_h);
326 border = LVDS_BORDER_ENABLE;
327 break;
328 case DRM_MODE_SCALE_ASPECT:
329 /* Scale but preserve the aspect ratio */
330 if (INTEL_INFO(dev)->gen >= 4)
331 i965_scale_aspect(pipe_config, &pfit_control);
332 else
333 i9xx_scale_aspect(pipe_config, &pfit_control,
334 &pfit_pgm_ratios, &border);
335 break;
336 case DRM_MODE_SCALE_FULLSCREEN:
337 /*
338 * Full scaling, even if it changes the aspect ratio.
339 * Fortunately this is all done for us in hw.
340 */
341 if (pipe_config->pipe_src_h != adjusted_mode->vdisplay ||
342 pipe_config->pipe_src_w != adjusted_mode->hdisplay) {
343 pfit_control |= PFIT_ENABLE;
344 if (INTEL_INFO(dev)->gen >= 4)
345 pfit_control |= PFIT_SCALING_AUTO;
346 else
347 pfit_control |= (VERT_AUTO_SCALE |
348 VERT_INTERP_BILINEAR |
349 HORIZ_AUTO_SCALE |
350 HORIZ_INTERP_BILINEAR);
351 }
352 break;
353 default:
354 WARN(1, "bad panel fit mode: %d\n", fitting_mode);
355 return;
356 }
357
358 /* 965+ wants fuzzy fitting */
359 /* FIXME: handle multiple panels by failing gracefully */
360 if (INTEL_INFO(dev)->gen >= 4)
361 pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
362 PFIT_FILTER_FUZZY);
363
364 out:
365 if ((pfit_control & PFIT_ENABLE) == 0) {
366 pfit_control = 0;
367 pfit_pgm_ratios = 0;
368 }
369
370 /* Make sure pre-965 set dither correctly for 18bpp panels. */
371 if (INTEL_INFO(dev)->gen < 4 && pipe_config->pipe_bpp == 18)
372 pfit_control |= PANEL_8TO6_DITHER_ENABLE;
373
374 pipe_config->gmch_pfit.control = pfit_control;
375 pipe_config->gmch_pfit.pgm_ratios = pfit_pgm_ratios;
376 pipe_config->gmch_pfit.lvds_border_bits = border;
377 }
378
379 enum drm_connector_status
380 intel_panel_detect(struct drm_device *dev)
381 {
382 struct drm_i915_private *dev_priv = dev->dev_private;
383
384 /* Assume that the BIOS does not lie through the OpRegion... */
385 if (!i915.panel_ignore_lid && dev_priv->opregion.lid_state) {
386 return ioread32(dev_priv->opregion.lid_state) & 0x1 ?
387 connector_status_connected :
388 connector_status_disconnected;
389 }
390
391 switch (i915.panel_ignore_lid) {
392 case -2:
393 return connector_status_connected;
394 case -1:
395 return connector_status_disconnected;
396 default:
397 return connector_status_unknown;
398 }
399 }
400
401 /**
402 * scale - scale values from one range to another
403 *
404 * @source_val: value in range [@source_min..@source_max]
405 *
406 * Return @source_val in range [@source_min..@source_max] scaled to range
407 * [@target_min..@target_max].
408 */
409 static uint32_t scale(uint32_t source_val,
410 uint32_t source_min, uint32_t source_max,
411 uint32_t target_min, uint32_t target_max)
412 {
413 uint64_t target_val;
414
415 WARN_ON(source_min > source_max);
416 WARN_ON(target_min > target_max);
417
418 /* defensive */
419 source_val = clamp(source_val, source_min, source_max);
420
421 /* avoid overflows */
422 target_val = (uint64_t)(source_val - source_min) *
423 (target_max - target_min);
424 do_div(target_val, source_max - source_min);
425 target_val += target_min;
426
427 return target_val;
428 }
429
430 /* Scale user_level in range [0..user_max] to [hw_min..hw_max]. */
431 static inline u32 scale_user_to_hw(struct intel_connector *connector,
432 u32 user_level, u32 user_max)
433 {
434 struct intel_panel *panel = &connector->panel;
435
436 return scale(user_level, 0, user_max,
437 panel->backlight.min, panel->backlight.max);
438 }
439
440 /* Scale user_level in range [0..user_max] to [0..hw_max], clamping the result
441 * to [hw_min..hw_max]. */
442 static inline u32 clamp_user_to_hw(struct intel_connector *connector,
443 u32 user_level, u32 user_max)
444 {
445 struct intel_panel *panel = &connector->panel;
446 u32 hw_level;
447
448 hw_level = scale(user_level, 0, user_max, 0, panel->backlight.max);
449 hw_level = clamp(hw_level, panel->backlight.min, panel->backlight.max);
450
451 return hw_level;
452 }
453
454 /* Scale hw_level in range [hw_min..hw_max] to [0..user_max]. */
455 static inline u32 scale_hw_to_user(struct intel_connector *connector,
456 u32 hw_level, u32 user_max)
457 {
458 struct intel_panel *panel = &connector->panel;
459
460 return scale(hw_level, panel->backlight.min, panel->backlight.max,
461 0, user_max);
462 }
463
464 static u32 intel_panel_compute_brightness(struct intel_connector *connector,
465 u32 val)
466 {
467 struct drm_device *dev = connector->base.dev;
468 struct drm_i915_private *dev_priv = dev->dev_private;
469 struct intel_panel *panel = &connector->panel;
470
471 WARN_ON(panel->backlight.max == 0);
472
473 if (i915.invert_brightness < 0)
474 return val;
475
476 if (i915.invert_brightness > 0 ||
477 dev_priv->quirks & QUIRK_INVERT_BRIGHTNESS) {
478 return panel->backlight.max - val;
479 }
480
481 return val;
482 }
483
484 static u32 bdw_get_backlight(struct intel_connector *connector)
485 {
486 struct drm_device *dev = connector->base.dev;
487 struct drm_i915_private *dev_priv = dev->dev_private;
488
489 return I915_READ(BLC_PWM_PCH_CTL2) & BACKLIGHT_DUTY_CYCLE_MASK;
490 }
491
492 static u32 pch_get_backlight(struct intel_connector *connector)
493 {
494 struct drm_device *dev = connector->base.dev;
495 struct drm_i915_private *dev_priv = dev->dev_private;
496
497 return I915_READ(BLC_PWM_CPU_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
498 }
499
500 static u32 i9xx_get_backlight(struct intel_connector *connector)
501 {
502 struct drm_device *dev = connector->base.dev;
503 struct drm_i915_private *dev_priv = dev->dev_private;
504 struct intel_panel *panel = &connector->panel;
505 u32 val;
506
507 val = I915_READ(BLC_PWM_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
508 if (INTEL_INFO(dev)->gen < 4)
509 val >>= 1;
510
511 if (panel->backlight.combination_mode) {
512 u8 lbpc;
513
514 pci_read_config_byte(dev->pdev, PCI_LBPC, &lbpc);
515 val *= lbpc;
516 }
517
518 return val;
519 }
520
521 static u32 _vlv_get_backlight(struct drm_device *dev, enum pipe pipe)
522 {
523 struct drm_i915_private *dev_priv = dev->dev_private;
524
525 return I915_READ(VLV_BLC_PWM_CTL(pipe)) & BACKLIGHT_DUTY_CYCLE_MASK;
526 }
527
528 static u32 vlv_get_backlight(struct intel_connector *connector)
529 {
530 struct drm_device *dev = connector->base.dev;
531 enum pipe pipe = intel_get_pipe_from_connector(connector);
532
533 return _vlv_get_backlight(dev, pipe);
534 }
535
536 static u32 intel_panel_get_backlight(struct intel_connector *connector)
537 {
538 struct drm_device *dev = connector->base.dev;
539 struct drm_i915_private *dev_priv = dev->dev_private;
540 u32 val;
541 unsigned long flags;
542
543 spin_lock_irqsave(&dev_priv->backlight_lock, flags);
544
545 val = dev_priv->display.get_backlight(connector);
546 val = intel_panel_compute_brightness(connector, val);
547
548 spin_unlock_irqrestore(&dev_priv->backlight_lock, flags);
549
550 DRM_DEBUG_DRIVER("get backlight PWM = %d\n", val);
551 return val;
552 }
553
554 static void bdw_set_backlight(struct intel_connector *connector, u32 level)
555 {
556 struct drm_device *dev = connector->base.dev;
557 struct drm_i915_private *dev_priv = dev->dev_private;
558 u32 val = I915_READ(BLC_PWM_PCH_CTL2) & ~BACKLIGHT_DUTY_CYCLE_MASK;
559 I915_WRITE(BLC_PWM_PCH_CTL2, val | level);
560 }
561
562 static void pch_set_backlight(struct intel_connector *connector, u32 level)
563 {
564 struct drm_device *dev = connector->base.dev;
565 struct drm_i915_private *dev_priv = dev->dev_private;
566 u32 tmp;
567
568 tmp = I915_READ(BLC_PWM_CPU_CTL) & ~BACKLIGHT_DUTY_CYCLE_MASK;
569 I915_WRITE(BLC_PWM_CPU_CTL, tmp | level);
570 }
571
572 static void i9xx_set_backlight(struct intel_connector *connector, u32 level)
573 {
574 struct drm_device *dev = connector->base.dev;
575 struct drm_i915_private *dev_priv = dev->dev_private;
576 struct intel_panel *panel = &connector->panel;
577 u32 tmp, mask;
578
579 WARN_ON(panel->backlight.max == 0);
580
581 if (panel->backlight.combination_mode) {
582 u8 lbpc;
583
584 lbpc = level * 0xfe / panel->backlight.max + 1;
585 level /= lbpc;
586 pci_write_config_byte(dev->pdev, PCI_LBPC, lbpc);
587 }
588
589 if (IS_GEN4(dev)) {
590 mask = BACKLIGHT_DUTY_CYCLE_MASK;
591 } else {
592 level <<= 1;
593 mask = BACKLIGHT_DUTY_CYCLE_MASK_PNV;
594 }
595
596 tmp = I915_READ(BLC_PWM_CTL) & ~mask;
597 I915_WRITE(BLC_PWM_CTL, tmp | level);
598 }
599
600 static void vlv_set_backlight(struct intel_connector *connector, u32 level)
601 {
602 struct drm_device *dev = connector->base.dev;
603 struct drm_i915_private *dev_priv = dev->dev_private;
604 enum pipe pipe = intel_get_pipe_from_connector(connector);
605 u32 tmp;
606
607 tmp = I915_READ(VLV_BLC_PWM_CTL(pipe)) & ~BACKLIGHT_DUTY_CYCLE_MASK;
608 I915_WRITE(VLV_BLC_PWM_CTL(pipe), tmp | level);
609 }
610
611 static void
612 intel_panel_actually_set_backlight(struct intel_connector *connector, u32 level)
613 {
614 struct drm_device *dev = connector->base.dev;
615 struct drm_i915_private *dev_priv = dev->dev_private;
616
617 DRM_DEBUG_DRIVER("set backlight PWM = %d\n", level);
618
619 level = intel_panel_compute_brightness(connector, level);
620 dev_priv->display.set_backlight(connector, level);
621 }
622
623 /* set backlight brightness to level in range [0..max], scaling wrt hw min */
624 static void intel_panel_set_backlight(struct intel_connector *connector,
625 u32 user_level, u32 user_max)
626 {
627 struct drm_device *dev = connector->base.dev;
628 struct drm_i915_private *dev_priv = dev->dev_private;
629 struct intel_panel *panel = &connector->panel;
630 enum pipe pipe = intel_get_pipe_from_connector(connector);
631 u32 hw_level;
632 unsigned long flags;
633
634 if (!panel->backlight.present || pipe == INVALID_PIPE)
635 return;
636
637 spin_lock_irqsave(&dev_priv->backlight_lock, flags);
638
639 WARN_ON(panel->backlight.max == 0);
640
641 hw_level = scale_user_to_hw(connector, user_level, user_max);
642 panel->backlight.level = hw_level;
643
644 if (panel->backlight.enabled)
645 intel_panel_actually_set_backlight(connector, hw_level);
646
647 spin_unlock_irqrestore(&dev_priv->backlight_lock, flags);
648 }
649
650 /* set backlight brightness to level in range [0..max], assuming hw min is
651 * respected.
652 */
653 void intel_panel_set_backlight_acpi(struct intel_connector *connector,
654 u32 user_level, u32 user_max)
655 {
656 struct drm_device *dev = connector->base.dev;
657 struct drm_i915_private *dev_priv = dev->dev_private;
658 struct intel_panel *panel = &connector->panel;
659 enum pipe pipe = intel_get_pipe_from_connector(connector);
660 u32 hw_level;
661 unsigned long flags;
662
663 if (!panel->backlight.present || pipe == INVALID_PIPE)
664 return;
665
666 spin_lock_irqsave(&dev_priv->backlight_lock, flags);
667
668 WARN_ON(panel->backlight.max == 0);
669
670 hw_level = clamp_user_to_hw(connector, user_level, user_max);
671 panel->backlight.level = hw_level;
672
673 if (panel->backlight.device)
674 panel->backlight.device->props.brightness =
675 scale_hw_to_user(connector,
676 panel->backlight.level,
677 panel->backlight.device->props.max_brightness);
678
679 if (panel->backlight.enabled)
680 intel_panel_actually_set_backlight(connector, hw_level);
681
682 spin_unlock_irqrestore(&dev_priv->backlight_lock, flags);
683 }
684
685 static void pch_disable_backlight(struct intel_connector *connector)
686 {
687 struct drm_device *dev = connector->base.dev;
688 struct drm_i915_private *dev_priv = dev->dev_private;
689 u32 tmp;
690
691 intel_panel_actually_set_backlight(connector, 0);
692
693 tmp = I915_READ(BLC_PWM_CPU_CTL2);
694 I915_WRITE(BLC_PWM_CPU_CTL2, tmp & ~BLM_PWM_ENABLE);
695
696 tmp = I915_READ(BLC_PWM_PCH_CTL1);
697 I915_WRITE(BLC_PWM_PCH_CTL1, tmp & ~BLM_PCH_PWM_ENABLE);
698 }
699
700 static void i9xx_disable_backlight(struct intel_connector *connector)
701 {
702 intel_panel_actually_set_backlight(connector, 0);
703 }
704
705 static void i965_disable_backlight(struct intel_connector *connector)
706 {
707 struct drm_device *dev = connector->base.dev;
708 struct drm_i915_private *dev_priv = dev->dev_private;
709 u32 tmp;
710
711 intel_panel_actually_set_backlight(connector, 0);
712
713 tmp = I915_READ(BLC_PWM_CTL2);
714 I915_WRITE(BLC_PWM_CTL2, tmp & ~BLM_PWM_ENABLE);
715 }
716
717 static void vlv_disable_backlight(struct intel_connector *connector)
718 {
719 struct drm_device *dev = connector->base.dev;
720 struct drm_i915_private *dev_priv = dev->dev_private;
721 enum pipe pipe = intel_get_pipe_from_connector(connector);
722 u32 tmp;
723
724 intel_panel_actually_set_backlight(connector, 0);
725
726 tmp = I915_READ(VLV_BLC_PWM_CTL2(pipe));
727 I915_WRITE(VLV_BLC_PWM_CTL2(pipe), tmp & ~BLM_PWM_ENABLE);
728 }
729
730 void intel_panel_disable_backlight(struct intel_connector *connector)
731 {
732 struct drm_device *dev = connector->base.dev;
733 struct drm_i915_private *dev_priv = dev->dev_private;
734 struct intel_panel *panel = &connector->panel;
735 enum pipe pipe = intel_get_pipe_from_connector(connector);
736 unsigned long flags;
737
738 if (!panel->backlight.present || pipe == INVALID_PIPE)
739 return;
740
741 /*
742 * Do not disable backlight on the vgaswitcheroo path. When switching
743 * away from i915, the other client may depend on i915 to handle the
744 * backlight. This will leave the backlight on unnecessarily when
745 * another client is not activated.
746 */
747 if (dev->switch_power_state == DRM_SWITCH_POWER_CHANGING) {
748 DRM_DEBUG_DRIVER("Skipping backlight disable on vga switch\n");
749 return;
750 }
751
752 spin_lock_irqsave(&dev_priv->backlight_lock, flags);
753
754 if (panel->backlight.device)
755 panel->backlight.device->props.power = FB_BLANK_POWERDOWN;
756 panel->backlight.enabled = false;
757 dev_priv->display.disable_backlight(connector);
758
759 spin_unlock_irqrestore(&dev_priv->backlight_lock, flags);
760 }
761
762 static void bdw_enable_backlight(struct intel_connector *connector)
763 {
764 struct drm_device *dev = connector->base.dev;
765 struct drm_i915_private *dev_priv = dev->dev_private;
766 struct intel_panel *panel = &connector->panel;
767 u32 pch_ctl1, pch_ctl2;
768
769 pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
770 if (pch_ctl1 & BLM_PCH_PWM_ENABLE) {
771 DRM_DEBUG_KMS("pch backlight already enabled\n");
772 pch_ctl1 &= ~BLM_PCH_PWM_ENABLE;
773 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
774 }
775
776 pch_ctl2 = panel->backlight.max << 16;
777 I915_WRITE(BLC_PWM_PCH_CTL2, pch_ctl2);
778
779 pch_ctl1 = 0;
780 if (panel->backlight.active_low_pwm)
781 pch_ctl1 |= BLM_PCH_POLARITY;
782
783 /* BDW always uses the pch pwm controls. */
784 pch_ctl1 |= BLM_PCH_OVERRIDE_ENABLE;
785
786 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
787 POSTING_READ(BLC_PWM_PCH_CTL1);
788 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1 | BLM_PCH_PWM_ENABLE);
789
790 /* This won't stick until the above enable. */
791 intel_panel_actually_set_backlight(connector, panel->backlight.level);
792 }
793
794 static void pch_enable_backlight(struct intel_connector *connector)
795 {
796 struct drm_device *dev = connector->base.dev;
797 struct drm_i915_private *dev_priv = dev->dev_private;
798 struct intel_panel *panel = &connector->panel;
799 enum pipe pipe = intel_get_pipe_from_connector(connector);
800 enum transcoder cpu_transcoder =
801 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
802 u32 cpu_ctl2, pch_ctl1, pch_ctl2;
803
804 cpu_ctl2 = I915_READ(BLC_PWM_CPU_CTL2);
805 if (cpu_ctl2 & BLM_PWM_ENABLE) {
806 DRM_DEBUG_KMS("cpu backlight already enabled\n");
807 cpu_ctl2 &= ~BLM_PWM_ENABLE;
808 I915_WRITE(BLC_PWM_CPU_CTL2, cpu_ctl2);
809 }
810
811 pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
812 if (pch_ctl1 & BLM_PCH_PWM_ENABLE) {
813 DRM_DEBUG_KMS("pch backlight already enabled\n");
814 pch_ctl1 &= ~BLM_PCH_PWM_ENABLE;
815 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
816 }
817
818 if (cpu_transcoder == TRANSCODER_EDP)
819 cpu_ctl2 = BLM_TRANSCODER_EDP;
820 else
821 cpu_ctl2 = BLM_PIPE(cpu_transcoder);
822 I915_WRITE(BLC_PWM_CPU_CTL2, cpu_ctl2);
823 POSTING_READ(BLC_PWM_CPU_CTL2);
824 I915_WRITE(BLC_PWM_CPU_CTL2, cpu_ctl2 | BLM_PWM_ENABLE);
825
826 /* This won't stick until the above enable. */
827 intel_panel_actually_set_backlight(connector, panel->backlight.level);
828
829 pch_ctl2 = panel->backlight.max << 16;
830 I915_WRITE(BLC_PWM_PCH_CTL2, pch_ctl2);
831
832 pch_ctl1 = 0;
833 if (panel->backlight.active_low_pwm)
834 pch_ctl1 |= BLM_PCH_POLARITY;
835
836 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1);
837 POSTING_READ(BLC_PWM_PCH_CTL1);
838 I915_WRITE(BLC_PWM_PCH_CTL1, pch_ctl1 | BLM_PCH_PWM_ENABLE);
839 }
840
841 static void i9xx_enable_backlight(struct intel_connector *connector)
842 {
843 struct drm_device *dev = connector->base.dev;
844 struct drm_i915_private *dev_priv = dev->dev_private;
845 struct intel_panel *panel = &connector->panel;
846 u32 ctl, freq;
847
848 ctl = I915_READ(BLC_PWM_CTL);
849 if (ctl & BACKLIGHT_DUTY_CYCLE_MASK_PNV) {
850 DRM_DEBUG_KMS("backlight already enabled\n");
851 I915_WRITE(BLC_PWM_CTL, 0);
852 }
853
854 freq = panel->backlight.max;
855 if (panel->backlight.combination_mode)
856 freq /= 0xff;
857
858 ctl = freq << 17;
859 if (panel->backlight.combination_mode)
860 ctl |= BLM_LEGACY_MODE;
861 if (IS_PINEVIEW(dev) && panel->backlight.active_low_pwm)
862 ctl |= BLM_POLARITY_PNV;
863
864 I915_WRITE(BLC_PWM_CTL, ctl);
865 POSTING_READ(BLC_PWM_CTL);
866
867 /* XXX: combine this into above write? */
868 intel_panel_actually_set_backlight(connector, panel->backlight.level);
869 }
870
871 static void i965_enable_backlight(struct intel_connector *connector)
872 {
873 struct drm_device *dev = connector->base.dev;
874 struct drm_i915_private *dev_priv = dev->dev_private;
875 struct intel_panel *panel = &connector->panel;
876 enum pipe pipe = intel_get_pipe_from_connector(connector);
877 u32 ctl, ctl2, freq;
878
879 ctl2 = I915_READ(BLC_PWM_CTL2);
880 if (ctl2 & BLM_PWM_ENABLE) {
881 DRM_DEBUG_KMS("backlight already enabled\n");
882 ctl2 &= ~BLM_PWM_ENABLE;
883 I915_WRITE(BLC_PWM_CTL2, ctl2);
884 }
885
886 freq = panel->backlight.max;
887 if (panel->backlight.combination_mode)
888 freq /= 0xff;
889
890 ctl = freq << 16;
891 I915_WRITE(BLC_PWM_CTL, ctl);
892
893 ctl2 = BLM_PIPE(pipe);
894 if (panel->backlight.combination_mode)
895 ctl2 |= BLM_COMBINATION_MODE;
896 if (panel->backlight.active_low_pwm)
897 ctl2 |= BLM_POLARITY_I965;
898 I915_WRITE(BLC_PWM_CTL2, ctl2);
899 POSTING_READ(BLC_PWM_CTL2);
900 I915_WRITE(BLC_PWM_CTL2, ctl2 | BLM_PWM_ENABLE);
901
902 intel_panel_actually_set_backlight(connector, panel->backlight.level);
903 }
904
905 static void vlv_enable_backlight(struct intel_connector *connector)
906 {
907 struct drm_device *dev = connector->base.dev;
908 struct drm_i915_private *dev_priv = dev->dev_private;
909 struct intel_panel *panel = &connector->panel;
910 enum pipe pipe = intel_get_pipe_from_connector(connector);
911 u32 ctl, ctl2;
912
913 ctl2 = I915_READ(VLV_BLC_PWM_CTL2(pipe));
914 if (ctl2 & BLM_PWM_ENABLE) {
915 DRM_DEBUG_KMS("backlight already enabled\n");
916 ctl2 &= ~BLM_PWM_ENABLE;
917 I915_WRITE(VLV_BLC_PWM_CTL2(pipe), ctl2);
918 }
919
920 ctl = panel->backlight.max << 16;
921 I915_WRITE(VLV_BLC_PWM_CTL(pipe), ctl);
922
923 /* XXX: combine this into above write? */
924 intel_panel_actually_set_backlight(connector, panel->backlight.level);
925
926 ctl2 = 0;
927 if (panel->backlight.active_low_pwm)
928 ctl2 |= BLM_POLARITY_I965;
929 I915_WRITE(VLV_BLC_PWM_CTL2(pipe), ctl2);
930 POSTING_READ(VLV_BLC_PWM_CTL2(pipe));
931 I915_WRITE(VLV_BLC_PWM_CTL2(pipe), ctl2 | BLM_PWM_ENABLE);
932 }
933
934 void intel_panel_enable_backlight(struct intel_connector *connector)
935 {
936 struct drm_device *dev = connector->base.dev;
937 struct drm_i915_private *dev_priv = dev->dev_private;
938 struct intel_panel *panel = &connector->panel;
939 enum pipe pipe = intel_get_pipe_from_connector(connector);
940 unsigned long flags;
941
942 if (!panel->backlight.present || pipe == INVALID_PIPE)
943 return;
944
945 DRM_DEBUG_KMS("pipe %c\n", pipe_name(pipe));
946
947 spin_lock_irqsave(&dev_priv->backlight_lock, flags);
948
949 WARN_ON(panel->backlight.max == 0);
950
951 if (panel->backlight.level == 0) {
952 panel->backlight.level = panel->backlight.max;
953 if (panel->backlight.device)
954 panel->backlight.device->props.brightness =
955 scale_hw_to_user(connector,
956 panel->backlight.level,
957 panel->backlight.device->props.max_brightness);
958 }
959
960 dev_priv->display.enable_backlight(connector);
961 panel->backlight.enabled = true;
962 if (panel->backlight.device)
963 panel->backlight.device->props.power = FB_BLANK_UNBLANK;
964
965 spin_unlock_irqrestore(&dev_priv->backlight_lock, flags);
966 }
967
968 #if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
969 static int intel_backlight_device_update_status(struct backlight_device *bd)
970 {
971 struct intel_connector *connector = bl_get_data(bd);
972 struct intel_panel *panel = &connector->panel;
973 struct drm_device *dev = connector->base.dev;
974
975 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
976 DRM_DEBUG_KMS("updating intel_backlight, brightness=%d/%d\n",
977 bd->props.brightness, bd->props.max_brightness);
978 intel_panel_set_backlight(connector, bd->props.brightness,
979 bd->props.max_brightness);
980
981 /*
982 * Allow flipping bl_power as a sub-state of enabled. Sadly the
983 * backlight class device does not make it easy to to differentiate
984 * between callbacks for brightness and bl_power, so our backlight_power
985 * callback needs to take this into account.
986 */
987 if (panel->backlight.enabled) {
988 if (panel->backlight_power) {
989 bool enable = bd->props.power == FB_BLANK_UNBLANK &&
990 bd->props.brightness != 0;
991 panel->backlight_power(connector, enable);
992 }
993 } else {
994 bd->props.power = FB_BLANK_POWERDOWN;
995 }
996
997 drm_modeset_unlock(&dev->mode_config.connection_mutex);
998 return 0;
999 }
1000
1001 static int intel_backlight_device_get_brightness(struct backlight_device *bd)
1002 {
1003 struct intel_connector *connector = bl_get_data(bd);
1004 struct drm_device *dev = connector->base.dev;
1005 struct drm_i915_private *dev_priv = dev->dev_private;
1006 u32 hw_level;
1007 int ret;
1008
1009 intel_runtime_pm_get(dev_priv);
1010 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
1011
1012 hw_level = intel_panel_get_backlight(connector);
1013 ret = scale_hw_to_user(connector, hw_level, bd->props.max_brightness);
1014
1015 drm_modeset_unlock(&dev->mode_config.connection_mutex);
1016 intel_runtime_pm_put(dev_priv);
1017
1018 return ret;
1019 }
1020
1021 static const struct backlight_ops intel_backlight_device_ops = {
1022 .update_status = intel_backlight_device_update_status,
1023 .get_brightness = intel_backlight_device_get_brightness,
1024 };
1025
1026 static int intel_backlight_device_register(struct intel_connector *connector)
1027 {
1028 struct intel_panel *panel = &connector->panel;
1029 struct backlight_properties props;
1030
1031 if (WARN_ON(panel->backlight.device))
1032 return -ENODEV;
1033
1034 WARN_ON(panel->backlight.max == 0);
1035
1036 memset(&props, 0, sizeof(props));
1037 props.type = BACKLIGHT_RAW;
1038
1039 /*
1040 * Note: Everything should work even if the backlight device max
1041 * presented to the userspace is arbitrarily chosen.
1042 */
1043 props.max_brightness = panel->backlight.max;
1044 props.brightness = scale_hw_to_user(connector,
1045 panel->backlight.level,
1046 props.max_brightness);
1047
1048 if (panel->backlight.enabled)
1049 props.power = FB_BLANK_UNBLANK;
1050 else
1051 props.power = FB_BLANK_POWERDOWN;
1052
1053 /*
1054 * Note: using the same name independent of the connector prevents
1055 * registration of multiple backlight devices in the driver.
1056 */
1057 panel->backlight.device =
1058 backlight_device_register("intel_backlight",
1059 connector->base.kdev,
1060 connector,
1061 &intel_backlight_device_ops, &props);
1062
1063 if (IS_ERR(panel->backlight.device)) {
1064 DRM_ERROR("Failed to register backlight: %ld\n",
1065 PTR_ERR(panel->backlight.device));
1066 panel->backlight.device = NULL;
1067 return -ENODEV;
1068 }
1069 return 0;
1070 }
1071
1072 static void intel_backlight_device_unregister(struct intel_connector *connector)
1073 {
1074 struct intel_panel *panel = &connector->panel;
1075
1076 if (panel->backlight.device) {
1077 backlight_device_unregister(panel->backlight.device);
1078 panel->backlight.device = NULL;
1079 }
1080 }
1081 #else /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1082 static int intel_backlight_device_register(struct intel_connector *connector)
1083 {
1084 return 0;
1085 }
1086 static void intel_backlight_device_unregister(struct intel_connector *connector)
1087 {
1088 }
1089 #endif /* CONFIG_BACKLIGHT_CLASS_DEVICE */
1090
1091 /*
1092 * Note: The setup hooks can't assume pipe is set!
1093 *
1094 * XXX: Query mode clock or hardware clock and program PWM modulation frequency
1095 * appropriately when it's 0. Use VBT and/or sane defaults.
1096 */
1097 static u32 get_backlight_min_vbt(struct intel_connector *connector)
1098 {
1099 struct drm_device *dev = connector->base.dev;
1100 struct drm_i915_private *dev_priv = dev->dev_private;
1101 struct intel_panel *panel = &connector->panel;
1102
1103 WARN_ON(panel->backlight.max == 0);
1104
1105 /* vbt value is a coefficient in range [0..255] */
1106 return scale(dev_priv->vbt.backlight.min_brightness, 0, 255,
1107 0, panel->backlight.max);
1108 }
1109
1110 static int bdw_setup_backlight(struct intel_connector *connector)
1111 {
1112 struct drm_device *dev = connector->base.dev;
1113 struct drm_i915_private *dev_priv = dev->dev_private;
1114 struct intel_panel *panel = &connector->panel;
1115 u32 pch_ctl1, pch_ctl2, val;
1116
1117 pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
1118 panel->backlight.active_low_pwm = pch_ctl1 & BLM_PCH_POLARITY;
1119
1120 pch_ctl2 = I915_READ(BLC_PWM_PCH_CTL2);
1121 panel->backlight.max = pch_ctl2 >> 16;
1122 if (!panel->backlight.max)
1123 return -ENODEV;
1124
1125 panel->backlight.min = get_backlight_min_vbt(connector);
1126
1127 val = bdw_get_backlight(connector);
1128 panel->backlight.level = intel_panel_compute_brightness(connector, val);
1129
1130 panel->backlight.enabled = (pch_ctl1 & BLM_PCH_PWM_ENABLE) &&
1131 panel->backlight.level != 0;
1132
1133 return 0;
1134 }
1135
1136 static int pch_setup_backlight(struct intel_connector *connector)
1137 {
1138 struct drm_device *dev = connector->base.dev;
1139 struct drm_i915_private *dev_priv = dev->dev_private;
1140 struct intel_panel *panel = &connector->panel;
1141 u32 cpu_ctl2, pch_ctl1, pch_ctl2, val;
1142
1143 pch_ctl1 = I915_READ(BLC_PWM_PCH_CTL1);
1144 panel->backlight.active_low_pwm = pch_ctl1 & BLM_PCH_POLARITY;
1145
1146 pch_ctl2 = I915_READ(BLC_PWM_PCH_CTL2);
1147 panel->backlight.max = pch_ctl2 >> 16;
1148 if (!panel->backlight.max)
1149 return -ENODEV;
1150
1151 panel->backlight.min = get_backlight_min_vbt(connector);
1152
1153 val = pch_get_backlight(connector);
1154 panel->backlight.level = intel_panel_compute_brightness(connector, val);
1155
1156 cpu_ctl2 = I915_READ(BLC_PWM_CPU_CTL2);
1157 panel->backlight.enabled = (cpu_ctl2 & BLM_PWM_ENABLE) &&
1158 (pch_ctl1 & BLM_PCH_PWM_ENABLE) && panel->backlight.level != 0;
1159
1160 return 0;
1161 }
1162
1163 static int i9xx_setup_backlight(struct intel_connector *connector)
1164 {
1165 struct drm_device *dev = connector->base.dev;
1166 struct drm_i915_private *dev_priv = dev->dev_private;
1167 struct intel_panel *panel = &connector->panel;
1168 u32 ctl, val;
1169
1170 ctl = I915_READ(BLC_PWM_CTL);
1171
1172 if (IS_GEN2(dev) || IS_I915GM(dev) || IS_I945GM(dev))
1173 panel->backlight.combination_mode = ctl & BLM_LEGACY_MODE;
1174
1175 if (IS_PINEVIEW(dev))
1176 panel->backlight.active_low_pwm = ctl & BLM_POLARITY_PNV;
1177
1178 panel->backlight.max = ctl >> 17;
1179 if (panel->backlight.combination_mode)
1180 panel->backlight.max *= 0xff;
1181
1182 if (!panel->backlight.max)
1183 return -ENODEV;
1184
1185 panel->backlight.min = get_backlight_min_vbt(connector);
1186
1187 val = i9xx_get_backlight(connector);
1188 panel->backlight.level = intel_panel_compute_brightness(connector, val);
1189
1190 panel->backlight.enabled = panel->backlight.level != 0;
1191
1192 return 0;
1193 }
1194
1195 static int i965_setup_backlight(struct intel_connector *connector)
1196 {
1197 struct drm_device *dev = connector->base.dev;
1198 struct drm_i915_private *dev_priv = dev->dev_private;
1199 struct intel_panel *panel = &connector->panel;
1200 u32 ctl, ctl2, val;
1201
1202 ctl2 = I915_READ(BLC_PWM_CTL2);
1203 panel->backlight.combination_mode = ctl2 & BLM_COMBINATION_MODE;
1204 panel->backlight.active_low_pwm = ctl2 & BLM_POLARITY_I965;
1205
1206 ctl = I915_READ(BLC_PWM_CTL);
1207 panel->backlight.max = ctl >> 16;
1208 if (panel->backlight.combination_mode)
1209 panel->backlight.max *= 0xff;
1210
1211 if (!panel->backlight.max)
1212 return -ENODEV;
1213
1214 panel->backlight.min = get_backlight_min_vbt(connector);
1215
1216 val = i9xx_get_backlight(connector);
1217 panel->backlight.level = intel_panel_compute_brightness(connector, val);
1218
1219 panel->backlight.enabled = (ctl2 & BLM_PWM_ENABLE) &&
1220 panel->backlight.level != 0;
1221
1222 return 0;
1223 }
1224
1225 static int vlv_setup_backlight(struct intel_connector *connector)
1226 {
1227 struct drm_device *dev = connector->base.dev;
1228 struct drm_i915_private *dev_priv = dev->dev_private;
1229 struct intel_panel *panel = &connector->panel;
1230 enum pipe pipe;
1231 u32 ctl, ctl2, val;
1232
1233 for_each_pipe(dev_priv, pipe) {
1234 u32 cur_val = I915_READ(VLV_BLC_PWM_CTL(pipe));
1235
1236 /* Skip if the modulation freq is already set */
1237 if (cur_val & ~BACKLIGHT_DUTY_CYCLE_MASK)
1238 continue;
1239
1240 cur_val &= BACKLIGHT_DUTY_CYCLE_MASK;
1241 I915_WRITE(VLV_BLC_PWM_CTL(pipe), (0xf42 << 16) |
1242 cur_val);
1243 }
1244
1245 ctl2 = I915_READ(VLV_BLC_PWM_CTL2(PIPE_A));
1246 panel->backlight.active_low_pwm = ctl2 & BLM_POLARITY_I965;
1247
1248 ctl = I915_READ(VLV_BLC_PWM_CTL(PIPE_A));
1249 panel->backlight.max = ctl >> 16;
1250 if (!panel->backlight.max)
1251 return -ENODEV;
1252
1253 panel->backlight.min = get_backlight_min_vbt(connector);
1254
1255 val = _vlv_get_backlight(dev, PIPE_A);
1256 panel->backlight.level = intel_panel_compute_brightness(connector, val);
1257
1258 panel->backlight.enabled = (ctl2 & BLM_PWM_ENABLE) &&
1259 panel->backlight.level != 0;
1260
1261 return 0;
1262 }
1263
1264 int intel_panel_setup_backlight(struct drm_connector *connector)
1265 {
1266 struct drm_device *dev = connector->dev;
1267 struct drm_i915_private *dev_priv = dev->dev_private;
1268 struct intel_connector *intel_connector = to_intel_connector(connector);
1269 struct intel_panel *panel = &intel_connector->panel;
1270 unsigned long flags;
1271 int ret;
1272
1273 if (!dev_priv->vbt.backlight.present) {
1274 if (dev_priv->quirks & QUIRK_BACKLIGHT_PRESENT) {
1275 DRM_DEBUG_KMS("no backlight present per VBT, but present per quirk\n");
1276 } else {
1277 DRM_DEBUG_KMS("no backlight present per VBT\n");
1278 return 0;
1279 }
1280 }
1281
1282 /* set level and max in panel struct */
1283 spin_lock_irqsave(&dev_priv->backlight_lock, flags);
1284 ret = dev_priv->display.setup_backlight(intel_connector);
1285 spin_unlock_irqrestore(&dev_priv->backlight_lock, flags);
1286
1287 if (ret) {
1288 DRM_DEBUG_KMS("failed to setup backlight for connector %s\n",
1289 connector->name);
1290 return ret;
1291 }
1292
1293 intel_backlight_device_register(intel_connector);
1294
1295 panel->backlight.present = true;
1296
1297 DRM_DEBUG_KMS("backlight initialized, %s, brightness %u/%u, "
1298 "sysfs interface %sregistered\n",
1299 panel->backlight.enabled ? "enabled" : "disabled",
1300 panel->backlight.level, panel->backlight.max,
1301 panel->backlight.device ? "" : "not ");
1302
1303 return 0;
1304 }
1305
1306 void intel_panel_destroy_backlight(struct drm_connector *connector)
1307 {
1308 struct intel_connector *intel_connector = to_intel_connector(connector);
1309 struct intel_panel *panel = &intel_connector->panel;
1310
1311 panel->backlight.present = false;
1312 intel_backlight_device_unregister(intel_connector);
1313 }
1314
1315 /* Set up chip specific backlight functions */
1316 void intel_panel_init_backlight_funcs(struct drm_device *dev)
1317 {
1318 struct drm_i915_private *dev_priv = dev->dev_private;
1319
1320 if (IS_BROADWELL(dev)) {
1321 dev_priv->display.setup_backlight = bdw_setup_backlight;
1322 dev_priv->display.enable_backlight = bdw_enable_backlight;
1323 dev_priv->display.disable_backlight = pch_disable_backlight;
1324 dev_priv->display.set_backlight = bdw_set_backlight;
1325 dev_priv->display.get_backlight = bdw_get_backlight;
1326 } else if (HAS_PCH_SPLIT(dev)) {
1327 dev_priv->display.setup_backlight = pch_setup_backlight;
1328 dev_priv->display.enable_backlight = pch_enable_backlight;
1329 dev_priv->display.disable_backlight = pch_disable_backlight;
1330 dev_priv->display.set_backlight = pch_set_backlight;
1331 dev_priv->display.get_backlight = pch_get_backlight;
1332 } else if (IS_VALLEYVIEW(dev)) {
1333 dev_priv->display.setup_backlight = vlv_setup_backlight;
1334 dev_priv->display.enable_backlight = vlv_enable_backlight;
1335 dev_priv->display.disable_backlight = vlv_disable_backlight;
1336 dev_priv->display.set_backlight = vlv_set_backlight;
1337 dev_priv->display.get_backlight = vlv_get_backlight;
1338 } else if (IS_GEN4(dev)) {
1339 dev_priv->display.setup_backlight = i965_setup_backlight;
1340 dev_priv->display.enable_backlight = i965_enable_backlight;
1341 dev_priv->display.disable_backlight = i965_disable_backlight;
1342 dev_priv->display.set_backlight = i9xx_set_backlight;
1343 dev_priv->display.get_backlight = i9xx_get_backlight;
1344 } else {
1345 dev_priv->display.setup_backlight = i9xx_setup_backlight;
1346 dev_priv->display.enable_backlight = i9xx_enable_backlight;
1347 dev_priv->display.disable_backlight = i9xx_disable_backlight;
1348 dev_priv->display.set_backlight = i9xx_set_backlight;
1349 dev_priv->display.get_backlight = i9xx_get_backlight;
1350 }
1351 }
1352
1353 int intel_panel_init(struct intel_panel *panel,
1354 struct drm_display_mode *fixed_mode,
1355 struct drm_display_mode *downclock_mode)
1356 {
1357 panel->fixed_mode = fixed_mode;
1358 panel->downclock_mode = downclock_mode;
1359
1360 return 0;
1361 }
1362
1363 void intel_panel_fini(struct intel_panel *panel)
1364 {
1365 struct intel_connector *intel_connector =
1366 container_of(panel, struct intel_connector, panel);
1367
1368 if (panel->fixed_mode)
1369 drm_mode_destroy(intel_connector->base.dev, panel->fixed_mode);
1370
1371 if (panel->downclock_mode)
1372 drm_mode_destroy(intel_connector->base.dev,
1373 panel->downclock_mode);
1374 }