2 * Copyright © 2012 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
28 #include <linux/cpufreq.h>
30 #include "intel_drv.h"
31 #include "../../../platform/x86/intel_ips.h"
32 #include <linux/module.h>
34 #define FORCEWAKE_ACK_TIMEOUT_MS 2
36 /* FBC, or Frame Buffer Compression, is a technique employed to compress the
37 * framebuffer contents in-memory, aiming at reducing the required bandwidth
38 * during in-memory transfers and, therefore, reduce the power packet.
40 * The benefits of FBC are mostly visible with solid backgrounds and
41 * variation-less patterns.
43 * FBC-related functionality can be enabled by the means of the
44 * i915.i915_enable_fbc parameter
47 static bool intel_crtc_active(struct drm_crtc
*crtc
)
49 /* Be paranoid as we can arrive here with only partial
50 * state retrieved from the hardware during setup.
52 return to_intel_crtc(crtc
)->active
&& crtc
->fb
&& crtc
->mode
.clock
;
55 static void i8xx_disable_fbc(struct drm_device
*dev
)
57 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
60 /* Disable compression */
61 fbc_ctl
= I915_READ(FBC_CONTROL
);
62 if ((fbc_ctl
& FBC_CTL_EN
) == 0)
65 fbc_ctl
&= ~FBC_CTL_EN
;
66 I915_WRITE(FBC_CONTROL
, fbc_ctl
);
68 /* Wait for compressing bit to clear */
69 if (wait_for((I915_READ(FBC_STATUS
) & FBC_STAT_COMPRESSING
) == 0, 10)) {
70 DRM_DEBUG_KMS("FBC idle timed out\n");
74 DRM_DEBUG_KMS("disabled FBC\n");
77 static void i8xx_enable_fbc(struct drm_crtc
*crtc
, unsigned long interval
)
79 struct drm_device
*dev
= crtc
->dev
;
80 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
81 struct drm_framebuffer
*fb
= crtc
->fb
;
82 struct intel_framebuffer
*intel_fb
= to_intel_framebuffer(fb
);
83 struct drm_i915_gem_object
*obj
= intel_fb
->obj
;
84 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
87 u32 fbc_ctl
, fbc_ctl2
;
89 cfb_pitch
= dev_priv
->cfb_size
/ FBC_LL_SIZE
;
90 if (fb
->pitches
[0] < cfb_pitch
)
91 cfb_pitch
= fb
->pitches
[0];
93 /* FBC_CTL wants 64B units */
94 cfb_pitch
= (cfb_pitch
/ 64) - 1;
95 plane
= intel_crtc
->plane
== 0 ? FBC_CTL_PLANEA
: FBC_CTL_PLANEB
;
98 for (i
= 0; i
< (FBC_LL_SIZE
/ 32) + 1; i
++)
99 I915_WRITE(FBC_TAG
+ (i
* 4), 0);
102 fbc_ctl2
= FBC_CTL_FENCE_DBL
| FBC_CTL_IDLE_IMM
| FBC_CTL_CPU_FENCE
;
104 I915_WRITE(FBC_CONTROL2
, fbc_ctl2
);
105 I915_WRITE(FBC_FENCE_OFF
, crtc
->y
);
108 fbc_ctl
= FBC_CTL_EN
| FBC_CTL_PERIODIC
;
110 fbc_ctl
|= FBC_CTL_C3_IDLE
; /* 945 needs special SR handling */
111 fbc_ctl
|= (cfb_pitch
& 0xff) << FBC_CTL_STRIDE_SHIFT
;
112 fbc_ctl
|= (interval
& 0x2fff) << FBC_CTL_INTERVAL_SHIFT
;
113 fbc_ctl
|= obj
->fence_reg
;
114 I915_WRITE(FBC_CONTROL
, fbc_ctl
);
116 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c, ",
117 cfb_pitch
, crtc
->y
, plane_name(intel_crtc
->plane
));
120 static bool i8xx_fbc_enabled(struct drm_device
*dev
)
122 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
124 return I915_READ(FBC_CONTROL
) & FBC_CTL_EN
;
127 static void g4x_enable_fbc(struct drm_crtc
*crtc
, unsigned long interval
)
129 struct drm_device
*dev
= crtc
->dev
;
130 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
131 struct drm_framebuffer
*fb
= crtc
->fb
;
132 struct intel_framebuffer
*intel_fb
= to_intel_framebuffer(fb
);
133 struct drm_i915_gem_object
*obj
= intel_fb
->obj
;
134 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
135 int plane
= intel_crtc
->plane
== 0 ? DPFC_CTL_PLANEA
: DPFC_CTL_PLANEB
;
136 unsigned long stall_watermark
= 200;
139 dpfc_ctl
= plane
| DPFC_SR_EN
| DPFC_CTL_LIMIT_1X
;
140 dpfc_ctl
|= DPFC_CTL_FENCE_EN
| obj
->fence_reg
;
141 I915_WRITE(DPFC_CHICKEN
, DPFC_HT_MODIFY
);
143 I915_WRITE(DPFC_RECOMP_CTL
, DPFC_RECOMP_STALL_EN
|
144 (stall_watermark
<< DPFC_RECOMP_STALL_WM_SHIFT
) |
145 (interval
<< DPFC_RECOMP_TIMER_COUNT_SHIFT
));
146 I915_WRITE(DPFC_FENCE_YOFF
, crtc
->y
);
149 I915_WRITE(DPFC_CONTROL
, I915_READ(DPFC_CONTROL
) | DPFC_CTL_EN
);
151 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc
->plane
));
154 static void g4x_disable_fbc(struct drm_device
*dev
)
156 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
159 /* Disable compression */
160 dpfc_ctl
= I915_READ(DPFC_CONTROL
);
161 if (dpfc_ctl
& DPFC_CTL_EN
) {
162 dpfc_ctl
&= ~DPFC_CTL_EN
;
163 I915_WRITE(DPFC_CONTROL
, dpfc_ctl
);
165 DRM_DEBUG_KMS("disabled FBC\n");
169 static bool g4x_fbc_enabled(struct drm_device
*dev
)
171 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
173 return I915_READ(DPFC_CONTROL
) & DPFC_CTL_EN
;
176 static void sandybridge_blit_fbc_update(struct drm_device
*dev
)
178 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
181 /* Make sure blitter notifies FBC of writes */
182 gen6_gt_force_wake_get(dev_priv
);
183 blt_ecoskpd
= I915_READ(GEN6_BLITTER_ECOSKPD
);
184 blt_ecoskpd
|= GEN6_BLITTER_FBC_NOTIFY
<<
185 GEN6_BLITTER_LOCK_SHIFT
;
186 I915_WRITE(GEN6_BLITTER_ECOSKPD
, blt_ecoskpd
);
187 blt_ecoskpd
|= GEN6_BLITTER_FBC_NOTIFY
;
188 I915_WRITE(GEN6_BLITTER_ECOSKPD
, blt_ecoskpd
);
189 blt_ecoskpd
&= ~(GEN6_BLITTER_FBC_NOTIFY
<<
190 GEN6_BLITTER_LOCK_SHIFT
);
191 I915_WRITE(GEN6_BLITTER_ECOSKPD
, blt_ecoskpd
);
192 POSTING_READ(GEN6_BLITTER_ECOSKPD
);
193 gen6_gt_force_wake_put(dev_priv
);
196 static void ironlake_enable_fbc(struct drm_crtc
*crtc
, unsigned long interval
)
198 struct drm_device
*dev
= crtc
->dev
;
199 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
200 struct drm_framebuffer
*fb
= crtc
->fb
;
201 struct intel_framebuffer
*intel_fb
= to_intel_framebuffer(fb
);
202 struct drm_i915_gem_object
*obj
= intel_fb
->obj
;
203 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
204 int plane
= intel_crtc
->plane
== 0 ? DPFC_CTL_PLANEA
: DPFC_CTL_PLANEB
;
205 unsigned long stall_watermark
= 200;
208 dpfc_ctl
= I915_READ(ILK_DPFC_CONTROL
);
209 dpfc_ctl
&= DPFC_RESERVED
;
210 dpfc_ctl
|= (plane
| DPFC_CTL_LIMIT_1X
);
211 /* Set persistent mode for front-buffer rendering, ala X. */
212 dpfc_ctl
|= DPFC_CTL_PERSISTENT_MODE
;
213 dpfc_ctl
|= (DPFC_CTL_FENCE_EN
| obj
->fence_reg
);
214 I915_WRITE(ILK_DPFC_CHICKEN
, DPFC_HT_MODIFY
);
216 I915_WRITE(ILK_DPFC_RECOMP_CTL
, DPFC_RECOMP_STALL_EN
|
217 (stall_watermark
<< DPFC_RECOMP_STALL_WM_SHIFT
) |
218 (interval
<< DPFC_RECOMP_TIMER_COUNT_SHIFT
));
219 I915_WRITE(ILK_DPFC_FENCE_YOFF
, crtc
->y
);
220 I915_WRITE(ILK_FBC_RT_BASE
, obj
->gtt_offset
| ILK_FBC_RT_VALID
);
222 I915_WRITE(ILK_DPFC_CONTROL
, dpfc_ctl
| DPFC_CTL_EN
);
225 I915_WRITE(SNB_DPFC_CTL_SA
,
226 SNB_CPU_FENCE_ENABLE
| obj
->fence_reg
);
227 I915_WRITE(DPFC_CPU_FENCE_OFFSET
, crtc
->y
);
228 sandybridge_blit_fbc_update(dev
);
231 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc
->plane
));
234 static void ironlake_disable_fbc(struct drm_device
*dev
)
236 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
239 /* Disable compression */
240 dpfc_ctl
= I915_READ(ILK_DPFC_CONTROL
);
241 if (dpfc_ctl
& DPFC_CTL_EN
) {
242 dpfc_ctl
&= ~DPFC_CTL_EN
;
243 I915_WRITE(ILK_DPFC_CONTROL
, dpfc_ctl
);
245 if (IS_IVYBRIDGE(dev
))
246 /* WaFbcDisableDpfcClockGating */
247 I915_WRITE(ILK_DSPCLK_GATE_D
,
248 I915_READ(ILK_DSPCLK_GATE_D
) &
249 ~ILK_DPFCUNIT_CLOCK_GATE_DISABLE
);
252 /* WaFbcDisableDpfcClockGating */
253 I915_WRITE(HSW_CLKGATE_DISABLE_PART_1
,
254 I915_READ(HSW_CLKGATE_DISABLE_PART_1
) &
255 ~HSW_DPFC_GATING_DISABLE
);
257 DRM_DEBUG_KMS("disabled FBC\n");
261 static bool ironlake_fbc_enabled(struct drm_device
*dev
)
263 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
265 return I915_READ(ILK_DPFC_CONTROL
) & DPFC_CTL_EN
;
268 static void gen7_enable_fbc(struct drm_crtc
*crtc
, unsigned long interval
)
270 struct drm_device
*dev
= crtc
->dev
;
271 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
272 struct drm_framebuffer
*fb
= crtc
->fb
;
273 struct intel_framebuffer
*intel_fb
= to_intel_framebuffer(fb
);
274 struct drm_i915_gem_object
*obj
= intel_fb
->obj
;
275 struct intel_crtc
*intel_crtc
= to_intel_crtc(crtc
);
277 I915_WRITE(IVB_FBC_RT_BASE
, obj
->gtt_offset
| ILK_FBC_RT_VALID
);
279 I915_WRITE(ILK_DPFC_CONTROL
, DPFC_CTL_EN
| DPFC_CTL_LIMIT_1X
|
280 IVB_DPFC_CTL_FENCE_EN
|
281 intel_crtc
->plane
<< IVB_DPFC_CTL_PLANE_SHIFT
);
283 if (IS_IVYBRIDGE(dev
)) {
284 /* WaFbcAsynchFlipDisableFbcQueue */
285 I915_WRITE(ILK_DISPLAY_CHICKEN1
, ILK_FBCQ_DIS
);
286 /* WaFbcDisableDpfcClockGating */
287 I915_WRITE(ILK_DSPCLK_GATE_D
,
288 I915_READ(ILK_DSPCLK_GATE_D
) |
289 ILK_DPFCUNIT_CLOCK_GATE_DISABLE
);
291 /* WaFbcAsynchFlipDisableFbcQueue */
292 I915_WRITE(HSW_PIPE_SLICE_CHICKEN_1(intel_crtc
->pipe
),
293 HSW_BYPASS_FBC_QUEUE
);
294 /* WaFbcDisableDpfcClockGating */
295 I915_WRITE(HSW_CLKGATE_DISABLE_PART_1
,
296 I915_READ(HSW_CLKGATE_DISABLE_PART_1
) |
297 HSW_DPFC_GATING_DISABLE
);
300 I915_WRITE(SNB_DPFC_CTL_SA
,
301 SNB_CPU_FENCE_ENABLE
| obj
->fence_reg
);
302 I915_WRITE(DPFC_CPU_FENCE_OFFSET
, crtc
->y
);
304 sandybridge_blit_fbc_update(dev
);
306 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc
->plane
);
309 bool intel_fbc_enabled(struct drm_device
*dev
)
311 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
313 if (!dev_priv
->display
.fbc_enabled
)
316 return dev_priv
->display
.fbc_enabled(dev
);
319 static void intel_fbc_work_fn(struct work_struct
*__work
)
321 struct intel_fbc_work
*work
=
322 container_of(to_delayed_work(__work
),
323 struct intel_fbc_work
, work
);
324 struct drm_device
*dev
= work
->crtc
->dev
;
325 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
327 mutex_lock(&dev
->struct_mutex
);
328 if (work
== dev_priv
->fbc_work
) {
329 /* Double check that we haven't switched fb without cancelling
332 if (work
->crtc
->fb
== work
->fb
) {
333 dev_priv
->display
.enable_fbc(work
->crtc
,
336 dev_priv
->cfb_plane
= to_intel_crtc(work
->crtc
)->plane
;
337 dev_priv
->cfb_fb
= work
->crtc
->fb
->base
.id
;
338 dev_priv
->cfb_y
= work
->crtc
->y
;
341 dev_priv
->fbc_work
= NULL
;
343 mutex_unlock(&dev
->struct_mutex
);
348 static void intel_cancel_fbc_work(struct drm_i915_private
*dev_priv
)
350 if (dev_priv
->fbc_work
== NULL
)
353 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
355 /* Synchronisation is provided by struct_mutex and checking of
356 * dev_priv->fbc_work, so we can perform the cancellation
357 * entirely asynchronously.
359 if (cancel_delayed_work(&dev_priv
->fbc_work
->work
))
360 /* tasklet was killed before being run, clean up */
361 kfree(dev_priv
->fbc_work
);
363 /* Mark the work as no longer wanted so that if it does
364 * wake-up (because the work was already running and waiting
365 * for our mutex), it will discover that is no longer
368 dev_priv
->fbc_work
= NULL
;
371 void intel_enable_fbc(struct drm_crtc
*crtc
, unsigned long interval
)
373 struct intel_fbc_work
*work
;
374 struct drm_device
*dev
= crtc
->dev
;
375 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
377 if (!dev_priv
->display
.enable_fbc
)
380 intel_cancel_fbc_work(dev_priv
);
382 work
= kzalloc(sizeof *work
, GFP_KERNEL
);
384 dev_priv
->display
.enable_fbc(crtc
, interval
);
390 work
->interval
= interval
;
391 INIT_DELAYED_WORK(&work
->work
, intel_fbc_work_fn
);
393 dev_priv
->fbc_work
= work
;
395 DRM_DEBUG_KMS("scheduling delayed FBC enable\n");
397 /* Delay the actual enabling to let pageflipping cease and the
398 * display to settle before starting the compression. Note that
399 * this delay also serves a second purpose: it allows for a
400 * vblank to pass after disabling the FBC before we attempt
401 * to modify the control registers.
403 * A more complicated solution would involve tracking vblanks
404 * following the termination of the page-flipping sequence
405 * and indeed performing the enable as a co-routine and not
406 * waiting synchronously upon the vblank.
408 schedule_delayed_work(&work
->work
, msecs_to_jiffies(50));
411 void intel_disable_fbc(struct drm_device
*dev
)
413 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
415 intel_cancel_fbc_work(dev_priv
);
417 if (!dev_priv
->display
.disable_fbc
)
420 dev_priv
->display
.disable_fbc(dev
);
421 dev_priv
->cfb_plane
= -1;
425 * intel_update_fbc - enable/disable FBC as needed
426 * @dev: the drm_device
428 * Set up the framebuffer compression hardware at mode set time. We
429 * enable it if possible:
430 * - plane A only (on pre-965)
431 * - no pixel mulitply/line duplication
432 * - no alpha buffer discard
434 * - framebuffer <= 2048 in width, 1536 in height
436 * We can't assume that any compression will take place (worst case),
437 * so the compressed buffer has to be the same size as the uncompressed
438 * one. It also must reside (along with the line length buffer) in
441 * We need to enable/disable FBC on a global basis.
443 void intel_update_fbc(struct drm_device
*dev
)
445 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
446 struct drm_crtc
*crtc
= NULL
, *tmp_crtc
;
447 struct intel_crtc
*intel_crtc
;
448 struct drm_framebuffer
*fb
;
449 struct intel_framebuffer
*intel_fb
;
450 struct drm_i915_gem_object
*obj
;
456 if (!I915_HAS_FBC(dev
))
460 * If FBC is already on, we just have to verify that we can
461 * keep it that way...
462 * Need to disable if:
463 * - more than one pipe is active
464 * - changing FBC params (stride, fence, mode)
465 * - new fb is too large to fit in compressed buffer
466 * - going to an unsupported config (interlace, pixel multiply, etc.)
468 list_for_each_entry(tmp_crtc
, &dev
->mode_config
.crtc_list
, head
) {
469 if (intel_crtc_active(tmp_crtc
) &&
470 !to_intel_crtc(tmp_crtc
)->primary_disabled
) {
472 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
473 dev_priv
->no_fbc_reason
= FBC_MULTIPLE_PIPES
;
480 if (!crtc
|| crtc
->fb
== NULL
) {
481 DRM_DEBUG_KMS("no output, disabling\n");
482 dev_priv
->no_fbc_reason
= FBC_NO_OUTPUT
;
486 intel_crtc
= to_intel_crtc(crtc
);
488 intel_fb
= to_intel_framebuffer(fb
);
491 enable_fbc
= i915_enable_fbc
;
492 if (enable_fbc
< 0) {
493 DRM_DEBUG_KMS("fbc set to per-chip default\n");
495 if (INTEL_INFO(dev
)->gen
<= 7 && !IS_HASWELL(dev
))
499 DRM_DEBUG_KMS("fbc disabled per module param\n");
500 dev_priv
->no_fbc_reason
= FBC_MODULE_PARAM
;
503 if ((crtc
->mode
.flags
& DRM_MODE_FLAG_INTERLACE
) ||
504 (crtc
->mode
.flags
& DRM_MODE_FLAG_DBLSCAN
)) {
505 DRM_DEBUG_KMS("mode incompatible with compression, "
507 dev_priv
->no_fbc_reason
= FBC_UNSUPPORTED_MODE
;
510 if ((crtc
->mode
.hdisplay
> 2048) ||
511 (crtc
->mode
.vdisplay
> 1536)) {
512 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
513 dev_priv
->no_fbc_reason
= FBC_MODE_TOO_LARGE
;
516 if ((IS_I915GM(dev
) || IS_I945GM(dev
) || IS_HASWELL(dev
)) &&
517 intel_crtc
->plane
!= 0) {
518 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
519 dev_priv
->no_fbc_reason
= FBC_BAD_PLANE
;
523 /* The use of a CPU fence is mandatory in order to detect writes
524 * by the CPU to the scanout and trigger updates to the FBC.
526 if (obj
->tiling_mode
!= I915_TILING_X
||
527 obj
->fence_reg
== I915_FENCE_REG_NONE
) {
528 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
529 dev_priv
->no_fbc_reason
= FBC_NOT_TILED
;
533 /* If the kernel debugger is active, always disable compression */
537 if (i915_gem_stolen_setup_compression(dev
, intel_fb
->obj
->base
.size
)) {
538 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
539 dev_priv
->no_fbc_reason
= FBC_STOLEN_TOO_SMALL
;
543 /* If the scanout has not changed, don't modify the FBC settings.
544 * Note that we make the fundamental assumption that the fb->obj
545 * cannot be unpinned (and have its GTT offset and fence revoked)
546 * without first being decoupled from the scanout and FBC disabled.
548 if (dev_priv
->cfb_plane
== intel_crtc
->plane
&&
549 dev_priv
->cfb_fb
== fb
->base
.id
&&
550 dev_priv
->cfb_y
== crtc
->y
)
553 if (intel_fbc_enabled(dev
)) {
554 /* We update FBC along two paths, after changing fb/crtc
555 * configuration (modeswitching) and after page-flipping
556 * finishes. For the latter, we know that not only did
557 * we disable the FBC at the start of the page-flip
558 * sequence, but also more than one vblank has passed.
560 * For the former case of modeswitching, it is possible
561 * to switch between two FBC valid configurations
562 * instantaneously so we do need to disable the FBC
563 * before we can modify its control registers. We also
564 * have to wait for the next vblank for that to take
565 * effect. However, since we delay enabling FBC we can
566 * assume that a vblank has passed since disabling and
567 * that we can safely alter the registers in the deferred
570 * In the scenario that we go from a valid to invalid
571 * and then back to valid FBC configuration we have
572 * no strict enforcement that a vblank occurred since
573 * disabling the FBC. However, along all current pipe
574 * disabling paths we do need to wait for a vblank at
575 * some point. And we wait before enabling FBC anyway.
577 DRM_DEBUG_KMS("disabling active FBC for update\n");
578 intel_disable_fbc(dev
);
581 intel_enable_fbc(crtc
, 500);
585 /* Multiple disables should be harmless */
586 if (intel_fbc_enabled(dev
)) {
587 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
588 intel_disable_fbc(dev
);
590 i915_gem_stolen_cleanup_compression(dev
);
593 static void i915_pineview_get_mem_freq(struct drm_device
*dev
)
595 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
598 tmp
= I915_READ(CLKCFG
);
600 switch (tmp
& CLKCFG_FSB_MASK
) {
602 dev_priv
->fsb_freq
= 533; /* 133*4 */
605 dev_priv
->fsb_freq
= 800; /* 200*4 */
608 dev_priv
->fsb_freq
= 667; /* 167*4 */
611 dev_priv
->fsb_freq
= 400; /* 100*4 */
615 switch (tmp
& CLKCFG_MEM_MASK
) {
617 dev_priv
->mem_freq
= 533;
620 dev_priv
->mem_freq
= 667;
623 dev_priv
->mem_freq
= 800;
627 /* detect pineview DDR3 setting */
628 tmp
= I915_READ(CSHRDDR3CTL
);
629 dev_priv
->is_ddr3
= (tmp
& CSHRDDR3CTL_DDR3
) ? 1 : 0;
632 static void i915_ironlake_get_mem_freq(struct drm_device
*dev
)
634 drm_i915_private_t
*dev_priv
= dev
->dev_private
;
637 ddrpll
= I915_READ16(DDRMPLL1
);
638 csipll
= I915_READ16(CSIPLL0
);
640 switch (ddrpll
& 0xff) {
642 dev_priv
->mem_freq
= 800;
645 dev_priv
->mem_freq
= 1066;
648 dev_priv
->mem_freq
= 1333;
651 dev_priv
->mem_freq
= 1600;
654 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
656 dev_priv
->mem_freq
= 0;
660 dev_priv
->ips
.r_t
= dev_priv
->mem_freq
;
662 switch (csipll
& 0x3ff) {
664 dev_priv
->fsb_freq
= 3200;
667 dev_priv
->fsb_freq
= 3733;
670 dev_priv
->fsb_freq
= 4266;
673 dev_priv
->fsb_freq
= 4800;
676 dev_priv
->fsb_freq
= 5333;
679 dev_priv
->fsb_freq
= 5866;
682 dev_priv
->fsb_freq
= 6400;
685 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
687 dev_priv
->fsb_freq
= 0;
691 if (dev_priv
->fsb_freq
== 3200) {
692 dev_priv
->ips
.c_m
= 0;
693 } else if (dev_priv
->fsb_freq
> 3200 && dev_priv
->fsb_freq
<= 4800) {
694 dev_priv
->ips
.c_m
= 1;
696 dev_priv
->ips
.c_m
= 2;
700 static const struct cxsr_latency cxsr_latency_table
[] = {
701 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
702 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
703 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
704 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
705 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
707 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
708 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
709 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
710 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
711 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
713 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
714 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
715 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
716 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
717 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
719 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
720 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
721 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
722 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
723 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
725 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
726 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
727 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
728 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
729 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
731 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
732 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
733 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
734 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
735 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
738 static const struct cxsr_latency
*intel_get_cxsr_latency(int is_desktop
,
743 const struct cxsr_latency
*latency
;
746 if (fsb
== 0 || mem
== 0)
749 for (i
= 0; i
< ARRAY_SIZE(cxsr_latency_table
); i
++) {
750 latency
= &cxsr_latency_table
[i
];
751 if (is_desktop
== latency
->is_desktop
&&
752 is_ddr3
== latency
->is_ddr3
&&
753 fsb
== latency
->fsb_freq
&& mem
== latency
->mem_freq
)
757 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
762 static void pineview_disable_cxsr(struct drm_device
*dev
)
764 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
766 /* deactivate cxsr */
767 I915_WRITE(DSPFW3
, I915_READ(DSPFW3
) & ~PINEVIEW_SELF_REFRESH_EN
);
771 * Latency for FIFO fetches is dependent on several factors:
772 * - memory configuration (speed, channels)
774 * - current MCH state
775 * It can be fairly high in some situations, so here we assume a fairly
776 * pessimal value. It's a tradeoff between extra memory fetches (if we
777 * set this value too high, the FIFO will fetch frequently to stay full)
778 * and power consumption (set it too low to save power and we might see
779 * FIFO underruns and display "flicker").
781 * A value of 5us seems to be a good balance; safe for very low end
782 * platforms but not overly aggressive on lower latency configs.
784 static const int latency_ns
= 5000;
786 static int i9xx_get_fifo_size(struct drm_device
*dev
, int plane
)
788 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
789 uint32_t dsparb
= I915_READ(DSPARB
);
792 size
= dsparb
& 0x7f;
794 size
= ((dsparb
>> DSPARB_CSTART_SHIFT
) & 0x7f) - size
;
796 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb
,
797 plane
? "B" : "A", size
);
802 static int i85x_get_fifo_size(struct drm_device
*dev
, int plane
)
804 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
805 uint32_t dsparb
= I915_READ(DSPARB
);
808 size
= dsparb
& 0x1ff;
810 size
= ((dsparb
>> DSPARB_BEND_SHIFT
) & 0x1ff) - size
;
811 size
>>= 1; /* Convert to cachelines */
813 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb
,
814 plane
? "B" : "A", size
);
819 static int i845_get_fifo_size(struct drm_device
*dev
, int plane
)
821 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
822 uint32_t dsparb
= I915_READ(DSPARB
);
825 size
= dsparb
& 0x7f;
826 size
>>= 2; /* Convert to cachelines */
828 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb
,
835 static int i830_get_fifo_size(struct drm_device
*dev
, int plane
)
837 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
838 uint32_t dsparb
= I915_READ(DSPARB
);
841 size
= dsparb
& 0x7f;
842 size
>>= 1; /* Convert to cachelines */
844 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb
,
845 plane
? "B" : "A", size
);
850 /* Pineview has different values for various configs */
851 static const struct intel_watermark_params pineview_display_wm
= {
852 PINEVIEW_DISPLAY_FIFO
,
856 PINEVIEW_FIFO_LINE_SIZE
858 static const struct intel_watermark_params pineview_display_hplloff_wm
= {
859 PINEVIEW_DISPLAY_FIFO
,
861 PINEVIEW_DFT_HPLLOFF_WM
,
863 PINEVIEW_FIFO_LINE_SIZE
865 static const struct intel_watermark_params pineview_cursor_wm
= {
866 PINEVIEW_CURSOR_FIFO
,
867 PINEVIEW_CURSOR_MAX_WM
,
868 PINEVIEW_CURSOR_DFT_WM
,
869 PINEVIEW_CURSOR_GUARD_WM
,
870 PINEVIEW_FIFO_LINE_SIZE
,
872 static const struct intel_watermark_params pineview_cursor_hplloff_wm
= {
873 PINEVIEW_CURSOR_FIFO
,
874 PINEVIEW_CURSOR_MAX_WM
,
875 PINEVIEW_CURSOR_DFT_WM
,
876 PINEVIEW_CURSOR_GUARD_WM
,
877 PINEVIEW_FIFO_LINE_SIZE
879 static const struct intel_watermark_params g4x_wm_info
= {
886 static const struct intel_watermark_params g4x_cursor_wm_info
= {
893 static const struct intel_watermark_params valleyview_wm_info
= {
894 VALLEYVIEW_FIFO_SIZE
,
900 static const struct intel_watermark_params valleyview_cursor_wm_info
= {
902 VALLEYVIEW_CURSOR_MAX_WM
,
907 static const struct intel_watermark_params i965_cursor_wm_info
= {
914 static const struct intel_watermark_params i945_wm_info
= {
921 static const struct intel_watermark_params i915_wm_info
= {
928 static const struct intel_watermark_params i855_wm_info
= {
935 static const struct intel_watermark_params i830_wm_info
= {
943 static const struct intel_watermark_params ironlake_display_wm_info
= {
950 static const struct intel_watermark_params ironlake_cursor_wm_info
= {
957 static const struct intel_watermark_params ironlake_display_srwm_info
= {
959 ILK_DISPLAY_MAX_SRWM
,
960 ILK_DISPLAY_DFT_SRWM
,
964 static const struct intel_watermark_params ironlake_cursor_srwm_info
= {
972 static const struct intel_watermark_params sandybridge_display_wm_info
= {
979 static const struct intel_watermark_params sandybridge_cursor_wm_info
= {
986 static const struct intel_watermark_params sandybridge_display_srwm_info
= {
988 SNB_DISPLAY_MAX_SRWM
,
989 SNB_DISPLAY_DFT_SRWM
,
993 static const struct intel_watermark_params sandybridge_cursor_srwm_info
= {
1003 * intel_calculate_wm - calculate watermark level
1004 * @clock_in_khz: pixel clock
1005 * @wm: chip FIFO params
1006 * @pixel_size: display pixel size
1007 * @latency_ns: memory latency for the platform
1009 * Calculate the watermark level (the level at which the display plane will
1010 * start fetching from memory again). Each chip has a different display
1011 * FIFO size and allocation, so the caller needs to figure that out and pass
1012 * in the correct intel_watermark_params structure.
1014 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1015 * on the pixel size. When it reaches the watermark level, it'll start
1016 * fetching FIFO line sized based chunks from memory until the FIFO fills
1017 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1018 * will occur, and a display engine hang could result.
1020 static unsigned long intel_calculate_wm(unsigned long clock_in_khz
,
1021 const struct intel_watermark_params
*wm
,
1024 unsigned long latency_ns
)
1026 long entries_required
, wm_size
;
1029 * Note: we need to make sure we don't overflow for various clock &
1031 * clocks go from a few thousand to several hundred thousand.
1032 * latency is usually a few thousand
1034 entries_required
= ((clock_in_khz
/ 1000) * pixel_size
* latency_ns
) /
1036 entries_required
= DIV_ROUND_UP(entries_required
, wm
->cacheline_size
);
1038 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required
);
1040 wm_size
= fifo_size
- (entries_required
+ wm
->guard_size
);
1042 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size
);
1044 /* Don't promote wm_size to unsigned... */
1045 if (wm_size
> (long)wm
->max_wm
)
1046 wm_size
= wm
->max_wm
;
1048 wm_size
= wm
->default_wm
;
1052 static struct drm_crtc
*single_enabled_crtc(struct drm_device
*dev
)
1054 struct drm_crtc
*crtc
, *enabled
= NULL
;
1056 list_for_each_entry(crtc
, &dev
->mode_config
.crtc_list
, head
) {
1057 if (intel_crtc_active(crtc
)) {
1067 static void pineview_update_wm(struct drm_device
*dev
)
1069 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1070 struct drm_crtc
*crtc
;
1071 const struct cxsr_latency
*latency
;
1075 latency
= intel_get_cxsr_latency(IS_PINEVIEW_G(dev
), dev_priv
->is_ddr3
,
1076 dev_priv
->fsb_freq
, dev_priv
->mem_freq
);
1078 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
1079 pineview_disable_cxsr(dev
);
1083 crtc
= single_enabled_crtc(dev
);
1085 int clock
= crtc
->mode
.clock
;
1086 int pixel_size
= crtc
->fb
->bits_per_pixel
/ 8;
1089 wm
= intel_calculate_wm(clock
, &pineview_display_wm
,
1090 pineview_display_wm
.fifo_size
,
1091 pixel_size
, latency
->display_sr
);
1092 reg
= I915_READ(DSPFW1
);
1093 reg
&= ~DSPFW_SR_MASK
;
1094 reg
|= wm
<< DSPFW_SR_SHIFT
;
1095 I915_WRITE(DSPFW1
, reg
);
1096 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg
);
1099 wm
= intel_calculate_wm(clock
, &pineview_cursor_wm
,
1100 pineview_display_wm
.fifo_size
,
1101 pixel_size
, latency
->cursor_sr
);
1102 reg
= I915_READ(DSPFW3
);
1103 reg
&= ~DSPFW_CURSOR_SR_MASK
;
1104 reg
|= (wm
& 0x3f) << DSPFW_CURSOR_SR_SHIFT
;
1105 I915_WRITE(DSPFW3
, reg
);
1107 /* Display HPLL off SR */
1108 wm
= intel_calculate_wm(clock
, &pineview_display_hplloff_wm
,
1109 pineview_display_hplloff_wm
.fifo_size
,
1110 pixel_size
, latency
->display_hpll_disable
);
1111 reg
= I915_READ(DSPFW3
);
1112 reg
&= ~DSPFW_HPLL_SR_MASK
;
1113 reg
|= wm
& DSPFW_HPLL_SR_MASK
;
1114 I915_WRITE(DSPFW3
, reg
);
1116 /* cursor HPLL off SR */
1117 wm
= intel_calculate_wm(clock
, &pineview_cursor_hplloff_wm
,
1118 pineview_display_hplloff_wm
.fifo_size
,
1119 pixel_size
, latency
->cursor_hpll_disable
);
1120 reg
= I915_READ(DSPFW3
);
1121 reg
&= ~DSPFW_HPLL_CURSOR_MASK
;
1122 reg
|= (wm
& 0x3f) << DSPFW_HPLL_CURSOR_SHIFT
;
1123 I915_WRITE(DSPFW3
, reg
);
1124 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg
);
1128 I915_READ(DSPFW3
) | PINEVIEW_SELF_REFRESH_EN
);
1129 DRM_DEBUG_KMS("Self-refresh is enabled\n");
1131 pineview_disable_cxsr(dev
);
1132 DRM_DEBUG_KMS("Self-refresh is disabled\n");
1136 static bool g4x_compute_wm0(struct drm_device
*dev
,
1138 const struct intel_watermark_params
*display
,
1139 int display_latency_ns
,
1140 const struct intel_watermark_params
*cursor
,
1141 int cursor_latency_ns
,
1145 struct drm_crtc
*crtc
;
1146 int htotal
, hdisplay
, clock
, pixel_size
;
1147 int line_time_us
, line_count
;
1148 int entries
, tlb_miss
;
1150 crtc
= intel_get_crtc_for_plane(dev
, plane
);
1151 if (!intel_crtc_active(crtc
)) {
1152 *cursor_wm
= cursor
->guard_size
;
1153 *plane_wm
= display
->guard_size
;
1157 htotal
= crtc
->mode
.htotal
;
1158 hdisplay
= crtc
->mode
.hdisplay
;
1159 clock
= crtc
->mode
.clock
;
1160 pixel_size
= crtc
->fb
->bits_per_pixel
/ 8;
1162 /* Use the small buffer method to calculate plane watermark */
1163 entries
= ((clock
* pixel_size
/ 1000) * display_latency_ns
) / 1000;
1164 tlb_miss
= display
->fifo_size
*display
->cacheline_size
- hdisplay
* 8;
1166 entries
+= tlb_miss
;
1167 entries
= DIV_ROUND_UP(entries
, display
->cacheline_size
);
1168 *plane_wm
= entries
+ display
->guard_size
;
1169 if (*plane_wm
> (int)display
->max_wm
)
1170 *plane_wm
= display
->max_wm
;
1172 /* Use the large buffer method to calculate cursor watermark */
1173 line_time_us
= ((htotal
* 1000) / clock
);
1174 line_count
= (cursor_latency_ns
/ line_time_us
+ 1000) / 1000;
1175 entries
= line_count
* 64 * pixel_size
;
1176 tlb_miss
= cursor
->fifo_size
*cursor
->cacheline_size
- hdisplay
* 8;
1178 entries
+= tlb_miss
;
1179 entries
= DIV_ROUND_UP(entries
, cursor
->cacheline_size
);
1180 *cursor_wm
= entries
+ cursor
->guard_size
;
1181 if (*cursor_wm
> (int)cursor
->max_wm
)
1182 *cursor_wm
= (int)cursor
->max_wm
;
1188 * Check the wm result.
1190 * If any calculated watermark values is larger than the maximum value that
1191 * can be programmed into the associated watermark register, that watermark
1194 static bool g4x_check_srwm(struct drm_device
*dev
,
1195 int display_wm
, int cursor_wm
,
1196 const struct intel_watermark_params
*display
,
1197 const struct intel_watermark_params
*cursor
)
1199 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1200 display_wm
, cursor_wm
);
1202 if (display_wm
> display
->max_wm
) {
1203 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1204 display_wm
, display
->max_wm
);
1208 if (cursor_wm
> cursor
->max_wm
) {
1209 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1210 cursor_wm
, cursor
->max_wm
);
1214 if (!(display_wm
|| cursor_wm
)) {
1215 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1222 static bool g4x_compute_srwm(struct drm_device
*dev
,
1225 const struct intel_watermark_params
*display
,
1226 const struct intel_watermark_params
*cursor
,
1227 int *display_wm
, int *cursor_wm
)
1229 struct drm_crtc
*crtc
;
1230 int hdisplay
, htotal
, pixel_size
, clock
;
1231 unsigned long line_time_us
;
1232 int line_count
, line_size
;
1237 *display_wm
= *cursor_wm
= 0;
1241 crtc
= intel_get_crtc_for_plane(dev
, plane
);
1242 hdisplay
= crtc
->mode
.hdisplay
;
1243 htotal
= crtc
->mode
.htotal
;
1244 clock
= crtc
->mode
.clock
;
1245 pixel_size
= crtc
->fb
->bits_per_pixel
/ 8;
1247 line_time_us
= (htotal
* 1000) / clock
;
1248 line_count
= (latency_ns
/ line_time_us
+ 1000) / 1000;
1249 line_size
= hdisplay
* pixel_size
;
1251 /* Use the minimum of the small and large buffer method for primary */
1252 small
= ((clock
* pixel_size
/ 1000) * latency_ns
) / 1000;
1253 large
= line_count
* line_size
;
1255 entries
= DIV_ROUND_UP(min(small
, large
), display
->cacheline_size
);
1256 *display_wm
= entries
+ display
->guard_size
;
1258 /* calculate the self-refresh watermark for display cursor */
1259 entries
= line_count
* pixel_size
* 64;
1260 entries
= DIV_ROUND_UP(entries
, cursor
->cacheline_size
);
1261 *cursor_wm
= entries
+ cursor
->guard_size
;
1263 return g4x_check_srwm(dev
,
1264 *display_wm
, *cursor_wm
,
1268 static bool vlv_compute_drain_latency(struct drm_device
*dev
,
1270 int *plane_prec_mult
,
1272 int *cursor_prec_mult
,
1275 struct drm_crtc
*crtc
;
1276 int clock
, pixel_size
;
1279 crtc
= intel_get_crtc_for_plane(dev
, plane
);
1280 if (!intel_crtc_active(crtc
))
1283 clock
= crtc
->mode
.clock
; /* VESA DOT Clock */
1284 pixel_size
= crtc
->fb
->bits_per_pixel
/ 8; /* BPP */
1286 entries
= (clock
/ 1000) * pixel_size
;
1287 *plane_prec_mult
= (entries
> 256) ?
1288 DRAIN_LATENCY_PRECISION_32
: DRAIN_LATENCY_PRECISION_16
;
1289 *plane_dl
= (64 * (*plane_prec_mult
) * 4) / ((clock
/ 1000) *
1292 entries
= (clock
/ 1000) * 4; /* BPP is always 4 for cursor */
1293 *cursor_prec_mult
= (entries
> 256) ?
1294 DRAIN_LATENCY_PRECISION_32
: DRAIN_LATENCY_PRECISION_16
;
1295 *cursor_dl
= (64 * (*cursor_prec_mult
) * 4) / ((clock
/ 1000) * 4);
1301 * Update drain latency registers of memory arbiter
1303 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1304 * to be programmed. Each plane has a drain latency multiplier and a drain
1308 static void vlv_update_drain_latency(struct drm_device
*dev
)
1310 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1311 int planea_prec
, planea_dl
, planeb_prec
, planeb_dl
;
1312 int cursora_prec
, cursora_dl
, cursorb_prec
, cursorb_dl
;
1313 int plane_prec_mult
, cursor_prec_mult
; /* Precision multiplier is
1316 /* For plane A, Cursor A */
1317 if (vlv_compute_drain_latency(dev
, 0, &plane_prec_mult
, &planea_dl
,
1318 &cursor_prec_mult
, &cursora_dl
)) {
1319 cursora_prec
= (cursor_prec_mult
== DRAIN_LATENCY_PRECISION_32
) ?
1320 DDL_CURSORA_PRECISION_32
: DDL_CURSORA_PRECISION_16
;
1321 planea_prec
= (plane_prec_mult
== DRAIN_LATENCY_PRECISION_32
) ?
1322 DDL_PLANEA_PRECISION_32
: DDL_PLANEA_PRECISION_16
;
1324 I915_WRITE(VLV_DDL1
, cursora_prec
|
1325 (cursora_dl
<< DDL_CURSORA_SHIFT
) |
1326 planea_prec
| planea_dl
);
1329 /* For plane B, Cursor B */
1330 if (vlv_compute_drain_latency(dev
, 1, &plane_prec_mult
, &planeb_dl
,
1331 &cursor_prec_mult
, &cursorb_dl
)) {
1332 cursorb_prec
= (cursor_prec_mult
== DRAIN_LATENCY_PRECISION_32
) ?
1333 DDL_CURSORB_PRECISION_32
: DDL_CURSORB_PRECISION_16
;
1334 planeb_prec
= (plane_prec_mult
== DRAIN_LATENCY_PRECISION_32
) ?
1335 DDL_PLANEB_PRECISION_32
: DDL_PLANEB_PRECISION_16
;
1337 I915_WRITE(VLV_DDL2
, cursorb_prec
|
1338 (cursorb_dl
<< DDL_CURSORB_SHIFT
) |
1339 planeb_prec
| planeb_dl
);
1343 #define single_plane_enabled(mask) is_power_of_2(mask)
1345 static void valleyview_update_wm(struct drm_device
*dev
)
1347 static const int sr_latency_ns
= 12000;
1348 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1349 int planea_wm
, planeb_wm
, cursora_wm
, cursorb_wm
;
1350 int plane_sr
, cursor_sr
;
1351 int ignore_plane_sr
, ignore_cursor_sr
;
1352 unsigned int enabled
= 0;
1354 vlv_update_drain_latency(dev
);
1356 if (g4x_compute_wm0(dev
, 0,
1357 &valleyview_wm_info
, latency_ns
,
1358 &valleyview_cursor_wm_info
, latency_ns
,
1359 &planea_wm
, &cursora_wm
))
1362 if (g4x_compute_wm0(dev
, 1,
1363 &valleyview_wm_info
, latency_ns
,
1364 &valleyview_cursor_wm_info
, latency_ns
,
1365 &planeb_wm
, &cursorb_wm
))
1368 if (single_plane_enabled(enabled
) &&
1369 g4x_compute_srwm(dev
, ffs(enabled
) - 1,
1371 &valleyview_wm_info
,
1372 &valleyview_cursor_wm_info
,
1373 &plane_sr
, &ignore_cursor_sr
) &&
1374 g4x_compute_srwm(dev
, ffs(enabled
) - 1,
1376 &valleyview_wm_info
,
1377 &valleyview_cursor_wm_info
,
1378 &ignore_plane_sr
, &cursor_sr
)) {
1379 I915_WRITE(FW_BLC_SELF_VLV
, FW_CSPWRDWNEN
);
1381 I915_WRITE(FW_BLC_SELF_VLV
,
1382 I915_READ(FW_BLC_SELF_VLV
) & ~FW_CSPWRDWNEN
);
1383 plane_sr
= cursor_sr
= 0;
1386 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
1387 planea_wm
, cursora_wm
,
1388 planeb_wm
, cursorb_wm
,
1389 plane_sr
, cursor_sr
);
1392 (plane_sr
<< DSPFW_SR_SHIFT
) |
1393 (cursorb_wm
<< DSPFW_CURSORB_SHIFT
) |
1394 (planeb_wm
<< DSPFW_PLANEB_SHIFT
) |
1397 (I915_READ(DSPFW2
) & ~DSPFW_CURSORA_MASK
) |
1398 (cursora_wm
<< DSPFW_CURSORA_SHIFT
));
1400 (I915_READ(DSPFW3
) & ~DSPFW_CURSOR_SR_MASK
) |
1401 (cursor_sr
<< DSPFW_CURSOR_SR_SHIFT
));
1404 static void g4x_update_wm(struct drm_device
*dev
)
1406 static const int sr_latency_ns
= 12000;
1407 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1408 int planea_wm
, planeb_wm
, cursora_wm
, cursorb_wm
;
1409 int plane_sr
, cursor_sr
;
1410 unsigned int enabled
= 0;
1412 if (g4x_compute_wm0(dev
, 0,
1413 &g4x_wm_info
, latency_ns
,
1414 &g4x_cursor_wm_info
, latency_ns
,
1415 &planea_wm
, &cursora_wm
))
1418 if (g4x_compute_wm0(dev
, 1,
1419 &g4x_wm_info
, latency_ns
,
1420 &g4x_cursor_wm_info
, latency_ns
,
1421 &planeb_wm
, &cursorb_wm
))
1424 if (single_plane_enabled(enabled
) &&
1425 g4x_compute_srwm(dev
, ffs(enabled
) - 1,
1428 &g4x_cursor_wm_info
,
1429 &plane_sr
, &cursor_sr
)) {
1430 I915_WRITE(FW_BLC_SELF
, FW_BLC_SELF_EN
);
1432 I915_WRITE(FW_BLC_SELF
,
1433 I915_READ(FW_BLC_SELF
) & ~FW_BLC_SELF_EN
);
1434 plane_sr
= cursor_sr
= 0;
1437 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
1438 planea_wm
, cursora_wm
,
1439 planeb_wm
, cursorb_wm
,
1440 plane_sr
, cursor_sr
);
1443 (plane_sr
<< DSPFW_SR_SHIFT
) |
1444 (cursorb_wm
<< DSPFW_CURSORB_SHIFT
) |
1445 (planeb_wm
<< DSPFW_PLANEB_SHIFT
) |
1448 (I915_READ(DSPFW2
) & ~DSPFW_CURSORA_MASK
) |
1449 (cursora_wm
<< DSPFW_CURSORA_SHIFT
));
1450 /* HPLL off in SR has some issues on G4x... disable it */
1452 (I915_READ(DSPFW3
) & ~(DSPFW_HPLL_SR_EN
| DSPFW_CURSOR_SR_MASK
)) |
1453 (cursor_sr
<< DSPFW_CURSOR_SR_SHIFT
));
1456 static void i965_update_wm(struct drm_device
*dev
)
1458 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1459 struct drm_crtc
*crtc
;
1463 /* Calc sr entries for one plane configs */
1464 crtc
= single_enabled_crtc(dev
);
1466 /* self-refresh has much higher latency */
1467 static const int sr_latency_ns
= 12000;
1468 int clock
= crtc
->mode
.clock
;
1469 int htotal
= crtc
->mode
.htotal
;
1470 int hdisplay
= crtc
->mode
.hdisplay
;
1471 int pixel_size
= crtc
->fb
->bits_per_pixel
/ 8;
1472 unsigned long line_time_us
;
1475 line_time_us
= ((htotal
* 1000) / clock
);
1477 /* Use ns/us then divide to preserve precision */
1478 entries
= (((sr_latency_ns
/ line_time_us
) + 1000) / 1000) *
1479 pixel_size
* hdisplay
;
1480 entries
= DIV_ROUND_UP(entries
, I915_FIFO_LINE_SIZE
);
1481 srwm
= I965_FIFO_SIZE
- entries
;
1485 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1488 entries
= (((sr_latency_ns
/ line_time_us
) + 1000) / 1000) *
1490 entries
= DIV_ROUND_UP(entries
,
1491 i965_cursor_wm_info
.cacheline_size
);
1492 cursor_sr
= i965_cursor_wm_info
.fifo_size
-
1493 (entries
+ i965_cursor_wm_info
.guard_size
);
1495 if (cursor_sr
> i965_cursor_wm_info
.max_wm
)
1496 cursor_sr
= i965_cursor_wm_info
.max_wm
;
1498 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1499 "cursor %d\n", srwm
, cursor_sr
);
1501 if (IS_CRESTLINE(dev
))
1502 I915_WRITE(FW_BLC_SELF
, FW_BLC_SELF_EN
);
1504 /* Turn off self refresh if both pipes are enabled */
1505 if (IS_CRESTLINE(dev
))
1506 I915_WRITE(FW_BLC_SELF
, I915_READ(FW_BLC_SELF
)
1510 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1513 /* 965 has limitations... */
1514 I915_WRITE(DSPFW1
, (srwm
<< DSPFW_SR_SHIFT
) |
1515 (8 << 16) | (8 << 8) | (8 << 0));
1516 I915_WRITE(DSPFW2
, (8 << 8) | (8 << 0));
1517 /* update cursor SR watermark */
1518 I915_WRITE(DSPFW3
, (cursor_sr
<< DSPFW_CURSOR_SR_SHIFT
));
1521 static void i9xx_update_wm(struct drm_device
*dev
)
1523 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1524 const struct intel_watermark_params
*wm_info
;
1529 int planea_wm
, planeb_wm
;
1530 struct drm_crtc
*crtc
, *enabled
= NULL
;
1533 wm_info
= &i945_wm_info
;
1534 else if (!IS_GEN2(dev
))
1535 wm_info
= &i915_wm_info
;
1537 wm_info
= &i855_wm_info
;
1539 fifo_size
= dev_priv
->display
.get_fifo_size(dev
, 0);
1540 crtc
= intel_get_crtc_for_plane(dev
, 0);
1541 if (intel_crtc_active(crtc
)) {
1542 int cpp
= crtc
->fb
->bits_per_pixel
/ 8;
1546 planea_wm
= intel_calculate_wm(crtc
->mode
.clock
,
1547 wm_info
, fifo_size
, cpp
,
1551 planea_wm
= fifo_size
- wm_info
->guard_size
;
1553 fifo_size
= dev_priv
->display
.get_fifo_size(dev
, 1);
1554 crtc
= intel_get_crtc_for_plane(dev
, 1);
1555 if (intel_crtc_active(crtc
)) {
1556 int cpp
= crtc
->fb
->bits_per_pixel
/ 8;
1560 planeb_wm
= intel_calculate_wm(crtc
->mode
.clock
,
1561 wm_info
, fifo_size
, cpp
,
1563 if (enabled
== NULL
)
1568 planeb_wm
= fifo_size
- wm_info
->guard_size
;
1570 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm
, planeb_wm
);
1573 * Overlay gets an aggressive default since video jitter is bad.
1577 /* Play safe and disable self-refresh before adjusting watermarks. */
1578 if (IS_I945G(dev
) || IS_I945GM(dev
))
1579 I915_WRITE(FW_BLC_SELF
, FW_BLC_SELF_EN_MASK
| 0);
1580 else if (IS_I915GM(dev
))
1581 I915_WRITE(INSTPM
, I915_READ(INSTPM
) & ~INSTPM_SELF_EN
);
1583 /* Calc sr entries for one plane configs */
1584 if (HAS_FW_BLC(dev
) && enabled
) {
1585 /* self-refresh has much higher latency */
1586 static const int sr_latency_ns
= 6000;
1587 int clock
= enabled
->mode
.clock
;
1588 int htotal
= enabled
->mode
.htotal
;
1589 int hdisplay
= enabled
->mode
.hdisplay
;
1590 int pixel_size
= enabled
->fb
->bits_per_pixel
/ 8;
1591 unsigned long line_time_us
;
1594 line_time_us
= (htotal
* 1000) / clock
;
1596 /* Use ns/us then divide to preserve precision */
1597 entries
= (((sr_latency_ns
/ line_time_us
) + 1000) / 1000) *
1598 pixel_size
* hdisplay
;
1599 entries
= DIV_ROUND_UP(entries
, wm_info
->cacheline_size
);
1600 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries
);
1601 srwm
= wm_info
->fifo_size
- entries
;
1605 if (IS_I945G(dev
) || IS_I945GM(dev
))
1606 I915_WRITE(FW_BLC_SELF
,
1607 FW_BLC_SELF_FIFO_MASK
| (srwm
& 0xff));
1608 else if (IS_I915GM(dev
))
1609 I915_WRITE(FW_BLC_SELF
, srwm
& 0x3f);
1612 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1613 planea_wm
, planeb_wm
, cwm
, srwm
);
1615 fwater_lo
= ((planeb_wm
& 0x3f) << 16) | (planea_wm
& 0x3f);
1616 fwater_hi
= (cwm
& 0x1f);
1618 /* Set request length to 8 cachelines per fetch */
1619 fwater_lo
= fwater_lo
| (1 << 24) | (1 << 8);
1620 fwater_hi
= fwater_hi
| (1 << 8);
1622 I915_WRITE(FW_BLC
, fwater_lo
);
1623 I915_WRITE(FW_BLC2
, fwater_hi
);
1625 if (HAS_FW_BLC(dev
)) {
1627 if (IS_I945G(dev
) || IS_I945GM(dev
))
1628 I915_WRITE(FW_BLC_SELF
,
1629 FW_BLC_SELF_EN_MASK
| FW_BLC_SELF_EN
);
1630 else if (IS_I915GM(dev
))
1631 I915_WRITE(INSTPM
, I915_READ(INSTPM
) | INSTPM_SELF_EN
);
1632 DRM_DEBUG_KMS("memory self refresh enabled\n");
1634 DRM_DEBUG_KMS("memory self refresh disabled\n");
1638 static void i830_update_wm(struct drm_device
*dev
)
1640 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1641 struct drm_crtc
*crtc
;
1645 crtc
= single_enabled_crtc(dev
);
1649 planea_wm
= intel_calculate_wm(crtc
->mode
.clock
, &i830_wm_info
,
1650 dev_priv
->display
.get_fifo_size(dev
, 0),
1652 fwater_lo
= I915_READ(FW_BLC
) & ~0xfff;
1653 fwater_lo
|= (3<<8) | planea_wm
;
1655 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm
);
1657 I915_WRITE(FW_BLC
, fwater_lo
);
1660 #define ILK_LP0_PLANE_LATENCY 700
1661 #define ILK_LP0_CURSOR_LATENCY 1300
1664 * Check the wm result.
1666 * If any calculated watermark values is larger than the maximum value that
1667 * can be programmed into the associated watermark register, that watermark
1670 static bool ironlake_check_srwm(struct drm_device
*dev
, int level
,
1671 int fbc_wm
, int display_wm
, int cursor_wm
,
1672 const struct intel_watermark_params
*display
,
1673 const struct intel_watermark_params
*cursor
)
1675 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1677 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
1678 " cursor %d\n", level
, display_wm
, fbc_wm
, cursor_wm
);
1680 if (fbc_wm
> SNB_FBC_MAX_SRWM
) {
1681 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
1682 fbc_wm
, SNB_FBC_MAX_SRWM
, level
);
1684 /* fbc has it's own way to disable FBC WM */
1685 I915_WRITE(DISP_ARB_CTL
,
1686 I915_READ(DISP_ARB_CTL
) | DISP_FBC_WM_DIS
);
1688 } else if (INTEL_INFO(dev
)->gen
>= 6) {
1689 /* enable FBC WM (except on ILK, where it must remain off) */
1690 I915_WRITE(DISP_ARB_CTL
,
1691 I915_READ(DISP_ARB_CTL
) & ~DISP_FBC_WM_DIS
);
1694 if (display_wm
> display
->max_wm
) {
1695 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
1696 display_wm
, SNB_DISPLAY_MAX_SRWM
, level
);
1700 if (cursor_wm
> cursor
->max_wm
) {
1701 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
1702 cursor_wm
, SNB_CURSOR_MAX_SRWM
, level
);
1706 if (!(fbc_wm
|| display_wm
|| cursor_wm
)) {
1707 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level
, level
);
1715 * Compute watermark values of WM[1-3],
1717 static bool ironlake_compute_srwm(struct drm_device
*dev
, int level
, int plane
,
1719 const struct intel_watermark_params
*display
,
1720 const struct intel_watermark_params
*cursor
,
1721 int *fbc_wm
, int *display_wm
, int *cursor_wm
)
1723 struct drm_crtc
*crtc
;
1724 unsigned long line_time_us
;
1725 int hdisplay
, htotal
, pixel_size
, clock
;
1726 int line_count
, line_size
;
1731 *fbc_wm
= *display_wm
= *cursor_wm
= 0;
1735 crtc
= intel_get_crtc_for_plane(dev
, plane
);
1736 hdisplay
= crtc
->mode
.hdisplay
;
1737 htotal
= crtc
->mode
.htotal
;
1738 clock
= crtc
->mode
.clock
;
1739 pixel_size
= crtc
->fb
->bits_per_pixel
/ 8;
1741 line_time_us
= (htotal
* 1000) / clock
;
1742 line_count
= (latency_ns
/ line_time_us
+ 1000) / 1000;
1743 line_size
= hdisplay
* pixel_size
;
1745 /* Use the minimum of the small and large buffer method for primary */
1746 small
= ((clock
* pixel_size
/ 1000) * latency_ns
) / 1000;
1747 large
= line_count
* line_size
;
1749 entries
= DIV_ROUND_UP(min(small
, large
), display
->cacheline_size
);
1750 *display_wm
= entries
+ display
->guard_size
;
1754 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
1756 *fbc_wm
= DIV_ROUND_UP(*display_wm
* 64, line_size
) + 2;
1758 /* calculate the self-refresh watermark for display cursor */
1759 entries
= line_count
* pixel_size
* 64;
1760 entries
= DIV_ROUND_UP(entries
, cursor
->cacheline_size
);
1761 *cursor_wm
= entries
+ cursor
->guard_size
;
1763 return ironlake_check_srwm(dev
, level
,
1764 *fbc_wm
, *display_wm
, *cursor_wm
,
1768 static void ironlake_update_wm(struct drm_device
*dev
)
1770 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1771 int fbc_wm
, plane_wm
, cursor_wm
;
1772 unsigned int enabled
;
1775 if (g4x_compute_wm0(dev
, 0,
1776 &ironlake_display_wm_info
,
1777 ILK_LP0_PLANE_LATENCY
,
1778 &ironlake_cursor_wm_info
,
1779 ILK_LP0_CURSOR_LATENCY
,
1780 &plane_wm
, &cursor_wm
)) {
1781 I915_WRITE(WM0_PIPEA_ILK
,
1782 (plane_wm
<< WM0_PIPE_PLANE_SHIFT
) | cursor_wm
);
1783 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
1784 " plane %d, " "cursor: %d\n",
1785 plane_wm
, cursor_wm
);
1789 if (g4x_compute_wm0(dev
, 1,
1790 &ironlake_display_wm_info
,
1791 ILK_LP0_PLANE_LATENCY
,
1792 &ironlake_cursor_wm_info
,
1793 ILK_LP0_CURSOR_LATENCY
,
1794 &plane_wm
, &cursor_wm
)) {
1795 I915_WRITE(WM0_PIPEB_ILK
,
1796 (plane_wm
<< WM0_PIPE_PLANE_SHIFT
) | cursor_wm
);
1797 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
1798 " plane %d, cursor: %d\n",
1799 plane_wm
, cursor_wm
);
1804 * Calculate and update the self-refresh watermark only when one
1805 * display plane is used.
1807 I915_WRITE(WM3_LP_ILK
, 0);
1808 I915_WRITE(WM2_LP_ILK
, 0);
1809 I915_WRITE(WM1_LP_ILK
, 0);
1811 if (!single_plane_enabled(enabled
))
1813 enabled
= ffs(enabled
) - 1;
1816 if (!ironlake_compute_srwm(dev
, 1, enabled
,
1817 ILK_READ_WM1_LATENCY() * 500,
1818 &ironlake_display_srwm_info
,
1819 &ironlake_cursor_srwm_info
,
1820 &fbc_wm
, &plane_wm
, &cursor_wm
))
1823 I915_WRITE(WM1_LP_ILK
,
1825 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT
) |
1826 (fbc_wm
<< WM1_LP_FBC_SHIFT
) |
1827 (plane_wm
<< WM1_LP_SR_SHIFT
) |
1831 if (!ironlake_compute_srwm(dev
, 2, enabled
,
1832 ILK_READ_WM2_LATENCY() * 500,
1833 &ironlake_display_srwm_info
,
1834 &ironlake_cursor_srwm_info
,
1835 &fbc_wm
, &plane_wm
, &cursor_wm
))
1838 I915_WRITE(WM2_LP_ILK
,
1840 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT
) |
1841 (fbc_wm
<< WM1_LP_FBC_SHIFT
) |
1842 (plane_wm
<< WM1_LP_SR_SHIFT
) |
1846 * WM3 is unsupported on ILK, probably because we don't have latency
1847 * data for that power state
1851 static void sandybridge_update_wm(struct drm_device
*dev
)
1853 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1854 int latency
= SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
1856 int fbc_wm
, plane_wm
, cursor_wm
;
1857 unsigned int enabled
;
1860 if (g4x_compute_wm0(dev
, 0,
1861 &sandybridge_display_wm_info
, latency
,
1862 &sandybridge_cursor_wm_info
, latency
,
1863 &plane_wm
, &cursor_wm
)) {
1864 val
= I915_READ(WM0_PIPEA_ILK
);
1865 val
&= ~(WM0_PIPE_PLANE_MASK
| WM0_PIPE_CURSOR_MASK
);
1866 I915_WRITE(WM0_PIPEA_ILK
, val
|
1867 ((plane_wm
<< WM0_PIPE_PLANE_SHIFT
) | cursor_wm
));
1868 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
1869 " plane %d, " "cursor: %d\n",
1870 plane_wm
, cursor_wm
);
1874 if (g4x_compute_wm0(dev
, 1,
1875 &sandybridge_display_wm_info
, latency
,
1876 &sandybridge_cursor_wm_info
, latency
,
1877 &plane_wm
, &cursor_wm
)) {
1878 val
= I915_READ(WM0_PIPEB_ILK
);
1879 val
&= ~(WM0_PIPE_PLANE_MASK
| WM0_PIPE_CURSOR_MASK
);
1880 I915_WRITE(WM0_PIPEB_ILK
, val
|
1881 ((plane_wm
<< WM0_PIPE_PLANE_SHIFT
) | cursor_wm
));
1882 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
1883 " plane %d, cursor: %d\n",
1884 plane_wm
, cursor_wm
);
1889 * Calculate and update the self-refresh watermark only when one
1890 * display plane is used.
1892 * SNB support 3 levels of watermark.
1894 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
1895 * and disabled in the descending order
1898 I915_WRITE(WM3_LP_ILK
, 0);
1899 I915_WRITE(WM2_LP_ILK
, 0);
1900 I915_WRITE(WM1_LP_ILK
, 0);
1902 if (!single_plane_enabled(enabled
) ||
1903 dev_priv
->sprite_scaling_enabled
)
1905 enabled
= ffs(enabled
) - 1;
1908 if (!ironlake_compute_srwm(dev
, 1, enabled
,
1909 SNB_READ_WM1_LATENCY() * 500,
1910 &sandybridge_display_srwm_info
,
1911 &sandybridge_cursor_srwm_info
,
1912 &fbc_wm
, &plane_wm
, &cursor_wm
))
1915 I915_WRITE(WM1_LP_ILK
,
1917 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT
) |
1918 (fbc_wm
<< WM1_LP_FBC_SHIFT
) |
1919 (plane_wm
<< WM1_LP_SR_SHIFT
) |
1923 if (!ironlake_compute_srwm(dev
, 2, enabled
,
1924 SNB_READ_WM2_LATENCY() * 500,
1925 &sandybridge_display_srwm_info
,
1926 &sandybridge_cursor_srwm_info
,
1927 &fbc_wm
, &plane_wm
, &cursor_wm
))
1930 I915_WRITE(WM2_LP_ILK
,
1932 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT
) |
1933 (fbc_wm
<< WM1_LP_FBC_SHIFT
) |
1934 (plane_wm
<< WM1_LP_SR_SHIFT
) |
1938 if (!ironlake_compute_srwm(dev
, 3, enabled
,
1939 SNB_READ_WM3_LATENCY() * 500,
1940 &sandybridge_display_srwm_info
,
1941 &sandybridge_cursor_srwm_info
,
1942 &fbc_wm
, &plane_wm
, &cursor_wm
))
1945 I915_WRITE(WM3_LP_ILK
,
1947 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT
) |
1948 (fbc_wm
<< WM1_LP_FBC_SHIFT
) |
1949 (plane_wm
<< WM1_LP_SR_SHIFT
) |
1953 static void ivybridge_update_wm(struct drm_device
*dev
)
1955 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
1956 int latency
= SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
1958 int fbc_wm
, plane_wm
, cursor_wm
;
1959 int ignore_fbc_wm
, ignore_plane_wm
, ignore_cursor_wm
;
1960 unsigned int enabled
;
1963 if (g4x_compute_wm0(dev
, 0,
1964 &sandybridge_display_wm_info
, latency
,
1965 &sandybridge_cursor_wm_info
, latency
,
1966 &plane_wm
, &cursor_wm
)) {
1967 val
= I915_READ(WM0_PIPEA_ILK
);
1968 val
&= ~(WM0_PIPE_PLANE_MASK
| WM0_PIPE_CURSOR_MASK
);
1969 I915_WRITE(WM0_PIPEA_ILK
, val
|
1970 ((plane_wm
<< WM0_PIPE_PLANE_SHIFT
) | cursor_wm
));
1971 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
1972 " plane %d, " "cursor: %d\n",
1973 plane_wm
, cursor_wm
);
1977 if (g4x_compute_wm0(dev
, 1,
1978 &sandybridge_display_wm_info
, latency
,
1979 &sandybridge_cursor_wm_info
, latency
,
1980 &plane_wm
, &cursor_wm
)) {
1981 val
= I915_READ(WM0_PIPEB_ILK
);
1982 val
&= ~(WM0_PIPE_PLANE_MASK
| WM0_PIPE_CURSOR_MASK
);
1983 I915_WRITE(WM0_PIPEB_ILK
, val
|
1984 ((plane_wm
<< WM0_PIPE_PLANE_SHIFT
) | cursor_wm
));
1985 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
1986 " plane %d, cursor: %d\n",
1987 plane_wm
, cursor_wm
);
1991 if (g4x_compute_wm0(dev
, 2,
1992 &sandybridge_display_wm_info
, latency
,
1993 &sandybridge_cursor_wm_info
, latency
,
1994 &plane_wm
, &cursor_wm
)) {
1995 val
= I915_READ(WM0_PIPEC_IVB
);
1996 val
&= ~(WM0_PIPE_PLANE_MASK
| WM0_PIPE_CURSOR_MASK
);
1997 I915_WRITE(WM0_PIPEC_IVB
, val
|
1998 ((plane_wm
<< WM0_PIPE_PLANE_SHIFT
) | cursor_wm
));
1999 DRM_DEBUG_KMS("FIFO watermarks For pipe C -"
2000 " plane %d, cursor: %d\n",
2001 plane_wm
, cursor_wm
);
2006 * Calculate and update the self-refresh watermark only when one
2007 * display plane is used.
2009 * SNB support 3 levels of watermark.
2011 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
2012 * and disabled in the descending order
2015 I915_WRITE(WM3_LP_ILK
, 0);
2016 I915_WRITE(WM2_LP_ILK
, 0);
2017 I915_WRITE(WM1_LP_ILK
, 0);
2019 if (!single_plane_enabled(enabled
) ||
2020 dev_priv
->sprite_scaling_enabled
)
2022 enabled
= ffs(enabled
) - 1;
2025 if (!ironlake_compute_srwm(dev
, 1, enabled
,
2026 SNB_READ_WM1_LATENCY() * 500,
2027 &sandybridge_display_srwm_info
,
2028 &sandybridge_cursor_srwm_info
,
2029 &fbc_wm
, &plane_wm
, &cursor_wm
))
2032 I915_WRITE(WM1_LP_ILK
,
2034 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT
) |
2035 (fbc_wm
<< WM1_LP_FBC_SHIFT
) |
2036 (plane_wm
<< WM1_LP_SR_SHIFT
) |
2040 if (!ironlake_compute_srwm(dev
, 2, enabled
,
2041 SNB_READ_WM2_LATENCY() * 500,
2042 &sandybridge_display_srwm_info
,
2043 &sandybridge_cursor_srwm_info
,
2044 &fbc_wm
, &plane_wm
, &cursor_wm
))
2047 I915_WRITE(WM2_LP_ILK
,
2049 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT
) |
2050 (fbc_wm
<< WM1_LP_FBC_SHIFT
) |
2051 (plane_wm
<< WM1_LP_SR_SHIFT
) |
2054 /* WM3, note we have to correct the cursor latency */
2055 if (!ironlake_compute_srwm(dev
, 3, enabled
,
2056 SNB_READ_WM3_LATENCY() * 500,
2057 &sandybridge_display_srwm_info
,
2058 &sandybridge_cursor_srwm_info
,
2059 &fbc_wm
, &plane_wm
, &ignore_cursor_wm
) ||
2060 !ironlake_compute_srwm(dev
, 3, enabled
,
2061 2 * SNB_READ_WM3_LATENCY() * 500,
2062 &sandybridge_display_srwm_info
,
2063 &sandybridge_cursor_srwm_info
,
2064 &ignore_fbc_wm
, &ignore_plane_wm
, &cursor_wm
))
2067 I915_WRITE(WM3_LP_ILK
,
2069 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT
) |
2070 (fbc_wm
<< WM1_LP_FBC_SHIFT
) |
2071 (plane_wm
<< WM1_LP_SR_SHIFT
) |
2076 haswell_update_linetime_wm(struct drm_device
*dev
, int pipe
,
2077 struct drm_display_mode
*mode
)
2079 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2082 temp
= I915_READ(PIPE_WM_LINETIME(pipe
));
2083 temp
&= ~PIPE_WM_LINETIME_MASK
;
2085 /* The WM are computed with base on how long it takes to fill a single
2086 * row at the given clock rate, multiplied by 8.
2088 temp
|= PIPE_WM_LINETIME_TIME(
2089 ((mode
->crtc_hdisplay
* 1000) / mode
->clock
) * 8);
2091 /* IPS watermarks are only used by pipe A, and are ignored by
2092 * pipes B and C. They are calculated similarly to the common
2093 * linetime values, except that we are using CD clock frequency
2094 * in MHz instead of pixel rate for the division.
2096 * This is a placeholder for the IPS watermark calculation code.
2099 I915_WRITE(PIPE_WM_LINETIME(pipe
), temp
);
2103 sandybridge_compute_sprite_wm(struct drm_device
*dev
, int plane
,
2104 uint32_t sprite_width
, int pixel_size
,
2105 const struct intel_watermark_params
*display
,
2106 int display_latency_ns
, int *sprite_wm
)
2108 struct drm_crtc
*crtc
;
2110 int entries
, tlb_miss
;
2112 crtc
= intel_get_crtc_for_plane(dev
, plane
);
2113 if (!intel_crtc_active(crtc
)) {
2114 *sprite_wm
= display
->guard_size
;
2118 clock
= crtc
->mode
.clock
;
2120 /* Use the small buffer method to calculate the sprite watermark */
2121 entries
= ((clock
* pixel_size
/ 1000) * display_latency_ns
) / 1000;
2122 tlb_miss
= display
->fifo_size
*display
->cacheline_size
-
2125 entries
+= tlb_miss
;
2126 entries
= DIV_ROUND_UP(entries
, display
->cacheline_size
);
2127 *sprite_wm
= entries
+ display
->guard_size
;
2128 if (*sprite_wm
> (int)display
->max_wm
)
2129 *sprite_wm
= display
->max_wm
;
2135 sandybridge_compute_sprite_srwm(struct drm_device
*dev
, int plane
,
2136 uint32_t sprite_width
, int pixel_size
,
2137 const struct intel_watermark_params
*display
,
2138 int latency_ns
, int *sprite_wm
)
2140 struct drm_crtc
*crtc
;
2141 unsigned long line_time_us
;
2143 int line_count
, line_size
;
2152 crtc
= intel_get_crtc_for_plane(dev
, plane
);
2153 clock
= crtc
->mode
.clock
;
2159 line_time_us
= (sprite_width
* 1000) / clock
;
2160 if (!line_time_us
) {
2165 line_count
= (latency_ns
/ line_time_us
+ 1000) / 1000;
2166 line_size
= sprite_width
* pixel_size
;
2168 /* Use the minimum of the small and large buffer method for primary */
2169 small
= ((clock
* pixel_size
/ 1000) * latency_ns
) / 1000;
2170 large
= line_count
* line_size
;
2172 entries
= DIV_ROUND_UP(min(small
, large
), display
->cacheline_size
);
2173 *sprite_wm
= entries
+ display
->guard_size
;
2175 return *sprite_wm
> 0x3ff ? false : true;
2178 static void sandybridge_update_sprite_wm(struct drm_device
*dev
, int pipe
,
2179 uint32_t sprite_width
, int pixel_size
)
2181 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2182 int latency
= SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
2189 reg
= WM0_PIPEA_ILK
;
2192 reg
= WM0_PIPEB_ILK
;
2195 reg
= WM0_PIPEC_IVB
;
2198 return; /* bad pipe */
2201 ret
= sandybridge_compute_sprite_wm(dev
, pipe
, sprite_width
, pixel_size
,
2202 &sandybridge_display_wm_info
,
2203 latency
, &sprite_wm
);
2205 DRM_DEBUG_KMS("failed to compute sprite wm for pipe %c\n",
2210 val
= I915_READ(reg
);
2211 val
&= ~WM0_PIPE_SPRITE_MASK
;
2212 I915_WRITE(reg
, val
| (sprite_wm
<< WM0_PIPE_SPRITE_SHIFT
));
2213 DRM_DEBUG_KMS("sprite watermarks For pipe %c - %d\n", pipe_name(pipe
), sprite_wm
);
2216 ret
= sandybridge_compute_sprite_srwm(dev
, pipe
, sprite_width
,
2218 &sandybridge_display_srwm_info
,
2219 SNB_READ_WM1_LATENCY() * 500,
2222 DRM_DEBUG_KMS("failed to compute sprite lp1 wm on pipe %c\n",
2226 I915_WRITE(WM1S_LP_ILK
, sprite_wm
);
2228 /* Only IVB has two more LP watermarks for sprite */
2229 if (!IS_IVYBRIDGE(dev
))
2232 ret
= sandybridge_compute_sprite_srwm(dev
, pipe
, sprite_width
,
2234 &sandybridge_display_srwm_info
,
2235 SNB_READ_WM2_LATENCY() * 500,
2238 DRM_DEBUG_KMS("failed to compute sprite lp2 wm on pipe %c\n",
2242 I915_WRITE(WM2S_LP_IVB
, sprite_wm
);
2244 ret
= sandybridge_compute_sprite_srwm(dev
, pipe
, sprite_width
,
2246 &sandybridge_display_srwm_info
,
2247 SNB_READ_WM3_LATENCY() * 500,
2250 DRM_DEBUG_KMS("failed to compute sprite lp3 wm on pipe %c\n",
2254 I915_WRITE(WM3S_LP_IVB
, sprite_wm
);
2258 * intel_update_watermarks - update FIFO watermark values based on current modes
2260 * Calculate watermark values for the various WM regs based on current mode
2261 * and plane configuration.
2263 * There are several cases to deal with here:
2264 * - normal (i.e. non-self-refresh)
2265 * - self-refresh (SR) mode
2266 * - lines are large relative to FIFO size (buffer can hold up to 2)
2267 * - lines are small relative to FIFO size (buffer can hold more than 2
2268 * lines), so need to account for TLB latency
2270 * The normal calculation is:
2271 * watermark = dotclock * bytes per pixel * latency
2272 * where latency is platform & configuration dependent (we assume pessimal
2275 * The SR calculation is:
2276 * watermark = (trunc(latency/line time)+1) * surface width *
2279 * line time = htotal / dotclock
2280 * surface width = hdisplay for normal plane and 64 for cursor
2281 * and latency is assumed to be high, as above.
2283 * The final value programmed to the register should always be rounded up,
2284 * and include an extra 2 entries to account for clock crossings.
2286 * We don't use the sprite, so we can ignore that. And on Crestline we have
2287 * to set the non-SR watermarks to 8.
2289 void intel_update_watermarks(struct drm_device
*dev
)
2291 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2293 if (dev_priv
->display
.update_wm
)
2294 dev_priv
->display
.update_wm(dev
);
2297 void intel_update_linetime_watermarks(struct drm_device
*dev
,
2298 int pipe
, struct drm_display_mode
*mode
)
2300 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2302 if (dev_priv
->display
.update_linetime_wm
)
2303 dev_priv
->display
.update_linetime_wm(dev
, pipe
, mode
);
2306 void intel_update_sprite_watermarks(struct drm_device
*dev
, int pipe
,
2307 uint32_t sprite_width
, int pixel_size
)
2309 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2311 if (dev_priv
->display
.update_sprite_wm
)
2312 dev_priv
->display
.update_sprite_wm(dev
, pipe
, sprite_width
,
2316 static struct drm_i915_gem_object
*
2317 intel_alloc_context_page(struct drm_device
*dev
)
2319 struct drm_i915_gem_object
*ctx
;
2322 WARN_ON(!mutex_is_locked(&dev
->struct_mutex
));
2324 ctx
= i915_gem_alloc_object(dev
, 4096);
2326 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
2330 ret
= i915_gem_object_pin(ctx
, 4096, true, false);
2332 DRM_ERROR("failed to pin power context: %d\n", ret
);
2336 ret
= i915_gem_object_set_to_gtt_domain(ctx
, 1);
2338 DRM_ERROR("failed to set-domain on power context: %d\n", ret
);
2345 i915_gem_object_unpin(ctx
);
2347 drm_gem_object_unreference(&ctx
->base
);
2352 * Lock protecting IPS related data structures
2354 DEFINE_SPINLOCK(mchdev_lock
);
2356 /* Global for IPS driver to get at the current i915 device. Protected by
2358 static struct drm_i915_private
*i915_mch_dev
;
2360 bool ironlake_set_drps(struct drm_device
*dev
, u8 val
)
2362 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2365 assert_spin_locked(&mchdev_lock
);
2367 rgvswctl
= I915_READ16(MEMSWCTL
);
2368 if (rgvswctl
& MEMCTL_CMD_STS
) {
2369 DRM_DEBUG("gpu busy, RCS change rejected\n");
2370 return false; /* still busy with another command */
2373 rgvswctl
= (MEMCTL_CMD_CHFREQ
<< MEMCTL_CMD_SHIFT
) |
2374 (val
<< MEMCTL_FREQ_SHIFT
) | MEMCTL_SFCAVM
;
2375 I915_WRITE16(MEMSWCTL
, rgvswctl
);
2376 POSTING_READ16(MEMSWCTL
);
2378 rgvswctl
|= MEMCTL_CMD_STS
;
2379 I915_WRITE16(MEMSWCTL
, rgvswctl
);
2384 static void ironlake_enable_drps(struct drm_device
*dev
)
2386 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2387 u32 rgvmodectl
= I915_READ(MEMMODECTL
);
2388 u8 fmax
, fmin
, fstart
, vstart
;
2390 spin_lock_irq(&mchdev_lock
);
2392 /* Enable temp reporting */
2393 I915_WRITE16(PMMISC
, I915_READ(PMMISC
) | MCPPCE_EN
);
2394 I915_WRITE16(TSC1
, I915_READ(TSC1
) | TSE
);
2396 /* 100ms RC evaluation intervals */
2397 I915_WRITE(RCUPEI
, 100000);
2398 I915_WRITE(RCDNEI
, 100000);
2400 /* Set max/min thresholds to 90ms and 80ms respectively */
2401 I915_WRITE(RCBMAXAVG
, 90000);
2402 I915_WRITE(RCBMINAVG
, 80000);
2404 I915_WRITE(MEMIHYST
, 1);
2406 /* Set up min, max, and cur for interrupt handling */
2407 fmax
= (rgvmodectl
& MEMMODE_FMAX_MASK
) >> MEMMODE_FMAX_SHIFT
;
2408 fmin
= (rgvmodectl
& MEMMODE_FMIN_MASK
);
2409 fstart
= (rgvmodectl
& MEMMODE_FSTART_MASK
) >>
2410 MEMMODE_FSTART_SHIFT
;
2412 vstart
= (I915_READ(PXVFREQ_BASE
+ (fstart
* 4)) & PXVFREQ_PX_MASK
) >>
2415 dev_priv
->ips
.fmax
= fmax
; /* IPS callback will increase this */
2416 dev_priv
->ips
.fstart
= fstart
;
2418 dev_priv
->ips
.max_delay
= fstart
;
2419 dev_priv
->ips
.min_delay
= fmin
;
2420 dev_priv
->ips
.cur_delay
= fstart
;
2422 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
2423 fmax
, fmin
, fstart
);
2425 I915_WRITE(MEMINTREN
, MEMINT_CX_SUPR_EN
| MEMINT_EVAL_CHG_EN
);
2428 * Interrupts will be enabled in ironlake_irq_postinstall
2431 I915_WRITE(VIDSTART
, vstart
);
2432 POSTING_READ(VIDSTART
);
2434 rgvmodectl
|= MEMMODE_SWMODE_EN
;
2435 I915_WRITE(MEMMODECTL
, rgvmodectl
);
2437 if (wait_for_atomic((I915_READ(MEMSWCTL
) & MEMCTL_CMD_STS
) == 0, 10))
2438 DRM_ERROR("stuck trying to change perf mode\n");
2441 ironlake_set_drps(dev
, fstart
);
2443 dev_priv
->ips
.last_count1
= I915_READ(0x112e4) + I915_READ(0x112e8) +
2445 dev_priv
->ips
.last_time1
= jiffies_to_msecs(jiffies
);
2446 dev_priv
->ips
.last_count2
= I915_READ(0x112f4);
2447 getrawmonotonic(&dev_priv
->ips
.last_time2
);
2449 spin_unlock_irq(&mchdev_lock
);
2452 static void ironlake_disable_drps(struct drm_device
*dev
)
2454 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2457 spin_lock_irq(&mchdev_lock
);
2459 rgvswctl
= I915_READ16(MEMSWCTL
);
2461 /* Ack interrupts, disable EFC interrupt */
2462 I915_WRITE(MEMINTREN
, I915_READ(MEMINTREN
) & ~MEMINT_EVAL_CHG_EN
);
2463 I915_WRITE(MEMINTRSTS
, MEMINT_EVAL_CHG
);
2464 I915_WRITE(DEIER
, I915_READ(DEIER
) & ~DE_PCU_EVENT
);
2465 I915_WRITE(DEIIR
, DE_PCU_EVENT
);
2466 I915_WRITE(DEIMR
, I915_READ(DEIMR
) | DE_PCU_EVENT
);
2468 /* Go back to the starting frequency */
2469 ironlake_set_drps(dev
, dev_priv
->ips
.fstart
);
2471 rgvswctl
|= MEMCTL_CMD_STS
;
2472 I915_WRITE(MEMSWCTL
, rgvswctl
);
2475 spin_unlock_irq(&mchdev_lock
);
2478 /* There's a funny hw issue where the hw returns all 0 when reading from
2479 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
2480 * ourselves, instead of doing a rmw cycle (which might result in us clearing
2481 * all limits and the gpu stuck at whatever frequency it is at atm).
2483 static u32
gen6_rps_limits(struct drm_i915_private
*dev_priv
, u8
*val
)
2489 if (*val
>= dev_priv
->rps
.max_delay
)
2490 *val
= dev_priv
->rps
.max_delay
;
2491 limits
|= dev_priv
->rps
.max_delay
<< 24;
2493 /* Only set the down limit when we've reached the lowest level to avoid
2494 * getting more interrupts, otherwise leave this clear. This prevents a
2495 * race in the hw when coming out of rc6: There's a tiny window where
2496 * the hw runs at the minimal clock before selecting the desired
2497 * frequency, if the down threshold expires in that window we will not
2498 * receive a down interrupt. */
2499 if (*val
<= dev_priv
->rps
.min_delay
) {
2500 *val
= dev_priv
->rps
.min_delay
;
2501 limits
|= dev_priv
->rps
.min_delay
<< 16;
2507 void gen6_set_rps(struct drm_device
*dev
, u8 val
)
2509 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2510 u32 limits
= gen6_rps_limits(dev_priv
, &val
);
2512 WARN_ON(!mutex_is_locked(&dev_priv
->rps
.hw_lock
));
2513 WARN_ON(val
> dev_priv
->rps
.max_delay
);
2514 WARN_ON(val
< dev_priv
->rps
.min_delay
);
2516 if (val
== dev_priv
->rps
.cur_delay
)
2519 if (IS_HASWELL(dev
))
2520 I915_WRITE(GEN6_RPNSWREQ
,
2521 HSW_FREQUENCY(val
));
2523 I915_WRITE(GEN6_RPNSWREQ
,
2524 GEN6_FREQUENCY(val
) |
2526 GEN6_AGGRESSIVE_TURBO
);
2528 /* Make sure we continue to get interrupts
2529 * until we hit the minimum or maximum frequencies.
2531 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS
, limits
);
2533 POSTING_READ(GEN6_RPNSWREQ
);
2535 dev_priv
->rps
.cur_delay
= val
;
2537 trace_intel_gpu_freq_change(val
* 50);
2540 void valleyview_set_rps(struct drm_device
*dev
, u8 val
)
2542 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2543 unsigned long timeout
= jiffies
+ msecs_to_jiffies(10);
2544 u32 limits
= gen6_rps_limits(dev_priv
, &val
);
2547 WARN_ON(!mutex_is_locked(&dev_priv
->rps
.hw_lock
));
2548 WARN_ON(val
> dev_priv
->rps
.max_delay
);
2549 WARN_ON(val
< dev_priv
->rps
.min_delay
);
2551 DRM_DEBUG_DRIVER("gpu freq request from %d to %d\n",
2552 vlv_gpu_freq(dev_priv
->mem_freq
,
2553 dev_priv
->rps
.cur_delay
),
2554 vlv_gpu_freq(dev_priv
->mem_freq
, val
));
2556 if (val
== dev_priv
->rps
.cur_delay
)
2559 valleyview_punit_write(dev_priv
, PUNIT_REG_GPU_FREQ_REQ
, val
);
2562 valleyview_punit_read(dev_priv
, PUNIT_REG_GPU_FREQ_STS
, &pval
);
2563 if (time_after(jiffies
, timeout
)) {
2564 DRM_DEBUG_DRIVER("timed out waiting for Punit\n");
2570 valleyview_punit_read(dev_priv
, PUNIT_REG_GPU_FREQ_STS
, &pval
);
2571 if ((pval
>> 8) != val
)
2572 DRM_DEBUG_DRIVER("punit overrode freq: %d requested, but got %d\n",
2575 /* Make sure we continue to get interrupts
2576 * until we hit the minimum or maximum frequencies.
2578 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS
, limits
);
2580 dev_priv
->rps
.cur_delay
= pval
>> 8;
2582 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv
->mem_freq
, val
));
2586 static void gen6_disable_rps(struct drm_device
*dev
)
2588 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2590 I915_WRITE(GEN6_RC_CONTROL
, 0);
2591 I915_WRITE(GEN6_RPNSWREQ
, 1 << 31);
2592 I915_WRITE(GEN6_PMINTRMSK
, 0xffffffff);
2593 I915_WRITE(GEN6_PMIER
, 0);
2594 /* Complete PM interrupt masking here doesn't race with the rps work
2595 * item again unmasking PM interrupts because that is using a different
2596 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
2597 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
2599 spin_lock_irq(&dev_priv
->rps
.lock
);
2600 dev_priv
->rps
.pm_iir
= 0;
2601 spin_unlock_irq(&dev_priv
->rps
.lock
);
2603 I915_WRITE(GEN6_PMIIR
, I915_READ(GEN6_PMIIR
));
2606 static void valleyview_disable_rps(struct drm_device
*dev
)
2608 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2610 I915_WRITE(GEN6_RC_CONTROL
, 0);
2611 I915_WRITE(GEN6_PMINTRMSK
, 0xffffffff);
2612 I915_WRITE(GEN6_PMIER
, 0);
2613 /* Complete PM interrupt masking here doesn't race with the rps work
2614 * item again unmasking PM interrupts because that is using a different
2615 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
2616 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
2618 spin_lock_irq(&dev_priv
->rps
.lock
);
2619 dev_priv
->rps
.pm_iir
= 0;
2620 spin_unlock_irq(&dev_priv
->rps
.lock
);
2622 I915_WRITE(GEN6_PMIIR
, I915_READ(GEN6_PMIIR
));
2624 if (dev_priv
->vlv_pctx
) {
2625 drm_gem_object_unreference(&dev_priv
->vlv_pctx
->base
);
2626 dev_priv
->vlv_pctx
= NULL
;
2630 int intel_enable_rc6(const struct drm_device
*dev
)
2632 /* Respect the kernel parameter if it is set */
2633 if (i915_enable_rc6
>= 0)
2634 return i915_enable_rc6
;
2636 /* Disable RC6 on Ironlake */
2637 if (INTEL_INFO(dev
)->gen
== 5)
2640 if (IS_HASWELL(dev
)) {
2641 DRM_DEBUG_DRIVER("Haswell: only RC6 available\n");
2642 return INTEL_RC6_ENABLE
;
2645 /* snb/ivb have more than one rc6 state. */
2646 if (INTEL_INFO(dev
)->gen
== 6) {
2647 DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
2648 return INTEL_RC6_ENABLE
;
2651 DRM_DEBUG_DRIVER("RC6 and deep RC6 enabled\n");
2652 return (INTEL_RC6_ENABLE
| INTEL_RC6p_ENABLE
);
2655 static void gen6_enable_rps(struct drm_device
*dev
)
2657 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2658 struct intel_ring_buffer
*ring
;
2661 u32 rc6vids
, pcu_mbox
, rc6_mask
= 0;
2666 WARN_ON(!mutex_is_locked(&dev_priv
->rps
.hw_lock
));
2668 /* Here begins a magic sequence of register writes to enable
2669 * auto-downclocking.
2671 * Perhaps there might be some value in exposing these to
2674 I915_WRITE(GEN6_RC_STATE
, 0);
2676 /* Clear the DBG now so we don't confuse earlier errors */
2677 if ((gtfifodbg
= I915_READ(GTFIFODBG
))) {
2678 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg
);
2679 I915_WRITE(GTFIFODBG
, gtfifodbg
);
2682 gen6_gt_force_wake_get(dev_priv
);
2684 rp_state_cap
= I915_READ(GEN6_RP_STATE_CAP
);
2685 gt_perf_status
= I915_READ(GEN6_GT_PERF_STATUS
);
2687 /* In units of 50MHz */
2688 dev_priv
->rps
.hw_max
= dev_priv
->rps
.max_delay
= rp_state_cap
& 0xff;
2689 dev_priv
->rps
.min_delay
= (rp_state_cap
& 0xff0000) >> 16;
2690 dev_priv
->rps
.cur_delay
= 0;
2692 /* disable the counters and set deterministic thresholds */
2693 I915_WRITE(GEN6_RC_CONTROL
, 0);
2695 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT
, 1000 << 16);
2696 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT
, 40 << 16 | 30);
2697 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT
, 30);
2698 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL
, 125000);
2699 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS
, 25);
2701 for_each_ring(ring
, dev_priv
, i
)
2702 I915_WRITE(RING_MAX_IDLE(ring
->mmio_base
), 10);
2704 I915_WRITE(GEN6_RC_SLEEP
, 0);
2705 I915_WRITE(GEN6_RC1e_THRESHOLD
, 1000);
2706 I915_WRITE(GEN6_RC6_THRESHOLD
, 50000);
2707 I915_WRITE(GEN6_RC6p_THRESHOLD
, 150000);
2708 I915_WRITE(GEN6_RC6pp_THRESHOLD
, 64000); /* unused */
2710 /* Check if we are enabling RC6 */
2711 rc6_mode
= intel_enable_rc6(dev_priv
->dev
);
2712 if (rc6_mode
& INTEL_RC6_ENABLE
)
2713 rc6_mask
|= GEN6_RC_CTL_RC6_ENABLE
;
2715 /* We don't use those on Haswell */
2716 if (!IS_HASWELL(dev
)) {
2717 if (rc6_mode
& INTEL_RC6p_ENABLE
)
2718 rc6_mask
|= GEN6_RC_CTL_RC6p_ENABLE
;
2720 if (rc6_mode
& INTEL_RC6pp_ENABLE
)
2721 rc6_mask
|= GEN6_RC_CTL_RC6pp_ENABLE
;
2724 DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
2725 (rc6_mask
& GEN6_RC_CTL_RC6_ENABLE
) ? "on" : "off",
2726 (rc6_mask
& GEN6_RC_CTL_RC6p_ENABLE
) ? "on" : "off",
2727 (rc6_mask
& GEN6_RC_CTL_RC6pp_ENABLE
) ? "on" : "off");
2729 I915_WRITE(GEN6_RC_CONTROL
,
2731 GEN6_RC_CTL_EI_MODE(1) |
2732 GEN6_RC_CTL_HW_ENABLE
);
2734 if (IS_HASWELL(dev
)) {
2735 I915_WRITE(GEN6_RPNSWREQ
,
2737 I915_WRITE(GEN6_RC_VIDEO_FREQ
,
2740 I915_WRITE(GEN6_RPNSWREQ
,
2741 GEN6_FREQUENCY(10) |
2743 GEN6_AGGRESSIVE_TURBO
);
2744 I915_WRITE(GEN6_RC_VIDEO_FREQ
,
2745 GEN6_FREQUENCY(12));
2748 I915_WRITE(GEN6_RP_DOWN_TIMEOUT
, 1000000);
2749 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS
,
2750 dev_priv
->rps
.max_delay
<< 24 |
2751 dev_priv
->rps
.min_delay
<< 16);
2753 I915_WRITE(GEN6_RP_UP_THRESHOLD
, 59400);
2754 I915_WRITE(GEN6_RP_DOWN_THRESHOLD
, 245000);
2755 I915_WRITE(GEN6_RP_UP_EI
, 66000);
2756 I915_WRITE(GEN6_RP_DOWN_EI
, 350000);
2758 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS
, 10);
2759 I915_WRITE(GEN6_RP_CONTROL
,
2760 GEN6_RP_MEDIA_TURBO
|
2761 GEN6_RP_MEDIA_HW_NORMAL_MODE
|
2762 GEN6_RP_MEDIA_IS_GFX
|
2764 GEN6_RP_UP_BUSY_AVG
|
2765 (IS_HASWELL(dev
) ? GEN7_RP_DOWN_IDLE_AVG
: GEN6_RP_DOWN_IDLE_CONT
));
2767 ret
= sandybridge_pcode_write(dev_priv
, GEN6_PCODE_WRITE_MIN_FREQ_TABLE
, 0);
2768 if (!ret
&& (IS_GEN6(dev
) || IS_IVYBRIDGE(dev
))) {
2770 ret
= sandybridge_pcode_read(dev_priv
, GEN6_READ_OC_PARAMS
, &pcu_mbox
);
2771 if (!ret
&& (pcu_mbox
& (1<<31))) { /* OC supported */
2772 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
2773 (dev_priv
->rps
.max_delay
& 0xff) * 50,
2774 (pcu_mbox
& 0xff) * 50);
2775 dev_priv
->rps
.hw_max
= pcu_mbox
& 0xff;
2778 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
2781 gen6_set_rps(dev_priv
->dev
, (gt_perf_status
& 0xff00) >> 8);
2783 /* requires MSI enabled */
2784 I915_WRITE(GEN6_PMIER
, GEN6_PM_DEFERRED_EVENTS
);
2785 spin_lock_irq(&dev_priv
->rps
.lock
);
2786 WARN_ON(dev_priv
->rps
.pm_iir
!= 0);
2787 I915_WRITE(GEN6_PMIMR
, 0);
2788 spin_unlock_irq(&dev_priv
->rps
.lock
);
2789 /* enable all PM interrupts */
2790 I915_WRITE(GEN6_PMINTRMSK
, 0);
2793 ret
= sandybridge_pcode_read(dev_priv
, GEN6_PCODE_READ_RC6VIDS
, &rc6vids
);
2794 if (IS_GEN6(dev
) && ret
) {
2795 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
2796 } else if (IS_GEN6(dev
) && (GEN6_DECODE_RC6_VID(rc6vids
& 0xff) < 450)) {
2797 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
2798 GEN6_DECODE_RC6_VID(rc6vids
& 0xff), 450);
2799 rc6vids
&= 0xffff00;
2800 rc6vids
|= GEN6_ENCODE_RC6_VID(450);
2801 ret
= sandybridge_pcode_write(dev_priv
, GEN6_PCODE_WRITE_RC6VIDS
, rc6vids
);
2803 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
2806 gen6_gt_force_wake_put(dev_priv
);
2809 static void gen6_update_ring_freq(struct drm_device
*dev
)
2811 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2813 unsigned int gpu_freq
;
2814 unsigned int max_ia_freq
, min_ring_freq
;
2815 int scaling_factor
= 180;
2817 WARN_ON(!mutex_is_locked(&dev_priv
->rps
.hw_lock
));
2819 max_ia_freq
= cpufreq_quick_get_max(0);
2821 * Default to measured freq if none found, PCU will ensure we don't go
2825 max_ia_freq
= tsc_khz
;
2827 /* Convert from kHz to MHz */
2828 max_ia_freq
/= 1000;
2830 min_ring_freq
= I915_READ(MCHBAR_MIRROR_BASE_SNB
+ DCLK
);
2831 /* convert DDR frequency from units of 133.3MHz to bandwidth */
2832 min_ring_freq
= (2 * 4 * min_ring_freq
+ 2) / 3;
2835 * For each potential GPU frequency, load a ring frequency we'd like
2836 * to use for memory access. We do this by specifying the IA frequency
2837 * the PCU should use as a reference to determine the ring frequency.
2839 for (gpu_freq
= dev_priv
->rps
.max_delay
; gpu_freq
>= dev_priv
->rps
.min_delay
;
2841 int diff
= dev_priv
->rps
.max_delay
- gpu_freq
;
2842 unsigned int ia_freq
= 0, ring_freq
= 0;
2844 if (IS_HASWELL(dev
)) {
2845 ring_freq
= (gpu_freq
* 5 + 3) / 4;
2846 ring_freq
= max(min_ring_freq
, ring_freq
);
2847 /* leave ia_freq as the default, chosen by cpufreq */
2849 /* On older processors, there is no separate ring
2850 * clock domain, so in order to boost the bandwidth
2851 * of the ring, we need to upclock the CPU (ia_freq).
2853 * For GPU frequencies less than 750MHz,
2854 * just use the lowest ring freq.
2856 if (gpu_freq
< min_freq
)
2859 ia_freq
= max_ia_freq
- ((diff
* scaling_factor
) / 2);
2860 ia_freq
= DIV_ROUND_CLOSEST(ia_freq
, 100);
2863 sandybridge_pcode_write(dev_priv
,
2864 GEN6_PCODE_WRITE_MIN_FREQ_TABLE
,
2865 ia_freq
<< GEN6_PCODE_FREQ_IA_RATIO_SHIFT
|
2866 ring_freq
<< GEN6_PCODE_FREQ_RING_RATIO_SHIFT
|
2871 int valleyview_rps_max_freq(struct drm_i915_private
*dev_priv
)
2875 valleyview_nc_read(dev_priv
, IOSF_NC_FB_GFX_FREQ_FUSE
, &val
);
2877 rp0
= (val
& FB_GFX_MAX_FREQ_FUSE_MASK
) >> FB_GFX_MAX_FREQ_FUSE_SHIFT
;
2879 rp0
= min_t(u32
, rp0
, 0xea);
2884 static int valleyview_rps_rpe_freq(struct drm_i915_private
*dev_priv
)
2888 valleyview_nc_read(dev_priv
, IOSF_NC_FB_GFX_FMAX_FUSE_LO
, &val
);
2889 rpe
= (val
& FB_FMAX_VMIN_FREQ_LO_MASK
) >> FB_FMAX_VMIN_FREQ_LO_SHIFT
;
2890 valleyview_nc_read(dev_priv
, IOSF_NC_FB_GFX_FMAX_FUSE_HI
, &val
);
2891 rpe
|= (val
& FB_FMAX_VMIN_FREQ_HI_MASK
) << 5;
2896 int valleyview_rps_min_freq(struct drm_i915_private
*dev_priv
)
2900 valleyview_punit_read(dev_priv
, PUNIT_REG_GPU_LFM
, &val
);
2905 static void vlv_rps_timer_work(struct work_struct
*work
)
2907 drm_i915_private_t
*dev_priv
= container_of(work
, drm_i915_private_t
,
2911 * Timer fired, we must be idle. Drop to min voltage state.
2912 * Note: we use RPe here since it should match the
2913 * Vmin we were shooting for. That should give us better
2914 * perf when we come back out of RC6 than if we used the
2915 * min freq available.
2917 mutex_lock(&dev_priv
->rps
.hw_lock
);
2918 valleyview_set_rps(dev_priv
->dev
, dev_priv
->rps
.rpe_delay
);
2919 mutex_unlock(&dev_priv
->rps
.hw_lock
);
2922 static void valleyview_setup_pctx(struct drm_device
*dev
)
2924 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2925 struct drm_i915_gem_object
*pctx
;
2926 unsigned long pctx_paddr
;
2928 int pctx_size
= 24*1024;
2930 pcbr
= I915_READ(VLV_PCBR
);
2932 /* BIOS set it up already, grab the pre-alloc'd space */
2935 pcbr_offset
= (pcbr
& (~4095)) - dev_priv
->mm
.stolen_base
;
2936 pctx
= i915_gem_object_create_stolen_for_preallocated(dev_priv
->dev
,
2944 * From the Gunit register HAS:
2945 * The Gfx driver is expected to program this register and ensure
2946 * proper allocation within Gfx stolen memory. For example, this
2947 * register should be programmed such than the PCBR range does not
2948 * overlap with other ranges, such as the frame buffer, protected
2949 * memory, or any other relevant ranges.
2951 pctx
= i915_gem_object_create_stolen(dev
, pctx_size
);
2953 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
2957 pctx_paddr
= dev_priv
->mm
.stolen_base
+ pctx
->stolen
->start
;
2958 I915_WRITE(VLV_PCBR
, pctx_paddr
);
2961 dev_priv
->vlv_pctx
= pctx
;
2964 static void valleyview_enable_rps(struct drm_device
*dev
)
2966 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
2967 struct intel_ring_buffer
*ring
;
2968 u32 gtfifodbg
, val
, rpe
;
2971 WARN_ON(!mutex_is_locked(&dev_priv
->rps
.hw_lock
));
2973 if ((gtfifodbg
= I915_READ(GTFIFODBG
))) {
2974 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg
);
2975 I915_WRITE(GTFIFODBG
, gtfifodbg
);
2978 valleyview_setup_pctx(dev
);
2980 gen6_gt_force_wake_get(dev_priv
);
2982 I915_WRITE(GEN6_RP_UP_THRESHOLD
, 59400);
2983 I915_WRITE(GEN6_RP_DOWN_THRESHOLD
, 245000);
2984 I915_WRITE(GEN6_RP_UP_EI
, 66000);
2985 I915_WRITE(GEN6_RP_DOWN_EI
, 350000);
2987 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS
, 10);
2989 I915_WRITE(GEN6_RP_CONTROL
,
2990 GEN6_RP_MEDIA_TURBO
|
2991 GEN6_RP_MEDIA_HW_NORMAL_MODE
|
2992 GEN6_RP_MEDIA_IS_GFX
|
2994 GEN6_RP_UP_BUSY_AVG
|
2995 GEN6_RP_DOWN_IDLE_CONT
);
2997 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT
, 0x00280000);
2998 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL
, 125000);
2999 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS
, 25);
3001 for_each_ring(ring
, dev_priv
, i
)
3002 I915_WRITE(RING_MAX_IDLE(ring
->mmio_base
), 10);
3004 I915_WRITE(GEN6_RC6_THRESHOLD
, 0xc350);
3006 /* allows RC6 residency counter to work */
3007 I915_WRITE(0x138104, _MASKED_BIT_ENABLE(0x3));
3008 I915_WRITE(GEN6_RC_CONTROL
,
3009 GEN7_RC_CTL_TO_MODE
);
3011 valleyview_punit_read(dev_priv
, PUNIT_REG_GPU_FREQ_STS
, &val
);
3012 switch ((val
>> 6) & 3) {
3015 dev_priv
->mem_freq
= 800;
3018 dev_priv
->mem_freq
= 1066;
3021 dev_priv
->mem_freq
= 1333;
3024 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv
->mem_freq
);
3026 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val
& 0x10 ? "yes" : "no");
3027 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val
);
3029 DRM_DEBUG_DRIVER("current GPU freq: %d\n",
3030 vlv_gpu_freq(dev_priv
->mem_freq
, (val
>> 8) & 0xff));
3031 dev_priv
->rps
.cur_delay
= (val
>> 8) & 0xff;
3033 dev_priv
->rps
.max_delay
= valleyview_rps_max_freq(dev_priv
);
3034 dev_priv
->rps
.hw_max
= dev_priv
->rps
.max_delay
;
3035 DRM_DEBUG_DRIVER("max GPU freq: %d\n", vlv_gpu_freq(dev_priv
->mem_freq
,
3036 dev_priv
->rps
.max_delay
));
3038 rpe
= valleyview_rps_rpe_freq(dev_priv
);
3039 DRM_DEBUG_DRIVER("RPe GPU freq: %d\n",
3040 vlv_gpu_freq(dev_priv
->mem_freq
, rpe
));
3041 dev_priv
->rps
.rpe_delay
= rpe
;
3043 val
= valleyview_rps_min_freq(dev_priv
);
3044 DRM_DEBUG_DRIVER("min GPU freq: %d\n", vlv_gpu_freq(dev_priv
->mem_freq
,
3046 dev_priv
->rps
.min_delay
= val
;
3048 DRM_DEBUG_DRIVER("setting GPU freq to %d\n",
3049 vlv_gpu_freq(dev_priv
->mem_freq
, rpe
));
3051 INIT_DELAYED_WORK(&dev_priv
->rps
.vlv_work
, vlv_rps_timer_work
);
3053 valleyview_set_rps(dev_priv
->dev
, rpe
);
3055 /* requires MSI enabled */
3056 I915_WRITE(GEN6_PMIER
, GEN6_PM_DEFERRED_EVENTS
);
3057 spin_lock_irq(&dev_priv
->rps
.lock
);
3058 WARN_ON(dev_priv
->rps
.pm_iir
!= 0);
3059 I915_WRITE(GEN6_PMIMR
, 0);
3060 spin_unlock_irq(&dev_priv
->rps
.lock
);
3061 /* enable all PM interrupts */
3062 I915_WRITE(GEN6_PMINTRMSK
, 0);
3064 gen6_gt_force_wake_put(dev_priv
);
3067 void ironlake_teardown_rc6(struct drm_device
*dev
)
3069 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3071 if (dev_priv
->ips
.renderctx
) {
3072 i915_gem_object_unpin(dev_priv
->ips
.renderctx
);
3073 drm_gem_object_unreference(&dev_priv
->ips
.renderctx
->base
);
3074 dev_priv
->ips
.renderctx
= NULL
;
3077 if (dev_priv
->ips
.pwrctx
) {
3078 i915_gem_object_unpin(dev_priv
->ips
.pwrctx
);
3079 drm_gem_object_unreference(&dev_priv
->ips
.pwrctx
->base
);
3080 dev_priv
->ips
.pwrctx
= NULL
;
3084 static void ironlake_disable_rc6(struct drm_device
*dev
)
3086 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3088 if (I915_READ(PWRCTXA
)) {
3089 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
3090 I915_WRITE(RSTDBYCTL
, I915_READ(RSTDBYCTL
) | RCX_SW_EXIT
);
3091 wait_for(((I915_READ(RSTDBYCTL
) & RSX_STATUS_MASK
) == RSX_STATUS_ON
),
3094 I915_WRITE(PWRCTXA
, 0);
3095 POSTING_READ(PWRCTXA
);
3097 I915_WRITE(RSTDBYCTL
, I915_READ(RSTDBYCTL
) & ~RCX_SW_EXIT
);
3098 POSTING_READ(RSTDBYCTL
);
3102 static int ironlake_setup_rc6(struct drm_device
*dev
)
3104 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3106 if (dev_priv
->ips
.renderctx
== NULL
)
3107 dev_priv
->ips
.renderctx
= intel_alloc_context_page(dev
);
3108 if (!dev_priv
->ips
.renderctx
)
3111 if (dev_priv
->ips
.pwrctx
== NULL
)
3112 dev_priv
->ips
.pwrctx
= intel_alloc_context_page(dev
);
3113 if (!dev_priv
->ips
.pwrctx
) {
3114 ironlake_teardown_rc6(dev
);
3121 static void ironlake_enable_rc6(struct drm_device
*dev
)
3123 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3124 struct intel_ring_buffer
*ring
= &dev_priv
->ring
[RCS
];
3125 bool was_interruptible
;
3128 /* rc6 disabled by default due to repeated reports of hanging during
3131 if (!intel_enable_rc6(dev
))
3134 WARN_ON(!mutex_is_locked(&dev
->struct_mutex
));
3136 ret
= ironlake_setup_rc6(dev
);
3140 was_interruptible
= dev_priv
->mm
.interruptible
;
3141 dev_priv
->mm
.interruptible
= false;
3144 * GPU can automatically power down the render unit if given a page
3147 ret
= intel_ring_begin(ring
, 6);
3149 ironlake_teardown_rc6(dev
);
3150 dev_priv
->mm
.interruptible
= was_interruptible
;
3154 intel_ring_emit(ring
, MI_SUSPEND_FLUSH
| MI_SUSPEND_FLUSH_EN
);
3155 intel_ring_emit(ring
, MI_SET_CONTEXT
);
3156 intel_ring_emit(ring
, dev_priv
->ips
.renderctx
->gtt_offset
|
3158 MI_SAVE_EXT_STATE_EN
|
3159 MI_RESTORE_EXT_STATE_EN
|
3160 MI_RESTORE_INHIBIT
);
3161 intel_ring_emit(ring
, MI_SUSPEND_FLUSH
);
3162 intel_ring_emit(ring
, MI_NOOP
);
3163 intel_ring_emit(ring
, MI_FLUSH
);
3164 intel_ring_advance(ring
);
3167 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
3168 * does an implicit flush, combined with MI_FLUSH above, it should be
3169 * safe to assume that renderctx is valid
3171 ret
= intel_ring_idle(ring
);
3172 dev_priv
->mm
.interruptible
= was_interruptible
;
3174 DRM_ERROR("failed to enable ironlake power savings\n");
3175 ironlake_teardown_rc6(dev
);
3179 I915_WRITE(PWRCTXA
, dev_priv
->ips
.pwrctx
->gtt_offset
| PWRCTX_EN
);
3180 I915_WRITE(RSTDBYCTL
, I915_READ(RSTDBYCTL
) & ~RCX_SW_EXIT
);
3183 static unsigned long intel_pxfreq(u32 vidfreq
)
3186 int div
= (vidfreq
& 0x3f0000) >> 16;
3187 int post
= (vidfreq
& 0x3000) >> 12;
3188 int pre
= (vidfreq
& 0x7);
3193 freq
= ((div
* 133333) / ((1<<post
) * pre
));
3198 static const struct cparams
{
3204 { 1, 1333, 301, 28664 },
3205 { 1, 1066, 294, 24460 },
3206 { 1, 800, 294, 25192 },
3207 { 0, 1333, 276, 27605 },
3208 { 0, 1066, 276, 27605 },
3209 { 0, 800, 231, 23784 },
3212 static unsigned long __i915_chipset_val(struct drm_i915_private
*dev_priv
)
3214 u64 total_count
, diff
, ret
;
3215 u32 count1
, count2
, count3
, m
= 0, c
= 0;
3216 unsigned long now
= jiffies_to_msecs(jiffies
), diff1
;
3219 assert_spin_locked(&mchdev_lock
);
3221 diff1
= now
- dev_priv
->ips
.last_time1
;
3223 /* Prevent division-by-zero if we are asking too fast.
3224 * Also, we don't get interesting results if we are polling
3225 * faster than once in 10ms, so just return the saved value
3229 return dev_priv
->ips
.chipset_power
;
3231 count1
= I915_READ(DMIEC
);
3232 count2
= I915_READ(DDREC
);
3233 count3
= I915_READ(CSIEC
);
3235 total_count
= count1
+ count2
+ count3
;
3237 /* FIXME: handle per-counter overflow */
3238 if (total_count
< dev_priv
->ips
.last_count1
) {
3239 diff
= ~0UL - dev_priv
->ips
.last_count1
;
3240 diff
+= total_count
;
3242 diff
= total_count
- dev_priv
->ips
.last_count1
;
3245 for (i
= 0; i
< ARRAY_SIZE(cparams
); i
++) {
3246 if (cparams
[i
].i
== dev_priv
->ips
.c_m
&&
3247 cparams
[i
].t
== dev_priv
->ips
.r_t
) {
3254 diff
= div_u64(diff
, diff1
);
3255 ret
= ((m
* diff
) + c
);
3256 ret
= div_u64(ret
, 10);
3258 dev_priv
->ips
.last_count1
= total_count
;
3259 dev_priv
->ips
.last_time1
= now
;
3261 dev_priv
->ips
.chipset_power
= ret
;
3266 unsigned long i915_chipset_val(struct drm_i915_private
*dev_priv
)
3270 if (dev_priv
->info
->gen
!= 5)
3273 spin_lock_irq(&mchdev_lock
);
3275 val
= __i915_chipset_val(dev_priv
);
3277 spin_unlock_irq(&mchdev_lock
);
3282 unsigned long i915_mch_val(struct drm_i915_private
*dev_priv
)
3284 unsigned long m
, x
, b
;
3287 tsfs
= I915_READ(TSFS
);
3289 m
= ((tsfs
& TSFS_SLOPE_MASK
) >> TSFS_SLOPE_SHIFT
);
3290 x
= I915_READ8(TR1
);
3292 b
= tsfs
& TSFS_INTR_MASK
;
3294 return ((m
* x
) / 127) - b
;
3297 static u16
pvid_to_extvid(struct drm_i915_private
*dev_priv
, u8 pxvid
)
3299 static const struct v_table
{
3300 u16 vd
; /* in .1 mil */
3301 u16 vm
; /* in .1 mil */
3432 if (dev_priv
->info
->is_mobile
)
3433 return v_table
[pxvid
].vm
;
3435 return v_table
[pxvid
].vd
;
3438 static void __i915_update_gfx_val(struct drm_i915_private
*dev_priv
)
3440 struct timespec now
, diff1
;
3442 unsigned long diffms
;
3445 assert_spin_locked(&mchdev_lock
);
3447 getrawmonotonic(&now
);
3448 diff1
= timespec_sub(now
, dev_priv
->ips
.last_time2
);
3450 /* Don't divide by 0 */
3451 diffms
= diff1
.tv_sec
* 1000 + diff1
.tv_nsec
/ 1000000;
3455 count
= I915_READ(GFXEC
);
3457 if (count
< dev_priv
->ips
.last_count2
) {
3458 diff
= ~0UL - dev_priv
->ips
.last_count2
;
3461 diff
= count
- dev_priv
->ips
.last_count2
;
3464 dev_priv
->ips
.last_count2
= count
;
3465 dev_priv
->ips
.last_time2
= now
;
3467 /* More magic constants... */
3469 diff
= div_u64(diff
, diffms
* 10);
3470 dev_priv
->ips
.gfx_power
= diff
;
3473 void i915_update_gfx_val(struct drm_i915_private
*dev_priv
)
3475 if (dev_priv
->info
->gen
!= 5)
3478 spin_lock_irq(&mchdev_lock
);
3480 __i915_update_gfx_val(dev_priv
);
3482 spin_unlock_irq(&mchdev_lock
);
3485 static unsigned long __i915_gfx_val(struct drm_i915_private
*dev_priv
)
3487 unsigned long t
, corr
, state1
, corr2
, state2
;
3490 assert_spin_locked(&mchdev_lock
);
3492 pxvid
= I915_READ(PXVFREQ_BASE
+ (dev_priv
->rps
.cur_delay
* 4));
3493 pxvid
= (pxvid
>> 24) & 0x7f;
3494 ext_v
= pvid_to_extvid(dev_priv
, pxvid
);
3498 t
= i915_mch_val(dev_priv
);
3500 /* Revel in the empirically derived constants */
3502 /* Correction factor in 1/100000 units */
3504 corr
= ((t
* 2349) + 135940);
3506 corr
= ((t
* 964) + 29317);
3508 corr
= ((t
* 301) + 1004);
3510 corr
= corr
* ((150142 * state1
) / 10000 - 78642);
3512 corr2
= (corr
* dev_priv
->ips
.corr
);
3514 state2
= (corr2
* state1
) / 10000;
3515 state2
/= 100; /* convert to mW */
3517 __i915_update_gfx_val(dev_priv
);
3519 return dev_priv
->ips
.gfx_power
+ state2
;
3522 unsigned long i915_gfx_val(struct drm_i915_private
*dev_priv
)
3526 if (dev_priv
->info
->gen
!= 5)
3529 spin_lock_irq(&mchdev_lock
);
3531 val
= __i915_gfx_val(dev_priv
);
3533 spin_unlock_irq(&mchdev_lock
);
3539 * i915_read_mch_val - return value for IPS use
3541 * Calculate and return a value for the IPS driver to use when deciding whether
3542 * we have thermal and power headroom to increase CPU or GPU power budget.
3544 unsigned long i915_read_mch_val(void)
3546 struct drm_i915_private
*dev_priv
;
3547 unsigned long chipset_val
, graphics_val
, ret
= 0;
3549 spin_lock_irq(&mchdev_lock
);
3552 dev_priv
= i915_mch_dev
;
3554 chipset_val
= __i915_chipset_val(dev_priv
);
3555 graphics_val
= __i915_gfx_val(dev_priv
);
3557 ret
= chipset_val
+ graphics_val
;
3560 spin_unlock_irq(&mchdev_lock
);
3564 EXPORT_SYMBOL_GPL(i915_read_mch_val
);
3567 * i915_gpu_raise - raise GPU frequency limit
3569 * Raise the limit; IPS indicates we have thermal headroom.
3571 bool i915_gpu_raise(void)
3573 struct drm_i915_private
*dev_priv
;
3576 spin_lock_irq(&mchdev_lock
);
3577 if (!i915_mch_dev
) {
3581 dev_priv
= i915_mch_dev
;
3583 if (dev_priv
->ips
.max_delay
> dev_priv
->ips
.fmax
)
3584 dev_priv
->ips
.max_delay
--;
3587 spin_unlock_irq(&mchdev_lock
);
3591 EXPORT_SYMBOL_GPL(i915_gpu_raise
);
3594 * i915_gpu_lower - lower GPU frequency limit
3596 * IPS indicates we're close to a thermal limit, so throttle back the GPU
3597 * frequency maximum.
3599 bool i915_gpu_lower(void)
3601 struct drm_i915_private
*dev_priv
;
3604 spin_lock_irq(&mchdev_lock
);
3605 if (!i915_mch_dev
) {
3609 dev_priv
= i915_mch_dev
;
3611 if (dev_priv
->ips
.max_delay
< dev_priv
->ips
.min_delay
)
3612 dev_priv
->ips
.max_delay
++;
3615 spin_unlock_irq(&mchdev_lock
);
3619 EXPORT_SYMBOL_GPL(i915_gpu_lower
);
3622 * i915_gpu_busy - indicate GPU business to IPS
3624 * Tell the IPS driver whether or not the GPU is busy.
3626 bool i915_gpu_busy(void)
3628 struct drm_i915_private
*dev_priv
;
3629 struct intel_ring_buffer
*ring
;
3633 spin_lock_irq(&mchdev_lock
);
3636 dev_priv
= i915_mch_dev
;
3638 for_each_ring(ring
, dev_priv
, i
)
3639 ret
|= !list_empty(&ring
->request_list
);
3642 spin_unlock_irq(&mchdev_lock
);
3646 EXPORT_SYMBOL_GPL(i915_gpu_busy
);
3649 * i915_gpu_turbo_disable - disable graphics turbo
3651 * Disable graphics turbo by resetting the max frequency and setting the
3652 * current frequency to the default.
3654 bool i915_gpu_turbo_disable(void)
3656 struct drm_i915_private
*dev_priv
;
3659 spin_lock_irq(&mchdev_lock
);
3660 if (!i915_mch_dev
) {
3664 dev_priv
= i915_mch_dev
;
3666 dev_priv
->ips
.max_delay
= dev_priv
->ips
.fstart
;
3668 if (!ironlake_set_drps(dev_priv
->dev
, dev_priv
->ips
.fstart
))
3672 spin_unlock_irq(&mchdev_lock
);
3676 EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable
);
3679 * Tells the intel_ips driver that the i915 driver is now loaded, if
3680 * IPS got loaded first.
3682 * This awkward dance is so that neither module has to depend on the
3683 * other in order for IPS to do the appropriate communication of
3684 * GPU turbo limits to i915.
3687 ips_ping_for_i915_load(void)
3691 link
= symbol_get(ips_link_to_i915_driver
);
3694 symbol_put(ips_link_to_i915_driver
);
3698 void intel_gpu_ips_init(struct drm_i915_private
*dev_priv
)
3700 /* We only register the i915 ips part with intel-ips once everything is
3701 * set up, to avoid intel-ips sneaking in and reading bogus values. */
3702 spin_lock_irq(&mchdev_lock
);
3703 i915_mch_dev
= dev_priv
;
3704 spin_unlock_irq(&mchdev_lock
);
3706 ips_ping_for_i915_load();
3709 void intel_gpu_ips_teardown(void)
3711 spin_lock_irq(&mchdev_lock
);
3712 i915_mch_dev
= NULL
;
3713 spin_unlock_irq(&mchdev_lock
);
3715 static void intel_init_emon(struct drm_device
*dev
)
3717 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3722 /* Disable to program */
3726 /* Program energy weights for various events */
3727 I915_WRITE(SDEW
, 0x15040d00);
3728 I915_WRITE(CSIEW0
, 0x007f0000);
3729 I915_WRITE(CSIEW1
, 0x1e220004);
3730 I915_WRITE(CSIEW2
, 0x04000004);
3732 for (i
= 0; i
< 5; i
++)
3733 I915_WRITE(PEW
+ (i
* 4), 0);
3734 for (i
= 0; i
< 3; i
++)
3735 I915_WRITE(DEW
+ (i
* 4), 0);
3737 /* Program P-state weights to account for frequency power adjustment */
3738 for (i
= 0; i
< 16; i
++) {
3739 u32 pxvidfreq
= I915_READ(PXVFREQ_BASE
+ (i
* 4));
3740 unsigned long freq
= intel_pxfreq(pxvidfreq
);
3741 unsigned long vid
= (pxvidfreq
& PXVFREQ_PX_MASK
) >>
3746 val
*= (freq
/ 1000);
3748 val
/= (127*127*900);
3750 DRM_ERROR("bad pxval: %ld\n", val
);
3753 /* Render standby states get 0 weight */
3757 for (i
= 0; i
< 4; i
++) {
3758 u32 val
= (pxw
[i
*4] << 24) | (pxw
[(i
*4)+1] << 16) |
3759 (pxw
[(i
*4)+2] << 8) | (pxw
[(i
*4)+3]);
3760 I915_WRITE(PXW
+ (i
* 4), val
);
3763 /* Adjust magic regs to magic values (more experimental results) */
3764 I915_WRITE(OGW0
, 0);
3765 I915_WRITE(OGW1
, 0);
3766 I915_WRITE(EG0
, 0x00007f00);
3767 I915_WRITE(EG1
, 0x0000000e);
3768 I915_WRITE(EG2
, 0x000e0000);
3769 I915_WRITE(EG3
, 0x68000300);
3770 I915_WRITE(EG4
, 0x42000000);
3771 I915_WRITE(EG5
, 0x00140031);
3775 for (i
= 0; i
< 8; i
++)
3776 I915_WRITE(PXWL
+ (i
* 4), 0);
3778 /* Enable PMON + select events */
3779 I915_WRITE(ECR
, 0x80000019);
3781 lcfuse
= I915_READ(LCFUSE02
);
3783 dev_priv
->ips
.corr
= (lcfuse
& LCFUSE_HIV_MASK
);
3786 void intel_disable_gt_powersave(struct drm_device
*dev
)
3788 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3790 /* Interrupts should be disabled already to avoid re-arming. */
3791 WARN_ON(dev
->irq_enabled
);
3793 if (IS_IRONLAKE_M(dev
)) {
3794 ironlake_disable_drps(dev
);
3795 ironlake_disable_rc6(dev
);
3796 } else if (INTEL_INFO(dev
)->gen
>= 6) {
3797 cancel_delayed_work_sync(&dev_priv
->rps
.delayed_resume_work
);
3798 cancel_work_sync(&dev_priv
->rps
.work
);
3799 if (IS_VALLEYVIEW(dev
))
3800 cancel_delayed_work_sync(&dev_priv
->rps
.vlv_work
);
3801 mutex_lock(&dev_priv
->rps
.hw_lock
);
3802 if (IS_VALLEYVIEW(dev
))
3803 valleyview_disable_rps(dev
);
3805 gen6_disable_rps(dev
);
3806 mutex_unlock(&dev_priv
->rps
.hw_lock
);
3810 static void intel_gen6_powersave_work(struct work_struct
*work
)
3812 struct drm_i915_private
*dev_priv
=
3813 container_of(work
, struct drm_i915_private
,
3814 rps
.delayed_resume_work
.work
);
3815 struct drm_device
*dev
= dev_priv
->dev
;
3817 mutex_lock(&dev_priv
->rps
.hw_lock
);
3819 if (IS_VALLEYVIEW(dev
)) {
3820 valleyview_enable_rps(dev
);
3822 gen6_enable_rps(dev
);
3823 gen6_update_ring_freq(dev
);
3825 mutex_unlock(&dev_priv
->rps
.hw_lock
);
3828 void intel_enable_gt_powersave(struct drm_device
*dev
)
3830 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3832 if (IS_IRONLAKE_M(dev
)) {
3833 ironlake_enable_drps(dev
);
3834 ironlake_enable_rc6(dev
);
3835 intel_init_emon(dev
);
3836 } else if (IS_GEN6(dev
) || IS_GEN7(dev
)) {
3838 * PCU communication is slow and this doesn't need to be
3839 * done at any specific time, so do this out of our fast path
3840 * to make resume and init faster.
3842 schedule_delayed_work(&dev_priv
->rps
.delayed_resume_work
,
3843 round_jiffies_up_relative(HZ
));
3847 static void ibx_init_clock_gating(struct drm_device
*dev
)
3849 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3852 * On Ibex Peak and Cougar Point, we need to disable clock
3853 * gating for the panel power sequencer or it will fail to
3854 * start up when no ports are active.
3856 I915_WRITE(SOUTH_DSPCLK_GATE_D
, PCH_DPLSUNIT_CLOCK_GATE_DISABLE
);
3859 static void ironlake_init_clock_gating(struct drm_device
*dev
)
3861 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3862 uint32_t dspclk_gate
= ILK_VRHUNIT_CLOCK_GATE_DISABLE
;
3864 /* Required for FBC */
3865 dspclk_gate
|= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE
|
3866 ILK_DPFCUNIT_CLOCK_GATE_DISABLE
|
3867 ILK_DPFDUNIT_CLOCK_GATE_ENABLE
;
3869 I915_WRITE(PCH_3DCGDIS0
,
3870 MARIUNIT_CLOCK_GATE_DISABLE
|
3871 SVSMUNIT_CLOCK_GATE_DISABLE
);
3872 I915_WRITE(PCH_3DCGDIS1
,
3873 VFMUNIT_CLOCK_GATE_DISABLE
);
3876 * According to the spec the following bits should be set in
3877 * order to enable memory self-refresh
3878 * The bit 22/21 of 0x42004
3879 * The bit 5 of 0x42020
3880 * The bit 15 of 0x45000
3882 I915_WRITE(ILK_DISPLAY_CHICKEN2
,
3883 (I915_READ(ILK_DISPLAY_CHICKEN2
) |
3884 ILK_DPARB_GATE
| ILK_VSDPFD_FULL
));
3885 dspclk_gate
|= ILK_DPARBUNIT_CLOCK_GATE_ENABLE
;
3886 I915_WRITE(DISP_ARB_CTL
,
3887 (I915_READ(DISP_ARB_CTL
) |
3889 I915_WRITE(WM3_LP_ILK
, 0);
3890 I915_WRITE(WM2_LP_ILK
, 0);
3891 I915_WRITE(WM1_LP_ILK
, 0);
3894 * Based on the document from hardware guys the following bits
3895 * should be set unconditionally in order to enable FBC.
3896 * The bit 22 of 0x42000
3897 * The bit 22 of 0x42004
3898 * The bit 7,8,9 of 0x42020.
3900 if (IS_IRONLAKE_M(dev
)) {
3901 I915_WRITE(ILK_DISPLAY_CHICKEN1
,
3902 I915_READ(ILK_DISPLAY_CHICKEN1
) |
3904 I915_WRITE(ILK_DISPLAY_CHICKEN2
,
3905 I915_READ(ILK_DISPLAY_CHICKEN2
) |
3909 I915_WRITE(ILK_DSPCLK_GATE_D
, dspclk_gate
);
3911 I915_WRITE(ILK_DISPLAY_CHICKEN2
,
3912 I915_READ(ILK_DISPLAY_CHICKEN2
) |
3913 ILK_ELPIN_409_SELECT
);
3914 I915_WRITE(_3D_CHICKEN2
,
3915 _3D_CHICKEN2_WM_READ_PIPELINED
<< 16 |
3916 _3D_CHICKEN2_WM_READ_PIPELINED
);
3918 /* WaDisableRenderCachePipelinedFlush:ilk */
3919 I915_WRITE(CACHE_MODE_0
,
3920 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE
));
3922 ibx_init_clock_gating(dev
);
3925 static void cpt_init_clock_gating(struct drm_device
*dev
)
3927 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3932 * On Ibex Peak and Cougar Point, we need to disable clock
3933 * gating for the panel power sequencer or it will fail to
3934 * start up when no ports are active.
3936 I915_WRITE(SOUTH_DSPCLK_GATE_D
, PCH_DPLSUNIT_CLOCK_GATE_DISABLE
);
3937 I915_WRITE(SOUTH_CHICKEN2
, I915_READ(SOUTH_CHICKEN2
) |
3938 DPLS_EDP_PPS_FIX_DIS
);
3939 /* The below fixes the weird display corruption, a few pixels shifted
3940 * downward, on (only) LVDS of some HP laptops with IVY.
3942 for_each_pipe(pipe
) {
3943 val
= I915_READ(TRANS_CHICKEN2(pipe
));
3944 val
|= TRANS_CHICKEN2_TIMING_OVERRIDE
;
3945 val
&= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED
;
3946 if (dev_priv
->vbt
.fdi_rx_polarity_inverted
)
3947 val
|= TRANS_CHICKEN2_FDI_POLARITY_REVERSED
;
3948 val
&= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK
;
3949 val
&= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER
;
3950 val
&= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH
;
3951 I915_WRITE(TRANS_CHICKEN2(pipe
), val
);
3953 /* WADP0ClockGatingDisable */
3954 for_each_pipe(pipe
) {
3955 I915_WRITE(TRANS_CHICKEN1(pipe
),
3956 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE
);
3960 static void gen6_check_mch_setup(struct drm_device
*dev
)
3962 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3965 tmp
= I915_READ(MCH_SSKPD
);
3966 if ((tmp
& MCH_SSKPD_WM0_MASK
) != MCH_SSKPD_WM0_VAL
) {
3967 DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp
);
3968 DRM_INFO("This can cause pipe underruns and display issues.\n");
3969 DRM_INFO("Please upgrade your BIOS to fix this.\n");
3973 static void gen6_init_clock_gating(struct drm_device
*dev
)
3975 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
3977 uint32_t dspclk_gate
= ILK_VRHUNIT_CLOCK_GATE_DISABLE
;
3979 I915_WRITE(ILK_DSPCLK_GATE_D
, dspclk_gate
);
3981 I915_WRITE(ILK_DISPLAY_CHICKEN2
,
3982 I915_READ(ILK_DISPLAY_CHICKEN2
) |
3983 ILK_ELPIN_409_SELECT
);
3985 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
3986 I915_WRITE(_3D_CHICKEN
,
3987 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB
));
3989 /* WaSetupGtModeTdRowDispatch:snb */
3990 if (IS_SNB_GT1(dev
))
3991 I915_WRITE(GEN6_GT_MODE
,
3992 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE
));
3994 I915_WRITE(WM3_LP_ILK
, 0);
3995 I915_WRITE(WM2_LP_ILK
, 0);
3996 I915_WRITE(WM1_LP_ILK
, 0);
3998 I915_WRITE(CACHE_MODE_0
,
3999 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB
));
4001 I915_WRITE(GEN6_UCGCTL1
,
4002 I915_READ(GEN6_UCGCTL1
) |
4003 GEN6_BLBUNIT_CLOCK_GATE_DISABLE
|
4004 GEN6_CSUNIT_CLOCK_GATE_DISABLE
);
4006 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
4007 * gating disable must be set. Failure to set it results in
4008 * flickering pixels due to Z write ordering failures after
4009 * some amount of runtime in the Mesa "fire" demo, and Unigine
4010 * Sanctuary and Tropics, and apparently anything else with
4011 * alpha test or pixel discard.
4013 * According to the spec, bit 11 (RCCUNIT) must also be set,
4014 * but we didn't debug actual testcases to find it out.
4016 * Also apply WaDisableVDSUnitClockGating:snb and
4017 * WaDisableRCPBUnitClockGating:snb.
4019 I915_WRITE(GEN6_UCGCTL2
,
4020 GEN7_VDSUNIT_CLOCK_GATE_DISABLE
|
4021 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE
|
4022 GEN6_RCCUNIT_CLOCK_GATE_DISABLE
);
4024 /* Bspec says we need to always set all mask bits. */
4025 I915_WRITE(_3D_CHICKEN3
, (0xFFFF << 16) |
4026 _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL
);
4029 * According to the spec the following bits should be
4030 * set in order to enable memory self-refresh and fbc:
4031 * The bit21 and bit22 of 0x42000
4032 * The bit21 and bit22 of 0x42004
4033 * The bit5 and bit7 of 0x42020
4034 * The bit14 of 0x70180
4035 * The bit14 of 0x71180
4037 I915_WRITE(ILK_DISPLAY_CHICKEN1
,
4038 I915_READ(ILK_DISPLAY_CHICKEN1
) |
4039 ILK_FBCQ_DIS
| ILK_PABSTRETCH_DIS
);
4040 I915_WRITE(ILK_DISPLAY_CHICKEN2
,
4041 I915_READ(ILK_DISPLAY_CHICKEN2
) |
4042 ILK_DPARB_GATE
| ILK_VSDPFD_FULL
);
4043 I915_WRITE(ILK_DSPCLK_GATE_D
,
4044 I915_READ(ILK_DSPCLK_GATE_D
) |
4045 ILK_DPARBUNIT_CLOCK_GATE_ENABLE
|
4046 ILK_DPFDUNIT_CLOCK_GATE_ENABLE
);
4048 /* WaMbcDriverBootEnable:snb */
4049 I915_WRITE(GEN6_MBCTL
, I915_READ(GEN6_MBCTL
) |
4050 GEN6_MBCTL_ENABLE_BOOT_FETCH
);
4052 for_each_pipe(pipe
) {
4053 I915_WRITE(DSPCNTR(pipe
),
4054 I915_READ(DSPCNTR(pipe
)) |
4055 DISPPLANE_TRICKLE_FEED_DISABLE
);
4056 intel_flush_display_plane(dev_priv
, pipe
);
4059 /* The default value should be 0x200 according to docs, but the two
4060 * platforms I checked have a 0 for this. (Maybe BIOS overrides?) */
4061 I915_WRITE(GEN6_GT_MODE
, _MASKED_BIT_DISABLE(0xffff));
4062 I915_WRITE(GEN6_GT_MODE
, _MASKED_BIT_ENABLE(GEN6_GT_MODE_HI
));
4064 cpt_init_clock_gating(dev
);
4066 gen6_check_mch_setup(dev
);
4069 static void gen7_setup_fixed_func_scheduler(struct drm_i915_private
*dev_priv
)
4071 uint32_t reg
= I915_READ(GEN7_FF_THREAD_MODE
);
4073 reg
&= ~GEN7_FF_SCHED_MASK
;
4074 reg
|= GEN7_FF_TS_SCHED_HW
;
4075 reg
|= GEN7_FF_VS_SCHED_HW
;
4076 reg
|= GEN7_FF_DS_SCHED_HW
;
4078 if (IS_HASWELL(dev_priv
->dev
))
4079 reg
&= ~GEN7_FF_VS_REF_CNT_FFME
;
4081 I915_WRITE(GEN7_FF_THREAD_MODE
, reg
);
4084 static void lpt_init_clock_gating(struct drm_device
*dev
)
4086 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4089 * TODO: this bit should only be enabled when really needed, then
4090 * disabled when not needed anymore in order to save power.
4092 if (dev_priv
->pch_id
== INTEL_PCH_LPT_LP_DEVICE_ID_TYPE
)
4093 I915_WRITE(SOUTH_DSPCLK_GATE_D
,
4094 I915_READ(SOUTH_DSPCLK_GATE_D
) |
4095 PCH_LP_PARTITION_LEVEL_DISABLE
);
4098 static void lpt_suspend_hw(struct drm_device
*dev
)
4100 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4102 if (dev_priv
->pch_id
== INTEL_PCH_LPT_LP_DEVICE_ID_TYPE
) {
4103 uint32_t val
= I915_READ(SOUTH_DSPCLK_GATE_D
);
4105 val
&= ~PCH_LP_PARTITION_LEVEL_DISABLE
;
4106 I915_WRITE(SOUTH_DSPCLK_GATE_D
, val
);
4110 static void haswell_init_clock_gating(struct drm_device
*dev
)
4112 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4115 I915_WRITE(WM3_LP_ILK
, 0);
4116 I915_WRITE(WM2_LP_ILK
, 0);
4117 I915_WRITE(WM1_LP_ILK
, 0);
4119 /* According to the spec, bit 13 (RCZUNIT) must be set on IVB.
4120 * This implements the WaDisableRCZUnitClockGating:hsw workaround.
4122 I915_WRITE(GEN6_UCGCTL2
, GEN6_RCZUNIT_CLOCK_GATE_DISABLE
);
4124 /* Apply the WaDisableRHWOOptimizationForRenderHang:hsw workaround. */
4125 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1
,
4126 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC
);
4128 /* WaApplyL3ControlAndL3ChickenMode:hsw */
4129 I915_WRITE(GEN7_L3CNTLREG1
,
4130 GEN7_WA_FOR_GEN7_L3_CONTROL
);
4131 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER
,
4132 GEN7_WA_L3_CHICKEN_MODE
);
4134 /* This is required by WaCatErrorRejectionIssue:hsw */
4135 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG
,
4136 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG
) |
4137 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB
);
4139 for_each_pipe(pipe
) {
4140 I915_WRITE(DSPCNTR(pipe
),
4141 I915_READ(DSPCNTR(pipe
)) |
4142 DISPPLANE_TRICKLE_FEED_DISABLE
);
4143 intel_flush_display_plane(dev_priv
, pipe
);
4146 /* WaVSRefCountFullforceMissDisable:hsw */
4147 gen7_setup_fixed_func_scheduler(dev_priv
);
4149 /* WaDisable4x2SubspanOptimization:hsw */
4150 I915_WRITE(CACHE_MODE_1
,
4151 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE
));
4153 /* WaMbcDriverBootEnable:hsw */
4154 I915_WRITE(GEN6_MBCTL
, I915_READ(GEN6_MBCTL
) |
4155 GEN6_MBCTL_ENABLE_BOOT_FETCH
);
4157 /* WaSwitchSolVfFArbitrationPriority:hsw */
4158 I915_WRITE(GAM_ECOCHK
, I915_READ(GAM_ECOCHK
) | HSW_ECOCHK_ARB_PRIO_SOL
);
4160 /* XXX: This is a workaround for early silicon revisions and should be
4165 WM_DBG_DISALLOW_MULTIPLE_LP
|
4166 WM_DBG_DISALLOW_SPRITE
|
4167 WM_DBG_DISALLOW_MAXFIFO
);
4169 lpt_init_clock_gating(dev
);
4172 static void ivybridge_init_clock_gating(struct drm_device
*dev
)
4174 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4178 I915_WRITE(WM3_LP_ILK
, 0);
4179 I915_WRITE(WM2_LP_ILK
, 0);
4180 I915_WRITE(WM1_LP_ILK
, 0);
4182 I915_WRITE(ILK_DSPCLK_GATE_D
, ILK_VRHUNIT_CLOCK_GATE_DISABLE
);
4184 /* WaDisableEarlyCull:ivb */
4185 I915_WRITE(_3D_CHICKEN3
,
4186 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL
));
4188 /* WaDisableBackToBackFlipFix:ivb */
4189 I915_WRITE(IVB_CHICKEN3
,
4190 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE
|
4191 CHICKEN3_DGMG_DONE_FIX_DISABLE
);
4193 /* WaDisablePSDDualDispatchEnable:ivb */
4194 if (IS_IVB_GT1(dev
))
4195 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1
,
4196 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE
));
4198 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1_GT2
,
4199 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE
));
4201 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
4202 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1
,
4203 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC
);
4205 /* WaApplyL3ControlAndL3ChickenMode:ivb */
4206 I915_WRITE(GEN7_L3CNTLREG1
,
4207 GEN7_WA_FOR_GEN7_L3_CONTROL
);
4208 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER
,
4209 GEN7_WA_L3_CHICKEN_MODE
);
4210 if (IS_IVB_GT1(dev
))
4211 I915_WRITE(GEN7_ROW_CHICKEN2
,
4212 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE
));
4214 I915_WRITE(GEN7_ROW_CHICKEN2_GT2
,
4215 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE
));
4218 /* WaForceL3Serialization:ivb */
4219 I915_WRITE(GEN7_L3SQCREG4
, I915_READ(GEN7_L3SQCREG4
) &
4220 ~L3SQ_URB_READ_CAM_MATCH_DISABLE
);
4222 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
4223 * gating disable must be set. Failure to set it results in
4224 * flickering pixels due to Z write ordering failures after
4225 * some amount of runtime in the Mesa "fire" demo, and Unigine
4226 * Sanctuary and Tropics, and apparently anything else with
4227 * alpha test or pixel discard.
4229 * According to the spec, bit 11 (RCCUNIT) must also be set,
4230 * but we didn't debug actual testcases to find it out.
4232 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
4233 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
4235 I915_WRITE(GEN6_UCGCTL2
,
4236 GEN6_RCZUNIT_CLOCK_GATE_DISABLE
|
4237 GEN6_RCCUNIT_CLOCK_GATE_DISABLE
);
4239 /* This is required by WaCatErrorRejectionIssue:ivb */
4240 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG
,
4241 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG
) |
4242 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB
);
4244 for_each_pipe(pipe
) {
4245 I915_WRITE(DSPCNTR(pipe
),
4246 I915_READ(DSPCNTR(pipe
)) |
4247 DISPPLANE_TRICKLE_FEED_DISABLE
);
4248 intel_flush_display_plane(dev_priv
, pipe
);
4251 /* WaMbcDriverBootEnable:ivb */
4252 I915_WRITE(GEN6_MBCTL
, I915_READ(GEN6_MBCTL
) |
4253 GEN6_MBCTL_ENABLE_BOOT_FETCH
);
4255 /* WaVSRefCountFullforceMissDisable:ivb */
4256 gen7_setup_fixed_func_scheduler(dev_priv
);
4258 /* WaDisable4x2SubspanOptimization:ivb */
4259 I915_WRITE(CACHE_MODE_1
,
4260 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE
));
4262 snpcr
= I915_READ(GEN6_MBCUNIT_SNPCR
);
4263 snpcr
&= ~GEN6_MBC_SNPCR_MASK
;
4264 snpcr
|= GEN6_MBC_SNPCR_MED
;
4265 I915_WRITE(GEN6_MBCUNIT_SNPCR
, snpcr
);
4267 if (!HAS_PCH_NOP(dev
))
4268 cpt_init_clock_gating(dev
);
4270 gen6_check_mch_setup(dev
);
4273 static void valleyview_init_clock_gating(struct drm_device
*dev
)
4275 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4278 I915_WRITE(WM3_LP_ILK
, 0);
4279 I915_WRITE(WM2_LP_ILK
, 0);
4280 I915_WRITE(WM1_LP_ILK
, 0);
4282 I915_WRITE(ILK_DSPCLK_GATE_D
, ILK_VRHUNIT_CLOCK_GATE_DISABLE
);
4284 /* WaDisableEarlyCull:vlv */
4285 I915_WRITE(_3D_CHICKEN3
,
4286 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL
));
4288 /* WaDisableBackToBackFlipFix:vlv */
4289 I915_WRITE(IVB_CHICKEN3
,
4290 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE
|
4291 CHICKEN3_DGMG_DONE_FIX_DISABLE
);
4293 /* WaDisablePSDDualDispatchEnable:vlv */
4294 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1
,
4295 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP
|
4296 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE
));
4298 /* Apply the WaDisableRHWOOptimizationForRenderHang:vlv workaround. */
4299 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1
,
4300 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC
);
4302 /* WaApplyL3ControlAndL3ChickenMode:vlv */
4303 I915_WRITE(GEN7_L3CNTLREG1
, I915_READ(GEN7_L3CNTLREG1
) | GEN7_L3AGDIS
);
4304 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER
, GEN7_WA_L3_CHICKEN_MODE
);
4306 /* WaForceL3Serialization:vlv */
4307 I915_WRITE(GEN7_L3SQCREG4
, I915_READ(GEN7_L3SQCREG4
) &
4308 ~L3SQ_URB_READ_CAM_MATCH_DISABLE
);
4310 /* WaDisableDopClockGating:vlv */
4311 I915_WRITE(GEN7_ROW_CHICKEN2
,
4312 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE
));
4314 /* WaForceL3Serialization:vlv */
4315 I915_WRITE(GEN7_L3SQCREG4
, I915_READ(GEN7_L3SQCREG4
) &
4316 ~L3SQ_URB_READ_CAM_MATCH_DISABLE
);
4318 /* This is required by WaCatErrorRejectionIssue:vlv */
4319 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG
,
4320 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG
) |
4321 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB
);
4323 /* WaMbcDriverBootEnable:vlv */
4324 I915_WRITE(GEN6_MBCTL
, I915_READ(GEN6_MBCTL
) |
4325 GEN6_MBCTL_ENABLE_BOOT_FETCH
);
4328 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
4329 * gating disable must be set. Failure to set it results in
4330 * flickering pixels due to Z write ordering failures after
4331 * some amount of runtime in the Mesa "fire" demo, and Unigine
4332 * Sanctuary and Tropics, and apparently anything else with
4333 * alpha test or pixel discard.
4335 * According to the spec, bit 11 (RCCUNIT) must also be set,
4336 * but we didn't debug actual testcases to find it out.
4338 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
4339 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
4341 * Also apply WaDisableVDSUnitClockGating:vlv and
4342 * WaDisableRCPBUnitClockGating:vlv.
4344 I915_WRITE(GEN6_UCGCTL2
,
4345 GEN7_VDSUNIT_CLOCK_GATE_DISABLE
|
4346 GEN7_TDLUNIT_CLOCK_GATE_DISABLE
|
4347 GEN6_RCZUNIT_CLOCK_GATE_DISABLE
|
4348 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE
|
4349 GEN6_RCCUNIT_CLOCK_GATE_DISABLE
);
4351 I915_WRITE(GEN7_UCGCTL4
, GEN7_L3BANK2X_CLOCK_GATE_DISABLE
);
4353 for_each_pipe(pipe
) {
4354 I915_WRITE(DSPCNTR(pipe
),
4355 I915_READ(DSPCNTR(pipe
)) |
4356 DISPPLANE_TRICKLE_FEED_DISABLE
);
4357 intel_flush_display_plane(dev_priv
, pipe
);
4360 I915_WRITE(CACHE_MODE_1
,
4361 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE
));
4364 * WaDisableVLVClockGating_VBIIssue:vlv
4365 * Disable clock gating on th GCFG unit to prevent a delay
4366 * in the reporting of vblank events.
4368 I915_WRITE(VLV_GUNIT_CLOCK_GATE
, 0xffffffff);
4370 /* Conservative clock gating settings for now */
4371 I915_WRITE(0x9400, 0xffffffff);
4372 I915_WRITE(0x9404, 0xffffffff);
4373 I915_WRITE(0x9408, 0xffffffff);
4374 I915_WRITE(0x940c, 0xffffffff);
4375 I915_WRITE(0x9410, 0xffffffff);
4376 I915_WRITE(0x9414, 0xffffffff);
4377 I915_WRITE(0x9418, 0xffffffff);
4380 static void g4x_init_clock_gating(struct drm_device
*dev
)
4382 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4383 uint32_t dspclk_gate
;
4385 I915_WRITE(RENCLK_GATE_D1
, 0);
4386 I915_WRITE(RENCLK_GATE_D2
, VF_UNIT_CLOCK_GATE_DISABLE
|
4387 GS_UNIT_CLOCK_GATE_DISABLE
|
4388 CL_UNIT_CLOCK_GATE_DISABLE
);
4389 I915_WRITE(RAMCLK_GATE_D
, 0);
4390 dspclk_gate
= VRHUNIT_CLOCK_GATE_DISABLE
|
4391 OVRUNIT_CLOCK_GATE_DISABLE
|
4392 OVCUNIT_CLOCK_GATE_DISABLE
;
4394 dspclk_gate
|= DSSUNIT_CLOCK_GATE_DISABLE
;
4395 I915_WRITE(DSPCLK_GATE_D
, dspclk_gate
);
4397 /* WaDisableRenderCachePipelinedFlush */
4398 I915_WRITE(CACHE_MODE_0
,
4399 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE
));
4402 static void crestline_init_clock_gating(struct drm_device
*dev
)
4404 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4406 I915_WRITE(RENCLK_GATE_D1
, I965_RCC_CLOCK_GATE_DISABLE
);
4407 I915_WRITE(RENCLK_GATE_D2
, 0);
4408 I915_WRITE(DSPCLK_GATE_D
, 0);
4409 I915_WRITE(RAMCLK_GATE_D
, 0);
4410 I915_WRITE16(DEUC
, 0);
4413 static void broadwater_init_clock_gating(struct drm_device
*dev
)
4415 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4417 I915_WRITE(RENCLK_GATE_D1
, I965_RCZ_CLOCK_GATE_DISABLE
|
4418 I965_RCC_CLOCK_GATE_DISABLE
|
4419 I965_RCPB_CLOCK_GATE_DISABLE
|
4420 I965_ISC_CLOCK_GATE_DISABLE
|
4421 I965_FBC_CLOCK_GATE_DISABLE
);
4422 I915_WRITE(RENCLK_GATE_D2
, 0);
4425 static void gen3_init_clock_gating(struct drm_device
*dev
)
4427 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4428 u32 dstate
= I915_READ(D_STATE
);
4430 dstate
|= DSTATE_PLL_D3_OFF
| DSTATE_GFX_CLOCK_GATING
|
4431 DSTATE_DOT_CLOCK_GATING
;
4432 I915_WRITE(D_STATE
, dstate
);
4434 if (IS_PINEVIEW(dev
))
4435 I915_WRITE(ECOSKPD
, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY
));
4437 /* IIR "flip pending" means done if this bit is set */
4438 I915_WRITE(ECOSKPD
, _MASKED_BIT_DISABLE(ECO_FLIP_DONE
));
4441 static void i85x_init_clock_gating(struct drm_device
*dev
)
4443 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4445 I915_WRITE(RENCLK_GATE_D1
, SV_CLOCK_GATE_DISABLE
);
4448 static void i830_init_clock_gating(struct drm_device
*dev
)
4450 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4452 I915_WRITE(DSPCLK_GATE_D
, OVRUNIT_CLOCK_GATE_DISABLE
);
4455 void intel_init_clock_gating(struct drm_device
*dev
)
4457 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4459 dev_priv
->display
.init_clock_gating(dev
);
4462 void intel_suspend_hw(struct drm_device
*dev
)
4464 if (HAS_PCH_LPT(dev
))
4465 lpt_suspend_hw(dev
);
4469 * We should only use the power well if we explicitly asked the hardware to
4470 * enable it, so check if it's enabled and also check if we've requested it to
4473 bool intel_display_power_enabled(struct drm_device
*dev
,
4474 enum intel_display_power_domain domain
)
4476 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4478 if (!HAS_POWER_WELL(dev
))
4482 case POWER_DOMAIN_PIPE_A
:
4483 case POWER_DOMAIN_TRANSCODER_EDP
:
4485 case POWER_DOMAIN_PIPE_B
:
4486 case POWER_DOMAIN_PIPE_C
:
4487 case POWER_DOMAIN_PIPE_A_PANEL_FITTER
:
4488 case POWER_DOMAIN_PIPE_B_PANEL_FITTER
:
4489 case POWER_DOMAIN_PIPE_C_PANEL_FITTER
:
4490 case POWER_DOMAIN_TRANSCODER_A
:
4491 case POWER_DOMAIN_TRANSCODER_B
:
4492 case POWER_DOMAIN_TRANSCODER_C
:
4493 return I915_READ(HSW_PWR_WELL_DRIVER
) ==
4494 (HSW_PWR_WELL_ENABLE
| HSW_PWR_WELL_STATE
);
4500 void intel_set_power_well(struct drm_device
*dev
, bool enable
)
4502 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4503 bool is_enabled
, enable_requested
;
4506 if (!HAS_POWER_WELL(dev
))
4509 if (!i915_disable_power_well
&& !enable
)
4512 tmp
= I915_READ(HSW_PWR_WELL_DRIVER
);
4513 is_enabled
= tmp
& HSW_PWR_WELL_STATE
;
4514 enable_requested
= tmp
& HSW_PWR_WELL_ENABLE
;
4517 if (!enable_requested
)
4518 I915_WRITE(HSW_PWR_WELL_DRIVER
, HSW_PWR_WELL_ENABLE
);
4521 DRM_DEBUG_KMS("Enabling power well\n");
4522 if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER
) &
4523 HSW_PWR_WELL_STATE
), 20))
4524 DRM_ERROR("Timeout enabling power well\n");
4527 if (enable_requested
) {
4528 I915_WRITE(HSW_PWR_WELL_DRIVER
, 0);
4529 DRM_DEBUG_KMS("Requesting to disable the power well\n");
4535 * Starting with Haswell, we have a "Power Down Well" that can be turned off
4536 * when not needed anymore. We have 4 registers that can request the power well
4537 * to be enabled, and it will only be disabled if none of the registers is
4538 * requesting it to be enabled.
4540 void intel_init_power_well(struct drm_device
*dev
)
4542 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4544 if (!HAS_POWER_WELL(dev
))
4547 /* For now, we need the power well to be always enabled. */
4548 intel_set_power_well(dev
, true);
4550 /* We're taking over the BIOS, so clear any requests made by it since
4551 * the driver is in charge now. */
4552 if (I915_READ(HSW_PWR_WELL_BIOS
) & HSW_PWR_WELL_ENABLE
)
4553 I915_WRITE(HSW_PWR_WELL_BIOS
, 0);
4556 /* Set up chip specific power management-related functions */
4557 void intel_init_pm(struct drm_device
*dev
)
4559 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4561 if (I915_HAS_FBC(dev
)) {
4562 if (HAS_PCH_SPLIT(dev
)) {
4563 dev_priv
->display
.fbc_enabled
= ironlake_fbc_enabled
;
4564 if (IS_IVYBRIDGE(dev
) || IS_HASWELL(dev
))
4565 dev_priv
->display
.enable_fbc
=
4568 dev_priv
->display
.enable_fbc
=
4569 ironlake_enable_fbc
;
4570 dev_priv
->display
.disable_fbc
= ironlake_disable_fbc
;
4571 } else if (IS_GM45(dev
)) {
4572 dev_priv
->display
.fbc_enabled
= g4x_fbc_enabled
;
4573 dev_priv
->display
.enable_fbc
= g4x_enable_fbc
;
4574 dev_priv
->display
.disable_fbc
= g4x_disable_fbc
;
4575 } else if (IS_CRESTLINE(dev
)) {
4576 dev_priv
->display
.fbc_enabled
= i8xx_fbc_enabled
;
4577 dev_priv
->display
.enable_fbc
= i8xx_enable_fbc
;
4578 dev_priv
->display
.disable_fbc
= i8xx_disable_fbc
;
4580 /* 855GM needs testing */
4584 if (IS_PINEVIEW(dev
))
4585 i915_pineview_get_mem_freq(dev
);
4586 else if (IS_GEN5(dev
))
4587 i915_ironlake_get_mem_freq(dev
);
4589 /* For FIFO watermark updates */
4590 if (HAS_PCH_SPLIT(dev
)) {
4592 if (I915_READ(MLTR_ILK
) & ILK_SRLT_MASK
)
4593 dev_priv
->display
.update_wm
= ironlake_update_wm
;
4595 DRM_DEBUG_KMS("Failed to get proper latency. "
4597 dev_priv
->display
.update_wm
= NULL
;
4599 dev_priv
->display
.init_clock_gating
= ironlake_init_clock_gating
;
4600 } else if (IS_GEN6(dev
)) {
4601 if (SNB_READ_WM0_LATENCY()) {
4602 dev_priv
->display
.update_wm
= sandybridge_update_wm
;
4603 dev_priv
->display
.update_sprite_wm
= sandybridge_update_sprite_wm
;
4605 DRM_DEBUG_KMS("Failed to read display plane latency. "
4607 dev_priv
->display
.update_wm
= NULL
;
4609 dev_priv
->display
.init_clock_gating
= gen6_init_clock_gating
;
4610 } else if (IS_IVYBRIDGE(dev
)) {
4611 if (SNB_READ_WM0_LATENCY()) {
4612 dev_priv
->display
.update_wm
= ivybridge_update_wm
;
4613 dev_priv
->display
.update_sprite_wm
= sandybridge_update_sprite_wm
;
4615 DRM_DEBUG_KMS("Failed to read display plane latency. "
4617 dev_priv
->display
.update_wm
= NULL
;
4619 dev_priv
->display
.init_clock_gating
= ivybridge_init_clock_gating
;
4620 } else if (IS_HASWELL(dev
)) {
4621 if (SNB_READ_WM0_LATENCY()) {
4622 dev_priv
->display
.update_wm
= sandybridge_update_wm
;
4623 dev_priv
->display
.update_sprite_wm
= sandybridge_update_sprite_wm
;
4624 dev_priv
->display
.update_linetime_wm
= haswell_update_linetime_wm
;
4626 DRM_DEBUG_KMS("Failed to read display plane latency. "
4628 dev_priv
->display
.update_wm
= NULL
;
4630 dev_priv
->display
.init_clock_gating
= haswell_init_clock_gating
;
4632 dev_priv
->display
.update_wm
= NULL
;
4633 } else if (IS_VALLEYVIEW(dev
)) {
4634 dev_priv
->display
.update_wm
= valleyview_update_wm
;
4635 dev_priv
->display
.init_clock_gating
=
4636 valleyview_init_clock_gating
;
4637 } else if (IS_PINEVIEW(dev
)) {
4638 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev
),
4641 dev_priv
->mem_freq
)) {
4642 DRM_INFO("failed to find known CxSR latency "
4643 "(found ddr%s fsb freq %d, mem freq %d), "
4645 (dev_priv
->is_ddr3
== 1) ? "3" : "2",
4646 dev_priv
->fsb_freq
, dev_priv
->mem_freq
);
4647 /* Disable CxSR and never update its watermark again */
4648 pineview_disable_cxsr(dev
);
4649 dev_priv
->display
.update_wm
= NULL
;
4651 dev_priv
->display
.update_wm
= pineview_update_wm
;
4652 dev_priv
->display
.init_clock_gating
= gen3_init_clock_gating
;
4653 } else if (IS_G4X(dev
)) {
4654 dev_priv
->display
.update_wm
= g4x_update_wm
;
4655 dev_priv
->display
.init_clock_gating
= g4x_init_clock_gating
;
4656 } else if (IS_GEN4(dev
)) {
4657 dev_priv
->display
.update_wm
= i965_update_wm
;
4658 if (IS_CRESTLINE(dev
))
4659 dev_priv
->display
.init_clock_gating
= crestline_init_clock_gating
;
4660 else if (IS_BROADWATER(dev
))
4661 dev_priv
->display
.init_clock_gating
= broadwater_init_clock_gating
;
4662 } else if (IS_GEN3(dev
)) {
4663 dev_priv
->display
.update_wm
= i9xx_update_wm
;
4664 dev_priv
->display
.get_fifo_size
= i9xx_get_fifo_size
;
4665 dev_priv
->display
.init_clock_gating
= gen3_init_clock_gating
;
4666 } else if (IS_I865G(dev
)) {
4667 dev_priv
->display
.update_wm
= i830_update_wm
;
4668 dev_priv
->display
.init_clock_gating
= i85x_init_clock_gating
;
4669 dev_priv
->display
.get_fifo_size
= i830_get_fifo_size
;
4670 } else if (IS_I85X(dev
)) {
4671 dev_priv
->display
.update_wm
= i9xx_update_wm
;
4672 dev_priv
->display
.get_fifo_size
= i85x_get_fifo_size
;
4673 dev_priv
->display
.init_clock_gating
= i85x_init_clock_gating
;
4675 dev_priv
->display
.update_wm
= i830_update_wm
;
4676 dev_priv
->display
.init_clock_gating
= i830_init_clock_gating
;
4678 dev_priv
->display
.get_fifo_size
= i845_get_fifo_size
;
4680 dev_priv
->display
.get_fifo_size
= i830_get_fifo_size
;
4684 static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private
*dev_priv
)
4686 u32 gt_thread_status_mask
;
4688 if (IS_HASWELL(dev_priv
->dev
))
4689 gt_thread_status_mask
= GEN6_GT_THREAD_STATUS_CORE_MASK_HSW
;
4691 gt_thread_status_mask
= GEN6_GT_THREAD_STATUS_CORE_MASK
;
4693 /* w/a for a sporadic read returning 0 by waiting for the GT
4694 * thread to wake up.
4696 if (wait_for_atomic_us((I915_READ_NOTRACE(GEN6_GT_THREAD_STATUS_REG
) & gt_thread_status_mask
) == 0, 500))
4697 DRM_ERROR("GT thread status wait timed out\n");
4700 static void __gen6_gt_force_wake_reset(struct drm_i915_private
*dev_priv
)
4702 I915_WRITE_NOTRACE(FORCEWAKE
, 0);
4703 POSTING_READ(ECOBUS
); /* something from same cacheline, but !FORCEWAKE */
4706 static void __gen6_gt_force_wake_get(struct drm_i915_private
*dev_priv
)
4708 if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK
) & 1) == 0,
4709 FORCEWAKE_ACK_TIMEOUT_MS
))
4710 DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
4712 I915_WRITE_NOTRACE(FORCEWAKE
, 1);
4713 POSTING_READ(ECOBUS
); /* something from same cacheline, but !FORCEWAKE */
4715 if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK
) & 1),
4716 FORCEWAKE_ACK_TIMEOUT_MS
))
4717 DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
4719 /* WaRsForcewakeWaitTC0:snb */
4720 __gen6_gt_wait_for_thread_c0(dev_priv
);
4723 static void __gen6_gt_force_wake_mt_reset(struct drm_i915_private
*dev_priv
)
4725 I915_WRITE_NOTRACE(FORCEWAKE_MT
, _MASKED_BIT_DISABLE(0xffff));
4726 /* something from same cacheline, but !FORCEWAKE_MT */
4727 POSTING_READ(ECOBUS
);
4730 static void __gen6_gt_force_wake_mt_get(struct drm_i915_private
*dev_priv
)
4734 if (IS_HASWELL(dev_priv
->dev
))
4735 forcewake_ack
= FORCEWAKE_ACK_HSW
;
4737 forcewake_ack
= FORCEWAKE_MT_ACK
;
4739 if (wait_for_atomic((I915_READ_NOTRACE(forcewake_ack
) & FORCEWAKE_KERNEL
) == 0,
4740 FORCEWAKE_ACK_TIMEOUT_MS
))
4741 DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
4743 I915_WRITE_NOTRACE(FORCEWAKE_MT
, _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL
));
4744 /* something from same cacheline, but !FORCEWAKE_MT */
4745 POSTING_READ(ECOBUS
);
4747 if (wait_for_atomic((I915_READ_NOTRACE(forcewake_ack
) & FORCEWAKE_KERNEL
),
4748 FORCEWAKE_ACK_TIMEOUT_MS
))
4749 DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
4751 /* WaRsForcewakeWaitTC0:ivb,hsw */
4752 __gen6_gt_wait_for_thread_c0(dev_priv
);
4756 * Generally this is called implicitly by the register read function. However,
4757 * if some sequence requires the GT to not power down then this function should
4758 * be called at the beginning of the sequence followed by a call to
4759 * gen6_gt_force_wake_put() at the end of the sequence.
4761 void gen6_gt_force_wake_get(struct drm_i915_private
*dev_priv
)
4763 unsigned long irqflags
;
4765 spin_lock_irqsave(&dev_priv
->gt_lock
, irqflags
);
4766 if (dev_priv
->forcewake_count
++ == 0)
4767 dev_priv
->gt
.force_wake_get(dev_priv
);
4768 spin_unlock_irqrestore(&dev_priv
->gt_lock
, irqflags
);
4771 void gen6_gt_check_fifodbg(struct drm_i915_private
*dev_priv
)
4774 gtfifodbg
= I915_READ_NOTRACE(GTFIFODBG
);
4775 if (WARN(gtfifodbg
& GT_FIFO_CPU_ERROR_MASK
,
4776 "MMIO read or write has been dropped %x\n", gtfifodbg
))
4777 I915_WRITE_NOTRACE(GTFIFODBG
, GT_FIFO_CPU_ERROR_MASK
);
4780 static void __gen6_gt_force_wake_put(struct drm_i915_private
*dev_priv
)
4782 I915_WRITE_NOTRACE(FORCEWAKE
, 0);
4783 /* something from same cacheline, but !FORCEWAKE */
4784 POSTING_READ(ECOBUS
);
4785 gen6_gt_check_fifodbg(dev_priv
);
4788 static void __gen6_gt_force_wake_mt_put(struct drm_i915_private
*dev_priv
)
4790 I915_WRITE_NOTRACE(FORCEWAKE_MT
, _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL
));
4791 /* something from same cacheline, but !FORCEWAKE_MT */
4792 POSTING_READ(ECOBUS
);
4793 gen6_gt_check_fifodbg(dev_priv
);
4797 * see gen6_gt_force_wake_get()
4799 void gen6_gt_force_wake_put(struct drm_i915_private
*dev_priv
)
4801 unsigned long irqflags
;
4803 spin_lock_irqsave(&dev_priv
->gt_lock
, irqflags
);
4804 if (--dev_priv
->forcewake_count
== 0)
4805 dev_priv
->gt
.force_wake_put(dev_priv
);
4806 spin_unlock_irqrestore(&dev_priv
->gt_lock
, irqflags
);
4809 int __gen6_gt_wait_for_fifo(struct drm_i915_private
*dev_priv
)
4813 if (dev_priv
->gt_fifo_count
< GT_FIFO_NUM_RESERVED_ENTRIES
) {
4815 u32 fifo
= I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES
);
4816 while (fifo
<= GT_FIFO_NUM_RESERVED_ENTRIES
&& loop
--) {
4818 fifo
= I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES
);
4820 if (WARN_ON(loop
< 0 && fifo
<= GT_FIFO_NUM_RESERVED_ENTRIES
))
4822 dev_priv
->gt_fifo_count
= fifo
;
4824 dev_priv
->gt_fifo_count
--;
4829 static void vlv_force_wake_reset(struct drm_i915_private
*dev_priv
)
4831 I915_WRITE_NOTRACE(FORCEWAKE_VLV
, _MASKED_BIT_DISABLE(0xffff));
4832 /* something from same cacheline, but !FORCEWAKE_VLV */
4833 POSTING_READ(FORCEWAKE_ACK_VLV
);
4836 static void vlv_force_wake_get(struct drm_i915_private
*dev_priv
)
4838 if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK_VLV
) & FORCEWAKE_KERNEL
) == 0,
4839 FORCEWAKE_ACK_TIMEOUT_MS
))
4840 DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
4842 I915_WRITE_NOTRACE(FORCEWAKE_VLV
, _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL
));
4843 I915_WRITE_NOTRACE(FORCEWAKE_MEDIA_VLV
,
4844 _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL
));
4846 if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK_VLV
) & FORCEWAKE_KERNEL
),
4847 FORCEWAKE_ACK_TIMEOUT_MS
))
4848 DRM_ERROR("Timed out waiting for GT to ack forcewake request.\n");
4850 if (wait_for_atomic((I915_READ_NOTRACE(FORCEWAKE_ACK_MEDIA_VLV
) &
4852 FORCEWAKE_ACK_TIMEOUT_MS
))
4853 DRM_ERROR("Timed out waiting for media to ack forcewake request.\n");
4855 /* WaRsForcewakeWaitTC0:vlv */
4856 __gen6_gt_wait_for_thread_c0(dev_priv
);
4859 static void vlv_force_wake_put(struct drm_i915_private
*dev_priv
)
4861 I915_WRITE_NOTRACE(FORCEWAKE_VLV
, _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL
));
4862 I915_WRITE_NOTRACE(FORCEWAKE_MEDIA_VLV
,
4863 _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL
));
4864 /* The below doubles as a POSTING_READ */
4865 gen6_gt_check_fifodbg(dev_priv
);
4868 void intel_gt_reset(struct drm_device
*dev
)
4870 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4872 if (IS_VALLEYVIEW(dev
)) {
4873 vlv_force_wake_reset(dev_priv
);
4874 } else if (INTEL_INFO(dev
)->gen
>= 6) {
4875 __gen6_gt_force_wake_reset(dev_priv
);
4876 if (IS_IVYBRIDGE(dev
) || IS_HASWELL(dev
))
4877 __gen6_gt_force_wake_mt_reset(dev_priv
);
4881 void intel_gt_init(struct drm_device
*dev
)
4883 struct drm_i915_private
*dev_priv
= dev
->dev_private
;
4885 spin_lock_init(&dev_priv
->gt_lock
);
4887 intel_gt_reset(dev
);
4889 if (IS_VALLEYVIEW(dev
)) {
4890 dev_priv
->gt
.force_wake_get
= vlv_force_wake_get
;
4891 dev_priv
->gt
.force_wake_put
= vlv_force_wake_put
;
4892 } else if (IS_IVYBRIDGE(dev
) || IS_HASWELL(dev
)) {
4893 dev_priv
->gt
.force_wake_get
= __gen6_gt_force_wake_mt_get
;
4894 dev_priv
->gt
.force_wake_put
= __gen6_gt_force_wake_mt_put
;
4895 } else if (IS_GEN6(dev
)) {
4896 dev_priv
->gt
.force_wake_get
= __gen6_gt_force_wake_get
;
4897 dev_priv
->gt
.force_wake_put
= __gen6_gt_force_wake_put
;
4899 INIT_DELAYED_WORK(&dev_priv
->rps
.delayed_resume_work
,
4900 intel_gen6_powersave_work
);
4903 int sandybridge_pcode_read(struct drm_i915_private
*dev_priv
, u8 mbox
, u32
*val
)
4905 WARN_ON(!mutex_is_locked(&dev_priv
->rps
.hw_lock
));
4907 if (I915_READ(GEN6_PCODE_MAILBOX
) & GEN6_PCODE_READY
) {
4908 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
4912 I915_WRITE(GEN6_PCODE_DATA
, *val
);
4913 I915_WRITE(GEN6_PCODE_MAILBOX
, GEN6_PCODE_READY
| mbox
);
4915 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX
) & GEN6_PCODE_READY
) == 0,
4917 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox
);
4921 *val
= I915_READ(GEN6_PCODE_DATA
);
4922 I915_WRITE(GEN6_PCODE_DATA
, 0);
4927 int sandybridge_pcode_write(struct drm_i915_private
*dev_priv
, u8 mbox
, u32 val
)
4929 WARN_ON(!mutex_is_locked(&dev_priv
->rps
.hw_lock
));
4931 if (I915_READ(GEN6_PCODE_MAILBOX
) & GEN6_PCODE_READY
) {
4932 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
4936 I915_WRITE(GEN6_PCODE_DATA
, val
);
4937 I915_WRITE(GEN6_PCODE_MAILBOX
, GEN6_PCODE_READY
| mbox
);
4939 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX
) & GEN6_PCODE_READY
) == 0,
4941 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox
);
4945 I915_WRITE(GEN6_PCODE_DATA
, 0);
4950 static int vlv_punit_rw(struct drm_i915_private
*dev_priv
, u32 port
, u8 opcode
,
4953 u32 cmd
, devfn
, be
, bar
;
4957 devfn
= PCI_DEVFN(2, 0);
4959 cmd
= (devfn
<< IOSF_DEVFN_SHIFT
) | (opcode
<< IOSF_OPCODE_SHIFT
) |
4960 (port
<< IOSF_PORT_SHIFT
) | (be
<< IOSF_BYTE_ENABLES_SHIFT
) |
4961 (bar
<< IOSF_BAR_SHIFT
);
4963 WARN_ON(!mutex_is_locked(&dev_priv
->rps
.hw_lock
));
4965 if (I915_READ(VLV_IOSF_DOORBELL_REQ
) & IOSF_SB_BUSY
) {
4966 DRM_DEBUG_DRIVER("warning: pcode (%s) mailbox access failed\n",
4967 opcode
== PUNIT_OPCODE_REG_READ
?
4972 I915_WRITE(VLV_IOSF_ADDR
, addr
);
4973 if (opcode
== PUNIT_OPCODE_REG_WRITE
)
4974 I915_WRITE(VLV_IOSF_DATA
, *val
);
4975 I915_WRITE(VLV_IOSF_DOORBELL_REQ
, cmd
);
4977 if (wait_for((I915_READ(VLV_IOSF_DOORBELL_REQ
) & IOSF_SB_BUSY
) == 0,
4979 DRM_ERROR("timeout waiting for pcode %s (%d) to finish\n",
4980 opcode
== PUNIT_OPCODE_REG_READ
? "read" : "write",
4985 if (opcode
== PUNIT_OPCODE_REG_READ
)
4986 *val
= I915_READ(VLV_IOSF_DATA
);
4987 I915_WRITE(VLV_IOSF_DATA
, 0);
4992 int valleyview_punit_read(struct drm_i915_private
*dev_priv
, u8 addr
, u32
*val
)
4994 return vlv_punit_rw(dev_priv
, IOSF_PORT_PUNIT
, PUNIT_OPCODE_REG_READ
,
4998 int valleyview_punit_write(struct drm_i915_private
*dev_priv
, u8 addr
, u32 val
)
5000 return vlv_punit_rw(dev_priv
, IOSF_PORT_PUNIT
, PUNIT_OPCODE_REG_WRITE
,
5004 int valleyview_nc_read(struct drm_i915_private
*dev_priv
, u8 addr
, u32
*val
)
5006 return vlv_punit_rw(dev_priv
, IOSF_PORT_NC
, PUNIT_OPCODE_REG_READ
,
5010 int vlv_gpu_freq(int ddr_freq
, int val
)
5031 return ((val
- 0xbd) * mult
) + base
;
5034 int vlv_freq_opcode(int ddr_freq
, int val
)