]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/gpu/drm/i915/intel_ringbuffer.c
235d9c4b40ae9bcf4f4c263ee33418bc10fa664b
[mirror_ubuntu-bionic-kernel.git] / drivers / gpu / drm / i915 / intel_ringbuffer.c
1 /*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30 #include "drmP.h"
31 #include "drm.h"
32 #include "i915_drv.h"
33 #include "i915_drm.h"
34 #include "i915_trace.h"
35 #include "intel_drv.h"
36
37 static inline int ring_space(struct intel_ring_buffer *ring)
38 {
39 int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
40 if (space < 0)
41 space += ring->size;
42 return space;
43 }
44
45 static u32 i915_gem_get_seqno(struct drm_device *dev)
46 {
47 drm_i915_private_t *dev_priv = dev->dev_private;
48 u32 seqno;
49
50 seqno = dev_priv->next_seqno;
51
52 /* reserve 0 for non-seqno */
53 if (++dev_priv->next_seqno == 0)
54 dev_priv->next_seqno = 1;
55
56 return seqno;
57 }
58
59 static int
60 render_ring_flush(struct intel_ring_buffer *ring,
61 u32 invalidate_domains,
62 u32 flush_domains)
63 {
64 struct drm_device *dev = ring->dev;
65 drm_i915_private_t *dev_priv = dev->dev_private;
66 u32 cmd;
67 int ret;
68
69 #if WATCH_EXEC
70 DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
71 invalidate_domains, flush_domains);
72 #endif
73
74 trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
75 invalidate_domains, flush_domains);
76
77 if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
78 /*
79 * read/write caches:
80 *
81 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
82 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
83 * also flushed at 2d versus 3d pipeline switches.
84 *
85 * read-only caches:
86 *
87 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
88 * MI_READ_FLUSH is set, and is always flushed on 965.
89 *
90 * I915_GEM_DOMAIN_COMMAND may not exist?
91 *
92 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
93 * invalidated when MI_EXE_FLUSH is set.
94 *
95 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
96 * invalidated with every MI_FLUSH.
97 *
98 * TLBs:
99 *
100 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
101 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
102 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
103 * are flushed at any MI_FLUSH.
104 */
105
106 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
107 if ((invalidate_domains|flush_domains) &
108 I915_GEM_DOMAIN_RENDER)
109 cmd &= ~MI_NO_WRITE_FLUSH;
110 if (INTEL_INFO(dev)->gen < 4) {
111 /*
112 * On the 965, the sampler cache always gets flushed
113 * and this bit is reserved.
114 */
115 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
116 cmd |= MI_READ_FLUSH;
117 }
118 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
119 cmd |= MI_EXE_FLUSH;
120
121 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
122 (IS_G4X(dev) || IS_GEN5(dev)))
123 cmd |= MI_INVALIDATE_ISP;
124
125 #if WATCH_EXEC
126 DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
127 #endif
128 ret = intel_ring_begin(ring, 2);
129 if (ret)
130 return ret;
131
132 intel_ring_emit(ring, cmd);
133 intel_ring_emit(ring, MI_NOOP);
134 intel_ring_advance(ring);
135 }
136
137 return 0;
138 }
139
140 static void ring_write_tail(struct intel_ring_buffer *ring,
141 u32 value)
142 {
143 drm_i915_private_t *dev_priv = ring->dev->dev_private;
144 I915_WRITE_TAIL(ring, value);
145 }
146
147 u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
148 {
149 drm_i915_private_t *dev_priv = ring->dev->dev_private;
150 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
151 RING_ACTHD(ring->mmio_base) : ACTHD;
152
153 return I915_READ(acthd_reg);
154 }
155
156 static int init_ring_common(struct intel_ring_buffer *ring)
157 {
158 drm_i915_private_t *dev_priv = ring->dev->dev_private;
159 struct drm_i915_gem_object *obj = ring->obj;
160 u32 head;
161
162 /* Stop the ring if it's running. */
163 I915_WRITE_CTL(ring, 0);
164 I915_WRITE_HEAD(ring, 0);
165 ring->write_tail(ring, 0);
166
167 /* Initialize the ring. */
168 I915_WRITE_START(ring, obj->gtt_offset);
169 head = I915_READ_HEAD(ring) & HEAD_ADDR;
170
171 /* G45 ring initialization fails to reset head to zero */
172 if (head != 0) {
173 DRM_DEBUG_KMS("%s head not reset to zero "
174 "ctl %08x head %08x tail %08x start %08x\n",
175 ring->name,
176 I915_READ_CTL(ring),
177 I915_READ_HEAD(ring),
178 I915_READ_TAIL(ring),
179 I915_READ_START(ring));
180
181 I915_WRITE_HEAD(ring, 0);
182
183 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
184 DRM_ERROR("failed to set %s head to zero "
185 "ctl %08x head %08x tail %08x start %08x\n",
186 ring->name,
187 I915_READ_CTL(ring),
188 I915_READ_HEAD(ring),
189 I915_READ_TAIL(ring),
190 I915_READ_START(ring));
191 }
192 }
193
194 I915_WRITE_CTL(ring,
195 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
196 | RING_REPORT_64K | RING_VALID);
197
198 /* If the head is still not zero, the ring is dead */
199 if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
200 I915_READ_START(ring) != obj->gtt_offset ||
201 (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
202 DRM_ERROR("%s initialization failed "
203 "ctl %08x head %08x tail %08x start %08x\n",
204 ring->name,
205 I915_READ_CTL(ring),
206 I915_READ_HEAD(ring),
207 I915_READ_TAIL(ring),
208 I915_READ_START(ring));
209 return -EIO;
210 }
211
212 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
213 i915_kernel_lost_context(ring->dev);
214 else {
215 ring->head = I915_READ_HEAD(ring);
216 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
217 ring->space = ring_space(ring);
218 }
219
220 return 0;
221 }
222
223 /*
224 * 965+ support PIPE_CONTROL commands, which provide finer grained control
225 * over cache flushing.
226 */
227 struct pipe_control {
228 struct drm_i915_gem_object *obj;
229 volatile u32 *cpu_page;
230 u32 gtt_offset;
231 };
232
233 static int
234 init_pipe_control(struct intel_ring_buffer *ring)
235 {
236 struct pipe_control *pc;
237 struct drm_i915_gem_object *obj;
238 int ret;
239
240 if (ring->private)
241 return 0;
242
243 pc = kmalloc(sizeof(*pc), GFP_KERNEL);
244 if (!pc)
245 return -ENOMEM;
246
247 obj = i915_gem_alloc_object(ring->dev, 4096);
248 if (obj == NULL) {
249 DRM_ERROR("Failed to allocate seqno page\n");
250 ret = -ENOMEM;
251 goto err;
252 }
253 obj->agp_type = AGP_USER_CACHED_MEMORY;
254
255 ret = i915_gem_object_pin(obj, 4096, true);
256 if (ret)
257 goto err_unref;
258
259 pc->gtt_offset = obj->gtt_offset;
260 pc->cpu_page = kmap(obj->pages[0]);
261 if (pc->cpu_page == NULL)
262 goto err_unpin;
263
264 pc->obj = obj;
265 ring->private = pc;
266 return 0;
267
268 err_unpin:
269 i915_gem_object_unpin(obj);
270 err_unref:
271 drm_gem_object_unreference(&obj->base);
272 err:
273 kfree(pc);
274 return ret;
275 }
276
277 static void
278 cleanup_pipe_control(struct intel_ring_buffer *ring)
279 {
280 struct pipe_control *pc = ring->private;
281 struct drm_i915_gem_object *obj;
282
283 if (!ring->private)
284 return;
285
286 obj = pc->obj;
287 kunmap(obj->pages[0]);
288 i915_gem_object_unpin(obj);
289 drm_gem_object_unreference(&obj->base);
290
291 kfree(pc);
292 ring->private = NULL;
293 }
294
295 static int init_render_ring(struct intel_ring_buffer *ring)
296 {
297 struct drm_device *dev = ring->dev;
298 struct drm_i915_private *dev_priv = dev->dev_private;
299 int ret = init_ring_common(ring);
300
301 if (INTEL_INFO(dev)->gen > 3) {
302 int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
303 if (IS_GEN6(dev))
304 mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
305 I915_WRITE(MI_MODE, mode);
306 }
307
308 if (INTEL_INFO(dev)->gen >= 6) {
309 } else if (IS_GEN5(dev)) {
310 ret = init_pipe_control(ring);
311 if (ret)
312 return ret;
313 }
314
315 return ret;
316 }
317
318 static void render_ring_cleanup(struct intel_ring_buffer *ring)
319 {
320 if (!ring->private)
321 return;
322
323 cleanup_pipe_control(ring);
324 }
325
326 static void
327 update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
328 {
329 struct drm_device *dev = ring->dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
331 int id;
332
333 /*
334 * cs -> 1 = vcs, 0 = bcs
335 * vcs -> 1 = bcs, 0 = cs,
336 * bcs -> 1 = cs, 0 = vcs.
337 */
338 id = ring - dev_priv->ring;
339 id += 2 - i;
340 id %= 3;
341
342 intel_ring_emit(ring,
343 MI_SEMAPHORE_MBOX |
344 MI_SEMAPHORE_REGISTER |
345 MI_SEMAPHORE_UPDATE);
346 intel_ring_emit(ring, seqno);
347 intel_ring_emit(ring,
348 RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
349 }
350
351 static int
352 gen6_add_request(struct intel_ring_buffer *ring,
353 u32 *result)
354 {
355 u32 seqno;
356 int ret;
357
358 ret = intel_ring_begin(ring, 10);
359 if (ret)
360 return ret;
361
362 seqno = i915_gem_get_seqno(ring->dev);
363 update_semaphore(ring, 0, seqno);
364 update_semaphore(ring, 1, seqno);
365
366 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
367 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
368 intel_ring_emit(ring, seqno);
369 intel_ring_emit(ring, MI_USER_INTERRUPT);
370 intel_ring_advance(ring);
371
372 *result = seqno;
373 return 0;
374 }
375
376 int
377 intel_ring_sync(struct intel_ring_buffer *ring,
378 struct intel_ring_buffer *to,
379 u32 seqno)
380 {
381 int ret;
382
383 ret = intel_ring_begin(ring, 4);
384 if (ret)
385 return ret;
386
387 intel_ring_emit(ring,
388 MI_SEMAPHORE_MBOX |
389 MI_SEMAPHORE_REGISTER |
390 intel_ring_sync_index(ring, to) << 17 |
391 MI_SEMAPHORE_COMPARE);
392 intel_ring_emit(ring, seqno);
393 intel_ring_emit(ring, 0);
394 intel_ring_emit(ring, MI_NOOP);
395 intel_ring_advance(ring);
396
397 return 0;
398 }
399
400 #define PIPE_CONTROL_FLUSH(ring__, addr__) \
401 do { \
402 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
403 PIPE_CONTROL_DEPTH_STALL | 2); \
404 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
405 intel_ring_emit(ring__, 0); \
406 intel_ring_emit(ring__, 0); \
407 } while (0)
408
409 static int
410 pc_render_add_request(struct intel_ring_buffer *ring,
411 u32 *result)
412 {
413 struct drm_device *dev = ring->dev;
414 u32 seqno = i915_gem_get_seqno(dev);
415 struct pipe_control *pc = ring->private;
416 u32 scratch_addr = pc->gtt_offset + 128;
417 int ret;
418
419 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
420 * incoherent with writes to memory, i.e. completely fubar,
421 * so we need to use PIPE_NOTIFY instead.
422 *
423 * However, we also need to workaround the qword write
424 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
425 * memory before requesting an interrupt.
426 */
427 ret = intel_ring_begin(ring, 32);
428 if (ret)
429 return ret;
430
431 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
432 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
433 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
434 intel_ring_emit(ring, seqno);
435 intel_ring_emit(ring, 0);
436 PIPE_CONTROL_FLUSH(ring, scratch_addr);
437 scratch_addr += 128; /* write to separate cachelines */
438 PIPE_CONTROL_FLUSH(ring, scratch_addr);
439 scratch_addr += 128;
440 PIPE_CONTROL_FLUSH(ring, scratch_addr);
441 scratch_addr += 128;
442 PIPE_CONTROL_FLUSH(ring, scratch_addr);
443 scratch_addr += 128;
444 PIPE_CONTROL_FLUSH(ring, scratch_addr);
445 scratch_addr += 128;
446 PIPE_CONTROL_FLUSH(ring, scratch_addr);
447 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
448 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
449 PIPE_CONTROL_NOTIFY);
450 intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
451 intel_ring_emit(ring, seqno);
452 intel_ring_emit(ring, 0);
453 intel_ring_advance(ring);
454
455 *result = seqno;
456 return 0;
457 }
458
459 static int
460 render_ring_add_request(struct intel_ring_buffer *ring,
461 u32 *result)
462 {
463 struct drm_device *dev = ring->dev;
464 u32 seqno = i915_gem_get_seqno(dev);
465 int ret;
466
467 ret = intel_ring_begin(ring, 4);
468 if (ret)
469 return ret;
470
471 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
472 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
473 intel_ring_emit(ring, seqno);
474 intel_ring_emit(ring, MI_USER_INTERRUPT);
475 intel_ring_advance(ring);
476
477 *result = seqno;
478 return 0;
479 }
480
481 static u32
482 ring_get_seqno(struct intel_ring_buffer *ring)
483 {
484 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
485 }
486
487 static u32
488 pc_render_get_seqno(struct intel_ring_buffer *ring)
489 {
490 struct pipe_control *pc = ring->private;
491 return pc->cpu_page[0];
492 }
493
494 static void
495 ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
496 {
497 dev_priv->gt_irq_mask &= ~mask;
498 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
499 POSTING_READ(GTIMR);
500 }
501
502 static void
503 ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
504 {
505 dev_priv->gt_irq_mask |= mask;
506 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
507 POSTING_READ(GTIMR);
508 }
509
510 static void
511 i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
512 {
513 dev_priv->irq_mask &= ~mask;
514 I915_WRITE(IMR, dev_priv->irq_mask);
515 POSTING_READ(IMR);
516 }
517
518 static void
519 i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
520 {
521 dev_priv->irq_mask |= mask;
522 I915_WRITE(IMR, dev_priv->irq_mask);
523 POSTING_READ(IMR);
524 }
525
526 static bool
527 render_ring_get_irq(struct intel_ring_buffer *ring)
528 {
529 struct drm_device *dev = ring->dev;
530 drm_i915_private_t *dev_priv = dev->dev_private;
531
532 if (!dev->irq_enabled)
533 return false;
534
535 spin_lock(&ring->irq_lock);
536 if (ring->irq_refcount++ == 0) {
537 if (HAS_PCH_SPLIT(dev))
538 ironlake_enable_irq(dev_priv,
539 GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
540 else
541 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
542 }
543 spin_unlock(&ring->irq_lock);
544
545 return true;
546 }
547
548 static void
549 render_ring_put_irq(struct intel_ring_buffer *ring)
550 {
551 struct drm_device *dev = ring->dev;
552 drm_i915_private_t *dev_priv = dev->dev_private;
553
554 spin_lock(&ring->irq_lock);
555 if (--ring->irq_refcount == 0) {
556 if (HAS_PCH_SPLIT(dev))
557 ironlake_disable_irq(dev_priv,
558 GT_USER_INTERRUPT |
559 GT_PIPE_NOTIFY);
560 else
561 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
562 }
563 spin_unlock(&ring->irq_lock);
564 }
565
566 void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
567 {
568 drm_i915_private_t *dev_priv = ring->dev->dev_private;
569 u32 mmio = IS_GEN6(ring->dev) ?
570 RING_HWS_PGA_GEN6(ring->mmio_base) :
571 RING_HWS_PGA(ring->mmio_base);
572 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
573 POSTING_READ(mmio);
574 }
575
576 static int
577 bsd_ring_flush(struct intel_ring_buffer *ring,
578 u32 invalidate_domains,
579 u32 flush_domains)
580 {
581 int ret;
582
583 if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
584 return 0;
585
586 ret = intel_ring_begin(ring, 2);
587 if (ret)
588 return ret;
589
590 intel_ring_emit(ring, MI_FLUSH);
591 intel_ring_emit(ring, MI_NOOP);
592 intel_ring_advance(ring);
593 return 0;
594 }
595
596 static int
597 ring_add_request(struct intel_ring_buffer *ring,
598 u32 *result)
599 {
600 u32 seqno;
601 int ret;
602
603 ret = intel_ring_begin(ring, 4);
604 if (ret)
605 return ret;
606
607 seqno = i915_gem_get_seqno(ring->dev);
608
609 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
610 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
611 intel_ring_emit(ring, seqno);
612 intel_ring_emit(ring, MI_USER_INTERRUPT);
613 intel_ring_advance(ring);
614
615 *result = seqno;
616 return 0;
617 }
618
619 static bool
620 ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
621 {
622 struct drm_device *dev = ring->dev;
623 drm_i915_private_t *dev_priv = dev->dev_private;
624
625 if (!dev->irq_enabled)
626 return false;
627
628 spin_lock(&ring->irq_lock);
629 if (ring->irq_refcount++ == 0)
630 ironlake_enable_irq(dev_priv, flag);
631 spin_unlock(&ring->irq_lock);
632
633 return true;
634 }
635
636 static void
637 ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
638 {
639 struct drm_device *dev = ring->dev;
640 drm_i915_private_t *dev_priv = dev->dev_private;
641
642 spin_lock(&ring->irq_lock);
643 if (--ring->irq_refcount == 0)
644 ironlake_disable_irq(dev_priv, flag);
645 spin_unlock(&ring->irq_lock);
646 }
647
648 static bool
649 gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
650 {
651 struct drm_device *dev = ring->dev;
652 drm_i915_private_t *dev_priv = dev->dev_private;
653
654 if (!dev->irq_enabled)
655 return false;
656
657 spin_lock(&ring->irq_lock);
658 if (ring->irq_refcount++ == 0) {
659 ring->irq_mask &= ~rflag;
660 I915_WRITE_IMR(ring, ring->irq_mask);
661 ironlake_enable_irq(dev_priv, gflag);
662 }
663 spin_unlock(&ring->irq_lock);
664
665 return true;
666 }
667
668 static void
669 gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
670 {
671 struct drm_device *dev = ring->dev;
672 drm_i915_private_t *dev_priv = dev->dev_private;
673
674 spin_lock(&ring->irq_lock);
675 if (--ring->irq_refcount == 0) {
676 ring->irq_mask |= rflag;
677 I915_WRITE_IMR(ring, ring->irq_mask);
678 ironlake_disable_irq(dev_priv, gflag);
679 }
680 spin_unlock(&ring->irq_lock);
681 }
682
683 static bool
684 bsd_ring_get_irq(struct intel_ring_buffer *ring)
685 {
686 return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
687 }
688 static void
689 bsd_ring_put_irq(struct intel_ring_buffer *ring)
690 {
691 ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
692 }
693
694 static int
695 ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
696 {
697 int ret;
698
699 ret = intel_ring_begin(ring, 2);
700 if (ret)
701 return ret;
702
703 intel_ring_emit(ring,
704 MI_BATCH_BUFFER_START | (2 << 6) |
705 MI_BATCH_NON_SECURE_I965);
706 intel_ring_emit(ring, offset);
707 intel_ring_advance(ring);
708
709 return 0;
710 }
711
712 static int
713 render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
714 u32 offset, u32 len)
715 {
716 struct drm_device *dev = ring->dev;
717 drm_i915_private_t *dev_priv = dev->dev_private;
718 int ret;
719
720 trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
721
722 if (IS_I830(dev) || IS_845G(dev)) {
723 ret = intel_ring_begin(ring, 4);
724 if (ret)
725 return ret;
726
727 intel_ring_emit(ring, MI_BATCH_BUFFER);
728 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
729 intel_ring_emit(ring, offset + len - 8);
730 intel_ring_emit(ring, 0);
731 } else {
732 ret = intel_ring_begin(ring, 2);
733 if (ret)
734 return ret;
735
736 if (INTEL_INFO(dev)->gen >= 4) {
737 intel_ring_emit(ring,
738 MI_BATCH_BUFFER_START | (2 << 6) |
739 MI_BATCH_NON_SECURE_I965);
740 intel_ring_emit(ring, offset);
741 } else {
742 intel_ring_emit(ring,
743 MI_BATCH_BUFFER_START | (2 << 6));
744 intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
745 }
746 }
747 intel_ring_advance(ring);
748
749 return 0;
750 }
751
752 static void cleanup_status_page(struct intel_ring_buffer *ring)
753 {
754 drm_i915_private_t *dev_priv = ring->dev->dev_private;
755 struct drm_i915_gem_object *obj;
756
757 obj = ring->status_page.obj;
758 if (obj == NULL)
759 return;
760
761 kunmap(obj->pages[0]);
762 i915_gem_object_unpin(obj);
763 drm_gem_object_unreference(&obj->base);
764 ring->status_page.obj = NULL;
765
766 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
767 }
768
769 static int init_status_page(struct intel_ring_buffer *ring)
770 {
771 struct drm_device *dev = ring->dev;
772 drm_i915_private_t *dev_priv = dev->dev_private;
773 struct drm_i915_gem_object *obj;
774 int ret;
775
776 obj = i915_gem_alloc_object(dev, 4096);
777 if (obj == NULL) {
778 DRM_ERROR("Failed to allocate status page\n");
779 ret = -ENOMEM;
780 goto err;
781 }
782 obj->agp_type = AGP_USER_CACHED_MEMORY;
783
784 ret = i915_gem_object_pin(obj, 4096, true);
785 if (ret != 0) {
786 goto err_unref;
787 }
788
789 ring->status_page.gfx_addr = obj->gtt_offset;
790 ring->status_page.page_addr = kmap(obj->pages[0]);
791 if (ring->status_page.page_addr == NULL) {
792 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
793 goto err_unpin;
794 }
795 ring->status_page.obj = obj;
796 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
797
798 intel_ring_setup_status_page(ring);
799 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
800 ring->name, ring->status_page.gfx_addr);
801
802 return 0;
803
804 err_unpin:
805 i915_gem_object_unpin(obj);
806 err_unref:
807 drm_gem_object_unreference(&obj->base);
808 err:
809 return ret;
810 }
811
812 int intel_init_ring_buffer(struct drm_device *dev,
813 struct intel_ring_buffer *ring)
814 {
815 struct drm_i915_gem_object *obj;
816 int ret;
817
818 ring->dev = dev;
819 INIT_LIST_HEAD(&ring->active_list);
820 INIT_LIST_HEAD(&ring->request_list);
821 INIT_LIST_HEAD(&ring->gpu_write_list);
822
823 spin_lock_init(&ring->irq_lock);
824 ring->irq_mask = ~0;
825
826 if (I915_NEED_GFX_HWS(dev)) {
827 ret = init_status_page(ring);
828 if (ret)
829 return ret;
830 }
831
832 obj = i915_gem_alloc_object(dev, ring->size);
833 if (obj == NULL) {
834 DRM_ERROR("Failed to allocate ringbuffer\n");
835 ret = -ENOMEM;
836 goto err_hws;
837 }
838
839 ring->obj = obj;
840
841 ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
842 if (ret)
843 goto err_unref;
844
845 ring->map.size = ring->size;
846 ring->map.offset = dev->agp->base + obj->gtt_offset;
847 ring->map.type = 0;
848 ring->map.flags = 0;
849 ring->map.mtrr = 0;
850
851 drm_core_ioremap_wc(&ring->map, dev);
852 if (ring->map.handle == NULL) {
853 DRM_ERROR("Failed to map ringbuffer.\n");
854 ret = -EINVAL;
855 goto err_unpin;
856 }
857
858 ring->virtual_start = ring->map.handle;
859 ret = ring->init(ring);
860 if (ret)
861 goto err_unmap;
862
863 /* Workaround an erratum on the i830 which causes a hang if
864 * the TAIL pointer points to within the last 2 cachelines
865 * of the buffer.
866 */
867 ring->effective_size = ring->size;
868 if (IS_I830(ring->dev))
869 ring->effective_size -= 128;
870
871 return 0;
872
873 err_unmap:
874 drm_core_ioremapfree(&ring->map, dev);
875 err_unpin:
876 i915_gem_object_unpin(obj);
877 err_unref:
878 drm_gem_object_unreference(&obj->base);
879 ring->obj = NULL;
880 err_hws:
881 cleanup_status_page(ring);
882 return ret;
883 }
884
885 void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
886 {
887 struct drm_i915_private *dev_priv;
888 int ret;
889
890 if (ring->obj == NULL)
891 return;
892
893 /* Disable the ring buffer. The ring must be idle at this point */
894 dev_priv = ring->dev->dev_private;
895 ret = intel_wait_ring_buffer(ring, ring->size - 8);
896 if (ret)
897 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
898 ring->name, ret);
899
900 I915_WRITE_CTL(ring, 0);
901
902 drm_core_ioremapfree(&ring->map, ring->dev);
903
904 i915_gem_object_unpin(ring->obj);
905 drm_gem_object_unreference(&ring->obj->base);
906 ring->obj = NULL;
907
908 if (ring->cleanup)
909 ring->cleanup(ring);
910
911 cleanup_status_page(ring);
912 }
913
914 static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
915 {
916 unsigned int *virt;
917 int rem = ring->size - ring->tail;
918
919 if (ring->space < rem) {
920 int ret = intel_wait_ring_buffer(ring, rem);
921 if (ret)
922 return ret;
923 }
924
925 virt = (unsigned int *)(ring->virtual_start + ring->tail);
926 rem /= 8;
927 while (rem--) {
928 *virt++ = MI_NOOP;
929 *virt++ = MI_NOOP;
930 }
931
932 ring->tail = 0;
933 ring->space = ring_space(ring);
934
935 return 0;
936 }
937
938 int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
939 {
940 struct drm_device *dev = ring->dev;
941 struct drm_i915_private *dev_priv = dev->dev_private;
942 unsigned long end;
943 u32 head;
944
945 /* If the reported head position has wrapped or hasn't advanced,
946 * fallback to the slow and accurate path.
947 */
948 head = intel_read_status_page(ring, 4);
949 if (head > ring->head) {
950 ring->head = head;
951 ring->space = ring_space(ring);
952 if (ring->space >= n)
953 return 0;
954 }
955
956 trace_i915_ring_wait_begin (dev);
957 end = jiffies + 3 * HZ;
958 do {
959 ring->head = I915_READ_HEAD(ring);
960 ring->space = ring_space(ring);
961 if (ring->space >= n) {
962 trace_i915_ring_wait_end(dev);
963 return 0;
964 }
965
966 if (dev->primary->master) {
967 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
968 if (master_priv->sarea_priv)
969 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
970 }
971
972 msleep(1);
973 if (atomic_read(&dev_priv->mm.wedged))
974 return -EAGAIN;
975 } while (!time_after(jiffies, end));
976 trace_i915_ring_wait_end (dev);
977 return -EBUSY;
978 }
979
980 int intel_ring_begin(struct intel_ring_buffer *ring,
981 int num_dwords)
982 {
983 struct drm_i915_private *dev_priv = ring->dev->dev_private;
984 int n = 4*num_dwords;
985 int ret;
986
987 if (unlikely(atomic_read(&dev_priv->mm.wedged)))
988 return -EIO;
989
990 if (unlikely(ring->tail + n > ring->effective_size)) {
991 ret = intel_wrap_ring_buffer(ring);
992 if (unlikely(ret))
993 return ret;
994 }
995
996 if (unlikely(ring->space < n)) {
997 ret = intel_wait_ring_buffer(ring, n);
998 if (unlikely(ret))
999 return ret;
1000 }
1001
1002 ring->space -= n;
1003 return 0;
1004 }
1005
1006 void intel_ring_advance(struct intel_ring_buffer *ring)
1007 {
1008 ring->tail &= ring->size - 1;
1009 ring->write_tail(ring, ring->tail);
1010 }
1011
1012 static const struct intel_ring_buffer render_ring = {
1013 .name = "render ring",
1014 .id = RING_RENDER,
1015 .mmio_base = RENDER_RING_BASE,
1016 .size = 32 * PAGE_SIZE,
1017 .init = init_render_ring,
1018 .write_tail = ring_write_tail,
1019 .flush = render_ring_flush,
1020 .add_request = render_ring_add_request,
1021 .get_seqno = ring_get_seqno,
1022 .irq_get = render_ring_get_irq,
1023 .irq_put = render_ring_put_irq,
1024 .dispatch_execbuffer = render_ring_dispatch_execbuffer,
1025 .cleanup = render_ring_cleanup,
1026 };
1027
1028 /* ring buffer for bit-stream decoder */
1029
1030 static const struct intel_ring_buffer bsd_ring = {
1031 .name = "bsd ring",
1032 .id = RING_BSD,
1033 .mmio_base = BSD_RING_BASE,
1034 .size = 32 * PAGE_SIZE,
1035 .init = init_ring_common,
1036 .write_tail = ring_write_tail,
1037 .flush = bsd_ring_flush,
1038 .add_request = ring_add_request,
1039 .get_seqno = ring_get_seqno,
1040 .irq_get = bsd_ring_get_irq,
1041 .irq_put = bsd_ring_put_irq,
1042 .dispatch_execbuffer = ring_dispatch_execbuffer,
1043 };
1044
1045
1046 static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1047 u32 value)
1048 {
1049 drm_i915_private_t *dev_priv = ring->dev->dev_private;
1050
1051 /* Every tail move must follow the sequence below */
1052 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1053 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1054 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
1055 I915_WRITE(GEN6_BSD_RNCID, 0x0);
1056
1057 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1058 GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
1059 50))
1060 DRM_ERROR("timed out waiting for IDLE Indicator\n");
1061
1062 I915_WRITE_TAIL(ring, value);
1063 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1064 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
1065 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
1066 }
1067
1068 static int gen6_ring_flush(struct intel_ring_buffer *ring,
1069 u32 invalidate_domains,
1070 u32 flush_domains)
1071 {
1072 int ret;
1073
1074 if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
1075 return 0;
1076
1077 ret = intel_ring_begin(ring, 4);
1078 if (ret)
1079 return ret;
1080
1081 intel_ring_emit(ring, MI_FLUSH_DW);
1082 intel_ring_emit(ring, 0);
1083 intel_ring_emit(ring, 0);
1084 intel_ring_emit(ring, 0);
1085 intel_ring_advance(ring);
1086 return 0;
1087 }
1088
1089 static int
1090 gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1091 u32 offset, u32 len)
1092 {
1093 int ret;
1094
1095 ret = intel_ring_begin(ring, 2);
1096 if (ret)
1097 return ret;
1098
1099 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
1100 /* bit0-7 is the length on GEN6+ */
1101 intel_ring_emit(ring, offset);
1102 intel_ring_advance(ring);
1103
1104 return 0;
1105 }
1106
1107 static bool
1108 gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
1109 {
1110 return gen6_ring_get_irq(ring,
1111 GT_USER_INTERRUPT,
1112 GEN6_RENDER_USER_INTERRUPT);
1113 }
1114
1115 static void
1116 gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
1117 {
1118 return gen6_ring_put_irq(ring,
1119 GT_USER_INTERRUPT,
1120 GEN6_RENDER_USER_INTERRUPT);
1121 }
1122
1123 static bool
1124 gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
1125 {
1126 return gen6_ring_get_irq(ring,
1127 GT_GEN6_BSD_USER_INTERRUPT,
1128 GEN6_BSD_USER_INTERRUPT);
1129 }
1130
1131 static void
1132 gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
1133 {
1134 return gen6_ring_put_irq(ring,
1135 GT_GEN6_BSD_USER_INTERRUPT,
1136 GEN6_BSD_USER_INTERRUPT);
1137 }
1138
1139 /* ring buffer for Video Codec for Gen6+ */
1140 static const struct intel_ring_buffer gen6_bsd_ring = {
1141 .name = "gen6 bsd ring",
1142 .id = RING_BSD,
1143 .mmio_base = GEN6_BSD_RING_BASE,
1144 .size = 32 * PAGE_SIZE,
1145 .init = init_ring_common,
1146 .write_tail = gen6_bsd_ring_write_tail,
1147 .flush = gen6_ring_flush,
1148 .add_request = gen6_add_request,
1149 .get_seqno = ring_get_seqno,
1150 .irq_get = gen6_bsd_ring_get_irq,
1151 .irq_put = gen6_bsd_ring_put_irq,
1152 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
1153 };
1154
1155 /* Blitter support (SandyBridge+) */
1156
1157 static bool
1158 blt_ring_get_irq(struct intel_ring_buffer *ring)
1159 {
1160 return gen6_ring_get_irq(ring,
1161 GT_BLT_USER_INTERRUPT,
1162 GEN6_BLITTER_USER_INTERRUPT);
1163 }
1164
1165 static void
1166 blt_ring_put_irq(struct intel_ring_buffer *ring)
1167 {
1168 gen6_ring_put_irq(ring,
1169 GT_BLT_USER_INTERRUPT,
1170 GEN6_BLITTER_USER_INTERRUPT);
1171 }
1172
1173
1174 /* Workaround for some stepping of SNB,
1175 * each time when BLT engine ring tail moved,
1176 * the first command in the ring to be parsed
1177 * should be MI_BATCH_BUFFER_START
1178 */
1179 #define NEED_BLT_WORKAROUND(dev) \
1180 (IS_GEN6(dev) && (dev->pdev->revision < 8))
1181
1182 static inline struct drm_i915_gem_object *
1183 to_blt_workaround(struct intel_ring_buffer *ring)
1184 {
1185 return ring->private;
1186 }
1187
1188 static int blt_ring_init(struct intel_ring_buffer *ring)
1189 {
1190 if (NEED_BLT_WORKAROUND(ring->dev)) {
1191 struct drm_i915_gem_object *obj;
1192 u32 *ptr;
1193 int ret;
1194
1195 obj = i915_gem_alloc_object(ring->dev, 4096);
1196 if (obj == NULL)
1197 return -ENOMEM;
1198
1199 ret = i915_gem_object_pin(obj, 4096, true);
1200 if (ret) {
1201 drm_gem_object_unreference(&obj->base);
1202 return ret;
1203 }
1204
1205 ptr = kmap(obj->pages[0]);
1206 *ptr++ = MI_BATCH_BUFFER_END;
1207 *ptr++ = MI_NOOP;
1208 kunmap(obj->pages[0]);
1209
1210 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1211 if (ret) {
1212 i915_gem_object_unpin(obj);
1213 drm_gem_object_unreference(&obj->base);
1214 return ret;
1215 }
1216
1217 ring->private = obj;
1218 }
1219
1220 return init_ring_common(ring);
1221 }
1222
1223 static int blt_ring_begin(struct intel_ring_buffer *ring,
1224 int num_dwords)
1225 {
1226 if (ring->private) {
1227 int ret = intel_ring_begin(ring, num_dwords+2);
1228 if (ret)
1229 return ret;
1230
1231 intel_ring_emit(ring, MI_BATCH_BUFFER_START);
1232 intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
1233
1234 return 0;
1235 } else
1236 return intel_ring_begin(ring, 4);
1237 }
1238
1239 static int blt_ring_flush(struct intel_ring_buffer *ring,
1240 u32 invalidate_domains,
1241 u32 flush_domains)
1242 {
1243 int ret;
1244
1245 if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
1246 return 0;
1247
1248 ret = blt_ring_begin(ring, 4);
1249 if (ret)
1250 return ret;
1251
1252 intel_ring_emit(ring, MI_FLUSH_DW);
1253 intel_ring_emit(ring, 0);
1254 intel_ring_emit(ring, 0);
1255 intel_ring_emit(ring, 0);
1256 intel_ring_advance(ring);
1257 return 0;
1258 }
1259
1260 static void blt_ring_cleanup(struct intel_ring_buffer *ring)
1261 {
1262 if (!ring->private)
1263 return;
1264
1265 i915_gem_object_unpin(ring->private);
1266 drm_gem_object_unreference(ring->private);
1267 ring->private = NULL;
1268 }
1269
1270 static const struct intel_ring_buffer gen6_blt_ring = {
1271 .name = "blt ring",
1272 .id = RING_BLT,
1273 .mmio_base = BLT_RING_BASE,
1274 .size = 32 * PAGE_SIZE,
1275 .init = blt_ring_init,
1276 .write_tail = ring_write_tail,
1277 .flush = blt_ring_flush,
1278 .add_request = gen6_add_request,
1279 .get_seqno = ring_get_seqno,
1280 .irq_get = blt_ring_get_irq,
1281 .irq_put = blt_ring_put_irq,
1282 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
1283 .cleanup = blt_ring_cleanup,
1284 };
1285
1286 int intel_init_render_ring_buffer(struct drm_device *dev)
1287 {
1288 drm_i915_private_t *dev_priv = dev->dev_private;
1289 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1290
1291 *ring = render_ring;
1292 if (INTEL_INFO(dev)->gen >= 6) {
1293 ring->add_request = gen6_add_request;
1294 ring->irq_get = gen6_render_ring_get_irq;
1295 ring->irq_put = gen6_render_ring_put_irq;
1296 } else if (IS_GEN5(dev)) {
1297 ring->add_request = pc_render_add_request;
1298 ring->get_seqno = pc_render_get_seqno;
1299 }
1300
1301 if (!I915_NEED_GFX_HWS(dev)) {
1302 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1303 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1304 }
1305
1306 return intel_init_ring_buffer(dev, ring);
1307 }
1308
1309 int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1310 {
1311 drm_i915_private_t *dev_priv = dev->dev_private;
1312 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1313
1314 *ring = render_ring;
1315 if (INTEL_INFO(dev)->gen >= 6) {
1316 ring->add_request = gen6_add_request;
1317 ring->irq_get = gen6_render_ring_get_irq;
1318 ring->irq_put = gen6_render_ring_put_irq;
1319 } else if (IS_GEN5(dev)) {
1320 ring->add_request = pc_render_add_request;
1321 ring->get_seqno = pc_render_get_seqno;
1322 }
1323
1324 ring->dev = dev;
1325 INIT_LIST_HEAD(&ring->active_list);
1326 INIT_LIST_HEAD(&ring->request_list);
1327 INIT_LIST_HEAD(&ring->gpu_write_list);
1328
1329 ring->size = size;
1330 ring->effective_size = ring->size;
1331 if (IS_I830(ring->dev))
1332 ring->effective_size -= 128;
1333
1334 ring->map.offset = start;
1335 ring->map.size = size;
1336 ring->map.type = 0;
1337 ring->map.flags = 0;
1338 ring->map.mtrr = 0;
1339
1340 drm_core_ioremap_wc(&ring->map, dev);
1341 if (ring->map.handle == NULL) {
1342 DRM_ERROR("can not ioremap virtual address for"
1343 " ring buffer\n");
1344 return -ENOMEM;
1345 }
1346
1347 ring->virtual_start = (void __force __iomem *)ring->map.handle;
1348 return 0;
1349 }
1350
1351 int intel_init_bsd_ring_buffer(struct drm_device *dev)
1352 {
1353 drm_i915_private_t *dev_priv = dev->dev_private;
1354 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1355
1356 if (IS_GEN6(dev))
1357 *ring = gen6_bsd_ring;
1358 else
1359 *ring = bsd_ring;
1360
1361 return intel_init_ring_buffer(dev, ring);
1362 }
1363
1364 int intel_init_blt_ring_buffer(struct drm_device *dev)
1365 {
1366 drm_i915_private_t *dev_priv = dev->dev_private;
1367 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1368
1369 *ring = gen6_blt_ring;
1370
1371 return intel_init_ring_buffer(dev, ring);
1372 }