]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blob - drivers/gpu/drm/nouveau/nvkm/engine/device/nv40.c
drm/nouveau/tmr: convert to new-style nvkm_subdev
[mirror_ubuntu-eoan-kernel.git] / drivers / gpu / drm / nouveau / nvkm / engine / device / nv40.c
1 /*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24 #include "priv.h"
25
26 int
27 nv40_identify(struct nvkm_device *device)
28 {
29 switch (device->chipset) {
30 case 0x40:
31 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
32 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
33 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
34 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
35 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
36 device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
37 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
38 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
39 break;
40 case 0x41:
41 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
42 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
43 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
44 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
45 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
46 device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
47 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
48 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
49 break;
50 case 0x42:
51 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
52 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
53 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
54 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
55 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
56 device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
57 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
58 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
59 break;
60 case 0x43:
61 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
62 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
63 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
64 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
65 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
66 device->oclass[NVDEV_ENGINE_MPEG ] = &nv40_mpeg_oclass;
67 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
68 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
69 break;
70 case 0x45:
71 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
72 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
73 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
74 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
75 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
76 device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
77 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
78 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
79 break;
80 case 0x47:
81 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
82 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
83 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
84 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
85 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
86 device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
87 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
88 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
89 break;
90 case 0x49:
91 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
92 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
93 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
94 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
95 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
96 device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
97 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
98 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
99 break;
100 case 0x4b:
101 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
102 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
103 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
104 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
105 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
106 device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
107 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
108 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
109 break;
110 case 0x44:
111 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
112 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
113 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
114 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
115 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
116 device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
117 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
118 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
119 break;
120 case 0x46:
121 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
122 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
123 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
124 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
125 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
126 device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
127 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
128 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
129 break;
130 case 0x4a:
131 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
132 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
133 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
134 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
135 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
136 device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
137 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
138 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
139 break;
140 case 0x4c:
141 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
142 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
143 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
144 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
145 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
146 device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
147 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
148 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
149 break;
150 case 0x4e:
151 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
152 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
153 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
154 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
155 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
156 device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
157 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
158 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
159 break;
160 case 0x63:
161 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
162 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
163 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
164 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
165 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
166 device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
167 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
168 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
169 break;
170 case 0x67:
171 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
172 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
173 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
174 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
175 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
176 device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
177 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
178 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
179 break;
180 case 0x68:
181 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
182 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
183 device->oclass[NVDEV_ENGINE_FIFO ] = nv40_fifo_oclass;
184 device->oclass[NVDEV_ENGINE_SW ] = nv10_sw_oclass;
185 device->oclass[NVDEV_ENGINE_GR ] = &nv40_gr_oclass;
186 device->oclass[NVDEV_ENGINE_MPEG ] = &nv44_mpeg_oclass;
187 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
188 device->oclass[NVDEV_ENGINE_PM ] = nv40_pm_oclass;
189 break;
190 default:
191 return -EINVAL;
192 }
193
194 return 0;
195 }