]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blob - drivers/gpu/drm/omapdrm/dss/dpi.c
drm/omap: convert dss_mgr_connect to accept omap_channel
[mirror_ubuntu-zesty-kernel.git] / drivers / gpu / drm / omapdrm / dss / dpi.c
1 /*
2 * linux/drivers/video/omap2/dss/dpi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23 #define DSS_SUBSYS_NAME "DPI"
24
25 #include <linux/kernel.h>
26 #include <linux/delay.h>
27 #include <linux/export.h>
28 #include <linux/err.h>
29 #include <linux/errno.h>
30 #include <linux/platform_device.h>
31 #include <linux/regulator/consumer.h>
32 #include <linux/string.h>
33 #include <linux/of.h>
34 #include <linux/clk.h>
35 #include <linux/component.h>
36
37 #include <video/omapdss.h>
38
39 #include "dss.h"
40 #include "dss_features.h"
41
42 #define HSDIV_DISPC 0
43
44 struct dpi_data {
45 struct platform_device *pdev;
46
47 struct regulator *vdds_dsi_reg;
48 struct dss_pll *pll;
49
50 struct mutex lock;
51
52 struct omap_video_timings timings;
53 struct dss_lcd_mgr_config mgr_config;
54 int data_lines;
55
56 struct omap_dss_device output;
57
58 bool port_initialized;
59 };
60
61 static struct dpi_data *dpi_get_data_from_dssdev(struct omap_dss_device *dssdev)
62 {
63 return container_of(dssdev, struct dpi_data, output);
64 }
65
66 /* only used in non-DT mode */
67 static struct dpi_data *dpi_get_data_from_pdev(struct platform_device *pdev)
68 {
69 return dev_get_drvdata(&pdev->dev);
70 }
71
72 static struct dss_pll *dpi_get_pll(enum omap_channel channel)
73 {
74 /*
75 * XXX we can't currently use DSI PLL for DPI with OMAP3, as the DSI PLL
76 * would also be used for DISPC fclk. Meaning, when the DPI output is
77 * disabled, DISPC clock will be disabled, and TV out will stop.
78 */
79 switch (omapdss_get_version()) {
80 case OMAPDSS_VER_OMAP24xx:
81 case OMAPDSS_VER_OMAP34xx_ES1:
82 case OMAPDSS_VER_OMAP34xx_ES3:
83 case OMAPDSS_VER_OMAP3630:
84 case OMAPDSS_VER_AM35xx:
85 case OMAPDSS_VER_AM43xx:
86 return NULL;
87
88 case OMAPDSS_VER_OMAP4430_ES1:
89 case OMAPDSS_VER_OMAP4430_ES2:
90 case OMAPDSS_VER_OMAP4:
91 switch (channel) {
92 case OMAP_DSS_CHANNEL_LCD:
93 return dss_pll_find("dsi0");
94 case OMAP_DSS_CHANNEL_LCD2:
95 return dss_pll_find("dsi1");
96 default:
97 return NULL;
98 }
99
100 case OMAPDSS_VER_OMAP5:
101 switch (channel) {
102 case OMAP_DSS_CHANNEL_LCD:
103 return dss_pll_find("dsi0");
104 case OMAP_DSS_CHANNEL_LCD3:
105 return dss_pll_find("dsi1");
106 default:
107 return NULL;
108 }
109
110 case OMAPDSS_VER_DRA7xx:
111 switch (channel) {
112 case OMAP_DSS_CHANNEL_LCD:
113 case OMAP_DSS_CHANNEL_LCD2:
114 return dss_pll_find("video0");
115 case OMAP_DSS_CHANNEL_LCD3:
116 return dss_pll_find("video1");
117 default:
118 return NULL;
119 }
120
121 default:
122 return NULL;
123 }
124 }
125
126 static enum omap_dss_clk_source dpi_get_alt_clk_src(enum omap_channel channel)
127 {
128 switch (channel) {
129 case OMAP_DSS_CHANNEL_LCD:
130 return OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC;
131 case OMAP_DSS_CHANNEL_LCD2:
132 return OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
133 case OMAP_DSS_CHANNEL_LCD3:
134 return OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
135 default:
136 /* this shouldn't happen */
137 WARN_ON(1);
138 return OMAP_DSS_CLK_SRC_FCK;
139 }
140 }
141
142 struct dpi_clk_calc_ctx {
143 struct dss_pll *pll;
144
145 /* inputs */
146
147 unsigned long pck_min, pck_max;
148
149 /* outputs */
150
151 struct dss_pll_clock_info dsi_cinfo;
152 unsigned long fck;
153 struct dispc_clock_info dispc_cinfo;
154 };
155
156 static bool dpi_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
157 unsigned long pck, void *data)
158 {
159 struct dpi_clk_calc_ctx *ctx = data;
160
161 /*
162 * Odd dividers give us uneven duty cycle, causing problem when level
163 * shifted. So skip all odd dividers when the pixel clock is on the
164 * higher side.
165 */
166 if (ctx->pck_min >= 100000000) {
167 if (lckd > 1 && lckd % 2 != 0)
168 return false;
169
170 if (pckd > 1 && pckd % 2 != 0)
171 return false;
172 }
173
174 ctx->dispc_cinfo.lck_div = lckd;
175 ctx->dispc_cinfo.pck_div = pckd;
176 ctx->dispc_cinfo.lck = lck;
177 ctx->dispc_cinfo.pck = pck;
178
179 return true;
180 }
181
182
183 static bool dpi_calc_hsdiv_cb(int m_dispc, unsigned long dispc,
184 void *data)
185 {
186 struct dpi_clk_calc_ctx *ctx = data;
187
188 /*
189 * Odd dividers give us uneven duty cycle, causing problem when level
190 * shifted. So skip all odd dividers when the pixel clock is on the
191 * higher side.
192 */
193 if (m_dispc > 1 && m_dispc % 2 != 0 && ctx->pck_min >= 100000000)
194 return false;
195
196 ctx->dsi_cinfo.mX[HSDIV_DISPC] = m_dispc;
197 ctx->dsi_cinfo.clkout[HSDIV_DISPC] = dispc;
198
199 return dispc_div_calc(dispc, ctx->pck_min, ctx->pck_max,
200 dpi_calc_dispc_cb, ctx);
201 }
202
203
204 static bool dpi_calc_pll_cb(int n, int m, unsigned long fint,
205 unsigned long clkdco,
206 void *data)
207 {
208 struct dpi_clk_calc_ctx *ctx = data;
209
210 ctx->dsi_cinfo.n = n;
211 ctx->dsi_cinfo.m = m;
212 ctx->dsi_cinfo.fint = fint;
213 ctx->dsi_cinfo.clkdco = clkdco;
214
215 return dss_pll_hsdiv_calc(ctx->pll, clkdco,
216 ctx->pck_min, dss_feat_get_param_max(FEAT_PARAM_DSS_FCK),
217 dpi_calc_hsdiv_cb, ctx);
218 }
219
220 static bool dpi_calc_dss_cb(unsigned long fck, void *data)
221 {
222 struct dpi_clk_calc_ctx *ctx = data;
223
224 ctx->fck = fck;
225
226 return dispc_div_calc(fck, ctx->pck_min, ctx->pck_max,
227 dpi_calc_dispc_cb, ctx);
228 }
229
230 static bool dpi_dsi_clk_calc(struct dpi_data *dpi, unsigned long pck,
231 struct dpi_clk_calc_ctx *ctx)
232 {
233 unsigned long clkin;
234 unsigned long pll_min, pll_max;
235
236 memset(ctx, 0, sizeof(*ctx));
237 ctx->pll = dpi->pll;
238 ctx->pck_min = pck - 1000;
239 ctx->pck_max = pck + 1000;
240
241 pll_min = 0;
242 pll_max = 0;
243
244 clkin = clk_get_rate(ctx->pll->clkin);
245
246 return dss_pll_calc(ctx->pll, clkin,
247 pll_min, pll_max,
248 dpi_calc_pll_cb, ctx);
249 }
250
251 static bool dpi_dss_clk_calc(unsigned long pck, struct dpi_clk_calc_ctx *ctx)
252 {
253 int i;
254
255 /*
256 * DSS fck gives us very few possibilities, so finding a good pixel
257 * clock may not be possible. We try multiple times to find the clock,
258 * each time widening the pixel clock range we look for, up to
259 * +/- ~15MHz.
260 */
261
262 for (i = 0; i < 25; ++i) {
263 bool ok;
264
265 memset(ctx, 0, sizeof(*ctx));
266 if (pck > 1000 * i * i * i)
267 ctx->pck_min = max(pck - 1000 * i * i * i, 0lu);
268 else
269 ctx->pck_min = 0;
270 ctx->pck_max = pck + 1000 * i * i * i;
271
272 ok = dss_div_calc(pck, ctx->pck_min, dpi_calc_dss_cb, ctx);
273 if (ok)
274 return ok;
275 }
276
277 return false;
278 }
279
280
281
282 static int dpi_set_dsi_clk(struct dpi_data *dpi, enum omap_channel channel,
283 unsigned long pck_req, unsigned long *fck, int *lck_div,
284 int *pck_div)
285 {
286 struct dpi_clk_calc_ctx ctx;
287 int r;
288 bool ok;
289
290 ok = dpi_dsi_clk_calc(dpi, pck_req, &ctx);
291 if (!ok)
292 return -EINVAL;
293
294 r = dss_pll_set_config(dpi->pll, &ctx.dsi_cinfo);
295 if (r)
296 return r;
297
298 dss_select_lcd_clk_source(channel,
299 dpi_get_alt_clk_src(channel));
300
301 dpi->mgr_config.clock_info = ctx.dispc_cinfo;
302
303 *fck = ctx.dsi_cinfo.clkout[HSDIV_DISPC];
304 *lck_div = ctx.dispc_cinfo.lck_div;
305 *pck_div = ctx.dispc_cinfo.pck_div;
306
307 return 0;
308 }
309
310 static int dpi_set_dispc_clk(struct dpi_data *dpi, unsigned long pck_req,
311 unsigned long *fck, int *lck_div, int *pck_div)
312 {
313 struct dpi_clk_calc_ctx ctx;
314 int r;
315 bool ok;
316
317 ok = dpi_dss_clk_calc(pck_req, &ctx);
318 if (!ok)
319 return -EINVAL;
320
321 r = dss_set_fck_rate(ctx.fck);
322 if (r)
323 return r;
324
325 dpi->mgr_config.clock_info = ctx.dispc_cinfo;
326
327 *fck = ctx.fck;
328 *lck_div = ctx.dispc_cinfo.lck_div;
329 *pck_div = ctx.dispc_cinfo.pck_div;
330
331 return 0;
332 }
333
334 static int dpi_set_mode(struct dpi_data *dpi)
335 {
336 struct omap_dss_device *out = &dpi->output;
337 struct omap_overlay_manager *mgr = out->manager;
338 struct omap_video_timings *t = &dpi->timings;
339 int lck_div = 0, pck_div = 0;
340 unsigned long fck = 0;
341 unsigned long pck;
342 int r = 0;
343
344 if (dpi->pll)
345 r = dpi_set_dsi_clk(dpi, mgr->id, t->pixelclock, &fck,
346 &lck_div, &pck_div);
347 else
348 r = dpi_set_dispc_clk(dpi, t->pixelclock, &fck,
349 &lck_div, &pck_div);
350 if (r)
351 return r;
352
353 pck = fck / lck_div / pck_div;
354
355 if (pck != t->pixelclock) {
356 DSSWARN("Could not find exact pixel clock. Requested %d Hz, got %lu Hz\n",
357 t->pixelclock, pck);
358
359 t->pixelclock = pck;
360 }
361
362 dss_mgr_set_timings(mgr, t);
363
364 return 0;
365 }
366
367 static void dpi_config_lcd_manager(struct dpi_data *dpi)
368 {
369 struct omap_dss_device *out = &dpi->output;
370 struct omap_overlay_manager *mgr = out->manager;
371
372 dpi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
373
374 dpi->mgr_config.stallmode = false;
375 dpi->mgr_config.fifohandcheck = false;
376
377 dpi->mgr_config.video_port_width = dpi->data_lines;
378
379 dpi->mgr_config.lcden_sig_polarity = 0;
380
381 dss_mgr_set_lcd_config(mgr, &dpi->mgr_config);
382 }
383
384 static int dpi_display_enable(struct omap_dss_device *dssdev)
385 {
386 struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
387 struct omap_dss_device *out = &dpi->output;
388 int r;
389
390 mutex_lock(&dpi->lock);
391
392 if (dss_has_feature(FEAT_DPI_USES_VDDS_DSI) && !dpi->vdds_dsi_reg) {
393 DSSERR("no VDSS_DSI regulator\n");
394 r = -ENODEV;
395 goto err_no_reg;
396 }
397
398 if (!out->dispc_channel_connected) {
399 DSSERR("failed to enable display: no output/manager\n");
400 r = -ENODEV;
401 goto err_no_out_mgr;
402 }
403
404 if (dss_has_feature(FEAT_DPI_USES_VDDS_DSI)) {
405 r = regulator_enable(dpi->vdds_dsi_reg);
406 if (r)
407 goto err_reg_enable;
408 }
409
410 r = dispc_runtime_get();
411 if (r)
412 goto err_get_dispc;
413
414 r = dss_dpi_select_source(out->port_num, out->manager->id);
415 if (r)
416 goto err_src_sel;
417
418 if (dpi->pll) {
419 r = dss_pll_enable(dpi->pll);
420 if (r)
421 goto err_dsi_pll_init;
422 }
423
424 r = dpi_set_mode(dpi);
425 if (r)
426 goto err_set_mode;
427
428 dpi_config_lcd_manager(dpi);
429
430 mdelay(2);
431
432 r = dss_mgr_enable(out->manager);
433 if (r)
434 goto err_mgr_enable;
435
436 mutex_unlock(&dpi->lock);
437
438 return 0;
439
440 err_mgr_enable:
441 err_set_mode:
442 if (dpi->pll)
443 dss_pll_disable(dpi->pll);
444 err_dsi_pll_init:
445 err_src_sel:
446 dispc_runtime_put();
447 err_get_dispc:
448 if (dss_has_feature(FEAT_DPI_USES_VDDS_DSI))
449 regulator_disable(dpi->vdds_dsi_reg);
450 err_reg_enable:
451 err_no_out_mgr:
452 err_no_reg:
453 mutex_unlock(&dpi->lock);
454 return r;
455 }
456
457 static void dpi_display_disable(struct omap_dss_device *dssdev)
458 {
459 struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
460 struct omap_overlay_manager *mgr = dpi->output.manager;
461
462 mutex_lock(&dpi->lock);
463
464 dss_mgr_disable(mgr);
465
466 if (dpi->pll) {
467 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
468 dss_pll_disable(dpi->pll);
469 }
470
471 dispc_runtime_put();
472
473 if (dss_has_feature(FEAT_DPI_USES_VDDS_DSI))
474 regulator_disable(dpi->vdds_dsi_reg);
475
476 mutex_unlock(&dpi->lock);
477 }
478
479 static void dpi_set_timings(struct omap_dss_device *dssdev,
480 struct omap_video_timings *timings)
481 {
482 struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
483
484 DSSDBG("dpi_set_timings\n");
485
486 mutex_lock(&dpi->lock);
487
488 dpi->timings = *timings;
489
490 mutex_unlock(&dpi->lock);
491 }
492
493 static void dpi_get_timings(struct omap_dss_device *dssdev,
494 struct omap_video_timings *timings)
495 {
496 struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
497
498 mutex_lock(&dpi->lock);
499
500 *timings = dpi->timings;
501
502 mutex_unlock(&dpi->lock);
503 }
504
505 static int dpi_check_timings(struct omap_dss_device *dssdev,
506 struct omap_video_timings *timings)
507 {
508 struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
509 struct omap_overlay_manager *mgr = dpi->output.manager;
510 int lck_div, pck_div;
511 unsigned long fck;
512 unsigned long pck;
513 struct dpi_clk_calc_ctx ctx;
514 bool ok;
515
516 if (timings->x_res % 8 != 0)
517 return -EINVAL;
518
519 if (mgr && !dispc_mgr_timings_ok(mgr->id, timings))
520 return -EINVAL;
521
522 if (timings->pixelclock == 0)
523 return -EINVAL;
524
525 if (dpi->pll) {
526 ok = dpi_dsi_clk_calc(dpi, timings->pixelclock, &ctx);
527 if (!ok)
528 return -EINVAL;
529
530 fck = ctx.dsi_cinfo.clkout[HSDIV_DISPC];
531 } else {
532 ok = dpi_dss_clk_calc(timings->pixelclock, &ctx);
533 if (!ok)
534 return -EINVAL;
535
536 fck = ctx.fck;
537 }
538
539 lck_div = ctx.dispc_cinfo.lck_div;
540 pck_div = ctx.dispc_cinfo.pck_div;
541
542 pck = fck / lck_div / pck_div;
543
544 timings->pixelclock = pck;
545
546 return 0;
547 }
548
549 static void dpi_set_data_lines(struct omap_dss_device *dssdev, int data_lines)
550 {
551 struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
552
553 mutex_lock(&dpi->lock);
554
555 dpi->data_lines = data_lines;
556
557 mutex_unlock(&dpi->lock);
558 }
559
560 static int dpi_verify_dsi_pll(struct dss_pll *pll)
561 {
562 int r;
563
564 /* do initial setup with the PLL to see if it is operational */
565
566 r = dss_pll_enable(pll);
567 if (r)
568 return r;
569
570 dss_pll_disable(pll);
571
572 return 0;
573 }
574
575 static int dpi_init_regulator(struct dpi_data *dpi)
576 {
577 struct regulator *vdds_dsi;
578
579 if (!dss_has_feature(FEAT_DPI_USES_VDDS_DSI))
580 return 0;
581
582 if (dpi->vdds_dsi_reg)
583 return 0;
584
585 vdds_dsi = devm_regulator_get(&dpi->pdev->dev, "vdds_dsi");
586 if (IS_ERR(vdds_dsi)) {
587 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
588 DSSERR("can't get VDDS_DSI regulator\n");
589 return PTR_ERR(vdds_dsi);
590 }
591
592 dpi->vdds_dsi_reg = vdds_dsi;
593
594 return 0;
595 }
596
597 static void dpi_init_pll(struct dpi_data *dpi)
598 {
599 struct dss_pll *pll;
600
601 if (dpi->pll)
602 return;
603
604 pll = dpi_get_pll(dpi->output.dispc_channel);
605 if (!pll)
606 return;
607
608 /* On DRA7 we need to set a mux to use the PLL */
609 if (omapdss_get_version() == OMAPDSS_VER_DRA7xx)
610 dss_ctrl_pll_set_control_mux(pll->id, dpi->output.dispc_channel);
611
612 if (dpi_verify_dsi_pll(pll)) {
613 DSSWARN("DSI PLL not operational\n");
614 return;
615 }
616
617 dpi->pll = pll;
618 }
619
620 /*
621 * Return a hardcoded channel for the DPI output. This should work for
622 * current use cases, but this can be later expanded to either resolve
623 * the channel in some more dynamic manner, or get the channel as a user
624 * parameter.
625 */
626 static enum omap_channel dpi_get_channel(int port_num)
627 {
628 switch (omapdss_get_version()) {
629 case OMAPDSS_VER_OMAP24xx:
630 case OMAPDSS_VER_OMAP34xx_ES1:
631 case OMAPDSS_VER_OMAP34xx_ES3:
632 case OMAPDSS_VER_OMAP3630:
633 case OMAPDSS_VER_AM35xx:
634 case OMAPDSS_VER_AM43xx:
635 return OMAP_DSS_CHANNEL_LCD;
636
637 case OMAPDSS_VER_DRA7xx:
638 switch (port_num) {
639 case 2:
640 return OMAP_DSS_CHANNEL_LCD3;
641 case 1:
642 return OMAP_DSS_CHANNEL_LCD2;
643 case 0:
644 default:
645 return OMAP_DSS_CHANNEL_LCD;
646 }
647
648 case OMAPDSS_VER_OMAP4430_ES1:
649 case OMAPDSS_VER_OMAP4430_ES2:
650 case OMAPDSS_VER_OMAP4:
651 return OMAP_DSS_CHANNEL_LCD2;
652
653 case OMAPDSS_VER_OMAP5:
654 return OMAP_DSS_CHANNEL_LCD3;
655
656 default:
657 DSSWARN("unsupported DSS version\n");
658 return OMAP_DSS_CHANNEL_LCD;
659 }
660 }
661
662 static int dpi_connect(struct omap_dss_device *dssdev,
663 struct omap_dss_device *dst)
664 {
665 struct dpi_data *dpi = dpi_get_data_from_dssdev(dssdev);
666 struct omap_overlay_manager *mgr;
667 int r;
668
669 r = dpi_init_regulator(dpi);
670 if (r)
671 return r;
672
673 dpi_init_pll(dpi);
674
675 mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
676 if (!mgr)
677 return -ENODEV;
678
679 r = dss_mgr_connect(mgr->id, dssdev);
680 if (r)
681 return r;
682
683 r = omapdss_output_set_device(dssdev, dst);
684 if (r) {
685 DSSERR("failed to connect output to new device: %s\n",
686 dst->name);
687 dss_mgr_disconnect(mgr, dssdev);
688 return r;
689 }
690
691 return 0;
692 }
693
694 static void dpi_disconnect(struct omap_dss_device *dssdev,
695 struct omap_dss_device *dst)
696 {
697 WARN_ON(dst != dssdev->dst);
698
699 if (dst != dssdev->dst)
700 return;
701
702 omapdss_output_unset_device(dssdev);
703
704 if (dssdev->manager)
705 dss_mgr_disconnect(dssdev->manager, dssdev);
706 }
707
708 static const struct omapdss_dpi_ops dpi_ops = {
709 .connect = dpi_connect,
710 .disconnect = dpi_disconnect,
711
712 .enable = dpi_display_enable,
713 .disable = dpi_display_disable,
714
715 .check_timings = dpi_check_timings,
716 .set_timings = dpi_set_timings,
717 .get_timings = dpi_get_timings,
718
719 .set_data_lines = dpi_set_data_lines,
720 };
721
722 static void dpi_init_output(struct platform_device *pdev)
723 {
724 struct dpi_data *dpi = dpi_get_data_from_pdev(pdev);
725 struct omap_dss_device *out = &dpi->output;
726
727 out->dev = &pdev->dev;
728 out->id = OMAP_DSS_OUTPUT_DPI;
729 out->output_type = OMAP_DISPLAY_TYPE_DPI;
730 out->name = "dpi.0";
731 out->dispc_channel = dpi_get_channel(0);
732 out->ops.dpi = &dpi_ops;
733 out->owner = THIS_MODULE;
734
735 omapdss_register_output(out);
736 }
737
738 static void dpi_uninit_output(struct platform_device *pdev)
739 {
740 struct dpi_data *dpi = dpi_get_data_from_pdev(pdev);
741 struct omap_dss_device *out = &dpi->output;
742
743 omapdss_unregister_output(out);
744 }
745
746 static void dpi_init_output_port(struct platform_device *pdev,
747 struct device_node *port)
748 {
749 struct dpi_data *dpi = port->data;
750 struct omap_dss_device *out = &dpi->output;
751 int r;
752 u32 port_num;
753
754 r = of_property_read_u32(port, "reg", &port_num);
755 if (r)
756 port_num = 0;
757
758 switch (port_num) {
759 case 2:
760 out->name = "dpi.2";
761 break;
762 case 1:
763 out->name = "dpi.1";
764 break;
765 case 0:
766 default:
767 out->name = "dpi.0";
768 break;
769 }
770
771 out->dev = &pdev->dev;
772 out->id = OMAP_DSS_OUTPUT_DPI;
773 out->output_type = OMAP_DISPLAY_TYPE_DPI;
774 out->dispc_channel = dpi_get_channel(port_num);
775 out->port_num = port_num;
776 out->ops.dpi = &dpi_ops;
777 out->owner = THIS_MODULE;
778
779 omapdss_register_output(out);
780 }
781
782 static void dpi_uninit_output_port(struct device_node *port)
783 {
784 struct dpi_data *dpi = port->data;
785 struct omap_dss_device *out = &dpi->output;
786
787 omapdss_unregister_output(out);
788 }
789
790 static int dpi_bind(struct device *dev, struct device *master, void *data)
791 {
792 struct platform_device *pdev = to_platform_device(dev);
793 struct dpi_data *dpi;
794
795 dpi = devm_kzalloc(&pdev->dev, sizeof(*dpi), GFP_KERNEL);
796 if (!dpi)
797 return -ENOMEM;
798
799 dpi->pdev = pdev;
800
801 dev_set_drvdata(&pdev->dev, dpi);
802
803 mutex_init(&dpi->lock);
804
805 dpi_init_output(pdev);
806
807 return 0;
808 }
809
810 static void dpi_unbind(struct device *dev, struct device *master, void *data)
811 {
812 struct platform_device *pdev = to_platform_device(dev);
813
814 dpi_uninit_output(pdev);
815 }
816
817 static const struct component_ops dpi_component_ops = {
818 .bind = dpi_bind,
819 .unbind = dpi_unbind,
820 };
821
822 static int dpi_probe(struct platform_device *pdev)
823 {
824 return component_add(&pdev->dev, &dpi_component_ops);
825 }
826
827 static int dpi_remove(struct platform_device *pdev)
828 {
829 component_del(&pdev->dev, &dpi_component_ops);
830 return 0;
831 }
832
833 static struct platform_driver omap_dpi_driver = {
834 .probe = dpi_probe,
835 .remove = dpi_remove,
836 .driver = {
837 .name = "omapdss_dpi",
838 .suppress_bind_attrs = true,
839 },
840 };
841
842 int __init dpi_init_platform_driver(void)
843 {
844 return platform_driver_register(&omap_dpi_driver);
845 }
846
847 void dpi_uninit_platform_driver(void)
848 {
849 platform_driver_unregister(&omap_dpi_driver);
850 }
851
852 int dpi_init_port(struct platform_device *pdev, struct device_node *port)
853 {
854 struct dpi_data *dpi;
855 struct device_node *ep;
856 u32 datalines;
857 int r;
858
859 dpi = devm_kzalloc(&pdev->dev, sizeof(*dpi), GFP_KERNEL);
860 if (!dpi)
861 return -ENOMEM;
862
863 ep = omapdss_of_get_next_endpoint(port, NULL);
864 if (!ep)
865 return 0;
866
867 r = of_property_read_u32(ep, "data-lines", &datalines);
868 if (r) {
869 DSSERR("failed to parse datalines\n");
870 goto err_datalines;
871 }
872
873 dpi->data_lines = datalines;
874
875 of_node_put(ep);
876
877 dpi->pdev = pdev;
878 port->data = dpi;
879
880 mutex_init(&dpi->lock);
881
882 dpi_init_output_port(pdev, port);
883
884 dpi->port_initialized = true;
885
886 return 0;
887
888 err_datalines:
889 of_node_put(ep);
890
891 return r;
892 }
893
894 void dpi_uninit_port(struct device_node *port)
895 {
896 struct dpi_data *dpi = port->data;
897
898 if (!dpi->port_initialized)
899 return;
900
901 dpi_uninit_output_port(port);
902 }