]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - drivers/gpu/drm/radeon/evergreend.h
Merge tag 'dwc3-for-v3.7' of git://git.kernel.org/pub/scm/linux/kernel/git/balbi...
[mirror_ubuntu-artful-kernel.git] / drivers / gpu / drm / radeon / evergreend.h
1 /*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24 #ifndef EVERGREEND_H
25 #define EVERGREEND_H
26
27 #define EVERGREEN_MAX_SH_GPRS 256
28 #define EVERGREEN_MAX_TEMP_GPRS 16
29 #define EVERGREEN_MAX_SH_THREADS 256
30 #define EVERGREEN_MAX_SH_STACK_ENTRIES 4096
31 #define EVERGREEN_MAX_FRC_EOV_CNT 16384
32 #define EVERGREEN_MAX_BACKENDS 8
33 #define EVERGREEN_MAX_BACKENDS_MASK 0xFF
34 #define EVERGREEN_MAX_SIMDS 16
35 #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF
36 #define EVERGREEN_MAX_PIPES 8
37 #define EVERGREEN_MAX_PIPES_MASK 0xFF
38 #define EVERGREEN_MAX_LDS_NUM 0xFFFF
39
40 #define CYPRESS_GB_ADDR_CONFIG_GOLDEN 0x02011003
41 #define BARTS_GB_ADDR_CONFIG_GOLDEN 0x02011003
42 #define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003
43 #define JUNIPER_GB_ADDR_CONFIG_GOLDEN 0x02010002
44 #define REDWOOD_GB_ADDR_CONFIG_GOLDEN 0x02010002
45 #define TURKS_GB_ADDR_CONFIG_GOLDEN 0x02010002
46 #define CEDAR_GB_ADDR_CONFIG_GOLDEN 0x02010001
47 #define CAICOS_GB_ADDR_CONFIG_GOLDEN 0x02010001
48
49 /* Registers */
50
51 #define RCU_IND_INDEX 0x100
52 #define RCU_IND_DATA 0x104
53
54 #define GRBM_GFX_INDEX 0x802C
55 #define INSTANCE_INDEX(x) ((x) << 0)
56 #define SE_INDEX(x) ((x) << 16)
57 #define INSTANCE_BROADCAST_WRITES (1 << 30)
58 #define SE_BROADCAST_WRITES (1 << 31)
59 #define RLC_GFX_INDEX 0x3fC4
60 #define CC_GC_SHADER_PIPE_CONFIG 0x8950
61 #define WRITE_DIS (1 << 0)
62 #define CC_RB_BACKEND_DISABLE 0x98F4
63 #define BACKEND_DISABLE(x) ((x) << 16)
64 #define GB_ADDR_CONFIG 0x98F8
65 #define NUM_PIPES(x) ((x) << 0)
66 #define NUM_PIPES_MASK 0x0000000f
67 #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
68 #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
69 #define NUM_SHADER_ENGINES(x) ((x) << 12)
70 #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
71 #define NUM_GPUS(x) ((x) << 20)
72 #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
73 #define ROW_SIZE(x) ((x) << 28)
74 #define GB_BACKEND_MAP 0x98FC
75 #define DMIF_ADDR_CONFIG 0xBD4
76 #define HDP_ADDR_CONFIG 0x2F48
77 #define HDP_MISC_CNTL 0x2F4C
78 #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
79
80 #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
81 #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
82
83 #define CGTS_SYS_TCC_DISABLE 0x3F90
84 #define CGTS_TCC_DISABLE 0x9148
85 #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
86 #define CGTS_USER_TCC_DISABLE 0x914C
87
88 #define CONFIG_MEMSIZE 0x5428
89
90 #define CP_COHER_BASE 0x85F8
91 #define CP_STALLED_STAT1 0x8674
92 #define CP_STALLED_STAT2 0x8678
93 #define CP_BUSY_STAT 0x867C
94 #define CP_STAT 0x8680
95 #define CP_ME_CNTL 0x86D8
96 #define CP_ME_HALT (1 << 28)
97 #define CP_PFP_HALT (1 << 26)
98 #define CP_ME_RAM_DATA 0xC160
99 #define CP_ME_RAM_RADDR 0xC158
100 #define CP_ME_RAM_WADDR 0xC15C
101 #define CP_MEQ_THRESHOLDS 0x8764
102 #define STQ_SPLIT(x) ((x) << 0)
103 #define CP_PERFMON_CNTL 0x87FC
104 #define CP_PFP_UCODE_ADDR 0xC150
105 #define CP_PFP_UCODE_DATA 0xC154
106 #define CP_QUEUE_THRESHOLDS 0x8760
107 #define ROQ_IB1_START(x) ((x) << 0)
108 #define ROQ_IB2_START(x) ((x) << 8)
109 #define CP_RB_BASE 0xC100
110 #define CP_RB_CNTL 0xC104
111 #define RB_BUFSZ(x) ((x) << 0)
112 #define RB_BLKSZ(x) ((x) << 8)
113 #define RB_NO_UPDATE (1 << 27)
114 #define RB_RPTR_WR_ENA (1 << 31)
115 #define BUF_SWAP_32BIT (2 << 16)
116 #define CP_RB_RPTR 0x8700
117 #define CP_RB_RPTR_ADDR 0xC10C
118 #define RB_RPTR_SWAP(x) ((x) << 0)
119 #define CP_RB_RPTR_ADDR_HI 0xC110
120 #define CP_RB_RPTR_WR 0xC108
121 #define CP_RB_WPTR 0xC114
122 #define CP_RB_WPTR_ADDR 0xC118
123 #define CP_RB_WPTR_ADDR_HI 0xC11C
124 #define CP_RB_WPTR_DELAY 0x8704
125 #define CP_SEM_WAIT_TIMER 0x85BC
126 #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
127 #define CP_DEBUG 0xC1FC
128
129 /* Audio clocks */
130 #define DCCG_AUDIO_DTO_SOURCE 0x05ac
131 # define DCCG_AUDIO_DTO0_SOURCE_SEL(x) ((x) << 0) /* crtc0 - crtc5 */
132 # define DCCG_AUDIO_DTO_SEL (1 << 4) /* 0=dto0 1=dto1 */
133
134 #define DCCG_AUDIO_DTO0_PHASE 0x05b0
135 #define DCCG_AUDIO_DTO0_MODULE 0x05b4
136 #define DCCG_AUDIO_DTO0_LOAD 0x05b8
137 #define DCCG_AUDIO_DTO0_CNTL 0x05bc
138
139 #define DCCG_AUDIO_DTO1_PHASE 0x05c0
140 #define DCCG_AUDIO_DTO1_MODULE 0x05c4
141 #define DCCG_AUDIO_DTO1_LOAD 0x05c8
142 #define DCCG_AUDIO_DTO1_CNTL 0x05cc
143
144 /* DCE 4.0 AFMT */
145 #define HDMI_CONTROL 0x7030
146 # define HDMI_KEEPOUT_MODE (1 << 0)
147 # define HDMI_PACKET_GEN_VERSION (1 << 4) /* 0 = r6xx compat */
148 # define HDMI_ERROR_ACK (1 << 8)
149 # define HDMI_ERROR_MASK (1 << 9)
150 # define HDMI_DEEP_COLOR_ENABLE (1 << 24)
151 # define HDMI_DEEP_COLOR_DEPTH (((x) & 3) << 28)
152 # define HDMI_24BIT_DEEP_COLOR 0
153 # define HDMI_30BIT_DEEP_COLOR 1
154 # define HDMI_36BIT_DEEP_COLOR 2
155 #define HDMI_STATUS 0x7034
156 # define HDMI_ACTIVE_AVMUTE (1 << 0)
157 # define HDMI_AUDIO_PACKET_ERROR (1 << 16)
158 # define HDMI_VBI_PACKET_ERROR (1 << 20)
159 #define HDMI_AUDIO_PACKET_CONTROL 0x7038
160 # define HDMI_AUDIO_DELAY_EN(x) (((x) & 3) << 4)
161 # define HDMI_AUDIO_PACKETS_PER_LINE(x) (((x) & 0x1f) << 16)
162 #define HDMI_ACR_PACKET_CONTROL 0x703c
163 # define HDMI_ACR_SEND (1 << 0)
164 # define HDMI_ACR_CONT (1 << 1)
165 # define HDMI_ACR_SELECT(x) (((x) & 3) << 4)
166 # define HDMI_ACR_HW 0
167 # define HDMI_ACR_32 1
168 # define HDMI_ACR_44 2
169 # define HDMI_ACR_48 3
170 # define HDMI_ACR_SOURCE (1 << 8) /* 0 - hw; 1 - cts value */
171 # define HDMI_ACR_AUTO_SEND (1 << 12)
172 # define HDMI_ACR_N_MULTIPLE(x) (((x) & 7) << 16)
173 # define HDMI_ACR_X1 1
174 # define HDMI_ACR_X2 2
175 # define HDMI_ACR_X4 4
176 # define HDMI_ACR_AUDIO_PRIORITY (1 << 31)
177 #define HDMI_VBI_PACKET_CONTROL 0x7040
178 # define HDMI_NULL_SEND (1 << 0)
179 # define HDMI_GC_SEND (1 << 4)
180 # define HDMI_GC_CONT (1 << 5) /* 0 - once; 1 - every frame */
181 #define HDMI_INFOFRAME_CONTROL0 0x7044
182 # define HDMI_AVI_INFO_SEND (1 << 0)
183 # define HDMI_AVI_INFO_CONT (1 << 1)
184 # define HDMI_AUDIO_INFO_SEND (1 << 4)
185 # define HDMI_AUDIO_INFO_CONT (1 << 5)
186 # define HDMI_MPEG_INFO_SEND (1 << 8)
187 # define HDMI_MPEG_INFO_CONT (1 << 9)
188 #define HDMI_INFOFRAME_CONTROL1 0x7048
189 # define HDMI_AVI_INFO_LINE(x) (((x) & 0x3f) << 0)
190 # define HDMI_AUDIO_INFO_LINE(x) (((x) & 0x3f) << 8)
191 # define HDMI_MPEG_INFO_LINE(x) (((x) & 0x3f) << 16)
192 #define HDMI_GENERIC_PACKET_CONTROL 0x704c
193 # define HDMI_GENERIC0_SEND (1 << 0)
194 # define HDMI_GENERIC0_CONT (1 << 1)
195 # define HDMI_GENERIC1_SEND (1 << 4)
196 # define HDMI_GENERIC1_CONT (1 << 5)
197 # define HDMI_GENERIC0_LINE(x) (((x) & 0x3f) << 16)
198 # define HDMI_GENERIC1_LINE(x) (((x) & 0x3f) << 24)
199 #define HDMI_GC 0x7058
200 # define HDMI_GC_AVMUTE (1 << 0)
201 # define HDMI_GC_AVMUTE_CONT (1 << 2)
202 #define AFMT_AUDIO_PACKET_CONTROL2 0x705c
203 # define AFMT_AUDIO_LAYOUT_OVRD (1 << 0)
204 # define AFMT_AUDIO_LAYOUT_SELECT (1 << 1)
205 # define AFMT_60958_CS_SOURCE (1 << 4)
206 # define AFMT_AUDIO_CHANNEL_ENABLE(x) (((x) & 0xff) << 8)
207 # define AFMT_DP_AUDIO_STREAM_ID(x) (((x) & 0xff) << 16)
208 #define AFMT_AVI_INFO0 0x7084
209 # define AFMT_AVI_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
210 # define AFMT_AVI_INFO_S(x) (((x) & 3) << 8)
211 # define AFMT_AVI_INFO_B(x) (((x) & 3) << 10)
212 # define AFMT_AVI_INFO_A(x) (((x) & 1) << 12)
213 # define AFMT_AVI_INFO_Y(x) (((x) & 3) << 13)
214 # define AFMT_AVI_INFO_Y_RGB 0
215 # define AFMT_AVI_INFO_Y_YCBCR422 1
216 # define AFMT_AVI_INFO_Y_YCBCR444 2
217 # define AFMT_AVI_INFO_Y_A_B_S(x) (((x) & 0xff) << 8)
218 # define AFMT_AVI_INFO_R(x) (((x) & 0xf) << 16)
219 # define AFMT_AVI_INFO_M(x) (((x) & 0x3) << 20)
220 # define AFMT_AVI_INFO_C(x) (((x) & 0x3) << 22)
221 # define AFMT_AVI_INFO_C_M_R(x) (((x) & 0xff) << 16)
222 # define AFMT_AVI_INFO_SC(x) (((x) & 0x3) << 24)
223 # define AFMT_AVI_INFO_Q(x) (((x) & 0x3) << 26)
224 # define AFMT_AVI_INFO_EC(x) (((x) & 0x3) << 28)
225 # define AFMT_AVI_INFO_ITC(x) (((x) & 0x1) << 31)
226 # define AFMT_AVI_INFO_ITC_EC_Q_SC(x) (((x) & 0xff) << 24)
227 #define AFMT_AVI_INFO1 0x7088
228 # define AFMT_AVI_INFO_VIC(x) (((x) & 0x7f) << 0) /* don't use avi infoframe v1 */
229 # define AFMT_AVI_INFO_PR(x) (((x) & 0xf) << 8) /* don't use avi infoframe v1 */
230 # define AFMT_AVI_INFO_CN(x) (((x) & 0x3) << 12)
231 # define AFMT_AVI_INFO_YQ(x) (((x) & 0x3) << 14)
232 # define AFMT_AVI_INFO_TOP(x) (((x) & 0xffff) << 16)
233 #define AFMT_AVI_INFO2 0x708c
234 # define AFMT_AVI_INFO_BOTTOM(x) (((x) & 0xffff) << 0)
235 # define AFMT_AVI_INFO_LEFT(x) (((x) & 0xffff) << 16)
236 #define AFMT_AVI_INFO3 0x7090
237 # define AFMT_AVI_INFO_RIGHT(x) (((x) & 0xffff) << 0)
238 # define AFMT_AVI_INFO_VERSION(x) (((x) & 3) << 24)
239 #define AFMT_MPEG_INFO0 0x7094
240 # define AFMT_MPEG_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
241 # define AFMT_MPEG_INFO_MB0(x) (((x) & 0xff) << 8)
242 # define AFMT_MPEG_INFO_MB1(x) (((x) & 0xff) << 16)
243 # define AFMT_MPEG_INFO_MB2(x) (((x) & 0xff) << 24)
244 #define AFMT_MPEG_INFO1 0x7098
245 # define AFMT_MPEG_INFO_MB3(x) (((x) & 0xff) << 0)
246 # define AFMT_MPEG_INFO_MF(x) (((x) & 3) << 8)
247 # define AFMT_MPEG_INFO_FR(x) (((x) & 1) << 12)
248 #define AFMT_GENERIC0_HDR 0x709c
249 #define AFMT_GENERIC0_0 0x70a0
250 #define AFMT_GENERIC0_1 0x70a4
251 #define AFMT_GENERIC0_2 0x70a8
252 #define AFMT_GENERIC0_3 0x70ac
253 #define AFMT_GENERIC0_4 0x70b0
254 #define AFMT_GENERIC0_5 0x70b4
255 #define AFMT_GENERIC0_6 0x70b8
256 #define AFMT_GENERIC1_HDR 0x70bc
257 #define AFMT_GENERIC1_0 0x70c0
258 #define AFMT_GENERIC1_1 0x70c4
259 #define AFMT_GENERIC1_2 0x70c8
260 #define AFMT_GENERIC1_3 0x70cc
261 #define AFMT_GENERIC1_4 0x70d0
262 #define AFMT_GENERIC1_5 0x70d4
263 #define AFMT_GENERIC1_6 0x70d8
264 #define HDMI_ACR_32_0 0x70dc
265 # define HDMI_ACR_CTS_32(x) (((x) & 0xfffff) << 12)
266 #define HDMI_ACR_32_1 0x70e0
267 # define HDMI_ACR_N_32(x) (((x) & 0xfffff) << 0)
268 #define HDMI_ACR_44_0 0x70e4
269 # define HDMI_ACR_CTS_44(x) (((x) & 0xfffff) << 12)
270 #define HDMI_ACR_44_1 0x70e8
271 # define HDMI_ACR_N_44(x) (((x) & 0xfffff) << 0)
272 #define HDMI_ACR_48_0 0x70ec
273 # define HDMI_ACR_CTS_48(x) (((x) & 0xfffff) << 12)
274 #define HDMI_ACR_48_1 0x70f0
275 # define HDMI_ACR_N_48(x) (((x) & 0xfffff) << 0)
276 #define HDMI_ACR_STATUS_0 0x70f4
277 #define HDMI_ACR_STATUS_1 0x70f8
278 #define AFMT_AUDIO_INFO0 0x70fc
279 # define AFMT_AUDIO_INFO_CHECKSUM(x) (((x) & 0xff) << 0)
280 # define AFMT_AUDIO_INFO_CC(x) (((x) & 7) << 8)
281 # define AFMT_AUDIO_INFO_CT(x) (((x) & 0xf) << 11)
282 # define AFMT_AUDIO_INFO_CHECKSUM_OFFSET(x) (((x) & 0xff) << 16)
283 # define AFMT_AUDIO_INFO_CXT(x) (((x) & 0x1f) << 24)
284 #define AFMT_AUDIO_INFO1 0x7100
285 # define AFMT_AUDIO_INFO_CA(x) (((x) & 0xff) << 0)
286 # define AFMT_AUDIO_INFO_LSV(x) (((x) & 0xf) << 11)
287 # define AFMT_AUDIO_INFO_DM_INH(x) (((x) & 1) << 15)
288 # define AFMT_AUDIO_INFO_DM_INH_LSV(x) (((x) & 0xff) << 8)
289 # define AFMT_AUDIO_INFO_LFEBPL(x) (((x) & 3) << 16)
290 #define AFMT_60958_0 0x7104
291 # define AFMT_60958_CS_A(x) (((x) & 1) << 0)
292 # define AFMT_60958_CS_B(x) (((x) & 1) << 1)
293 # define AFMT_60958_CS_C(x) (((x) & 1) << 2)
294 # define AFMT_60958_CS_D(x) (((x) & 3) << 3)
295 # define AFMT_60958_CS_MODE(x) (((x) & 3) << 6)
296 # define AFMT_60958_CS_CATEGORY_CODE(x) (((x) & 0xff) << 8)
297 # define AFMT_60958_CS_SOURCE_NUMBER(x) (((x) & 0xf) << 16)
298 # define AFMT_60958_CS_CHANNEL_NUMBER_L(x) (((x) & 0xf) << 20)
299 # define AFMT_60958_CS_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 24)
300 # define AFMT_60958_CS_CLOCK_ACCURACY(x) (((x) & 3) << 28)
301 #define AFMT_60958_1 0x7108
302 # define AFMT_60958_CS_WORD_LENGTH(x) (((x) & 0xf) << 0)
303 # define AFMT_60958_CS_ORIGINAL_SAMPLING_FREQUENCY(x) (((x) & 0xf) << 4)
304 # define AFMT_60958_CS_VALID_L(x) (((x) & 1) << 16)
305 # define AFMT_60958_CS_VALID_R(x) (((x) & 1) << 18)
306 # define AFMT_60958_CS_CHANNEL_NUMBER_R(x) (((x) & 0xf) << 20)
307 #define AFMT_AUDIO_CRC_CONTROL 0x710c
308 # define AFMT_AUDIO_CRC_EN (1 << 0)
309 #define AFMT_RAMP_CONTROL0 0x7110
310 # define AFMT_RAMP_MAX_COUNT(x) (((x) & 0xffffff) << 0)
311 # define AFMT_RAMP_DATA_SIGN (1 << 31)
312 #define AFMT_RAMP_CONTROL1 0x7114
313 # define AFMT_RAMP_MIN_COUNT(x) (((x) & 0xffffff) << 0)
314 # define AFMT_AUDIO_TEST_CH_DISABLE(x) (((x) & 0xff) << 24)
315 #define AFMT_RAMP_CONTROL2 0x7118
316 # define AFMT_RAMP_INC_COUNT(x) (((x) & 0xffffff) << 0)
317 #define AFMT_RAMP_CONTROL3 0x711c
318 # define AFMT_RAMP_DEC_COUNT(x) (((x) & 0xffffff) << 0)
319 #define AFMT_60958_2 0x7120
320 # define AFMT_60958_CS_CHANNEL_NUMBER_2(x) (((x) & 0xf) << 0)
321 # define AFMT_60958_CS_CHANNEL_NUMBER_3(x) (((x) & 0xf) << 4)
322 # define AFMT_60958_CS_CHANNEL_NUMBER_4(x) (((x) & 0xf) << 8)
323 # define AFMT_60958_CS_CHANNEL_NUMBER_5(x) (((x) & 0xf) << 12)
324 # define AFMT_60958_CS_CHANNEL_NUMBER_6(x) (((x) & 0xf) << 16)
325 # define AFMT_60958_CS_CHANNEL_NUMBER_7(x) (((x) & 0xf) << 20)
326 #define AFMT_STATUS 0x7128
327 # define AFMT_AUDIO_ENABLE (1 << 4)
328 # define AFMT_AUDIO_HBR_ENABLE (1 << 8)
329 # define AFMT_AZ_FORMAT_WTRIG (1 << 28)
330 # define AFMT_AZ_FORMAT_WTRIG_INT (1 << 29)
331 # define AFMT_AZ_AUDIO_ENABLE_CHG (1 << 30)
332 #define AFMT_AUDIO_PACKET_CONTROL 0x712c
333 # define AFMT_AUDIO_SAMPLE_SEND (1 << 0)
334 # define AFMT_RESET_FIFO_WHEN_AUDIO_DIS (1 << 11) /* set to 1 */
335 # define AFMT_AUDIO_TEST_EN (1 << 12)
336 # define AFMT_AUDIO_CHANNEL_SWAP (1 << 24)
337 # define AFMT_60958_CS_UPDATE (1 << 26)
338 # define AFMT_AZ_AUDIO_ENABLE_CHG_MASK (1 << 27)
339 # define AFMT_AZ_FORMAT_WTRIG_MASK (1 << 28)
340 # define AFMT_AZ_FORMAT_WTRIG_ACK (1 << 29)
341 # define AFMT_AZ_AUDIO_ENABLE_CHG_ACK (1 << 30)
342 #define AFMT_VBI_PACKET_CONTROL 0x7130
343 # define AFMT_GENERIC0_UPDATE (1 << 2)
344 #define AFMT_INFOFRAME_CONTROL0 0x7134
345 # define AFMT_AUDIO_INFO_SOURCE (1 << 6) /* 0 - sound block; 1 - afmt regs */
346 # define AFMT_AUDIO_INFO_UPDATE (1 << 7)
347 # define AFMT_MPEG_INFO_UPDATE (1 << 10)
348 #define AFMT_GENERIC0_7 0x7138
349
350 #define GC_USER_SHADER_PIPE_CONFIG 0x8954
351 #define INACTIVE_QD_PIPES(x) ((x) << 8)
352 #define INACTIVE_QD_PIPES_MASK 0x0000FF00
353 #define INACTIVE_SIMDS(x) ((x) << 16)
354 #define INACTIVE_SIMDS_MASK 0x00FF0000
355
356 #define GRBM_CNTL 0x8000
357 #define GRBM_READ_TIMEOUT(x) ((x) << 0)
358 #define GRBM_SOFT_RESET 0x8020
359 #define SOFT_RESET_CP (1 << 0)
360 #define SOFT_RESET_CB (1 << 1)
361 #define SOFT_RESET_DB (1 << 3)
362 #define SOFT_RESET_PA (1 << 5)
363 #define SOFT_RESET_SC (1 << 6)
364 #define SOFT_RESET_SPI (1 << 8)
365 #define SOFT_RESET_SH (1 << 9)
366 #define SOFT_RESET_SX (1 << 10)
367 #define SOFT_RESET_TC (1 << 11)
368 #define SOFT_RESET_TA (1 << 12)
369 #define SOFT_RESET_VC (1 << 13)
370 #define SOFT_RESET_VGT (1 << 14)
371
372 #define GRBM_STATUS 0x8010
373 #define CMDFIFO_AVAIL_MASK 0x0000000F
374 #define SRBM_RQ_PENDING (1 << 5)
375 #define CF_RQ_PENDING (1 << 7)
376 #define PF_RQ_PENDING (1 << 8)
377 #define GRBM_EE_BUSY (1 << 10)
378 #define SX_CLEAN (1 << 11)
379 #define DB_CLEAN (1 << 12)
380 #define CB_CLEAN (1 << 13)
381 #define TA_BUSY (1 << 14)
382 #define VGT_BUSY_NO_DMA (1 << 16)
383 #define VGT_BUSY (1 << 17)
384 #define SX_BUSY (1 << 20)
385 #define SH_BUSY (1 << 21)
386 #define SPI_BUSY (1 << 22)
387 #define SC_BUSY (1 << 24)
388 #define PA_BUSY (1 << 25)
389 #define DB_BUSY (1 << 26)
390 #define CP_COHERENCY_BUSY (1 << 28)
391 #define CP_BUSY (1 << 29)
392 #define CB_BUSY (1 << 30)
393 #define GUI_ACTIVE (1 << 31)
394 #define GRBM_STATUS_SE0 0x8014
395 #define GRBM_STATUS_SE1 0x8018
396 #define SE_SX_CLEAN (1 << 0)
397 #define SE_DB_CLEAN (1 << 1)
398 #define SE_CB_CLEAN (1 << 2)
399 #define SE_TA_BUSY (1 << 25)
400 #define SE_SX_BUSY (1 << 26)
401 #define SE_SPI_BUSY (1 << 27)
402 #define SE_SH_BUSY (1 << 28)
403 #define SE_SC_BUSY (1 << 29)
404 #define SE_DB_BUSY (1 << 30)
405 #define SE_CB_BUSY (1 << 31)
406 /* evergreen */
407 #define CG_THERMAL_CTRL 0x72c
408 #define TOFFSET_MASK 0x00003FE0
409 #define TOFFSET_SHIFT 5
410 #define CG_MULT_THERMAL_STATUS 0x740
411 #define ASIC_T(x) ((x) << 16)
412 #define ASIC_T_MASK 0x07FF0000
413 #define ASIC_T_SHIFT 16
414 #define CG_TS0_STATUS 0x760
415 #define TS0_ADC_DOUT_MASK 0x000003FF
416 #define TS0_ADC_DOUT_SHIFT 0
417 /* APU */
418 #define CG_THERMAL_STATUS 0x678
419
420 #define HDP_HOST_PATH_CNTL 0x2C00
421 #define HDP_NONSURFACE_BASE 0x2C04
422 #define HDP_NONSURFACE_INFO 0x2C08
423 #define HDP_NONSURFACE_SIZE 0x2C0C
424 #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
425 #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
426 #define HDP_TILING_CONFIG 0x2F3C
427
428 #define MC_SHARED_CHMAP 0x2004
429 #define NOOFCHAN_SHIFT 12
430 #define NOOFCHAN_MASK 0x00003000
431 #define MC_SHARED_CHREMAP 0x2008
432
433 #define MC_ARB_RAMCFG 0x2760
434 #define NOOFBANK_SHIFT 0
435 #define NOOFBANK_MASK 0x00000003
436 #define NOOFRANK_SHIFT 2
437 #define NOOFRANK_MASK 0x00000004
438 #define NOOFROWS_SHIFT 3
439 #define NOOFROWS_MASK 0x00000038
440 #define NOOFCOLS_SHIFT 6
441 #define NOOFCOLS_MASK 0x000000C0
442 #define CHANSIZE_SHIFT 8
443 #define CHANSIZE_MASK 0x00000100
444 #define BURSTLENGTH_SHIFT 9
445 #define BURSTLENGTH_MASK 0x00000200
446 #define CHANSIZE_OVERRIDE (1 << 11)
447 #define FUS_MC_ARB_RAMCFG 0x2768
448 #define MC_VM_AGP_TOP 0x2028
449 #define MC_VM_AGP_BOT 0x202C
450 #define MC_VM_AGP_BASE 0x2030
451 #define MC_VM_FB_LOCATION 0x2024
452 #define MC_FUS_VM_FB_OFFSET 0x2898
453 #define MC_VM_MB_L1_TLB0_CNTL 0x2234
454 #define MC_VM_MB_L1_TLB1_CNTL 0x2238
455 #define MC_VM_MB_L1_TLB2_CNTL 0x223C
456 #define MC_VM_MB_L1_TLB3_CNTL 0x2240
457 #define ENABLE_L1_TLB (1 << 0)
458 #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
459 #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
460 #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
461 #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
462 #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
463 #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
464 #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
465 #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
466 #define MC_VM_MD_L1_TLB0_CNTL 0x2654
467 #define MC_VM_MD_L1_TLB1_CNTL 0x2658
468 #define MC_VM_MD_L1_TLB2_CNTL 0x265C
469 #define MC_VM_MD_L1_TLB3_CNTL 0x2698
470
471 #define FUS_MC_VM_MD_L1_TLB0_CNTL 0x265C
472 #define FUS_MC_VM_MD_L1_TLB1_CNTL 0x2660
473 #define FUS_MC_VM_MD_L1_TLB2_CNTL 0x2664
474
475 #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
476 #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
477 #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
478
479 #define PA_CL_ENHANCE 0x8A14
480 #define CLIP_VTX_REORDER_ENA (1 << 0)
481 #define NUM_CLIP_SEQ(x) ((x) << 1)
482 #define PA_SC_ENHANCE 0x8BF0
483 #define PA_SC_AA_CONFIG 0x28C04
484 #define MSAA_NUM_SAMPLES_SHIFT 0
485 #define MSAA_NUM_SAMPLES_MASK 0x3
486 #define PA_SC_CLIPRECT_RULE 0x2820C
487 #define PA_SC_EDGERULE 0x28230
488 #define PA_SC_FIFO_SIZE 0x8BCC
489 #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
490 #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
491 #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
492 #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
493 #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
494 #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
495 #define PA_SC_LINE_STIPPLE 0x28A0C
496 #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
497 #define PA_SC_LINE_STIPPLE_STATE 0x8B10
498
499 #define SCRATCH_REG0 0x8500
500 #define SCRATCH_REG1 0x8504
501 #define SCRATCH_REG2 0x8508
502 #define SCRATCH_REG3 0x850C
503 #define SCRATCH_REG4 0x8510
504 #define SCRATCH_REG5 0x8514
505 #define SCRATCH_REG6 0x8518
506 #define SCRATCH_REG7 0x851C
507 #define SCRATCH_UMSK 0x8540
508 #define SCRATCH_ADDR 0x8544
509
510 #define SMX_SAR_CTL0 0xA008
511 #define SMX_DC_CTL0 0xA020
512 #define USE_HASH_FUNCTION (1 << 0)
513 #define NUMBER_OF_SETS(x) ((x) << 1)
514 #define FLUSH_ALL_ON_EVENT (1 << 10)
515 #define STALL_ON_EVENT (1 << 11)
516 #define SMX_EVENT_CTL 0xA02C
517 #define ES_FLUSH_CTL(x) ((x) << 0)
518 #define GS_FLUSH_CTL(x) ((x) << 3)
519 #define ACK_FLUSH_CTL(x) ((x) << 6)
520 #define SYNC_FLUSH_CTL (1 << 8)
521
522 #define SPI_CONFIG_CNTL 0x9100
523 #define GPR_WRITE_PRIORITY(x) ((x) << 0)
524 #define SPI_CONFIG_CNTL_1 0x913C
525 #define VTX_DONE_DELAY(x) ((x) << 0)
526 #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
527 #define SPI_INPUT_Z 0x286D8
528 #define SPI_PS_IN_CONTROL_0 0x286CC
529 #define NUM_INTERP(x) ((x)<<0)
530 #define POSITION_ENA (1<<8)
531 #define POSITION_CENTROID (1<<9)
532 #define POSITION_ADDR(x) ((x)<<10)
533 #define PARAM_GEN(x) ((x)<<15)
534 #define PARAM_GEN_ADDR(x) ((x)<<19)
535 #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
536 #define PERSP_GRADIENT_ENA (1<<28)
537 #define LINEAR_GRADIENT_ENA (1<<29)
538 #define POSITION_SAMPLE (1<<30)
539 #define BARYC_AT_SAMPLE_ENA (1<<31)
540
541 #define SQ_CONFIG 0x8C00
542 #define VC_ENABLE (1 << 0)
543 #define EXPORT_SRC_C (1 << 1)
544 #define CS_PRIO(x) ((x) << 18)
545 #define LS_PRIO(x) ((x) << 20)
546 #define HS_PRIO(x) ((x) << 22)
547 #define PS_PRIO(x) ((x) << 24)
548 #define VS_PRIO(x) ((x) << 26)
549 #define GS_PRIO(x) ((x) << 28)
550 #define ES_PRIO(x) ((x) << 30)
551 #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
552 #define NUM_PS_GPRS(x) ((x) << 0)
553 #define NUM_VS_GPRS(x) ((x) << 16)
554 #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
555 #define SQ_GPR_RESOURCE_MGMT_2 0x8C08
556 #define NUM_GS_GPRS(x) ((x) << 0)
557 #define NUM_ES_GPRS(x) ((x) << 16)
558 #define SQ_GPR_RESOURCE_MGMT_3 0x8C0C
559 #define NUM_HS_GPRS(x) ((x) << 0)
560 #define NUM_LS_GPRS(x) ((x) << 16)
561 #define SQ_GLOBAL_GPR_RESOURCE_MGMT_1 0x8C10
562 #define SQ_GLOBAL_GPR_RESOURCE_MGMT_2 0x8C14
563 #define SQ_THREAD_RESOURCE_MGMT 0x8C18
564 #define NUM_PS_THREADS(x) ((x) << 0)
565 #define NUM_VS_THREADS(x) ((x) << 8)
566 #define NUM_GS_THREADS(x) ((x) << 16)
567 #define NUM_ES_THREADS(x) ((x) << 24)
568 #define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C
569 #define NUM_HS_THREADS(x) ((x) << 0)
570 #define NUM_LS_THREADS(x) ((x) << 8)
571 #define SQ_STACK_RESOURCE_MGMT_1 0x8C20
572 #define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
573 #define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
574 #define SQ_STACK_RESOURCE_MGMT_2 0x8C24
575 #define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
576 #define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
577 #define SQ_STACK_RESOURCE_MGMT_3 0x8C28
578 #define NUM_HS_STACK_ENTRIES(x) ((x) << 0)
579 #define NUM_LS_STACK_ENTRIES(x) ((x) << 16)
580 #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
581 #define SQ_DYN_GPR_SIMD_LOCK_EN 0x8D94
582 #define SQ_STATIC_THREAD_MGMT_1 0x8E20
583 #define SQ_STATIC_THREAD_MGMT_2 0x8E24
584 #define SQ_STATIC_THREAD_MGMT_3 0x8E28
585 #define SQ_LDS_RESOURCE_MGMT 0x8E2C
586
587 #define SQ_MS_FIFO_SIZES 0x8CF0
588 #define CACHE_FIFO_SIZE(x) ((x) << 0)
589 #define FETCH_FIFO_HIWATER(x) ((x) << 8)
590 #define DONE_FIFO_HIWATER(x) ((x) << 16)
591 #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
592
593 #define SX_DEBUG_1 0x9058
594 #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
595 #define SX_EXPORT_BUFFER_SIZES 0x900C
596 #define COLOR_BUFFER_SIZE(x) ((x) << 0)
597 #define POSITION_BUFFER_SIZE(x) ((x) << 8)
598 #define SMX_BUFFER_SIZE(x) ((x) << 16)
599 #define SX_MEMORY_EXPORT_BASE 0x9010
600 #define SX_MISC 0x28350
601
602 #define CB_PERF_CTR0_SEL_0 0x9A20
603 #define CB_PERF_CTR0_SEL_1 0x9A24
604 #define CB_PERF_CTR1_SEL_0 0x9A28
605 #define CB_PERF_CTR1_SEL_1 0x9A2C
606 #define CB_PERF_CTR2_SEL_0 0x9A30
607 #define CB_PERF_CTR2_SEL_1 0x9A34
608 #define CB_PERF_CTR3_SEL_0 0x9A38
609 #define CB_PERF_CTR3_SEL_1 0x9A3C
610
611 #define TA_CNTL_AUX 0x9508
612 #define DISABLE_CUBE_WRAP (1 << 0)
613 #define DISABLE_CUBE_ANISO (1 << 1)
614 #define SYNC_GRADIENT (1 << 24)
615 #define SYNC_WALKER (1 << 25)
616 #define SYNC_ALIGNER (1 << 26)
617
618 #define TCP_CHAN_STEER_LO 0x960c
619 #define TCP_CHAN_STEER_HI 0x9610
620
621 #define VGT_CACHE_INVALIDATION 0x88C4
622 #define CACHE_INVALIDATION(x) ((x) << 0)
623 #define VC_ONLY 0
624 #define TC_ONLY 1
625 #define VC_AND_TC 2
626 #define AUTO_INVLD_EN(x) ((x) << 6)
627 #define NO_AUTO 0
628 #define ES_AUTO 1
629 #define GS_AUTO 2
630 #define ES_AND_GS_AUTO 3
631 #define VGT_GS_VERTEX_REUSE 0x88D4
632 #define VGT_NUM_INSTANCES 0x8974
633 #define VGT_OUT_DEALLOC_CNTL 0x28C5C
634 #define DEALLOC_DIST_MASK 0x0000007F
635 #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
636 #define VTX_REUSE_DEPTH_MASK 0x000000FF
637
638 #define VM_CONTEXT0_CNTL 0x1410
639 #define ENABLE_CONTEXT (1 << 0)
640 #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
641 #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
642 #define VM_CONTEXT1_CNTL 0x1414
643 #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
644 #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
645 #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
646 #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
647 #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
648 #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
649 #define RESPONSE_TYPE_MASK 0x000000F0
650 #define RESPONSE_TYPE_SHIFT 4
651 #define VM_L2_CNTL 0x1400
652 #define ENABLE_L2_CACHE (1 << 0)
653 #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
654 #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
655 #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
656 #define VM_L2_CNTL2 0x1404
657 #define INVALIDATE_ALL_L1_TLBS (1 << 0)
658 #define INVALIDATE_L2_CACHE (1 << 1)
659 #define VM_L2_CNTL3 0x1408
660 #define BANK_SELECT(x) ((x) << 0)
661 #define CACHE_UPDATE_MODE(x) ((x) << 6)
662 #define VM_L2_STATUS 0x140C
663 #define L2_BUSY (1 << 0)
664
665 #define WAIT_UNTIL 0x8040
666
667 #define SRBM_STATUS 0x0E50
668 #define SRBM_SOFT_RESET 0x0E60
669 #define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6
670 #define SOFT_RESET_BIF (1 << 1)
671 #define SOFT_RESET_CG (1 << 2)
672 #define SOFT_RESET_DC (1 << 5)
673 #define SOFT_RESET_GRBM (1 << 8)
674 #define SOFT_RESET_HDP (1 << 9)
675 #define SOFT_RESET_IH (1 << 10)
676 #define SOFT_RESET_MC (1 << 11)
677 #define SOFT_RESET_RLC (1 << 13)
678 #define SOFT_RESET_ROM (1 << 14)
679 #define SOFT_RESET_SEM (1 << 15)
680 #define SOFT_RESET_VMC (1 << 17)
681 #define SOFT_RESET_TST (1 << 21)
682 #define SOFT_RESET_REGBB (1 << 22)
683 #define SOFT_RESET_ORB (1 << 23)
684
685 /* display watermarks */
686 #define DC_LB_MEMORY_SPLIT 0x6b0c
687 #define PRIORITY_A_CNT 0x6b18
688 #define PRIORITY_MARK_MASK 0x7fff
689 #define PRIORITY_OFF (1 << 16)
690 #define PRIORITY_ALWAYS_ON (1 << 20)
691 #define PRIORITY_B_CNT 0x6b1c
692 #define PIPE0_ARBITRATION_CONTROL3 0x0bf0
693 # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
694 #define PIPE0_LATENCY_CONTROL 0x0bf4
695 # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
696 # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
697
698 #define IH_RB_CNTL 0x3e00
699 # define IH_RB_ENABLE (1 << 0)
700 # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
701 # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
702 # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
703 # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
704 # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
705 # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
706 #define IH_RB_BASE 0x3e04
707 #define IH_RB_RPTR 0x3e08
708 #define IH_RB_WPTR 0x3e0c
709 # define RB_OVERFLOW (1 << 0)
710 # define WPTR_OFFSET_MASK 0x3fffc
711 #define IH_RB_WPTR_ADDR_HI 0x3e10
712 #define IH_RB_WPTR_ADDR_LO 0x3e14
713 #define IH_CNTL 0x3e18
714 # define ENABLE_INTR (1 << 0)
715 # define IH_MC_SWAP(x) ((x) << 1)
716 # define IH_MC_SWAP_NONE 0
717 # define IH_MC_SWAP_16BIT 1
718 # define IH_MC_SWAP_32BIT 2
719 # define IH_MC_SWAP_64BIT 3
720 # define RPTR_REARM (1 << 4)
721 # define MC_WRREQ_CREDIT(x) ((x) << 15)
722 # define MC_WR_CLEAN_CNT(x) ((x) << 20)
723
724 #define CP_INT_CNTL 0xc124
725 # define CNTX_BUSY_INT_ENABLE (1 << 19)
726 # define CNTX_EMPTY_INT_ENABLE (1 << 20)
727 # define SCRATCH_INT_ENABLE (1 << 25)
728 # define TIME_STAMP_INT_ENABLE (1 << 26)
729 # define IB2_INT_ENABLE (1 << 29)
730 # define IB1_INT_ENABLE (1 << 30)
731 # define RB_INT_ENABLE (1 << 31)
732 #define CP_INT_STATUS 0xc128
733 # define SCRATCH_INT_STAT (1 << 25)
734 # define TIME_STAMP_INT_STAT (1 << 26)
735 # define IB2_INT_STAT (1 << 29)
736 # define IB1_INT_STAT (1 << 30)
737 # define RB_INT_STAT (1 << 31)
738
739 #define GRBM_INT_CNTL 0x8060
740 # define RDERR_INT_ENABLE (1 << 0)
741 # define GUI_IDLE_INT_ENABLE (1 << 19)
742
743 /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
744 #define CRTC_STATUS_FRAME_COUNT 0x6e98
745
746 /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
747 #define VLINE_STATUS 0x6bb8
748 # define VLINE_OCCURRED (1 << 0)
749 # define VLINE_ACK (1 << 4)
750 # define VLINE_STAT (1 << 12)
751 # define VLINE_INTERRUPT (1 << 16)
752 # define VLINE_INTERRUPT_TYPE (1 << 17)
753 /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
754 #define VBLANK_STATUS 0x6bbc
755 # define VBLANK_OCCURRED (1 << 0)
756 # define VBLANK_ACK (1 << 4)
757 # define VBLANK_STAT (1 << 12)
758 # define VBLANK_INTERRUPT (1 << 16)
759 # define VBLANK_INTERRUPT_TYPE (1 << 17)
760
761 /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
762 #define INT_MASK 0x6b40
763 # define VBLANK_INT_MASK (1 << 0)
764 # define VLINE_INT_MASK (1 << 4)
765
766 #define DISP_INTERRUPT_STATUS 0x60f4
767 # define LB_D1_VLINE_INTERRUPT (1 << 2)
768 # define LB_D1_VBLANK_INTERRUPT (1 << 3)
769 # define DC_HPD1_INTERRUPT (1 << 17)
770 # define DC_HPD1_RX_INTERRUPT (1 << 18)
771 # define DACA_AUTODETECT_INTERRUPT (1 << 22)
772 # define DACB_AUTODETECT_INTERRUPT (1 << 23)
773 # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
774 # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
775 #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
776 # define LB_D2_VLINE_INTERRUPT (1 << 2)
777 # define LB_D2_VBLANK_INTERRUPT (1 << 3)
778 # define DC_HPD2_INTERRUPT (1 << 17)
779 # define DC_HPD2_RX_INTERRUPT (1 << 18)
780 # define DISP_TIMER_INTERRUPT (1 << 24)
781 #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
782 # define LB_D3_VLINE_INTERRUPT (1 << 2)
783 # define LB_D3_VBLANK_INTERRUPT (1 << 3)
784 # define DC_HPD3_INTERRUPT (1 << 17)
785 # define DC_HPD3_RX_INTERRUPT (1 << 18)
786 #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
787 # define LB_D4_VLINE_INTERRUPT (1 << 2)
788 # define LB_D4_VBLANK_INTERRUPT (1 << 3)
789 # define DC_HPD4_INTERRUPT (1 << 17)
790 # define DC_HPD4_RX_INTERRUPT (1 << 18)
791 #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
792 # define LB_D5_VLINE_INTERRUPT (1 << 2)
793 # define LB_D5_VBLANK_INTERRUPT (1 << 3)
794 # define DC_HPD5_INTERRUPT (1 << 17)
795 # define DC_HPD5_RX_INTERRUPT (1 << 18)
796 #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
797 # define LB_D6_VLINE_INTERRUPT (1 << 2)
798 # define LB_D6_VBLANK_INTERRUPT (1 << 3)
799 # define DC_HPD6_INTERRUPT (1 << 17)
800 # define DC_HPD6_RX_INTERRUPT (1 << 18)
801
802 /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
803 #define GRPH_INT_STATUS 0x6858
804 # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
805 # define GRPH_PFLIP_INT_CLEAR (1 << 8)
806 /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
807 #define GRPH_INT_CONTROL 0x685c
808 # define GRPH_PFLIP_INT_MASK (1 << 0)
809 # define GRPH_PFLIP_INT_TYPE (1 << 8)
810
811 #define DACA_AUTODETECT_INT_CONTROL 0x66c8
812 #define DACB_AUTODETECT_INT_CONTROL 0x67c8
813
814 #define DC_HPD1_INT_STATUS 0x601c
815 #define DC_HPD2_INT_STATUS 0x6028
816 #define DC_HPD3_INT_STATUS 0x6034
817 #define DC_HPD4_INT_STATUS 0x6040
818 #define DC_HPD5_INT_STATUS 0x604c
819 #define DC_HPD6_INT_STATUS 0x6058
820 # define DC_HPDx_INT_STATUS (1 << 0)
821 # define DC_HPDx_SENSE (1 << 1)
822 # define DC_HPDx_RX_INT_STATUS (1 << 8)
823
824 #define DC_HPD1_INT_CONTROL 0x6020
825 #define DC_HPD2_INT_CONTROL 0x602c
826 #define DC_HPD3_INT_CONTROL 0x6038
827 #define DC_HPD4_INT_CONTROL 0x6044
828 #define DC_HPD5_INT_CONTROL 0x6050
829 #define DC_HPD6_INT_CONTROL 0x605c
830 # define DC_HPDx_INT_ACK (1 << 0)
831 # define DC_HPDx_INT_POLARITY (1 << 8)
832 # define DC_HPDx_INT_EN (1 << 16)
833 # define DC_HPDx_RX_INT_ACK (1 << 20)
834 # define DC_HPDx_RX_INT_EN (1 << 24)
835
836 #define DC_HPD1_CONTROL 0x6024
837 #define DC_HPD2_CONTROL 0x6030
838 #define DC_HPD3_CONTROL 0x603c
839 #define DC_HPD4_CONTROL 0x6048
840 #define DC_HPD5_CONTROL 0x6054
841 #define DC_HPD6_CONTROL 0x6060
842 # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
843 # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
844 # define DC_HPDx_EN (1 << 28)
845
846 /* PCIE link stuff */
847 #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
848 #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
849 # define LC_LINK_WIDTH_SHIFT 0
850 # define LC_LINK_WIDTH_MASK 0x7
851 # define LC_LINK_WIDTH_X0 0
852 # define LC_LINK_WIDTH_X1 1
853 # define LC_LINK_WIDTH_X2 2
854 # define LC_LINK_WIDTH_X4 3
855 # define LC_LINK_WIDTH_X8 4
856 # define LC_LINK_WIDTH_X16 6
857 # define LC_LINK_WIDTH_RD_SHIFT 4
858 # define LC_LINK_WIDTH_RD_MASK 0x70
859 # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
860 # define LC_RECONFIG_NOW (1 << 8)
861 # define LC_RENEGOTIATION_SUPPORT (1 << 9)
862 # define LC_RENEGOTIATE_EN (1 << 10)
863 # define LC_SHORT_RECONFIG_EN (1 << 11)
864 # define LC_UPCONFIGURE_SUPPORT (1 << 12)
865 # define LC_UPCONFIGURE_DIS (1 << 13)
866 #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
867 # define LC_GEN2_EN_STRAP (1 << 0)
868 # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
869 # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
870 # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
871 # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
872 # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
873 # define LC_CURRENT_DATA_RATE (1 << 11)
874 # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
875 # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
876 # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
877 # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
878 #define MM_CFGREGS_CNTL 0x544c
879 # define MM_WR_TO_CFG_EN (1 << 3)
880 #define LINK_CNTL2 0x88 /* F0 */
881 # define TARGET_LINK_SPEED_MASK (0xf << 0)
882 # define SELECTABLE_DEEMPHASIS (1 << 6)
883
884 /*
885 * PM4
886 */
887 #define PACKET_TYPE0 0
888 #define PACKET_TYPE1 1
889 #define PACKET_TYPE2 2
890 #define PACKET_TYPE3 3
891
892 #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
893 #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
894 #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
895 #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
896 #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
897 (((reg) >> 2) & 0xFFFF) | \
898 ((n) & 0x3FFF) << 16)
899 #define CP_PACKET2 0x80000000
900 #define PACKET2_PAD_SHIFT 0
901 #define PACKET2_PAD_MASK (0x3fffffff << 0)
902
903 #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
904
905 #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
906 (((op) & 0xFF) << 8) | \
907 ((n) & 0x3FFF) << 16)
908
909 /* Packet 3 types */
910 #define PACKET3_NOP 0x10
911 #define PACKET3_SET_BASE 0x11
912 #define PACKET3_CLEAR_STATE 0x12
913 #define PACKET3_INDEX_BUFFER_SIZE 0x13
914 #define PACKET3_DISPATCH_DIRECT 0x15
915 #define PACKET3_DISPATCH_INDIRECT 0x16
916 #define PACKET3_INDIRECT_BUFFER_END 0x17
917 #define PACKET3_MODE_CONTROL 0x18
918 #define PACKET3_SET_PREDICATION 0x20
919 #define PACKET3_REG_RMW 0x21
920 #define PACKET3_COND_EXEC 0x22
921 #define PACKET3_PRED_EXEC 0x23
922 #define PACKET3_DRAW_INDIRECT 0x24
923 #define PACKET3_DRAW_INDEX_INDIRECT 0x25
924 #define PACKET3_INDEX_BASE 0x26
925 #define PACKET3_DRAW_INDEX_2 0x27
926 #define PACKET3_CONTEXT_CONTROL 0x28
927 #define PACKET3_DRAW_INDEX_OFFSET 0x29
928 #define PACKET3_INDEX_TYPE 0x2A
929 #define PACKET3_DRAW_INDEX 0x2B
930 #define PACKET3_DRAW_INDEX_AUTO 0x2D
931 #define PACKET3_DRAW_INDEX_IMMD 0x2E
932 #define PACKET3_NUM_INSTANCES 0x2F
933 #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
934 #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
935 #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
936 #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
937 #define PACKET3_MEM_SEMAPHORE 0x39
938 #define PACKET3_MPEG_INDEX 0x3A
939 #define PACKET3_COPY_DW 0x3B
940 #define PACKET3_WAIT_REG_MEM 0x3C
941 #define PACKET3_MEM_WRITE 0x3D
942 #define PACKET3_INDIRECT_BUFFER 0x32
943 #define PACKET3_SURFACE_SYNC 0x43
944 # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
945 # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
946 # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
947 # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
948 # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
949 # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
950 # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
951 # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
952 # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
953 # define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
954 # define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
955 # define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
956 # define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
957 # define PACKET3_FULL_CACHE_ENA (1 << 20)
958 # define PACKET3_TC_ACTION_ENA (1 << 23)
959 # define PACKET3_VC_ACTION_ENA (1 << 24)
960 # define PACKET3_CB_ACTION_ENA (1 << 25)
961 # define PACKET3_DB_ACTION_ENA (1 << 26)
962 # define PACKET3_SH_ACTION_ENA (1 << 27)
963 # define PACKET3_SX_ACTION_ENA (1 << 28)
964 #define PACKET3_ME_INITIALIZE 0x44
965 #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
966 #define PACKET3_COND_WRITE 0x45
967 #define PACKET3_EVENT_WRITE 0x46
968 #define PACKET3_EVENT_WRITE_EOP 0x47
969 #define PACKET3_EVENT_WRITE_EOS 0x48
970 #define PACKET3_PREAMBLE_CNTL 0x4A
971 # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
972 # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
973 #define PACKET3_RB_OFFSET 0x4B
974 #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
975 #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
976 #define PACKET3_ALU_PS_CONST_UPDATE 0x4E
977 #define PACKET3_ALU_VS_CONST_UPDATE 0x4F
978 #define PACKET3_ONE_REG_WRITE 0x57
979 #define PACKET3_SET_CONFIG_REG 0x68
980 #define PACKET3_SET_CONFIG_REG_START 0x00008000
981 #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
982 #define PACKET3_SET_CONTEXT_REG 0x69
983 #define PACKET3_SET_CONTEXT_REG_START 0x00028000
984 #define PACKET3_SET_CONTEXT_REG_END 0x00029000
985 #define PACKET3_SET_ALU_CONST 0x6A
986 /* alu const buffers only; no reg file */
987 #define PACKET3_SET_BOOL_CONST 0x6B
988 #define PACKET3_SET_BOOL_CONST_START 0x0003a500
989 #define PACKET3_SET_BOOL_CONST_END 0x0003a518
990 #define PACKET3_SET_LOOP_CONST 0x6C
991 #define PACKET3_SET_LOOP_CONST_START 0x0003a200
992 #define PACKET3_SET_LOOP_CONST_END 0x0003a500
993 #define PACKET3_SET_RESOURCE 0x6D
994 #define PACKET3_SET_RESOURCE_START 0x00030000
995 #define PACKET3_SET_RESOURCE_END 0x00038000
996 #define PACKET3_SET_SAMPLER 0x6E
997 #define PACKET3_SET_SAMPLER_START 0x0003c000
998 #define PACKET3_SET_SAMPLER_END 0x0003c600
999 #define PACKET3_SET_CTL_CONST 0x6F
1000 #define PACKET3_SET_CTL_CONST_START 0x0003cff0
1001 #define PACKET3_SET_CTL_CONST_END 0x0003ff0c
1002 #define PACKET3_SET_RESOURCE_OFFSET 0x70
1003 #define PACKET3_SET_ALU_CONST_VS 0x71
1004 #define PACKET3_SET_ALU_CONST_DI 0x72
1005 #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
1006 #define PACKET3_SET_RESOURCE_INDIRECT 0x74
1007 #define PACKET3_SET_APPEND_CNT 0x75
1008
1009 #define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c
1010 #define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)
1011 #define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)
1012 #define SQ_TEX_VTX_INVALID_TEXTURE 0x0
1013 #define SQ_TEX_VTX_INVALID_BUFFER 0x1
1014 #define SQ_TEX_VTX_VALID_TEXTURE 0x2
1015 #define SQ_TEX_VTX_VALID_BUFFER 0x3
1016
1017 #define VGT_VTX_VECT_EJECT_REG 0x88b0
1018
1019 #define SQ_CONST_MEM_BASE 0x8df8
1020
1021 #define SQ_ESGS_RING_BASE 0x8c40
1022 #define SQ_ESGS_RING_SIZE 0x8c44
1023 #define SQ_GSVS_RING_BASE 0x8c48
1024 #define SQ_GSVS_RING_SIZE 0x8c4c
1025 #define SQ_ESTMP_RING_BASE 0x8c50
1026 #define SQ_ESTMP_RING_SIZE 0x8c54
1027 #define SQ_GSTMP_RING_BASE 0x8c58
1028 #define SQ_GSTMP_RING_SIZE 0x8c5c
1029 #define SQ_VSTMP_RING_BASE 0x8c60
1030 #define SQ_VSTMP_RING_SIZE 0x8c64
1031 #define SQ_PSTMP_RING_BASE 0x8c68
1032 #define SQ_PSTMP_RING_SIZE 0x8c6c
1033 #define SQ_LSTMP_RING_BASE 0x8e10
1034 #define SQ_LSTMP_RING_SIZE 0x8e14
1035 #define SQ_HSTMP_RING_BASE 0x8e18
1036 #define SQ_HSTMP_RING_SIZE 0x8e1c
1037 #define VGT_TF_RING_SIZE 0x8988
1038
1039 #define SQ_ESGS_RING_ITEMSIZE 0x28900
1040 #define SQ_GSVS_RING_ITEMSIZE 0x28904
1041 #define SQ_ESTMP_RING_ITEMSIZE 0x28908
1042 #define SQ_GSTMP_RING_ITEMSIZE 0x2890c
1043 #define SQ_VSTMP_RING_ITEMSIZE 0x28910
1044 #define SQ_PSTMP_RING_ITEMSIZE 0x28914
1045 #define SQ_LSTMP_RING_ITEMSIZE 0x28830
1046 #define SQ_HSTMP_RING_ITEMSIZE 0x28834
1047
1048 #define SQ_GS_VERT_ITEMSIZE 0x2891c
1049 #define SQ_GS_VERT_ITEMSIZE_1 0x28920
1050 #define SQ_GS_VERT_ITEMSIZE_2 0x28924
1051 #define SQ_GS_VERT_ITEMSIZE_3 0x28928
1052 #define SQ_GSVS_RING_OFFSET_1 0x2892c
1053 #define SQ_GSVS_RING_OFFSET_2 0x28930
1054 #define SQ_GSVS_RING_OFFSET_3 0x28934
1055
1056 #define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140
1057 #define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80
1058
1059 #define SQ_ALU_CONST_CACHE_PS_0 0x28940
1060 #define SQ_ALU_CONST_CACHE_PS_1 0x28944
1061 #define SQ_ALU_CONST_CACHE_PS_2 0x28948
1062 #define SQ_ALU_CONST_CACHE_PS_3 0x2894c
1063 #define SQ_ALU_CONST_CACHE_PS_4 0x28950
1064 #define SQ_ALU_CONST_CACHE_PS_5 0x28954
1065 #define SQ_ALU_CONST_CACHE_PS_6 0x28958
1066 #define SQ_ALU_CONST_CACHE_PS_7 0x2895c
1067 #define SQ_ALU_CONST_CACHE_PS_8 0x28960
1068 #define SQ_ALU_CONST_CACHE_PS_9 0x28964
1069 #define SQ_ALU_CONST_CACHE_PS_10 0x28968
1070 #define SQ_ALU_CONST_CACHE_PS_11 0x2896c
1071 #define SQ_ALU_CONST_CACHE_PS_12 0x28970
1072 #define SQ_ALU_CONST_CACHE_PS_13 0x28974
1073 #define SQ_ALU_CONST_CACHE_PS_14 0x28978
1074 #define SQ_ALU_CONST_CACHE_PS_15 0x2897c
1075 #define SQ_ALU_CONST_CACHE_VS_0 0x28980
1076 #define SQ_ALU_CONST_CACHE_VS_1 0x28984
1077 #define SQ_ALU_CONST_CACHE_VS_2 0x28988
1078 #define SQ_ALU_CONST_CACHE_VS_3 0x2898c
1079 #define SQ_ALU_CONST_CACHE_VS_4 0x28990
1080 #define SQ_ALU_CONST_CACHE_VS_5 0x28994
1081 #define SQ_ALU_CONST_CACHE_VS_6 0x28998
1082 #define SQ_ALU_CONST_CACHE_VS_7 0x2899c
1083 #define SQ_ALU_CONST_CACHE_VS_8 0x289a0
1084 #define SQ_ALU_CONST_CACHE_VS_9 0x289a4
1085 #define SQ_ALU_CONST_CACHE_VS_10 0x289a8
1086 #define SQ_ALU_CONST_CACHE_VS_11 0x289ac
1087 #define SQ_ALU_CONST_CACHE_VS_12 0x289b0
1088 #define SQ_ALU_CONST_CACHE_VS_13 0x289b4
1089 #define SQ_ALU_CONST_CACHE_VS_14 0x289b8
1090 #define SQ_ALU_CONST_CACHE_VS_15 0x289bc
1091 #define SQ_ALU_CONST_CACHE_GS_0 0x289c0
1092 #define SQ_ALU_CONST_CACHE_GS_1 0x289c4
1093 #define SQ_ALU_CONST_CACHE_GS_2 0x289c8
1094 #define SQ_ALU_CONST_CACHE_GS_3 0x289cc
1095 #define SQ_ALU_CONST_CACHE_GS_4 0x289d0
1096 #define SQ_ALU_CONST_CACHE_GS_5 0x289d4
1097 #define SQ_ALU_CONST_CACHE_GS_6 0x289d8
1098 #define SQ_ALU_CONST_CACHE_GS_7 0x289dc
1099 #define SQ_ALU_CONST_CACHE_GS_8 0x289e0
1100 #define SQ_ALU_CONST_CACHE_GS_9 0x289e4
1101 #define SQ_ALU_CONST_CACHE_GS_10 0x289e8
1102 #define SQ_ALU_CONST_CACHE_GS_11 0x289ec
1103 #define SQ_ALU_CONST_CACHE_GS_12 0x289f0
1104 #define SQ_ALU_CONST_CACHE_GS_13 0x289f4
1105 #define SQ_ALU_CONST_CACHE_GS_14 0x289f8
1106 #define SQ_ALU_CONST_CACHE_GS_15 0x289fc
1107 #define SQ_ALU_CONST_CACHE_HS_0 0x28f00
1108 #define SQ_ALU_CONST_CACHE_HS_1 0x28f04
1109 #define SQ_ALU_CONST_CACHE_HS_2 0x28f08
1110 #define SQ_ALU_CONST_CACHE_HS_3 0x28f0c
1111 #define SQ_ALU_CONST_CACHE_HS_4 0x28f10
1112 #define SQ_ALU_CONST_CACHE_HS_5 0x28f14
1113 #define SQ_ALU_CONST_CACHE_HS_6 0x28f18
1114 #define SQ_ALU_CONST_CACHE_HS_7 0x28f1c
1115 #define SQ_ALU_CONST_CACHE_HS_8 0x28f20
1116 #define SQ_ALU_CONST_CACHE_HS_9 0x28f24
1117 #define SQ_ALU_CONST_CACHE_HS_10 0x28f28
1118 #define SQ_ALU_CONST_CACHE_HS_11 0x28f2c
1119 #define SQ_ALU_CONST_CACHE_HS_12 0x28f30
1120 #define SQ_ALU_CONST_CACHE_HS_13 0x28f34
1121 #define SQ_ALU_CONST_CACHE_HS_14 0x28f38
1122 #define SQ_ALU_CONST_CACHE_HS_15 0x28f3c
1123 #define SQ_ALU_CONST_CACHE_LS_0 0x28f40
1124 #define SQ_ALU_CONST_CACHE_LS_1 0x28f44
1125 #define SQ_ALU_CONST_CACHE_LS_2 0x28f48
1126 #define SQ_ALU_CONST_CACHE_LS_3 0x28f4c
1127 #define SQ_ALU_CONST_CACHE_LS_4 0x28f50
1128 #define SQ_ALU_CONST_CACHE_LS_5 0x28f54
1129 #define SQ_ALU_CONST_CACHE_LS_6 0x28f58
1130 #define SQ_ALU_CONST_CACHE_LS_7 0x28f5c
1131 #define SQ_ALU_CONST_CACHE_LS_8 0x28f60
1132 #define SQ_ALU_CONST_CACHE_LS_9 0x28f64
1133 #define SQ_ALU_CONST_CACHE_LS_10 0x28f68
1134 #define SQ_ALU_CONST_CACHE_LS_11 0x28f6c
1135 #define SQ_ALU_CONST_CACHE_LS_12 0x28f70
1136 #define SQ_ALU_CONST_CACHE_LS_13 0x28f74
1137 #define SQ_ALU_CONST_CACHE_LS_14 0x28f78
1138 #define SQ_ALU_CONST_CACHE_LS_15 0x28f7c
1139
1140 #define PA_SC_SCREEN_SCISSOR_TL 0x28030
1141 #define PA_SC_GENERIC_SCISSOR_TL 0x28240
1142 #define PA_SC_WINDOW_SCISSOR_TL 0x28204
1143
1144 #define VGT_PRIMITIVE_TYPE 0x8958
1145 #define VGT_INDEX_TYPE 0x895C
1146
1147 #define VGT_NUM_INDICES 0x8970
1148
1149 #define VGT_COMPUTE_DIM_X 0x8990
1150 #define VGT_COMPUTE_DIM_Y 0x8994
1151 #define VGT_COMPUTE_DIM_Z 0x8998
1152 #define VGT_COMPUTE_START_X 0x899C
1153 #define VGT_COMPUTE_START_Y 0x89A0
1154 #define VGT_COMPUTE_START_Z 0x89A4
1155 #define VGT_COMPUTE_INDEX 0x89A8
1156 #define VGT_COMPUTE_THREAD_GROUP_SIZE 0x89AC
1157 #define VGT_HS_OFFCHIP_PARAM 0x89B0
1158
1159 #define DB_DEBUG 0x9830
1160 #define DB_DEBUG2 0x9834
1161 #define DB_DEBUG3 0x9838
1162 #define DB_DEBUG4 0x983C
1163 #define DB_WATERMARKS 0x9854
1164 #define DB_DEPTH_CONTROL 0x28800
1165 #define R_028800_DB_DEPTH_CONTROL 0x028800
1166 #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
1167 #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
1168 #define C_028800_STENCIL_ENABLE 0xFFFFFFFE
1169 #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
1170 #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
1171 #define C_028800_Z_ENABLE 0xFFFFFFFD
1172 #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
1173 #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
1174 #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
1175 #define S_028800_ZFUNC(x) (((x) & 0x7) << 4)
1176 #define G_028800_ZFUNC(x) (((x) >> 4) & 0x7)
1177 #define C_028800_ZFUNC 0xFFFFFF8F
1178 #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
1179 #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
1180 #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
1181 #define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8)
1182 #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7)
1183 #define C_028800_STENCILFUNC 0xFFFFF8FF
1184 #define V_028800_STENCILFUNC_NEVER 0x00000000
1185 #define V_028800_STENCILFUNC_LESS 0x00000001
1186 #define V_028800_STENCILFUNC_EQUAL 0x00000002
1187 #define V_028800_STENCILFUNC_LEQUAL 0x00000003
1188 #define V_028800_STENCILFUNC_GREATER 0x00000004
1189 #define V_028800_STENCILFUNC_NOTEQUAL 0x00000005
1190 #define V_028800_STENCILFUNC_GEQUAL 0x00000006
1191 #define V_028800_STENCILFUNC_ALWAYS 0x00000007
1192 #define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11)
1193 #define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7)
1194 #define C_028800_STENCILFAIL 0xFFFFC7FF
1195 #define V_028800_STENCIL_KEEP 0x00000000
1196 #define V_028800_STENCIL_ZERO 0x00000001
1197 #define V_028800_STENCIL_REPLACE 0x00000002
1198 #define V_028800_STENCIL_INCR 0x00000003
1199 #define V_028800_STENCIL_DECR 0x00000004
1200 #define V_028800_STENCIL_INVERT 0x00000005
1201 #define V_028800_STENCIL_INCR_WRAP 0x00000006
1202 #define V_028800_STENCIL_DECR_WRAP 0x00000007
1203 #define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14)
1204 #define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7)
1205 #define C_028800_STENCILZPASS 0xFFFE3FFF
1206 #define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17)
1207 #define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7)
1208 #define C_028800_STENCILZFAIL 0xFFF1FFFF
1209 #define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20)
1210 #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7)
1211 #define C_028800_STENCILFUNC_BF 0xFF8FFFFF
1212 #define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23)
1213 #define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7)
1214 #define C_028800_STENCILFAIL_BF 0xFC7FFFFF
1215 #define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26)
1216 #define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7)
1217 #define C_028800_STENCILZPASS_BF 0xE3FFFFFF
1218 #define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29)
1219 #define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7)
1220 #define C_028800_STENCILZFAIL_BF 0x1FFFFFFF
1221 #define DB_DEPTH_VIEW 0x28008
1222 #define R_028008_DB_DEPTH_VIEW 0x00028008
1223 #define S_028008_SLICE_START(x) (((x) & 0x7FF) << 0)
1224 #define G_028008_SLICE_START(x) (((x) >> 0) & 0x7FF)
1225 #define C_028008_SLICE_START 0xFFFFF800
1226 #define S_028008_SLICE_MAX(x) (((x) & 0x7FF) << 13)
1227 #define G_028008_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
1228 #define C_028008_SLICE_MAX 0xFF001FFF
1229 #define DB_HTILE_DATA_BASE 0x28014
1230 #define DB_HTILE_SURFACE 0x28abc
1231 #define S_028ABC_HTILE_WIDTH(x) (((x) & 0x1) << 0)
1232 #define G_028ABC_HTILE_WIDTH(x) (((x) >> 0) & 0x1)
1233 #define C_028ABC_HTILE_WIDTH 0xFFFFFFFE
1234 #define S_028ABC_HTILE_HEIGHT(x) (((x) & 0x1) << 1)
1235 #define G_028ABC_HTILE_HEIGHT(x) (((x) >> 1) & 0x1)
1236 #define C_028ABC_HTILE_HEIGHT 0xFFFFFFFD
1237 #define G_028ABC_LINEAR(x) (((x) >> 2) & 0x1)
1238 #define DB_Z_INFO 0x28040
1239 # define Z_ARRAY_MODE(x) ((x) << 4)
1240 # define DB_TILE_SPLIT(x) (((x) & 0x7) << 8)
1241 # define DB_NUM_BANKS(x) (((x) & 0x3) << 12)
1242 # define DB_BANK_WIDTH(x) (((x) & 0x3) << 16)
1243 # define DB_BANK_HEIGHT(x) (((x) & 0x3) << 20)
1244 # define DB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
1245 #define R_028040_DB_Z_INFO 0x028040
1246 #define S_028040_FORMAT(x) (((x) & 0x3) << 0)
1247 #define G_028040_FORMAT(x) (((x) >> 0) & 0x3)
1248 #define C_028040_FORMAT 0xFFFFFFFC
1249 #define V_028040_Z_INVALID 0x00000000
1250 #define V_028040_Z_16 0x00000001
1251 #define V_028040_Z_24 0x00000002
1252 #define V_028040_Z_32_FLOAT 0x00000003
1253 #define S_028040_ARRAY_MODE(x) (((x) & 0xF) << 4)
1254 #define G_028040_ARRAY_MODE(x) (((x) >> 4) & 0xF)
1255 #define C_028040_ARRAY_MODE 0xFFFFFF0F
1256 #define S_028040_READ_SIZE(x) (((x) & 0x1) << 28)
1257 #define G_028040_READ_SIZE(x) (((x) >> 28) & 0x1)
1258 #define C_028040_READ_SIZE 0xEFFFFFFF
1259 #define S_028040_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 29)
1260 #define G_028040_TILE_SURFACE_ENABLE(x) (((x) >> 29) & 0x1)
1261 #define C_028040_TILE_SURFACE_ENABLE 0xDFFFFFFF
1262 #define S_028040_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
1263 #define G_028040_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
1264 #define C_028040_ZRANGE_PRECISION 0x7FFFFFFF
1265 #define S_028040_TILE_SPLIT(x) (((x) & 0x7) << 8)
1266 #define G_028040_TILE_SPLIT(x) (((x) >> 8) & 0x7)
1267 #define S_028040_NUM_BANKS(x) (((x) & 0x3) << 12)
1268 #define G_028040_NUM_BANKS(x) (((x) >> 12) & 0x3)
1269 #define S_028040_BANK_WIDTH(x) (((x) & 0x3) << 16)
1270 #define G_028040_BANK_WIDTH(x) (((x) >> 16) & 0x3)
1271 #define S_028040_BANK_HEIGHT(x) (((x) & 0x3) << 20)
1272 #define G_028040_BANK_HEIGHT(x) (((x) >> 20) & 0x3)
1273 #define S_028040_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 24)
1274 #define G_028040_MACRO_TILE_ASPECT(x) (((x) >> 24) & 0x3)
1275 #define DB_STENCIL_INFO 0x28044
1276 #define R_028044_DB_STENCIL_INFO 0x028044
1277 #define S_028044_FORMAT(x) (((x) & 0x1) << 0)
1278 #define G_028044_FORMAT(x) (((x) >> 0) & 0x1)
1279 #define C_028044_FORMAT 0xFFFFFFFE
1280 #define V_028044_STENCIL_INVALID 0
1281 #define V_028044_STENCIL_8 1
1282 #define G_028044_TILE_SPLIT(x) (((x) >> 8) & 0x7)
1283 #define DB_Z_READ_BASE 0x28048
1284 #define DB_STENCIL_READ_BASE 0x2804c
1285 #define DB_Z_WRITE_BASE 0x28050
1286 #define DB_STENCIL_WRITE_BASE 0x28054
1287 #define DB_DEPTH_SIZE 0x28058
1288 #define R_028058_DB_DEPTH_SIZE 0x028058
1289 #define S_028058_PITCH_TILE_MAX(x) (((x) & 0x7FF) << 0)
1290 #define G_028058_PITCH_TILE_MAX(x) (((x) >> 0) & 0x7FF)
1291 #define C_028058_PITCH_TILE_MAX 0xFFFFF800
1292 #define S_028058_HEIGHT_TILE_MAX(x) (((x) & 0x7FF) << 11)
1293 #define G_028058_HEIGHT_TILE_MAX(x) (((x) >> 11) & 0x7FF)
1294 #define C_028058_HEIGHT_TILE_MAX 0xFFC007FF
1295 #define R_02805C_DB_DEPTH_SLICE 0x02805C
1296 #define S_02805C_SLICE_TILE_MAX(x) (((x) & 0x3FFFFF) << 0)
1297 #define G_02805C_SLICE_TILE_MAX(x) (((x) >> 0) & 0x3FFFFF)
1298 #define C_02805C_SLICE_TILE_MAX 0xFFC00000
1299
1300 #define SQ_PGM_START_PS 0x28840
1301 #define SQ_PGM_START_VS 0x2885c
1302 #define SQ_PGM_START_GS 0x28874
1303 #define SQ_PGM_START_ES 0x2888c
1304 #define SQ_PGM_START_FS 0x288a4
1305 #define SQ_PGM_START_HS 0x288b8
1306 #define SQ_PGM_START_LS 0x288d0
1307
1308 #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8
1309 #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8
1310 #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8
1311 #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08
1312 #define VGT_STRMOUT_BUFFER_SIZE_0 0x28AD0
1313 #define VGT_STRMOUT_BUFFER_SIZE_1 0x28AE0
1314 #define VGT_STRMOUT_BUFFER_SIZE_2 0x28AF0
1315 #define VGT_STRMOUT_BUFFER_SIZE_3 0x28B00
1316 #define VGT_STRMOUT_CONFIG 0x28b94
1317 #define VGT_STRMOUT_BUFFER_CONFIG 0x28b98
1318
1319 #define CB_TARGET_MASK 0x28238
1320 #define CB_SHADER_MASK 0x2823c
1321
1322 #define GDS_ADDR_BASE 0x28720
1323
1324 #define CB_IMMED0_BASE 0x28b9c
1325 #define CB_IMMED1_BASE 0x28ba0
1326 #define CB_IMMED2_BASE 0x28ba4
1327 #define CB_IMMED3_BASE 0x28ba8
1328 #define CB_IMMED4_BASE 0x28bac
1329 #define CB_IMMED5_BASE 0x28bb0
1330 #define CB_IMMED6_BASE 0x28bb4
1331 #define CB_IMMED7_BASE 0x28bb8
1332 #define CB_IMMED8_BASE 0x28bbc
1333 #define CB_IMMED9_BASE 0x28bc0
1334 #define CB_IMMED10_BASE 0x28bc4
1335 #define CB_IMMED11_BASE 0x28bc8
1336
1337 /* all 12 CB blocks have these regs */
1338 #define CB_COLOR0_BASE 0x28c60
1339 #define CB_COLOR0_PITCH 0x28c64
1340 #define CB_COLOR0_SLICE 0x28c68
1341 #define CB_COLOR0_VIEW 0x28c6c
1342 #define R_028C6C_CB_COLOR0_VIEW 0x00028C6C
1343 #define S_028C6C_SLICE_START(x) (((x) & 0x7FF) << 0)
1344 #define G_028C6C_SLICE_START(x) (((x) >> 0) & 0x7FF)
1345 #define C_028C6C_SLICE_START 0xFFFFF800
1346 #define S_028C6C_SLICE_MAX(x) (((x) & 0x7FF) << 13)
1347 #define G_028C6C_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
1348 #define C_028C6C_SLICE_MAX 0xFF001FFF
1349 #define R_028C70_CB_COLOR0_INFO 0x028C70
1350 #define S_028C70_ENDIAN(x) (((x) & 0x3) << 0)
1351 #define G_028C70_ENDIAN(x) (((x) >> 0) & 0x3)
1352 #define C_028C70_ENDIAN 0xFFFFFFFC
1353 #define S_028C70_FORMAT(x) (((x) & 0x3F) << 2)
1354 #define G_028C70_FORMAT(x) (((x) >> 2) & 0x3F)
1355 #define C_028C70_FORMAT 0xFFFFFF03
1356 #define V_028C70_COLOR_INVALID 0x00000000
1357 #define V_028C70_COLOR_8 0x00000001
1358 #define V_028C70_COLOR_4_4 0x00000002
1359 #define V_028C70_COLOR_3_3_2 0x00000003
1360 #define V_028C70_COLOR_16 0x00000005
1361 #define V_028C70_COLOR_16_FLOAT 0x00000006
1362 #define V_028C70_COLOR_8_8 0x00000007
1363 #define V_028C70_COLOR_5_6_5 0x00000008
1364 #define V_028C70_COLOR_6_5_5 0x00000009
1365 #define V_028C70_COLOR_1_5_5_5 0x0000000A
1366 #define V_028C70_COLOR_4_4_4_4 0x0000000B
1367 #define V_028C70_COLOR_5_5_5_1 0x0000000C
1368 #define V_028C70_COLOR_32 0x0000000D
1369 #define V_028C70_COLOR_32_FLOAT 0x0000000E
1370 #define V_028C70_COLOR_16_16 0x0000000F
1371 #define V_028C70_COLOR_16_16_FLOAT 0x00000010
1372 #define V_028C70_COLOR_8_24 0x00000011
1373 #define V_028C70_COLOR_8_24_FLOAT 0x00000012
1374 #define V_028C70_COLOR_24_8 0x00000013
1375 #define V_028C70_COLOR_24_8_FLOAT 0x00000014
1376 #define V_028C70_COLOR_10_11_11 0x00000015
1377 #define V_028C70_COLOR_10_11_11_FLOAT 0x00000016
1378 #define V_028C70_COLOR_11_11_10 0x00000017
1379 #define V_028C70_COLOR_11_11_10_FLOAT 0x00000018
1380 #define V_028C70_COLOR_2_10_10_10 0x00000019
1381 #define V_028C70_COLOR_8_8_8_8 0x0000001A
1382 #define V_028C70_COLOR_10_10_10_2 0x0000001B
1383 #define V_028C70_COLOR_X24_8_32_FLOAT 0x0000001C
1384 #define V_028C70_COLOR_32_32 0x0000001D
1385 #define V_028C70_COLOR_32_32_FLOAT 0x0000001E
1386 #define V_028C70_COLOR_16_16_16_16 0x0000001F
1387 #define V_028C70_COLOR_16_16_16_16_FLOAT 0x00000020
1388 #define V_028C70_COLOR_32_32_32_32 0x00000022
1389 #define V_028C70_COLOR_32_32_32_32_FLOAT 0x00000023
1390 #define V_028C70_COLOR_32_32_32_FLOAT 0x00000030
1391 #define S_028C70_ARRAY_MODE(x) (((x) & 0xF) << 8)
1392 #define G_028C70_ARRAY_MODE(x) (((x) >> 8) & 0xF)
1393 #define C_028C70_ARRAY_MODE 0xFFFFF0FF
1394 #define V_028C70_ARRAY_LINEAR_GENERAL 0x00000000
1395 #define V_028C70_ARRAY_LINEAR_ALIGNED 0x00000001
1396 #define V_028C70_ARRAY_1D_TILED_THIN1 0x00000002
1397 #define V_028C70_ARRAY_2D_TILED_THIN1 0x00000004
1398 #define S_028C70_NUMBER_TYPE(x) (((x) & 0x7) << 12)
1399 #define G_028C70_NUMBER_TYPE(x) (((x) >> 12) & 0x7)
1400 #define C_028C70_NUMBER_TYPE 0xFFFF8FFF
1401 #define V_028C70_NUMBER_UNORM 0x00000000
1402 #define V_028C70_NUMBER_SNORM 0x00000001
1403 #define V_028C70_NUMBER_USCALED 0x00000002
1404 #define V_028C70_NUMBER_SSCALED 0x00000003
1405 #define V_028C70_NUMBER_UINT 0x00000004
1406 #define V_028C70_NUMBER_SINT 0x00000005
1407 #define V_028C70_NUMBER_SRGB 0x00000006
1408 #define V_028C70_NUMBER_FLOAT 0x00000007
1409 #define S_028C70_COMP_SWAP(x) (((x) & 0x3) << 15)
1410 #define G_028C70_COMP_SWAP(x) (((x) >> 15) & 0x3)
1411 #define C_028C70_COMP_SWAP 0xFFFE7FFF
1412 #define V_028C70_SWAP_STD 0x00000000
1413 #define V_028C70_SWAP_ALT 0x00000001
1414 #define V_028C70_SWAP_STD_REV 0x00000002
1415 #define V_028C70_SWAP_ALT_REV 0x00000003
1416 #define S_028C70_FAST_CLEAR(x) (((x) & 0x1) << 17)
1417 #define G_028C70_FAST_CLEAR(x) (((x) >> 17) & 0x1)
1418 #define C_028C70_FAST_CLEAR 0xFFFDFFFF
1419 #define S_028C70_COMPRESSION(x) (((x) & 0x3) << 18)
1420 #define G_028C70_COMPRESSION(x) (((x) >> 18) & 0x3)
1421 #define C_028C70_COMPRESSION 0xFFF3FFFF
1422 #define S_028C70_BLEND_CLAMP(x) (((x) & 0x1) << 19)
1423 #define G_028C70_BLEND_CLAMP(x) (((x) >> 19) & 0x1)
1424 #define C_028C70_BLEND_CLAMP 0xFFF7FFFF
1425 #define S_028C70_BLEND_BYPASS(x) (((x) & 0x1) << 20)
1426 #define G_028C70_BLEND_BYPASS(x) (((x) >> 20) & 0x1)
1427 #define C_028C70_BLEND_BYPASS 0xFFEFFFFF
1428 #define S_028C70_SIMPLE_FLOAT(x) (((x) & 0x1) << 21)
1429 #define G_028C70_SIMPLE_FLOAT(x) (((x) >> 21) & 0x1)
1430 #define C_028C70_SIMPLE_FLOAT 0xFFDFFFFF
1431 #define S_028C70_ROUND_MODE(x) (((x) & 0x1) << 22)
1432 #define G_028C70_ROUND_MODE(x) (((x) >> 22) & 0x1)
1433 #define C_028C70_ROUND_MODE 0xFFBFFFFF
1434 #define S_028C70_TILE_COMPACT(x) (((x) & 0x1) << 23)
1435 #define G_028C70_TILE_COMPACT(x) (((x) >> 23) & 0x1)
1436 #define C_028C70_TILE_COMPACT 0xFF7FFFFF
1437 #define S_028C70_SOURCE_FORMAT(x) (((x) & 0x3) << 24)
1438 #define G_028C70_SOURCE_FORMAT(x) (((x) >> 24) & 0x3)
1439 #define C_028C70_SOURCE_FORMAT 0xFCFFFFFF
1440 #define V_028C70_EXPORT_4C_32BPC 0x0
1441 #define V_028C70_EXPORT_4C_16BPC 0x1
1442 #define V_028C70_EXPORT_2C_32BPC 0x2 /* Do not use */
1443 #define S_028C70_RAT(x) (((x) & 0x1) << 26)
1444 #define G_028C70_RAT(x) (((x) >> 26) & 0x1)
1445 #define C_028C70_RAT 0xFBFFFFFF
1446 #define S_028C70_RESOURCE_TYPE(x) (((x) & 0x7) << 27)
1447 #define G_028C70_RESOURCE_TYPE(x) (((x) >> 27) & 0x7)
1448 #define C_028C70_RESOURCE_TYPE 0xC7FFFFFF
1449
1450 #define CB_COLOR0_INFO 0x28c70
1451 # define CB_FORMAT(x) ((x) << 2)
1452 # define CB_ARRAY_MODE(x) ((x) << 8)
1453 # define ARRAY_LINEAR_GENERAL 0
1454 # define ARRAY_LINEAR_ALIGNED 1
1455 # define ARRAY_1D_TILED_THIN1 2
1456 # define ARRAY_2D_TILED_THIN1 4
1457 # define CB_SOURCE_FORMAT(x) ((x) << 24)
1458 # define CB_SF_EXPORT_FULL 0
1459 # define CB_SF_EXPORT_NORM 1
1460 #define R_028C74_CB_COLOR0_ATTRIB 0x028C74
1461 #define S_028C74_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 4)
1462 #define G_028C74_NON_DISP_TILING_ORDER(x) (((x) >> 4) & 0x1)
1463 #define C_028C74_NON_DISP_TILING_ORDER 0xFFFFFFEF
1464 #define S_028C74_TILE_SPLIT(x) (((x) & 0xf) << 5)
1465 #define G_028C74_TILE_SPLIT(x) (((x) >> 5) & 0xf)
1466 #define S_028C74_NUM_BANKS(x) (((x) & 0x3) << 10)
1467 #define G_028C74_NUM_BANKS(x) (((x) >> 10) & 0x3)
1468 #define S_028C74_BANK_WIDTH(x) (((x) & 0x3) << 13)
1469 #define G_028C74_BANK_WIDTH(x) (((x) >> 13) & 0x3)
1470 #define S_028C74_BANK_HEIGHT(x) (((x) & 0x3) << 16)
1471 #define G_028C74_BANK_HEIGHT(x) (((x) >> 16) & 0x3)
1472 #define S_028C74_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
1473 #define G_028C74_MACRO_TILE_ASPECT(x) (((x) >> 19) & 0x3)
1474 #define CB_COLOR0_ATTRIB 0x28c74
1475 # define CB_TILE_SPLIT(x) (((x) & 0x7) << 5)
1476 # define ADDR_SURF_TILE_SPLIT_64B 0
1477 # define ADDR_SURF_TILE_SPLIT_128B 1
1478 # define ADDR_SURF_TILE_SPLIT_256B 2
1479 # define ADDR_SURF_TILE_SPLIT_512B 3
1480 # define ADDR_SURF_TILE_SPLIT_1KB 4
1481 # define ADDR_SURF_TILE_SPLIT_2KB 5
1482 # define ADDR_SURF_TILE_SPLIT_4KB 6
1483 # define CB_NUM_BANKS(x) (((x) & 0x3) << 10)
1484 # define ADDR_SURF_2_BANK 0
1485 # define ADDR_SURF_4_BANK 1
1486 # define ADDR_SURF_8_BANK 2
1487 # define ADDR_SURF_16_BANK 3
1488 # define CB_BANK_WIDTH(x) (((x) & 0x3) << 13)
1489 # define ADDR_SURF_BANK_WIDTH_1 0
1490 # define ADDR_SURF_BANK_WIDTH_2 1
1491 # define ADDR_SURF_BANK_WIDTH_4 2
1492 # define ADDR_SURF_BANK_WIDTH_8 3
1493 # define CB_BANK_HEIGHT(x) (((x) & 0x3) << 16)
1494 # define ADDR_SURF_BANK_HEIGHT_1 0
1495 # define ADDR_SURF_BANK_HEIGHT_2 1
1496 # define ADDR_SURF_BANK_HEIGHT_4 2
1497 # define ADDR_SURF_BANK_HEIGHT_8 3
1498 # define CB_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 19)
1499 #define CB_COLOR0_DIM 0x28c78
1500 /* only CB0-7 blocks have these regs */
1501 #define CB_COLOR0_CMASK 0x28c7c
1502 #define CB_COLOR0_CMASK_SLICE 0x28c80
1503 #define CB_COLOR0_FMASK 0x28c84
1504 #define CB_COLOR0_FMASK_SLICE 0x28c88
1505 #define CB_COLOR0_CLEAR_WORD0 0x28c8c
1506 #define CB_COLOR0_CLEAR_WORD1 0x28c90
1507 #define CB_COLOR0_CLEAR_WORD2 0x28c94
1508 #define CB_COLOR0_CLEAR_WORD3 0x28c98
1509
1510 #define CB_COLOR1_BASE 0x28c9c
1511 #define CB_COLOR2_BASE 0x28cd8
1512 #define CB_COLOR3_BASE 0x28d14
1513 #define CB_COLOR4_BASE 0x28d50
1514 #define CB_COLOR5_BASE 0x28d8c
1515 #define CB_COLOR6_BASE 0x28dc8
1516 #define CB_COLOR7_BASE 0x28e04
1517 #define CB_COLOR8_BASE 0x28e40
1518 #define CB_COLOR9_BASE 0x28e5c
1519 #define CB_COLOR10_BASE 0x28e78
1520 #define CB_COLOR11_BASE 0x28e94
1521
1522 #define CB_COLOR1_PITCH 0x28ca0
1523 #define CB_COLOR2_PITCH 0x28cdc
1524 #define CB_COLOR3_PITCH 0x28d18
1525 #define CB_COLOR4_PITCH 0x28d54
1526 #define CB_COLOR5_PITCH 0x28d90
1527 #define CB_COLOR6_PITCH 0x28dcc
1528 #define CB_COLOR7_PITCH 0x28e08
1529 #define CB_COLOR8_PITCH 0x28e44
1530 #define CB_COLOR9_PITCH 0x28e60
1531 #define CB_COLOR10_PITCH 0x28e7c
1532 #define CB_COLOR11_PITCH 0x28e98
1533
1534 #define CB_COLOR1_SLICE 0x28ca4
1535 #define CB_COLOR2_SLICE 0x28ce0
1536 #define CB_COLOR3_SLICE 0x28d1c
1537 #define CB_COLOR4_SLICE 0x28d58
1538 #define CB_COLOR5_SLICE 0x28d94
1539 #define CB_COLOR6_SLICE 0x28dd0
1540 #define CB_COLOR7_SLICE 0x28e0c
1541 #define CB_COLOR8_SLICE 0x28e48
1542 #define CB_COLOR9_SLICE 0x28e64
1543 #define CB_COLOR10_SLICE 0x28e80
1544 #define CB_COLOR11_SLICE 0x28e9c
1545
1546 #define CB_COLOR1_VIEW 0x28ca8
1547 #define CB_COLOR2_VIEW 0x28ce4
1548 #define CB_COLOR3_VIEW 0x28d20
1549 #define CB_COLOR4_VIEW 0x28d5c
1550 #define CB_COLOR5_VIEW 0x28d98
1551 #define CB_COLOR6_VIEW 0x28dd4
1552 #define CB_COLOR7_VIEW 0x28e10
1553 #define CB_COLOR8_VIEW 0x28e4c
1554 #define CB_COLOR9_VIEW 0x28e68
1555 #define CB_COLOR10_VIEW 0x28e84
1556 #define CB_COLOR11_VIEW 0x28ea0
1557
1558 #define CB_COLOR1_INFO 0x28cac
1559 #define CB_COLOR2_INFO 0x28ce8
1560 #define CB_COLOR3_INFO 0x28d24
1561 #define CB_COLOR4_INFO 0x28d60
1562 #define CB_COLOR5_INFO 0x28d9c
1563 #define CB_COLOR6_INFO 0x28dd8
1564 #define CB_COLOR7_INFO 0x28e14
1565 #define CB_COLOR8_INFO 0x28e50
1566 #define CB_COLOR9_INFO 0x28e6c
1567 #define CB_COLOR10_INFO 0x28e88
1568 #define CB_COLOR11_INFO 0x28ea4
1569
1570 #define CB_COLOR1_ATTRIB 0x28cb0
1571 #define CB_COLOR2_ATTRIB 0x28cec
1572 #define CB_COLOR3_ATTRIB 0x28d28
1573 #define CB_COLOR4_ATTRIB 0x28d64
1574 #define CB_COLOR5_ATTRIB 0x28da0
1575 #define CB_COLOR6_ATTRIB 0x28ddc
1576 #define CB_COLOR7_ATTRIB 0x28e18
1577 #define CB_COLOR8_ATTRIB 0x28e54
1578 #define CB_COLOR9_ATTRIB 0x28e70
1579 #define CB_COLOR10_ATTRIB 0x28e8c
1580 #define CB_COLOR11_ATTRIB 0x28ea8
1581
1582 #define CB_COLOR1_DIM 0x28cb4
1583 #define CB_COLOR2_DIM 0x28cf0
1584 #define CB_COLOR3_DIM 0x28d2c
1585 #define CB_COLOR4_DIM 0x28d68
1586 #define CB_COLOR5_DIM 0x28da4
1587 #define CB_COLOR6_DIM 0x28de0
1588 #define CB_COLOR7_DIM 0x28e1c
1589 #define CB_COLOR8_DIM 0x28e58
1590 #define CB_COLOR9_DIM 0x28e74
1591 #define CB_COLOR10_DIM 0x28e90
1592 #define CB_COLOR11_DIM 0x28eac
1593
1594 #define CB_COLOR1_CMASK 0x28cb8
1595 #define CB_COLOR2_CMASK 0x28cf4
1596 #define CB_COLOR3_CMASK 0x28d30
1597 #define CB_COLOR4_CMASK 0x28d6c
1598 #define CB_COLOR5_CMASK 0x28da8
1599 #define CB_COLOR6_CMASK 0x28de4
1600 #define CB_COLOR7_CMASK 0x28e20
1601
1602 #define CB_COLOR1_CMASK_SLICE 0x28cbc
1603 #define CB_COLOR2_CMASK_SLICE 0x28cf8
1604 #define CB_COLOR3_CMASK_SLICE 0x28d34
1605 #define CB_COLOR4_CMASK_SLICE 0x28d70
1606 #define CB_COLOR5_CMASK_SLICE 0x28dac
1607 #define CB_COLOR6_CMASK_SLICE 0x28de8
1608 #define CB_COLOR7_CMASK_SLICE 0x28e24
1609
1610 #define CB_COLOR1_FMASK 0x28cc0
1611 #define CB_COLOR2_FMASK 0x28cfc
1612 #define CB_COLOR3_FMASK 0x28d38
1613 #define CB_COLOR4_FMASK 0x28d74
1614 #define CB_COLOR5_FMASK 0x28db0
1615 #define CB_COLOR6_FMASK 0x28dec
1616 #define CB_COLOR7_FMASK 0x28e28
1617
1618 #define CB_COLOR1_FMASK_SLICE 0x28cc4
1619 #define CB_COLOR2_FMASK_SLICE 0x28d00
1620 #define CB_COLOR3_FMASK_SLICE 0x28d3c
1621 #define CB_COLOR4_FMASK_SLICE 0x28d78
1622 #define CB_COLOR5_FMASK_SLICE 0x28db4
1623 #define CB_COLOR6_FMASK_SLICE 0x28df0
1624 #define CB_COLOR7_FMASK_SLICE 0x28e2c
1625
1626 #define CB_COLOR1_CLEAR_WORD0 0x28cc8
1627 #define CB_COLOR2_CLEAR_WORD0 0x28d04
1628 #define CB_COLOR3_CLEAR_WORD0 0x28d40
1629 #define CB_COLOR4_CLEAR_WORD0 0x28d7c
1630 #define CB_COLOR5_CLEAR_WORD0 0x28db8
1631 #define CB_COLOR6_CLEAR_WORD0 0x28df4
1632 #define CB_COLOR7_CLEAR_WORD0 0x28e30
1633
1634 #define CB_COLOR1_CLEAR_WORD1 0x28ccc
1635 #define CB_COLOR2_CLEAR_WORD1 0x28d08
1636 #define CB_COLOR3_CLEAR_WORD1 0x28d44
1637 #define CB_COLOR4_CLEAR_WORD1 0x28d80
1638 #define CB_COLOR5_CLEAR_WORD1 0x28dbc
1639 #define CB_COLOR6_CLEAR_WORD1 0x28df8
1640 #define CB_COLOR7_CLEAR_WORD1 0x28e34
1641
1642 #define CB_COLOR1_CLEAR_WORD2 0x28cd0
1643 #define CB_COLOR2_CLEAR_WORD2 0x28d0c
1644 #define CB_COLOR3_CLEAR_WORD2 0x28d48
1645 #define CB_COLOR4_CLEAR_WORD2 0x28d84
1646 #define CB_COLOR5_CLEAR_WORD2 0x28dc0
1647 #define CB_COLOR6_CLEAR_WORD2 0x28dfc
1648 #define CB_COLOR7_CLEAR_WORD2 0x28e38
1649
1650 #define CB_COLOR1_CLEAR_WORD3 0x28cd4
1651 #define CB_COLOR2_CLEAR_WORD3 0x28d10
1652 #define CB_COLOR3_CLEAR_WORD3 0x28d4c
1653 #define CB_COLOR4_CLEAR_WORD3 0x28d88
1654 #define CB_COLOR5_CLEAR_WORD3 0x28dc4
1655 #define CB_COLOR6_CLEAR_WORD3 0x28e00
1656 #define CB_COLOR7_CLEAR_WORD3 0x28e3c
1657
1658 #define SQ_TEX_RESOURCE_WORD0_0 0x30000
1659 # define TEX_DIM(x) ((x) << 0)
1660 # define SQ_TEX_DIM_1D 0
1661 # define SQ_TEX_DIM_2D 1
1662 # define SQ_TEX_DIM_3D 2
1663 # define SQ_TEX_DIM_CUBEMAP 3
1664 # define SQ_TEX_DIM_1D_ARRAY 4
1665 # define SQ_TEX_DIM_2D_ARRAY 5
1666 # define SQ_TEX_DIM_2D_MSAA 6
1667 # define SQ_TEX_DIM_2D_ARRAY_MSAA 7
1668 #define SQ_TEX_RESOURCE_WORD1_0 0x30004
1669 # define TEX_ARRAY_MODE(x) ((x) << 28)
1670 #define SQ_TEX_RESOURCE_WORD2_0 0x30008
1671 #define SQ_TEX_RESOURCE_WORD3_0 0x3000C
1672 #define SQ_TEX_RESOURCE_WORD4_0 0x30010
1673 # define TEX_DST_SEL_X(x) ((x) << 16)
1674 # define TEX_DST_SEL_Y(x) ((x) << 19)
1675 # define TEX_DST_SEL_Z(x) ((x) << 22)
1676 # define TEX_DST_SEL_W(x) ((x) << 25)
1677 # define SQ_SEL_X 0
1678 # define SQ_SEL_Y 1
1679 # define SQ_SEL_Z 2
1680 # define SQ_SEL_W 3
1681 # define SQ_SEL_0 4
1682 # define SQ_SEL_1 5
1683 #define SQ_TEX_RESOURCE_WORD5_0 0x30014
1684 #define SQ_TEX_RESOURCE_WORD6_0 0x30018
1685 # define TEX_TILE_SPLIT(x) (((x) & 0x7) << 29)
1686 #define SQ_TEX_RESOURCE_WORD7_0 0x3001c
1687 # define MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
1688 # define TEX_BANK_WIDTH(x) (((x) & 0x3) << 8)
1689 # define TEX_BANK_HEIGHT(x) (((x) & 0x3) << 10)
1690 # define TEX_NUM_BANKS(x) (((x) & 0x3) << 16)
1691 #define R_030000_SQ_TEX_RESOURCE_WORD0_0 0x030000
1692 #define S_030000_DIM(x) (((x) & 0x7) << 0)
1693 #define G_030000_DIM(x) (((x) >> 0) & 0x7)
1694 #define C_030000_DIM 0xFFFFFFF8
1695 #define V_030000_SQ_TEX_DIM_1D 0x00000000
1696 #define V_030000_SQ_TEX_DIM_2D 0x00000001
1697 #define V_030000_SQ_TEX_DIM_3D 0x00000002
1698 #define V_030000_SQ_TEX_DIM_CUBEMAP 0x00000003
1699 #define V_030000_SQ_TEX_DIM_1D_ARRAY 0x00000004
1700 #define V_030000_SQ_TEX_DIM_2D_ARRAY 0x00000005
1701 #define V_030000_SQ_TEX_DIM_2D_MSAA 0x00000006
1702 #define V_030000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007
1703 #define S_030000_NON_DISP_TILING_ORDER(x) (((x) & 0x1) << 5)
1704 #define G_030000_NON_DISP_TILING_ORDER(x) (((x) >> 5) & 0x1)
1705 #define C_030000_NON_DISP_TILING_ORDER 0xFFFFFFDF
1706 #define S_030000_PITCH(x) (((x) & 0xFFF) << 6)
1707 #define G_030000_PITCH(x) (((x) >> 6) & 0xFFF)
1708 #define C_030000_PITCH 0xFFFC003F
1709 #define S_030000_TEX_WIDTH(x) (((x) & 0x3FFF) << 18)
1710 #define G_030000_TEX_WIDTH(x) (((x) >> 18) & 0x3FFF)
1711 #define C_030000_TEX_WIDTH 0x0003FFFF
1712 #define R_030004_SQ_TEX_RESOURCE_WORD1_0 0x030004
1713 #define S_030004_TEX_HEIGHT(x) (((x) & 0x3FFF) << 0)
1714 #define G_030004_TEX_HEIGHT(x) (((x) >> 0) & 0x3FFF)
1715 #define C_030004_TEX_HEIGHT 0xFFFFC000
1716 #define S_030004_TEX_DEPTH(x) (((x) & 0x1FFF) << 14)
1717 #define G_030004_TEX_DEPTH(x) (((x) >> 14) & 0x1FFF)
1718 #define C_030004_TEX_DEPTH 0xF8003FFF
1719 #define S_030004_ARRAY_MODE(x) (((x) & 0xF) << 28)
1720 #define G_030004_ARRAY_MODE(x) (((x) >> 28) & 0xF)
1721 #define C_030004_ARRAY_MODE 0x0FFFFFFF
1722 #define R_030008_SQ_TEX_RESOURCE_WORD2_0 0x030008
1723 #define S_030008_BASE_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
1724 #define G_030008_BASE_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
1725 #define C_030008_BASE_ADDRESS 0x00000000
1726 #define R_03000C_SQ_TEX_RESOURCE_WORD3_0 0x03000C
1727 #define S_03000C_MIP_ADDRESS(x) (((x) & 0xFFFFFFFF) << 0)
1728 #define G_03000C_MIP_ADDRESS(x) (((x) >> 0) & 0xFFFFFFFF)
1729 #define C_03000C_MIP_ADDRESS 0x00000000
1730 #define R_030010_SQ_TEX_RESOURCE_WORD4_0 0x030010
1731 #define S_030010_FORMAT_COMP_X(x) (((x) & 0x3) << 0)
1732 #define G_030010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3)
1733 #define C_030010_FORMAT_COMP_X 0xFFFFFFFC
1734 #define V_030010_SQ_FORMAT_COMP_UNSIGNED 0x00000000
1735 #define V_030010_SQ_FORMAT_COMP_SIGNED 0x00000001
1736 #define V_030010_SQ_FORMAT_COMP_UNSIGNED_BIASED 0x00000002
1737 #define S_030010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2)
1738 #define G_030010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3)
1739 #define C_030010_FORMAT_COMP_Y 0xFFFFFFF3
1740 #define S_030010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4)
1741 #define G_030010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3)
1742 #define C_030010_FORMAT_COMP_Z 0xFFFFFFCF
1743 #define S_030010_FORMAT_COMP_W(x) (((x) & 0x3) << 6)
1744 #define G_030010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3)
1745 #define C_030010_FORMAT_COMP_W 0xFFFFFF3F
1746 #define S_030010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8)
1747 #define G_030010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3)
1748 #define C_030010_NUM_FORMAT_ALL 0xFFFFFCFF
1749 #define V_030010_SQ_NUM_FORMAT_NORM 0x00000000
1750 #define V_030010_SQ_NUM_FORMAT_INT 0x00000001
1751 #define V_030010_SQ_NUM_FORMAT_SCALED 0x00000002
1752 #define S_030010_SRF_MODE_ALL(x) (((x) & 0x1) << 10)
1753 #define G_030010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1)
1754 #define C_030010_SRF_MODE_ALL 0xFFFFFBFF
1755 #define V_030010_SRF_MODE_ZERO_CLAMP_MINUS_ONE 0x00000000
1756 #define V_030010_SRF_MODE_NO_ZERO 0x00000001
1757 #define S_030010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11)
1758 #define G_030010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1)
1759 #define C_030010_FORCE_DEGAMMA 0xFFFFF7FF
1760 #define S_030010_ENDIAN_SWAP(x) (((x) & 0x3) << 12)
1761 #define G_030010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3)
1762 #define C_030010_ENDIAN_SWAP 0xFFFFCFFF
1763 #define S_030010_DST_SEL_X(x) (((x) & 0x7) << 16)
1764 #define G_030010_DST_SEL_X(x) (((x) >> 16) & 0x7)
1765 #define C_030010_DST_SEL_X 0xFFF8FFFF
1766 #define V_030010_SQ_SEL_X 0x00000000
1767 #define V_030010_SQ_SEL_Y 0x00000001
1768 #define V_030010_SQ_SEL_Z 0x00000002
1769 #define V_030010_SQ_SEL_W 0x00000003
1770 #define V_030010_SQ_SEL_0 0x00000004
1771 #define V_030010_SQ_SEL_1 0x00000005
1772 #define S_030010_DST_SEL_Y(x) (((x) & 0x7) << 19)
1773 #define G_030010_DST_SEL_Y(x) (((x) >> 19) & 0x7)
1774 #define C_030010_DST_SEL_Y 0xFFC7FFFF
1775 #define S_030010_DST_SEL_Z(x) (((x) & 0x7) << 22)
1776 #define G_030010_DST_SEL_Z(x) (((x) >> 22) & 0x7)
1777 #define C_030010_DST_SEL_Z 0xFE3FFFFF
1778 #define S_030010_DST_SEL_W(x) (((x) & 0x7) << 25)
1779 #define G_030010_DST_SEL_W(x) (((x) >> 25) & 0x7)
1780 #define C_030010_DST_SEL_W 0xF1FFFFFF
1781 #define S_030010_BASE_LEVEL(x) (((x) & 0xF) << 28)
1782 #define G_030010_BASE_LEVEL(x) (((x) >> 28) & 0xF)
1783 #define C_030010_BASE_LEVEL 0x0FFFFFFF
1784 #define R_030014_SQ_TEX_RESOURCE_WORD5_0 0x030014
1785 #define S_030014_LAST_LEVEL(x) (((x) & 0xF) << 0)
1786 #define G_030014_LAST_LEVEL(x) (((x) >> 0) & 0xF)
1787 #define C_030014_LAST_LEVEL 0xFFFFFFF0
1788 #define S_030014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4)
1789 #define G_030014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF)
1790 #define C_030014_BASE_ARRAY 0xFFFE000F
1791 #define S_030014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17)
1792 #define G_030014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF)
1793 #define C_030014_LAST_ARRAY 0xC001FFFF
1794 #define R_030018_SQ_TEX_RESOURCE_WORD6_0 0x030018
1795 #define S_030018_MAX_ANISO(x) (((x) & 0x7) << 0)
1796 #define G_030018_MAX_ANISO(x) (((x) >> 0) & 0x7)
1797 #define C_030018_MAX_ANISO 0xFFFFFFF8
1798 #define S_030018_PERF_MODULATION(x) (((x) & 0x7) << 3)
1799 #define G_030018_PERF_MODULATION(x) (((x) >> 3) & 0x7)
1800 #define C_030018_PERF_MODULATION 0xFFFFFFC7
1801 #define S_030018_INTERLACED(x) (((x) & 0x1) << 6)
1802 #define G_030018_INTERLACED(x) (((x) >> 6) & 0x1)
1803 #define C_030018_INTERLACED 0xFFFFFFBF
1804 #define S_030018_TILE_SPLIT(x) (((x) & 0x7) << 29)
1805 #define G_030018_TILE_SPLIT(x) (((x) >> 29) & 0x7)
1806 #define R_03001C_SQ_TEX_RESOURCE_WORD7_0 0x03001C
1807 #define S_03001C_MACRO_TILE_ASPECT(x) (((x) & 0x3) << 6)
1808 #define G_03001C_MACRO_TILE_ASPECT(x) (((x) >> 6) & 0x3)
1809 #define S_03001C_BANK_WIDTH(x) (((x) & 0x3) << 8)
1810 #define G_03001C_BANK_WIDTH(x) (((x) >> 8) & 0x3)
1811 #define S_03001C_BANK_HEIGHT(x) (((x) & 0x3) << 10)
1812 #define G_03001C_BANK_HEIGHT(x) (((x) >> 10) & 0x3)
1813 #define S_03001C_NUM_BANKS(x) (((x) & 0x3) << 16)
1814 #define G_03001C_NUM_BANKS(x) (((x) >> 16) & 0x3)
1815 #define S_03001C_TYPE(x) (((x) & 0x3) << 30)
1816 #define G_03001C_TYPE(x) (((x) >> 30) & 0x3)
1817 #define C_03001C_TYPE 0x3FFFFFFF
1818 #define V_03001C_SQ_TEX_VTX_INVALID_TEXTURE 0x00000000
1819 #define V_03001C_SQ_TEX_VTX_INVALID_BUFFER 0x00000001
1820 #define V_03001C_SQ_TEX_VTX_VALID_TEXTURE 0x00000002
1821 #define V_03001C_SQ_TEX_VTX_VALID_BUFFER 0x00000003
1822 #define S_03001C_DATA_FORMAT(x) (((x) & 0x3F) << 0)
1823 #define G_03001C_DATA_FORMAT(x) (((x) >> 0) & 0x3F)
1824 #define C_03001C_DATA_FORMAT 0xFFFFFFC0
1825
1826 #define SQ_VTX_CONSTANT_WORD0_0 0x30000
1827 #define SQ_VTX_CONSTANT_WORD1_0 0x30004
1828 #define SQ_VTX_CONSTANT_WORD2_0 0x30008
1829 # define SQ_VTXC_BASE_ADDR_HI(x) ((x) << 0)
1830 # define SQ_VTXC_STRIDE(x) ((x) << 8)
1831 # define SQ_VTXC_ENDIAN_SWAP(x) ((x) << 30)
1832 # define SQ_ENDIAN_NONE 0
1833 # define SQ_ENDIAN_8IN16 1
1834 # define SQ_ENDIAN_8IN32 2
1835 #define SQ_VTX_CONSTANT_WORD3_0 0x3000C
1836 # define SQ_VTCX_SEL_X(x) ((x) << 3)
1837 # define SQ_VTCX_SEL_Y(x) ((x) << 6)
1838 # define SQ_VTCX_SEL_Z(x) ((x) << 9)
1839 # define SQ_VTCX_SEL_W(x) ((x) << 12)
1840 #define SQ_VTX_CONSTANT_WORD4_0 0x30010
1841 #define SQ_VTX_CONSTANT_WORD5_0 0x30014
1842 #define SQ_VTX_CONSTANT_WORD6_0 0x30018
1843 #define SQ_VTX_CONSTANT_WORD7_0 0x3001c
1844
1845 #define TD_PS_BORDER_COLOR_INDEX 0xA400
1846 #define TD_PS_BORDER_COLOR_RED 0xA404
1847 #define TD_PS_BORDER_COLOR_GREEN 0xA408
1848 #define TD_PS_BORDER_COLOR_BLUE 0xA40C
1849 #define TD_PS_BORDER_COLOR_ALPHA 0xA410
1850 #define TD_VS_BORDER_COLOR_INDEX 0xA414
1851 #define TD_VS_BORDER_COLOR_RED 0xA418
1852 #define TD_VS_BORDER_COLOR_GREEN 0xA41C
1853 #define TD_VS_BORDER_COLOR_BLUE 0xA420
1854 #define TD_VS_BORDER_COLOR_ALPHA 0xA424
1855 #define TD_GS_BORDER_COLOR_INDEX 0xA428
1856 #define TD_GS_BORDER_COLOR_RED 0xA42C
1857 #define TD_GS_BORDER_COLOR_GREEN 0xA430
1858 #define TD_GS_BORDER_COLOR_BLUE 0xA434
1859 #define TD_GS_BORDER_COLOR_ALPHA 0xA438
1860 #define TD_HS_BORDER_COLOR_INDEX 0xA43C
1861 #define TD_HS_BORDER_COLOR_RED 0xA440
1862 #define TD_HS_BORDER_COLOR_GREEN 0xA444
1863 #define TD_HS_BORDER_COLOR_BLUE 0xA448
1864 #define TD_HS_BORDER_COLOR_ALPHA 0xA44C
1865 #define TD_LS_BORDER_COLOR_INDEX 0xA450
1866 #define TD_LS_BORDER_COLOR_RED 0xA454
1867 #define TD_LS_BORDER_COLOR_GREEN 0xA458
1868 #define TD_LS_BORDER_COLOR_BLUE 0xA45C
1869 #define TD_LS_BORDER_COLOR_ALPHA 0xA460
1870 #define TD_CS_BORDER_COLOR_INDEX 0xA464
1871 #define TD_CS_BORDER_COLOR_RED 0xA468
1872 #define TD_CS_BORDER_COLOR_GREEN 0xA46C
1873 #define TD_CS_BORDER_COLOR_BLUE 0xA470
1874 #define TD_CS_BORDER_COLOR_ALPHA 0xA474
1875
1876 /* cayman 3D regs */
1877 #define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B4
1878 #define CAYMAN_SQ_EX_ALLOC_TABLE_SLOTS 0x8E48
1879 #define CAYMAN_DB_EQAA 0x28804
1880 #define CAYMAN_DB_DEPTH_INFO 0x2803C
1881 #define CAYMAN_PA_SC_AA_CONFIG 0x28BE0
1882 #define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 0
1883 #define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x7
1884 #define CAYMAN_SX_SCATTER_EXPORT_BASE 0x28358
1885 /* cayman packet3 addition */
1886 #define CAYMAN_PACKET3_DEALLOC_STATE 0x14
1887
1888 #endif