]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - drivers/infiniband/hw/hfi1/chip.h
IB/hfi1: Move driver out of staging
[mirror_ubuntu-artful-kernel.git] / drivers / infiniband / hw / hfi1 / chip.h
1 #ifndef _CHIP_H
2 #define _CHIP_H
3 /*
4 * Copyright(c) 2015, 2016 Intel Corporation.
5 *
6 * This file is provided under a dual BSD/GPLv2 license. When using or
7 * redistributing this file, you may do so under either license.
8 *
9 * GPL LICENSE SUMMARY
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * BSD LICENSE
21 *
22 * Redistribution and use in source and binary forms, with or without
23 * modification, are permitted provided that the following conditions
24 * are met:
25 *
26 * - Redistributions of source code must retain the above copyright
27 * notice, this list of conditions and the following disclaimer.
28 * - Redistributions in binary form must reproduce the above copyright
29 * notice, this list of conditions and the following disclaimer in
30 * the documentation and/or other materials provided with the
31 * distribution.
32 * - Neither the name of Intel Corporation nor the names of its
33 * contributors may be used to endorse or promote products derived
34 * from this software without specific prior written permission.
35 *
36 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
37 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
38 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
39 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
40 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
41 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
42 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
43 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
44 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
45 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
46 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
47 *
48 */
49
50 /*
51 * This file contains all of the defines that is specific to the HFI chip
52 */
53
54 /* sizes */
55 #define CCE_NUM_MSIX_VECTORS 256
56 #define CCE_NUM_INT_CSRS 12
57 #define CCE_NUM_INT_MAP_CSRS 96
58 #define NUM_INTERRUPT_SOURCES 768
59 #define RXE_NUM_CONTEXTS 160
60 #define RXE_PER_CONTEXT_SIZE 0x1000 /* 4k */
61 #define RXE_NUM_TID_FLOWS 32
62 #define RXE_NUM_DATA_VL 8
63 #define TXE_NUM_CONTEXTS 160
64 #define TXE_NUM_SDMA_ENGINES 16
65 #define NUM_CONTEXTS_PER_SET 8
66 #define VL_ARB_HIGH_PRIO_TABLE_SIZE 16
67 #define VL_ARB_LOW_PRIO_TABLE_SIZE 16
68 #define VL_ARB_TABLE_SIZE 16
69 #define TXE_NUM_32_BIT_COUNTER 7
70 #define TXE_NUM_64_BIT_COUNTER 30
71 #define TXE_NUM_DATA_VL 8
72 #define TXE_PIO_SIZE (32 * 0x100000) /* 32 MB */
73 #define PIO_BLOCK_SIZE 64 /* bytes */
74 #define SDMA_BLOCK_SIZE 64 /* bytes */
75 #define RCV_BUF_BLOCK_SIZE 64 /* bytes */
76 #define PIO_CMASK 0x7ff /* counter mask for free and fill counters */
77 #define MAX_EAGER_ENTRIES 2048 /* max receive eager entries */
78 #define MAX_TID_PAIR_ENTRIES 1024 /* max receive expected pairs */
79 /*
80 * Virtual? Allocation Unit, defined as AU = 8*2^vAU, 64 bytes, AU is fixed
81 * at 64 bytes for all generation one devices
82 */
83 #define CM_VAU 3
84 /* HFI link credit count, AKA receive buffer depth (RBUF_DEPTH) */
85 #define CM_GLOBAL_CREDITS 0x940
86 /* Number of PKey entries in the HW */
87 #define MAX_PKEY_VALUES 16
88
89 #include "chip_registers.h"
90
91 #define RXE_PER_CONTEXT_USER (RXE + RXE_PER_CONTEXT_OFFSET)
92 #define TXE_PIO_SEND (TXE + TXE_PIO_SEND_OFFSET)
93
94 /* PBC flags */
95 #define PBC_INTR BIT_ULL(31)
96 #define PBC_DC_INFO_SHIFT (30)
97 #define PBC_DC_INFO BIT_ULL(PBC_DC_INFO_SHIFT)
98 #define PBC_TEST_EBP BIT_ULL(29)
99 #define PBC_PACKET_BYPASS BIT_ULL(28)
100 #define PBC_CREDIT_RETURN BIT_ULL(25)
101 #define PBC_INSERT_BYPASS_ICRC BIT_ULL(24)
102 #define PBC_TEST_BAD_ICRC BIT_ULL(23)
103 #define PBC_FECN BIT_ULL(22)
104
105 /* PbcInsertHcrc field settings */
106 #define PBC_IHCRC_LKDETH 0x0 /* insert @ local KDETH offset */
107 #define PBC_IHCRC_GKDETH 0x1 /* insert @ global KDETH offset */
108 #define PBC_IHCRC_NONE 0x2 /* no HCRC inserted */
109
110 /* PBC fields */
111 #define PBC_STATIC_RATE_CONTROL_COUNT_SHIFT 32
112 #define PBC_STATIC_RATE_CONTROL_COUNT_MASK 0xffffull
113 #define PBC_STATIC_RATE_CONTROL_COUNT_SMASK \
114 (PBC_STATIC_RATE_CONTROL_COUNT_MASK << \
115 PBC_STATIC_RATE_CONTROL_COUNT_SHIFT)
116
117 #define PBC_INSERT_HCRC_SHIFT 26
118 #define PBC_INSERT_HCRC_MASK 0x3ull
119 #define PBC_INSERT_HCRC_SMASK \
120 (PBC_INSERT_HCRC_MASK << PBC_INSERT_HCRC_SHIFT)
121
122 #define PBC_VL_SHIFT 12
123 #define PBC_VL_MASK 0xfull
124 #define PBC_VL_SMASK (PBC_VL_MASK << PBC_VL_SHIFT)
125
126 #define PBC_LENGTH_DWS_SHIFT 0
127 #define PBC_LENGTH_DWS_MASK 0xfffull
128 #define PBC_LENGTH_DWS_SMASK \
129 (PBC_LENGTH_DWS_MASK << PBC_LENGTH_DWS_SHIFT)
130
131 /* Credit Return Fields */
132 #define CR_COUNTER_SHIFT 0
133 #define CR_COUNTER_MASK 0x7ffull
134 #define CR_COUNTER_SMASK (CR_COUNTER_MASK << CR_COUNTER_SHIFT)
135
136 #define CR_STATUS_SHIFT 11
137 #define CR_STATUS_MASK 0x1ull
138 #define CR_STATUS_SMASK (CR_STATUS_MASK << CR_STATUS_SHIFT)
139
140 #define CR_CREDIT_RETURN_DUE_TO_PBC_SHIFT 12
141 #define CR_CREDIT_RETURN_DUE_TO_PBC_MASK 0x1ull
142 #define CR_CREDIT_RETURN_DUE_TO_PBC_SMASK \
143 (CR_CREDIT_RETURN_DUE_TO_PBC_MASK << \
144 CR_CREDIT_RETURN_DUE_TO_PBC_SHIFT)
145
146 #define CR_CREDIT_RETURN_DUE_TO_THRESHOLD_SHIFT 13
147 #define CR_CREDIT_RETURN_DUE_TO_THRESHOLD_MASK 0x1ull
148 #define CR_CREDIT_RETURN_DUE_TO_THRESHOLD_SMASK \
149 (CR_CREDIT_RETURN_DUE_TO_THRESHOLD_MASK << \
150 CR_CREDIT_RETURN_DUE_TO_THRESHOLD_SHIFT)
151
152 #define CR_CREDIT_RETURN_DUE_TO_ERR_SHIFT 14
153 #define CR_CREDIT_RETURN_DUE_TO_ERR_MASK 0x1ull
154 #define CR_CREDIT_RETURN_DUE_TO_ERR_SMASK \
155 (CR_CREDIT_RETURN_DUE_TO_ERR_MASK << \
156 CR_CREDIT_RETURN_DUE_TO_ERR_SHIFT)
157
158 #define CR_CREDIT_RETURN_DUE_TO_FORCE_SHIFT 15
159 #define CR_CREDIT_RETURN_DUE_TO_FORCE_MASK 0x1ull
160 #define CR_CREDIT_RETURN_DUE_TO_FORCE_SMASK \
161 (CR_CREDIT_RETURN_DUE_TO_FORCE_MASK << \
162 CR_CREDIT_RETURN_DUE_TO_FORCE_SHIFT)
163
164 /* interrupt source numbers */
165 #define IS_GENERAL_ERR_START 0
166 #define IS_SDMAENG_ERR_START 16
167 #define IS_SENDCTXT_ERR_START 32
168 #define IS_SDMA_START 192 /* includes SDmaProgress,SDmaIdle */
169 #define IS_VARIOUS_START 240
170 #define IS_DC_START 248
171 #define IS_RCVAVAIL_START 256
172 #define IS_RCVURGENT_START 416
173 #define IS_SENDCREDIT_START 576
174 #define IS_RESERVED_START 736
175 #define IS_MAX_SOURCES 768
176
177 /* derived interrupt source values */
178 #define IS_GENERAL_ERR_END IS_SDMAENG_ERR_START
179 #define IS_SDMAENG_ERR_END IS_SENDCTXT_ERR_START
180 #define IS_SENDCTXT_ERR_END IS_SDMA_START
181 #define IS_SDMA_END IS_VARIOUS_START
182 #define IS_VARIOUS_END IS_DC_START
183 #define IS_DC_END IS_RCVAVAIL_START
184 #define IS_RCVAVAIL_END IS_RCVURGENT_START
185 #define IS_RCVURGENT_END IS_SENDCREDIT_START
186 #define IS_SENDCREDIT_END IS_RESERVED_START
187 #define IS_RESERVED_END IS_MAX_SOURCES
188
189 /* absolute interrupt numbers for QSFP1Int and QSFP2Int */
190 #define QSFP1_INT 242
191 #define QSFP2_INT 243
192
193 /* DCC_CFG_PORT_CONFIG logical link states */
194 #define LSTATE_DOWN 0x1
195 #define LSTATE_INIT 0x2
196 #define LSTATE_ARMED 0x3
197 #define LSTATE_ACTIVE 0x4
198
199 /* DC8051_STS_CUR_STATE port values (physical link states) */
200 #define PLS_DISABLED 0x30
201 #define PLS_OFFLINE 0x90
202 #define PLS_OFFLINE_QUIET 0x90
203 #define PLS_OFFLINE_PLANNED_DOWN_INFORM 0x91
204 #define PLS_OFFLINE_READY_TO_QUIET_LT 0x92
205 #define PLS_OFFLINE_REPORT_FAILURE 0x93
206 #define PLS_OFFLINE_READY_TO_QUIET_BCC 0x94
207 #define PLS_POLLING 0x20
208 #define PLS_POLLING_QUIET 0x20
209 #define PLS_POLLING_ACTIVE 0x21
210 #define PLS_CONFIGPHY 0x40
211 #define PLS_CONFIGPHY_DEBOUCE 0x40
212 #define PLS_CONFIGPHY_ESTCOMM 0x41
213 #define PLS_CONFIGPHY_ESTCOMM_TXRX_HUNT 0x42
214 #define PLS_CONFIGPHY_ESTCOMM_LOCAL_COMPLETE 0x43
215 #define PLS_CONFIGPHY_OPTEQ 0x44
216 #define PLS_CONFIGPHY_OPTEQ_OPTIMIZING 0x44
217 #define PLS_CONFIGPHY_OPTEQ_LOCAL_COMPLETE 0x45
218 #define PLS_CONFIGPHY_VERIFYCAP 0x46
219 #define PLS_CONFIGPHY_VERIFYCAP_EXCHANGE 0x46
220 #define PLS_CONFIGPHY_VERIFYCAP_LOCAL_COMPLETE 0x47
221 #define PLS_CONFIGLT 0x48
222 #define PLS_CONFIGLT_CONFIGURE 0x48
223 #define PLS_CONFIGLT_LINK_TRANSFER_ACTIVE 0x49
224 #define PLS_LINKUP 0x50
225 #define PLS_PHYTEST 0xB0
226 #define PLS_INTERNAL_SERDES_LOOPBACK 0xe1
227 #define PLS_QUICK_LINKUP 0xe2
228
229 /* DC_DC8051_CFG_HOST_CMD_0.REQ_TYPE - 8051 host commands */
230 #define HCMD_LOAD_CONFIG_DATA 0x01
231 #define HCMD_READ_CONFIG_DATA 0x02
232 #define HCMD_CHANGE_PHY_STATE 0x03
233 #define HCMD_SEND_LCB_IDLE_MSG 0x04
234 #define HCMD_MISC 0x05
235 #define HCMD_READ_LCB_IDLE_MSG 0x06
236 #define HCMD_READ_LCB_CSR 0x07
237 #define HCMD_WRITE_LCB_CSR 0x08
238 #define HCMD_INTERFACE_TEST 0xff
239
240 /* DC_DC8051_CFG_HOST_CMD_1.RETURN_CODE - 8051 host command return */
241 #define HCMD_SUCCESS 2
242
243 /* DC_DC8051_DBG_ERR_INFO_SET_BY_8051.ERROR - error flags */
244 #define SPICO_ROM_FAILED BIT(0)
245 #define UNKNOWN_FRAME BIT(1)
246 #define TARGET_BER_NOT_MET BIT(2)
247 #define FAILED_SERDES_INTERNAL_LOOPBACK BIT(3)
248 #define FAILED_SERDES_INIT BIT(4)
249 #define FAILED_LNI_POLLING BIT(5)
250 #define FAILED_LNI_DEBOUNCE BIT(6)
251 #define FAILED_LNI_ESTBCOMM BIT(7)
252 #define FAILED_LNI_OPTEQ BIT(8)
253 #define FAILED_LNI_VERIFY_CAP1 BIT(9)
254 #define FAILED_LNI_VERIFY_CAP2 BIT(10)
255 #define FAILED_LNI_CONFIGLT BIT(11)
256 #define HOST_HANDSHAKE_TIMEOUT BIT(12)
257
258 #define FAILED_LNI (FAILED_LNI_POLLING | FAILED_LNI_DEBOUNCE \
259 | FAILED_LNI_ESTBCOMM | FAILED_LNI_OPTEQ \
260 | FAILED_LNI_VERIFY_CAP1 \
261 | FAILED_LNI_VERIFY_CAP2 \
262 | FAILED_LNI_CONFIGLT | HOST_HANDSHAKE_TIMEOUT)
263
264 /* DC_DC8051_DBG_ERR_INFO_SET_BY_8051.HOST_MSG - host message flags */
265 #define HOST_REQ_DONE BIT(0)
266 #define BC_PWR_MGM_MSG BIT(1)
267 #define BC_SMA_MSG BIT(2)
268 #define BC_BCC_UNKNOWN_MSG BIT(3)
269 #define BC_IDLE_UNKNOWN_MSG BIT(4)
270 #define EXT_DEVICE_CFG_REQ BIT(5)
271 #define VERIFY_CAP_FRAME BIT(6)
272 #define LINKUP_ACHIEVED BIT(7)
273 #define LINK_GOING_DOWN BIT(8)
274 #define LINK_WIDTH_DOWNGRADED BIT(9)
275
276 /* DC_DC8051_CFG_EXT_DEV_1.REQ_TYPE - 8051 host requests */
277 #define HREQ_LOAD_CONFIG 0x01
278 #define HREQ_SAVE_CONFIG 0x02
279 #define HREQ_READ_CONFIG 0x03
280 #define HREQ_SET_TX_EQ_ABS 0x04
281 #define HREQ_SET_TX_EQ_REL 0x05
282 #define HREQ_ENABLE 0x06
283 #define HREQ_CONFIG_DONE 0xfe
284 #define HREQ_INTERFACE_TEST 0xff
285
286 /* DC_DC8051_CFG_EXT_DEV_0.RETURN_CODE - 8051 host request return codes */
287 #define HREQ_INVALID 0x01
288 #define HREQ_SUCCESS 0x02
289 #define HREQ_NOT_SUPPORTED 0x03
290 #define HREQ_FEATURE_NOT_SUPPORTED 0x04 /* request specific feature */
291 #define HREQ_REQUEST_REJECTED 0xfe
292 #define HREQ_EXECUTION_ONGOING 0xff
293
294 /* MISC host command functions */
295 #define HCMD_MISC_REQUEST_LCB_ACCESS 0x1
296 #define HCMD_MISC_GRANT_LCB_ACCESS 0x2
297
298 /* idle flit message types */
299 #define IDLE_PHYSICAL_LINK_MGMT 0x1
300 #define IDLE_CRU 0x2
301 #define IDLE_SMA 0x3
302 #define IDLE_POWER_MGMT 0x4
303
304 /* idle flit message send fields (both send and read) */
305 #define IDLE_PAYLOAD_MASK 0xffffffffffull /* 40 bits */
306 #define IDLE_PAYLOAD_SHIFT 8
307 #define IDLE_MSG_TYPE_MASK 0xf
308 #define IDLE_MSG_TYPE_SHIFT 0
309
310 /* idle flit message read fields */
311 #define READ_IDLE_MSG_TYPE_MASK 0xf
312 #define READ_IDLE_MSG_TYPE_SHIFT 0
313
314 /* SMA idle flit payload commands */
315 #define SMA_IDLE_ARM 1
316 #define SMA_IDLE_ACTIVE 2
317
318 /* DC_DC8051_CFG_MODE.GENERAL bits */
319 #define DISABLE_SELF_GUID_CHECK 0x2
320
321 /*
322 * Eager buffer minimum and maximum sizes supported by the hardware.
323 * All power-of-two sizes in between are supported as well.
324 * MAX_EAGER_BUFFER_TOTAL is the maximum size of memory
325 * allocatable for Eager buffer to a single context. All others
326 * are limits for the RcvArray entries.
327 */
328 #define MIN_EAGER_BUFFER (4 * 1024)
329 #define MAX_EAGER_BUFFER (256 * 1024)
330 #define MAX_EAGER_BUFFER_TOTAL (64 * (1 << 20)) /* max per ctxt 64MB */
331 #define MAX_EXPECTED_BUFFER (2048 * 1024)
332
333 /*
334 * Receive expected base and count and eager base and count increment -
335 * the CSR fields hold multiples of this value.
336 */
337 #define RCV_SHIFT 3
338 #define RCV_INCREMENT BIT(RCV_SHIFT)
339
340 /*
341 * Receive header queue entry increment - the CSR holds multiples of
342 * this value.
343 */
344 #define HDRQ_SIZE_SHIFT 5
345 #define HDRQ_INCREMENT BIT(HDRQ_SIZE_SHIFT)
346
347 /*
348 * Freeze handling flags
349 */
350 #define FREEZE_ABORT 0x01 /* do not do recovery */
351 #define FREEZE_SELF 0x02 /* initiate the freeze */
352 #define FREEZE_LINK_DOWN 0x04 /* link is down */
353
354 /*
355 * Chip implementation codes.
356 */
357 #define ICODE_RTL_SILICON 0x00
358 #define ICODE_RTL_VCS_SIMULATION 0x01
359 #define ICODE_FPGA_EMULATION 0x02
360 #define ICODE_FUNCTIONAL_SIMULATOR 0x03
361
362 /*
363 * 8051 data memory size.
364 */
365 #define DC8051_DATA_MEM_SIZE 0x1000
366
367 /*
368 * 8051 firmware registers
369 */
370 #define NUM_GENERAL_FIELDS 0x17
371 #define NUM_LANE_FIELDS 0x8
372
373 /* 8051 general register Field IDs */
374 #define LINK_OPTIMIZATION_SETTINGS 0x00
375 #define LINK_TUNING_PARAMETERS 0x02
376 #define DC_HOST_COMM_SETTINGS 0x03
377 #define TX_SETTINGS 0x06
378 #define VERIFY_CAP_LOCAL_PHY 0x07
379 #define VERIFY_CAP_LOCAL_FABRIC 0x08
380 #define VERIFY_CAP_LOCAL_LINK_WIDTH 0x09
381 #define LOCAL_DEVICE_ID 0x0a
382 #define LOCAL_LNI_INFO 0x0c
383 #define REMOTE_LNI_INFO 0x0d
384 #define MISC_STATUS 0x0e
385 #define VERIFY_CAP_REMOTE_PHY 0x0f
386 #define VERIFY_CAP_REMOTE_FABRIC 0x10
387 #define VERIFY_CAP_REMOTE_LINK_WIDTH 0x11
388 #define LAST_LOCAL_STATE_COMPLETE 0x12
389 #define LAST_REMOTE_STATE_COMPLETE 0x13
390 #define LINK_QUALITY_INFO 0x14
391 #define REMOTE_DEVICE_ID 0x15
392 #define LINK_DOWN_REASON 0x16
393
394 /* 8051 lane specific register field IDs */
395 #define TX_EQ_SETTINGS 0x00
396 #define CHANNEL_LOSS_SETTINGS 0x05
397
398 /* Lane ID for general configuration registers */
399 #define GENERAL_CONFIG 4
400
401 /* LOAD_DATA 8051 command shifts and fields */
402 #define LOAD_DATA_FIELD_ID_SHIFT 40
403 #define LOAD_DATA_FIELD_ID_MASK 0xfull
404 #define LOAD_DATA_LANE_ID_SHIFT 32
405 #define LOAD_DATA_LANE_ID_MASK 0xfull
406 #define LOAD_DATA_DATA_SHIFT 0x0
407 #define LOAD_DATA_DATA_MASK 0xffffffffull
408
409 /* READ_DATA 8051 command shifts and fields */
410 #define READ_DATA_FIELD_ID_SHIFT 40
411 #define READ_DATA_FIELD_ID_MASK 0xffull
412 #define READ_DATA_LANE_ID_SHIFT 32
413 #define READ_DATA_LANE_ID_MASK 0xffull
414 #define READ_DATA_DATA_SHIFT 0x0
415 #define READ_DATA_DATA_MASK 0xffffffffull
416
417 /* TX settings fields */
418 #define ENABLE_LANE_TX_SHIFT 0
419 #define ENABLE_LANE_TX_MASK 0xff
420 #define TX_POLARITY_INVERSION_SHIFT 8
421 #define TX_POLARITY_INVERSION_MASK 0xff
422 #define RX_POLARITY_INVERSION_SHIFT 16
423 #define RX_POLARITY_INVERSION_MASK 0xff
424 #define MAX_RATE_SHIFT 24
425 #define MAX_RATE_MASK 0xff
426
427 /* verify capability PHY fields */
428 #define CONTINIOUS_REMOTE_UPDATE_SUPPORT_SHIFT 0x4
429 #define CONTINIOUS_REMOTE_UPDATE_SUPPORT_MASK 0x1
430 #define POWER_MANAGEMENT_SHIFT 0x0
431 #define POWER_MANAGEMENT_MASK 0xf
432
433 /* 8051 lane register Field IDs */
434 #define SPICO_FW_VERSION 0x7 /* SPICO firmware version */
435
436 /* SPICO firmware version fields */
437 #define SPICO_ROM_VERSION_SHIFT 0
438 #define SPICO_ROM_VERSION_MASK 0xffff
439 #define SPICO_ROM_PROD_ID_SHIFT 16
440 #define SPICO_ROM_PROD_ID_MASK 0xffff
441
442 /* verify capability fabric fields */
443 #define VAU_SHIFT 0
444 #define VAU_MASK 0x0007
445 #define Z_SHIFT 3
446 #define Z_MASK 0x0001
447 #define VCU_SHIFT 4
448 #define VCU_MASK 0x0007
449 #define VL15BUF_SHIFT 8
450 #define VL15BUF_MASK 0x0fff
451 #define CRC_SIZES_SHIFT 20
452 #define CRC_SIZES_MASK 0x7
453
454 /* verify capability local link width fields */
455 #define LINK_WIDTH_SHIFT 0 /* also for remote link width */
456 #define LINK_WIDTH_MASK 0xffff /* also for remote link width */
457 #define LOCAL_FLAG_BITS_SHIFT 16
458 #define LOCAL_FLAG_BITS_MASK 0xff
459 #define MISC_CONFIG_BITS_SHIFT 24
460 #define MISC_CONFIG_BITS_MASK 0xff
461
462 /* verify capability remote link width fields */
463 #define REMOTE_TX_RATE_SHIFT 16
464 #define REMOTE_TX_RATE_MASK 0xff
465
466 /* LOCAL_DEVICE_ID fields */
467 #define LOCAL_DEVICE_REV_SHIFT 0
468 #define LOCAL_DEVICE_REV_MASK 0xff
469 #define LOCAL_DEVICE_ID_SHIFT 8
470 #define LOCAL_DEVICE_ID_MASK 0xffff
471
472 /* REMOTE_DEVICE_ID fields */
473 #define REMOTE_DEVICE_REV_SHIFT 0
474 #define REMOTE_DEVICE_REV_MASK 0xff
475 #define REMOTE_DEVICE_ID_SHIFT 8
476 #define REMOTE_DEVICE_ID_MASK 0xffff
477
478 /* local LNI link width fields */
479 #define ENABLE_LANE_RX_SHIFT 16
480 #define ENABLE_LANE_RX_MASK 0xff
481
482 /* mask, shift for reading 'mgmt_enabled' value from REMOTE_LNI_INFO field */
483 #define MGMT_ALLOWED_SHIFT 23
484 #define MGMT_ALLOWED_MASK 0x1
485
486 /* mask, shift for 'link_quality' within LINK_QUALITY_INFO field */
487 #define LINK_QUALITY_SHIFT 24
488 #define LINK_QUALITY_MASK 0x7
489
490 /*
491 * mask, shift for reading 'planned_down_remote_reason_code'
492 * from LINK_QUALITY_INFO field
493 */
494 #define DOWN_REMOTE_REASON_SHIFT 16
495 #define DOWN_REMOTE_REASON_MASK 0xff
496
497 /* verify capability PHY power management bits */
498 #define PWRM_BER_CONTROL 0x1
499 #define PWRM_BANDWIDTH_CONTROL 0x2
500
501 /* 8051 link down reasons */
502 #define LDR_LINK_TRANSFER_ACTIVE_LOW 0xa
503 #define LDR_RECEIVED_LINKDOWN_IDLE_MSG 0xb
504 #define LDR_RECEIVED_HOST_OFFLINE_REQ 0xc
505
506 /* verify capability fabric CRC size bits */
507 enum {
508 CAP_CRC_14B = (1 << 0), /* 14b CRC */
509 CAP_CRC_48B = (1 << 1), /* 48b CRC */
510 CAP_CRC_12B_16B_PER_LANE = (1 << 2) /* 12b-16b per lane CRC */
511 };
512
513 #define SUPPORTED_CRCS (CAP_CRC_14B | CAP_CRC_48B)
514
515 /* misc status version fields */
516 #define STS_FM_VERSION_A_SHIFT 16
517 #define STS_FM_VERSION_A_MASK 0xff
518 #define STS_FM_VERSION_B_SHIFT 24
519 #define STS_FM_VERSION_B_MASK 0xff
520
521 /* LCB_CFG_CRC_MODE TX_VAL and RX_VAL CRC mode values */
522 #define LCB_CRC_16B 0x0 /* 16b CRC */
523 #define LCB_CRC_14B 0x1 /* 14b CRC */
524 #define LCB_CRC_48B 0x2 /* 48b CRC */
525 #define LCB_CRC_12B_16B_PER_LANE 0x3 /* 12b-16b per lane CRC */
526
527 /*
528 * the following enum is (almost) a copy/paste of the definition
529 * in the OPA spec, section 20.2.2.6.8 (PortInfo)
530 */
531 enum {
532 PORT_LTP_CRC_MODE_NONE = 0,
533 PORT_LTP_CRC_MODE_14 = 1, /* 14-bit LTP CRC mode (optional) */
534 PORT_LTP_CRC_MODE_16 = 2, /* 16-bit LTP CRC mode */
535 PORT_LTP_CRC_MODE_48 = 4,
536 /* 48-bit overlapping LTP CRC mode (optional) */
537 PORT_LTP_CRC_MODE_PER_LANE = 8
538 /* 12 to 16 bit per lane LTP CRC mode (optional) */
539 };
540
541 /* timeouts */
542 #define LINK_RESTART_DELAY 1000 /* link restart delay, in ms */
543 #define TIMEOUT_8051_START 5000 /* 8051 start timeout, in ms */
544 #define DC8051_COMMAND_TIMEOUT 20000 /* DC8051 command timeout, in ms */
545 #define FREEZE_STATUS_TIMEOUT 20 /* wait for freeze indicators, in ms */
546 #define VL_STATUS_CLEAR_TIMEOUT 5000 /* per-VL status clear, in ms */
547 #define CCE_STATUS_TIMEOUT 10 /* time to clear CCE Status, in ms */
548
549 /* cclock tick time, in picoseconds per tick: 1/speed * 10^12 */
550 #define ASIC_CCLOCK_PS 1242 /* 805 MHz */
551 #define FPGA_CCLOCK_PS 30300 /* 33 MHz */
552
553 /*
554 * Mask of enabled MISC errors. Do not enable the two RSA engine errors -
555 * see firmware.c:run_rsa() for details.
556 */
557 #define DRIVER_MISC_MASK \
558 (~(MISC_ERR_STATUS_MISC_FW_AUTH_FAILED_ERR_SMASK \
559 | MISC_ERR_STATUS_MISC_KEY_MISMATCH_ERR_SMASK))
560
561 /* valid values for the loopback module parameter */
562 #define LOOPBACK_NONE 0 /* no loopback - default */
563 #define LOOPBACK_SERDES 1
564 #define LOOPBACK_LCB 2
565 #define LOOPBACK_CABLE 3 /* external cable */
566
567 /* read and write hardware registers */
568 u64 read_csr(const struct hfi1_devdata *dd, u32 offset);
569 void write_csr(const struct hfi1_devdata *dd, u32 offset, u64 value);
570
571 /*
572 * The *_kctxt_* flavor of the CSR read/write functions are for
573 * per-context or per-SDMA CSRs that are not mappable to user-space.
574 * Their spacing is not a PAGE_SIZE multiple.
575 */
576 static inline u64 read_kctxt_csr(const struct hfi1_devdata *dd, int ctxt,
577 u32 offset0)
578 {
579 /* kernel per-context CSRs are separated by 0x100 */
580 return read_csr(dd, offset0 + (0x100 * ctxt));
581 }
582
583 static inline void write_kctxt_csr(struct hfi1_devdata *dd, int ctxt,
584 u32 offset0, u64 value)
585 {
586 /* kernel per-context CSRs are separated by 0x100 */
587 write_csr(dd, offset0 + (0x100 * ctxt), value);
588 }
589
590 int read_lcb_csr(struct hfi1_devdata *dd, u32 offset, u64 *data);
591 int write_lcb_csr(struct hfi1_devdata *dd, u32 offset, u64 data);
592
593 void __iomem *get_csr_addr(
594 struct hfi1_devdata *dd,
595 u32 offset);
596
597 static inline void __iomem *get_kctxt_csr_addr(
598 struct hfi1_devdata *dd,
599 int ctxt,
600 u32 offset0)
601 {
602 return get_csr_addr(dd, offset0 + (0x100 * ctxt));
603 }
604
605 /*
606 * The *_uctxt_* flavor of the CSR read/write functions are for
607 * per-context CSRs that are mappable to user space. All these CSRs
608 * are spaced by a PAGE_SIZE multiple in order to be mappable to
609 * different processes without exposing other contexts' CSRs
610 */
611 static inline u64 read_uctxt_csr(const struct hfi1_devdata *dd, int ctxt,
612 u32 offset0)
613 {
614 /* user per-context CSRs are separated by 0x1000 */
615 return read_csr(dd, offset0 + (0x1000 * ctxt));
616 }
617
618 static inline void write_uctxt_csr(struct hfi1_devdata *dd, int ctxt,
619 u32 offset0, u64 value)
620 {
621 /* user per-context CSRs are separated by 0x1000 */
622 write_csr(dd, offset0 + (0x1000 * ctxt), value);
623 }
624
625 u64 create_pbc(struct hfi1_pportdata *ppd, u64, int, u32, u32);
626
627 /* firmware.c */
628 #define SBUS_MASTER_BROADCAST 0xfd
629 #define NUM_PCIE_SERDES 16 /* number of PCIe serdes on the SBus */
630 extern const u8 pcie_serdes_broadcast[];
631 extern const u8 pcie_pcs_addrs[2][NUM_PCIE_SERDES];
632 extern uint platform_config_load;
633
634 /* SBus commands */
635 #define RESET_SBUS_RECEIVER 0x20
636 #define WRITE_SBUS_RECEIVER 0x21
637 void sbus_request(struct hfi1_devdata *dd,
638 u8 receiver_addr, u8 data_addr, u8 command, u32 data_in);
639 int sbus_request_slow(struct hfi1_devdata *dd,
640 u8 receiver_addr, u8 data_addr, u8 command, u32 data_in);
641 void set_sbus_fast_mode(struct hfi1_devdata *dd);
642 void clear_sbus_fast_mode(struct hfi1_devdata *dd);
643 int hfi1_firmware_init(struct hfi1_devdata *dd);
644 int load_pcie_firmware(struct hfi1_devdata *dd);
645 int load_firmware(struct hfi1_devdata *dd);
646 void dispose_firmware(void);
647 int acquire_hw_mutex(struct hfi1_devdata *dd);
648 void release_hw_mutex(struct hfi1_devdata *dd);
649
650 /*
651 * Bitmask of dynamic access for ASIC block chip resources. Each HFI has its
652 * own range of bits for the resource so it can clear its own bits on
653 * starting and exiting. If either HFI has the resource bit set, the
654 * resource is in use. The separate bit ranges are:
655 * HFI0 bits 7:0
656 * HFI1 bits 15:8
657 */
658 #define CR_SBUS 0x01 /* SBUS, THERM, and PCIE registers */
659 #define CR_EPROM 0x02 /* EEP, GPIO registers */
660 #define CR_I2C1 0x04 /* QSFP1_OE register */
661 #define CR_I2C2 0x08 /* QSFP2_OE register */
662 #define CR_DYN_SHIFT 8 /* dynamic flag shift */
663 #define CR_DYN_MASK ((1ull << CR_DYN_SHIFT) - 1)
664
665 /*
666 * Bitmask of static ASIC states these are outside of the dynamic ASIC
667 * block chip resources above. These are to be set once and never cleared.
668 * Must be holding the SBus dynamic flag when setting.
669 */
670 #define CR_THERM_INIT 0x010000
671
672 int acquire_chip_resource(struct hfi1_devdata *dd, u32 resource, u32 mswait);
673 void release_chip_resource(struct hfi1_devdata *dd, u32 resource);
674 bool check_chip_resource(struct hfi1_devdata *dd, u32 resource,
675 const char *func);
676 void init_chip_resources(struct hfi1_devdata *dd);
677 void finish_chip_resources(struct hfi1_devdata *dd);
678
679 /* ms wait time for access to an SBus resoure */
680 #define SBUS_TIMEOUT 4000 /* long enough for a FW download and SBR */
681
682 /* ms wait time for a qsfp (i2c) chain to become available */
683 #define QSFP_WAIT 20000 /* long enough for FW update to the F4 uc */
684
685 void fabric_serdes_reset(struct hfi1_devdata *dd);
686 int read_8051_data(struct hfi1_devdata *dd, u32 addr, u32 len, u64 *result);
687
688 /* chip.c */
689 void read_misc_status(struct hfi1_devdata *dd, u8 *ver_a, u8 *ver_b);
690 void read_guid(struct hfi1_devdata *dd);
691 int wait_fm_ready(struct hfi1_devdata *dd, u32 mstimeout);
692 void set_link_down_reason(struct hfi1_pportdata *ppd, u8 lcl_reason,
693 u8 neigh_reason, u8 rem_reason);
694 int set_link_state(struct hfi1_pportdata *, u32 state);
695 int port_ltp_to_cap(int port_ltp);
696 void handle_verify_cap(struct work_struct *work);
697 void handle_freeze(struct work_struct *work);
698 void handle_link_up(struct work_struct *work);
699 void handle_link_down(struct work_struct *work);
700 void handle_link_downgrade(struct work_struct *work);
701 void handle_link_bounce(struct work_struct *work);
702 void handle_sma_message(struct work_struct *work);
703 void reset_qsfp(struct hfi1_pportdata *ppd);
704 void qsfp_event(struct work_struct *work);
705 void start_freeze_handling(struct hfi1_pportdata *ppd, int flags);
706 int send_idle_sma(struct hfi1_devdata *dd, u64 message);
707 int load_8051_config(struct hfi1_devdata *, u8, u8, u32);
708 int read_8051_config(struct hfi1_devdata *, u8, u8, u32 *);
709 int start_link(struct hfi1_pportdata *ppd);
710 int bringup_serdes(struct hfi1_pportdata *ppd);
711 void set_intr_state(struct hfi1_devdata *dd, u32 enable);
712 void apply_link_downgrade_policy(struct hfi1_pportdata *ppd,
713 int refresh_widths);
714 void update_usrhead(struct hfi1_ctxtdata *, u32, u32, u32, u32, u32);
715 int stop_drain_data_vls(struct hfi1_devdata *dd);
716 int open_fill_data_vls(struct hfi1_devdata *dd);
717 u32 ns_to_cclock(struct hfi1_devdata *dd, u32 ns);
718 u32 cclock_to_ns(struct hfi1_devdata *dd, u32 cclock);
719 void get_linkup_link_widths(struct hfi1_pportdata *ppd);
720 void read_ltp_rtt(struct hfi1_devdata *dd);
721 void clear_linkup_counters(struct hfi1_devdata *dd);
722 u32 hdrqempty(struct hfi1_ctxtdata *rcd);
723 int is_ax(struct hfi1_devdata *dd);
724 int is_bx(struct hfi1_devdata *dd);
725 u32 read_physical_state(struct hfi1_devdata *dd);
726 u32 chip_to_opa_pstate(struct hfi1_devdata *dd, u32 chip_pstate);
727 u32 get_logical_state(struct hfi1_pportdata *ppd);
728 const char *opa_lstate_name(u32 lstate);
729 const char *opa_pstate_name(u32 pstate);
730 u32 driver_physical_state(struct hfi1_pportdata *ppd);
731 u32 driver_logical_state(struct hfi1_pportdata *ppd);
732
733 int acquire_lcb_access(struct hfi1_devdata *dd, int sleep_ok);
734 int release_lcb_access(struct hfi1_devdata *dd, int sleep_ok);
735 #define LCB_START DC_LCB_CSRS
736 #define LCB_END DC_8051_CSRS /* next block is 8051 */
737 static inline int is_lcb_offset(u32 offset)
738 {
739 return (offset >= LCB_START && offset < LCB_END);
740 }
741
742 extern uint num_vls;
743
744 extern uint disable_integrity;
745 u64 read_dev_cntr(struct hfi1_devdata *dd, int index, int vl);
746 u64 write_dev_cntr(struct hfi1_devdata *dd, int index, int vl, u64 data);
747 u64 read_port_cntr(struct hfi1_pportdata *ppd, int index, int vl);
748 u64 write_port_cntr(struct hfi1_pportdata *ppd, int index, int vl, u64 data);
749 u32 read_logical_state(struct hfi1_devdata *dd);
750 void force_recv_intr(struct hfi1_ctxtdata *rcd);
751
752 /* Per VL indexes */
753 enum {
754 C_VL_0 = 0,
755 C_VL_1,
756 C_VL_2,
757 C_VL_3,
758 C_VL_4,
759 C_VL_5,
760 C_VL_6,
761 C_VL_7,
762 C_VL_15,
763 C_VL_COUNT
764 };
765
766 static inline int vl_from_idx(int idx)
767 {
768 return (idx == C_VL_15 ? 15 : idx);
769 }
770
771 static inline int idx_from_vl(int vl)
772 {
773 return (vl == 15 ? C_VL_15 : vl);
774 }
775
776 /* Per device counter indexes */
777 enum {
778 C_RCV_OVF = 0,
779 C_RX_TID_FULL,
780 C_RX_TID_INVALID,
781 C_RX_TID_FLGMS,
782 C_RX_CTX_EGRS,
783 C_RCV_TID_FLSMS,
784 C_CCE_PCI_CR_ST,
785 C_CCE_PCI_TR_ST,
786 C_CCE_PIO_WR_ST,
787 C_CCE_ERR_INT,
788 C_CCE_SDMA_INT,
789 C_CCE_MISC_INT,
790 C_CCE_RCV_AV_INT,
791 C_CCE_RCV_URG_INT,
792 C_CCE_SEND_CR_INT,
793 C_DC_UNC_ERR,
794 C_DC_RCV_ERR,
795 C_DC_FM_CFG_ERR,
796 C_DC_RMT_PHY_ERR,
797 C_DC_DROPPED_PKT,
798 C_DC_MC_XMIT_PKTS,
799 C_DC_MC_RCV_PKTS,
800 C_DC_XMIT_CERR,
801 C_DC_RCV_CERR,
802 C_DC_RCV_FCC,
803 C_DC_XMIT_FCC,
804 C_DC_XMIT_FLITS,
805 C_DC_RCV_FLITS,
806 C_DC_XMIT_PKTS,
807 C_DC_RCV_PKTS,
808 C_DC_RX_FLIT_VL,
809 C_DC_RX_PKT_VL,
810 C_DC_RCV_FCN,
811 C_DC_RCV_FCN_VL,
812 C_DC_RCV_BCN,
813 C_DC_RCV_BCN_VL,
814 C_DC_RCV_BBL,
815 C_DC_RCV_BBL_VL,
816 C_DC_MARK_FECN,
817 C_DC_MARK_FECN_VL,
818 C_DC_TOTAL_CRC,
819 C_DC_CRC_LN0,
820 C_DC_CRC_LN1,
821 C_DC_CRC_LN2,
822 C_DC_CRC_LN3,
823 C_DC_CRC_MULT_LN,
824 C_DC_TX_REPLAY,
825 C_DC_RX_REPLAY,
826 C_DC_SEQ_CRC_CNT,
827 C_DC_ESC0_ONLY_CNT,
828 C_DC_ESC0_PLUS1_CNT,
829 C_DC_ESC0_PLUS2_CNT,
830 C_DC_REINIT_FROM_PEER_CNT,
831 C_DC_SBE_CNT,
832 C_DC_MISC_FLG_CNT,
833 C_DC_PRF_GOOD_LTP_CNT,
834 C_DC_PRF_ACCEPTED_LTP_CNT,
835 C_DC_PRF_RX_FLIT_CNT,
836 C_DC_PRF_TX_FLIT_CNT,
837 C_DC_PRF_CLK_CNTR,
838 C_DC_PG_DBG_FLIT_CRDTS_CNT,
839 C_DC_PG_STS_PAUSE_COMPLETE_CNT,
840 C_DC_PG_STS_TX_SBE_CNT,
841 C_DC_PG_STS_TX_MBE_CNT,
842 C_SW_CPU_INTR,
843 C_SW_CPU_RCV_LIM,
844 C_SW_VTX_WAIT,
845 C_SW_PIO_WAIT,
846 C_SW_PIO_DRAIN,
847 C_SW_KMEM_WAIT,
848 C_SW_SEND_SCHED,
849 C_SDMA_DESC_FETCHED_CNT,
850 C_SDMA_INT_CNT,
851 C_SDMA_ERR_CNT,
852 C_SDMA_IDLE_INT_CNT,
853 C_SDMA_PROGRESS_INT_CNT,
854 /* MISC_ERR_STATUS */
855 C_MISC_PLL_LOCK_FAIL_ERR,
856 C_MISC_MBIST_FAIL_ERR,
857 C_MISC_INVALID_EEP_CMD_ERR,
858 C_MISC_EFUSE_DONE_PARITY_ERR,
859 C_MISC_EFUSE_WRITE_ERR,
860 C_MISC_EFUSE_READ_BAD_ADDR_ERR,
861 C_MISC_EFUSE_CSR_PARITY_ERR,
862 C_MISC_FW_AUTH_FAILED_ERR,
863 C_MISC_KEY_MISMATCH_ERR,
864 C_MISC_SBUS_WRITE_FAILED_ERR,
865 C_MISC_CSR_WRITE_BAD_ADDR_ERR,
866 C_MISC_CSR_READ_BAD_ADDR_ERR,
867 C_MISC_CSR_PARITY_ERR,
868 /* CceErrStatus */
869 /*
870 * A special counter that is the aggregate count
871 * of all the cce_err_status errors. The remainder
872 * are actual bits in the CceErrStatus register.
873 */
874 C_CCE_ERR_STATUS_AGGREGATED_CNT,
875 C_CCE_MSIX_CSR_PARITY_ERR,
876 C_CCE_INT_MAP_UNC_ERR,
877 C_CCE_INT_MAP_COR_ERR,
878 C_CCE_MSIX_TABLE_UNC_ERR,
879 C_CCE_MSIX_TABLE_COR_ERR,
880 C_CCE_RXDMA_CONV_FIFO_PARITY_ERR,
881 C_CCE_RCPL_ASYNC_FIFO_PARITY_ERR,
882 C_CCE_SEG_WRITE_BAD_ADDR_ERR,
883 C_CCE_SEG_READ_BAD_ADDR_ERR,
884 C_LA_TRIGGERED,
885 C_CCE_TRGT_CPL_TIMEOUT_ERR,
886 C_PCIC_RECEIVE_PARITY_ERR,
887 C_PCIC_TRANSMIT_BACK_PARITY_ERR,
888 C_PCIC_TRANSMIT_FRONT_PARITY_ERR,
889 C_PCIC_CPL_DAT_Q_UNC_ERR,
890 C_PCIC_CPL_HD_Q_UNC_ERR,
891 C_PCIC_POST_DAT_Q_UNC_ERR,
892 C_PCIC_POST_HD_Q_UNC_ERR,
893 C_PCIC_RETRY_SOT_MEM_UNC_ERR,
894 C_PCIC_RETRY_MEM_UNC_ERR,
895 C_PCIC_N_POST_DAT_Q_PARITY_ERR,
896 C_PCIC_N_POST_H_Q_PARITY_ERR,
897 C_PCIC_CPL_DAT_Q_COR_ERR,
898 C_PCIC_CPL_HD_Q_COR_ERR,
899 C_PCIC_POST_DAT_Q_COR_ERR,
900 C_PCIC_POST_HD_Q_COR_ERR,
901 C_PCIC_RETRY_SOT_MEM_COR_ERR,
902 C_PCIC_RETRY_MEM_COR_ERR,
903 C_CCE_CLI1_ASYNC_FIFO_DBG_PARITY_ERR,
904 C_CCE_CLI1_ASYNC_FIFO_RXDMA_PARITY_ERR,
905 C_CCE_CLI1_ASYNC_FIFO_SDMA_HD_PARITY_ERR,
906 C_CCE_CLI1_ASYNC_FIFO_PIO_CRDT_PARITY_ERR,
907 C_CCE_CLI2_ASYNC_FIFO_PARITY_ERR,
908 C_CCE_CSR_CFG_BUS_PARITY_ERR,
909 C_CCE_CLI0_ASYNC_FIFO_PARTIY_ERR,
910 C_CCE_RSPD_DATA_PARITY_ERR,
911 C_CCE_TRGT_ACCESS_ERR,
912 C_CCE_TRGT_ASYNC_FIFO_PARITY_ERR,
913 C_CCE_CSR_WRITE_BAD_ADDR_ERR,
914 C_CCE_CSR_READ_BAD_ADDR_ERR,
915 C_CCE_CSR_PARITY_ERR,
916 /* RcvErrStatus */
917 C_RX_CSR_PARITY_ERR,
918 C_RX_CSR_WRITE_BAD_ADDR_ERR,
919 C_RX_CSR_READ_BAD_ADDR_ERR,
920 C_RX_DMA_CSR_UNC_ERR,
921 C_RX_DMA_DQ_FSM_ENCODING_ERR,
922 C_RX_DMA_EQ_FSM_ENCODING_ERR,
923 C_RX_DMA_CSR_PARITY_ERR,
924 C_RX_RBUF_DATA_COR_ERR,
925 C_RX_RBUF_DATA_UNC_ERR,
926 C_RX_DMA_DATA_FIFO_RD_COR_ERR,
927 C_RX_DMA_DATA_FIFO_RD_UNC_ERR,
928 C_RX_DMA_HDR_FIFO_RD_COR_ERR,
929 C_RX_DMA_HDR_FIFO_RD_UNC_ERR,
930 C_RX_RBUF_DESC_PART2_COR_ERR,
931 C_RX_RBUF_DESC_PART2_UNC_ERR,
932 C_RX_RBUF_DESC_PART1_COR_ERR,
933 C_RX_RBUF_DESC_PART1_UNC_ERR,
934 C_RX_HQ_INTR_FSM_ERR,
935 C_RX_HQ_INTR_CSR_PARITY_ERR,
936 C_RX_LOOKUP_CSR_PARITY_ERR,
937 C_RX_LOOKUP_RCV_ARRAY_COR_ERR,
938 C_RX_LOOKUP_RCV_ARRAY_UNC_ERR,
939 C_RX_LOOKUP_DES_PART2_PARITY_ERR,
940 C_RX_LOOKUP_DES_PART1_UNC_COR_ERR,
941 C_RX_LOOKUP_DES_PART1_UNC_ERR,
942 C_RX_RBUF_NEXT_FREE_BUF_COR_ERR,
943 C_RX_RBUF_NEXT_FREE_BUF_UNC_ERR,
944 C_RX_RBUF_FL_INIT_WR_ADDR_PARITY_ERR,
945 C_RX_RBUF_FL_INITDONE_PARITY_ERR,
946 C_RX_RBUF_FL_WRITE_ADDR_PARITY_ERR,
947 C_RX_RBUF_FL_RD_ADDR_PARITY_ERR,
948 C_RX_RBUF_EMPTY_ERR,
949 C_RX_RBUF_FULL_ERR,
950 C_RX_RBUF_BAD_LOOKUP_ERR,
951 C_RX_RBUF_CTX_ID_PARITY_ERR,
952 C_RX_RBUF_CSR_QEOPDW_PARITY_ERR,
953 C_RX_RBUF_CSR_Q_NUM_OF_PKT_PARITY_ERR,
954 C_RX_RBUF_CSR_Q_T1_PTR_PARITY_ERR,
955 C_RX_RBUF_CSR_Q_HD_PTR_PARITY_ERR,
956 C_RX_RBUF_CSR_Q_VLD_BIT_PARITY_ERR,
957 C_RX_RBUF_CSR_Q_NEXT_BUF_PARITY_ERR,
958 C_RX_RBUF_CSR_Q_ENT_CNT_PARITY_ERR,
959 C_RX_RBUF_CSR_Q_HEAD_BUF_NUM_PARITY_ERR,
960 C_RX_RBUF_BLOCK_LIST_READ_COR_ERR,
961 C_RX_RBUF_BLOCK_LIST_READ_UNC_ERR,
962 C_RX_RBUF_LOOKUP_DES_COR_ERR,
963 C_RX_RBUF_LOOKUP_DES_UNC_ERR,
964 C_RX_RBUF_LOOKUP_DES_REG_UNC_COR_ERR,
965 C_RX_RBUF_LOOKUP_DES_REG_UNC_ERR,
966 C_RX_RBUF_FREE_LIST_COR_ERR,
967 C_RX_RBUF_FREE_LIST_UNC_ERR,
968 C_RX_RCV_FSM_ENCODING_ERR,
969 C_RX_DMA_FLAG_COR_ERR,
970 C_RX_DMA_FLAG_UNC_ERR,
971 C_RX_DC_SOP_EOP_PARITY_ERR,
972 C_RX_RCV_CSR_PARITY_ERR,
973 C_RX_RCV_QP_MAP_TABLE_COR_ERR,
974 C_RX_RCV_QP_MAP_TABLE_UNC_ERR,
975 C_RX_RCV_DATA_COR_ERR,
976 C_RX_RCV_DATA_UNC_ERR,
977 C_RX_RCV_HDR_COR_ERR,
978 C_RX_RCV_HDR_UNC_ERR,
979 C_RX_DC_INTF_PARITY_ERR,
980 C_RX_DMA_CSR_COR_ERR,
981 /* SendPioErrStatus */
982 C_PIO_PEC_SOP_HEAD_PARITY_ERR,
983 C_PIO_PCC_SOP_HEAD_PARITY_ERR,
984 C_PIO_LAST_RETURNED_CNT_PARITY_ERR,
985 C_PIO_CURRENT_FREE_CNT_PARITY_ERR,
986 C_PIO_RSVD_31_ERR,
987 C_PIO_RSVD_30_ERR,
988 C_PIO_PPMC_SOP_LEN_ERR,
989 C_PIO_PPMC_BQC_MEM_PARITY_ERR,
990 C_PIO_VL_FIFO_PARITY_ERR,
991 C_PIO_VLF_SOP_PARITY_ERR,
992 C_PIO_VLF_V1_LEN_PARITY_ERR,
993 C_PIO_BLOCK_QW_COUNT_PARITY_ERR,
994 C_PIO_WRITE_QW_VALID_PARITY_ERR,
995 C_PIO_STATE_MACHINE_ERR,
996 C_PIO_WRITE_DATA_PARITY_ERR,
997 C_PIO_HOST_ADDR_MEM_COR_ERR,
998 C_PIO_HOST_ADDR_MEM_UNC_ERR,
999 C_PIO_PKT_EVICT_SM_OR_ARM_SM_ERR,
1000 C_PIO_INIT_SM_IN_ERR,
1001 C_PIO_PPMC_PBL_FIFO_ERR,
1002 C_PIO_CREDIT_RET_FIFO_PARITY_ERR,
1003 C_PIO_V1_LEN_MEM_BANK1_COR_ERR,
1004 C_PIO_V1_LEN_MEM_BANK0_COR_ERR,
1005 C_PIO_V1_LEN_MEM_BANK1_UNC_ERR,
1006 C_PIO_V1_LEN_MEM_BANK0_UNC_ERR,
1007 C_PIO_SM_PKT_RESET_PARITY_ERR,
1008 C_PIO_PKT_EVICT_FIFO_PARITY_ERR,
1009 C_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR,
1010 C_PIO_SBRDCTL_CRREL_PARITY_ERR,
1011 C_PIO_PEC_FIFO_PARITY_ERR,
1012 C_PIO_PCC_FIFO_PARITY_ERR,
1013 C_PIO_SB_MEM_FIFO1_ERR,
1014 C_PIO_SB_MEM_FIFO0_ERR,
1015 C_PIO_CSR_PARITY_ERR,
1016 C_PIO_WRITE_ADDR_PARITY_ERR,
1017 C_PIO_WRITE_BAD_CTXT_ERR,
1018 /* SendDmaErrStatus */
1019 C_SDMA_PCIE_REQ_TRACKING_COR_ERR,
1020 C_SDMA_PCIE_REQ_TRACKING_UNC_ERR,
1021 C_SDMA_CSR_PARITY_ERR,
1022 C_SDMA_RPY_TAG_ERR,
1023 /* SendEgressErrStatus */
1024 C_TX_READ_PIO_MEMORY_CSR_UNC_ERR,
1025 C_TX_READ_SDMA_MEMORY_CSR_UNC_ERR,
1026 C_TX_EGRESS_FIFO_COR_ERR,
1027 C_TX_READ_PIO_MEMORY_COR_ERR,
1028 C_TX_READ_SDMA_MEMORY_COR_ERR,
1029 C_TX_SB_HDR_COR_ERR,
1030 C_TX_CREDIT_OVERRUN_ERR,
1031 C_TX_LAUNCH_FIFO8_COR_ERR,
1032 C_TX_LAUNCH_FIFO7_COR_ERR,
1033 C_TX_LAUNCH_FIFO6_COR_ERR,
1034 C_TX_LAUNCH_FIFO5_COR_ERR,
1035 C_TX_LAUNCH_FIFO4_COR_ERR,
1036 C_TX_LAUNCH_FIFO3_COR_ERR,
1037 C_TX_LAUNCH_FIFO2_COR_ERR,
1038 C_TX_LAUNCH_FIFO1_COR_ERR,
1039 C_TX_LAUNCH_FIFO0_COR_ERR,
1040 C_TX_CREDIT_RETURN_VL_ERR,
1041 C_TX_HCRC_INSERTION_ERR,
1042 C_TX_EGRESS_FIFI_UNC_ERR,
1043 C_TX_READ_PIO_MEMORY_UNC_ERR,
1044 C_TX_READ_SDMA_MEMORY_UNC_ERR,
1045 C_TX_SB_HDR_UNC_ERR,
1046 C_TX_CREDIT_RETURN_PARITY_ERR,
1047 C_TX_LAUNCH_FIFO8_UNC_OR_PARITY_ERR,
1048 C_TX_LAUNCH_FIFO7_UNC_OR_PARITY_ERR,
1049 C_TX_LAUNCH_FIFO6_UNC_OR_PARITY_ERR,
1050 C_TX_LAUNCH_FIFO5_UNC_OR_PARITY_ERR,
1051 C_TX_LAUNCH_FIFO4_UNC_OR_PARITY_ERR,
1052 C_TX_LAUNCH_FIFO3_UNC_OR_PARITY_ERR,
1053 C_TX_LAUNCH_FIFO2_UNC_OR_PARITY_ERR,
1054 C_TX_LAUNCH_FIFO1_UNC_OR_PARITY_ERR,
1055 C_TX_LAUNCH_FIFO0_UNC_OR_PARITY_ERR,
1056 C_TX_SDMA15_DISALLOWED_PACKET_ERR,
1057 C_TX_SDMA14_DISALLOWED_PACKET_ERR,
1058 C_TX_SDMA13_DISALLOWED_PACKET_ERR,
1059 C_TX_SDMA12_DISALLOWED_PACKET_ERR,
1060 C_TX_SDMA11_DISALLOWED_PACKET_ERR,
1061 C_TX_SDMA10_DISALLOWED_PACKET_ERR,
1062 C_TX_SDMA9_DISALLOWED_PACKET_ERR,
1063 C_TX_SDMA8_DISALLOWED_PACKET_ERR,
1064 C_TX_SDMA7_DISALLOWED_PACKET_ERR,
1065 C_TX_SDMA6_DISALLOWED_PACKET_ERR,
1066 C_TX_SDMA5_DISALLOWED_PACKET_ERR,
1067 C_TX_SDMA4_DISALLOWED_PACKET_ERR,
1068 C_TX_SDMA3_DISALLOWED_PACKET_ERR,
1069 C_TX_SDMA2_DISALLOWED_PACKET_ERR,
1070 C_TX_SDMA1_DISALLOWED_PACKET_ERR,
1071 C_TX_SDMA0_DISALLOWED_PACKET_ERR,
1072 C_TX_CONFIG_PARITY_ERR,
1073 C_TX_SBRD_CTL_CSR_PARITY_ERR,
1074 C_TX_LAUNCH_CSR_PARITY_ERR,
1075 C_TX_ILLEGAL_CL_ERR,
1076 C_TX_SBRD_CTL_STATE_MACHINE_PARITY_ERR,
1077 C_TX_RESERVED_10,
1078 C_TX_RESERVED_9,
1079 C_TX_SDMA_LAUNCH_INTF_PARITY_ERR,
1080 C_TX_PIO_LAUNCH_INTF_PARITY_ERR,
1081 C_TX_RESERVED_6,
1082 C_TX_INCORRECT_LINK_STATE_ERR,
1083 C_TX_LINK_DOWN_ERR,
1084 C_TX_EGRESS_FIFO_UNDERRUN_OR_PARITY_ERR,
1085 C_TX_RESERVED_2,
1086 C_TX_PKT_INTEGRITY_MEM_UNC_ERR,
1087 C_TX_PKT_INTEGRITY_MEM_COR_ERR,
1088 /* SendErrStatus */
1089 C_SEND_CSR_WRITE_BAD_ADDR_ERR,
1090 C_SEND_CSR_READ_BAD_ADD_ERR,
1091 C_SEND_CSR_PARITY_ERR,
1092 /* SendCtxtErrStatus */
1093 C_PIO_WRITE_OUT_OF_BOUNDS_ERR,
1094 C_PIO_WRITE_OVERFLOW_ERR,
1095 C_PIO_WRITE_CROSSES_BOUNDARY_ERR,
1096 C_PIO_DISALLOWED_PACKET_ERR,
1097 C_PIO_INCONSISTENT_SOP_ERR,
1098 /*SendDmaEngErrStatus */
1099 C_SDMA_HEADER_REQUEST_FIFO_COR_ERR,
1100 C_SDMA_HEADER_STORAGE_COR_ERR,
1101 C_SDMA_PACKET_TRACKING_COR_ERR,
1102 C_SDMA_ASSEMBLY_COR_ERR,
1103 C_SDMA_DESC_TABLE_COR_ERR,
1104 C_SDMA_HEADER_REQUEST_FIFO_UNC_ERR,
1105 C_SDMA_HEADER_STORAGE_UNC_ERR,
1106 C_SDMA_PACKET_TRACKING_UNC_ERR,
1107 C_SDMA_ASSEMBLY_UNC_ERR,
1108 C_SDMA_DESC_TABLE_UNC_ERR,
1109 C_SDMA_TIMEOUT_ERR,
1110 C_SDMA_HEADER_LENGTH_ERR,
1111 C_SDMA_HEADER_ADDRESS_ERR,
1112 C_SDMA_HEADER_SELECT_ERR,
1113 C_SMDA_RESERVED_9,
1114 C_SDMA_PACKET_DESC_OVERFLOW_ERR,
1115 C_SDMA_LENGTH_MISMATCH_ERR,
1116 C_SDMA_HALT_ERR,
1117 C_SDMA_MEM_READ_ERR,
1118 C_SDMA_FIRST_DESC_ERR,
1119 C_SDMA_TAIL_OUT_OF_BOUNDS_ERR,
1120 C_SDMA_TOO_LONG_ERR,
1121 C_SDMA_GEN_MISMATCH_ERR,
1122 C_SDMA_WRONG_DW_ERR,
1123 DEV_CNTR_LAST /* Must be kept last */
1124 };
1125
1126 /* Per port counter indexes */
1127 enum {
1128 C_TX_UNSUP_VL = 0,
1129 C_TX_INVAL_LEN,
1130 C_TX_MM_LEN_ERR,
1131 C_TX_UNDERRUN,
1132 C_TX_FLOW_STALL,
1133 C_TX_DROPPED,
1134 C_TX_HDR_ERR,
1135 C_TX_PKT,
1136 C_TX_WORDS,
1137 C_TX_WAIT,
1138 C_TX_FLIT_VL,
1139 C_TX_PKT_VL,
1140 C_TX_WAIT_VL,
1141 C_RX_PKT,
1142 C_RX_WORDS,
1143 C_SW_LINK_DOWN,
1144 C_SW_LINK_UP,
1145 C_SW_UNKNOWN_FRAME,
1146 C_SW_XMIT_DSCD,
1147 C_SW_XMIT_DSCD_VL,
1148 C_SW_XMIT_CSTR_ERR,
1149 C_SW_RCV_CSTR_ERR,
1150 C_SW_IBP_LOOP_PKTS,
1151 C_SW_IBP_RC_RESENDS,
1152 C_SW_IBP_RNR_NAKS,
1153 C_SW_IBP_OTHER_NAKS,
1154 C_SW_IBP_RC_TIMEOUTS,
1155 C_SW_IBP_PKT_DROPS,
1156 C_SW_IBP_DMA_WAIT,
1157 C_SW_IBP_RC_SEQNAK,
1158 C_SW_IBP_RC_DUPREQ,
1159 C_SW_IBP_RDMA_SEQ,
1160 C_SW_IBP_UNALIGNED,
1161 C_SW_IBP_SEQ_NAK,
1162 C_SW_CPU_RC_ACKS,
1163 C_SW_CPU_RC_QACKS,
1164 C_SW_CPU_RC_DELAYED_COMP,
1165 C_RCV_HDR_OVF_0,
1166 C_RCV_HDR_OVF_1,
1167 C_RCV_HDR_OVF_2,
1168 C_RCV_HDR_OVF_3,
1169 C_RCV_HDR_OVF_4,
1170 C_RCV_HDR_OVF_5,
1171 C_RCV_HDR_OVF_6,
1172 C_RCV_HDR_OVF_7,
1173 C_RCV_HDR_OVF_8,
1174 C_RCV_HDR_OVF_9,
1175 C_RCV_HDR_OVF_10,
1176 C_RCV_HDR_OVF_11,
1177 C_RCV_HDR_OVF_12,
1178 C_RCV_HDR_OVF_13,
1179 C_RCV_HDR_OVF_14,
1180 C_RCV_HDR_OVF_15,
1181 C_RCV_HDR_OVF_16,
1182 C_RCV_HDR_OVF_17,
1183 C_RCV_HDR_OVF_18,
1184 C_RCV_HDR_OVF_19,
1185 C_RCV_HDR_OVF_20,
1186 C_RCV_HDR_OVF_21,
1187 C_RCV_HDR_OVF_22,
1188 C_RCV_HDR_OVF_23,
1189 C_RCV_HDR_OVF_24,
1190 C_RCV_HDR_OVF_25,
1191 C_RCV_HDR_OVF_26,
1192 C_RCV_HDR_OVF_27,
1193 C_RCV_HDR_OVF_28,
1194 C_RCV_HDR_OVF_29,
1195 C_RCV_HDR_OVF_30,
1196 C_RCV_HDR_OVF_31,
1197 C_RCV_HDR_OVF_32,
1198 C_RCV_HDR_OVF_33,
1199 C_RCV_HDR_OVF_34,
1200 C_RCV_HDR_OVF_35,
1201 C_RCV_HDR_OVF_36,
1202 C_RCV_HDR_OVF_37,
1203 C_RCV_HDR_OVF_38,
1204 C_RCV_HDR_OVF_39,
1205 C_RCV_HDR_OVF_40,
1206 C_RCV_HDR_OVF_41,
1207 C_RCV_HDR_OVF_42,
1208 C_RCV_HDR_OVF_43,
1209 C_RCV_HDR_OVF_44,
1210 C_RCV_HDR_OVF_45,
1211 C_RCV_HDR_OVF_46,
1212 C_RCV_HDR_OVF_47,
1213 C_RCV_HDR_OVF_48,
1214 C_RCV_HDR_OVF_49,
1215 C_RCV_HDR_OVF_50,
1216 C_RCV_HDR_OVF_51,
1217 C_RCV_HDR_OVF_52,
1218 C_RCV_HDR_OVF_53,
1219 C_RCV_HDR_OVF_54,
1220 C_RCV_HDR_OVF_55,
1221 C_RCV_HDR_OVF_56,
1222 C_RCV_HDR_OVF_57,
1223 C_RCV_HDR_OVF_58,
1224 C_RCV_HDR_OVF_59,
1225 C_RCV_HDR_OVF_60,
1226 C_RCV_HDR_OVF_61,
1227 C_RCV_HDR_OVF_62,
1228 C_RCV_HDR_OVF_63,
1229 C_RCV_HDR_OVF_64,
1230 C_RCV_HDR_OVF_65,
1231 C_RCV_HDR_OVF_66,
1232 C_RCV_HDR_OVF_67,
1233 C_RCV_HDR_OVF_68,
1234 C_RCV_HDR_OVF_69,
1235 C_RCV_HDR_OVF_70,
1236 C_RCV_HDR_OVF_71,
1237 C_RCV_HDR_OVF_72,
1238 C_RCV_HDR_OVF_73,
1239 C_RCV_HDR_OVF_74,
1240 C_RCV_HDR_OVF_75,
1241 C_RCV_HDR_OVF_76,
1242 C_RCV_HDR_OVF_77,
1243 C_RCV_HDR_OVF_78,
1244 C_RCV_HDR_OVF_79,
1245 C_RCV_HDR_OVF_80,
1246 C_RCV_HDR_OVF_81,
1247 C_RCV_HDR_OVF_82,
1248 C_RCV_HDR_OVF_83,
1249 C_RCV_HDR_OVF_84,
1250 C_RCV_HDR_OVF_85,
1251 C_RCV_HDR_OVF_86,
1252 C_RCV_HDR_OVF_87,
1253 C_RCV_HDR_OVF_88,
1254 C_RCV_HDR_OVF_89,
1255 C_RCV_HDR_OVF_90,
1256 C_RCV_HDR_OVF_91,
1257 C_RCV_HDR_OVF_92,
1258 C_RCV_HDR_OVF_93,
1259 C_RCV_HDR_OVF_94,
1260 C_RCV_HDR_OVF_95,
1261 C_RCV_HDR_OVF_96,
1262 C_RCV_HDR_OVF_97,
1263 C_RCV_HDR_OVF_98,
1264 C_RCV_HDR_OVF_99,
1265 C_RCV_HDR_OVF_100,
1266 C_RCV_HDR_OVF_101,
1267 C_RCV_HDR_OVF_102,
1268 C_RCV_HDR_OVF_103,
1269 C_RCV_HDR_OVF_104,
1270 C_RCV_HDR_OVF_105,
1271 C_RCV_HDR_OVF_106,
1272 C_RCV_HDR_OVF_107,
1273 C_RCV_HDR_OVF_108,
1274 C_RCV_HDR_OVF_109,
1275 C_RCV_HDR_OVF_110,
1276 C_RCV_HDR_OVF_111,
1277 C_RCV_HDR_OVF_112,
1278 C_RCV_HDR_OVF_113,
1279 C_RCV_HDR_OVF_114,
1280 C_RCV_HDR_OVF_115,
1281 C_RCV_HDR_OVF_116,
1282 C_RCV_HDR_OVF_117,
1283 C_RCV_HDR_OVF_118,
1284 C_RCV_HDR_OVF_119,
1285 C_RCV_HDR_OVF_120,
1286 C_RCV_HDR_OVF_121,
1287 C_RCV_HDR_OVF_122,
1288 C_RCV_HDR_OVF_123,
1289 C_RCV_HDR_OVF_124,
1290 C_RCV_HDR_OVF_125,
1291 C_RCV_HDR_OVF_126,
1292 C_RCV_HDR_OVF_127,
1293 C_RCV_HDR_OVF_128,
1294 C_RCV_HDR_OVF_129,
1295 C_RCV_HDR_OVF_130,
1296 C_RCV_HDR_OVF_131,
1297 C_RCV_HDR_OVF_132,
1298 C_RCV_HDR_OVF_133,
1299 C_RCV_HDR_OVF_134,
1300 C_RCV_HDR_OVF_135,
1301 C_RCV_HDR_OVF_136,
1302 C_RCV_HDR_OVF_137,
1303 C_RCV_HDR_OVF_138,
1304 C_RCV_HDR_OVF_139,
1305 C_RCV_HDR_OVF_140,
1306 C_RCV_HDR_OVF_141,
1307 C_RCV_HDR_OVF_142,
1308 C_RCV_HDR_OVF_143,
1309 C_RCV_HDR_OVF_144,
1310 C_RCV_HDR_OVF_145,
1311 C_RCV_HDR_OVF_146,
1312 C_RCV_HDR_OVF_147,
1313 C_RCV_HDR_OVF_148,
1314 C_RCV_HDR_OVF_149,
1315 C_RCV_HDR_OVF_150,
1316 C_RCV_HDR_OVF_151,
1317 C_RCV_HDR_OVF_152,
1318 C_RCV_HDR_OVF_153,
1319 C_RCV_HDR_OVF_154,
1320 C_RCV_HDR_OVF_155,
1321 C_RCV_HDR_OVF_156,
1322 C_RCV_HDR_OVF_157,
1323 C_RCV_HDR_OVF_158,
1324 C_RCV_HDR_OVF_159,
1325 PORT_CNTR_LAST /* Must be kept last */
1326 };
1327
1328 u64 get_all_cpu_total(u64 __percpu *cntr);
1329 void hfi1_start_cleanup(struct hfi1_devdata *dd);
1330 void hfi1_clear_tids(struct hfi1_ctxtdata *rcd);
1331 struct hfi1_message_header *hfi1_get_msgheader(
1332 struct hfi1_devdata *dd, __le32 *rhf_addr);
1333 int hfi1_get_base_kinfo(struct hfi1_ctxtdata *rcd,
1334 struct hfi1_ctxt_info *kinfo);
1335 u64 hfi1_gpio_mod(struct hfi1_devdata *dd, u32 target, u32 data, u32 dir,
1336 u32 mask);
1337 int hfi1_init_ctxt(struct send_context *sc);
1338 void hfi1_put_tid(struct hfi1_devdata *dd, u32 index,
1339 u32 type, unsigned long pa, u16 order);
1340 void hfi1_quiet_serdes(struct hfi1_pportdata *ppd);
1341 void hfi1_rcvctrl(struct hfi1_devdata *dd, unsigned int op, int ctxt);
1342 u32 hfi1_read_cntrs(struct hfi1_devdata *dd, char **namep, u64 **cntrp);
1343 u32 hfi1_read_portcntrs(struct hfi1_pportdata *ppd, char **namep, u64 **cntrp);
1344 u8 hfi1_ibphys_portstate(struct hfi1_pportdata *ppd);
1345 int hfi1_get_ib_cfg(struct hfi1_pportdata *ppd, int which);
1346 int hfi1_set_ib_cfg(struct hfi1_pportdata *ppd, int which, u32 val);
1347 int hfi1_set_ctxt_jkey(struct hfi1_devdata *dd, unsigned ctxt, u16 jkey);
1348 int hfi1_clear_ctxt_jkey(struct hfi1_devdata *dd, unsigned ctxt);
1349 int hfi1_set_ctxt_pkey(struct hfi1_devdata *dd, unsigned ctxt, u16 pkey);
1350 int hfi1_clear_ctxt_pkey(struct hfi1_devdata *dd, unsigned ctxt);
1351 void hfi1_read_link_quality(struct hfi1_devdata *dd, u8 *link_quality);
1352
1353 /*
1354 * Interrupt source table.
1355 *
1356 * Each entry is an interrupt source "type". It is ordered by increasing
1357 * number.
1358 */
1359 struct is_table {
1360 int start; /* interrupt source type start */
1361 int end; /* interrupt source type end */
1362 /* routine that returns the name of the interrupt source */
1363 char *(*is_name)(char *name, size_t size, unsigned int source);
1364 /* routine to call when receiving an interrupt */
1365 void (*is_int)(struct hfi1_devdata *dd, unsigned int source);
1366 };
1367
1368 #endif /* _CHIP_H */