]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - drivers/mmc/host/sdhci-s3c.c
UBUNTU: Ubuntu-4.13.0-45.50
[mirror_ubuntu-artful-kernel.git] / drivers / mmc / host / sdhci-s3c.c
1 /* linux/drivers/mmc/host/sdhci-s3c.c
2 *
3 * Copyright 2008 Openmoko Inc.
4 * Copyright 2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
7 *
8 * SDHCI (HSMMC) support for Samsung SoC
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14
15 #include <linux/spinlock.h>
16 #include <linux/delay.h>
17 #include <linux/dma-mapping.h>
18 #include <linux/platform_device.h>
19 #include <linux/platform_data/mmc-sdhci-s3c.h>
20 #include <linux/slab.h>
21 #include <linux/clk.h>
22 #include <linux/io.h>
23 #include <linux/gpio.h>
24 #include <linux/module.h>
25 #include <linux/of.h>
26 #include <linux/of_gpio.h>
27 #include <linux/pm.h>
28 #include <linux/pm_runtime.h>
29
30 #include <linux/mmc/host.h>
31
32 #include "sdhci.h"
33
34 #define MAX_BUS_CLK (4)
35
36 #define S3C_SDHCI_CONTROL2 (0x80)
37 #define S3C_SDHCI_CONTROL3 (0x84)
38 #define S3C64XX_SDHCI_CONTROL4 (0x8C)
39
40 #define S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR BIT(31)
41 #define S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK BIT(30)
42 #define S3C_SDHCI_CTRL2_CDINVRXD3 BIT(29)
43 #define S3C_SDHCI_CTRL2_SLCARDOUT BIT(28)
44
45 #define S3C_SDHCI_CTRL2_FLTCLKSEL_MASK (0xf << 24)
46 #define S3C_SDHCI_CTRL2_FLTCLKSEL_SHIFT (24)
47 #define S3C_SDHCI_CTRL2_FLTCLKSEL(_x) ((_x) << 24)
48
49 #define S3C_SDHCI_CTRL2_LVLDAT_MASK (0xff << 16)
50 #define S3C_SDHCI_CTRL2_LVLDAT_SHIFT (16)
51 #define S3C_SDHCI_CTRL2_LVLDAT(_x) ((_x) << 16)
52
53 #define S3C_SDHCI_CTRL2_ENFBCLKTX BIT(15)
54 #define S3C_SDHCI_CTRL2_ENFBCLKRX BIT(14)
55 #define S3C_SDHCI_CTRL2_SDCDSEL BIT(13)
56 #define S3C_SDHCI_CTRL2_SDSIGPC BIT(12)
57 #define S3C_SDHCI_CTRL2_ENBUSYCHKTXSTART BIT(11)
58
59 #define S3C_SDHCI_CTRL2_DFCNT_MASK (0x3 << 9)
60 #define S3C_SDHCI_CTRL2_DFCNT_SHIFT (9)
61 #define S3C_SDHCI_CTRL2_DFCNT_NONE (0x0 << 9)
62 #define S3C_SDHCI_CTRL2_DFCNT_4SDCLK (0x1 << 9)
63 #define S3C_SDHCI_CTRL2_DFCNT_16SDCLK (0x2 << 9)
64 #define S3C_SDHCI_CTRL2_DFCNT_64SDCLK (0x3 << 9)
65
66 #define S3C_SDHCI_CTRL2_ENCLKOUTHOLD BIT(8)
67 #define S3C_SDHCI_CTRL2_RWAITMODE BIT(7)
68 #define S3C_SDHCI_CTRL2_DISBUFRD BIT(6)
69
70 #define S3C_SDHCI_CTRL2_SELBASECLK_MASK (0x3 << 4)
71 #define S3C_SDHCI_CTRL2_SELBASECLK_SHIFT (4)
72 #define S3C_SDHCI_CTRL2_PWRSYNC BIT(3)
73 #define S3C_SDHCI_CTRL2_ENCLKOUTMSKCON BIT(1)
74 #define S3C_SDHCI_CTRL2_HWINITFIN BIT(0)
75
76 #define S3C_SDHCI_CTRL3_FCSEL3 BIT(31)
77 #define S3C_SDHCI_CTRL3_FCSEL2 BIT(23)
78 #define S3C_SDHCI_CTRL3_FCSEL1 BIT(15)
79 #define S3C_SDHCI_CTRL3_FCSEL0 BIT(7)
80
81 #define S3C_SDHCI_CTRL3_FIA3_MASK (0x7f << 24)
82 #define S3C_SDHCI_CTRL3_FIA3_SHIFT (24)
83 #define S3C_SDHCI_CTRL3_FIA3(_x) ((_x) << 24)
84
85 #define S3C_SDHCI_CTRL3_FIA2_MASK (0x7f << 16)
86 #define S3C_SDHCI_CTRL3_FIA2_SHIFT (16)
87 #define S3C_SDHCI_CTRL3_FIA2(_x) ((_x) << 16)
88
89 #define S3C_SDHCI_CTRL3_FIA1_MASK (0x7f << 8)
90 #define S3C_SDHCI_CTRL3_FIA1_SHIFT (8)
91 #define S3C_SDHCI_CTRL3_FIA1(_x) ((_x) << 8)
92
93 #define S3C_SDHCI_CTRL3_FIA0_MASK (0x7f << 0)
94 #define S3C_SDHCI_CTRL3_FIA0_SHIFT (0)
95 #define S3C_SDHCI_CTRL3_FIA0(_x) ((_x) << 0)
96
97 #define S3C64XX_SDHCI_CONTROL4_DRIVE_MASK (0x3 << 16)
98 #define S3C64XX_SDHCI_CONTROL4_DRIVE_SHIFT (16)
99 #define S3C64XX_SDHCI_CONTROL4_DRIVE_2mA (0x0 << 16)
100 #define S3C64XX_SDHCI_CONTROL4_DRIVE_4mA (0x1 << 16)
101 #define S3C64XX_SDHCI_CONTROL4_DRIVE_7mA (0x2 << 16)
102 #define S3C64XX_SDHCI_CONTROL4_DRIVE_9mA (0x3 << 16)
103
104 #define S3C64XX_SDHCI_CONTROL4_BUSY (1)
105
106 /**
107 * struct sdhci_s3c - S3C SDHCI instance
108 * @host: The SDHCI host created
109 * @pdev: The platform device we where created from.
110 * @ioarea: The resource created when we claimed the IO area.
111 * @pdata: The platform data for this controller.
112 * @cur_clk: The index of the current bus clock.
113 * @clk_io: The clock for the internal bus interface.
114 * @clk_bus: The clocks that are available for the SD/MMC bus clock.
115 */
116 struct sdhci_s3c {
117 struct sdhci_host *host;
118 struct platform_device *pdev;
119 struct resource *ioarea;
120 struct s3c_sdhci_platdata *pdata;
121 int cur_clk;
122 int ext_cd_irq;
123 int ext_cd_gpio;
124
125 struct clk *clk_io;
126 struct clk *clk_bus[MAX_BUS_CLK];
127 unsigned long clk_rates[MAX_BUS_CLK];
128
129 bool no_divider;
130 };
131
132 /**
133 * struct sdhci_s3c_driver_data - S3C SDHCI platform specific driver data
134 * @sdhci_quirks: sdhci host specific quirks.
135 *
136 * Specifies platform specific configuration of sdhci controller.
137 * Note: A structure for driver specific platform data is used for future
138 * expansion of its usage.
139 */
140 struct sdhci_s3c_drv_data {
141 unsigned int sdhci_quirks;
142 bool no_divider;
143 };
144
145 static inline struct sdhci_s3c *to_s3c(struct sdhci_host *host)
146 {
147 return sdhci_priv(host);
148 }
149
150 /**
151 * sdhci_s3c_get_max_clk - callback to get maximum clock frequency.
152 * @host: The SDHCI host instance.
153 *
154 * Callback to return the maximum clock rate acheivable by the controller.
155 */
156 static unsigned int sdhci_s3c_get_max_clk(struct sdhci_host *host)
157 {
158 struct sdhci_s3c *ourhost = to_s3c(host);
159 unsigned long rate, max = 0;
160 int src;
161
162 for (src = 0; src < MAX_BUS_CLK; src++) {
163 rate = ourhost->clk_rates[src];
164 if (rate > max)
165 max = rate;
166 }
167
168 return max;
169 }
170
171 /**
172 * sdhci_s3c_consider_clock - consider one the bus clocks for current setting
173 * @ourhost: Our SDHCI instance.
174 * @src: The source clock index.
175 * @wanted: The clock frequency wanted.
176 */
177 static unsigned int sdhci_s3c_consider_clock(struct sdhci_s3c *ourhost,
178 unsigned int src,
179 unsigned int wanted)
180 {
181 unsigned long rate;
182 struct clk *clksrc = ourhost->clk_bus[src];
183 int shift;
184
185 if (IS_ERR(clksrc))
186 return UINT_MAX;
187
188 /*
189 * If controller uses a non-standard clock division, find the best clock
190 * speed possible with selected clock source and skip the division.
191 */
192 if (ourhost->no_divider) {
193 rate = clk_round_rate(clksrc, wanted);
194 return wanted - rate;
195 }
196
197 rate = ourhost->clk_rates[src];
198
199 for (shift = 0; shift <= 8; ++shift) {
200 if ((rate >> shift) <= wanted)
201 break;
202 }
203
204 if (shift > 8) {
205 dev_dbg(&ourhost->pdev->dev,
206 "clk %d: rate %ld, min rate %lu > wanted %u\n",
207 src, rate, rate / 256, wanted);
208 return UINT_MAX;
209 }
210
211 dev_dbg(&ourhost->pdev->dev, "clk %d: rate %ld, want %d, got %ld\n",
212 src, rate, wanted, rate >> shift);
213
214 return wanted - (rate >> shift);
215 }
216
217 /**
218 * sdhci_s3c_set_clock - callback on clock change
219 * @host: The SDHCI host being changed
220 * @clock: The clock rate being requested.
221 *
222 * When the card's clock is going to be changed, look at the new frequency
223 * and find the best clock source to go with it.
224 */
225 static void sdhci_s3c_set_clock(struct sdhci_host *host, unsigned int clock)
226 {
227 struct sdhci_s3c *ourhost = to_s3c(host);
228 unsigned int best = UINT_MAX;
229 unsigned int delta;
230 int best_src = 0;
231 int src;
232 u32 ctrl;
233
234 host->mmc->actual_clock = 0;
235
236 /* don't bother if the clock is going off. */
237 if (clock == 0) {
238 sdhci_set_clock(host, clock);
239 return;
240 }
241
242 for (src = 0; src < MAX_BUS_CLK; src++) {
243 delta = sdhci_s3c_consider_clock(ourhost, src, clock);
244 if (delta < best) {
245 best = delta;
246 best_src = src;
247 }
248 }
249
250 dev_dbg(&ourhost->pdev->dev,
251 "selected source %d, clock %d, delta %d\n",
252 best_src, clock, best);
253
254 /* select the new clock source */
255 if (ourhost->cur_clk != best_src) {
256 struct clk *clk = ourhost->clk_bus[best_src];
257
258 clk_prepare_enable(clk);
259 if (ourhost->cur_clk >= 0)
260 clk_disable_unprepare(
261 ourhost->clk_bus[ourhost->cur_clk]);
262
263 ourhost->cur_clk = best_src;
264 host->max_clk = ourhost->clk_rates[best_src];
265 }
266
267 /* turn clock off to card before changing clock source */
268 writew(0, host->ioaddr + SDHCI_CLOCK_CONTROL);
269
270 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
271 ctrl &= ~S3C_SDHCI_CTRL2_SELBASECLK_MASK;
272 ctrl |= best_src << S3C_SDHCI_CTRL2_SELBASECLK_SHIFT;
273 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
274
275 /* reprogram default hardware configuration */
276 writel(S3C64XX_SDHCI_CONTROL4_DRIVE_9mA,
277 host->ioaddr + S3C64XX_SDHCI_CONTROL4);
278
279 ctrl = readl(host->ioaddr + S3C_SDHCI_CONTROL2);
280 ctrl |= (S3C64XX_SDHCI_CTRL2_ENSTAASYNCCLR |
281 S3C64XX_SDHCI_CTRL2_ENCMDCNFMSK |
282 S3C_SDHCI_CTRL2_ENFBCLKRX |
283 S3C_SDHCI_CTRL2_DFCNT_NONE |
284 S3C_SDHCI_CTRL2_ENCLKOUTHOLD);
285 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL2);
286
287 /* reconfigure the controller for new clock rate */
288 ctrl = (S3C_SDHCI_CTRL3_FCSEL1 | S3C_SDHCI_CTRL3_FCSEL0);
289 if (clock < 25 * 1000000)
290 ctrl |= (S3C_SDHCI_CTRL3_FCSEL3 | S3C_SDHCI_CTRL3_FCSEL2);
291 writel(ctrl, host->ioaddr + S3C_SDHCI_CONTROL3);
292
293 sdhci_set_clock(host, clock);
294 }
295
296 /**
297 * sdhci_s3c_get_min_clock - callback to get minimal supported clock value
298 * @host: The SDHCI host being queried
299 *
300 * To init mmc host properly a minimal clock value is needed. For high system
301 * bus clock's values the standard formula gives values out of allowed range.
302 * The clock still can be set to lower values, if clock source other then
303 * system bus is selected.
304 */
305 static unsigned int sdhci_s3c_get_min_clock(struct sdhci_host *host)
306 {
307 struct sdhci_s3c *ourhost = to_s3c(host);
308 unsigned long rate, min = ULONG_MAX;
309 int src;
310
311 for (src = 0; src < MAX_BUS_CLK; src++) {
312 rate = ourhost->clk_rates[src] / 256;
313 if (!rate)
314 continue;
315 if (rate < min)
316 min = rate;
317 }
318
319 return min;
320 }
321
322 /* sdhci_cmu_get_max_clk - callback to get maximum clock frequency.*/
323 static unsigned int sdhci_cmu_get_max_clock(struct sdhci_host *host)
324 {
325 struct sdhci_s3c *ourhost = to_s3c(host);
326 unsigned long rate, max = 0;
327 int src;
328
329 for (src = 0; src < MAX_BUS_CLK; src++) {
330 struct clk *clk;
331
332 clk = ourhost->clk_bus[src];
333 if (IS_ERR(clk))
334 continue;
335
336 rate = clk_round_rate(clk, ULONG_MAX);
337 if (rate > max)
338 max = rate;
339 }
340
341 return max;
342 }
343
344 /* sdhci_cmu_get_min_clock - callback to get minimal supported clock value. */
345 static unsigned int sdhci_cmu_get_min_clock(struct sdhci_host *host)
346 {
347 struct sdhci_s3c *ourhost = to_s3c(host);
348 unsigned long rate, min = ULONG_MAX;
349 int src;
350
351 for (src = 0; src < MAX_BUS_CLK; src++) {
352 struct clk *clk;
353
354 clk = ourhost->clk_bus[src];
355 if (IS_ERR(clk))
356 continue;
357
358 rate = clk_round_rate(clk, 0);
359 if (rate < min)
360 min = rate;
361 }
362
363 return min;
364 }
365
366 /* sdhci_cmu_set_clock - callback on clock change.*/
367 static void sdhci_cmu_set_clock(struct sdhci_host *host, unsigned int clock)
368 {
369 struct sdhci_s3c *ourhost = to_s3c(host);
370 struct device *dev = &ourhost->pdev->dev;
371 unsigned long timeout;
372 u16 clk = 0;
373 int ret;
374
375 host->mmc->actual_clock = 0;
376
377 /* If the clock is going off, set to 0 at clock control register */
378 if (clock == 0) {
379 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
380 return;
381 }
382
383 sdhci_s3c_set_clock(host, clock);
384
385 /* Reset SD Clock Enable */
386 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
387 clk &= ~SDHCI_CLOCK_CARD_EN;
388 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
389
390 ret = clk_set_rate(ourhost->clk_bus[ourhost->cur_clk], clock);
391 if (ret != 0) {
392 dev_err(dev, "%s: failed to set clock rate %uHz\n",
393 mmc_hostname(host->mmc), clock);
394 return;
395 }
396
397 clk = SDHCI_CLOCK_INT_EN;
398 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
399
400 /* Wait max 20 ms */
401 timeout = 20;
402 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
403 & SDHCI_CLOCK_INT_STABLE)) {
404 if (timeout == 0) {
405 dev_err(dev, "%s: Internal clock never stabilised.\n",
406 mmc_hostname(host->mmc));
407 return;
408 }
409 timeout--;
410 mdelay(1);
411 }
412
413 clk |= SDHCI_CLOCK_CARD_EN;
414 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
415 }
416
417 /**
418 * sdhci_s3c_set_bus_width - support 8bit buswidth
419 * @host: The SDHCI host being queried
420 * @width: MMC_BUS_WIDTH_ macro for the bus width being requested
421 *
422 * We have 8-bit width support but is not a v3 controller.
423 * So we add platform_bus_width() and support 8bit width.
424 */
425 static void sdhci_s3c_set_bus_width(struct sdhci_host *host, int width)
426 {
427 u8 ctrl;
428
429 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
430
431 switch (width) {
432 case MMC_BUS_WIDTH_8:
433 ctrl |= SDHCI_CTRL_8BITBUS;
434 ctrl &= ~SDHCI_CTRL_4BITBUS;
435 break;
436 case MMC_BUS_WIDTH_4:
437 ctrl |= SDHCI_CTRL_4BITBUS;
438 ctrl &= ~SDHCI_CTRL_8BITBUS;
439 break;
440 default:
441 ctrl &= ~SDHCI_CTRL_4BITBUS;
442 ctrl &= ~SDHCI_CTRL_8BITBUS;
443 break;
444 }
445
446 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
447 }
448
449 static struct sdhci_ops sdhci_s3c_ops = {
450 .get_max_clock = sdhci_s3c_get_max_clk,
451 .set_clock = sdhci_s3c_set_clock,
452 .get_min_clock = sdhci_s3c_get_min_clock,
453 .set_bus_width = sdhci_s3c_set_bus_width,
454 .reset = sdhci_reset,
455 .set_uhs_signaling = sdhci_set_uhs_signaling,
456 };
457
458 #ifdef CONFIG_OF
459 static int sdhci_s3c_parse_dt(struct device *dev,
460 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
461 {
462 struct device_node *node = dev->of_node;
463 u32 max_width;
464
465 /* if the bus-width property is not specified, assume width as 1 */
466 if (of_property_read_u32(node, "bus-width", &max_width))
467 max_width = 1;
468 pdata->max_width = max_width;
469
470 /* get the card detection method */
471 if (of_get_property(node, "broken-cd", NULL)) {
472 pdata->cd_type = S3C_SDHCI_CD_NONE;
473 return 0;
474 }
475
476 if (of_get_property(node, "non-removable", NULL)) {
477 pdata->cd_type = S3C_SDHCI_CD_PERMANENT;
478 return 0;
479 }
480
481 if (of_get_named_gpio(node, "cd-gpios", 0))
482 return 0;
483
484 /* assuming internal card detect that will be configured by pinctrl */
485 pdata->cd_type = S3C_SDHCI_CD_INTERNAL;
486 return 0;
487 }
488 #else
489 static int sdhci_s3c_parse_dt(struct device *dev,
490 struct sdhci_host *host, struct s3c_sdhci_platdata *pdata)
491 {
492 return -EINVAL;
493 }
494 #endif
495
496 static const struct of_device_id sdhci_s3c_dt_match[];
497
498 static inline struct sdhci_s3c_drv_data *sdhci_s3c_get_driver_data(
499 struct platform_device *pdev)
500 {
501 #ifdef CONFIG_OF
502 if (pdev->dev.of_node) {
503 const struct of_device_id *match;
504 match = of_match_node(sdhci_s3c_dt_match, pdev->dev.of_node);
505 return (struct sdhci_s3c_drv_data *)match->data;
506 }
507 #endif
508 return (struct sdhci_s3c_drv_data *)
509 platform_get_device_id(pdev)->driver_data;
510 }
511
512 static int sdhci_s3c_probe(struct platform_device *pdev)
513 {
514 struct s3c_sdhci_platdata *pdata;
515 struct sdhci_s3c_drv_data *drv_data;
516 struct device *dev = &pdev->dev;
517 struct sdhci_host *host;
518 struct sdhci_s3c *sc;
519 struct resource *res;
520 int ret, irq, ptr, clks;
521
522 if (!pdev->dev.platform_data && !pdev->dev.of_node) {
523 dev_err(dev, "no device data specified\n");
524 return -ENOENT;
525 }
526
527 irq = platform_get_irq(pdev, 0);
528 if (irq < 0) {
529 dev_err(dev, "no irq specified\n");
530 return irq;
531 }
532
533 host = sdhci_alloc_host(dev, sizeof(struct sdhci_s3c));
534 if (IS_ERR(host)) {
535 dev_err(dev, "sdhci_alloc_host() failed\n");
536 return PTR_ERR(host);
537 }
538 sc = sdhci_priv(host);
539
540 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
541 if (!pdata) {
542 ret = -ENOMEM;
543 goto err_pdata_io_clk;
544 }
545
546 if (pdev->dev.of_node) {
547 ret = sdhci_s3c_parse_dt(&pdev->dev, host, pdata);
548 if (ret)
549 goto err_pdata_io_clk;
550 } else {
551 memcpy(pdata, pdev->dev.platform_data, sizeof(*pdata));
552 sc->ext_cd_gpio = -1; /* invalid gpio number */
553 }
554
555 drv_data = sdhci_s3c_get_driver_data(pdev);
556
557 sc->host = host;
558 sc->pdev = pdev;
559 sc->pdata = pdata;
560 sc->cur_clk = -1;
561
562 platform_set_drvdata(pdev, host);
563
564 sc->clk_io = devm_clk_get(dev, "hsmmc");
565 if (IS_ERR(sc->clk_io)) {
566 dev_err(dev, "failed to get io clock\n");
567 ret = PTR_ERR(sc->clk_io);
568 goto err_pdata_io_clk;
569 }
570
571 /* enable the local io clock and keep it running for the moment. */
572 clk_prepare_enable(sc->clk_io);
573
574 for (clks = 0, ptr = 0; ptr < MAX_BUS_CLK; ptr++) {
575 char name[14];
576
577 snprintf(name, 14, "mmc_busclk.%d", ptr);
578 sc->clk_bus[ptr] = devm_clk_get(dev, name);
579 if (IS_ERR(sc->clk_bus[ptr]))
580 continue;
581
582 clks++;
583 sc->clk_rates[ptr] = clk_get_rate(sc->clk_bus[ptr]);
584
585 dev_info(dev, "clock source %d: %s (%ld Hz)\n",
586 ptr, name, sc->clk_rates[ptr]);
587 }
588
589 if (clks == 0) {
590 dev_err(dev, "failed to find any bus clocks\n");
591 ret = -ENOENT;
592 goto err_no_busclks;
593 }
594
595 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
596 host->ioaddr = devm_ioremap_resource(&pdev->dev, res);
597 if (IS_ERR(host->ioaddr)) {
598 ret = PTR_ERR(host->ioaddr);
599 goto err_req_regs;
600 }
601
602 /* Ensure we have minimal gpio selected CMD/CLK/Detect */
603 if (pdata->cfg_gpio)
604 pdata->cfg_gpio(pdev, pdata->max_width);
605
606 host->hw_name = "samsung-hsmmc";
607 host->ops = &sdhci_s3c_ops;
608 host->quirks = 0;
609 host->quirks2 = 0;
610 host->irq = irq;
611
612 /* Setup quirks for the controller */
613 host->quirks |= SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC;
614 host->quirks |= SDHCI_QUIRK_NO_HISPD_BIT;
615 if (drv_data) {
616 host->quirks |= drv_data->sdhci_quirks;
617 sc->no_divider = drv_data->no_divider;
618 }
619
620 #ifndef CONFIG_MMC_SDHCI_S3C_DMA
621
622 /* we currently see overruns on errors, so disable the SDMA
623 * support as well. */
624 host->quirks |= SDHCI_QUIRK_BROKEN_DMA;
625
626 #endif /* CONFIG_MMC_SDHCI_S3C_DMA */
627
628 /* It seems we do not get an DATA transfer complete on non-busy
629 * transfers, not sure if this is a problem with this specific
630 * SDHCI block, or a missing configuration that needs to be set. */
631 host->quirks |= SDHCI_QUIRK_NO_BUSY_IRQ;
632
633 /* This host supports the Auto CMD12 */
634 host->quirks |= SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12;
635
636 /* Samsung SoCs need BROKEN_ADMA_ZEROLEN_DESC */
637 host->quirks |= SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC;
638
639 if (pdata->cd_type == S3C_SDHCI_CD_NONE ||
640 pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
641 host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
642
643 if (pdata->cd_type == S3C_SDHCI_CD_PERMANENT)
644 host->mmc->caps = MMC_CAP_NONREMOVABLE;
645
646 switch (pdata->max_width) {
647 case 8:
648 host->mmc->caps |= MMC_CAP_8_BIT_DATA;
649 case 4:
650 host->mmc->caps |= MMC_CAP_4_BIT_DATA;
651 break;
652 }
653
654 if (pdata->pm_caps)
655 host->mmc->pm_caps |= pdata->pm_caps;
656
657 host->quirks |= (SDHCI_QUIRK_32BIT_DMA_ADDR |
658 SDHCI_QUIRK_32BIT_DMA_SIZE);
659
660 /* HSMMC on Samsung SoCs uses SDCLK as timeout clock */
661 host->quirks |= SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK;
662
663 /*
664 * If controller does not have internal clock divider,
665 * we can use overriding functions instead of default.
666 */
667 if (sc->no_divider) {
668 sdhci_s3c_ops.set_clock = sdhci_cmu_set_clock;
669 sdhci_s3c_ops.get_min_clock = sdhci_cmu_get_min_clock;
670 sdhci_s3c_ops.get_max_clock = sdhci_cmu_get_max_clock;
671 }
672
673 /* It supports additional host capabilities if needed */
674 if (pdata->host_caps)
675 host->mmc->caps |= pdata->host_caps;
676
677 if (pdata->host_caps2)
678 host->mmc->caps2 |= pdata->host_caps2;
679
680 pm_runtime_enable(&pdev->dev);
681 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
682 pm_runtime_use_autosuspend(&pdev->dev);
683 pm_suspend_ignore_children(&pdev->dev, 1);
684
685 ret = mmc_of_parse(host->mmc);
686 if (ret)
687 goto err_req_regs;
688
689 ret = sdhci_add_host(host);
690 if (ret) {
691 dev_err(dev, "sdhci_add_host() failed\n");
692 goto err_req_regs;
693 }
694
695 #ifdef CONFIG_PM
696 if (pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
697 clk_disable_unprepare(sc->clk_io);
698 #endif
699 return 0;
700
701 err_req_regs:
702 pm_runtime_disable(&pdev->dev);
703
704 err_no_busclks:
705 clk_disable_unprepare(sc->clk_io);
706
707 err_pdata_io_clk:
708 sdhci_free_host(host);
709
710 return ret;
711 }
712
713 static int sdhci_s3c_remove(struct platform_device *pdev)
714 {
715 struct sdhci_host *host = platform_get_drvdata(pdev);
716 struct sdhci_s3c *sc = sdhci_priv(host);
717
718 if (sc->ext_cd_irq)
719 free_irq(sc->ext_cd_irq, sc);
720
721 #ifdef CONFIG_PM
722 if (sc->pdata->cd_type != S3C_SDHCI_CD_INTERNAL)
723 clk_prepare_enable(sc->clk_io);
724 #endif
725 sdhci_remove_host(host, 1);
726
727 pm_runtime_dont_use_autosuspend(&pdev->dev);
728 pm_runtime_disable(&pdev->dev);
729
730 clk_disable_unprepare(sc->clk_io);
731
732 sdhci_free_host(host);
733
734 return 0;
735 }
736
737 #ifdef CONFIG_PM_SLEEP
738 static int sdhci_s3c_suspend(struct device *dev)
739 {
740 struct sdhci_host *host = dev_get_drvdata(dev);
741
742 if (host->tuning_mode != SDHCI_TUNING_MODE_3)
743 mmc_retune_needed(host->mmc);
744
745 return sdhci_suspend_host(host);
746 }
747
748 static int sdhci_s3c_resume(struct device *dev)
749 {
750 struct sdhci_host *host = dev_get_drvdata(dev);
751
752 return sdhci_resume_host(host);
753 }
754 #endif
755
756 #ifdef CONFIG_PM
757 static int sdhci_s3c_runtime_suspend(struct device *dev)
758 {
759 struct sdhci_host *host = dev_get_drvdata(dev);
760 struct sdhci_s3c *ourhost = to_s3c(host);
761 struct clk *busclk = ourhost->clk_io;
762 int ret;
763
764 ret = sdhci_runtime_suspend_host(host);
765
766 if (host->tuning_mode != SDHCI_TUNING_MODE_3)
767 mmc_retune_needed(host->mmc);
768
769 if (ourhost->cur_clk >= 0)
770 clk_disable_unprepare(ourhost->clk_bus[ourhost->cur_clk]);
771 clk_disable_unprepare(busclk);
772 return ret;
773 }
774
775 static int sdhci_s3c_runtime_resume(struct device *dev)
776 {
777 struct sdhci_host *host = dev_get_drvdata(dev);
778 struct sdhci_s3c *ourhost = to_s3c(host);
779 struct clk *busclk = ourhost->clk_io;
780 int ret;
781
782 clk_prepare_enable(busclk);
783 if (ourhost->cur_clk >= 0)
784 clk_prepare_enable(ourhost->clk_bus[ourhost->cur_clk]);
785 ret = sdhci_runtime_resume_host(host);
786 return ret;
787 }
788 #endif
789
790 static const struct dev_pm_ops sdhci_s3c_pmops = {
791 SET_SYSTEM_SLEEP_PM_OPS(sdhci_s3c_suspend, sdhci_s3c_resume)
792 SET_RUNTIME_PM_OPS(sdhci_s3c_runtime_suspend, sdhci_s3c_runtime_resume,
793 NULL)
794 };
795
796 #if defined(CONFIG_CPU_EXYNOS4210) || defined(CONFIG_SOC_EXYNOS4212)
797 static struct sdhci_s3c_drv_data exynos4_sdhci_drv_data = {
798 .no_divider = true,
799 };
800 #define EXYNOS4_SDHCI_DRV_DATA ((kernel_ulong_t)&exynos4_sdhci_drv_data)
801 #else
802 #define EXYNOS4_SDHCI_DRV_DATA ((kernel_ulong_t)NULL)
803 #endif
804
805 static const struct platform_device_id sdhci_s3c_driver_ids[] = {
806 {
807 .name = "s3c-sdhci",
808 .driver_data = (kernel_ulong_t)NULL,
809 }, {
810 .name = "exynos4-sdhci",
811 .driver_data = EXYNOS4_SDHCI_DRV_DATA,
812 },
813 { }
814 };
815 MODULE_DEVICE_TABLE(platform, sdhci_s3c_driver_ids);
816
817 #ifdef CONFIG_OF
818 static const struct of_device_id sdhci_s3c_dt_match[] = {
819 { .compatible = "samsung,s3c6410-sdhci", },
820 { .compatible = "samsung,exynos4210-sdhci",
821 .data = (void *)EXYNOS4_SDHCI_DRV_DATA },
822 {},
823 };
824 MODULE_DEVICE_TABLE(of, sdhci_s3c_dt_match);
825 #endif
826
827 static struct platform_driver sdhci_s3c_driver = {
828 .probe = sdhci_s3c_probe,
829 .remove = sdhci_s3c_remove,
830 .id_table = sdhci_s3c_driver_ids,
831 .driver = {
832 .name = "s3c-sdhci",
833 .of_match_table = of_match_ptr(sdhci_s3c_dt_match),
834 .pm = &sdhci_s3c_pmops,
835 },
836 };
837
838 module_platform_driver(sdhci_s3c_driver);
839
840 MODULE_DESCRIPTION("Samsung SDHCI (HSMMC) glue");
841 MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
842 MODULE_LICENSE("GPL v2");
843 MODULE_ALIAS("platform:s3c-sdhci");