]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/net/bnx2x/bnx2x_hsi.h
bnx2x: Add dual-media changes
[mirror_ubuntu-bionic-kernel.git] / drivers / net / bnx2x / bnx2x_hsi.h
1 /* bnx2x_hsi.h: Broadcom Everest network driver.
2 *
3 * Copyright (c) 2007-2010 Broadcom Corporation
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
9
10 struct license_key {
11 u32 reserved[6];
12
13 #if defined(__BIG_ENDIAN)
14 u16 max_iscsi_init_conn;
15 u16 max_iscsi_trgt_conn;
16 #elif defined(__LITTLE_ENDIAN)
17 u16 max_iscsi_trgt_conn;
18 u16 max_iscsi_init_conn;
19 #endif
20
21 u32 reserved_a[6];
22 };
23
24
25 #define PORT_0 0
26 #define PORT_1 1
27 #define PORT_MAX 2
28
29 /****************************************************************************
30 * Shared HW configuration *
31 ****************************************************************************/
32 struct shared_hw_cfg { /* NVRAM Offset */
33 /* Up to 16 bytes of NULL-terminated string */
34 u8 part_num[16]; /* 0x104 */
35
36 u32 config; /* 0x114 */
37 #define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
38 #define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
39 #define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
40 #define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
41 #define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
42
43 #define SHARED_HW_CFG_PORT_SWAP 0x00000004
44
45 #define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
46
47 #define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
48 #define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
49 /* Whatever MFW found in NVM
50 (if multiple found, priority order is: NC-SI, UMP, IPMI) */
51 #define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
52 #define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
53 #define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
54 #define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
55 /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
56 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
57 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
58 /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
59 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
60 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
61 /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
62 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
63 #define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
64
65 #define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
66 #define SHARED_HW_CFG_LED_MODE_SHIFT 16
67 #define SHARED_HW_CFG_LED_MAC1 0x00000000
68 #define SHARED_HW_CFG_LED_PHY1 0x00010000
69 #define SHARED_HW_CFG_LED_PHY2 0x00020000
70 #define SHARED_HW_CFG_LED_PHY3 0x00030000
71 #define SHARED_HW_CFG_LED_MAC2 0x00040000
72 #define SHARED_HW_CFG_LED_PHY4 0x00050000
73 #define SHARED_HW_CFG_LED_PHY5 0x00060000
74 #define SHARED_HW_CFG_LED_PHY6 0x00070000
75 #define SHARED_HW_CFG_LED_MAC3 0x00080000
76 #define SHARED_HW_CFG_LED_PHY7 0x00090000
77 #define SHARED_HW_CFG_LED_PHY9 0x000a0000
78 #define SHARED_HW_CFG_LED_PHY11 0x000b0000
79 #define SHARED_HW_CFG_LED_MAC4 0x000c0000
80 #define SHARED_HW_CFG_LED_PHY8 0x000d0000
81
82 #define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
83 #define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
84 #define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
85 #define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
86 #define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
87 #define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
88 #define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
89 #define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
90
91 u32 config2; /* 0x118 */
92 /* one time auto detect grace period (in sec) */
93 #define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
94 #define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
95
96 #define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
97
98 /* The default value for the core clock is 250MHz and it is
99 achieved by setting the clock change to 4 */
100 #define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
101 #define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
102
103 #define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
104 #define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
105
106 #define SHARED_HW_CFG_HIDE_PORT1 0x00002000
107
108 /* The fan failure mechanism is usually related to the PHY type
109 since the power consumption of the board is determined by the PHY.
110 Currently, fan is required for most designs with SFX7101, BCM8727
111 and BCM8481. If a fan is not required for a board which uses one
112 of those PHYs, this field should be set to "Disabled". If a fan is
113 required for a different PHY type, this option should be set to
114 "Enabled".
115 The fan failure indication is expected on
116 SPIO5 */
117 #define SHARED_HW_CFG_FAN_FAILURE_MASK 0x00180000
118 #define SHARED_HW_CFG_FAN_FAILURE_SHIFT 19
119 #define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE 0x00000000
120 #define SHARED_HW_CFG_FAN_FAILURE_DISABLED 0x00080000
121 #define SHARED_HW_CFG_FAN_FAILURE_ENABLED 0x00100000
122
123 /* Set the MDC/MDIO access for the first external phy */
124 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK 0x1C000000
125 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT 26
126 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE 0x00000000
127 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0 0x04000000
128 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1 0x08000000
129 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH 0x0c000000
130 #define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED 0x10000000
131
132 /* Set the MDC/MDIO access for the second external phy */
133 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK 0xE0000000
134 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT 29
135 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE 0x00000000
136 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0 0x20000000
137 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1 0x40000000
138 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH 0x60000000
139 #define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED 0x80000000
140 u32 power_dissipated; /* 0x11c */
141 #define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
142 #define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
143
144 #define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
145 #define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
146 #define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
147 #define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
148 #define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
149 #define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
150
151 u32 ump_nc_si_config; /* 0x120 */
152 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
153 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
154 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
155 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
156 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
157 #define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
158
159 #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
160 #define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
161
162 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
163 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
164 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
165 #define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
166
167 u32 board; /* 0x124 */
168 #define SHARED_HW_CFG_BOARD_REV_MASK 0x00FF0000
169 #define SHARED_HW_CFG_BOARD_REV_SHIFT 16
170
171 #define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0F000000
172 #define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
173
174 #define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xF0000000
175 #define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
176
177 u32 reserved; /* 0x128 */
178
179 };
180
181
182 /****************************************************************************
183 * Port HW configuration *
184 ****************************************************************************/
185 struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
186
187 u32 pci_id;
188 #define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
189 #define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
190
191 u32 pci_sub_id;
192 #define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
193 #define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
194
195 u32 power_dissipated;
196 #define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
197 #define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
198 #define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
199 #define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
200 #define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
201 #define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
202 #define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
203 #define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
204
205 u32 power_consumed;
206 #define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
207 #define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
208 #define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
209 #define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
210 #define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
211 #define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
212 #define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
213 #define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
214
215 u32 mac_upper;
216 #define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
217 #define PORT_HW_CFG_UPPERMAC_SHIFT 0
218 u32 mac_lower;
219
220 u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
221 u32 iscsi_mac_lower;
222
223 u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
224 u32 rdma_mac_lower;
225
226 u32 serdes_config;
227 #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000FFFF
228 #define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 0
229
230 #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0xFFFF0000
231 #define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 16
232
233
234 u32 Reserved0[16]; /* 0x158 */
235
236 /* for external PHY, or forced mode or during AN */
237 u16 xgxs_config_rx[4]; /* 0x198 */
238
239 u16 xgxs_config_tx[4]; /* 0x1A0 */
240
241 u32 Reserved1[57]; /* 0x1A8 */
242 u32 speed_capability_mask2; /* 0x28C */
243 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_MASK 0x0000FFFF
244 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_SHIFT 0
245 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_FULL 0x00000001
246 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3__ 0x00000002
247 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3___ 0x00000004
248 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_FULL 0x00000008
249 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_1G 0x00000010
250 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_2_DOT_5G 0x00000020
251 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10G 0x00000040
252 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_12G 0x00000080
253 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_12_DOT_5G 0x00000100
254 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_13G 0x00000200
255 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_15G 0x00000400
256 #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_16G 0x00000800
257
258 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_MASK 0xFFFF0000
259 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_SHIFT 16
260 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_FULL 0x00010000
261 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0__ 0x00020000
262 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0___ 0x00040000
263 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_FULL 0x00080000
264 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_1G 0x00100000
265 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_2_DOT_5G 0x00200000
266 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10G 0x00400000
267 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_12G 0x00800000
268 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_12_DOT_5G 0x01000000
269 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_13G 0x02000000
270 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_15G 0x04000000
271 #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_16G 0x08000000
272
273 /* In the case where two media types (e.g. copper and fiber) are
274 present and electrically active at the same time, PHY Selection
275 will determine which of the two PHYs will be designated as the
276 Active PHY and used for a connection to the network. */
277 u32 multi_phy_config; /* 0x290 */
278 #define PORT_HW_CFG_PHY_SELECTION_MASK 0x00000007
279 #define PORT_HW_CFG_PHY_SELECTION_SHIFT 0
280 #define PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT 0x00000000
281 #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY 0x00000001
282 #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY 0x00000002
283 #define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY 0x00000003
284 #define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY 0x00000004
285
286 /* When enabled, all second phy nvram parameters will be swapped
287 with the first phy parameters */
288 #define PORT_HW_CFG_PHY_SWAPPED_MASK 0x00000008
289 #define PORT_HW_CFG_PHY_SWAPPED_SHIFT 3
290 #define PORT_HW_CFG_PHY_SWAPPED_DISABLED 0x00000000
291 #define PORT_HW_CFG_PHY_SWAPPED_ENABLED 0x00000008
292
293
294 /* Address of the second external phy */
295 u32 external_phy_config2; /* 0x294 */
296 #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_MASK 0x000000FF
297 #define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_SHIFT 0
298
299 /* The second XGXS external PHY type */
300 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_MASK 0x0000FF00
301 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SHIFT 8
302 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_DIRECT 0x00000000
303 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8071 0x00000100
304 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8072 0x00000200
305 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8073 0x00000300
306 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8705 0x00000400
307 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8706 0x00000500
308 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8726 0x00000600
309 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8481 0x00000700
310 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SFX7101 0x00000800
311 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727 0x00000900
312 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727_NOC 0x00000a00
313 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84823 0x00000b00
314 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54640 0x00000c00
315 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84833 0x00000d00
316 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_FAILURE 0x0000fd00
317 #define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_NOT_CONN 0x0000ff00
318
319 /* 4 times 16 bits for all 4 lanes. For some external PHYs (such as
320 8706, 8726 and 8727) not all 4 values are needed. */
321 u16 xgxs_config2_rx[4]; /* 0x296 */
322 u16 xgxs_config2_tx[4]; /* 0x2A0 */
323
324 u32 lane_config;
325 #define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
326 #define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
327 #define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
328 #define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
329 #define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
330 #define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
331 #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
332 #define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
333 /* AN and forced */
334 #define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
335 /* forced only */
336 #define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
337 /* forced only */
338 #define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
339 /* forced only */
340 #define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
341
342 u32 external_phy_config;
343 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
344 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
345 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
346 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
347 #define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
348
349 #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
350 #define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
351
352 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
353 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
354 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
355 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
356 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
357 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
358 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
359 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
360 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
361 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
362 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
363 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727 0x00000900
364 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC 0x00000a00
365 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823 0x00000b00
366 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
367 #define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
368
369 #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
370 #define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
371
372 u32 speed_capability_mask;
373 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
374 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
375 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
376 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
377 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
378 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
379 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
380 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
381 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
382 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_12G 0x00800000
383 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_12_5G 0x01000000
384 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_13G 0x02000000
385 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_15G 0x04000000
386 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_16G 0x08000000
387 #define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
388
389 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
390 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
391 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
392 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
393 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
394 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
395 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
396 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
397 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
398 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_12G 0x00000080
399 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_12_5G 0x00000100
400 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_13G 0x00000200
401 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_15G 0x00000400
402 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_16G 0x00000800
403 #define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
404
405 u32 reserved[2];
406
407 };
408
409
410 /****************************************************************************
411 * Shared Feature configuration *
412 ****************************************************************************/
413 struct shared_feat_cfg { /* NVRAM Offset */
414
415 u32 config; /* 0x450 */
416 #define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
417
418 /* Use the values from options 47 and 48 instead of the HW default
419 values */
420 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED 0x00000000
421 #define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED 0x00000002
422
423 #define SHARED_FEATURE_MF_MODE_DISABLED 0x00000100
424
425 };
426
427
428 /****************************************************************************
429 * Port Feature configuration *
430 ****************************************************************************/
431 struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
432
433 u32 config;
434 #define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
435 #define PORT_FEATURE_BAR1_SIZE_SHIFT 0
436 #define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
437 #define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
438 #define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
439 #define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
440 #define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
441 #define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
442 #define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
443 #define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
444 #define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
445 #define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
446 #define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
447 #define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
448 #define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
449 #define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
450 #define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
451 #define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
452 #define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
453 #define PORT_FEATURE_BAR2_SIZE_SHIFT 4
454 #define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
455 #define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
456 #define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
457 #define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
458 #define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
459 #define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
460 #define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
461 #define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
462 #define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
463 #define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
464 #define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
465 #define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
466 #define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
467 #define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
468 #define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
469 #define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
470 #define PORT_FEATURE_EN_SIZE_MASK 0x07000000
471 #define PORT_FEATURE_EN_SIZE_SHIFT 24
472 #define PORT_FEATURE_WOL_ENABLED 0x01000000
473 #define PORT_FEATURE_MBA_ENABLED 0x02000000
474 #define PORT_FEATURE_MFW_ENABLED 0x04000000
475
476 /* Reserved bits: 28-29 */
477 /* Check the optic vendor via i2c against a list of approved modules
478 in a separate nvram image */
479 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK 0xE0000000
480 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT 29
481 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT 0x00000000
482 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER 0x20000000
483 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG 0x40000000
484 #define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN 0x60000000
485
486
487 u32 wol_config;
488 /* Default is used when driver sets to "auto" mode */
489 #define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
490 #define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
491 #define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
492 #define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
493 #define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
494 #define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
495 #define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
496 #define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
497 #define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
498
499 u32 mba_config;
500 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000003
501 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
502 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
503 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
504 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
505 #define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
506 #define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
507 #define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
508 #define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
509 #define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
510 #define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
511 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
512 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
513 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
514 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
515 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
516 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
517 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
518 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
519 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
520 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
521 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
522 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
523 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
524 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
525 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
526 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
527 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
528 #define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
529 #define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
530 #define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
531 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
532 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
533 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
534 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
535 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
536 #define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
537 #define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
538 #define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
539 #define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
540 #define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
541 #define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
542 #define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
543 #define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
544 #define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
545 #define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
546 #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
547 #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KX4 0x20000000
548 #define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KR 0x24000000
549 #define PORT_FEATURE_MBA_LINK_SPEED_12GBPS 0x28000000
550 #define PORT_FEATURE_MBA_LINK_SPEED_12_5GBPS 0x2c000000
551 #define PORT_FEATURE_MBA_LINK_SPEED_13GBPS 0x30000000
552 #define PORT_FEATURE_MBA_LINK_SPEED_15GBPS 0x34000000
553 #define PORT_FEATURE_MBA_LINK_SPEED_16GBPS 0x38000000
554
555 u32 bmc_config;
556 #define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
557 #define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
558
559 u32 mba_vlan_cfg;
560 #define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
561 #define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
562 #define PORT_FEATURE_MBA_VLAN_EN 0x00010000
563
564 u32 resource_cfg;
565 #define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
566 #define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
567 #define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
568 #define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
569 #define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
570
571 u32 smbus_config;
572 /* Obsolete */
573 #define PORT_FEATURE_SMBUS_EN 0x00000001
574 #define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
575 #define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
576
577 u32 reserved1;
578
579 u32 link_config; /* Used as HW defaults for the driver */
580 #define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
581 #define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
582 /* (forced) low speed switch (< 10G) */
583 #define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
584 /* (forced) high speed switch (>= 10G) */
585 #define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
586 #define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
587 #define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
588
589 #define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
590 #define PORT_FEATURE_LINK_SPEED_SHIFT 16
591 #define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
592 #define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
593 #define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
594 #define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
595 #define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
596 #define PORT_FEATURE_LINK_SPEED_1G 0x00050000
597 #define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
598 #define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
599 #define PORT_FEATURE_LINK_SPEED_10G_KX4 0x00080000
600 #define PORT_FEATURE_LINK_SPEED_10G_KR 0x00090000
601 #define PORT_FEATURE_LINK_SPEED_12G 0x000a0000
602 #define PORT_FEATURE_LINK_SPEED_12_5G 0x000b0000
603 #define PORT_FEATURE_LINK_SPEED_13G 0x000c0000
604 #define PORT_FEATURE_LINK_SPEED_15G 0x000d0000
605 #define PORT_FEATURE_LINK_SPEED_16G 0x000e0000
606
607 #define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
608 #define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
609 #define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
610 #define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
611 #define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
612 #define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
613 #define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
614
615 /* The default for MCP link configuration,
616 uses the same defines as link_config */
617 u32 mfw_wol_link_cfg;
618 /* The default for the driver of the second external phy,
619 uses the same defines as link_config */
620 u32 link_config2; /* 0x47C */
621
622 /* The default for MCP of the second external phy,
623 uses the same defines as link_config */
624 u32 mfw_wol_link_cfg2; /* 0x480 */
625
626 u32 Reserved2[17]; /* 0x484 */
627
628 };
629
630
631 /****************************************************************************
632 * Device Information *
633 ****************************************************************************/
634 struct shm_dev_info { /* size */
635
636 u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
637
638 struct shared_hw_cfg shared_hw_config; /* 40 */
639
640 struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
641
642 struct shared_feat_cfg shared_feature_config; /* 4 */
643
644 struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
645
646 };
647
648
649 #define FUNC_0 0
650 #define FUNC_1 1
651 #define FUNC_2 2
652 #define FUNC_3 3
653 #define FUNC_4 4
654 #define FUNC_5 5
655 #define FUNC_6 6
656 #define FUNC_7 7
657 #define E1_FUNC_MAX 2
658 #define E1H_FUNC_MAX 8
659
660 #define VN_0 0
661 #define VN_1 1
662 #define VN_2 2
663 #define VN_3 3
664 #define E1VN_MAX 1
665 #define E1HVN_MAX 4
666
667
668 /* This value (in milliseconds) determines the frequency of the driver
669 * issuing the PULSE message code. The firmware monitors this periodic
670 * pulse to determine when to switch to an OS-absent mode. */
671 #define DRV_PULSE_PERIOD_MS 250
672
673 /* This value (in milliseconds) determines how long the driver should
674 * wait for an acknowledgement from the firmware before timing out. Once
675 * the firmware has timed out, the driver will assume there is no firmware
676 * running and there won't be any firmware-driver synchronization during a
677 * driver reset. */
678 #define FW_ACK_TIME_OUT_MS 5000
679
680 #define FW_ACK_POLL_TIME_MS 1
681
682 #define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
683
684 /* LED Blink rate that will achieve ~15.9Hz */
685 #define LED_BLINK_RATE_VAL 480
686
687 /****************************************************************************
688 * Driver <-> FW Mailbox *
689 ****************************************************************************/
690 struct drv_port_mb {
691
692 u32 link_status;
693 /* Driver should update this field on any link change event */
694
695 #define LINK_STATUS_LINK_FLAG_MASK 0x00000001
696 #define LINK_STATUS_LINK_UP 0x00000001
697 #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
698 #define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
699 #define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
700 #define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
701 #define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
702 #define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
703 #define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
704 #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
705 #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
706 #define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
707 #define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
708 #define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
709 #define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
710 #define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
711 #define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
712 #define LINK_STATUS_SPEED_AND_DUPLEX_12GTFD (11<<1)
713 #define LINK_STATUS_SPEED_AND_DUPLEX_12GXFD (11<<1)
714 #define LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD (12<<1)
715 #define LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD (12<<1)
716 #define LINK_STATUS_SPEED_AND_DUPLEX_13GTFD (13<<1)
717 #define LINK_STATUS_SPEED_AND_DUPLEX_13GXFD (13<<1)
718 #define LINK_STATUS_SPEED_AND_DUPLEX_15GTFD (14<<1)
719 #define LINK_STATUS_SPEED_AND_DUPLEX_15GXFD (14<<1)
720 #define LINK_STATUS_SPEED_AND_DUPLEX_16GTFD (15<<1)
721 #define LINK_STATUS_SPEED_AND_DUPLEX_16GXFD (15<<1)
722
723 #define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
724 #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
725
726 #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
727 #define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
728 #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
729
730 #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
731 #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
732 #define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
733 #define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
734 #define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
735 #define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
736 #define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
737
738 #define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
739 #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
740
741 #define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
742 #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
743
744 #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
745 #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
746 #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
747 #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
748 #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
749
750 #define LINK_STATUS_SERDES_LINK 0x00100000
751
752 #define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
753 #define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
754 #define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
755 #define LINK_STATUS_LINK_PARTNER_12GXFD_CAPABLE 0x01000000
756 #define LINK_STATUS_LINK_PARTNER_12_5GXFD_CAPABLE 0x02000000
757 #define LINK_STATUS_LINK_PARTNER_13GXFD_CAPABLE 0x04000000
758 #define LINK_STATUS_LINK_PARTNER_15GXFD_CAPABLE 0x08000000
759 #define LINK_STATUS_LINK_PARTNER_16GXFD_CAPABLE 0x10000000
760
761 u32 port_stx;
762
763 u32 stat_nig_timer;
764
765 /* MCP firmware does not use this field */
766 u32 ext_phy_fw_version;
767
768 };
769
770
771 struct drv_func_mb {
772
773 u32 drv_mb_header;
774 #define DRV_MSG_CODE_MASK 0xffff0000
775 #define DRV_MSG_CODE_LOAD_REQ 0x10000000
776 #define DRV_MSG_CODE_LOAD_DONE 0x11000000
777 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
778 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
779 #define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
780 #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
781 #define DRV_MSG_CODE_DCC_OK 0x30000000
782 #define DRV_MSG_CODE_DCC_FAILURE 0x31000000
783 #define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
784 #define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
785 #define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
786 #define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
787 #define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
788 #define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
789 #define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
790 /*
791 * The optic module verification commands require bootcode
792 * v5.0.6 or later
793 */
794 #define DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL 0xa0000000
795 #define REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL 0x00050006
796 /*
797 * The specific optic module verification command requires bootcode
798 * v5.2.12 or later
799 */
800 #define DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL 0xa1000000
801 #define REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL 0x00050234
802
803 #define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
804 #define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
805 #define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
806 #define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
807
808 #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
809
810 u32 drv_mb_param;
811
812 u32 fw_mb_header;
813 #define FW_MSG_CODE_MASK 0xffff0000
814 #define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
815 #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
816 #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
817 #define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
818 #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
819 #define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
820 #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
821 #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
822 #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
823 #define FW_MSG_CODE_DCC_DONE 0x30100000
824 #define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
825 #define FW_MSG_CODE_DIAG_REFUSE 0x50200000
826 #define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
827 #define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
828 #define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
829 #define FW_MSG_CODE_GET_KEY_DONE 0x80100000
830 #define FW_MSG_CODE_NO_KEY 0x80f00000
831 #define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
832 #define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
833 #define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
834 #define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
835 #define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
836 #define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
837 #define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS 0xa0100000
838 #define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG 0xa0200000
839 #define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED 0xa0300000
840
841 #define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
842 #define FW_MSG_CODE_LIC_RESPONSE 0xff020000
843 #define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
844 #define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
845
846 #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
847
848 u32 fw_mb_param;
849
850 u32 drv_pulse_mb;
851 #define DRV_PULSE_SEQ_MASK 0x00007fff
852 #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
853 /* The system time is in the format of
854 * (year-2001)*12*32 + month*32 + day. */
855 #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
856 /* Indicate to the firmware not to go into the
857 * OS-absent when it is not getting driver pulse.
858 * This is used for debugging as well for PXE(MBA). */
859
860 u32 mcp_pulse_mb;
861 #define MCP_PULSE_SEQ_MASK 0x00007fff
862 #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
863 /* Indicates to the driver not to assert due to lack
864 * of MCP response */
865 #define MCP_EVENT_MASK 0xffff0000
866 #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
867
868 u32 iscsi_boot_signature;
869 u32 iscsi_boot_block_offset;
870
871 u32 drv_status;
872 #define DRV_STATUS_PMF 0x00000001
873
874 #define DRV_STATUS_DCC_EVENT_MASK 0x0000ff00
875 #define DRV_STATUS_DCC_DISABLE_ENABLE_PF 0x00000100
876 #define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION 0x00000200
877 #define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS 0x00000400
878 #define DRV_STATUS_DCC_RESERVED1 0x00000800
879 #define DRV_STATUS_DCC_SET_PROTOCOL 0x00001000
880 #define DRV_STATUS_DCC_SET_PRIORITY 0x00002000
881
882 u32 virt_mac_upper;
883 #define VIRT_MAC_SIGN_MASK 0xffff0000
884 #define VIRT_MAC_SIGNATURE 0x564d0000
885 u32 virt_mac_lower;
886
887 };
888
889
890 /****************************************************************************
891 * Management firmware state *
892 ****************************************************************************/
893 /* Allocate 440 bytes for management firmware */
894 #define MGMTFW_STATE_WORD_SIZE 110
895
896 struct mgmtfw_state {
897 u32 opaque[MGMTFW_STATE_WORD_SIZE];
898 };
899
900
901 /****************************************************************************
902 * Multi-Function configuration *
903 ****************************************************************************/
904 struct shared_mf_cfg {
905
906 u32 clp_mb;
907 #define SHARED_MF_CLP_SET_DEFAULT 0x00000000
908 /* set by CLP */
909 #define SHARED_MF_CLP_EXIT 0x00000001
910 /* set by MCP */
911 #define SHARED_MF_CLP_EXIT_DONE 0x00010000
912
913 };
914
915 struct port_mf_cfg {
916
917 u32 dynamic_cfg; /* device control channel */
918 #define PORT_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
919 #define PORT_MF_CFG_E1HOV_TAG_SHIFT 0
920 #define PORT_MF_CFG_E1HOV_TAG_DEFAULT PORT_MF_CFG_E1HOV_TAG_MASK
921
922 u32 reserved[3];
923
924 };
925
926 struct func_mf_cfg {
927
928 u32 config;
929 /* E/R/I/D */
930 /* function 0 of each port cannot be hidden */
931 #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
932
933 #define FUNC_MF_CFG_PROTOCOL_MASK 0x00000007
934 #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
935 #define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
936 #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
937 #define FUNC_MF_CFG_PROTOCOL_DEFAULT\
938 FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
939
940 #define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
941
942 /* PRI */
943 /* 0 - low priority, 3 - high priority */
944 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
945 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
946 #define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
947
948 /* MINBW, MAXBW */
949 /* value range - 0..100, increments in 100Mbps */
950 #define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
951 #define FUNC_MF_CFG_MIN_BW_SHIFT 16
952 #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
953 #define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
954 #define FUNC_MF_CFG_MAX_BW_SHIFT 24
955 #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
956
957 u32 mac_upper; /* MAC */
958 #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
959 #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
960 #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
961 u32 mac_lower;
962 #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
963
964 u32 e1hov_tag; /* VNI */
965 #define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
966 #define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
967 #define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
968
969 u32 reserved[2];
970
971 };
972
973 struct mf_cfg {
974
975 struct shared_mf_cfg shared_mf_config;
976 struct port_mf_cfg port_mf_config[PORT_MAX];
977 struct func_mf_cfg func_mf_config[E1H_FUNC_MAX];
978
979 };
980
981
982 /****************************************************************************
983 * Shared Memory Region *
984 ****************************************************************************/
985 struct shmem_region { /* SharedMem Offset (size) */
986
987 u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
988 #define SHR_MEM_FORMAT_REV_ID ('A'<<24)
989 #define SHR_MEM_FORMAT_REV_MASK 0xff000000
990 /* validity bits */
991 #define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
992 #define SHR_MEM_VALIDITY_MB 0x00200000
993 #define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
994 #define SHR_MEM_VALIDITY_RESERVED 0x00000007
995 /* One licensing bit should be set */
996 #define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
997 #define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
998 #define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
999 #define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
1000 /* Active MFW */
1001 #define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
1002 #define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
1003 #define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
1004 #define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
1005 #define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
1006 #define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
1007
1008 struct shm_dev_info dev_info; /* 0x8 (0x438) */
1009
1010 struct license_key drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
1011
1012 /* FW information (for internal FW use) */
1013 u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
1014 struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
1015
1016 struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
1017 struct drv_func_mb func_mb[E1H_FUNC_MAX];
1018
1019 struct mf_cfg mf_cfg;
1020
1021 }; /* 0x6dc */
1022
1023
1024 struct shmem2_region {
1025
1026 u32 size;
1027
1028 u32 dcc_support;
1029 #define SHMEM_DCC_SUPPORT_NONE 0x00000000
1030 #define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV 0x00000001
1031 #define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV 0x00000004
1032 #define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV 0x00000008
1033 #define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV 0x00000040
1034 #define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV 0x00000080
1035 #define SHMEM_DCC_SUPPORT_DEFAULT SHMEM_DCC_SUPPORT_NONE
1036 u32 ext_phy_fw_version2[PORT_MAX];
1037 /*
1038 * For backwards compatibility, if the mf_cfg_addr does not exist
1039 * (the size filed is smaller than 0xc) the mf_cfg resides at the
1040 * end of struct shmem_region
1041 */
1042 };
1043
1044
1045 struct emac_stats {
1046 u32 rx_stat_ifhcinoctets;
1047 u32 rx_stat_ifhcinbadoctets;
1048 u32 rx_stat_etherstatsfragments;
1049 u32 rx_stat_ifhcinucastpkts;
1050 u32 rx_stat_ifhcinmulticastpkts;
1051 u32 rx_stat_ifhcinbroadcastpkts;
1052 u32 rx_stat_dot3statsfcserrors;
1053 u32 rx_stat_dot3statsalignmenterrors;
1054 u32 rx_stat_dot3statscarriersenseerrors;
1055 u32 rx_stat_xonpauseframesreceived;
1056 u32 rx_stat_xoffpauseframesreceived;
1057 u32 rx_stat_maccontrolframesreceived;
1058 u32 rx_stat_xoffstateentered;
1059 u32 rx_stat_dot3statsframestoolong;
1060 u32 rx_stat_etherstatsjabbers;
1061 u32 rx_stat_etherstatsundersizepkts;
1062 u32 rx_stat_etherstatspkts64octets;
1063 u32 rx_stat_etherstatspkts65octetsto127octets;
1064 u32 rx_stat_etherstatspkts128octetsto255octets;
1065 u32 rx_stat_etherstatspkts256octetsto511octets;
1066 u32 rx_stat_etherstatspkts512octetsto1023octets;
1067 u32 rx_stat_etherstatspkts1024octetsto1522octets;
1068 u32 rx_stat_etherstatspktsover1522octets;
1069
1070 u32 rx_stat_falsecarriererrors;
1071
1072 u32 tx_stat_ifhcoutoctets;
1073 u32 tx_stat_ifhcoutbadoctets;
1074 u32 tx_stat_etherstatscollisions;
1075 u32 tx_stat_outxonsent;
1076 u32 tx_stat_outxoffsent;
1077 u32 tx_stat_flowcontroldone;
1078 u32 tx_stat_dot3statssinglecollisionframes;
1079 u32 tx_stat_dot3statsmultiplecollisionframes;
1080 u32 tx_stat_dot3statsdeferredtransmissions;
1081 u32 tx_stat_dot3statsexcessivecollisions;
1082 u32 tx_stat_dot3statslatecollisions;
1083 u32 tx_stat_ifhcoutucastpkts;
1084 u32 tx_stat_ifhcoutmulticastpkts;
1085 u32 tx_stat_ifhcoutbroadcastpkts;
1086 u32 tx_stat_etherstatspkts64octets;
1087 u32 tx_stat_etherstatspkts65octetsto127octets;
1088 u32 tx_stat_etherstatspkts128octetsto255octets;
1089 u32 tx_stat_etherstatspkts256octetsto511octets;
1090 u32 tx_stat_etherstatspkts512octetsto1023octets;
1091 u32 tx_stat_etherstatspkts1024octetsto1522octets;
1092 u32 tx_stat_etherstatspktsover1522octets;
1093 u32 tx_stat_dot3statsinternalmactransmiterrors;
1094 };
1095
1096
1097 struct bmac_stats {
1098 u32 tx_stat_gtpkt_lo;
1099 u32 tx_stat_gtpkt_hi;
1100 u32 tx_stat_gtxpf_lo;
1101 u32 tx_stat_gtxpf_hi;
1102 u32 tx_stat_gtfcs_lo;
1103 u32 tx_stat_gtfcs_hi;
1104 u32 tx_stat_gtmca_lo;
1105 u32 tx_stat_gtmca_hi;
1106 u32 tx_stat_gtbca_lo;
1107 u32 tx_stat_gtbca_hi;
1108 u32 tx_stat_gtfrg_lo;
1109 u32 tx_stat_gtfrg_hi;
1110 u32 tx_stat_gtovr_lo;
1111 u32 tx_stat_gtovr_hi;
1112 u32 tx_stat_gt64_lo;
1113 u32 tx_stat_gt64_hi;
1114 u32 tx_stat_gt127_lo;
1115 u32 tx_stat_gt127_hi;
1116 u32 tx_stat_gt255_lo;
1117 u32 tx_stat_gt255_hi;
1118 u32 tx_stat_gt511_lo;
1119 u32 tx_stat_gt511_hi;
1120 u32 tx_stat_gt1023_lo;
1121 u32 tx_stat_gt1023_hi;
1122 u32 tx_stat_gt1518_lo;
1123 u32 tx_stat_gt1518_hi;
1124 u32 tx_stat_gt2047_lo;
1125 u32 tx_stat_gt2047_hi;
1126 u32 tx_stat_gt4095_lo;
1127 u32 tx_stat_gt4095_hi;
1128 u32 tx_stat_gt9216_lo;
1129 u32 tx_stat_gt9216_hi;
1130 u32 tx_stat_gt16383_lo;
1131 u32 tx_stat_gt16383_hi;
1132 u32 tx_stat_gtmax_lo;
1133 u32 tx_stat_gtmax_hi;
1134 u32 tx_stat_gtufl_lo;
1135 u32 tx_stat_gtufl_hi;
1136 u32 tx_stat_gterr_lo;
1137 u32 tx_stat_gterr_hi;
1138 u32 tx_stat_gtbyt_lo;
1139 u32 tx_stat_gtbyt_hi;
1140
1141 u32 rx_stat_gr64_lo;
1142 u32 rx_stat_gr64_hi;
1143 u32 rx_stat_gr127_lo;
1144 u32 rx_stat_gr127_hi;
1145 u32 rx_stat_gr255_lo;
1146 u32 rx_stat_gr255_hi;
1147 u32 rx_stat_gr511_lo;
1148 u32 rx_stat_gr511_hi;
1149 u32 rx_stat_gr1023_lo;
1150 u32 rx_stat_gr1023_hi;
1151 u32 rx_stat_gr1518_lo;
1152 u32 rx_stat_gr1518_hi;
1153 u32 rx_stat_gr2047_lo;
1154 u32 rx_stat_gr2047_hi;
1155 u32 rx_stat_gr4095_lo;
1156 u32 rx_stat_gr4095_hi;
1157 u32 rx_stat_gr9216_lo;
1158 u32 rx_stat_gr9216_hi;
1159 u32 rx_stat_gr16383_lo;
1160 u32 rx_stat_gr16383_hi;
1161 u32 rx_stat_grmax_lo;
1162 u32 rx_stat_grmax_hi;
1163 u32 rx_stat_grpkt_lo;
1164 u32 rx_stat_grpkt_hi;
1165 u32 rx_stat_grfcs_lo;
1166 u32 rx_stat_grfcs_hi;
1167 u32 rx_stat_grmca_lo;
1168 u32 rx_stat_grmca_hi;
1169 u32 rx_stat_grbca_lo;
1170 u32 rx_stat_grbca_hi;
1171 u32 rx_stat_grxcf_lo;
1172 u32 rx_stat_grxcf_hi;
1173 u32 rx_stat_grxpf_lo;
1174 u32 rx_stat_grxpf_hi;
1175 u32 rx_stat_grxuo_lo;
1176 u32 rx_stat_grxuo_hi;
1177 u32 rx_stat_grjbr_lo;
1178 u32 rx_stat_grjbr_hi;
1179 u32 rx_stat_grovr_lo;
1180 u32 rx_stat_grovr_hi;
1181 u32 rx_stat_grflr_lo;
1182 u32 rx_stat_grflr_hi;
1183 u32 rx_stat_grmeg_lo;
1184 u32 rx_stat_grmeg_hi;
1185 u32 rx_stat_grmeb_lo;
1186 u32 rx_stat_grmeb_hi;
1187 u32 rx_stat_grbyt_lo;
1188 u32 rx_stat_grbyt_hi;
1189 u32 rx_stat_grund_lo;
1190 u32 rx_stat_grund_hi;
1191 u32 rx_stat_grfrg_lo;
1192 u32 rx_stat_grfrg_hi;
1193 u32 rx_stat_grerb_lo;
1194 u32 rx_stat_grerb_hi;
1195 u32 rx_stat_grfre_lo;
1196 u32 rx_stat_grfre_hi;
1197 u32 rx_stat_gripj_lo;
1198 u32 rx_stat_gripj_hi;
1199 };
1200
1201
1202 union mac_stats {
1203 struct emac_stats emac_stats;
1204 struct bmac_stats bmac_stats;
1205 };
1206
1207
1208 struct mac_stx {
1209 /* in_bad_octets */
1210 u32 rx_stat_ifhcinbadoctets_hi;
1211 u32 rx_stat_ifhcinbadoctets_lo;
1212
1213 /* out_bad_octets */
1214 u32 tx_stat_ifhcoutbadoctets_hi;
1215 u32 tx_stat_ifhcoutbadoctets_lo;
1216
1217 /* crc_receive_errors */
1218 u32 rx_stat_dot3statsfcserrors_hi;
1219 u32 rx_stat_dot3statsfcserrors_lo;
1220 /* alignment_errors */
1221 u32 rx_stat_dot3statsalignmenterrors_hi;
1222 u32 rx_stat_dot3statsalignmenterrors_lo;
1223 /* carrier_sense_errors */
1224 u32 rx_stat_dot3statscarriersenseerrors_hi;
1225 u32 rx_stat_dot3statscarriersenseerrors_lo;
1226 /* false_carrier_detections */
1227 u32 rx_stat_falsecarriererrors_hi;
1228 u32 rx_stat_falsecarriererrors_lo;
1229
1230 /* runt_packets_received */
1231 u32 rx_stat_etherstatsundersizepkts_hi;
1232 u32 rx_stat_etherstatsundersizepkts_lo;
1233 /* jabber_packets_received */
1234 u32 rx_stat_dot3statsframestoolong_hi;
1235 u32 rx_stat_dot3statsframestoolong_lo;
1236
1237 /* error_runt_packets_received */
1238 u32 rx_stat_etherstatsfragments_hi;
1239 u32 rx_stat_etherstatsfragments_lo;
1240 /* error_jabber_packets_received */
1241 u32 rx_stat_etherstatsjabbers_hi;
1242 u32 rx_stat_etherstatsjabbers_lo;
1243
1244 /* control_frames_received */
1245 u32 rx_stat_maccontrolframesreceived_hi;
1246 u32 rx_stat_maccontrolframesreceived_lo;
1247 u32 rx_stat_bmac_xpf_hi;
1248 u32 rx_stat_bmac_xpf_lo;
1249 u32 rx_stat_bmac_xcf_hi;
1250 u32 rx_stat_bmac_xcf_lo;
1251
1252 /* xoff_state_entered */
1253 u32 rx_stat_xoffstateentered_hi;
1254 u32 rx_stat_xoffstateentered_lo;
1255 /* pause_xon_frames_received */
1256 u32 rx_stat_xonpauseframesreceived_hi;
1257 u32 rx_stat_xonpauseframesreceived_lo;
1258 /* pause_xoff_frames_received */
1259 u32 rx_stat_xoffpauseframesreceived_hi;
1260 u32 rx_stat_xoffpauseframesreceived_lo;
1261 /* pause_xon_frames_transmitted */
1262 u32 tx_stat_outxonsent_hi;
1263 u32 tx_stat_outxonsent_lo;
1264 /* pause_xoff_frames_transmitted */
1265 u32 tx_stat_outxoffsent_hi;
1266 u32 tx_stat_outxoffsent_lo;
1267 /* flow_control_done */
1268 u32 tx_stat_flowcontroldone_hi;
1269 u32 tx_stat_flowcontroldone_lo;
1270
1271 /* ether_stats_collisions */
1272 u32 tx_stat_etherstatscollisions_hi;
1273 u32 tx_stat_etherstatscollisions_lo;
1274 /* single_collision_transmit_frames */
1275 u32 tx_stat_dot3statssinglecollisionframes_hi;
1276 u32 tx_stat_dot3statssinglecollisionframes_lo;
1277 /* multiple_collision_transmit_frames */
1278 u32 tx_stat_dot3statsmultiplecollisionframes_hi;
1279 u32 tx_stat_dot3statsmultiplecollisionframes_lo;
1280 /* deferred_transmissions */
1281 u32 tx_stat_dot3statsdeferredtransmissions_hi;
1282 u32 tx_stat_dot3statsdeferredtransmissions_lo;
1283 /* excessive_collision_frames */
1284 u32 tx_stat_dot3statsexcessivecollisions_hi;
1285 u32 tx_stat_dot3statsexcessivecollisions_lo;
1286 /* late_collision_frames */
1287 u32 tx_stat_dot3statslatecollisions_hi;
1288 u32 tx_stat_dot3statslatecollisions_lo;
1289
1290 /* frames_transmitted_64_bytes */
1291 u32 tx_stat_etherstatspkts64octets_hi;
1292 u32 tx_stat_etherstatspkts64octets_lo;
1293 /* frames_transmitted_65_127_bytes */
1294 u32 tx_stat_etherstatspkts65octetsto127octets_hi;
1295 u32 tx_stat_etherstatspkts65octetsto127octets_lo;
1296 /* frames_transmitted_128_255_bytes */
1297 u32 tx_stat_etherstatspkts128octetsto255octets_hi;
1298 u32 tx_stat_etherstatspkts128octetsto255octets_lo;
1299 /* frames_transmitted_256_511_bytes */
1300 u32 tx_stat_etherstatspkts256octetsto511octets_hi;
1301 u32 tx_stat_etherstatspkts256octetsto511octets_lo;
1302 /* frames_transmitted_512_1023_bytes */
1303 u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
1304 u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
1305 /* frames_transmitted_1024_1522_bytes */
1306 u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
1307 u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
1308 /* frames_transmitted_1523_9022_bytes */
1309 u32 tx_stat_etherstatspktsover1522octets_hi;
1310 u32 tx_stat_etherstatspktsover1522octets_lo;
1311 u32 tx_stat_bmac_2047_hi;
1312 u32 tx_stat_bmac_2047_lo;
1313 u32 tx_stat_bmac_4095_hi;
1314 u32 tx_stat_bmac_4095_lo;
1315 u32 tx_stat_bmac_9216_hi;
1316 u32 tx_stat_bmac_9216_lo;
1317 u32 tx_stat_bmac_16383_hi;
1318 u32 tx_stat_bmac_16383_lo;
1319
1320 /* internal_mac_transmit_errors */
1321 u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
1322 u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
1323
1324 /* if_out_discards */
1325 u32 tx_stat_bmac_ufl_hi;
1326 u32 tx_stat_bmac_ufl_lo;
1327 };
1328
1329
1330 #define MAC_STX_IDX_MAX 2
1331
1332 struct host_port_stats {
1333 u32 host_port_stats_start;
1334
1335 struct mac_stx mac_stx[MAC_STX_IDX_MAX];
1336
1337 u32 brb_drop_hi;
1338 u32 brb_drop_lo;
1339
1340 u32 host_port_stats_end;
1341 };
1342
1343
1344 struct host_func_stats {
1345 u32 host_func_stats_start;
1346
1347 u32 total_bytes_received_hi;
1348 u32 total_bytes_received_lo;
1349
1350 u32 total_bytes_transmitted_hi;
1351 u32 total_bytes_transmitted_lo;
1352
1353 u32 total_unicast_packets_received_hi;
1354 u32 total_unicast_packets_received_lo;
1355
1356 u32 total_multicast_packets_received_hi;
1357 u32 total_multicast_packets_received_lo;
1358
1359 u32 total_broadcast_packets_received_hi;
1360 u32 total_broadcast_packets_received_lo;
1361
1362 u32 total_unicast_packets_transmitted_hi;
1363 u32 total_unicast_packets_transmitted_lo;
1364
1365 u32 total_multicast_packets_transmitted_hi;
1366 u32 total_multicast_packets_transmitted_lo;
1367
1368 u32 total_broadcast_packets_transmitted_hi;
1369 u32 total_broadcast_packets_transmitted_lo;
1370
1371 u32 valid_bytes_received_hi;
1372 u32 valid_bytes_received_lo;
1373
1374 u32 host_func_stats_end;
1375 };
1376
1377
1378 #define BCM_5710_FW_MAJOR_VERSION 5
1379 #define BCM_5710_FW_MINOR_VERSION 2
1380 #define BCM_5710_FW_REVISION_VERSION 13
1381 #define BCM_5710_FW_ENGINEERING_VERSION 0
1382 #define BCM_5710_FW_COMPILE_FLAGS 1
1383
1384
1385 /*
1386 * attention bits
1387 */
1388 struct atten_def_status_block {
1389 __le32 attn_bits;
1390 __le32 attn_bits_ack;
1391 u8 status_block_id;
1392 u8 reserved0;
1393 __le16 attn_bits_index;
1394 __le32 reserved1;
1395 };
1396
1397
1398 /*
1399 * common data for all protocols
1400 */
1401 struct doorbell_hdr {
1402 u8 header;
1403 #define DOORBELL_HDR_RX (0x1<<0)
1404 #define DOORBELL_HDR_RX_SHIFT 0
1405 #define DOORBELL_HDR_DB_TYPE (0x1<<1)
1406 #define DOORBELL_HDR_DB_TYPE_SHIFT 1
1407 #define DOORBELL_HDR_DPM_SIZE (0x3<<2)
1408 #define DOORBELL_HDR_DPM_SIZE_SHIFT 2
1409 #define DOORBELL_HDR_CONN_TYPE (0xF<<4)
1410 #define DOORBELL_HDR_CONN_TYPE_SHIFT 4
1411 };
1412
1413 /*
1414 * doorbell message sent to the chip
1415 */
1416 struct doorbell {
1417 #if defined(__BIG_ENDIAN)
1418 u16 zero_fill2;
1419 u8 zero_fill1;
1420 struct doorbell_hdr header;
1421 #elif defined(__LITTLE_ENDIAN)
1422 struct doorbell_hdr header;
1423 u8 zero_fill1;
1424 u16 zero_fill2;
1425 #endif
1426 };
1427
1428
1429 /*
1430 * doorbell message sent to the chip
1431 */
1432 struct doorbell_set_prod {
1433 #if defined(__BIG_ENDIAN)
1434 u16 prod;
1435 u8 zero_fill1;
1436 struct doorbell_hdr header;
1437 #elif defined(__LITTLE_ENDIAN)
1438 struct doorbell_hdr header;
1439 u8 zero_fill1;
1440 u16 prod;
1441 #endif
1442 };
1443
1444
1445 /*
1446 * IGU driver acknowledgement register
1447 */
1448 struct igu_ack_register {
1449 #if defined(__BIG_ENDIAN)
1450 u16 sb_id_and_flags;
1451 #define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
1452 #define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
1453 #define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
1454 #define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
1455 #define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
1456 #define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
1457 #define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
1458 #define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
1459 #define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
1460 #define IGU_ACK_REGISTER_RESERVED_SHIFT 11
1461 u16 status_block_index;
1462 #elif defined(__LITTLE_ENDIAN)
1463 u16 status_block_index;
1464 u16 sb_id_and_flags;
1465 #define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
1466 #define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
1467 #define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
1468 #define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
1469 #define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
1470 #define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
1471 #define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
1472 #define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
1473 #define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
1474 #define IGU_ACK_REGISTER_RESERVED_SHIFT 11
1475 #endif
1476 };
1477
1478
1479 /*
1480 * IGU driver acknowledgement register
1481 */
1482 struct igu_backward_compatible {
1483 u32 sb_id_and_flags;
1484 #define IGU_BACKWARD_COMPATIBLE_SB_INDEX (0xFFFF<<0)
1485 #define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT 0
1486 #define IGU_BACKWARD_COMPATIBLE_SB_SELECT (0x1F<<16)
1487 #define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT 16
1488 #define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS (0x7<<21)
1489 #define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT 21
1490 #define IGU_BACKWARD_COMPATIBLE_BUPDATE (0x1<<24)
1491 #define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT 24
1492 #define IGU_BACKWARD_COMPATIBLE_ENABLE_INT (0x3<<25)
1493 #define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT 25
1494 #define IGU_BACKWARD_COMPATIBLE_RESERVED_0 (0x1F<<27)
1495 #define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT 27
1496 u32 reserved_2;
1497 };
1498
1499
1500 /*
1501 * IGU driver acknowledgement register
1502 */
1503 struct igu_regular {
1504 u32 sb_id_and_flags;
1505 #define IGU_REGULAR_SB_INDEX (0xFFFFF<<0)
1506 #define IGU_REGULAR_SB_INDEX_SHIFT 0
1507 #define IGU_REGULAR_RESERVED0 (0x1<<20)
1508 #define IGU_REGULAR_RESERVED0_SHIFT 20
1509 #define IGU_REGULAR_SEGMENT_ACCESS (0x7<<21)
1510 #define IGU_REGULAR_SEGMENT_ACCESS_SHIFT 21
1511 #define IGU_REGULAR_BUPDATE (0x1<<24)
1512 #define IGU_REGULAR_BUPDATE_SHIFT 24
1513 #define IGU_REGULAR_ENABLE_INT (0x3<<25)
1514 #define IGU_REGULAR_ENABLE_INT_SHIFT 25
1515 #define IGU_REGULAR_RESERVED_1 (0x1<<27)
1516 #define IGU_REGULAR_RESERVED_1_SHIFT 27
1517 #define IGU_REGULAR_CLEANUP_TYPE (0x3<<28)
1518 #define IGU_REGULAR_CLEANUP_TYPE_SHIFT 28
1519 #define IGU_REGULAR_CLEANUP_SET (0x1<<30)
1520 #define IGU_REGULAR_CLEANUP_SET_SHIFT 30
1521 #define IGU_REGULAR_BCLEANUP (0x1<<31)
1522 #define IGU_REGULAR_BCLEANUP_SHIFT 31
1523 u32 reserved_2;
1524 };
1525
1526 /*
1527 * IGU driver acknowledgement register
1528 */
1529 union igu_consprod_reg {
1530 struct igu_regular regular;
1531 struct igu_backward_compatible backward_compatible;
1532 };
1533
1534
1535 /*
1536 * Parser parsing flags field
1537 */
1538 struct parsing_flags {
1539 __le16 flags;
1540 #define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
1541 #define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
1542 #define PARSING_FLAGS_VLAN (0x1<<1)
1543 #define PARSING_FLAGS_VLAN_SHIFT 1
1544 #define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
1545 #define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
1546 #define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
1547 #define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
1548 #define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
1549 #define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
1550 #define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
1551 #define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
1552 #define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
1553 #define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
1554 #define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
1555 #define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
1556 #define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
1557 #define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
1558 #define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
1559 #define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
1560 #define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
1561 #define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
1562 #define PARSING_FLAGS_LLC_SNAP (0x1<<13)
1563 #define PARSING_FLAGS_LLC_SNAP_SHIFT 13
1564 #define PARSING_FLAGS_RESERVED0 (0x3<<14)
1565 #define PARSING_FLAGS_RESERVED0_SHIFT 14
1566 };
1567
1568
1569 struct regpair {
1570 __le32 lo;
1571 __le32 hi;
1572 };
1573
1574
1575 /*
1576 * dmae command structure
1577 */
1578 struct dmae_command {
1579 u32 opcode;
1580 #define DMAE_COMMAND_SRC (0x1<<0)
1581 #define DMAE_COMMAND_SRC_SHIFT 0
1582 #define DMAE_COMMAND_DST (0x3<<1)
1583 #define DMAE_COMMAND_DST_SHIFT 1
1584 #define DMAE_COMMAND_C_DST (0x1<<3)
1585 #define DMAE_COMMAND_C_DST_SHIFT 3
1586 #define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
1587 #define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
1588 #define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
1589 #define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
1590 #define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
1591 #define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
1592 #define DMAE_COMMAND_ENDIANITY (0x3<<9)
1593 #define DMAE_COMMAND_ENDIANITY_SHIFT 9
1594 #define DMAE_COMMAND_PORT (0x1<<11)
1595 #define DMAE_COMMAND_PORT_SHIFT 11
1596 #define DMAE_COMMAND_CRC_RESET (0x1<<12)
1597 #define DMAE_COMMAND_CRC_RESET_SHIFT 12
1598 #define DMAE_COMMAND_SRC_RESET (0x1<<13)
1599 #define DMAE_COMMAND_SRC_RESET_SHIFT 13
1600 #define DMAE_COMMAND_DST_RESET (0x1<<14)
1601 #define DMAE_COMMAND_DST_RESET_SHIFT 14
1602 #define DMAE_COMMAND_E1HVN (0x3<<15)
1603 #define DMAE_COMMAND_E1HVN_SHIFT 15
1604 #define DMAE_COMMAND_RESERVED0 (0x7FFF<<17)
1605 #define DMAE_COMMAND_RESERVED0_SHIFT 17
1606 u32 src_addr_lo;
1607 u32 src_addr_hi;
1608 u32 dst_addr_lo;
1609 u32 dst_addr_hi;
1610 #if defined(__BIG_ENDIAN)
1611 u16 reserved1;
1612 u16 len;
1613 #elif defined(__LITTLE_ENDIAN)
1614 u16 len;
1615 u16 reserved1;
1616 #endif
1617 u32 comp_addr_lo;
1618 u32 comp_addr_hi;
1619 u32 comp_val;
1620 u32 crc32;
1621 u32 crc32_c;
1622 #if defined(__BIG_ENDIAN)
1623 u16 crc16_c;
1624 u16 crc16;
1625 #elif defined(__LITTLE_ENDIAN)
1626 u16 crc16;
1627 u16 crc16_c;
1628 #endif
1629 #if defined(__BIG_ENDIAN)
1630 u16 reserved2;
1631 u16 crc_t10;
1632 #elif defined(__LITTLE_ENDIAN)
1633 u16 crc_t10;
1634 u16 reserved2;
1635 #endif
1636 #if defined(__BIG_ENDIAN)
1637 u16 xsum8;
1638 u16 xsum16;
1639 #elif defined(__LITTLE_ENDIAN)
1640 u16 xsum16;
1641 u16 xsum8;
1642 #endif
1643 };
1644
1645
1646 struct double_regpair {
1647 u32 regpair0_lo;
1648 u32 regpair0_hi;
1649 u32 regpair1_lo;
1650 u32 regpair1_hi;
1651 };
1652
1653
1654 /*
1655 * The eth storm context of Ustorm (configuration part)
1656 */
1657 struct ustorm_eth_st_context_config {
1658 #if defined(__BIG_ENDIAN)
1659 u8 flags;
1660 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT (0x1<<0)
1661 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT_SHIFT 0
1662 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC (0x1<<1)
1663 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC_SHIFT 1
1664 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA (0x1<<2)
1665 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA_SHIFT 2
1666 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS (0x1<<3)
1667 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS_SHIFT 3
1668 #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0 (0xF<<4)
1669 #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0_SHIFT 4
1670 u8 status_block_id;
1671 u8 clientId;
1672 u8 sb_index_numbers;
1673 #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER (0xF<<0)
1674 #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT 0
1675 #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER (0xF<<4)
1676 #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT 4
1677 #elif defined(__LITTLE_ENDIAN)
1678 u8 sb_index_numbers;
1679 #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER (0xF<<0)
1680 #define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT 0
1681 #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER (0xF<<4)
1682 #define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT 4
1683 u8 clientId;
1684 u8 status_block_id;
1685 u8 flags;
1686 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT (0x1<<0)
1687 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT_SHIFT 0
1688 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC (0x1<<1)
1689 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC_SHIFT 1
1690 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA (0x1<<2)
1691 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA_SHIFT 2
1692 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS (0x1<<3)
1693 #define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS_SHIFT 3
1694 #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0 (0xF<<4)
1695 #define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0_SHIFT 4
1696 #endif
1697 #if defined(__BIG_ENDIAN)
1698 u16 bd_buff_size;
1699 u8 statistics_counter_id;
1700 u8 mc_alignment_log_size;
1701 #elif defined(__LITTLE_ENDIAN)
1702 u8 mc_alignment_log_size;
1703 u8 statistics_counter_id;
1704 u16 bd_buff_size;
1705 #endif
1706 #if defined(__BIG_ENDIAN)
1707 u8 __local_sge_prod;
1708 u8 __local_bd_prod;
1709 u16 sge_buff_size;
1710 #elif defined(__LITTLE_ENDIAN)
1711 u16 sge_buff_size;
1712 u8 __local_bd_prod;
1713 u8 __local_sge_prod;
1714 #endif
1715 #if defined(__BIG_ENDIAN)
1716 u16 __sdm_bd_expected_counter;
1717 u8 cstorm_agg_int;
1718 u8 __expected_bds_on_ram;
1719 #elif defined(__LITTLE_ENDIAN)
1720 u8 __expected_bds_on_ram;
1721 u8 cstorm_agg_int;
1722 u16 __sdm_bd_expected_counter;
1723 #endif
1724 #if defined(__BIG_ENDIAN)
1725 u16 __ring_data_ram_addr;
1726 u16 __hc_cstorm_ram_addr;
1727 #elif defined(__LITTLE_ENDIAN)
1728 u16 __hc_cstorm_ram_addr;
1729 u16 __ring_data_ram_addr;
1730 #endif
1731 #if defined(__BIG_ENDIAN)
1732 u8 reserved1;
1733 u8 max_sges_for_packet;
1734 u16 __bd_ring_ram_addr;
1735 #elif defined(__LITTLE_ENDIAN)
1736 u16 __bd_ring_ram_addr;
1737 u8 max_sges_for_packet;
1738 u8 reserved1;
1739 #endif
1740 u32 bd_page_base_lo;
1741 u32 bd_page_base_hi;
1742 u32 sge_page_base_lo;
1743 u32 sge_page_base_hi;
1744 struct regpair reserved2;
1745 };
1746
1747 /*
1748 * The eth Rx Buffer Descriptor
1749 */
1750 struct eth_rx_bd {
1751 __le32 addr_lo;
1752 __le32 addr_hi;
1753 };
1754
1755 /*
1756 * The eth Rx SGE Descriptor
1757 */
1758 struct eth_rx_sge {
1759 __le32 addr_lo;
1760 __le32 addr_hi;
1761 };
1762
1763 /*
1764 * Local BDs and SGEs rings (in ETH)
1765 */
1766 struct eth_local_rx_rings {
1767 struct eth_rx_bd __local_bd_ring[8];
1768 struct eth_rx_sge __local_sge_ring[10];
1769 };
1770
1771 /*
1772 * The eth storm context of Ustorm
1773 */
1774 struct ustorm_eth_st_context {
1775 struct ustorm_eth_st_context_config common;
1776 struct eth_local_rx_rings __rings;
1777 };
1778
1779 /*
1780 * The eth storm context of Tstorm
1781 */
1782 struct tstorm_eth_st_context {
1783 u32 __reserved0[28];
1784 };
1785
1786 /*
1787 * The eth aggregative context section of Xstorm
1788 */
1789 struct xstorm_eth_extra_ag_context_section {
1790 #if defined(__BIG_ENDIAN)
1791 u8 __tcp_agg_vars1;
1792 u8 __reserved50;
1793 u16 __mss;
1794 #elif defined(__LITTLE_ENDIAN)
1795 u16 __mss;
1796 u8 __reserved50;
1797 u8 __tcp_agg_vars1;
1798 #endif
1799 u32 __snd_nxt;
1800 u32 __tx_wnd;
1801 u32 __snd_una;
1802 u32 __reserved53;
1803 #if defined(__BIG_ENDIAN)
1804 u8 __agg_val8_th;
1805 u8 __agg_val8;
1806 u16 __tcp_agg_vars2;
1807 #elif defined(__LITTLE_ENDIAN)
1808 u16 __tcp_agg_vars2;
1809 u8 __agg_val8;
1810 u8 __agg_val8_th;
1811 #endif
1812 u32 __reserved58;
1813 u32 __reserved59;
1814 u32 __reserved60;
1815 u32 __reserved61;
1816 #if defined(__BIG_ENDIAN)
1817 u16 __agg_val7_th;
1818 u16 __agg_val7;
1819 #elif defined(__LITTLE_ENDIAN)
1820 u16 __agg_val7;
1821 u16 __agg_val7_th;
1822 #endif
1823 #if defined(__BIG_ENDIAN)
1824 u8 __tcp_agg_vars5;
1825 u8 __tcp_agg_vars4;
1826 u8 __tcp_agg_vars3;
1827 u8 __reserved62;
1828 #elif defined(__LITTLE_ENDIAN)
1829 u8 __reserved62;
1830 u8 __tcp_agg_vars3;
1831 u8 __tcp_agg_vars4;
1832 u8 __tcp_agg_vars5;
1833 #endif
1834 u32 __tcp_agg_vars6;
1835 #if defined(__BIG_ENDIAN)
1836 u16 __agg_misc6;
1837 u16 __tcp_agg_vars7;
1838 #elif defined(__LITTLE_ENDIAN)
1839 u16 __tcp_agg_vars7;
1840 u16 __agg_misc6;
1841 #endif
1842 u32 __agg_val10;
1843 u32 __agg_val10_th;
1844 #if defined(__BIG_ENDIAN)
1845 u16 __reserved3;
1846 u8 __reserved2;
1847 u8 __da_only_cnt;
1848 #elif defined(__LITTLE_ENDIAN)
1849 u8 __da_only_cnt;
1850 u8 __reserved2;
1851 u16 __reserved3;
1852 #endif
1853 };
1854
1855 /*
1856 * The eth aggregative context of Xstorm
1857 */
1858 struct xstorm_eth_ag_context {
1859 #if defined(__BIG_ENDIAN)
1860 u16 agg_val1;
1861 u8 __agg_vars1;
1862 u8 __state;
1863 #elif defined(__LITTLE_ENDIAN)
1864 u8 __state;
1865 u8 __agg_vars1;
1866 u16 agg_val1;
1867 #endif
1868 #if defined(__BIG_ENDIAN)
1869 u8 cdu_reserved;
1870 u8 __agg_vars4;
1871 u8 __agg_vars3;
1872 u8 __agg_vars2;
1873 #elif defined(__LITTLE_ENDIAN)
1874 u8 __agg_vars2;
1875 u8 __agg_vars3;
1876 u8 __agg_vars4;
1877 u8 cdu_reserved;
1878 #endif
1879 u32 __bd_prod;
1880 #if defined(__BIG_ENDIAN)
1881 u16 __agg_vars5;
1882 u16 __agg_val4_th;
1883 #elif defined(__LITTLE_ENDIAN)
1884 u16 __agg_val4_th;
1885 u16 __agg_vars5;
1886 #endif
1887 struct xstorm_eth_extra_ag_context_section __extra_section;
1888 #if defined(__BIG_ENDIAN)
1889 u16 __agg_vars7;
1890 u8 __agg_val3_th;
1891 u8 __agg_vars6;
1892 #elif defined(__LITTLE_ENDIAN)
1893 u8 __agg_vars6;
1894 u8 __agg_val3_th;
1895 u16 __agg_vars7;
1896 #endif
1897 #if defined(__BIG_ENDIAN)
1898 u16 __agg_val11_th;
1899 u16 __agg_val11;
1900 #elif defined(__LITTLE_ENDIAN)
1901 u16 __agg_val11;
1902 u16 __agg_val11_th;
1903 #endif
1904 #if defined(__BIG_ENDIAN)
1905 u8 __reserved1;
1906 u8 __agg_val6_th;
1907 u16 __agg_val9;
1908 #elif defined(__LITTLE_ENDIAN)
1909 u16 __agg_val9;
1910 u8 __agg_val6_th;
1911 u8 __reserved1;
1912 #endif
1913 #if defined(__BIG_ENDIAN)
1914 u16 __agg_val2_th;
1915 u16 __agg_val2;
1916 #elif defined(__LITTLE_ENDIAN)
1917 u16 __agg_val2;
1918 u16 __agg_val2_th;
1919 #endif
1920 u32 __agg_vars8;
1921 #if defined(__BIG_ENDIAN)
1922 u16 __agg_misc0;
1923 u16 __agg_val4;
1924 #elif defined(__LITTLE_ENDIAN)
1925 u16 __agg_val4;
1926 u16 __agg_misc0;
1927 #endif
1928 #if defined(__BIG_ENDIAN)
1929 u8 __agg_val3;
1930 u8 __agg_val6;
1931 u8 __agg_val5_th;
1932 u8 __agg_val5;
1933 #elif defined(__LITTLE_ENDIAN)
1934 u8 __agg_val5;
1935 u8 __agg_val5_th;
1936 u8 __agg_val6;
1937 u8 __agg_val3;
1938 #endif
1939 #if defined(__BIG_ENDIAN)
1940 u16 __agg_misc1;
1941 u16 __bd_ind_max_val;
1942 #elif defined(__LITTLE_ENDIAN)
1943 u16 __bd_ind_max_val;
1944 u16 __agg_misc1;
1945 #endif
1946 u32 __reserved57;
1947 u32 __agg_misc4;
1948 u32 __agg_misc5;
1949 };
1950
1951 /*
1952 * The eth extra aggregative context section of Tstorm
1953 */
1954 struct tstorm_eth_extra_ag_context_section {
1955 u32 __agg_val1;
1956 #if defined(__BIG_ENDIAN)
1957 u8 __tcp_agg_vars2;
1958 u8 __agg_val3;
1959 u16 __agg_val2;
1960 #elif defined(__LITTLE_ENDIAN)
1961 u16 __agg_val2;
1962 u8 __agg_val3;
1963 u8 __tcp_agg_vars2;
1964 #endif
1965 #if defined(__BIG_ENDIAN)
1966 u16 __agg_val5;
1967 u8 __agg_val6;
1968 u8 __tcp_agg_vars3;
1969 #elif defined(__LITTLE_ENDIAN)
1970 u8 __tcp_agg_vars3;
1971 u8 __agg_val6;
1972 u16 __agg_val5;
1973 #endif
1974 u32 __reserved63;
1975 u32 __reserved64;
1976 u32 __reserved65;
1977 u32 __reserved66;
1978 u32 __reserved67;
1979 u32 __tcp_agg_vars1;
1980 u32 __reserved61;
1981 u32 __reserved62;
1982 u32 __reserved2;
1983 };
1984
1985 /*
1986 * The eth aggregative context of Tstorm
1987 */
1988 struct tstorm_eth_ag_context {
1989 #if defined(__BIG_ENDIAN)
1990 u16 __reserved54;
1991 u8 __agg_vars1;
1992 u8 __state;
1993 #elif defined(__LITTLE_ENDIAN)
1994 u8 __state;
1995 u8 __agg_vars1;
1996 u16 __reserved54;
1997 #endif
1998 #if defined(__BIG_ENDIAN)
1999 u16 __agg_val4;
2000 u16 __agg_vars2;
2001 #elif defined(__LITTLE_ENDIAN)
2002 u16 __agg_vars2;
2003 u16 __agg_val4;
2004 #endif
2005 struct tstorm_eth_extra_ag_context_section __extra_section;
2006 };
2007
2008 /*
2009 * The eth aggregative context of Cstorm
2010 */
2011 struct cstorm_eth_ag_context {
2012 u32 __agg_vars1;
2013 #if defined(__BIG_ENDIAN)
2014 u8 __aux1_th;
2015 u8 __aux1_val;
2016 u16 __agg_vars2;
2017 #elif defined(__LITTLE_ENDIAN)
2018 u16 __agg_vars2;
2019 u8 __aux1_val;
2020 u8 __aux1_th;
2021 #endif
2022 u32 __num_of_treated_packet;
2023 u32 __last_packet_treated;
2024 #if defined(__BIG_ENDIAN)
2025 u16 __reserved58;
2026 u16 __reserved57;
2027 #elif defined(__LITTLE_ENDIAN)
2028 u16 __reserved57;
2029 u16 __reserved58;
2030 #endif
2031 #if defined(__BIG_ENDIAN)
2032 u8 __reserved62;
2033 u8 __reserved61;
2034 u8 __reserved60;
2035 u8 __reserved59;
2036 #elif defined(__LITTLE_ENDIAN)
2037 u8 __reserved59;
2038 u8 __reserved60;
2039 u8 __reserved61;
2040 u8 __reserved62;
2041 #endif
2042 #if defined(__BIG_ENDIAN)
2043 u16 __reserved64;
2044 u16 __reserved63;
2045 #elif defined(__LITTLE_ENDIAN)
2046 u16 __reserved63;
2047 u16 __reserved64;
2048 #endif
2049 u32 __reserved65;
2050 #if defined(__BIG_ENDIAN)
2051 u16 __agg_vars3;
2052 u16 __rq_inv_cnt;
2053 #elif defined(__LITTLE_ENDIAN)
2054 u16 __rq_inv_cnt;
2055 u16 __agg_vars3;
2056 #endif
2057 #if defined(__BIG_ENDIAN)
2058 u16 __packet_index_th;
2059 u16 __packet_index;
2060 #elif defined(__LITTLE_ENDIAN)
2061 u16 __packet_index;
2062 u16 __packet_index_th;
2063 #endif
2064 };
2065
2066 /*
2067 * The eth aggregative context of Ustorm
2068 */
2069 struct ustorm_eth_ag_context {
2070 #if defined(__BIG_ENDIAN)
2071 u8 __aux_counter_flags;
2072 u8 __agg_vars2;
2073 u8 __agg_vars1;
2074 u8 __state;
2075 #elif defined(__LITTLE_ENDIAN)
2076 u8 __state;
2077 u8 __agg_vars1;
2078 u8 __agg_vars2;
2079 u8 __aux_counter_flags;
2080 #endif
2081 #if defined(__BIG_ENDIAN)
2082 u8 cdu_usage;
2083 u8 __agg_misc2;
2084 u16 __agg_misc1;
2085 #elif defined(__LITTLE_ENDIAN)
2086 u16 __agg_misc1;
2087 u8 __agg_misc2;
2088 u8 cdu_usage;
2089 #endif
2090 u32 __agg_misc4;
2091 #if defined(__BIG_ENDIAN)
2092 u8 __agg_val3_th;
2093 u8 __agg_val3;
2094 u16 __agg_misc3;
2095 #elif defined(__LITTLE_ENDIAN)
2096 u16 __agg_misc3;
2097 u8 __agg_val3;
2098 u8 __agg_val3_th;
2099 #endif
2100 u32 __agg_val1;
2101 u32 __agg_misc4_th;
2102 #if defined(__BIG_ENDIAN)
2103 u16 __agg_val2_th;
2104 u16 __agg_val2;
2105 #elif defined(__LITTLE_ENDIAN)
2106 u16 __agg_val2;
2107 u16 __agg_val2_th;
2108 #endif
2109 #if defined(__BIG_ENDIAN)
2110 u16 __reserved2;
2111 u8 __decision_rules;
2112 u8 __decision_rule_enable_bits;
2113 #elif defined(__LITTLE_ENDIAN)
2114 u8 __decision_rule_enable_bits;
2115 u8 __decision_rules;
2116 u16 __reserved2;
2117 #endif
2118 };
2119
2120 /*
2121 * Timers connection context
2122 */
2123 struct timers_block_context {
2124 u32 __reserved_0;
2125 u32 __reserved_1;
2126 u32 __reserved_2;
2127 u32 flags;
2128 #define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
2129 #define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
2130 #define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
2131 #define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
2132 #define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
2133 #define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
2134 };
2135
2136 /*
2137 * structure for easy accessibility to assembler
2138 */
2139 struct eth_tx_bd_flags {
2140 u8 as_bitfield;
2141 #define ETH_TX_BD_FLAGS_VLAN_TAG (0x1<<0)
2142 #define ETH_TX_BD_FLAGS_VLAN_TAG_SHIFT 0
2143 #define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<1)
2144 #define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 1
2145 #define ETH_TX_BD_FLAGS_L4_CSUM (0x1<<2)
2146 #define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT 2
2147 #define ETH_TX_BD_FLAGS_END_BD (0x1<<3)
2148 #define ETH_TX_BD_FLAGS_END_BD_SHIFT 3
2149 #define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
2150 #define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
2151 #define ETH_TX_BD_FLAGS_HDR_POOL (0x1<<5)
2152 #define ETH_TX_BD_FLAGS_HDR_POOL_SHIFT 5
2153 #define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
2154 #define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
2155 #define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
2156 #define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
2157 };
2158
2159 /*
2160 * The eth Tx Buffer Descriptor
2161 */
2162 struct eth_tx_start_bd {
2163 __le32 addr_lo;
2164 __le32 addr_hi;
2165 __le16 nbd;
2166 __le16 nbytes;
2167 __le16 vlan;
2168 struct eth_tx_bd_flags bd_flags;
2169 u8 general_data;
2170 #define ETH_TX_START_BD_HDR_NBDS (0x3F<<0)
2171 #define ETH_TX_START_BD_HDR_NBDS_SHIFT 0
2172 #define ETH_TX_START_BD_ETH_ADDR_TYPE (0x3<<6)
2173 #define ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT 6
2174 };
2175
2176 /*
2177 * Tx regular BD structure
2178 */
2179 struct eth_tx_bd {
2180 u32 addr_lo;
2181 u32 addr_hi;
2182 u16 total_pkt_bytes;
2183 u16 nbytes;
2184 u8 reserved[4];
2185 };
2186
2187 /*
2188 * Tx parsing BD structure for ETH,Relevant in START
2189 */
2190 struct eth_tx_parse_bd {
2191 u8 global_data;
2192 #define ETH_TX_PARSE_BD_IP_HDR_START_OFFSET (0xF<<0)
2193 #define ETH_TX_PARSE_BD_IP_HDR_START_OFFSET_SHIFT 0
2194 #define ETH_TX_PARSE_BD_UDP_CS_FLG (0x1<<4)
2195 #define ETH_TX_PARSE_BD_UDP_CS_FLG_SHIFT 4
2196 #define ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
2197 #define ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
2198 #define ETH_TX_PARSE_BD_LLC_SNAP_EN (0x1<<6)
2199 #define ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT 6
2200 #define ETH_TX_PARSE_BD_NS_FLG (0x1<<7)
2201 #define ETH_TX_PARSE_BD_NS_FLG_SHIFT 7
2202 u8 tcp_flags;
2203 #define ETH_TX_PARSE_BD_FIN_FLG (0x1<<0)
2204 #define ETH_TX_PARSE_BD_FIN_FLG_SHIFT 0
2205 #define ETH_TX_PARSE_BD_SYN_FLG (0x1<<1)
2206 #define ETH_TX_PARSE_BD_SYN_FLG_SHIFT 1
2207 #define ETH_TX_PARSE_BD_RST_FLG (0x1<<2)
2208 #define ETH_TX_PARSE_BD_RST_FLG_SHIFT 2
2209 #define ETH_TX_PARSE_BD_PSH_FLG (0x1<<3)
2210 #define ETH_TX_PARSE_BD_PSH_FLG_SHIFT 3
2211 #define ETH_TX_PARSE_BD_ACK_FLG (0x1<<4)
2212 #define ETH_TX_PARSE_BD_ACK_FLG_SHIFT 4
2213 #define ETH_TX_PARSE_BD_URG_FLG (0x1<<5)
2214 #define ETH_TX_PARSE_BD_URG_FLG_SHIFT 5
2215 #define ETH_TX_PARSE_BD_ECE_FLG (0x1<<6)
2216 #define ETH_TX_PARSE_BD_ECE_FLG_SHIFT 6
2217 #define ETH_TX_PARSE_BD_CWR_FLG (0x1<<7)
2218 #define ETH_TX_PARSE_BD_CWR_FLG_SHIFT 7
2219 u8 ip_hlen;
2220 s8 reserved;
2221 __le16 total_hlen;
2222 __le16 tcp_pseudo_csum;
2223 __le16 lso_mss;
2224 __le16 ip_id;
2225 __le32 tcp_send_seq;
2226 };
2227
2228 /*
2229 * The last BD in the BD memory will hold a pointer to the next BD memory
2230 */
2231 struct eth_tx_next_bd {
2232 __le32 addr_lo;
2233 __le32 addr_hi;
2234 u8 reserved[8];
2235 };
2236
2237 /*
2238 * union for 4 Bd types
2239 */
2240 union eth_tx_bd_types {
2241 struct eth_tx_start_bd start_bd;
2242 struct eth_tx_bd reg_bd;
2243 struct eth_tx_parse_bd parse_bd;
2244 struct eth_tx_next_bd next_bd;
2245 };
2246
2247 /*
2248 * The eth storm context of Xstorm
2249 */
2250 struct xstorm_eth_st_context {
2251 u32 tx_bd_page_base_lo;
2252 u32 tx_bd_page_base_hi;
2253 #if defined(__BIG_ENDIAN)
2254 u16 tx_bd_cons;
2255 u8 statistics_data;
2256 #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID (0x7F<<0)
2257 #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID_SHIFT 0
2258 #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE (0x1<<7)
2259 #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE_SHIFT 7
2260 u8 __local_tx_bd_prod;
2261 #elif defined(__LITTLE_ENDIAN)
2262 u8 __local_tx_bd_prod;
2263 u8 statistics_data;
2264 #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID (0x7F<<0)
2265 #define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID_SHIFT 0
2266 #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE (0x1<<7)
2267 #define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE_SHIFT 7
2268 u16 tx_bd_cons;
2269 #endif
2270 u32 __reserved1;
2271 u32 __reserved2;
2272 #if defined(__BIG_ENDIAN)
2273 u8 __ram_cache_index;
2274 u8 __double_buffer_client;
2275 u16 __pkt_cons;
2276 #elif defined(__LITTLE_ENDIAN)
2277 u16 __pkt_cons;
2278 u8 __double_buffer_client;
2279 u8 __ram_cache_index;
2280 #endif
2281 #if defined(__BIG_ENDIAN)
2282 u16 __statistics_address;
2283 u16 __gso_next;
2284 #elif defined(__LITTLE_ENDIAN)
2285 u16 __gso_next;
2286 u16 __statistics_address;
2287 #endif
2288 #if defined(__BIG_ENDIAN)
2289 u8 __local_tx_bd_cons;
2290 u8 safc_group_num;
2291 u8 safc_group_en;
2292 u8 __is_eth_conn;
2293 #elif defined(__LITTLE_ENDIAN)
2294 u8 __is_eth_conn;
2295 u8 safc_group_en;
2296 u8 safc_group_num;
2297 u8 __local_tx_bd_cons;
2298 #endif
2299 union eth_tx_bd_types __bds[13];
2300 };
2301
2302 /*
2303 * The eth storm context of Cstorm
2304 */
2305 struct cstorm_eth_st_context {
2306 #if defined(__BIG_ENDIAN)
2307 u16 __reserved0;
2308 u8 sb_index_number;
2309 u8 status_block_id;
2310 #elif defined(__LITTLE_ENDIAN)
2311 u8 status_block_id;
2312 u8 sb_index_number;
2313 u16 __reserved0;
2314 #endif
2315 u32 __reserved1[3];
2316 };
2317
2318 /*
2319 * Ethernet connection context
2320 */
2321 struct eth_context {
2322 struct ustorm_eth_st_context ustorm_st_context;
2323 struct tstorm_eth_st_context tstorm_st_context;
2324 struct xstorm_eth_ag_context xstorm_ag_context;
2325 struct tstorm_eth_ag_context tstorm_ag_context;
2326 struct cstorm_eth_ag_context cstorm_ag_context;
2327 struct ustorm_eth_ag_context ustorm_ag_context;
2328 struct timers_block_context timers_context;
2329 struct xstorm_eth_st_context xstorm_st_context;
2330 struct cstorm_eth_st_context cstorm_st_context;
2331 };
2332
2333
2334 /*
2335 * Ethernet doorbell
2336 */
2337 struct eth_tx_doorbell {
2338 #if defined(__BIG_ENDIAN)
2339 u16 npackets;
2340 u8 params;
2341 #define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2342 #define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2343 #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2344 #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2345 #define ETH_TX_DOORBELL_SPARE (0x1<<7)
2346 #define ETH_TX_DOORBELL_SPARE_SHIFT 7
2347 struct doorbell_hdr hdr;
2348 #elif defined(__LITTLE_ENDIAN)
2349 struct doorbell_hdr hdr;
2350 u8 params;
2351 #define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2352 #define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2353 #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2354 #define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2355 #define ETH_TX_DOORBELL_SPARE (0x1<<7)
2356 #define ETH_TX_DOORBELL_SPARE_SHIFT 7
2357 u16 npackets;
2358 #endif
2359 };
2360
2361
2362 /*
2363 * cstorm default status block, generated by ustorm
2364 */
2365 struct cstorm_def_status_block_u {
2366 __le16 index_values[HC_USTORM_DEF_SB_NUM_INDICES];
2367 __le16 status_block_index;
2368 u8 func;
2369 u8 status_block_id;
2370 __le32 __flags;
2371 };
2372
2373 /*
2374 * cstorm default status block, generated by cstorm
2375 */
2376 struct cstorm_def_status_block_c {
2377 __le16 index_values[HC_CSTORM_DEF_SB_NUM_INDICES];
2378 __le16 status_block_index;
2379 u8 func;
2380 u8 status_block_id;
2381 __le32 __flags;
2382 };
2383
2384 /*
2385 * xstorm status block
2386 */
2387 struct xstorm_def_status_block {
2388 __le16 index_values[HC_XSTORM_DEF_SB_NUM_INDICES];
2389 __le16 status_block_index;
2390 u8 func;
2391 u8 status_block_id;
2392 __le32 __flags;
2393 };
2394
2395 /*
2396 * tstorm status block
2397 */
2398 struct tstorm_def_status_block {
2399 __le16 index_values[HC_TSTORM_DEF_SB_NUM_INDICES];
2400 __le16 status_block_index;
2401 u8 func;
2402 u8 status_block_id;
2403 __le32 __flags;
2404 };
2405
2406 /*
2407 * host status block
2408 */
2409 struct host_def_status_block {
2410 struct atten_def_status_block atten_status_block;
2411 struct cstorm_def_status_block_u u_def_status_block;
2412 struct cstorm_def_status_block_c c_def_status_block;
2413 struct xstorm_def_status_block x_def_status_block;
2414 struct tstorm_def_status_block t_def_status_block;
2415 };
2416
2417
2418 /*
2419 * cstorm status block, generated by ustorm
2420 */
2421 struct cstorm_status_block_u {
2422 __le16 index_values[HC_USTORM_SB_NUM_INDICES];
2423 __le16 status_block_index;
2424 u8 func;
2425 u8 status_block_id;
2426 __le32 __flags;
2427 };
2428
2429 /*
2430 * cstorm status block, generated by cstorm
2431 */
2432 struct cstorm_status_block_c {
2433 __le16 index_values[HC_CSTORM_SB_NUM_INDICES];
2434 __le16 status_block_index;
2435 u8 func;
2436 u8 status_block_id;
2437 __le32 __flags;
2438 };
2439
2440 /*
2441 * host status block
2442 */
2443 struct host_status_block {
2444 struct cstorm_status_block_u u_status_block;
2445 struct cstorm_status_block_c c_status_block;
2446 };
2447
2448
2449 /*
2450 * The data for RSS setup ramrod
2451 */
2452 struct eth_client_setup_ramrod_data {
2453 u32 client_id;
2454 u8 is_rdma;
2455 u8 is_fcoe;
2456 u16 reserved1;
2457 };
2458
2459
2460 /*
2461 * regular eth FP CQE parameters struct
2462 */
2463 struct eth_fast_path_rx_cqe {
2464 u8 type_error_flags;
2465 #define ETH_FAST_PATH_RX_CQE_TYPE (0x1<<0)
2466 #define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
2467 #define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<1)
2468 #define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 1
2469 #define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<2)
2470 #define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 2
2471 #define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<3)
2472 #define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 3
2473 #define ETH_FAST_PATH_RX_CQE_START_FLG (0x1<<4)
2474 #define ETH_FAST_PATH_RX_CQE_START_FLG_SHIFT 4
2475 #define ETH_FAST_PATH_RX_CQE_END_FLG (0x1<<5)
2476 #define ETH_FAST_PATH_RX_CQE_END_FLG_SHIFT 5
2477 #define ETH_FAST_PATH_RX_CQE_RESERVED0 (0x3<<6)
2478 #define ETH_FAST_PATH_RX_CQE_RESERVED0_SHIFT 6
2479 u8 status_flags;
2480 #define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
2481 #define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
2482 #define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
2483 #define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
2484 #define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
2485 #define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
2486 #define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
2487 #define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
2488 #define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
2489 #define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
2490 #define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
2491 #define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
2492 u8 placement_offset;
2493 u8 queue_index;
2494 __le32 rss_hash_result;
2495 __le16 vlan_tag;
2496 __le16 pkt_len;
2497 __le16 len_on_bd;
2498 struct parsing_flags pars_flags;
2499 __le16 sgl[8];
2500 };
2501
2502
2503 /*
2504 * The data for RSS setup ramrod
2505 */
2506 struct eth_halt_ramrod_data {
2507 u32 client_id;
2508 u32 reserved0;
2509 };
2510
2511
2512 /*
2513 * The data for statistics query ramrod
2514 */
2515 struct eth_query_ramrod_data {
2516 #if defined(__BIG_ENDIAN)
2517 u8 reserved0;
2518 u8 collect_port;
2519 u16 drv_counter;
2520 #elif defined(__LITTLE_ENDIAN)
2521 u16 drv_counter;
2522 u8 collect_port;
2523 u8 reserved0;
2524 #endif
2525 u32 ctr_id_vector;
2526 };
2527
2528
2529 /*
2530 * Place holder for ramrods protocol specific data
2531 */
2532 struct ramrod_data {
2533 __le32 data_lo;
2534 __le32 data_hi;
2535 };
2536
2537 /*
2538 * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
2539 */
2540 union eth_ramrod_data {
2541 struct ramrod_data general;
2542 };
2543
2544
2545 /*
2546 * Eth Rx Cqe structure- general structure for ramrods
2547 */
2548 struct common_ramrod_eth_rx_cqe {
2549 u8 ramrod_type;
2550 #define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x1<<0)
2551 #define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
2552 #define COMMON_RAMROD_ETH_RX_CQE_ERROR (0x1<<1)
2553 #define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT 1
2554 #define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x3F<<2)
2555 #define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 2
2556 u8 conn_type;
2557 __le16 reserved1;
2558 __le32 conn_and_cmd_data;
2559 #define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
2560 #define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
2561 #define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
2562 #define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
2563 struct ramrod_data protocol_data;
2564 __le32 reserved2[4];
2565 };
2566
2567 /*
2568 * Rx Last CQE in page (in ETH)
2569 */
2570 struct eth_rx_cqe_next_page {
2571 __le32 addr_lo;
2572 __le32 addr_hi;
2573 __le32 reserved[6];
2574 };
2575
2576 /*
2577 * union for all eth rx cqe types (fix their sizes)
2578 */
2579 union eth_rx_cqe {
2580 struct eth_fast_path_rx_cqe fast_path_cqe;
2581 struct common_ramrod_eth_rx_cqe ramrod_cqe;
2582 struct eth_rx_cqe_next_page next_page_cqe;
2583 };
2584
2585
2586 /*
2587 * common data for all protocols
2588 */
2589 struct spe_hdr {
2590 __le32 conn_and_cmd_data;
2591 #define SPE_HDR_CID (0xFFFFFF<<0)
2592 #define SPE_HDR_CID_SHIFT 0
2593 #define SPE_HDR_CMD_ID (0xFF<<24)
2594 #define SPE_HDR_CMD_ID_SHIFT 24
2595 __le16 type;
2596 #define SPE_HDR_CONN_TYPE (0xFF<<0)
2597 #define SPE_HDR_CONN_TYPE_SHIFT 0
2598 #define SPE_HDR_COMMON_RAMROD (0xFF<<8)
2599 #define SPE_HDR_COMMON_RAMROD_SHIFT 8
2600 __le16 reserved;
2601 };
2602
2603 /*
2604 * Ethernet slow path element
2605 */
2606 union eth_specific_data {
2607 u8 protocol_data[8];
2608 struct regpair mac_config_addr;
2609 struct eth_client_setup_ramrod_data client_setup_ramrod_data;
2610 struct eth_halt_ramrod_data halt_ramrod_data;
2611 struct regpair leading_cqe_addr;
2612 struct regpair update_data_addr;
2613 struct eth_query_ramrod_data query_ramrod_data;
2614 };
2615
2616 /*
2617 * Ethernet slow path element
2618 */
2619 struct eth_spe {
2620 struct spe_hdr hdr;
2621 union eth_specific_data data;
2622 };
2623
2624
2625 /*
2626 * array of 13 bds as appears in the eth xstorm context
2627 */
2628 struct eth_tx_bds_array {
2629 union eth_tx_bd_types bds[13];
2630 };
2631
2632
2633 /*
2634 * Common configuration parameters per function in Tstorm
2635 */
2636 struct tstorm_eth_function_common_config {
2637 #if defined(__BIG_ENDIAN)
2638 u8 leading_client_id;
2639 u8 rss_result_mask;
2640 u16 config_flags;
2641 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2642 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2643 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2644 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2645 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2646 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2647 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2648 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
2649 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2650 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
2651 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE (0x1<<7)
2652 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE_SHIFT 7
2653 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM (0x1<<8)
2654 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM_SHIFT 8
2655 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM (0x1<<9)
2656 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM_SHIFT 9
2657 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<10)
2658 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 10
2659 #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x1F<<11)
2660 #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 11
2661 #elif defined(__LITTLE_ENDIAN)
2662 u16 config_flags;
2663 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2664 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2665 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2666 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2667 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2668 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2669 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2670 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
2671 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2672 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
2673 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE (0x1<<7)
2674 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE_SHIFT 7
2675 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM (0x1<<8)
2676 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM_SHIFT 8
2677 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM (0x1<<9)
2678 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM_SHIFT 9
2679 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<10)
2680 #define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 10
2681 #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x1F<<11)
2682 #define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 11
2683 u8 rss_result_mask;
2684 u8 leading_client_id;
2685 #endif
2686 u16 vlan_id[2];
2687 };
2688
2689 /*
2690 * RSS idirection table update configuration
2691 */
2692 struct rss_update_config {
2693 #if defined(__BIG_ENDIAN)
2694 u16 toe_rss_bitmap;
2695 u16 flags;
2696 #define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
2697 #define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
2698 #define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
2699 #define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
2700 #define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
2701 #define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
2702 #elif defined(__LITTLE_ENDIAN)
2703 u16 flags;
2704 #define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
2705 #define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
2706 #define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
2707 #define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
2708 #define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
2709 #define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
2710 u16 toe_rss_bitmap;
2711 #endif
2712 u32 reserved1;
2713 };
2714
2715 /*
2716 * parameters for eth update ramrod
2717 */
2718 struct eth_update_ramrod_data {
2719 struct tstorm_eth_function_common_config func_config;
2720 u8 indirectionTable[128];
2721 struct rss_update_config rss_config;
2722 };
2723
2724
2725 /*
2726 * MAC filtering configuration command header
2727 */
2728 struct mac_configuration_hdr {
2729 u8 length;
2730 u8 offset;
2731 u16 client_id;
2732 u32 reserved1;
2733 };
2734
2735 /*
2736 * MAC address in list for ramrod
2737 */
2738 struct tstorm_cam_entry {
2739 __le16 lsb_mac_addr;
2740 __le16 middle_mac_addr;
2741 __le16 msb_mac_addr;
2742 __le16 flags;
2743 #define TSTORM_CAM_ENTRY_PORT_ID (0x1<<0)
2744 #define TSTORM_CAM_ENTRY_PORT_ID_SHIFT 0
2745 #define TSTORM_CAM_ENTRY_RSRVVAL0 (0x7<<1)
2746 #define TSTORM_CAM_ENTRY_RSRVVAL0_SHIFT 1
2747 #define TSTORM_CAM_ENTRY_RESERVED0 (0xFFF<<4)
2748 #define TSTORM_CAM_ENTRY_RESERVED0_SHIFT 4
2749 };
2750
2751 /*
2752 * MAC filtering: CAM target table entry
2753 */
2754 struct tstorm_cam_target_table_entry {
2755 u8 flags;
2756 #define TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST (0x1<<0)
2757 #define TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST_SHIFT 0
2758 #define TSTORM_CAM_TARGET_TABLE_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<1)
2759 #define TSTORM_CAM_TARGET_TABLE_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 1
2760 #define TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE (0x1<<2)
2761 #define TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE_SHIFT 2
2762 #define TSTORM_CAM_TARGET_TABLE_ENTRY_RDMA_MAC (0x1<<3)
2763 #define TSTORM_CAM_TARGET_TABLE_ENTRY_RDMA_MAC_SHIFT 3
2764 #define TSTORM_CAM_TARGET_TABLE_ENTRY_RESERVED0 (0xF<<4)
2765 #define TSTORM_CAM_TARGET_TABLE_ENTRY_RESERVED0_SHIFT 4
2766 u8 reserved1;
2767 u16 vlan_id;
2768 u32 clients_bit_vector;
2769 };
2770
2771 /*
2772 * MAC address in list for ramrod
2773 */
2774 struct mac_configuration_entry {
2775 struct tstorm_cam_entry cam_entry;
2776 struct tstorm_cam_target_table_entry target_table_entry;
2777 };
2778
2779 /*
2780 * MAC filtering configuration command
2781 */
2782 struct mac_configuration_cmd {
2783 struct mac_configuration_hdr hdr;
2784 struct mac_configuration_entry config_table[64];
2785 };
2786
2787
2788 /*
2789 * MAC address in list for ramrod
2790 */
2791 struct mac_configuration_entry_e1h {
2792 __le16 lsb_mac_addr;
2793 __le16 middle_mac_addr;
2794 __le16 msb_mac_addr;
2795 __le16 vlan_id;
2796 __le16 e1hov_id;
2797 u8 reserved0;
2798 u8 flags;
2799 #define MAC_CONFIGURATION_ENTRY_E1H_PORT (0x1<<0)
2800 #define MAC_CONFIGURATION_ENTRY_E1H_PORT_SHIFT 0
2801 #define MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE (0x1<<1)
2802 #define MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE_SHIFT 1
2803 #define MAC_CONFIGURATION_ENTRY_E1H_RDMA_MAC (0x1<<2)
2804 #define MAC_CONFIGURATION_ENTRY_E1H_RDMA_MAC_SHIFT 2
2805 #define MAC_CONFIGURATION_ENTRY_E1H_RESERVED1 (0x1F<<3)
2806 #define MAC_CONFIGURATION_ENTRY_E1H_RESERVED1_SHIFT 3
2807 u32 clients_bit_vector;
2808 };
2809
2810 /*
2811 * MAC filtering configuration command
2812 */
2813 struct mac_configuration_cmd_e1h {
2814 struct mac_configuration_hdr hdr;
2815 struct mac_configuration_entry_e1h config_table[32];
2816 };
2817
2818
2819 /*
2820 * approximate-match multicast filtering for E1H per function in Tstorm
2821 */
2822 struct tstorm_eth_approximate_match_multicast_filtering {
2823 u32 mcast_add_hash_bit_array[8];
2824 };
2825
2826
2827 /*
2828 * Configuration parameters per client in Tstorm
2829 */
2830 struct tstorm_eth_client_config {
2831 #if defined(__BIG_ENDIAN)
2832 u8 reserved0;
2833 u8 statistics_counter_id;
2834 u16 mtu;
2835 #elif defined(__LITTLE_ENDIAN)
2836 u16 mtu;
2837 u8 statistics_counter_id;
2838 u8 reserved0;
2839 #endif
2840 #if defined(__BIG_ENDIAN)
2841 u16 drop_flags;
2842 #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR (0x1<<0)
2843 #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR_SHIFT 0
2844 #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR (0x1<<1)
2845 #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR_SHIFT 1
2846 #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0 (0x1<<2)
2847 #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0_SHIFT 2
2848 #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR (0x1<<3)
2849 #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR_SHIFT 3
2850 #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED2 (0xFFF<<4)
2851 #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED2_SHIFT 4
2852 u16 config_flags;
2853 #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE (0x1<<0)
2854 #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE_SHIFT 0
2855 #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE (0x1<<1)
2856 #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE_SHIFT 1
2857 #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE (0x1<<2)
2858 #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE_SHIFT 2
2859 #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1 (0x1FFF<<3)
2860 #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1_SHIFT 3
2861 #elif defined(__LITTLE_ENDIAN)
2862 u16 config_flags;
2863 #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE (0x1<<0)
2864 #define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE_SHIFT 0
2865 #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE (0x1<<1)
2866 #define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE_SHIFT 1
2867 #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE (0x1<<2)
2868 #define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE_SHIFT 2
2869 #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1 (0x1FFF<<3)
2870 #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1_SHIFT 3
2871 u16 drop_flags;
2872 #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR (0x1<<0)
2873 #define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR_SHIFT 0
2874 #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR (0x1<<1)
2875 #define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR_SHIFT 1
2876 #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0 (0x1<<2)
2877 #define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0_SHIFT 2
2878 #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR (0x1<<3)
2879 #define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR_SHIFT 3
2880 #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED2 (0xFFF<<4)
2881 #define __TSTORM_ETH_CLIENT_CONFIG_RESERVED2_SHIFT 4
2882 #endif
2883 };
2884
2885
2886 /*
2887 * MAC filtering configuration parameters per port in Tstorm
2888 */
2889 struct tstorm_eth_mac_filter_config {
2890 u32 ucast_drop_all;
2891 u32 ucast_accept_all;
2892 u32 mcast_drop_all;
2893 u32 mcast_accept_all;
2894 u32 bcast_drop_all;
2895 u32 bcast_accept_all;
2896 u32 strict_vlan;
2897 u32 vlan_filter[2];
2898 u32 reserved;
2899 };
2900
2901
2902 /*
2903 * common flag to indicate existance of TPA.
2904 */
2905 struct tstorm_eth_tpa_exist {
2906 #if defined(__BIG_ENDIAN)
2907 u16 reserved1;
2908 u8 reserved0;
2909 u8 tpa_exist;
2910 #elif defined(__LITTLE_ENDIAN)
2911 u8 tpa_exist;
2912 u8 reserved0;
2913 u16 reserved1;
2914 #endif
2915 u32 reserved2;
2916 };
2917
2918
2919 /*
2920 * rx rings pause data for E1h only
2921 */
2922 struct ustorm_eth_rx_pause_data_e1h {
2923 #if defined(__BIG_ENDIAN)
2924 u16 bd_thr_low;
2925 u16 cqe_thr_low;
2926 #elif defined(__LITTLE_ENDIAN)
2927 u16 cqe_thr_low;
2928 u16 bd_thr_low;
2929 #endif
2930 #if defined(__BIG_ENDIAN)
2931 u16 cos;
2932 u16 sge_thr_low;
2933 #elif defined(__LITTLE_ENDIAN)
2934 u16 sge_thr_low;
2935 u16 cos;
2936 #endif
2937 #if defined(__BIG_ENDIAN)
2938 u16 bd_thr_high;
2939 u16 cqe_thr_high;
2940 #elif defined(__LITTLE_ENDIAN)
2941 u16 cqe_thr_high;
2942 u16 bd_thr_high;
2943 #endif
2944 #if defined(__BIG_ENDIAN)
2945 u16 reserved0;
2946 u16 sge_thr_high;
2947 #elif defined(__LITTLE_ENDIAN)
2948 u16 sge_thr_high;
2949 u16 reserved0;
2950 #endif
2951 };
2952
2953
2954 /*
2955 * Three RX producers for ETH
2956 */
2957 struct ustorm_eth_rx_producers {
2958 #if defined(__BIG_ENDIAN)
2959 u16 bd_prod;
2960 u16 cqe_prod;
2961 #elif defined(__LITTLE_ENDIAN)
2962 u16 cqe_prod;
2963 u16 bd_prod;
2964 #endif
2965 #if defined(__BIG_ENDIAN)
2966 u16 reserved;
2967 u16 sge_prod;
2968 #elif defined(__LITTLE_ENDIAN)
2969 u16 sge_prod;
2970 u16 reserved;
2971 #endif
2972 };
2973
2974
2975 /*
2976 * per-port SAFC demo variables
2977 */
2978 struct cmng_flags_per_port {
2979 u8 con_number[NUM_OF_PROTOCOLS];
2980 u32 cmng_enables;
2981 #define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
2982 #define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
2983 #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
2984 #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
2985 #define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL (0x1<<2)
2986 #define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL_SHIFT 2
2987 #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL (0x1<<3)
2988 #define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL_SHIFT 3
2989 #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<4)
2990 #define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 4
2991 #define __CMNG_FLAGS_PER_PORT_RESERVED0 (0x7FFFFFF<<5)
2992 #define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 5
2993 };
2994
2995
2996 /*
2997 * per-port rate shaping variables
2998 */
2999 struct rate_shaping_vars_per_port {
3000 u32 rs_periodic_timeout;
3001 u32 rs_threshold;
3002 };
3003
3004 /*
3005 * per-port fairness variables
3006 */
3007 struct fairness_vars_per_port {
3008 u32 upper_bound;
3009 u32 fair_threshold;
3010 u32 fairness_timeout;
3011 };
3012
3013 /*
3014 * per-port SAFC variables
3015 */
3016 struct safc_struct_per_port {
3017 #if defined(__BIG_ENDIAN)
3018 u16 __reserved1;
3019 u8 __reserved0;
3020 u8 safc_timeout_usec;
3021 #elif defined(__LITTLE_ENDIAN)
3022 u8 safc_timeout_usec;
3023 u8 __reserved0;
3024 u16 __reserved1;
3025 #endif
3026 u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
3027 };
3028
3029 /*
3030 * Per-port congestion management variables
3031 */
3032 struct cmng_struct_per_port {
3033 struct rate_shaping_vars_per_port rs_vars;
3034 struct fairness_vars_per_port fair_vars;
3035 struct safc_struct_per_port safc_vars;
3036 struct cmng_flags_per_port flags;
3037 };
3038
3039
3040 /*
3041 * Dynamic host coalescing init parameters
3042 */
3043 struct dynamic_hc_config {
3044 u32 threshold[3];
3045 u8 shift_per_protocol[HC_USTORM_SB_NUM_INDICES];
3046 u8 hc_timeout0[HC_USTORM_SB_NUM_INDICES];
3047 u8 hc_timeout1[HC_USTORM_SB_NUM_INDICES];
3048 u8 hc_timeout2[HC_USTORM_SB_NUM_INDICES];
3049 u8 hc_timeout3[HC_USTORM_SB_NUM_INDICES];
3050 };
3051
3052
3053 /*
3054 * Protocol-common statistics collected by the Xstorm (per client)
3055 */
3056 struct xstorm_per_client_stats {
3057 __le32 reserved0;
3058 __le32 unicast_pkts_sent;
3059 struct regpair unicast_bytes_sent;
3060 struct regpair multicast_bytes_sent;
3061 __le32 multicast_pkts_sent;
3062 __le32 broadcast_pkts_sent;
3063 struct regpair broadcast_bytes_sent;
3064 __le16 stats_counter;
3065 __le16 reserved1;
3066 __le32 reserved2;
3067 };
3068
3069 /*
3070 * Common statistics collected by the Xstorm (per port)
3071 */
3072 struct xstorm_common_stats {
3073 struct xstorm_per_client_stats client_statistics[MAX_X_STAT_COUNTER_ID];
3074 };
3075
3076 /*
3077 * Protocol-common statistics collected by the Tstorm (per port)
3078 */
3079 struct tstorm_per_port_stats {
3080 __le32 mac_filter_discard;
3081 __le32 xxoverflow_discard;
3082 __le32 brb_truncate_discard;
3083 __le32 mac_discard;
3084 };
3085
3086 /*
3087 * Protocol-common statistics collected by the Tstorm (per client)
3088 */
3089 struct tstorm_per_client_stats {
3090 struct regpair rcv_unicast_bytes;
3091 struct regpair rcv_broadcast_bytes;
3092 struct regpair rcv_multicast_bytes;
3093 struct regpair rcv_error_bytes;
3094 __le32 checksum_discard;
3095 __le32 packets_too_big_discard;
3096 __le32 rcv_unicast_pkts;
3097 __le32 rcv_broadcast_pkts;
3098 __le32 rcv_multicast_pkts;
3099 __le32 no_buff_discard;
3100 __le32 ttl0_discard;
3101 __le16 stats_counter;
3102 __le16 reserved0;
3103 };
3104
3105 /*
3106 * Protocol-common statistics collected by the Tstorm
3107 */
3108 struct tstorm_common_stats {
3109 struct tstorm_per_port_stats port_statistics;
3110 struct tstorm_per_client_stats client_statistics[MAX_T_STAT_COUNTER_ID];
3111 };
3112
3113 /*
3114 * Protocol-common statistics collected by the Ustorm (per client)
3115 */
3116 struct ustorm_per_client_stats {
3117 struct regpair ucast_no_buff_bytes;
3118 struct regpair mcast_no_buff_bytes;
3119 struct regpair bcast_no_buff_bytes;
3120 __le32 ucast_no_buff_pkts;
3121 __le32 mcast_no_buff_pkts;
3122 __le32 bcast_no_buff_pkts;
3123 __le16 stats_counter;
3124 __le16 reserved0;
3125 };
3126
3127 /*
3128 * Protocol-common statistics collected by the Ustorm
3129 */
3130 struct ustorm_common_stats {
3131 struct ustorm_per_client_stats client_statistics[MAX_U_STAT_COUNTER_ID];
3132 };
3133
3134 /*
3135 * Eth statistics query structure for the eth_stats_query ramrod
3136 */
3137 struct eth_stats_query {
3138 struct xstorm_common_stats xstorm_common;
3139 struct tstorm_common_stats tstorm_common;
3140 struct ustorm_common_stats ustorm_common;
3141 };
3142
3143
3144 /*
3145 * per-vnic fairness variables
3146 */
3147 struct fairness_vars_per_vn {
3148 u32 cos_credit_delta[MAX_COS_NUMBER];
3149 u32 protocol_credit_delta[NUM_OF_PROTOCOLS];
3150 u32 vn_credit_delta;
3151 u32 __reserved0;
3152 };
3153
3154
3155 /*
3156 * FW version stored in the Xstorm RAM
3157 */
3158 struct fw_version {
3159 #if defined(__BIG_ENDIAN)
3160 u8 engineering;
3161 u8 revision;
3162 u8 minor;
3163 u8 major;
3164 #elif defined(__LITTLE_ENDIAN)
3165 u8 major;
3166 u8 minor;
3167 u8 revision;
3168 u8 engineering;
3169 #endif
3170 u32 flags;
3171 #define FW_VERSION_OPTIMIZED (0x1<<0)
3172 #define FW_VERSION_OPTIMIZED_SHIFT 0
3173 #define FW_VERSION_BIG_ENDIEN (0x1<<1)
3174 #define FW_VERSION_BIG_ENDIEN_SHIFT 1
3175 #define FW_VERSION_CHIP_VERSION (0x3<<2)
3176 #define FW_VERSION_CHIP_VERSION_SHIFT 2
3177 #define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
3178 #define __FW_VERSION_RESERVED_SHIFT 4
3179 };
3180
3181
3182 /*
3183 * FW version stored in first line of pram
3184 */
3185 struct pram_fw_version {
3186 u8 major;
3187 u8 minor;
3188 u8 revision;
3189 u8 engineering;
3190 u8 flags;
3191 #define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
3192 #define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
3193 #define PRAM_FW_VERSION_STORM_ID (0x3<<1)
3194 #define PRAM_FW_VERSION_STORM_ID_SHIFT 1
3195 #define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
3196 #define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
3197 #define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
3198 #define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
3199 #define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
3200 #define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
3201 };
3202
3203
3204 /*
3205 * The send queue element
3206 */
3207 struct protocol_common_spe {
3208 struct spe_hdr hdr;
3209 struct regpair phy_address;
3210 };
3211
3212
3213 /*
3214 * a single rate shaping counter. can be used as protocol or vnic counter
3215 */
3216 struct rate_shaping_counter {
3217 u32 quota;
3218 #if defined(__BIG_ENDIAN)
3219 u16 __reserved0;
3220 u16 rate;
3221 #elif defined(__LITTLE_ENDIAN)
3222 u16 rate;
3223 u16 __reserved0;
3224 #endif
3225 };
3226
3227
3228 /*
3229 * per-vnic rate shaping variables
3230 */
3231 struct rate_shaping_vars_per_vn {
3232 struct rate_shaping_counter protocol_counters[NUM_OF_PROTOCOLS];
3233 struct rate_shaping_counter vn_counter;
3234 };
3235
3236
3237 /*
3238 * The send queue element
3239 */
3240 struct slow_path_element {
3241 struct spe_hdr hdr;
3242 u8 protocol_data[8];
3243 };
3244
3245
3246 /*
3247 * eth/toe flags that indicate if to query
3248 */
3249 struct stats_indication_flags {
3250 u32 collect_eth;
3251 u32 collect_toe;
3252 };
3253
3254