]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blob - drivers/net/dsa/qca8k.h
Merge branch 'timers-urgent-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[mirror_ubuntu-jammy-kernel.git] / drivers / net / dsa / qca8k.h
1 /* SPDX-License-Identifier: GPL-2.0-only */
2 /*
3 * Copyright (C) 2009 Felix Fietkau <nbd@nbd.name>
4 * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
5 * Copyright (c) 2015, The Linux Foundation. All rights reserved.
6 */
7
8 #ifndef __QCA8K_H
9 #define __QCA8K_H
10
11 #include <linux/delay.h>
12 #include <linux/regmap.h>
13
14 #define QCA8K_NUM_PORTS 7
15
16 #define PHY_ID_QCA8337 0x004dd036
17 #define QCA8K_ID_QCA8337 0x13
18
19 #define QCA8K_NUM_FDB_RECORDS 2048
20
21 #define QCA8K_CPU_PORT 0
22
23 /* Global control registers */
24 #define QCA8K_REG_MASK_CTRL 0x000
25 #define QCA8K_MASK_CTRL_ID_M 0xff
26 #define QCA8K_MASK_CTRL_ID_S 8
27 #define QCA8K_REG_PORT0_PAD_CTRL 0x004
28 #define QCA8K_REG_PORT5_PAD_CTRL 0x008
29 #define QCA8K_REG_PORT6_PAD_CTRL 0x00c
30 #define QCA8K_PORT_PAD_RGMII_EN BIT(26)
31 #define QCA8K_PORT_PAD_RGMII_TX_DELAY(x) \
32 ((0x8 + (x & 0x3)) << 22)
33 #define QCA8K_PORT_PAD_RGMII_RX_DELAY(x) \
34 ((0x10 + (x & 0x3)) << 20)
35 #define QCA8K_MAX_DELAY 3
36 #define QCA8K_PORT_PAD_RGMII_RX_DELAY_EN BIT(24)
37 #define QCA8K_PORT_PAD_SGMII_EN BIT(7)
38 #define QCA8K_REG_MODULE_EN 0x030
39 #define QCA8K_MODULE_EN_MIB BIT(0)
40 #define QCA8K_REG_MIB 0x034
41 #define QCA8K_MIB_FLUSH BIT(24)
42 #define QCA8K_MIB_CPU_KEEP BIT(20)
43 #define QCA8K_MIB_BUSY BIT(17)
44 #define QCA8K_MDIO_MASTER_CTRL 0x3c
45 #define QCA8K_MDIO_MASTER_BUSY BIT(31)
46 #define QCA8K_MDIO_MASTER_EN BIT(30)
47 #define QCA8K_MDIO_MASTER_READ BIT(27)
48 #define QCA8K_MDIO_MASTER_WRITE 0
49 #define QCA8K_MDIO_MASTER_SUP_PRE BIT(26)
50 #define QCA8K_MDIO_MASTER_PHY_ADDR(x) ((x) << 21)
51 #define QCA8K_MDIO_MASTER_REG_ADDR(x) ((x) << 16)
52 #define QCA8K_MDIO_MASTER_DATA(x) (x)
53 #define QCA8K_MDIO_MASTER_DATA_MASK GENMASK(15, 0)
54 #define QCA8K_MDIO_MASTER_MAX_PORTS 5
55 #define QCA8K_MDIO_MASTER_MAX_REG 32
56 #define QCA8K_GOL_MAC_ADDR0 0x60
57 #define QCA8K_GOL_MAC_ADDR1 0x64
58 #define QCA8K_REG_PORT_STATUS(_i) (0x07c + (_i) * 4)
59 #define QCA8K_PORT_STATUS_SPEED GENMASK(1, 0)
60 #define QCA8K_PORT_STATUS_SPEED_10 0
61 #define QCA8K_PORT_STATUS_SPEED_100 0x1
62 #define QCA8K_PORT_STATUS_SPEED_1000 0x2
63 #define QCA8K_PORT_STATUS_TXMAC BIT(2)
64 #define QCA8K_PORT_STATUS_RXMAC BIT(3)
65 #define QCA8K_PORT_STATUS_TXFLOW BIT(4)
66 #define QCA8K_PORT_STATUS_RXFLOW BIT(5)
67 #define QCA8K_PORT_STATUS_DUPLEX BIT(6)
68 #define QCA8K_PORT_STATUS_LINK_UP BIT(8)
69 #define QCA8K_PORT_STATUS_LINK_AUTO BIT(9)
70 #define QCA8K_PORT_STATUS_LINK_PAUSE BIT(10)
71 #define QCA8K_REG_PORT_HDR_CTRL(_i) (0x9c + (_i * 4))
72 #define QCA8K_PORT_HDR_CTRL_RX_MASK GENMASK(3, 2)
73 #define QCA8K_PORT_HDR_CTRL_RX_S 2
74 #define QCA8K_PORT_HDR_CTRL_TX_MASK GENMASK(1, 0)
75 #define QCA8K_PORT_HDR_CTRL_TX_S 0
76 #define QCA8K_PORT_HDR_CTRL_ALL 2
77 #define QCA8K_PORT_HDR_CTRL_MGMT 1
78 #define QCA8K_PORT_HDR_CTRL_NONE 0
79
80 /* EEE control registers */
81 #define QCA8K_REG_EEE_CTRL 0x100
82 #define QCA8K_REG_EEE_CTRL_LPI_EN(_i) ((_i + 1) * 2)
83
84 /* ACL registers */
85 #define QCA8K_REG_PORT_VLAN_CTRL0(_i) (0x420 + (_i * 8))
86 #define QCA8K_PORT_VLAN_CVID(x) (x << 16)
87 #define QCA8K_PORT_VLAN_SVID(x) x
88 #define QCA8K_REG_PORT_VLAN_CTRL1(_i) (0x424 + (_i * 8))
89 #define QCA8K_REG_IPV4_PRI_BASE_ADDR 0x470
90 #define QCA8K_REG_IPV4_PRI_ADDR_MASK 0x474
91
92 /* Lookup registers */
93 #define QCA8K_REG_ATU_DATA0 0x600
94 #define QCA8K_ATU_ADDR2_S 24
95 #define QCA8K_ATU_ADDR3_S 16
96 #define QCA8K_ATU_ADDR4_S 8
97 #define QCA8K_REG_ATU_DATA1 0x604
98 #define QCA8K_ATU_PORT_M 0x7f
99 #define QCA8K_ATU_PORT_S 16
100 #define QCA8K_ATU_ADDR0_S 8
101 #define QCA8K_REG_ATU_DATA2 0x608
102 #define QCA8K_ATU_VID_M 0xfff
103 #define QCA8K_ATU_VID_S 8
104 #define QCA8K_ATU_STATUS_M 0xf
105 #define QCA8K_ATU_STATUS_STATIC 0xf
106 #define QCA8K_REG_ATU_FUNC 0x60c
107 #define QCA8K_ATU_FUNC_BUSY BIT(31)
108 #define QCA8K_ATU_FUNC_PORT_EN BIT(14)
109 #define QCA8K_ATU_FUNC_MULTI_EN BIT(13)
110 #define QCA8K_ATU_FUNC_FULL BIT(12)
111 #define QCA8K_ATU_FUNC_PORT_M 0xf
112 #define QCA8K_ATU_FUNC_PORT_S 8
113 #define QCA8K_REG_GLOBAL_FW_CTRL0 0x620
114 #define QCA8K_GLOBAL_FW_CTRL0_CPU_PORT_EN BIT(10)
115 #define QCA8K_REG_GLOBAL_FW_CTRL1 0x624
116 #define QCA8K_GLOBAL_FW_CTRL1_IGMP_DP_S 24
117 #define QCA8K_GLOBAL_FW_CTRL1_BC_DP_S 16
118 #define QCA8K_GLOBAL_FW_CTRL1_MC_DP_S 8
119 #define QCA8K_GLOBAL_FW_CTRL1_UC_DP_S 0
120 #define QCA8K_PORT_LOOKUP_CTRL(_i) (0x660 + (_i) * 0xc)
121 #define QCA8K_PORT_LOOKUP_MEMBER GENMASK(6, 0)
122 #define QCA8K_PORT_LOOKUP_STATE_MASK GENMASK(18, 16)
123 #define QCA8K_PORT_LOOKUP_STATE_DISABLED (0 << 16)
124 #define QCA8K_PORT_LOOKUP_STATE_BLOCKING (1 << 16)
125 #define QCA8K_PORT_LOOKUP_STATE_LISTENING (2 << 16)
126 #define QCA8K_PORT_LOOKUP_STATE_LEARNING (3 << 16)
127 #define QCA8K_PORT_LOOKUP_STATE_FORWARD (4 << 16)
128 #define QCA8K_PORT_LOOKUP_STATE GENMASK(18, 16)
129 #define QCA8K_PORT_LOOKUP_LEARN BIT(20)
130
131 /* Pkt edit registers */
132 #define QCA8K_EGRESS_VLAN(x) (0x0c70 + (4 * (x / 2)))
133
134 /* L3 registers */
135 #define QCA8K_HROUTER_CONTROL 0xe00
136 #define QCA8K_HROUTER_CONTROL_GLB_LOCKTIME_M GENMASK(17, 16)
137 #define QCA8K_HROUTER_CONTROL_GLB_LOCKTIME_S 16
138 #define QCA8K_HROUTER_CONTROL_ARP_AGE_MODE 1
139 #define QCA8K_HROUTER_PBASED_CONTROL1 0xe08
140 #define QCA8K_HROUTER_PBASED_CONTROL2 0xe0c
141 #define QCA8K_HNAT_CONTROL 0xe38
142
143 /* MIB registers */
144 #define QCA8K_PORT_MIB_COUNTER(_i) (0x1000 + (_i) * 0x100)
145
146 /* QCA specific MII registers */
147 #define MII_ATH_MMD_ADDR 0x0d
148 #define MII_ATH_MMD_DATA 0x0e
149
150 enum {
151 QCA8K_PORT_SPEED_10M = 0,
152 QCA8K_PORT_SPEED_100M = 1,
153 QCA8K_PORT_SPEED_1000M = 2,
154 QCA8K_PORT_SPEED_ERR = 3,
155 };
156
157 enum qca8k_fdb_cmd {
158 QCA8K_FDB_FLUSH = 1,
159 QCA8K_FDB_LOAD = 2,
160 QCA8K_FDB_PURGE = 3,
161 QCA8K_FDB_NEXT = 6,
162 QCA8K_FDB_SEARCH = 7,
163 };
164
165 struct ar8xxx_port_status {
166 int enabled;
167 };
168
169 struct qca8k_priv {
170 struct regmap *regmap;
171 struct mii_bus *bus;
172 struct ar8xxx_port_status port_sts[QCA8K_NUM_PORTS];
173 struct dsa_switch *ds;
174 struct mutex reg_mutex;
175 struct device *dev;
176 struct dsa_switch_ops ops;
177 };
178
179 struct qca8k_mib_desc {
180 unsigned int size;
181 unsigned int offset;
182 const char *name;
183 };
184
185 struct qca8k_fdb {
186 u16 vid;
187 u8 port_mask;
188 u8 aging;
189 u8 mac[6];
190 };
191
192 #endif /* __QCA8K_H */