]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/net/ethernet/hisilicon/hns3/hns3pf/hclge_cmd.h
net: hns3: Correct unreasonable code comments
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / hisilicon / hns3 / hns3pf / hclge_cmd.h
1 /*
2 * Copyright (c) 2016~2017 Hisilicon Limited.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 */
9
10 #ifndef __HCLGE_CMD_H
11 #define __HCLGE_CMD_H
12 #include <linux/types.h>
13 #include <linux/io.h>
14
15 #define HCLGE_CMDQ_TX_TIMEOUT 30000
16
17 struct hclge_dev;
18 struct hclge_desc {
19 __le16 opcode;
20
21 #define HCLGE_CMDQ_RX_INVLD_B 0
22 #define HCLGE_CMDQ_RX_OUTVLD_B 1
23
24 __le16 flag;
25 __le16 retval;
26 __le16 rsv;
27 __le32 data[6];
28 };
29
30 struct hclge_desc_cb {
31 dma_addr_t dma;
32 void *va;
33 u32 length;
34 };
35
36 struct hclge_cmq_ring {
37 dma_addr_t desc_dma_addr;
38 struct hclge_desc *desc;
39 struct hclge_desc_cb *desc_cb;
40 struct hclge_dev *dev;
41 u32 head;
42 u32 tail;
43
44 u16 buf_size;
45 u16 desc_num;
46 int next_to_use;
47 int next_to_clean;
48 u8 flag;
49 spinlock_t lock; /* Command queue lock */
50 };
51
52 enum hclge_cmd_return_status {
53 HCLGE_CMD_EXEC_SUCCESS = 0,
54 HCLGE_CMD_NO_AUTH = 1,
55 HCLGE_CMD_NOT_EXEC = 2,
56 HCLGE_CMD_QUEUE_FULL = 3,
57 };
58
59 enum hclge_cmd_status {
60 HCLGE_STATUS_SUCCESS = 0,
61 HCLGE_ERR_CSQ_FULL = -1,
62 HCLGE_ERR_CSQ_TIMEOUT = -2,
63 HCLGE_ERR_CSQ_ERROR = -3,
64 };
65
66 struct hclge_misc_vector {
67 u8 __iomem *addr;
68 int vector_irq;
69 };
70
71 struct hclge_cmq {
72 struct hclge_cmq_ring csq;
73 struct hclge_cmq_ring crq;
74 u16 tx_timeout;
75 enum hclge_cmd_status last_status;
76 };
77
78 #define HCLGE_CMD_FLAG_IN_VALID_SHIFT 0
79 #define HCLGE_CMD_FLAG_OUT_VALID_SHIFT 1
80 #define HCLGE_CMD_FLAG_NEXT_SHIFT 2
81 #define HCLGE_CMD_FLAG_WR_OR_RD_SHIFT 3
82 #define HCLGE_CMD_FLAG_NO_INTR_SHIFT 4
83 #define HCLGE_CMD_FLAG_ERR_INTR_SHIFT 5
84
85 #define HCLGE_CMD_FLAG_IN BIT(HCLGE_CMD_FLAG_IN_VALID_SHIFT)
86 #define HCLGE_CMD_FLAG_OUT BIT(HCLGE_CMD_FLAG_OUT_VALID_SHIFT)
87 #define HCLGE_CMD_FLAG_NEXT BIT(HCLGE_CMD_FLAG_NEXT_SHIFT)
88 #define HCLGE_CMD_FLAG_WR BIT(HCLGE_CMD_FLAG_WR_OR_RD_SHIFT)
89 #define HCLGE_CMD_FLAG_NO_INTR BIT(HCLGE_CMD_FLAG_NO_INTR_SHIFT)
90 #define HCLGE_CMD_FLAG_ERR_INTR BIT(HCLGE_CMD_FLAG_ERR_INTR_SHIFT)
91
92 enum hclge_opcode_type {
93 /* Generic commands */
94 HCLGE_OPC_QUERY_FW_VER = 0x0001,
95 HCLGE_OPC_CFG_RST_TRIGGER = 0x0020,
96 HCLGE_OPC_GBL_RST_STATUS = 0x0021,
97 HCLGE_OPC_QUERY_FUNC_STATUS = 0x0022,
98 HCLGE_OPC_QUERY_PF_RSRC = 0x0023,
99 HCLGE_OPC_QUERY_VF_RSRC = 0x0024,
100 HCLGE_OPC_GET_CFG_PARAM = 0x0025,
101
102 HCLGE_OPC_STATS_64_BIT = 0x0030,
103 HCLGE_OPC_STATS_32_BIT = 0x0031,
104 HCLGE_OPC_STATS_MAC = 0x0032,
105
106 HCLGE_OPC_QUERY_REG_NUM = 0x0040,
107 HCLGE_OPC_QUERY_32_BIT_REG = 0x0041,
108 HCLGE_OPC_QUERY_64_BIT_REG = 0x0042,
109
110 /* MAC command */
111 HCLGE_OPC_CONFIG_MAC_MODE = 0x0301,
112 HCLGE_OPC_CONFIG_AN_MODE = 0x0304,
113 HCLGE_OPC_QUERY_AN_RESULT = 0x0306,
114 HCLGE_OPC_QUERY_LINK_STATUS = 0x0307,
115 HCLGE_OPC_CONFIG_MAX_FRM_SIZE = 0x0308,
116 HCLGE_OPC_CONFIG_SPEED_DUP = 0x0309,
117
118 /* PFC/Pause commands */
119 HCLGE_OPC_CFG_MAC_PAUSE_EN = 0x0701,
120 HCLGE_OPC_CFG_PFC_PAUSE_EN = 0x0702,
121 HCLGE_OPC_CFG_MAC_PARA = 0x0703,
122 HCLGE_OPC_CFG_PFC_PARA = 0x0704,
123 HCLGE_OPC_QUERY_MAC_TX_PKT_CNT = 0x0705,
124 HCLGE_OPC_QUERY_MAC_RX_PKT_CNT = 0x0706,
125 HCLGE_OPC_QUERY_PFC_TX_PKT_CNT = 0x0707,
126 HCLGE_OPC_QUERY_PFC_RX_PKT_CNT = 0x0708,
127 HCLGE_OPC_PRI_TO_TC_MAPPING = 0x0709,
128 HCLGE_OPC_QOS_MAP = 0x070A,
129
130 /* ETS/scheduler commands */
131 HCLGE_OPC_TM_PG_TO_PRI_LINK = 0x0804,
132 HCLGE_OPC_TM_QS_TO_PRI_LINK = 0x0805,
133 HCLGE_OPC_TM_NQ_TO_QS_LINK = 0x0806,
134 HCLGE_OPC_TM_RQ_TO_QS_LINK = 0x0807,
135 HCLGE_OPC_TM_PORT_WEIGHT = 0x0808,
136 HCLGE_OPC_TM_PG_WEIGHT = 0x0809,
137 HCLGE_OPC_TM_QS_WEIGHT = 0x080A,
138 HCLGE_OPC_TM_PRI_WEIGHT = 0x080B,
139 HCLGE_OPC_TM_PRI_C_SHAPPING = 0x080C,
140 HCLGE_OPC_TM_PRI_P_SHAPPING = 0x080D,
141 HCLGE_OPC_TM_PG_C_SHAPPING = 0x080E,
142 HCLGE_OPC_TM_PG_P_SHAPPING = 0x080F,
143 HCLGE_OPC_TM_PORT_SHAPPING = 0x0810,
144 HCLGE_OPC_TM_PG_SCH_MODE_CFG = 0x0812,
145 HCLGE_OPC_TM_PRI_SCH_MODE_CFG = 0x0813,
146 HCLGE_OPC_TM_QS_SCH_MODE_CFG = 0x0814,
147 HCLGE_OPC_TM_BP_TO_QSET_MAPPING = 0x0815,
148
149 /* Packet buffer allocate commands */
150 HCLGE_OPC_TX_BUFF_ALLOC = 0x0901,
151 HCLGE_OPC_RX_PRIV_BUFF_ALLOC = 0x0902,
152 HCLGE_OPC_RX_PRIV_WL_ALLOC = 0x0903,
153 HCLGE_OPC_RX_COM_THRD_ALLOC = 0x0904,
154 HCLGE_OPC_RX_COM_WL_ALLOC = 0x0905,
155 HCLGE_OPC_RX_GBL_PKT_CNT = 0x0906,
156
157 /* TQP management command */
158 HCLGE_OPC_SET_TQP_MAP = 0x0A01,
159
160 /* TQP commands */
161 HCLGE_OPC_CFG_TX_QUEUE = 0x0B01,
162 HCLGE_OPC_QUERY_TX_POINTER = 0x0B02,
163 HCLGE_OPC_QUERY_TX_STATUS = 0x0B03,
164 HCLGE_OPC_CFG_RX_QUEUE = 0x0B11,
165 HCLGE_OPC_QUERY_RX_POINTER = 0x0B12,
166 HCLGE_OPC_QUERY_RX_STATUS = 0x0B13,
167 HCLGE_OPC_STASH_RX_QUEUE_LRO = 0x0B16,
168 HCLGE_OPC_CFG_RX_QUEUE_LRO = 0x0B17,
169 HCLGE_OPC_CFG_COM_TQP_QUEUE = 0x0B20,
170 HCLGE_OPC_RESET_TQP_QUEUE = 0x0B22,
171
172 /* TSO command */
173 HCLGE_OPC_TSO_GENERIC_CONFIG = 0x0C01,
174
175 /* RSS commands */
176 HCLGE_OPC_RSS_GENERIC_CONFIG = 0x0D01,
177 HCLGE_OPC_RSS_INDIR_TABLE = 0x0D07,
178 HCLGE_OPC_RSS_TC_MODE = 0x0D08,
179 HCLGE_OPC_RSS_INPUT_TUPLE = 0x0D02,
180
181 /* Promisuous mode command */
182 HCLGE_OPC_CFG_PROMISC_MODE = 0x0E01,
183
184 /* Vlan offload commands */
185 HCLGE_OPC_VLAN_PORT_TX_CFG = 0x0F01,
186 HCLGE_OPC_VLAN_PORT_RX_CFG = 0x0F02,
187
188 /* Interrupts commands */
189 HCLGE_OPC_ADD_RING_TO_VECTOR = 0x1503,
190 HCLGE_OPC_DEL_RING_TO_VECTOR = 0x1504,
191
192 /* MAC commands */
193 HCLGE_OPC_MAC_VLAN_ADD = 0x1000,
194 HCLGE_OPC_MAC_VLAN_REMOVE = 0x1001,
195 HCLGE_OPC_MAC_VLAN_TYPE_ID = 0x1002,
196 HCLGE_OPC_MAC_VLAN_INSERT = 0x1003,
197 HCLGE_OPC_MAC_ETHTYPE_ADD = 0x1010,
198 HCLGE_OPC_MAC_ETHTYPE_REMOVE = 0x1011,
199 HCLGE_OPC_MAC_VLAN_MASK_SET = 0x1012,
200
201 /* Multicast linear table commands */
202 HCLGE_OPC_MTA_MAC_MODE_CFG = 0x1020,
203 HCLGE_OPC_MTA_MAC_FUNC_CFG = 0x1021,
204 HCLGE_OPC_MTA_TBL_ITEM_CFG = 0x1022,
205 HCLGE_OPC_MTA_TBL_ITEM_QUERY = 0x1023,
206
207 /* VLAN commands */
208 HCLGE_OPC_VLAN_FILTER_CTRL = 0x1100,
209 HCLGE_OPC_VLAN_FILTER_PF_CFG = 0x1101,
210 HCLGE_OPC_VLAN_FILTER_VF_CFG = 0x1102,
211
212 /* MDIO command */
213 HCLGE_OPC_MDIO_CONFIG = 0x1900,
214
215 /* QCN commands */
216 HCLGE_OPC_QCN_MOD_CFG = 0x1A01,
217 HCLGE_OPC_QCN_GRP_TMPLT_CFG = 0x1A02,
218 HCLGE_OPC_QCN_SHAPPING_IR_CFG = 0x1A03,
219 HCLGE_OPC_QCN_SHAPPING_BS_CFG = 0x1A04,
220 HCLGE_OPC_QCN_QSET_LINK_CFG = 0x1A05,
221 HCLGE_OPC_QCN_RP_STATUS_GET = 0x1A06,
222 HCLGE_OPC_QCN_AJUST_INIT = 0x1A07,
223 HCLGE_OPC_QCN_DFX_CNT_STATUS = 0x1A08,
224
225 /* Mailbox command */
226 HCLGEVF_OPC_MBX_PF_TO_VF = 0x2000,
227
228 /* Led command */
229 HCLGE_OPC_LED_STATUS_CFG = 0xB000,
230 };
231
232 #define HCLGE_TQP_REG_OFFSET 0x80000
233 #define HCLGE_TQP_REG_SIZE 0x200
234
235 #define HCLGE_RCB_INIT_QUERY_TIMEOUT 10
236 #define HCLGE_RCB_INIT_FLAG_EN_B 0
237 #define HCLGE_RCB_INIT_FLAG_FINI_B 8
238 struct hclge_config_rcb_init_cmd {
239 __le16 rcb_init_flag;
240 u8 rsv[22];
241 };
242
243 struct hclge_tqp_map_cmd {
244 __le16 tqp_id; /* Absolute tqp id for in this pf */
245 u8 tqp_vf; /* VF id */
246 #define HCLGE_TQP_MAP_TYPE_PF 0
247 #define HCLGE_TQP_MAP_TYPE_VF 1
248 #define HCLGE_TQP_MAP_TYPE_B 0
249 #define HCLGE_TQP_MAP_EN_B 1
250 u8 tqp_flag; /* Indicate it's pf or vf tqp */
251 __le16 tqp_vid; /* Virtual id in this pf/vf */
252 u8 rsv[18];
253 };
254
255 #define HCLGE_VECTOR_ELEMENTS_PER_CMD 10
256
257 enum hclge_int_type {
258 HCLGE_INT_TX,
259 HCLGE_INT_RX,
260 HCLGE_INT_EVENT,
261 };
262
263 struct hclge_ctrl_vector_chain_cmd {
264 u8 int_vector_id;
265 u8 int_cause_num;
266 #define HCLGE_INT_TYPE_S 0
267 #define HCLGE_INT_TYPE_M GENMASK(1, 0)
268 #define HCLGE_TQP_ID_S 2
269 #define HCLGE_TQP_ID_M GENMASK(12, 2)
270 #define HCLGE_INT_GL_IDX_S 13
271 #define HCLGE_INT_GL_IDX_M GENMASK(14, 13)
272 __le16 tqp_type_and_id[HCLGE_VECTOR_ELEMENTS_PER_CMD];
273 u8 vfid;
274 u8 rsv;
275 };
276
277 #define HCLGE_TC_NUM 8
278 #define HCLGE_TC0_PRI_BUF_EN_B 15 /* Bit 15 indicate enable or not */
279 #define HCLGE_BUF_UNIT_S 7 /* Buf size is united by 128 bytes */
280 struct hclge_tx_buff_alloc_cmd {
281 __le16 tx_pkt_buff[HCLGE_TC_NUM];
282 u8 tx_buff_rsv[8];
283 };
284
285 struct hclge_rx_priv_buff_cmd {
286 __le16 buf_num[HCLGE_TC_NUM];
287 __le16 shared_buf;
288 u8 rsv[6];
289 };
290
291 struct hclge_query_version_cmd {
292 __le32 firmware;
293 __le32 firmware_rsv[5];
294 };
295
296 #define HCLGE_RX_PRIV_EN_B 15
297 #define HCLGE_TC_NUM_ONE_DESC 4
298 struct hclge_priv_wl {
299 __le16 high;
300 __le16 low;
301 };
302
303 struct hclge_rx_priv_wl_buf {
304 struct hclge_priv_wl tc_wl[HCLGE_TC_NUM_ONE_DESC];
305 };
306
307 struct hclge_rx_com_thrd {
308 struct hclge_priv_wl com_thrd[HCLGE_TC_NUM_ONE_DESC];
309 };
310
311 struct hclge_rx_com_wl {
312 struct hclge_priv_wl com_wl;
313 };
314
315 struct hclge_waterline {
316 u32 low;
317 u32 high;
318 };
319
320 struct hclge_tc_thrd {
321 u32 low;
322 u32 high;
323 };
324
325 struct hclge_priv_buf {
326 struct hclge_waterline wl; /* Waterline for low and high*/
327 u32 buf_size; /* TC private buffer size */
328 u32 tx_buf_size;
329 u32 enable; /* Enable TC private buffer or not */
330 };
331
332 #define HCLGE_MAX_TC_NUM 8
333 struct hclge_shared_buf {
334 struct hclge_waterline self;
335 struct hclge_tc_thrd tc_thrd[HCLGE_MAX_TC_NUM];
336 u32 buf_size;
337 };
338
339 struct hclge_pkt_buf_alloc {
340 struct hclge_priv_buf priv_buf[HCLGE_MAX_TC_NUM];
341 struct hclge_shared_buf s_buf;
342 };
343
344 #define HCLGE_RX_COM_WL_EN_B 15
345 struct hclge_rx_com_wl_buf_cmd {
346 __le16 high_wl;
347 __le16 low_wl;
348 u8 rsv[20];
349 };
350
351 #define HCLGE_RX_PKT_EN_B 15
352 struct hclge_rx_pkt_buf_cmd {
353 __le16 high_pkt;
354 __le16 low_pkt;
355 u8 rsv[20];
356 };
357
358 #define HCLGE_PF_STATE_DONE_B 0
359 #define HCLGE_PF_STATE_MAIN_B 1
360 #define HCLGE_PF_STATE_BOND_B 2
361 #define HCLGE_PF_STATE_MAC_N_B 6
362 #define HCLGE_PF_MAC_NUM_MASK 0x3
363 #define HCLGE_PF_STATE_MAIN BIT(HCLGE_PF_STATE_MAIN_B)
364 #define HCLGE_PF_STATE_DONE BIT(HCLGE_PF_STATE_DONE_B)
365 struct hclge_func_status_cmd {
366 __le32 vf_rst_state[4];
367 u8 pf_state;
368 u8 mac_id;
369 u8 rsv1;
370 u8 pf_cnt_in_mac;
371 u8 pf_num;
372 u8 vf_num;
373 u8 rsv[2];
374 };
375
376 struct hclge_pf_res_cmd {
377 __le16 tqp_num;
378 __le16 buf_size;
379 __le16 msixcap_localid_ba_nic;
380 __le16 msixcap_localid_ba_rocee;
381 #define HCLGE_PF_VEC_NUM_S 0
382 #define HCLGE_PF_VEC_NUM_M (0xff << HCLGE_PF_VEC_NUM_S)
383 __le16 pf_intr_vector_number;
384 __le16 pf_own_fun_number;
385 __le32 rsv[3];
386 };
387
388 #define HCLGE_CFG_OFFSET_S 0
389 #define HCLGE_CFG_OFFSET_M GENMASK(19, 0)
390 #define HCLGE_CFG_RD_LEN_S 24
391 #define HCLGE_CFG_RD_LEN_M GENMASK(27, 24)
392 #define HCLGE_CFG_RD_LEN_BYTES 16
393 #define HCLGE_CFG_RD_LEN_UNIT 4
394
395 #define HCLGE_CFG_VMDQ_S 0
396 #define HCLGE_CFG_VMDQ_M GENMASK(7, 0)
397 #define HCLGE_CFG_TC_NUM_S 8
398 #define HCLGE_CFG_TC_NUM_M GENMASK(15, 8)
399 #define HCLGE_CFG_TQP_DESC_N_S 16
400 #define HCLGE_CFG_TQP_DESC_N_M GENMASK(31, 16)
401 #define HCLGE_CFG_PHY_ADDR_S 0
402 #define HCLGE_CFG_PHY_ADDR_M GENMASK(7, 0)
403 #define HCLGE_CFG_MEDIA_TP_S 8
404 #define HCLGE_CFG_MEDIA_TP_M GENMASK(15, 8)
405 #define HCLGE_CFG_RX_BUF_LEN_S 16
406 #define HCLGE_CFG_RX_BUF_LEN_M GENMASK(31, 16)
407 #define HCLGE_CFG_MAC_ADDR_H_S 0
408 #define HCLGE_CFG_MAC_ADDR_H_M GENMASK(15, 0)
409 #define HCLGE_CFG_DEFAULT_SPEED_S 16
410 #define HCLGE_CFG_DEFAULT_SPEED_M GENMASK(23, 16)
411 #define HCLGE_CFG_RSS_SIZE_S 24
412 #define HCLGE_CFG_RSS_SIZE_M GENMASK(31, 24)
413 #define HCLGE_CFG_SPEED_ABILITY_S 0
414 #define HCLGE_CFG_SPEED_ABILITY_M GENMASK(7, 0)
415
416 struct hclge_cfg_param_cmd {
417 __le32 offset;
418 __le32 rsv;
419 __le32 param[4];
420 };
421
422 #define HCLGE_MAC_MODE 0x0
423 #define HCLGE_DESC_NUM 0x40
424
425 #define HCLGE_ALLOC_VALID_B 0
426 struct hclge_vf_num_cmd {
427 u8 alloc_valid;
428 u8 rsv[23];
429 };
430
431 #define HCLGE_RSS_DEFAULT_OUTPORT_B 4
432 #define HCLGE_RSS_HASH_KEY_OFFSET_B 4
433 #define HCLGE_RSS_HASH_KEY_NUM 16
434 struct hclge_rss_config_cmd {
435 u8 hash_config;
436 u8 rsv[7];
437 u8 hash_key[HCLGE_RSS_HASH_KEY_NUM];
438 };
439
440 struct hclge_rss_input_tuple_cmd {
441 u8 ipv4_tcp_en;
442 u8 ipv4_udp_en;
443 u8 ipv4_sctp_en;
444 u8 ipv4_fragment_en;
445 u8 ipv6_tcp_en;
446 u8 ipv6_udp_en;
447 u8 ipv6_sctp_en;
448 u8 ipv6_fragment_en;
449 u8 rsv[16];
450 };
451
452 #define HCLGE_RSS_CFG_TBL_SIZE 16
453
454 struct hclge_rss_indirection_table_cmd {
455 __le16 start_table_index;
456 __le16 rss_set_bitmap;
457 u8 rsv[4];
458 u8 rss_result[HCLGE_RSS_CFG_TBL_SIZE];
459 };
460
461 #define HCLGE_RSS_TC_OFFSET_S 0
462 #define HCLGE_RSS_TC_OFFSET_M GENMASK(9, 0)
463 #define HCLGE_RSS_TC_SIZE_S 12
464 #define HCLGE_RSS_TC_SIZE_M GENMASK(14, 12)
465 #define HCLGE_RSS_TC_VALID_B 15
466 struct hclge_rss_tc_mode_cmd {
467 __le16 rss_tc_mode[HCLGE_MAX_TC_NUM];
468 u8 rsv[8];
469 };
470
471 #define HCLGE_LINK_STS_B 0
472 #define HCLGE_LINK_STATUS BIT(HCLGE_LINK_STS_B)
473 struct hclge_link_status_cmd {
474 u8 status;
475 u8 rsv[23];
476 };
477
478 struct hclge_promisc_param {
479 u8 vf_id;
480 u8 enable;
481 };
482
483 #define HCLGE_PROMISC_TX_EN_B BIT(4)
484 #define HCLGE_PROMISC_RX_EN_B BIT(5)
485 #define HCLGE_PROMISC_EN_B 1
486 #define HCLGE_PROMISC_EN_ALL 0x7
487 #define HCLGE_PROMISC_EN_UC 0x1
488 #define HCLGE_PROMISC_EN_MC 0x2
489 #define HCLGE_PROMISC_EN_BC 0x4
490 struct hclge_promisc_cfg_cmd {
491 u8 flag;
492 u8 vf_id;
493 __le16 rsv0;
494 u8 rsv1[20];
495 };
496
497 enum hclge_promisc_type {
498 HCLGE_UNICAST = 1,
499 HCLGE_MULTICAST = 2,
500 HCLGE_BROADCAST = 3,
501 };
502
503 #define HCLGE_MAC_TX_EN_B 6
504 #define HCLGE_MAC_RX_EN_B 7
505 #define HCLGE_MAC_PAD_TX_B 11
506 #define HCLGE_MAC_PAD_RX_B 12
507 #define HCLGE_MAC_1588_TX_B 13
508 #define HCLGE_MAC_1588_RX_B 14
509 #define HCLGE_MAC_APP_LP_B 15
510 #define HCLGE_MAC_LINE_LP_B 16
511 #define HCLGE_MAC_FCS_TX_B 17
512 #define HCLGE_MAC_RX_OVERSIZE_TRUNCATE_B 18
513 #define HCLGE_MAC_RX_FCS_STRIP_B 19
514 #define HCLGE_MAC_RX_FCS_B 20
515 #define HCLGE_MAC_TX_UNDER_MIN_ERR_B 21
516 #define HCLGE_MAC_TX_OVERSIZE_TRUNCATE_B 22
517
518 struct hclge_config_mac_mode_cmd {
519 __le32 txrx_pad_fcs_loop_en;
520 u8 rsv[20];
521 };
522
523 #define HCLGE_CFG_SPEED_S 0
524 #define HCLGE_CFG_SPEED_M GENMASK(5, 0)
525
526 #define HCLGE_CFG_DUPLEX_B 7
527 #define HCLGE_CFG_DUPLEX_M BIT(HCLGE_CFG_DUPLEX_B)
528
529 struct hclge_config_mac_speed_dup_cmd {
530 u8 speed_dup;
531
532 #define HCLGE_CFG_MAC_SPEED_CHANGE_EN_B 0
533 u8 mac_change_fec_en;
534 u8 rsv[22];
535 };
536
537 #define HCLGE_QUERY_SPEED_S 3
538 #define HCLGE_QUERY_AN_B 0
539 #define HCLGE_QUERY_DUPLEX_B 2
540
541 #define HCLGE_QUERY_SPEED_M GENMASK(4, 0)
542 #define HCLGE_QUERY_AN_M BIT(HCLGE_QUERY_AN_B)
543 #define HCLGE_QUERY_DUPLEX_M BIT(HCLGE_QUERY_DUPLEX_B)
544
545 struct hclge_query_an_speed_dup_cmd {
546 u8 an_syn_dup_speed;
547 u8 pause;
548 u8 rsv[23];
549 };
550
551 #define HCLGE_RING_ID_MASK GENMASK(9, 0)
552 #define HCLGE_TQP_ENABLE_B 0
553
554 #define HCLGE_MAC_CFG_AN_EN_B 0
555 #define HCLGE_MAC_CFG_AN_INT_EN_B 1
556 #define HCLGE_MAC_CFG_AN_INT_MSK_B 2
557 #define HCLGE_MAC_CFG_AN_INT_CLR_B 3
558 #define HCLGE_MAC_CFG_AN_RST_B 4
559
560 #define HCLGE_MAC_CFG_AN_EN BIT(HCLGE_MAC_CFG_AN_EN_B)
561
562 struct hclge_config_auto_neg_cmd {
563 __le32 cfg_an_cmd_flag;
564 u8 rsv[20];
565 };
566
567 #define HCLGE_MAC_UPLINK_PORT 0x100
568
569 struct hclge_config_max_frm_size_cmd {
570 __le16 max_frm_size;
571 u8 min_frm_size;
572 u8 rsv[21];
573 };
574
575 enum hclge_mac_vlan_tbl_opcode {
576 HCLGE_MAC_VLAN_ADD, /* Add new or modify mac_vlan */
577 HCLGE_MAC_VLAN_UPDATE, /* Modify other fields of this table */
578 HCLGE_MAC_VLAN_REMOVE, /* Remove a entry through mac_vlan key */
579 HCLGE_MAC_VLAN_LKUP, /* Lookup a entry through mac_vlan key */
580 };
581
582 #define HCLGE_MAC_VLAN_BIT0_EN_B 0x0
583 #define HCLGE_MAC_VLAN_BIT1_EN_B 0x1
584 #define HCLGE_MAC_EPORT_SW_EN_B 0xc
585 #define HCLGE_MAC_EPORT_TYPE_B 0xb
586 #define HCLGE_MAC_EPORT_VFID_S 0x3
587 #define HCLGE_MAC_EPORT_VFID_M GENMASK(10, 3)
588 #define HCLGE_MAC_EPORT_PFID_S 0x0
589 #define HCLGE_MAC_EPORT_PFID_M GENMASK(2, 0)
590 struct hclge_mac_vlan_tbl_entry_cmd {
591 u8 flags;
592 u8 resp_code;
593 __le16 vlan_tag;
594 __le32 mac_addr_hi32;
595 __le16 mac_addr_lo16;
596 __le16 rsv1;
597 u8 entry_type;
598 u8 mc_mac_en;
599 __le16 egress_port;
600 __le16 egress_queue;
601 u8 rsv2[6];
602 };
603
604 #define HCLGE_VLAN_MASK_EN_B 0x0
605 struct hclge_mac_vlan_mask_entry_cmd {
606 u8 rsv0[2];
607 u8 vlan_mask;
608 u8 rsv1;
609 u8 mac_mask[6];
610 u8 rsv2[14];
611 };
612
613 #define HCLGE_MAC_MGR_MASK_VLAN_B BIT(0)
614 #define HCLGE_MAC_MGR_MASK_MAC_B BIT(1)
615 #define HCLGE_MAC_MGR_MASK_ETHERTYPE_B BIT(2)
616 #define HCLGE_MAC_ETHERTYPE_LLDP 0x88cc
617
618 struct hclge_mac_mgr_tbl_entry_cmd {
619 u8 flags;
620 u8 resp_code;
621 __le16 vlan_tag;
622 __le32 mac_addr_hi32;
623 __le16 mac_addr_lo16;
624 __le16 rsv1;
625 __le16 ethter_type;
626 __le16 egress_port;
627 __le16 egress_queue;
628 u8 sw_port_id_aware;
629 u8 rsv2;
630 u8 i_port_bitmap;
631 u8 i_port_direction;
632 u8 rsv3[2];
633 };
634
635 #define HCLGE_CFG_MTA_MAC_SEL_S 0x0
636 #define HCLGE_CFG_MTA_MAC_SEL_M GENMASK(1, 0)
637 #define HCLGE_CFG_MTA_MAC_EN_B 0x7
638 struct hclge_mta_filter_mode_cmd {
639 u8 dmac_sel_en; /* Use lowest 2 bit as sel_mode, bit 7 as enable */
640 u8 rsv[23];
641 };
642
643 #define HCLGE_CFG_FUNC_MTA_ACCEPT_B 0x0
644 struct hclge_cfg_func_mta_filter_cmd {
645 u8 accept; /* Only used lowest 1 bit */
646 u8 function_id;
647 u8 rsv[22];
648 };
649
650 #define HCLGE_CFG_MTA_ITEM_ACCEPT_B 0x0
651 #define HCLGE_CFG_MTA_ITEM_IDX_S 0x0
652 #define HCLGE_CFG_MTA_ITEM_IDX_M GENMASK(11, 0)
653 struct hclge_cfg_func_mta_item_cmd {
654 __le16 item_idx; /* Only used lowest 12 bit */
655 u8 accept; /* Only used lowest 1 bit */
656 u8 rsv[21];
657 };
658
659 struct hclge_mac_vlan_add_cmd {
660 __le16 flags;
661 __le16 mac_addr_hi16;
662 __le32 mac_addr_lo32;
663 __le32 mac_addr_msk_hi32;
664 __le16 mac_addr_msk_lo16;
665 __le16 vlan_tag;
666 __le16 ingress_port;
667 __le16 egress_port;
668 u8 rsv[4];
669 };
670
671 #define HNS3_MAC_VLAN_CFG_FLAG_BIT 0
672 struct hclge_mac_vlan_remove_cmd {
673 __le16 flags;
674 __le16 mac_addr_hi16;
675 __le32 mac_addr_lo32;
676 __le32 mac_addr_msk_hi32;
677 __le16 mac_addr_msk_lo16;
678 __le16 vlan_tag;
679 __le16 ingress_port;
680 __le16 egress_port;
681 u8 rsv[4];
682 };
683
684 struct hclge_vlan_filter_ctrl_cmd {
685 u8 vlan_type;
686 u8 vlan_fe;
687 u8 rsv[22];
688 };
689
690 struct hclge_vlan_filter_pf_cfg_cmd {
691 u8 vlan_offset;
692 u8 vlan_cfg;
693 u8 rsv[2];
694 u8 vlan_offset_bitmap[20];
695 };
696
697 struct hclge_vlan_filter_vf_cfg_cmd {
698 __le16 vlan_id;
699 u8 resp_code;
700 u8 rsv;
701 u8 vlan_cfg;
702 u8 rsv1[3];
703 u8 vf_bitmap[16];
704 };
705
706 #define HCLGE_ACCEPT_TAG1_B 0
707 #define HCLGE_ACCEPT_UNTAG1_B 1
708 #define HCLGE_PORT_INS_TAG1_EN_B 2
709 #define HCLGE_PORT_INS_TAG2_EN_B 3
710 #define HCLGE_CFG_NIC_ROCE_SEL_B 4
711 #define HCLGE_ACCEPT_TAG2_B 5
712 #define HCLGE_ACCEPT_UNTAG2_B 6
713
714 struct hclge_vport_vtag_tx_cfg_cmd {
715 u8 vport_vlan_cfg;
716 u8 vf_offset;
717 u8 rsv1[2];
718 __le16 def_vlan_tag1;
719 __le16 def_vlan_tag2;
720 u8 vf_bitmap[8];
721 u8 rsv2[8];
722 };
723
724 #define HCLGE_REM_TAG1_EN_B 0
725 #define HCLGE_REM_TAG2_EN_B 1
726 #define HCLGE_SHOW_TAG1_EN_B 2
727 #define HCLGE_SHOW_TAG2_EN_B 3
728 struct hclge_vport_vtag_rx_cfg_cmd {
729 u8 vport_vlan_cfg;
730 u8 vf_offset;
731 u8 rsv1[6];
732 u8 vf_bitmap[8];
733 u8 rsv2[8];
734 };
735
736 struct hclge_tx_vlan_type_cfg_cmd {
737 __le16 ot_vlan_type;
738 __le16 in_vlan_type;
739 u8 rsv[20];
740 };
741
742 struct hclge_rx_vlan_type_cfg_cmd {
743 __le16 ot_fst_vlan_type;
744 __le16 ot_sec_vlan_type;
745 __le16 in_fst_vlan_type;
746 __le16 in_sec_vlan_type;
747 u8 rsv[16];
748 };
749
750 struct hclge_cfg_com_tqp_queue_cmd {
751 __le16 tqp_id;
752 __le16 stream_id;
753 u8 enable;
754 u8 rsv[19];
755 };
756
757 struct hclge_cfg_tx_queue_pointer_cmd {
758 __le16 tqp_id;
759 __le16 tx_tail;
760 __le16 tx_head;
761 __le16 fbd_num;
762 __le16 ring_offset;
763 u8 rsv[14];
764 };
765
766 #define HCLGE_TSO_MSS_MIN_S 0
767 #define HCLGE_TSO_MSS_MIN_M GENMASK(13, 0)
768
769 #define HCLGE_TSO_MSS_MAX_S 16
770 #define HCLGE_TSO_MSS_MAX_M GENMASK(29, 16)
771
772 struct hclge_cfg_tso_status_cmd {
773 __le16 tso_mss_min;
774 __le16 tso_mss_max;
775 u8 rsv[20];
776 };
777
778 #define HCLGE_TSO_MSS_MIN 256
779 #define HCLGE_TSO_MSS_MAX 9668
780
781 #define HCLGE_TQP_RESET_B 0
782 struct hclge_reset_tqp_queue_cmd {
783 __le16 tqp_id;
784 u8 reset_req;
785 u8 ready_to_reset;
786 u8 rsv[20];
787 };
788
789 #define HCLGE_CFG_RESET_MAC_B 3
790 #define HCLGE_CFG_RESET_FUNC_B 7
791 struct hclge_reset_cmd {
792 u8 mac_func_reset;
793 u8 fun_reset_vfid;
794 u8 rsv[22];
795 };
796 #define HCLGE_DEFAULT_TX_BUF 0x4000 /* 16k bytes */
797 #define HCLGE_TOTAL_PKT_BUF 0x108000 /* 1.03125M bytes */
798 #define HCLGE_DEFAULT_DV 0xA000 /* 40k byte */
799 #define HCLGE_DEFAULT_NON_DCB_DV 0x7800 /* 30K byte */
800
801 #define HCLGE_TYPE_CRQ 0
802 #define HCLGE_TYPE_CSQ 1
803 #define HCLGE_NIC_CSQ_BASEADDR_L_REG 0x27000
804 #define HCLGE_NIC_CSQ_BASEADDR_H_REG 0x27004
805 #define HCLGE_NIC_CSQ_DEPTH_REG 0x27008
806 #define HCLGE_NIC_CSQ_TAIL_REG 0x27010
807 #define HCLGE_NIC_CSQ_HEAD_REG 0x27014
808 #define HCLGE_NIC_CRQ_BASEADDR_L_REG 0x27018
809 #define HCLGE_NIC_CRQ_BASEADDR_H_REG 0x2701c
810 #define HCLGE_NIC_CRQ_DEPTH_REG 0x27020
811 #define HCLGE_NIC_CRQ_TAIL_REG 0x27024
812 #define HCLGE_NIC_CRQ_HEAD_REG 0x27028
813 #define HCLGE_NIC_CMQ_EN_B 16
814 #define HCLGE_NIC_CMQ_ENABLE BIT(HCLGE_NIC_CMQ_EN_B)
815 #define HCLGE_NIC_CMQ_DESC_NUM 1024
816 #define HCLGE_NIC_CMQ_DESC_NUM_S 3
817
818 #define HCLGE_LED_LOCATE_STATE_S 0
819 #define HCLGE_LED_LOCATE_STATE_M GENMASK(1, 0)
820
821 struct hclge_set_led_state_cmd {
822 u8 rsv1[3];
823 u8 locate_led_config;
824 u8 rsv2[20];
825 };
826
827 int hclge_cmd_init(struct hclge_dev *hdev);
828 static inline void hclge_write_reg(void __iomem *base, u32 reg, u32 value)
829 {
830 writel(value, base + reg);
831 }
832
833 #define hclge_write_dev(a, reg, value) \
834 hclge_write_reg((a)->io_base, (reg), (value))
835 #define hclge_read_dev(a, reg) \
836 hclge_read_reg((a)->io_base, (reg))
837
838 static inline u32 hclge_read_reg(u8 __iomem *base, u32 reg)
839 {
840 u8 __iomem *reg_addr = READ_ONCE(base);
841
842 return readl(reg_addr + reg);
843 }
844
845 #define HCLGE_SEND_SYNC(flag) \
846 ((flag) & HCLGE_CMD_FLAG_NO_INTR)
847
848 struct hclge_hw;
849 int hclge_cmd_send(struct hclge_hw *hw, struct hclge_desc *desc, int num);
850 void hclge_cmd_setup_basic_desc(struct hclge_desc *desc,
851 enum hclge_opcode_type opcode, bool is_read);
852 void hclge_cmd_reuse_desc(struct hclge_desc *desc, bool is_read);
853
854 int hclge_cmd_set_promisc_mode(struct hclge_dev *hdev,
855 struct hclge_promisc_param *param);
856
857 enum hclge_cmd_status hclge_cmd_mdio_write(struct hclge_hw *hw,
858 struct hclge_desc *desc);
859 enum hclge_cmd_status hclge_cmd_mdio_read(struct hclge_hw *hw,
860 struct hclge_desc *desc);
861
862 void hclge_destroy_cmd_queue(struct hclge_hw *hw);
863 int hclge_cmd_queue_init(struct hclge_dev *hdev);
864 #endif