2 * Copyright (c) 2016-2017 Hisilicon Limited.
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
10 #include <linux/acpi.h>
11 #include <linux/device.h>
12 #include <linux/etherdevice.h>
13 #include <linux/init.h>
14 #include <linux/interrupt.h>
15 #include <linux/kernel.h>
16 #include <linux/module.h>
17 #include <linux/netdevice.h>
18 #include <linux/pci.h>
19 #include <linux/platform_device.h>
20 #include <linux/if_vlan.h>
21 #include <net/rtnetlink.h>
22 #include "hclge_cmd.h"
23 #include "hclge_dcb.h"
24 #include "hclge_main.h"
25 #include "hclge_mbx.h"
26 #include "hclge_mdio.h"
30 #define HCLGE_NAME "hclge"
31 #define HCLGE_STATS_READ(p, offset) (*((u64 *)((u8 *)(p) + (offset))))
32 #define HCLGE_MAC_STATS_FIELD_OFF(f) (offsetof(struct hclge_mac_stats, f))
33 #define HCLGE_64BIT_STATS_FIELD_OFF(f) (offsetof(struct hclge_64_bit_stats, f))
34 #define HCLGE_32BIT_STATS_FIELD_OFF(f) (offsetof(struct hclge_32_bit_stats, f))
36 static int hclge_set_mta_filter_mode(struct hclge_dev
*hdev
,
37 enum hclge_mta_dmac_sel_type mta_mac_sel
,
39 static int hclge_set_mtu(struct hnae3_handle
*handle
, int new_mtu
);
40 static int hclge_init_vlan_config(struct hclge_dev
*hdev
);
41 static int hclge_reset_ae_dev(struct hnae3_ae_dev
*ae_dev
);
43 static struct hnae3_ae_algo ae_algo
;
45 static const struct pci_device_id ae_algo_pci_tbl
[] = {
46 {PCI_VDEVICE(HUAWEI
, HNAE3_DEV_ID_GE
), 0},
47 {PCI_VDEVICE(HUAWEI
, HNAE3_DEV_ID_25GE
), 0},
48 {PCI_VDEVICE(HUAWEI
, HNAE3_DEV_ID_25GE_RDMA
), 0},
49 {PCI_VDEVICE(HUAWEI
, HNAE3_DEV_ID_25GE_RDMA_MACSEC
), 0},
50 {PCI_VDEVICE(HUAWEI
, HNAE3_DEV_ID_50GE_RDMA
), 0},
51 {PCI_VDEVICE(HUAWEI
, HNAE3_DEV_ID_50GE_RDMA_MACSEC
), 0},
52 {PCI_VDEVICE(HUAWEI
, HNAE3_DEV_ID_100G_RDMA_MACSEC
), 0},
53 /* required last entry */
57 MODULE_DEVICE_TABLE(pci
, ae_algo_pci_tbl
);
59 static const char hns3_nic_test_strs
[][ETH_GSTRING_LEN
] = {
61 "Serdes Loopback test",
65 static const struct hclge_comm_stats_str g_all_64bit_stats_string
[] = {
66 {"igu_rx_oversize_pkt",
67 HCLGE_64BIT_STATS_FIELD_OFF(igu_rx_oversize_pkt
)},
68 {"igu_rx_undersize_pkt",
69 HCLGE_64BIT_STATS_FIELD_OFF(igu_rx_undersize_pkt
)},
70 {"igu_rx_out_all_pkt",
71 HCLGE_64BIT_STATS_FIELD_OFF(igu_rx_out_all_pkt
)},
73 HCLGE_64BIT_STATS_FIELD_OFF(igu_rx_uni_pkt
)},
75 HCLGE_64BIT_STATS_FIELD_OFF(igu_rx_multi_pkt
)},
77 HCLGE_64BIT_STATS_FIELD_OFF(igu_rx_broad_pkt
)},
78 {"egu_tx_out_all_pkt",
79 HCLGE_64BIT_STATS_FIELD_OFF(egu_tx_out_all_pkt
)},
81 HCLGE_64BIT_STATS_FIELD_OFF(egu_tx_uni_pkt
)},
83 HCLGE_64BIT_STATS_FIELD_OFF(egu_tx_multi_pkt
)},
85 HCLGE_64BIT_STATS_FIELD_OFF(egu_tx_broad_pkt
)},
86 {"ssu_ppp_mac_key_num",
87 HCLGE_64BIT_STATS_FIELD_OFF(ssu_ppp_mac_key_num
)},
88 {"ssu_ppp_host_key_num",
89 HCLGE_64BIT_STATS_FIELD_OFF(ssu_ppp_host_key_num
)},
90 {"ppp_ssu_mac_rlt_num",
91 HCLGE_64BIT_STATS_FIELD_OFF(ppp_ssu_mac_rlt_num
)},
92 {"ppp_ssu_host_rlt_num",
93 HCLGE_64BIT_STATS_FIELD_OFF(ppp_ssu_host_rlt_num
)},
95 HCLGE_64BIT_STATS_FIELD_OFF(ssu_tx_in_num
)},
97 HCLGE_64BIT_STATS_FIELD_OFF(ssu_tx_out_num
)},
99 HCLGE_64BIT_STATS_FIELD_OFF(ssu_rx_in_num
)},
101 HCLGE_64BIT_STATS_FIELD_OFF(ssu_rx_out_num
)}
104 static const struct hclge_comm_stats_str g_all_32bit_stats_string
[] = {
106 HCLGE_32BIT_STATS_FIELD_OFF(igu_rx_err_pkt
)},
107 {"igu_rx_no_eof_pkt",
108 HCLGE_32BIT_STATS_FIELD_OFF(igu_rx_no_eof_pkt
)},
109 {"igu_rx_no_sof_pkt",
110 HCLGE_32BIT_STATS_FIELD_OFF(igu_rx_no_sof_pkt
)},
112 HCLGE_32BIT_STATS_FIELD_OFF(egu_tx_1588_pkt
)},
113 {"ssu_full_drop_num",
114 HCLGE_32BIT_STATS_FIELD_OFF(ssu_full_drop_num
)},
115 {"ssu_part_drop_num",
116 HCLGE_32BIT_STATS_FIELD_OFF(ssu_part_drop_num
)},
118 HCLGE_32BIT_STATS_FIELD_OFF(ppp_key_drop_num
)},
120 HCLGE_32BIT_STATS_FIELD_OFF(ppp_rlt_drop_num
)},
122 HCLGE_32BIT_STATS_FIELD_OFF(ssu_key_drop_num
)},
124 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_cnt
)},
126 HCLGE_32BIT_STATS_FIELD_OFF(qcn_fb_rcv_cnt
)},
128 HCLGE_32BIT_STATS_FIELD_OFF(qcn_fb_drop_cnt
)},
129 {"qcn_fb_invaild_cnt",
130 HCLGE_32BIT_STATS_FIELD_OFF(qcn_fb_invaild_cnt
)},
131 {"rx_packet_tc0_in_cnt",
132 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc0_in_cnt
)},
133 {"rx_packet_tc1_in_cnt",
134 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc1_in_cnt
)},
135 {"rx_packet_tc2_in_cnt",
136 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc2_in_cnt
)},
137 {"rx_packet_tc3_in_cnt",
138 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc3_in_cnt
)},
139 {"rx_packet_tc4_in_cnt",
140 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc4_in_cnt
)},
141 {"rx_packet_tc5_in_cnt",
142 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc5_in_cnt
)},
143 {"rx_packet_tc6_in_cnt",
144 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc6_in_cnt
)},
145 {"rx_packet_tc7_in_cnt",
146 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc7_in_cnt
)},
147 {"rx_packet_tc0_out_cnt",
148 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc0_out_cnt
)},
149 {"rx_packet_tc1_out_cnt",
150 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc1_out_cnt
)},
151 {"rx_packet_tc2_out_cnt",
152 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc2_out_cnt
)},
153 {"rx_packet_tc3_out_cnt",
154 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc3_out_cnt
)},
155 {"rx_packet_tc4_out_cnt",
156 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc4_out_cnt
)},
157 {"rx_packet_tc5_out_cnt",
158 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc5_out_cnt
)},
159 {"rx_packet_tc6_out_cnt",
160 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc6_out_cnt
)},
161 {"rx_packet_tc7_out_cnt",
162 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc7_out_cnt
)},
163 {"tx_packet_tc0_in_cnt",
164 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc0_in_cnt
)},
165 {"tx_packet_tc1_in_cnt",
166 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc1_in_cnt
)},
167 {"tx_packet_tc2_in_cnt",
168 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc2_in_cnt
)},
169 {"tx_packet_tc3_in_cnt",
170 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc3_in_cnt
)},
171 {"tx_packet_tc4_in_cnt",
172 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc4_in_cnt
)},
173 {"tx_packet_tc5_in_cnt",
174 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc5_in_cnt
)},
175 {"tx_packet_tc6_in_cnt",
176 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc6_in_cnt
)},
177 {"tx_packet_tc7_in_cnt",
178 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc7_in_cnt
)},
179 {"tx_packet_tc0_out_cnt",
180 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc0_out_cnt
)},
181 {"tx_packet_tc1_out_cnt",
182 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc1_out_cnt
)},
183 {"tx_packet_tc2_out_cnt",
184 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc2_out_cnt
)},
185 {"tx_packet_tc3_out_cnt",
186 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc3_out_cnt
)},
187 {"tx_packet_tc4_out_cnt",
188 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc4_out_cnt
)},
189 {"tx_packet_tc5_out_cnt",
190 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc5_out_cnt
)},
191 {"tx_packet_tc6_out_cnt",
192 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc6_out_cnt
)},
193 {"tx_packet_tc7_out_cnt",
194 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc7_out_cnt
)},
195 {"pkt_curr_buf_tc0_cnt",
196 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc0_cnt
)},
197 {"pkt_curr_buf_tc1_cnt",
198 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc1_cnt
)},
199 {"pkt_curr_buf_tc2_cnt",
200 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc2_cnt
)},
201 {"pkt_curr_buf_tc3_cnt",
202 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc3_cnt
)},
203 {"pkt_curr_buf_tc4_cnt",
204 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc4_cnt
)},
205 {"pkt_curr_buf_tc5_cnt",
206 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc5_cnt
)},
207 {"pkt_curr_buf_tc6_cnt",
208 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc6_cnt
)},
209 {"pkt_curr_buf_tc7_cnt",
210 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc7_cnt
)},
212 HCLGE_32BIT_STATS_FIELD_OFF(mb_uncopy_num
)},
213 {"lo_pri_unicast_rlt_drop_num",
214 HCLGE_32BIT_STATS_FIELD_OFF(lo_pri_unicast_rlt_drop_num
)},
215 {"hi_pri_multicast_rlt_drop_num",
216 HCLGE_32BIT_STATS_FIELD_OFF(hi_pri_multicast_rlt_drop_num
)},
217 {"lo_pri_multicast_rlt_drop_num",
218 HCLGE_32BIT_STATS_FIELD_OFF(lo_pri_multicast_rlt_drop_num
)},
219 {"rx_oq_drop_pkt_cnt",
220 HCLGE_32BIT_STATS_FIELD_OFF(rx_oq_drop_pkt_cnt
)},
221 {"tx_oq_drop_pkt_cnt",
222 HCLGE_32BIT_STATS_FIELD_OFF(tx_oq_drop_pkt_cnt
)},
223 {"nic_l2_err_drop_pkt_cnt",
224 HCLGE_32BIT_STATS_FIELD_OFF(nic_l2_err_drop_pkt_cnt
)},
225 {"roc_l2_err_drop_pkt_cnt",
226 HCLGE_32BIT_STATS_FIELD_OFF(roc_l2_err_drop_pkt_cnt
)}
229 static const struct hclge_comm_stats_str g_mac_stats_string
[] = {
230 {"mac_tx_mac_pause_num",
231 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_mac_pause_num
)},
232 {"mac_rx_mac_pause_num",
233 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_mac_pause_num
)},
234 {"mac_tx_pfc_pri0_pkt_num",
235 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri0_pkt_num
)},
236 {"mac_tx_pfc_pri1_pkt_num",
237 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri1_pkt_num
)},
238 {"mac_tx_pfc_pri2_pkt_num",
239 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri2_pkt_num
)},
240 {"mac_tx_pfc_pri3_pkt_num",
241 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri3_pkt_num
)},
242 {"mac_tx_pfc_pri4_pkt_num",
243 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri4_pkt_num
)},
244 {"mac_tx_pfc_pri5_pkt_num",
245 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri5_pkt_num
)},
246 {"mac_tx_pfc_pri6_pkt_num",
247 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri6_pkt_num
)},
248 {"mac_tx_pfc_pri7_pkt_num",
249 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri7_pkt_num
)},
250 {"mac_rx_pfc_pri0_pkt_num",
251 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri0_pkt_num
)},
252 {"mac_rx_pfc_pri1_pkt_num",
253 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri1_pkt_num
)},
254 {"mac_rx_pfc_pri2_pkt_num",
255 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri2_pkt_num
)},
256 {"mac_rx_pfc_pri3_pkt_num",
257 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri3_pkt_num
)},
258 {"mac_rx_pfc_pri4_pkt_num",
259 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri4_pkt_num
)},
260 {"mac_rx_pfc_pri5_pkt_num",
261 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri5_pkt_num
)},
262 {"mac_rx_pfc_pri6_pkt_num",
263 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri6_pkt_num
)},
264 {"mac_rx_pfc_pri7_pkt_num",
265 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri7_pkt_num
)},
266 {"mac_tx_total_pkt_num",
267 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_total_pkt_num
)},
268 {"mac_tx_total_oct_num",
269 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_total_oct_num
)},
270 {"mac_tx_good_pkt_num",
271 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_good_pkt_num
)},
272 {"mac_tx_bad_pkt_num",
273 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_bad_pkt_num
)},
274 {"mac_tx_good_oct_num",
275 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_good_oct_num
)},
276 {"mac_tx_bad_oct_num",
277 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_bad_oct_num
)},
278 {"mac_tx_uni_pkt_num",
279 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_uni_pkt_num
)},
280 {"mac_tx_multi_pkt_num",
281 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_multi_pkt_num
)},
282 {"mac_tx_broad_pkt_num",
283 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_broad_pkt_num
)},
284 {"mac_tx_undersize_pkt_num",
285 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_undersize_pkt_num
)},
286 {"mac_tx_oversize_pkt_num",
287 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_oversize_pkt_num
)},
288 {"mac_tx_64_oct_pkt_num",
289 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_64_oct_pkt_num
)},
290 {"mac_tx_65_127_oct_pkt_num",
291 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_65_127_oct_pkt_num
)},
292 {"mac_tx_128_255_oct_pkt_num",
293 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_128_255_oct_pkt_num
)},
294 {"mac_tx_256_511_oct_pkt_num",
295 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_256_511_oct_pkt_num
)},
296 {"mac_tx_512_1023_oct_pkt_num",
297 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_512_1023_oct_pkt_num
)},
298 {"mac_tx_1024_1518_oct_pkt_num",
299 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_1024_1518_oct_pkt_num
)},
300 {"mac_tx_1519_2047_oct_pkt_num",
301 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_1519_2047_oct_pkt_num
)},
302 {"mac_tx_2048_4095_oct_pkt_num",
303 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_2048_4095_oct_pkt_num
)},
304 {"mac_tx_4096_8191_oct_pkt_num",
305 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_4096_8191_oct_pkt_num
)},
306 {"mac_tx_8192_9216_oct_pkt_num",
307 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_8192_9216_oct_pkt_num
)},
308 {"mac_tx_9217_12287_oct_pkt_num",
309 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_9217_12287_oct_pkt_num
)},
310 {"mac_tx_12288_16383_oct_pkt_num",
311 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_12288_16383_oct_pkt_num
)},
312 {"mac_tx_1519_max_good_pkt_num",
313 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_1519_max_good_oct_pkt_num
)},
314 {"mac_tx_1519_max_bad_pkt_num",
315 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_1519_max_bad_oct_pkt_num
)},
316 {"mac_rx_total_pkt_num",
317 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_total_pkt_num
)},
318 {"mac_rx_total_oct_num",
319 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_total_oct_num
)},
320 {"mac_rx_good_pkt_num",
321 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_good_pkt_num
)},
322 {"mac_rx_bad_pkt_num",
323 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_bad_pkt_num
)},
324 {"mac_rx_good_oct_num",
325 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_good_oct_num
)},
326 {"mac_rx_bad_oct_num",
327 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_bad_oct_num
)},
328 {"mac_rx_uni_pkt_num",
329 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_uni_pkt_num
)},
330 {"mac_rx_multi_pkt_num",
331 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_multi_pkt_num
)},
332 {"mac_rx_broad_pkt_num",
333 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_broad_pkt_num
)},
334 {"mac_rx_undersize_pkt_num",
335 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_undersize_pkt_num
)},
336 {"mac_rx_oversize_pkt_num",
337 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_oversize_pkt_num
)},
338 {"mac_rx_64_oct_pkt_num",
339 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_64_oct_pkt_num
)},
340 {"mac_rx_65_127_oct_pkt_num",
341 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_65_127_oct_pkt_num
)},
342 {"mac_rx_128_255_oct_pkt_num",
343 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_128_255_oct_pkt_num
)},
344 {"mac_rx_256_511_oct_pkt_num",
345 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_256_511_oct_pkt_num
)},
346 {"mac_rx_512_1023_oct_pkt_num",
347 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_512_1023_oct_pkt_num
)},
348 {"mac_rx_1024_1518_oct_pkt_num",
349 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_1024_1518_oct_pkt_num
)},
350 {"mac_rx_1519_2047_oct_pkt_num",
351 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_1519_2047_oct_pkt_num
)},
352 {"mac_rx_2048_4095_oct_pkt_num",
353 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_2048_4095_oct_pkt_num
)},
354 {"mac_rx_4096_8191_oct_pkt_num",
355 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_4096_8191_oct_pkt_num
)},
356 {"mac_rx_8192_9216_oct_pkt_num",
357 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_8192_9216_oct_pkt_num
)},
358 {"mac_rx_9217_12287_oct_pkt_num",
359 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_9217_12287_oct_pkt_num
)},
360 {"mac_rx_12288_16383_oct_pkt_num",
361 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_12288_16383_oct_pkt_num
)},
362 {"mac_rx_1519_max_good_pkt_num",
363 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_1519_max_good_oct_pkt_num
)},
364 {"mac_rx_1519_max_bad_pkt_num",
365 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_1519_max_bad_oct_pkt_num
)},
367 {"mac_tx_fragment_pkt_num",
368 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_fragment_pkt_num
)},
369 {"mac_tx_undermin_pkt_num",
370 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_undermin_pkt_num
)},
371 {"mac_tx_jabber_pkt_num",
372 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_jabber_pkt_num
)},
373 {"mac_tx_err_all_pkt_num",
374 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_err_all_pkt_num
)},
375 {"mac_tx_from_app_good_pkt_num",
376 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_from_app_good_pkt_num
)},
377 {"mac_tx_from_app_bad_pkt_num",
378 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_from_app_bad_pkt_num
)},
379 {"mac_rx_fragment_pkt_num",
380 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_fragment_pkt_num
)},
381 {"mac_rx_undermin_pkt_num",
382 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_undermin_pkt_num
)},
383 {"mac_rx_jabber_pkt_num",
384 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_jabber_pkt_num
)},
385 {"mac_rx_fcs_err_pkt_num",
386 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_fcs_err_pkt_num
)},
387 {"mac_rx_send_app_good_pkt_num",
388 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_send_app_good_pkt_num
)},
389 {"mac_rx_send_app_bad_pkt_num",
390 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_send_app_bad_pkt_num
)}
393 static const struct hclge_mac_mgr_tbl_entry_cmd hclge_mgr_table
[] = {
395 .flags
= HCLGE_MAC_MGR_MASK_VLAN_B
,
396 .ethter_type
= cpu_to_le16(HCLGE_MAC_ETHERTYPE_LLDP
),
397 .mac_addr_hi32
= cpu_to_le32(htonl(0x0180C200)),
398 .mac_addr_lo16
= cpu_to_le16(htons(0x000E)),
399 .i_port_bitmap
= 0x1,
403 static int hclge_64_bit_update_stats(struct hclge_dev
*hdev
)
405 #define HCLGE_64_BIT_CMD_NUM 5
406 #define HCLGE_64_BIT_RTN_DATANUM 4
407 u64
*data
= (u64
*)(&hdev
->hw_stats
.all_64_bit_stats
);
408 struct hclge_desc desc
[HCLGE_64_BIT_CMD_NUM
];
413 hclge_cmd_setup_basic_desc(&desc
[0], HCLGE_OPC_STATS_64_BIT
, true);
414 ret
= hclge_cmd_send(&hdev
->hw
, desc
, HCLGE_64_BIT_CMD_NUM
);
416 dev_err(&hdev
->pdev
->dev
,
417 "Get 64 bit pkt stats fail, status = %d.\n", ret
);
421 for (i
= 0; i
< HCLGE_64_BIT_CMD_NUM
; i
++) {
422 if (unlikely(i
== 0)) {
423 desc_data
= (__le64
*)(&desc
[i
].data
[0]);
424 n
= HCLGE_64_BIT_RTN_DATANUM
- 1;
426 desc_data
= (__le64
*)(&desc
[i
]);
427 n
= HCLGE_64_BIT_RTN_DATANUM
;
429 for (k
= 0; k
< n
; k
++) {
430 *data
++ += le64_to_cpu(*desc_data
);
438 static void hclge_reset_partial_32bit_counter(struct hclge_32_bit_stats
*stats
)
440 stats
->pkt_curr_buf_cnt
= 0;
441 stats
->pkt_curr_buf_tc0_cnt
= 0;
442 stats
->pkt_curr_buf_tc1_cnt
= 0;
443 stats
->pkt_curr_buf_tc2_cnt
= 0;
444 stats
->pkt_curr_buf_tc3_cnt
= 0;
445 stats
->pkt_curr_buf_tc4_cnt
= 0;
446 stats
->pkt_curr_buf_tc5_cnt
= 0;
447 stats
->pkt_curr_buf_tc6_cnt
= 0;
448 stats
->pkt_curr_buf_tc7_cnt
= 0;
451 static int hclge_32_bit_update_stats(struct hclge_dev
*hdev
)
453 #define HCLGE_32_BIT_CMD_NUM 8
454 #define HCLGE_32_BIT_RTN_DATANUM 8
456 struct hclge_desc desc
[HCLGE_32_BIT_CMD_NUM
];
457 struct hclge_32_bit_stats
*all_32_bit_stats
;
463 all_32_bit_stats
= &hdev
->hw_stats
.all_32_bit_stats
;
464 data
= (u64
*)(&all_32_bit_stats
->egu_tx_1588_pkt
);
466 hclge_cmd_setup_basic_desc(&desc
[0], HCLGE_OPC_STATS_32_BIT
, true);
467 ret
= hclge_cmd_send(&hdev
->hw
, desc
, HCLGE_32_BIT_CMD_NUM
);
469 dev_err(&hdev
->pdev
->dev
,
470 "Get 32 bit pkt stats fail, status = %d.\n", ret
);
475 hclge_reset_partial_32bit_counter(all_32_bit_stats
);
476 for (i
= 0; i
< HCLGE_32_BIT_CMD_NUM
; i
++) {
477 if (unlikely(i
== 0)) {
478 __le16
*desc_data_16bit
;
480 all_32_bit_stats
->igu_rx_err_pkt
+=
481 le32_to_cpu(desc
[i
].data
[0]);
483 desc_data_16bit
= (__le16
*)&desc
[i
].data
[1];
484 all_32_bit_stats
->igu_rx_no_eof_pkt
+=
485 le16_to_cpu(*desc_data_16bit
);
488 all_32_bit_stats
->igu_rx_no_sof_pkt
+=
489 le16_to_cpu(*desc_data_16bit
);
491 desc_data
= &desc
[i
].data
[2];
492 n
= HCLGE_32_BIT_RTN_DATANUM
- 4;
494 desc_data
= (__le32
*)&desc
[i
];
495 n
= HCLGE_32_BIT_RTN_DATANUM
;
497 for (k
= 0; k
< n
; k
++) {
498 *data
++ += le32_to_cpu(*desc_data
);
506 static int hclge_mac_update_stats(struct hclge_dev
*hdev
)
508 #define HCLGE_MAC_CMD_NUM 21
509 #define HCLGE_RTN_DATA_NUM 4
511 u64
*data
= (u64
*)(&hdev
->hw_stats
.mac_stats
);
512 struct hclge_desc desc
[HCLGE_MAC_CMD_NUM
];
517 hclge_cmd_setup_basic_desc(&desc
[0], HCLGE_OPC_STATS_MAC
, true);
518 ret
= hclge_cmd_send(&hdev
->hw
, desc
, HCLGE_MAC_CMD_NUM
);
520 dev_err(&hdev
->pdev
->dev
,
521 "Get MAC pkt stats fail, status = %d.\n", ret
);
526 for (i
= 0; i
< HCLGE_MAC_CMD_NUM
; i
++) {
527 if (unlikely(i
== 0)) {
528 desc_data
= (__le64
*)(&desc
[i
].data
[0]);
529 n
= HCLGE_RTN_DATA_NUM
- 2;
531 desc_data
= (__le64
*)(&desc
[i
]);
532 n
= HCLGE_RTN_DATA_NUM
;
534 for (k
= 0; k
< n
; k
++) {
535 *data
++ += le64_to_cpu(*desc_data
);
543 static int hclge_tqps_update_stats(struct hnae3_handle
*handle
)
545 struct hnae3_knic_private_info
*kinfo
= &handle
->kinfo
;
546 struct hclge_vport
*vport
= hclge_get_vport(handle
);
547 struct hclge_dev
*hdev
= vport
->back
;
548 struct hnae3_queue
*queue
;
549 struct hclge_desc desc
[1];
550 struct hclge_tqp
*tqp
;
553 for (i
= 0; i
< kinfo
->num_tqps
; i
++) {
554 queue
= handle
->kinfo
.tqp
[i
];
555 tqp
= container_of(queue
, struct hclge_tqp
, q
);
556 /* command : HCLGE_OPC_QUERY_IGU_STAT */
557 hclge_cmd_setup_basic_desc(&desc
[0],
558 HCLGE_OPC_QUERY_RX_STATUS
,
561 desc
[0].data
[0] = cpu_to_le32((tqp
->index
& 0x1ff));
562 ret
= hclge_cmd_send(&hdev
->hw
, desc
, 1);
564 dev_err(&hdev
->pdev
->dev
,
565 "Query tqp stat fail, status = %d,queue = %d\n",
569 tqp
->tqp_stats
.rcb_rx_ring_pktnum_rcd
+=
570 le32_to_cpu(desc
[0].data
[1]);
573 for (i
= 0; i
< kinfo
->num_tqps
; i
++) {
574 queue
= handle
->kinfo
.tqp
[i
];
575 tqp
= container_of(queue
, struct hclge_tqp
, q
);
576 /* command : HCLGE_OPC_QUERY_IGU_STAT */
577 hclge_cmd_setup_basic_desc(&desc
[0],
578 HCLGE_OPC_QUERY_TX_STATUS
,
581 desc
[0].data
[0] = cpu_to_le32((tqp
->index
& 0x1ff));
582 ret
= hclge_cmd_send(&hdev
->hw
, desc
, 1);
584 dev_err(&hdev
->pdev
->dev
,
585 "Query tqp stat fail, status = %d,queue = %d\n",
589 tqp
->tqp_stats
.rcb_tx_ring_pktnum_rcd
+=
590 le32_to_cpu(desc
[0].data
[1]);
596 static u64
*hclge_tqps_get_stats(struct hnae3_handle
*handle
, u64
*data
)
598 struct hnae3_knic_private_info
*kinfo
= &handle
->kinfo
;
599 struct hclge_tqp
*tqp
;
603 for (i
= 0; i
< kinfo
->num_tqps
; i
++) {
604 tqp
= container_of(kinfo
->tqp
[i
], struct hclge_tqp
, q
);
605 *buff
++ = tqp
->tqp_stats
.rcb_tx_ring_pktnum_rcd
;
608 for (i
= 0; i
< kinfo
->num_tqps
; i
++) {
609 tqp
= container_of(kinfo
->tqp
[i
], struct hclge_tqp
, q
);
610 *buff
++ = tqp
->tqp_stats
.rcb_rx_ring_pktnum_rcd
;
616 static int hclge_tqps_get_sset_count(struct hnae3_handle
*handle
, int stringset
)
618 struct hnae3_knic_private_info
*kinfo
= &handle
->kinfo
;
620 return kinfo
->num_tqps
* (2);
623 static u8
*hclge_tqps_get_strings(struct hnae3_handle
*handle
, u8
*data
)
625 struct hnae3_knic_private_info
*kinfo
= &handle
->kinfo
;
629 for (i
= 0; i
< kinfo
->num_tqps
; i
++) {
630 struct hclge_tqp
*tqp
= container_of(handle
->kinfo
.tqp
[i
],
631 struct hclge_tqp
, q
);
632 snprintf(buff
, ETH_GSTRING_LEN
, "txq#%d_pktnum_rcd",
634 buff
= buff
+ ETH_GSTRING_LEN
;
637 for (i
= 0; i
< kinfo
->num_tqps
; i
++) {
638 struct hclge_tqp
*tqp
= container_of(kinfo
->tqp
[i
],
639 struct hclge_tqp
, q
);
640 snprintf(buff
, ETH_GSTRING_LEN
, "rxq#%d_pktnum_rcd",
642 buff
= buff
+ ETH_GSTRING_LEN
;
648 static u64
*hclge_comm_get_stats(void *comm_stats
,
649 const struct hclge_comm_stats_str strs
[],
655 for (i
= 0; i
< size
; i
++)
656 buf
[i
] = HCLGE_STATS_READ(comm_stats
, strs
[i
].offset
);
661 static u8
*hclge_comm_get_strings(u32 stringset
,
662 const struct hclge_comm_stats_str strs
[],
665 char *buff
= (char *)data
;
668 if (stringset
!= ETH_SS_STATS
)
671 for (i
= 0; i
< size
; i
++) {
672 snprintf(buff
, ETH_GSTRING_LEN
,
674 buff
= buff
+ ETH_GSTRING_LEN
;
680 static void hclge_update_netstat(struct hclge_hw_stats
*hw_stats
,
681 struct net_device_stats
*net_stats
)
683 net_stats
->tx_dropped
= 0;
684 net_stats
->rx_dropped
= hw_stats
->all_32_bit_stats
.ssu_full_drop_num
;
685 net_stats
->rx_dropped
+= hw_stats
->all_32_bit_stats
.ppp_key_drop_num
;
686 net_stats
->rx_dropped
+= hw_stats
->all_32_bit_stats
.ssu_key_drop_num
;
688 net_stats
->rx_errors
= hw_stats
->mac_stats
.mac_rx_oversize_pkt_num
;
689 net_stats
->rx_errors
+= hw_stats
->mac_stats
.mac_rx_undersize_pkt_num
;
690 net_stats
->rx_errors
+= hw_stats
->all_32_bit_stats
.igu_rx_no_eof_pkt
;
691 net_stats
->rx_errors
+= hw_stats
->all_32_bit_stats
.igu_rx_no_sof_pkt
;
692 net_stats
->rx_errors
+= hw_stats
->mac_stats
.mac_rx_fcs_err_pkt_num
;
694 net_stats
->multicast
= hw_stats
->mac_stats
.mac_tx_multi_pkt_num
;
695 net_stats
->multicast
+= hw_stats
->mac_stats
.mac_rx_multi_pkt_num
;
697 net_stats
->rx_crc_errors
= hw_stats
->mac_stats
.mac_rx_fcs_err_pkt_num
;
698 net_stats
->rx_length_errors
=
699 hw_stats
->mac_stats
.mac_rx_undersize_pkt_num
;
700 net_stats
->rx_length_errors
+=
701 hw_stats
->mac_stats
.mac_rx_oversize_pkt_num
;
702 net_stats
->rx_over_errors
=
703 hw_stats
->mac_stats
.mac_rx_oversize_pkt_num
;
706 static void hclge_update_stats_for_all(struct hclge_dev
*hdev
)
708 struct hnae3_handle
*handle
;
711 handle
= &hdev
->vport
[0].nic
;
712 if (handle
->client
) {
713 status
= hclge_tqps_update_stats(handle
);
715 dev_err(&hdev
->pdev
->dev
,
716 "Update TQPS stats fail, status = %d.\n",
721 status
= hclge_mac_update_stats(hdev
);
723 dev_err(&hdev
->pdev
->dev
,
724 "Update MAC stats fail, status = %d.\n", status
);
726 status
= hclge_32_bit_update_stats(hdev
);
728 dev_err(&hdev
->pdev
->dev
,
729 "Update 32 bit stats fail, status = %d.\n",
732 hclge_update_netstat(&hdev
->hw_stats
, &handle
->kinfo
.netdev
->stats
);
735 static void hclge_update_stats(struct hnae3_handle
*handle
,
736 struct net_device_stats
*net_stats
)
738 struct hclge_vport
*vport
= hclge_get_vport(handle
);
739 struct hclge_dev
*hdev
= vport
->back
;
740 struct hclge_hw_stats
*hw_stats
= &hdev
->hw_stats
;
743 if (test_and_set_bit(HCLGE_STATE_STATISTICS_UPDATING
, &hdev
->state
))
746 status
= hclge_mac_update_stats(hdev
);
748 dev_err(&hdev
->pdev
->dev
,
749 "Update MAC stats fail, status = %d.\n",
752 status
= hclge_32_bit_update_stats(hdev
);
754 dev_err(&hdev
->pdev
->dev
,
755 "Update 32 bit stats fail, status = %d.\n",
758 status
= hclge_64_bit_update_stats(hdev
);
760 dev_err(&hdev
->pdev
->dev
,
761 "Update 64 bit stats fail, status = %d.\n",
764 status
= hclge_tqps_update_stats(handle
);
766 dev_err(&hdev
->pdev
->dev
,
767 "Update TQPS stats fail, status = %d.\n",
770 hclge_update_netstat(hw_stats
, net_stats
);
772 clear_bit(HCLGE_STATE_STATISTICS_UPDATING
, &hdev
->state
);
775 static int hclge_get_sset_count(struct hnae3_handle
*handle
, int stringset
)
777 #define HCLGE_LOOPBACK_TEST_FLAGS 0x7
779 struct hclge_vport
*vport
= hclge_get_vport(handle
);
780 struct hclge_dev
*hdev
= vport
->back
;
783 /* Loopback test support rules:
784 * mac: only GE mode support
785 * serdes: all mac mode will support include GE/XGE/LGE/CGE
786 * phy: only support when phy device exist on board
788 if (stringset
== ETH_SS_TEST
) {
789 /* clear loopback bit flags at first */
790 handle
->flags
= (handle
->flags
& (~HCLGE_LOOPBACK_TEST_FLAGS
));
791 if (hdev
->hw
.mac
.speed
== HCLGE_MAC_SPEED_10M
||
792 hdev
->hw
.mac
.speed
== HCLGE_MAC_SPEED_100M
||
793 hdev
->hw
.mac
.speed
== HCLGE_MAC_SPEED_1G
) {
795 handle
->flags
|= HNAE3_SUPPORT_MAC_LOOPBACK
;
799 handle
->flags
|= HNAE3_SUPPORT_SERDES_LOOPBACK
;
800 } else if (stringset
== ETH_SS_STATS
) {
801 count
= ARRAY_SIZE(g_mac_stats_string
) +
802 ARRAY_SIZE(g_all_32bit_stats_string
) +
803 ARRAY_SIZE(g_all_64bit_stats_string
) +
804 hclge_tqps_get_sset_count(handle
, stringset
);
810 static void hclge_get_strings(struct hnae3_handle
*handle
,
814 u8
*p
= (char *)data
;
817 if (stringset
== ETH_SS_STATS
) {
818 size
= ARRAY_SIZE(g_mac_stats_string
);
819 p
= hclge_comm_get_strings(stringset
,
823 size
= ARRAY_SIZE(g_all_32bit_stats_string
);
824 p
= hclge_comm_get_strings(stringset
,
825 g_all_32bit_stats_string
,
828 size
= ARRAY_SIZE(g_all_64bit_stats_string
);
829 p
= hclge_comm_get_strings(stringset
,
830 g_all_64bit_stats_string
,
833 p
= hclge_tqps_get_strings(handle
, p
);
834 } else if (stringset
== ETH_SS_TEST
) {
835 if (handle
->flags
& HNAE3_SUPPORT_MAC_LOOPBACK
) {
837 hns3_nic_test_strs
[HNAE3_MAC_INTER_LOOP_MAC
],
839 p
+= ETH_GSTRING_LEN
;
841 if (handle
->flags
& HNAE3_SUPPORT_SERDES_LOOPBACK
) {
843 hns3_nic_test_strs
[HNAE3_MAC_INTER_LOOP_SERDES
],
845 p
+= ETH_GSTRING_LEN
;
847 if (handle
->flags
& HNAE3_SUPPORT_PHY_LOOPBACK
) {
849 hns3_nic_test_strs
[HNAE3_MAC_INTER_LOOP_PHY
],
851 p
+= ETH_GSTRING_LEN
;
856 static void hclge_get_stats(struct hnae3_handle
*handle
, u64
*data
)
858 struct hclge_vport
*vport
= hclge_get_vport(handle
);
859 struct hclge_dev
*hdev
= vport
->back
;
862 p
= hclge_comm_get_stats(&hdev
->hw_stats
.mac_stats
,
864 ARRAY_SIZE(g_mac_stats_string
),
866 p
= hclge_comm_get_stats(&hdev
->hw_stats
.all_32_bit_stats
,
867 g_all_32bit_stats_string
,
868 ARRAY_SIZE(g_all_32bit_stats_string
),
870 p
= hclge_comm_get_stats(&hdev
->hw_stats
.all_64_bit_stats
,
871 g_all_64bit_stats_string
,
872 ARRAY_SIZE(g_all_64bit_stats_string
),
874 p
= hclge_tqps_get_stats(handle
, p
);
877 static int hclge_parse_func_status(struct hclge_dev
*hdev
,
878 struct hclge_func_status_cmd
*status
)
880 if (!(status
->pf_state
& HCLGE_PF_STATE_DONE
))
883 /* Set the pf to main pf */
884 if (status
->pf_state
& HCLGE_PF_STATE_MAIN
)
885 hdev
->flag
|= HCLGE_FLAG_MAIN
;
887 hdev
->flag
&= ~HCLGE_FLAG_MAIN
;
892 static int hclge_query_function_status(struct hclge_dev
*hdev
)
894 struct hclge_func_status_cmd
*req
;
895 struct hclge_desc desc
;
899 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_QUERY_FUNC_STATUS
, true);
900 req
= (struct hclge_func_status_cmd
*)desc
.data
;
903 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
905 dev_err(&hdev
->pdev
->dev
,
906 "query function status failed %d.\n",
912 /* Check pf reset is done */
915 usleep_range(1000, 2000);
916 } while (timeout
++ < 5);
918 ret
= hclge_parse_func_status(hdev
, req
);
923 static int hclge_query_pf_resource(struct hclge_dev
*hdev
)
925 struct hclge_pf_res_cmd
*req
;
926 struct hclge_desc desc
;
929 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_QUERY_PF_RSRC
, true);
930 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
932 dev_err(&hdev
->pdev
->dev
,
933 "query pf resource failed %d.\n", ret
);
937 req
= (struct hclge_pf_res_cmd
*)desc
.data
;
938 hdev
->num_tqps
= __le16_to_cpu(req
->tqp_num
);
939 hdev
->pkt_buf_size
= __le16_to_cpu(req
->buf_size
) << HCLGE_BUF_UNIT_S
;
941 if (hnae3_dev_roce_supported(hdev
)) {
943 hnae3_get_field(__le16_to_cpu(req
->pf_intr_vector_number
),
944 HCLGE_PF_VEC_NUM_M
, HCLGE_PF_VEC_NUM_S
);
946 /* PF should have NIC vectors and Roce vectors,
947 * NIC vectors are queued before Roce vectors.
949 hdev
->num_msi
= hdev
->num_roce_msi
+ HCLGE_ROCE_VECTOR_OFFSET
;
952 hnae3_get_field(__le16_to_cpu(req
->pf_intr_vector_number
),
953 HCLGE_PF_VEC_NUM_M
, HCLGE_PF_VEC_NUM_S
);
959 static int hclge_parse_speed(int speed_cmd
, int *speed
)
963 *speed
= HCLGE_MAC_SPEED_10M
;
966 *speed
= HCLGE_MAC_SPEED_100M
;
969 *speed
= HCLGE_MAC_SPEED_1G
;
972 *speed
= HCLGE_MAC_SPEED_10G
;
975 *speed
= HCLGE_MAC_SPEED_25G
;
978 *speed
= HCLGE_MAC_SPEED_40G
;
981 *speed
= HCLGE_MAC_SPEED_50G
;
984 *speed
= HCLGE_MAC_SPEED_100G
;
993 static void hclge_parse_fiber_link_mode(struct hclge_dev
*hdev
,
996 unsigned long *supported
= hdev
->hw
.mac
.supported
;
998 if (speed_ability
& HCLGE_SUPPORT_1G_BIT
)
999 set_bit(ETHTOOL_LINK_MODE_1000baseX_Full_BIT
,
1002 if (speed_ability
& HCLGE_SUPPORT_10G_BIT
)
1003 set_bit(ETHTOOL_LINK_MODE_10000baseSR_Full_BIT
,
1006 if (speed_ability
& HCLGE_SUPPORT_25G_BIT
)
1007 set_bit(ETHTOOL_LINK_MODE_25000baseSR_Full_BIT
,
1010 if (speed_ability
& HCLGE_SUPPORT_50G_BIT
)
1011 set_bit(ETHTOOL_LINK_MODE_50000baseSR2_Full_BIT
,
1014 if (speed_ability
& HCLGE_SUPPORT_100G_BIT
)
1015 set_bit(ETHTOOL_LINK_MODE_100000baseSR4_Full_BIT
,
1018 set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT
, supported
);
1019 set_bit(ETHTOOL_LINK_MODE_Pause_BIT
, supported
);
1022 static void hclge_parse_link_mode(struct hclge_dev
*hdev
, u8 speed_ability
)
1024 u8 media_type
= hdev
->hw
.mac
.media_type
;
1026 if (media_type
!= HNAE3_MEDIA_TYPE_FIBER
)
1029 hclge_parse_fiber_link_mode(hdev
, speed_ability
);
1032 static void hclge_parse_cfg(struct hclge_cfg
*cfg
, struct hclge_desc
*desc
)
1034 struct hclge_cfg_param_cmd
*req
;
1035 u64 mac_addr_tmp_high
;
1039 req
= (struct hclge_cfg_param_cmd
*)desc
[0].data
;
1041 /* get the configuration */
1042 cfg
->vmdq_vport_num
= hnae3_get_field(__le32_to_cpu(req
->param
[0]),
1045 cfg
->tc_num
= hnae3_get_field(__le32_to_cpu(req
->param
[0]),
1046 HCLGE_CFG_TC_NUM_M
, HCLGE_CFG_TC_NUM_S
);
1047 cfg
->tqp_desc_num
= hnae3_get_field(__le32_to_cpu(req
->param
[0]),
1048 HCLGE_CFG_TQP_DESC_N_M
,
1049 HCLGE_CFG_TQP_DESC_N_S
);
1051 cfg
->phy_addr
= hnae3_get_field(__le32_to_cpu(req
->param
[1]),
1052 HCLGE_CFG_PHY_ADDR_M
,
1053 HCLGE_CFG_PHY_ADDR_S
);
1054 cfg
->media_type
= hnae3_get_field(__le32_to_cpu(req
->param
[1]),
1055 HCLGE_CFG_MEDIA_TP_M
,
1056 HCLGE_CFG_MEDIA_TP_S
);
1057 cfg
->rx_buf_len
= hnae3_get_field(__le32_to_cpu(req
->param
[1]),
1058 HCLGE_CFG_RX_BUF_LEN_M
,
1059 HCLGE_CFG_RX_BUF_LEN_S
);
1060 /* get mac_address */
1061 mac_addr_tmp
= __le32_to_cpu(req
->param
[2]);
1062 mac_addr_tmp_high
= hnae3_get_field(__le32_to_cpu(req
->param
[3]),
1063 HCLGE_CFG_MAC_ADDR_H_M
,
1064 HCLGE_CFG_MAC_ADDR_H_S
);
1066 mac_addr_tmp
|= (mac_addr_tmp_high
<< 31) << 1;
1068 cfg
->default_speed
= hnae3_get_field(__le32_to_cpu(req
->param
[3]),
1069 HCLGE_CFG_DEFAULT_SPEED_M
,
1070 HCLGE_CFG_DEFAULT_SPEED_S
);
1071 cfg
->rss_size_max
= hnae3_get_field(__le32_to_cpu(req
->param
[3]),
1072 HCLGE_CFG_RSS_SIZE_M
,
1073 HCLGE_CFG_RSS_SIZE_S
);
1075 for (i
= 0; i
< ETH_ALEN
; i
++)
1076 cfg
->mac_addr
[i
] = (mac_addr_tmp
>> (8 * i
)) & 0xff;
1078 req
= (struct hclge_cfg_param_cmd
*)desc
[1].data
;
1079 cfg
->numa_node_map
= __le32_to_cpu(req
->param
[0]);
1081 cfg
->speed_ability
= hnae3_get_field(__le32_to_cpu(req
->param
[1]),
1082 HCLGE_CFG_SPEED_ABILITY_M
,
1083 HCLGE_CFG_SPEED_ABILITY_S
);
1086 /* hclge_get_cfg: query the static parameter from flash
1087 * @hdev: pointer to struct hclge_dev
1088 * @hcfg: the config structure to be getted
1090 static int hclge_get_cfg(struct hclge_dev
*hdev
, struct hclge_cfg
*hcfg
)
1092 struct hclge_desc desc
[HCLGE_PF_CFG_DESC_NUM
];
1093 struct hclge_cfg_param_cmd
*req
;
1096 for (i
= 0; i
< HCLGE_PF_CFG_DESC_NUM
; i
++) {
1099 req
= (struct hclge_cfg_param_cmd
*)desc
[i
].data
;
1100 hclge_cmd_setup_basic_desc(&desc
[i
], HCLGE_OPC_GET_CFG_PARAM
,
1102 hnae3_set_field(offset
, HCLGE_CFG_OFFSET_M
,
1103 HCLGE_CFG_OFFSET_S
, i
* HCLGE_CFG_RD_LEN_BYTES
);
1104 /* Len should be united by 4 bytes when send to hardware */
1105 hnae3_set_field(offset
, HCLGE_CFG_RD_LEN_M
, HCLGE_CFG_RD_LEN_S
,
1106 HCLGE_CFG_RD_LEN_BYTES
/ HCLGE_CFG_RD_LEN_UNIT
);
1107 req
->offset
= cpu_to_le32(offset
);
1110 ret
= hclge_cmd_send(&hdev
->hw
, desc
, HCLGE_PF_CFG_DESC_NUM
);
1112 dev_err(&hdev
->pdev
->dev
,
1113 "get config failed %d.\n", ret
);
1117 hclge_parse_cfg(hcfg
, desc
);
1121 static int hclge_get_cap(struct hclge_dev
*hdev
)
1125 ret
= hclge_query_function_status(hdev
);
1127 dev_err(&hdev
->pdev
->dev
,
1128 "query function status error %d.\n", ret
);
1132 /* get pf resource */
1133 ret
= hclge_query_pf_resource(hdev
);
1135 dev_err(&hdev
->pdev
->dev
,
1136 "query pf resource error %d.\n", ret
);
1143 static int hclge_configure(struct hclge_dev
*hdev
)
1145 struct hclge_cfg cfg
;
1148 ret
= hclge_get_cfg(hdev
, &cfg
);
1150 dev_err(&hdev
->pdev
->dev
, "get mac mode error %d.\n", ret
);
1154 hdev
->num_vmdq_vport
= cfg
.vmdq_vport_num
;
1155 hdev
->base_tqp_pid
= 0;
1156 hdev
->rss_size_max
= cfg
.rss_size_max
;
1157 hdev
->rx_buf_len
= cfg
.rx_buf_len
;
1158 ether_addr_copy(hdev
->hw
.mac
.mac_addr
, cfg
.mac_addr
);
1159 hdev
->hw
.mac
.media_type
= cfg
.media_type
;
1160 hdev
->hw
.mac
.phy_addr
= cfg
.phy_addr
;
1161 hdev
->num_desc
= cfg
.tqp_desc_num
;
1162 hdev
->tm_info
.num_pg
= 1;
1163 hdev
->tc_max
= cfg
.tc_num
;
1164 hdev
->tm_info
.hw_pfc_map
= 0;
1166 ret
= hclge_parse_speed(cfg
.default_speed
, &hdev
->hw
.mac
.speed
);
1168 dev_err(&hdev
->pdev
->dev
, "Get wrong speed ret=%d.\n", ret
);
1172 hclge_parse_link_mode(hdev
, cfg
.speed_ability
);
1174 if ((hdev
->tc_max
> HNAE3_MAX_TC
) ||
1175 (hdev
->tc_max
< 1)) {
1176 dev_warn(&hdev
->pdev
->dev
, "TC num = %d.\n",
1181 /* Dev does not support DCB */
1182 if (!hnae3_dev_dcb_supported(hdev
)) {
1186 hdev
->pfc_max
= hdev
->tc_max
;
1189 hdev
->tm_info
.num_tc
= hdev
->tc_max
;
1191 /* Currently not support uncontiuous tc */
1192 for (i
= 0; i
< hdev
->tm_info
.num_tc
; i
++)
1193 hnae3_set_bit(hdev
->hw_tc_map
, i
, 1);
1195 hdev
->tx_sch_mode
= HCLGE_FLAG_TC_BASE_SCH_MODE
;
1200 static int hclge_config_tso(struct hclge_dev
*hdev
, int tso_mss_min
,
1203 struct hclge_cfg_tso_status_cmd
*req
;
1204 struct hclge_desc desc
;
1207 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_TSO_GENERIC_CONFIG
, false);
1209 req
= (struct hclge_cfg_tso_status_cmd
*)desc
.data
;
1212 hnae3_set_field(tso_mss
, HCLGE_TSO_MSS_MIN_M
,
1213 HCLGE_TSO_MSS_MIN_S
, tso_mss_min
);
1214 req
->tso_mss_min
= cpu_to_le16(tso_mss
);
1217 hnae3_set_field(tso_mss
, HCLGE_TSO_MSS_MIN_M
,
1218 HCLGE_TSO_MSS_MIN_S
, tso_mss_max
);
1219 req
->tso_mss_max
= cpu_to_le16(tso_mss
);
1221 return hclge_cmd_send(&hdev
->hw
, &desc
, 1);
1224 static int hclge_alloc_tqps(struct hclge_dev
*hdev
)
1226 struct hclge_tqp
*tqp
;
1229 hdev
->htqp
= devm_kcalloc(&hdev
->pdev
->dev
, hdev
->num_tqps
,
1230 sizeof(struct hclge_tqp
), GFP_KERNEL
);
1236 for (i
= 0; i
< hdev
->num_tqps
; i
++) {
1237 tqp
->dev
= &hdev
->pdev
->dev
;
1240 tqp
->q
.ae_algo
= &ae_algo
;
1241 tqp
->q
.buf_size
= hdev
->rx_buf_len
;
1242 tqp
->q
.desc_num
= hdev
->num_desc
;
1243 tqp
->q
.io_base
= hdev
->hw
.io_base
+ HCLGE_TQP_REG_OFFSET
+
1244 i
* HCLGE_TQP_REG_SIZE
;
1252 static int hclge_map_tqps_to_func(struct hclge_dev
*hdev
, u16 func_id
,
1253 u16 tqp_pid
, u16 tqp_vid
, bool is_pf
)
1255 struct hclge_tqp_map_cmd
*req
;
1256 struct hclge_desc desc
;
1259 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_SET_TQP_MAP
, false);
1261 req
= (struct hclge_tqp_map_cmd
*)desc
.data
;
1262 req
->tqp_id
= cpu_to_le16(tqp_pid
);
1263 req
->tqp_vf
= func_id
;
1264 req
->tqp_flag
= !is_pf
<< HCLGE_TQP_MAP_TYPE_B
|
1265 1 << HCLGE_TQP_MAP_EN_B
;
1266 req
->tqp_vid
= cpu_to_le16(tqp_vid
);
1268 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
1270 dev_err(&hdev
->pdev
->dev
, "TQP map failed %d.\n",
1278 static int hclge_assign_tqp(struct hclge_vport
*vport
,
1279 struct hnae3_queue
**tqp
, u16 num_tqps
)
1281 struct hclge_dev
*hdev
= vport
->back
;
1284 for (i
= 0, alloced
= 0; i
< hdev
->num_tqps
&&
1285 alloced
< num_tqps
; i
++) {
1286 if (!hdev
->htqp
[i
].alloced
) {
1287 hdev
->htqp
[i
].q
.handle
= &vport
->nic
;
1288 hdev
->htqp
[i
].q
.tqp_index
= alloced
;
1289 tqp
[alloced
] = &hdev
->htqp
[i
].q
;
1290 hdev
->htqp
[i
].alloced
= true;
1294 vport
->alloc_tqps
= num_tqps
;
1299 static int hclge_knic_setup(struct hclge_vport
*vport
, u16 num_tqps
)
1301 struct hnae3_handle
*nic
= &vport
->nic
;
1302 struct hnae3_knic_private_info
*kinfo
= &nic
->kinfo
;
1303 struct hclge_dev
*hdev
= vport
->back
;
1306 kinfo
->num_desc
= hdev
->num_desc
;
1307 kinfo
->rx_buf_len
= hdev
->rx_buf_len
;
1308 kinfo
->num_tc
= min_t(u16
, num_tqps
, hdev
->tm_info
.num_tc
);
1310 = min_t(u16
, hdev
->rss_size_max
, num_tqps
/ kinfo
->num_tc
);
1311 kinfo
->num_tqps
= kinfo
->rss_size
* kinfo
->num_tc
;
1313 for (i
= 0; i
< HNAE3_MAX_TC
; i
++) {
1314 if (hdev
->hw_tc_map
& BIT(i
)) {
1315 kinfo
->tc_info
[i
].enable
= true;
1316 kinfo
->tc_info
[i
].tqp_offset
= i
* kinfo
->rss_size
;
1317 kinfo
->tc_info
[i
].tqp_count
= kinfo
->rss_size
;
1318 kinfo
->tc_info
[i
].tc
= i
;
1320 /* Set to default queue if TC is disable */
1321 kinfo
->tc_info
[i
].enable
= false;
1322 kinfo
->tc_info
[i
].tqp_offset
= 0;
1323 kinfo
->tc_info
[i
].tqp_count
= 1;
1324 kinfo
->tc_info
[i
].tc
= 0;
1328 kinfo
->tqp
= devm_kcalloc(&hdev
->pdev
->dev
, kinfo
->num_tqps
,
1329 sizeof(struct hnae3_queue
*), GFP_KERNEL
);
1333 ret
= hclge_assign_tqp(vport
, kinfo
->tqp
, kinfo
->num_tqps
);
1335 dev_err(&hdev
->pdev
->dev
, "fail to assign TQPs %d.\n", ret
);
1342 static int hclge_map_tqp_to_vport(struct hclge_dev
*hdev
,
1343 struct hclge_vport
*vport
)
1345 struct hnae3_handle
*nic
= &vport
->nic
;
1346 struct hnae3_knic_private_info
*kinfo
;
1349 kinfo
= &nic
->kinfo
;
1350 for (i
= 0; i
< kinfo
->num_tqps
; i
++) {
1351 struct hclge_tqp
*q
=
1352 container_of(kinfo
->tqp
[i
], struct hclge_tqp
, q
);
1356 is_pf
= !(vport
->vport_id
);
1357 ret
= hclge_map_tqps_to_func(hdev
, vport
->vport_id
, q
->index
,
1366 static int hclge_map_tqp(struct hclge_dev
*hdev
)
1368 struct hclge_vport
*vport
= hdev
->vport
;
1371 num_vport
= hdev
->num_vmdq_vport
+ hdev
->num_req_vfs
+ 1;
1372 for (i
= 0; i
< num_vport
; i
++) {
1375 ret
= hclge_map_tqp_to_vport(hdev
, vport
);
1385 static void hclge_unic_setup(struct hclge_vport
*vport
, u16 num_tqps
)
1387 /* this would be initialized later */
1390 static int hclge_vport_setup(struct hclge_vport
*vport
, u16 num_tqps
)
1392 struct hnae3_handle
*nic
= &vport
->nic
;
1393 struct hclge_dev
*hdev
= vport
->back
;
1396 nic
->pdev
= hdev
->pdev
;
1397 nic
->ae_algo
= &ae_algo
;
1398 nic
->numa_node_mask
= hdev
->numa_node_mask
;
1400 if (hdev
->ae_dev
->dev_type
== HNAE3_DEV_KNIC
) {
1401 ret
= hclge_knic_setup(vport
, num_tqps
);
1403 dev_err(&hdev
->pdev
->dev
, "knic setup failed %d\n",
1408 hclge_unic_setup(vport
, num_tqps
);
1414 static int hclge_alloc_vport(struct hclge_dev
*hdev
)
1416 struct pci_dev
*pdev
= hdev
->pdev
;
1417 struct hclge_vport
*vport
;
1423 /* We need to alloc a vport for main NIC of PF */
1424 num_vport
= hdev
->num_vmdq_vport
+ hdev
->num_req_vfs
+ 1;
1426 if (hdev
->num_tqps
< num_vport
) {
1427 dev_err(&hdev
->pdev
->dev
, "tqps(%d) is less than vports(%d)",
1428 hdev
->num_tqps
, num_vport
);
1432 /* Alloc the same number of TQPs for every vport */
1433 tqp_per_vport
= hdev
->num_tqps
/ num_vport
;
1434 tqp_main_vport
= tqp_per_vport
+ hdev
->num_tqps
% num_vport
;
1436 vport
= devm_kcalloc(&pdev
->dev
, num_vport
, sizeof(struct hclge_vport
),
1441 hdev
->vport
= vport
;
1442 hdev
->num_alloc_vport
= num_vport
;
1444 if (IS_ENABLED(CONFIG_PCI_IOV
))
1445 hdev
->num_alloc_vfs
= hdev
->num_req_vfs
;
1447 for (i
= 0; i
< num_vport
; i
++) {
1449 vport
->vport_id
= i
;
1452 ret
= hclge_vport_setup(vport
, tqp_main_vport
);
1454 ret
= hclge_vport_setup(vport
, tqp_per_vport
);
1457 "vport setup failed for vport %d, %d\n",
1468 static int hclge_cmd_alloc_tx_buff(struct hclge_dev
*hdev
,
1469 struct hclge_pkt_buf_alloc
*buf_alloc
)
1471 /* TX buffer size is unit by 128 byte */
1472 #define HCLGE_BUF_SIZE_UNIT_SHIFT 7
1473 #define HCLGE_BUF_SIZE_UPDATE_EN_MSK BIT(15)
1474 struct hclge_tx_buff_alloc_cmd
*req
;
1475 struct hclge_desc desc
;
1479 req
= (struct hclge_tx_buff_alloc_cmd
*)desc
.data
;
1481 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_TX_BUFF_ALLOC
, 0);
1482 for (i
= 0; i
< HCLGE_TC_NUM
; i
++) {
1483 u32 buf_size
= buf_alloc
->priv_buf
[i
].tx_buf_size
;
1485 req
->tx_pkt_buff
[i
] =
1486 cpu_to_le16((buf_size
>> HCLGE_BUF_SIZE_UNIT_SHIFT
) |
1487 HCLGE_BUF_SIZE_UPDATE_EN_MSK
);
1490 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
1492 dev_err(&hdev
->pdev
->dev
, "tx buffer alloc cmd failed %d.\n",
1500 static int hclge_tx_buffer_alloc(struct hclge_dev
*hdev
,
1501 struct hclge_pkt_buf_alloc
*buf_alloc
)
1503 int ret
= hclge_cmd_alloc_tx_buff(hdev
, buf_alloc
);
1506 dev_err(&hdev
->pdev
->dev
,
1507 "tx buffer alloc failed %d\n", ret
);
1514 static int hclge_get_tc_num(struct hclge_dev
*hdev
)
1518 for (i
= 0; i
< HCLGE_MAX_TC_NUM
; i
++)
1519 if (hdev
->hw_tc_map
& BIT(i
))
1524 static int hclge_get_pfc_enalbe_num(struct hclge_dev
*hdev
)
1528 for (i
= 0; i
< HCLGE_MAX_TC_NUM
; i
++)
1529 if (hdev
->hw_tc_map
& BIT(i
) &&
1530 hdev
->tm_info
.hw_pfc_map
& BIT(i
))
1535 /* Get the number of pfc enabled TCs, which have private buffer */
1536 static int hclge_get_pfc_priv_num(struct hclge_dev
*hdev
,
1537 struct hclge_pkt_buf_alloc
*buf_alloc
)
1539 struct hclge_priv_buf
*priv
;
1542 for (i
= 0; i
< HCLGE_MAX_TC_NUM
; i
++) {
1543 priv
= &buf_alloc
->priv_buf
[i
];
1544 if ((hdev
->tm_info
.hw_pfc_map
& BIT(i
)) &&
1552 /* Get the number of pfc disabled TCs, which have private buffer */
1553 static int hclge_get_no_pfc_priv_num(struct hclge_dev
*hdev
,
1554 struct hclge_pkt_buf_alloc
*buf_alloc
)
1556 struct hclge_priv_buf
*priv
;
1559 for (i
= 0; i
< HCLGE_MAX_TC_NUM
; i
++) {
1560 priv
= &buf_alloc
->priv_buf
[i
];
1561 if (hdev
->hw_tc_map
& BIT(i
) &&
1562 !(hdev
->tm_info
.hw_pfc_map
& BIT(i
)) &&
1570 static u32
hclge_get_rx_priv_buff_alloced(struct hclge_pkt_buf_alloc
*buf_alloc
)
1572 struct hclge_priv_buf
*priv
;
1576 for (i
= 0; i
< HCLGE_MAX_TC_NUM
; i
++) {
1577 priv
= &buf_alloc
->priv_buf
[i
];
1579 rx_priv
+= priv
->buf_size
;
1584 static u32
hclge_get_tx_buff_alloced(struct hclge_pkt_buf_alloc
*buf_alloc
)
1586 u32 i
, total_tx_size
= 0;
1588 for (i
= 0; i
< HCLGE_MAX_TC_NUM
; i
++)
1589 total_tx_size
+= buf_alloc
->priv_buf
[i
].tx_buf_size
;
1591 return total_tx_size
;
1594 static bool hclge_is_rx_buf_ok(struct hclge_dev
*hdev
,
1595 struct hclge_pkt_buf_alloc
*buf_alloc
,
1598 u32 shared_buf_min
, shared_buf_tc
, shared_std
;
1599 int tc_num
, pfc_enable_num
;
1604 tc_num
= hclge_get_tc_num(hdev
);
1605 pfc_enable_num
= hclge_get_pfc_enalbe_num(hdev
);
1607 if (hnae3_dev_dcb_supported(hdev
))
1608 shared_buf_min
= 2 * hdev
->mps
+ HCLGE_DEFAULT_DV
;
1610 shared_buf_min
= 2 * hdev
->mps
+ HCLGE_DEFAULT_NON_DCB_DV
;
1612 shared_buf_tc
= pfc_enable_num
* hdev
->mps
+
1613 (tc_num
- pfc_enable_num
) * hdev
->mps
/ 2 +
1615 shared_std
= max_t(u32
, shared_buf_min
, shared_buf_tc
);
1617 rx_priv
= hclge_get_rx_priv_buff_alloced(buf_alloc
);
1618 if (rx_all
<= rx_priv
+ shared_std
)
1621 shared_buf
= rx_all
- rx_priv
;
1622 buf_alloc
->s_buf
.buf_size
= shared_buf
;
1623 buf_alloc
->s_buf
.self
.high
= shared_buf
;
1624 buf_alloc
->s_buf
.self
.low
= 2 * hdev
->mps
;
1626 for (i
= 0; i
< HCLGE_MAX_TC_NUM
; i
++) {
1627 if ((hdev
->hw_tc_map
& BIT(i
)) &&
1628 (hdev
->tm_info
.hw_pfc_map
& BIT(i
))) {
1629 buf_alloc
->s_buf
.tc_thrd
[i
].low
= hdev
->mps
;
1630 buf_alloc
->s_buf
.tc_thrd
[i
].high
= 2 * hdev
->mps
;
1632 buf_alloc
->s_buf
.tc_thrd
[i
].low
= 0;
1633 buf_alloc
->s_buf
.tc_thrd
[i
].high
= hdev
->mps
;
1640 static int hclge_tx_buffer_calc(struct hclge_dev
*hdev
,
1641 struct hclge_pkt_buf_alloc
*buf_alloc
)
1645 total_size
= hdev
->pkt_buf_size
;
1647 /* alloc tx buffer for all enabled tc */
1648 for (i
= 0; i
< HCLGE_MAX_TC_NUM
; i
++) {
1649 struct hclge_priv_buf
*priv
= &buf_alloc
->priv_buf
[i
];
1651 if (total_size
< HCLGE_DEFAULT_TX_BUF
)
1654 if (hdev
->hw_tc_map
& BIT(i
))
1655 priv
->tx_buf_size
= HCLGE_DEFAULT_TX_BUF
;
1657 priv
->tx_buf_size
= 0;
1659 total_size
-= priv
->tx_buf_size
;
1665 /* hclge_rx_buffer_calc: calculate the rx private buffer size for all TCs
1666 * @hdev: pointer to struct hclge_dev
1667 * @buf_alloc: pointer to buffer calculation data
1668 * @return: 0: calculate sucessful, negative: fail
1670 static int hclge_rx_buffer_calc(struct hclge_dev
*hdev
,
1671 struct hclge_pkt_buf_alloc
*buf_alloc
)
1673 u32 rx_all
= hdev
->pkt_buf_size
;
1674 int no_pfc_priv_num
, pfc_priv_num
;
1675 struct hclge_priv_buf
*priv
;
1678 rx_all
-= hclge_get_tx_buff_alloced(buf_alloc
);
1680 /* When DCB is not supported, rx private
1681 * buffer is not allocated.
1683 if (!hnae3_dev_dcb_supported(hdev
)) {
1684 if (!hclge_is_rx_buf_ok(hdev
, buf_alloc
, rx_all
))
1690 /* step 1, try to alloc private buffer for all enabled tc */
1691 for (i
= 0; i
< HCLGE_MAX_TC_NUM
; i
++) {
1692 priv
= &buf_alloc
->priv_buf
[i
];
1693 if (hdev
->hw_tc_map
& BIT(i
)) {
1695 if (hdev
->tm_info
.hw_pfc_map
& BIT(i
)) {
1696 priv
->wl
.low
= hdev
->mps
;
1697 priv
->wl
.high
= priv
->wl
.low
+ hdev
->mps
;
1698 priv
->buf_size
= priv
->wl
.high
+
1702 priv
->wl
.high
= 2 * hdev
->mps
;
1703 priv
->buf_size
= priv
->wl
.high
;
1713 if (hclge_is_rx_buf_ok(hdev
, buf_alloc
, rx_all
))
1716 /* step 2, try to decrease the buffer size of
1717 * no pfc TC's private buffer
1719 for (i
= 0; i
< HCLGE_MAX_TC_NUM
; i
++) {
1720 priv
= &buf_alloc
->priv_buf
[i
];
1727 if (!(hdev
->hw_tc_map
& BIT(i
)))
1732 if (hdev
->tm_info
.hw_pfc_map
& BIT(i
)) {
1734 priv
->wl
.high
= priv
->wl
.low
+ hdev
->mps
;
1735 priv
->buf_size
= priv
->wl
.high
+ HCLGE_DEFAULT_DV
;
1738 priv
->wl
.high
= hdev
->mps
;
1739 priv
->buf_size
= priv
->wl
.high
;
1743 if (hclge_is_rx_buf_ok(hdev
, buf_alloc
, rx_all
))
1746 /* step 3, try to reduce the number of pfc disabled TCs,
1747 * which have private buffer
1749 /* get the total no pfc enable TC number, which have private buffer */
1750 no_pfc_priv_num
= hclge_get_no_pfc_priv_num(hdev
, buf_alloc
);
1752 /* let the last to be cleared first */
1753 for (i
= HCLGE_MAX_TC_NUM
- 1; i
>= 0; i
--) {
1754 priv
= &buf_alloc
->priv_buf
[i
];
1756 if (hdev
->hw_tc_map
& BIT(i
) &&
1757 !(hdev
->tm_info
.hw_pfc_map
& BIT(i
))) {
1758 /* Clear the no pfc TC private buffer */
1766 if (hclge_is_rx_buf_ok(hdev
, buf_alloc
, rx_all
) ||
1767 no_pfc_priv_num
== 0)
1771 if (hclge_is_rx_buf_ok(hdev
, buf_alloc
, rx_all
))
1774 /* step 4, try to reduce the number of pfc enabled TCs
1775 * which have private buffer.
1777 pfc_priv_num
= hclge_get_pfc_priv_num(hdev
, buf_alloc
);
1779 /* let the last to be cleared first */
1780 for (i
= HCLGE_MAX_TC_NUM
- 1; i
>= 0; i
--) {
1781 priv
= &buf_alloc
->priv_buf
[i
];
1783 if (hdev
->hw_tc_map
& BIT(i
) &&
1784 hdev
->tm_info
.hw_pfc_map
& BIT(i
)) {
1785 /* Reduce the number of pfc TC with private buffer */
1793 if (hclge_is_rx_buf_ok(hdev
, buf_alloc
, rx_all
) ||
1797 if (hclge_is_rx_buf_ok(hdev
, buf_alloc
, rx_all
))
1803 static int hclge_rx_priv_buf_alloc(struct hclge_dev
*hdev
,
1804 struct hclge_pkt_buf_alloc
*buf_alloc
)
1806 struct hclge_rx_priv_buff_cmd
*req
;
1807 struct hclge_desc desc
;
1811 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_RX_PRIV_BUFF_ALLOC
, false);
1812 req
= (struct hclge_rx_priv_buff_cmd
*)desc
.data
;
1814 /* Alloc private buffer TCs */
1815 for (i
= 0; i
< HCLGE_MAX_TC_NUM
; i
++) {
1816 struct hclge_priv_buf
*priv
= &buf_alloc
->priv_buf
[i
];
1819 cpu_to_le16(priv
->buf_size
>> HCLGE_BUF_UNIT_S
);
1821 cpu_to_le16(1 << HCLGE_TC0_PRI_BUF_EN_B
);
1825 cpu_to_le16((buf_alloc
->s_buf
.buf_size
>> HCLGE_BUF_UNIT_S
) |
1826 (1 << HCLGE_TC0_PRI_BUF_EN_B
));
1828 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
1830 dev_err(&hdev
->pdev
->dev
,
1831 "rx private buffer alloc cmd failed %d\n", ret
);
1838 #define HCLGE_PRIV_ENABLE(a) ((a) > 0 ? 1 : 0)
1840 static int hclge_rx_priv_wl_config(struct hclge_dev
*hdev
,
1841 struct hclge_pkt_buf_alloc
*buf_alloc
)
1843 struct hclge_rx_priv_wl_buf
*req
;
1844 struct hclge_priv_buf
*priv
;
1845 struct hclge_desc desc
[2];
1849 for (i
= 0; i
< 2; i
++) {
1850 hclge_cmd_setup_basic_desc(&desc
[i
], HCLGE_OPC_RX_PRIV_WL_ALLOC
,
1852 req
= (struct hclge_rx_priv_wl_buf
*)desc
[i
].data
;
1854 /* The first descriptor set the NEXT bit to 1 */
1856 desc
[i
].flag
|= cpu_to_le16(HCLGE_CMD_FLAG_NEXT
);
1858 desc
[i
].flag
&= ~cpu_to_le16(HCLGE_CMD_FLAG_NEXT
);
1860 for (j
= 0; j
< HCLGE_TC_NUM_ONE_DESC
; j
++) {
1861 u32 idx
= i
* HCLGE_TC_NUM_ONE_DESC
+ j
;
1863 priv
= &buf_alloc
->priv_buf
[idx
];
1864 req
->tc_wl
[j
].high
=
1865 cpu_to_le16(priv
->wl
.high
>> HCLGE_BUF_UNIT_S
);
1866 req
->tc_wl
[j
].high
|=
1867 cpu_to_le16(HCLGE_PRIV_ENABLE(priv
->wl
.high
) <<
1868 HCLGE_RX_PRIV_EN_B
);
1870 cpu_to_le16(priv
->wl
.low
>> HCLGE_BUF_UNIT_S
);
1871 req
->tc_wl
[j
].low
|=
1872 cpu_to_le16(HCLGE_PRIV_ENABLE(priv
->wl
.low
) <<
1873 HCLGE_RX_PRIV_EN_B
);
1877 /* Send 2 descriptor at one time */
1878 ret
= hclge_cmd_send(&hdev
->hw
, desc
, 2);
1880 dev_err(&hdev
->pdev
->dev
,
1881 "rx private waterline config cmd failed %d\n",
1888 static int hclge_common_thrd_config(struct hclge_dev
*hdev
,
1889 struct hclge_pkt_buf_alloc
*buf_alloc
)
1891 struct hclge_shared_buf
*s_buf
= &buf_alloc
->s_buf
;
1892 struct hclge_rx_com_thrd
*req
;
1893 struct hclge_desc desc
[2];
1894 struct hclge_tc_thrd
*tc
;
1898 for (i
= 0; i
< 2; i
++) {
1899 hclge_cmd_setup_basic_desc(&desc
[i
],
1900 HCLGE_OPC_RX_COM_THRD_ALLOC
, false);
1901 req
= (struct hclge_rx_com_thrd
*)&desc
[i
].data
;
1903 /* The first descriptor set the NEXT bit to 1 */
1905 desc
[i
].flag
|= cpu_to_le16(HCLGE_CMD_FLAG_NEXT
);
1907 desc
[i
].flag
&= ~cpu_to_le16(HCLGE_CMD_FLAG_NEXT
);
1909 for (j
= 0; j
< HCLGE_TC_NUM_ONE_DESC
; j
++) {
1910 tc
= &s_buf
->tc_thrd
[i
* HCLGE_TC_NUM_ONE_DESC
+ j
];
1912 req
->com_thrd
[j
].high
=
1913 cpu_to_le16(tc
->high
>> HCLGE_BUF_UNIT_S
);
1914 req
->com_thrd
[j
].high
|=
1915 cpu_to_le16(HCLGE_PRIV_ENABLE(tc
->high
) <<
1916 HCLGE_RX_PRIV_EN_B
);
1917 req
->com_thrd
[j
].low
=
1918 cpu_to_le16(tc
->low
>> HCLGE_BUF_UNIT_S
);
1919 req
->com_thrd
[j
].low
|=
1920 cpu_to_le16(HCLGE_PRIV_ENABLE(tc
->low
) <<
1921 HCLGE_RX_PRIV_EN_B
);
1925 /* Send 2 descriptors at one time */
1926 ret
= hclge_cmd_send(&hdev
->hw
, desc
, 2);
1928 dev_err(&hdev
->pdev
->dev
,
1929 "common threshold config cmd failed %d\n", ret
);
1935 static int hclge_common_wl_config(struct hclge_dev
*hdev
,
1936 struct hclge_pkt_buf_alloc
*buf_alloc
)
1938 struct hclge_shared_buf
*buf
= &buf_alloc
->s_buf
;
1939 struct hclge_rx_com_wl
*req
;
1940 struct hclge_desc desc
;
1943 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_RX_COM_WL_ALLOC
, false);
1945 req
= (struct hclge_rx_com_wl
*)desc
.data
;
1946 req
->com_wl
.high
= cpu_to_le16(buf
->self
.high
>> HCLGE_BUF_UNIT_S
);
1948 cpu_to_le16(HCLGE_PRIV_ENABLE(buf
->self
.high
) <<
1949 HCLGE_RX_PRIV_EN_B
);
1951 req
->com_wl
.low
= cpu_to_le16(buf
->self
.low
>> HCLGE_BUF_UNIT_S
);
1953 cpu_to_le16(HCLGE_PRIV_ENABLE(buf
->self
.low
) <<
1954 HCLGE_RX_PRIV_EN_B
);
1956 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
1958 dev_err(&hdev
->pdev
->dev
,
1959 "common waterline config cmd failed %d\n", ret
);
1966 int hclge_buffer_alloc(struct hclge_dev
*hdev
)
1968 struct hclge_pkt_buf_alloc
*pkt_buf
;
1971 pkt_buf
= kzalloc(sizeof(*pkt_buf
), GFP_KERNEL
);
1975 ret
= hclge_tx_buffer_calc(hdev
, pkt_buf
);
1977 dev_err(&hdev
->pdev
->dev
,
1978 "could not calc tx buffer size for all TCs %d\n", ret
);
1982 ret
= hclge_tx_buffer_alloc(hdev
, pkt_buf
);
1984 dev_err(&hdev
->pdev
->dev
,
1985 "could not alloc tx buffers %d\n", ret
);
1989 ret
= hclge_rx_buffer_calc(hdev
, pkt_buf
);
1991 dev_err(&hdev
->pdev
->dev
,
1992 "could not calc rx priv buffer size for all TCs %d\n",
1997 ret
= hclge_rx_priv_buf_alloc(hdev
, pkt_buf
);
1999 dev_err(&hdev
->pdev
->dev
, "could not alloc rx priv buffer %d\n",
2004 if (hnae3_dev_dcb_supported(hdev
)) {
2005 ret
= hclge_rx_priv_wl_config(hdev
, pkt_buf
);
2007 dev_err(&hdev
->pdev
->dev
,
2008 "could not configure rx private waterline %d\n",
2013 ret
= hclge_common_thrd_config(hdev
, pkt_buf
);
2015 dev_err(&hdev
->pdev
->dev
,
2016 "could not configure common threshold %d\n",
2022 ret
= hclge_common_wl_config(hdev
, pkt_buf
);
2024 dev_err(&hdev
->pdev
->dev
,
2025 "could not configure common waterline %d\n", ret
);
2032 static int hclge_init_roce_base_info(struct hclge_vport
*vport
)
2034 struct hnae3_handle
*roce
= &vport
->roce
;
2035 struct hnae3_handle
*nic
= &vport
->nic
;
2037 roce
->rinfo
.num_vectors
= vport
->back
->num_roce_msi
;
2039 if (vport
->back
->num_msi_left
< vport
->roce
.rinfo
.num_vectors
||
2040 vport
->back
->num_msi_left
== 0)
2043 roce
->rinfo
.base_vector
= vport
->back
->roce_base_vector
;
2045 roce
->rinfo
.netdev
= nic
->kinfo
.netdev
;
2046 roce
->rinfo
.roce_io_base
= vport
->back
->hw
.io_base
;
2048 roce
->pdev
= nic
->pdev
;
2049 roce
->ae_algo
= nic
->ae_algo
;
2050 roce
->numa_node_mask
= nic
->numa_node_mask
;
2055 static int hclge_init_msi(struct hclge_dev
*hdev
)
2057 struct pci_dev
*pdev
= hdev
->pdev
;
2061 vectors
= pci_alloc_irq_vectors(pdev
, 1, hdev
->num_msi
,
2062 PCI_IRQ_MSI
| PCI_IRQ_MSIX
);
2065 "failed(%d) to allocate MSI/MSI-X vectors\n",
2069 if (vectors
< hdev
->num_msi
)
2070 dev_warn(&hdev
->pdev
->dev
,
2071 "requested %d MSI/MSI-X, but allocated %d MSI/MSI-X\n",
2072 hdev
->num_msi
, vectors
);
2074 hdev
->num_msi
= vectors
;
2075 hdev
->num_msi_left
= vectors
;
2076 hdev
->base_msi_vector
= pdev
->irq
;
2077 hdev
->roce_base_vector
= hdev
->base_msi_vector
+
2078 HCLGE_ROCE_VECTOR_OFFSET
;
2080 hdev
->vector_status
= devm_kcalloc(&pdev
->dev
, hdev
->num_msi
,
2081 sizeof(u16
), GFP_KERNEL
);
2082 if (!hdev
->vector_status
) {
2083 pci_free_irq_vectors(pdev
);
2087 for (i
= 0; i
< hdev
->num_msi
; i
++)
2088 hdev
->vector_status
[i
] = HCLGE_INVALID_VPORT
;
2090 hdev
->vector_irq
= devm_kcalloc(&pdev
->dev
, hdev
->num_msi
,
2091 sizeof(int), GFP_KERNEL
);
2092 if (!hdev
->vector_irq
) {
2093 pci_free_irq_vectors(pdev
);
2100 static void hclge_check_speed_dup(struct hclge_dev
*hdev
, int duplex
, int speed
)
2102 struct hclge_mac
*mac
= &hdev
->hw
.mac
;
2104 if ((speed
== HCLGE_MAC_SPEED_10M
) || (speed
== HCLGE_MAC_SPEED_100M
))
2105 mac
->duplex
= (u8
)duplex
;
2107 mac
->duplex
= HCLGE_MAC_FULL
;
2112 int hclge_cfg_mac_speed_dup(struct hclge_dev
*hdev
, int speed
, u8 duplex
)
2114 struct hclge_config_mac_speed_dup_cmd
*req
;
2115 struct hclge_desc desc
;
2118 req
= (struct hclge_config_mac_speed_dup_cmd
*)desc
.data
;
2120 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_CONFIG_SPEED_DUP
, false);
2122 hnae3_set_bit(req
->speed_dup
, HCLGE_CFG_DUPLEX_B
, !!duplex
);
2125 case HCLGE_MAC_SPEED_10M
:
2126 hnae3_set_field(req
->speed_dup
, HCLGE_CFG_SPEED_M
,
2127 HCLGE_CFG_SPEED_S
, 6);
2129 case HCLGE_MAC_SPEED_100M
:
2130 hnae3_set_field(req
->speed_dup
, HCLGE_CFG_SPEED_M
,
2131 HCLGE_CFG_SPEED_S
, 7);
2133 case HCLGE_MAC_SPEED_1G
:
2134 hnae3_set_field(req
->speed_dup
, HCLGE_CFG_SPEED_M
,
2135 HCLGE_CFG_SPEED_S
, 0);
2137 case HCLGE_MAC_SPEED_10G
:
2138 hnae3_set_field(req
->speed_dup
, HCLGE_CFG_SPEED_M
,
2139 HCLGE_CFG_SPEED_S
, 1);
2141 case HCLGE_MAC_SPEED_25G
:
2142 hnae3_set_field(req
->speed_dup
, HCLGE_CFG_SPEED_M
,
2143 HCLGE_CFG_SPEED_S
, 2);
2145 case HCLGE_MAC_SPEED_40G
:
2146 hnae3_set_field(req
->speed_dup
, HCLGE_CFG_SPEED_M
,
2147 HCLGE_CFG_SPEED_S
, 3);
2149 case HCLGE_MAC_SPEED_50G
:
2150 hnae3_set_field(req
->speed_dup
, HCLGE_CFG_SPEED_M
,
2151 HCLGE_CFG_SPEED_S
, 4);
2153 case HCLGE_MAC_SPEED_100G
:
2154 hnae3_set_field(req
->speed_dup
, HCLGE_CFG_SPEED_M
,
2155 HCLGE_CFG_SPEED_S
, 5);
2158 dev_err(&hdev
->pdev
->dev
, "invalid speed (%d)\n", speed
);
2162 hnae3_set_bit(req
->mac_change_fec_en
, HCLGE_CFG_MAC_SPEED_CHANGE_EN_B
,
2165 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
2167 dev_err(&hdev
->pdev
->dev
,
2168 "mac speed/duplex config cmd failed %d.\n", ret
);
2172 hclge_check_speed_dup(hdev
, duplex
, speed
);
2177 static int hclge_cfg_mac_speed_dup_h(struct hnae3_handle
*handle
, int speed
,
2180 struct hclge_vport
*vport
= hclge_get_vport(handle
);
2181 struct hclge_dev
*hdev
= vport
->back
;
2183 return hclge_cfg_mac_speed_dup(hdev
, speed
, duplex
);
2186 static int hclge_query_mac_an_speed_dup(struct hclge_dev
*hdev
, int *speed
,
2189 struct hclge_query_an_speed_dup_cmd
*req
;
2190 struct hclge_desc desc
;
2194 req
= (struct hclge_query_an_speed_dup_cmd
*)desc
.data
;
2196 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_QUERY_AN_RESULT
, true);
2197 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
2199 dev_err(&hdev
->pdev
->dev
,
2200 "mac speed/autoneg/duplex query cmd failed %d\n",
2205 *duplex
= hnae3_get_bit(req
->an_syn_dup_speed
, HCLGE_QUERY_DUPLEX_B
);
2206 speed_tmp
= hnae3_get_field(req
->an_syn_dup_speed
, HCLGE_QUERY_SPEED_M
,
2207 HCLGE_QUERY_SPEED_S
);
2209 ret
= hclge_parse_speed(speed_tmp
, speed
);
2211 dev_err(&hdev
->pdev
->dev
,
2212 "could not parse speed(=%d), %d\n", speed_tmp
, ret
);
2219 static int hclge_set_autoneg_en(struct hclge_dev
*hdev
, bool enable
)
2221 struct hclge_config_auto_neg_cmd
*req
;
2222 struct hclge_desc desc
;
2226 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_CONFIG_AN_MODE
, false);
2228 req
= (struct hclge_config_auto_neg_cmd
*)desc
.data
;
2229 hnae3_set_bit(flag
, HCLGE_MAC_CFG_AN_EN_B
, !!enable
);
2230 req
->cfg_an_cmd_flag
= cpu_to_le32(flag
);
2232 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
2234 dev_err(&hdev
->pdev
->dev
, "auto neg set cmd failed %d.\n",
2242 static int hclge_set_autoneg(struct hnae3_handle
*handle
, bool enable
)
2244 struct hclge_vport
*vport
= hclge_get_vport(handle
);
2245 struct hclge_dev
*hdev
= vport
->back
;
2247 return hclge_set_autoneg_en(hdev
, enable
);
2250 static int hclge_get_autoneg(struct hnae3_handle
*handle
)
2252 struct hclge_vport
*vport
= hclge_get_vport(handle
);
2253 struct hclge_dev
*hdev
= vport
->back
;
2254 struct phy_device
*phydev
= hdev
->hw
.mac
.phydev
;
2257 return phydev
->autoneg
;
2259 return hdev
->hw
.mac
.autoneg
;
2262 static int hclge_set_default_mac_vlan_mask(struct hclge_dev
*hdev
,
2266 struct hclge_mac_vlan_mask_entry_cmd
*req
;
2267 struct hclge_desc desc
;
2270 req
= (struct hclge_mac_vlan_mask_entry_cmd
*)desc
.data
;
2271 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_MAC_VLAN_MASK_SET
, false);
2273 hnae3_set_bit(req
->vlan_mask
, HCLGE_VLAN_MASK_EN_B
,
2275 ether_addr_copy(req
->mac_mask
, mac_mask
);
2277 status
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
2279 dev_err(&hdev
->pdev
->dev
,
2280 "Config mac_vlan_mask failed for cmd_send, ret =%d\n",
2286 static int hclge_mac_init(struct hclge_dev
*hdev
)
2288 struct hnae3_handle
*handle
= &hdev
->vport
[0].nic
;
2289 struct net_device
*netdev
= handle
->kinfo
.netdev
;
2290 struct hclge_mac
*mac
= &hdev
->hw
.mac
;
2291 u8 mac_mask
[ETH_ALEN
] = {0x00, 0x00, 0x00, 0x00, 0x00, 0x00};
2292 struct hclge_vport
*vport
;
2297 ret
= hclge_cfg_mac_speed_dup(hdev
, hdev
->hw
.mac
.speed
, HCLGE_MAC_FULL
);
2299 dev_err(&hdev
->pdev
->dev
,
2300 "Config mac speed dup fail ret=%d\n", ret
);
2306 /* Initialize the MTA table work mode */
2307 hdev
->enable_mta
= true;
2308 hdev
->mta_mac_sel_type
= HCLGE_MAC_ADDR_47_36
;
2310 ret
= hclge_set_mta_filter_mode(hdev
,
2311 hdev
->mta_mac_sel_type
,
2314 dev_err(&hdev
->pdev
->dev
, "set mta filter mode failed %d\n",
2319 for (i
= 0; i
< hdev
->num_alloc_vport
; i
++) {
2320 vport
= &hdev
->vport
[i
];
2321 vport
->accept_mta_mc
= false;
2323 memset(vport
->mta_shadow
, 0, sizeof(vport
->mta_shadow
));
2324 ret
= hclge_cfg_func_mta_filter(hdev
, vport
->vport_id
, false);
2326 dev_err(&hdev
->pdev
->dev
,
2327 "set mta filter mode fail ret=%d\n", ret
);
2332 ret
= hclge_set_default_mac_vlan_mask(hdev
, true, mac_mask
);
2334 dev_err(&hdev
->pdev
->dev
,
2335 "set default mac_vlan_mask fail ret=%d\n", ret
);
2344 ret
= hclge_set_mtu(handle
, mtu
);
2346 dev_err(&hdev
->pdev
->dev
,
2347 "set mtu failed ret=%d\n", ret
);
2354 static void hclge_mbx_task_schedule(struct hclge_dev
*hdev
)
2356 if (!test_and_set_bit(HCLGE_STATE_MBX_SERVICE_SCHED
, &hdev
->state
))
2357 schedule_work(&hdev
->mbx_service_task
);
2360 static void hclge_reset_task_schedule(struct hclge_dev
*hdev
)
2362 if (!test_and_set_bit(HCLGE_STATE_RST_SERVICE_SCHED
, &hdev
->state
))
2363 schedule_work(&hdev
->rst_service_task
);
2366 static void hclge_task_schedule(struct hclge_dev
*hdev
)
2368 if (!test_bit(HCLGE_STATE_DOWN
, &hdev
->state
) &&
2369 !test_bit(HCLGE_STATE_REMOVING
, &hdev
->state
) &&
2370 !test_and_set_bit(HCLGE_STATE_SERVICE_SCHED
, &hdev
->state
))
2371 (void)schedule_work(&hdev
->service_task
);
2374 static int hclge_get_mac_link_status(struct hclge_dev
*hdev
)
2376 struct hclge_link_status_cmd
*req
;
2377 struct hclge_desc desc
;
2381 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_QUERY_LINK_STATUS
, true);
2382 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
2384 dev_err(&hdev
->pdev
->dev
, "get link status cmd failed %d\n",
2389 req
= (struct hclge_link_status_cmd
*)desc
.data
;
2390 link_status
= req
->status
& HCLGE_LINK_STATUS
;
2392 return !!link_status
;
2395 static int hclge_get_mac_phy_link(struct hclge_dev
*hdev
)
2400 mac_state
= hclge_get_mac_link_status(hdev
);
2402 if (hdev
->hw
.mac
.phydev
) {
2403 if (!genphy_read_status(hdev
->hw
.mac
.phydev
))
2404 link_stat
= mac_state
&
2405 hdev
->hw
.mac
.phydev
->link
;
2410 link_stat
= mac_state
;
2416 static void hclge_update_link_status(struct hclge_dev
*hdev
)
2418 struct hnae3_client
*client
= hdev
->nic_client
;
2419 struct hnae3_handle
*handle
;
2425 state
= hclge_get_mac_phy_link(hdev
);
2426 if (state
!= hdev
->hw
.mac
.link
) {
2427 for (i
= 0; i
< hdev
->num_vmdq_vport
+ 1; i
++) {
2428 handle
= &hdev
->vport
[i
].nic
;
2429 client
->ops
->link_status_change(handle
, state
);
2431 hdev
->hw
.mac
.link
= state
;
2435 static int hclge_update_speed_duplex(struct hclge_dev
*hdev
)
2437 struct hclge_mac mac
= hdev
->hw
.mac
;
2442 /* get the speed and duplex as autoneg'result from mac cmd when phy
2445 if (mac
.phydev
|| !mac
.autoneg
)
2448 ret
= hclge_query_mac_an_speed_dup(hdev
, &speed
, &duplex
);
2450 dev_err(&hdev
->pdev
->dev
,
2451 "mac autoneg/speed/duplex query failed %d\n", ret
);
2455 if ((mac
.speed
!= speed
) || (mac
.duplex
!= duplex
)) {
2456 ret
= hclge_cfg_mac_speed_dup(hdev
, speed
, duplex
);
2458 dev_err(&hdev
->pdev
->dev
,
2459 "mac speed/duplex config failed %d\n", ret
);
2467 static int hclge_update_speed_duplex_h(struct hnae3_handle
*handle
)
2469 struct hclge_vport
*vport
= hclge_get_vport(handle
);
2470 struct hclge_dev
*hdev
= vport
->back
;
2472 return hclge_update_speed_duplex(hdev
);
2475 static int hclge_get_status(struct hnae3_handle
*handle
)
2477 struct hclge_vport
*vport
= hclge_get_vport(handle
);
2478 struct hclge_dev
*hdev
= vport
->back
;
2480 hclge_update_link_status(hdev
);
2482 return hdev
->hw
.mac
.link
;
2485 static void hclge_service_timer(struct timer_list
*t
)
2487 struct hclge_dev
*hdev
= from_timer(hdev
, t
, service_timer
);
2489 mod_timer(&hdev
->service_timer
, jiffies
+ HZ
);
2490 hdev
->hw_stats
.stats_timer
++;
2491 hclge_task_schedule(hdev
);
2494 static void hclge_service_complete(struct hclge_dev
*hdev
)
2496 WARN_ON(!test_bit(HCLGE_STATE_SERVICE_SCHED
, &hdev
->state
));
2498 /* Flush memory before next watchdog */
2499 smp_mb__before_atomic();
2500 clear_bit(HCLGE_STATE_SERVICE_SCHED
, &hdev
->state
);
2503 static u32
hclge_check_event_cause(struct hclge_dev
*hdev
, u32
*clearval
)
2508 /* fetch the events from their corresponding regs */
2509 rst_src_reg
= hclge_read_dev(&hdev
->hw
, HCLGE_MISC_RESET_STS_REG
);
2510 cmdq_src_reg
= hclge_read_dev(&hdev
->hw
, HCLGE_VECTOR0_CMDQ_SRC_REG
);
2512 /* Assumption: If by any chance reset and mailbox events are reported
2513 * together then we will only process reset event in this go and will
2514 * defer the processing of the mailbox events. Since, we would have not
2515 * cleared RX CMDQ event this time we would receive again another
2516 * interrupt from H/W just for the mailbox.
2519 /* check for vector0 reset event sources */
2520 if (BIT(HCLGE_VECTOR0_GLOBALRESET_INT_B
) & rst_src_reg
) {
2521 set_bit(HNAE3_GLOBAL_RESET
, &hdev
->reset_pending
);
2522 *clearval
= BIT(HCLGE_VECTOR0_GLOBALRESET_INT_B
);
2523 return HCLGE_VECTOR0_EVENT_RST
;
2526 if (BIT(HCLGE_VECTOR0_CORERESET_INT_B
) & rst_src_reg
) {
2527 set_bit(HNAE3_CORE_RESET
, &hdev
->reset_pending
);
2528 *clearval
= BIT(HCLGE_VECTOR0_CORERESET_INT_B
);
2529 return HCLGE_VECTOR0_EVENT_RST
;
2532 if (BIT(HCLGE_VECTOR0_IMPRESET_INT_B
) & rst_src_reg
) {
2533 set_bit(HNAE3_IMP_RESET
, &hdev
->reset_pending
);
2534 *clearval
= BIT(HCLGE_VECTOR0_IMPRESET_INT_B
);
2535 return HCLGE_VECTOR0_EVENT_RST
;
2538 /* check for vector0 mailbox(=CMDQ RX) event source */
2539 if (BIT(HCLGE_VECTOR0_RX_CMDQ_INT_B
) & cmdq_src_reg
) {
2540 cmdq_src_reg
&= ~BIT(HCLGE_VECTOR0_RX_CMDQ_INT_B
);
2541 *clearval
= cmdq_src_reg
;
2542 return HCLGE_VECTOR0_EVENT_MBX
;
2545 return HCLGE_VECTOR0_EVENT_OTHER
;
2548 static void hclge_clear_event_cause(struct hclge_dev
*hdev
, u32 event_type
,
2551 switch (event_type
) {
2552 case HCLGE_VECTOR0_EVENT_RST
:
2553 hclge_write_dev(&hdev
->hw
, HCLGE_MISC_RESET_STS_REG
, regclr
);
2555 case HCLGE_VECTOR0_EVENT_MBX
:
2556 hclge_write_dev(&hdev
->hw
, HCLGE_VECTOR0_CMDQ_SRC_REG
, regclr
);
2561 static void hclge_enable_vector(struct hclge_misc_vector
*vector
, bool enable
)
2563 writel(enable
? 1 : 0, vector
->addr
);
2566 static irqreturn_t
hclge_misc_irq_handle(int irq
, void *data
)
2568 struct hclge_dev
*hdev
= data
;
2572 hclge_enable_vector(&hdev
->misc_vector
, false);
2573 event_cause
= hclge_check_event_cause(hdev
, &clearval
);
2575 /* vector 0 interrupt is shared with reset and mailbox source events.*/
2576 switch (event_cause
) {
2577 case HCLGE_VECTOR0_EVENT_RST
:
2578 hclge_reset_task_schedule(hdev
);
2580 case HCLGE_VECTOR0_EVENT_MBX
:
2581 /* If we are here then,
2582 * 1. Either we are not handling any mbx task and we are not
2585 * 2. We could be handling a mbx task but nothing more is
2587 * In both cases, we should schedule mbx task as there are more
2588 * mbx messages reported by this interrupt.
2590 hclge_mbx_task_schedule(hdev
);
2593 dev_warn(&hdev
->pdev
->dev
,
2594 "received unknown or unhandled event of vector0\n");
2598 /* clear the source of interrupt if it is not cause by reset */
2599 if (event_cause
!= HCLGE_VECTOR0_EVENT_RST
) {
2600 hclge_clear_event_cause(hdev
, event_cause
, clearval
);
2601 hclge_enable_vector(&hdev
->misc_vector
, true);
2607 static void hclge_free_vector(struct hclge_dev
*hdev
, int vector_id
)
2609 if (hdev
->vector_status
[vector_id
] == HCLGE_INVALID_VPORT
) {
2610 dev_warn(&hdev
->pdev
->dev
,
2611 "vector(vector_id %d) has been freed.\n", vector_id
);
2615 hdev
->vector_status
[vector_id
] = HCLGE_INVALID_VPORT
;
2616 hdev
->num_msi_left
+= 1;
2617 hdev
->num_msi_used
-= 1;
2620 static void hclge_get_misc_vector(struct hclge_dev
*hdev
)
2622 struct hclge_misc_vector
*vector
= &hdev
->misc_vector
;
2624 vector
->vector_irq
= pci_irq_vector(hdev
->pdev
, 0);
2626 vector
->addr
= hdev
->hw
.io_base
+ HCLGE_MISC_VECTOR_REG_BASE
;
2627 hdev
->vector_status
[0] = 0;
2629 hdev
->num_msi_left
-= 1;
2630 hdev
->num_msi_used
+= 1;
2633 static int hclge_misc_irq_init(struct hclge_dev
*hdev
)
2637 hclge_get_misc_vector(hdev
);
2639 /* this would be explicitly freed in the end */
2640 ret
= request_irq(hdev
->misc_vector
.vector_irq
, hclge_misc_irq_handle
,
2641 0, "hclge_misc", hdev
);
2643 hclge_free_vector(hdev
, 0);
2644 dev_err(&hdev
->pdev
->dev
, "request misc irq(%d) fail\n",
2645 hdev
->misc_vector
.vector_irq
);
2651 static void hclge_misc_irq_uninit(struct hclge_dev
*hdev
)
2653 free_irq(hdev
->misc_vector
.vector_irq
, hdev
);
2654 hclge_free_vector(hdev
, 0);
2657 static int hclge_notify_client(struct hclge_dev
*hdev
,
2658 enum hnae3_reset_notify_type type
)
2660 struct hnae3_client
*client
= hdev
->nic_client
;
2663 if (!client
->ops
->reset_notify
)
2666 for (i
= 0; i
< hdev
->num_vmdq_vport
+ 1; i
++) {
2667 struct hnae3_handle
*handle
= &hdev
->vport
[i
].nic
;
2670 ret
= client
->ops
->reset_notify(handle
, type
);
2678 static int hclge_reset_wait(struct hclge_dev
*hdev
)
2680 #define HCLGE_RESET_WATI_MS 100
2681 #define HCLGE_RESET_WAIT_CNT 5
2682 u32 val
, reg
, reg_bit
;
2685 switch (hdev
->reset_type
) {
2686 case HNAE3_GLOBAL_RESET
:
2687 reg
= HCLGE_GLOBAL_RESET_REG
;
2688 reg_bit
= HCLGE_GLOBAL_RESET_BIT
;
2690 case HNAE3_CORE_RESET
:
2691 reg
= HCLGE_GLOBAL_RESET_REG
;
2692 reg_bit
= HCLGE_CORE_RESET_BIT
;
2694 case HNAE3_FUNC_RESET
:
2695 reg
= HCLGE_FUN_RST_ING
;
2696 reg_bit
= HCLGE_FUN_RST_ING_B
;
2699 dev_err(&hdev
->pdev
->dev
,
2700 "Wait for unsupported reset type: %d\n",
2705 val
= hclge_read_dev(&hdev
->hw
, reg
);
2706 while (hnae3_get_bit(val
, reg_bit
) && cnt
< HCLGE_RESET_WAIT_CNT
&&
2707 test_bit(HCLGE_STATE_RST_HANDLING
, &hdev
->state
)) {
2708 msleep(HCLGE_RESET_WATI_MS
);
2709 val
= hclge_read_dev(&hdev
->hw
, reg
);
2713 if (cnt
>= HCLGE_RESET_WAIT_CNT
) {
2714 dev_warn(&hdev
->pdev
->dev
,
2715 "Wait for reset timeout: %d\n", hdev
->reset_type
);
2722 int hclge_func_reset_cmd(struct hclge_dev
*hdev
, int func_id
)
2724 struct hclge_desc desc
;
2725 struct hclge_reset_cmd
*req
= (struct hclge_reset_cmd
*)desc
.data
;
2728 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_CFG_RST_TRIGGER
, false);
2729 hnae3_set_bit(req
->mac_func_reset
, HCLGE_CFG_RESET_FUNC_B
, 1);
2730 req
->fun_reset_vfid
= func_id
;
2732 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
2734 dev_err(&hdev
->pdev
->dev
,
2735 "send function reset cmd fail, status =%d\n", ret
);
2740 static void hclge_do_reset(struct hclge_dev
*hdev
)
2742 struct pci_dev
*pdev
= hdev
->pdev
;
2745 switch (hdev
->reset_type
) {
2746 case HNAE3_GLOBAL_RESET
:
2747 val
= hclge_read_dev(&hdev
->hw
, HCLGE_GLOBAL_RESET_REG
);
2748 hnae3_set_bit(val
, HCLGE_GLOBAL_RESET_BIT
, 1);
2749 hclge_write_dev(&hdev
->hw
, HCLGE_GLOBAL_RESET_REG
, val
);
2750 dev_info(&pdev
->dev
, "Global Reset requested\n");
2752 case HNAE3_CORE_RESET
:
2753 val
= hclge_read_dev(&hdev
->hw
, HCLGE_GLOBAL_RESET_REG
);
2754 hnae3_set_bit(val
, HCLGE_CORE_RESET_BIT
, 1);
2755 hclge_write_dev(&hdev
->hw
, HCLGE_GLOBAL_RESET_REG
, val
);
2756 dev_info(&pdev
->dev
, "Core Reset requested\n");
2758 case HNAE3_FUNC_RESET
:
2759 dev_info(&pdev
->dev
, "PF Reset requested\n");
2760 hclge_func_reset_cmd(hdev
, 0);
2761 /* schedule again to check later */
2762 set_bit(HNAE3_FUNC_RESET
, &hdev
->reset_pending
);
2763 hclge_reset_task_schedule(hdev
);
2766 dev_warn(&pdev
->dev
,
2767 "Unsupported reset type: %d\n", hdev
->reset_type
);
2772 static enum hnae3_reset_type
hclge_get_reset_level(struct hclge_dev
*hdev
,
2773 unsigned long *addr
)
2775 enum hnae3_reset_type rst_level
= HNAE3_NONE_RESET
;
2777 /* return the highest priority reset level amongst all */
2778 if (test_bit(HNAE3_GLOBAL_RESET
, addr
))
2779 rst_level
= HNAE3_GLOBAL_RESET
;
2780 else if (test_bit(HNAE3_CORE_RESET
, addr
))
2781 rst_level
= HNAE3_CORE_RESET
;
2782 else if (test_bit(HNAE3_IMP_RESET
, addr
))
2783 rst_level
= HNAE3_IMP_RESET
;
2784 else if (test_bit(HNAE3_FUNC_RESET
, addr
))
2785 rst_level
= HNAE3_FUNC_RESET
;
2787 /* now, clear all other resets */
2788 clear_bit(HNAE3_GLOBAL_RESET
, addr
);
2789 clear_bit(HNAE3_CORE_RESET
, addr
);
2790 clear_bit(HNAE3_IMP_RESET
, addr
);
2791 clear_bit(HNAE3_FUNC_RESET
, addr
);
2796 static void hclge_clear_reset_cause(struct hclge_dev
*hdev
)
2800 switch (hdev
->reset_type
) {
2801 case HNAE3_IMP_RESET
:
2802 clearval
= BIT(HCLGE_VECTOR0_IMPRESET_INT_B
);
2804 case HNAE3_GLOBAL_RESET
:
2805 clearval
= BIT(HCLGE_VECTOR0_GLOBALRESET_INT_B
);
2807 case HNAE3_CORE_RESET
:
2808 clearval
= BIT(HCLGE_VECTOR0_CORERESET_INT_B
);
2811 dev_warn(&hdev
->pdev
->dev
, "Unsupported reset event to clear:%d",
2819 hclge_write_dev(&hdev
->hw
, HCLGE_MISC_RESET_STS_REG
, clearval
);
2820 hclge_enable_vector(&hdev
->misc_vector
, true);
2823 static void hclge_reset(struct hclge_dev
*hdev
)
2825 /* perform reset of the stack & ae device for a client */
2827 hclge_notify_client(hdev
, HNAE3_DOWN_CLIENT
);
2829 if (!hclge_reset_wait(hdev
)) {
2831 hclge_notify_client(hdev
, HNAE3_UNINIT_CLIENT
);
2832 hclge_reset_ae_dev(hdev
->ae_dev
);
2833 hclge_notify_client(hdev
, HNAE3_INIT_CLIENT
);
2836 hclge_clear_reset_cause(hdev
);
2838 /* schedule again to check pending resets later */
2839 set_bit(hdev
->reset_type
, &hdev
->reset_pending
);
2840 hclge_reset_task_schedule(hdev
);
2843 hclge_notify_client(hdev
, HNAE3_UP_CLIENT
);
2846 static void hclge_reset_event(struct hnae3_handle
*handle
)
2848 struct hclge_vport
*vport
= hclge_get_vport(handle
);
2849 struct hclge_dev
*hdev
= vport
->back
;
2851 /* check if this is a new reset request and we are not here just because
2852 * last reset attempt did not succeed and watchdog hit us again. We will
2853 * know this if last reset request did not occur very recently (watchdog
2854 * timer = 5*HZ, let us check after sufficiently large time, say 4*5*Hz)
2855 * In case of new request we reset the "reset level" to PF reset.
2857 if (time_after(jiffies
, (handle
->last_reset_time
+ 4 * 5 * HZ
)))
2858 handle
->reset_level
= HNAE3_FUNC_RESET
;
2860 dev_info(&hdev
->pdev
->dev
, "received reset event , reset type is %d",
2861 handle
->reset_level
);
2863 /* request reset & schedule reset task */
2864 set_bit(handle
->reset_level
, &hdev
->reset_request
);
2865 hclge_reset_task_schedule(hdev
);
2867 if (handle
->reset_level
< HNAE3_GLOBAL_RESET
)
2868 handle
->reset_level
++;
2870 handle
->last_reset_time
= jiffies
;
2873 static void hclge_reset_subtask(struct hclge_dev
*hdev
)
2875 /* check if there is any ongoing reset in the hardware. This status can
2876 * be checked from reset_pending. If there is then, we need to wait for
2877 * hardware to complete reset.
2878 * a. If we are able to figure out in reasonable time that hardware
2879 * has fully resetted then, we can proceed with driver, client
2881 * b. else, we can come back later to check this status so re-sched
2884 hdev
->reset_type
= hclge_get_reset_level(hdev
, &hdev
->reset_pending
);
2885 if (hdev
->reset_type
!= HNAE3_NONE_RESET
)
2888 /* check if we got any *new* reset requests to be honored */
2889 hdev
->reset_type
= hclge_get_reset_level(hdev
, &hdev
->reset_request
);
2890 if (hdev
->reset_type
!= HNAE3_NONE_RESET
)
2891 hclge_do_reset(hdev
);
2893 hdev
->reset_type
= HNAE3_NONE_RESET
;
2896 static void hclge_reset_service_task(struct work_struct
*work
)
2898 struct hclge_dev
*hdev
=
2899 container_of(work
, struct hclge_dev
, rst_service_task
);
2901 if (test_and_set_bit(HCLGE_STATE_RST_HANDLING
, &hdev
->state
))
2904 clear_bit(HCLGE_STATE_RST_SERVICE_SCHED
, &hdev
->state
);
2906 hclge_reset_subtask(hdev
);
2908 clear_bit(HCLGE_STATE_RST_HANDLING
, &hdev
->state
);
2911 static void hclge_mailbox_service_task(struct work_struct
*work
)
2913 struct hclge_dev
*hdev
=
2914 container_of(work
, struct hclge_dev
, mbx_service_task
);
2916 if (test_and_set_bit(HCLGE_STATE_MBX_HANDLING
, &hdev
->state
))
2919 clear_bit(HCLGE_STATE_MBX_SERVICE_SCHED
, &hdev
->state
);
2921 hclge_mbx_handler(hdev
);
2923 clear_bit(HCLGE_STATE_MBX_HANDLING
, &hdev
->state
);
2926 static void hclge_service_task(struct work_struct
*work
)
2928 struct hclge_dev
*hdev
=
2929 container_of(work
, struct hclge_dev
, service_task
);
2931 if (hdev
->hw_stats
.stats_timer
>= HCLGE_STATS_TIMER_INTERVAL
) {
2932 hclge_update_stats_for_all(hdev
);
2933 hdev
->hw_stats
.stats_timer
= 0;
2936 hclge_update_speed_duplex(hdev
);
2937 hclge_update_link_status(hdev
);
2938 hclge_service_complete(hdev
);
2941 struct hclge_vport
*hclge_get_vport(struct hnae3_handle
*handle
)
2943 /* VF handle has no client */
2944 if (!handle
->client
)
2945 return container_of(handle
, struct hclge_vport
, nic
);
2946 else if (handle
->client
->type
== HNAE3_CLIENT_ROCE
)
2947 return container_of(handle
, struct hclge_vport
, roce
);
2949 return container_of(handle
, struct hclge_vport
, nic
);
2952 static int hclge_get_vector(struct hnae3_handle
*handle
, u16 vector_num
,
2953 struct hnae3_vector_info
*vector_info
)
2955 struct hclge_vport
*vport
= hclge_get_vport(handle
);
2956 struct hnae3_vector_info
*vector
= vector_info
;
2957 struct hclge_dev
*hdev
= vport
->back
;
2961 vector_num
= min(hdev
->num_msi_left
, vector_num
);
2963 for (j
= 0; j
< vector_num
; j
++) {
2964 for (i
= 1; i
< hdev
->num_msi
; i
++) {
2965 if (hdev
->vector_status
[i
] == HCLGE_INVALID_VPORT
) {
2966 vector
->vector
= pci_irq_vector(hdev
->pdev
, i
);
2967 vector
->io_addr
= hdev
->hw
.io_base
+
2968 HCLGE_VECTOR_REG_BASE
+
2969 (i
- 1) * HCLGE_VECTOR_REG_OFFSET
+
2971 HCLGE_VECTOR_VF_OFFSET
;
2972 hdev
->vector_status
[i
] = vport
->vport_id
;
2973 hdev
->vector_irq
[i
] = vector
->vector
;
2982 hdev
->num_msi_left
-= alloc
;
2983 hdev
->num_msi_used
+= alloc
;
2988 static int hclge_get_vector_index(struct hclge_dev
*hdev
, int vector
)
2992 for (i
= 0; i
< hdev
->num_msi
; i
++)
2993 if (vector
== hdev
->vector_irq
[i
])
2999 static int hclge_put_vector(struct hnae3_handle
*handle
, int vector
)
3001 struct hclge_vport
*vport
= hclge_get_vport(handle
);
3002 struct hclge_dev
*hdev
= vport
->back
;
3005 vector_id
= hclge_get_vector_index(hdev
, vector
);
3006 if (vector_id
< 0) {
3007 dev_err(&hdev
->pdev
->dev
,
3008 "Get vector index fail. vector_id =%d\n", vector_id
);
3012 hclge_free_vector(hdev
, vector_id
);
3017 static u32
hclge_get_rss_key_size(struct hnae3_handle
*handle
)
3019 return HCLGE_RSS_KEY_SIZE
;
3022 static u32
hclge_get_rss_indir_size(struct hnae3_handle
*handle
)
3024 return HCLGE_RSS_IND_TBL_SIZE
;
3027 static int hclge_set_rss_algo_key(struct hclge_dev
*hdev
,
3028 const u8 hfunc
, const u8
*key
)
3030 struct hclge_rss_config_cmd
*req
;
3031 struct hclge_desc desc
;
3036 req
= (struct hclge_rss_config_cmd
*)desc
.data
;
3038 for (key_offset
= 0; key_offset
< 3; key_offset
++) {
3039 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_RSS_GENERIC_CONFIG
,
3042 req
->hash_config
|= (hfunc
& HCLGE_RSS_HASH_ALGO_MASK
);
3043 req
->hash_config
|= (key_offset
<< HCLGE_RSS_HASH_KEY_OFFSET_B
);
3045 if (key_offset
== 2)
3047 HCLGE_RSS_KEY_SIZE
- HCLGE_RSS_HASH_KEY_NUM
* 2;
3049 key_size
= HCLGE_RSS_HASH_KEY_NUM
;
3051 memcpy(req
->hash_key
,
3052 key
+ key_offset
* HCLGE_RSS_HASH_KEY_NUM
, key_size
);
3054 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
3056 dev_err(&hdev
->pdev
->dev
,
3057 "Configure RSS config fail, status = %d\n",
3065 static int hclge_set_rss_indir_table(struct hclge_dev
*hdev
, const u8
*indir
)
3067 struct hclge_rss_indirection_table_cmd
*req
;
3068 struct hclge_desc desc
;
3072 req
= (struct hclge_rss_indirection_table_cmd
*)desc
.data
;
3074 for (i
= 0; i
< HCLGE_RSS_CFG_TBL_NUM
; i
++) {
3075 hclge_cmd_setup_basic_desc
3076 (&desc
, HCLGE_OPC_RSS_INDIR_TABLE
, false);
3078 req
->start_table_index
=
3079 cpu_to_le16(i
* HCLGE_RSS_CFG_TBL_SIZE
);
3080 req
->rss_set_bitmap
= cpu_to_le16(HCLGE_RSS_SET_BITMAP_MSK
);
3082 for (j
= 0; j
< HCLGE_RSS_CFG_TBL_SIZE
; j
++)
3083 req
->rss_result
[j
] =
3084 indir
[i
* HCLGE_RSS_CFG_TBL_SIZE
+ j
];
3086 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
3088 dev_err(&hdev
->pdev
->dev
,
3089 "Configure rss indir table fail,status = %d\n",
3097 static int hclge_set_rss_tc_mode(struct hclge_dev
*hdev
, u16
*tc_valid
,
3098 u16
*tc_size
, u16
*tc_offset
)
3100 struct hclge_rss_tc_mode_cmd
*req
;
3101 struct hclge_desc desc
;
3105 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_RSS_TC_MODE
, false);
3106 req
= (struct hclge_rss_tc_mode_cmd
*)desc
.data
;
3108 for (i
= 0; i
< HCLGE_MAX_TC_NUM
; i
++) {
3111 hnae3_set_bit(mode
, HCLGE_RSS_TC_VALID_B
, (tc_valid
[i
] & 0x1));
3112 hnae3_set_field(mode
, HCLGE_RSS_TC_SIZE_M
,
3113 HCLGE_RSS_TC_SIZE_S
, tc_size
[i
]);
3114 hnae3_set_field(mode
, HCLGE_RSS_TC_OFFSET_M
,
3115 HCLGE_RSS_TC_OFFSET_S
, tc_offset
[i
]);
3117 req
->rss_tc_mode
[i
] = cpu_to_le16(mode
);
3120 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
3122 dev_err(&hdev
->pdev
->dev
,
3123 "Configure rss tc mode fail, status = %d\n", ret
);
3130 static int hclge_set_rss_input_tuple(struct hclge_dev
*hdev
)
3132 struct hclge_rss_input_tuple_cmd
*req
;
3133 struct hclge_desc desc
;
3136 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_RSS_INPUT_TUPLE
, false);
3138 req
= (struct hclge_rss_input_tuple_cmd
*)desc
.data
;
3140 /* Get the tuple cfg from pf */
3141 req
->ipv4_tcp_en
= hdev
->vport
[0].rss_tuple_sets
.ipv4_tcp_en
;
3142 req
->ipv4_udp_en
= hdev
->vport
[0].rss_tuple_sets
.ipv4_udp_en
;
3143 req
->ipv4_sctp_en
= hdev
->vport
[0].rss_tuple_sets
.ipv4_sctp_en
;
3144 req
->ipv4_fragment_en
= hdev
->vport
[0].rss_tuple_sets
.ipv4_fragment_en
;
3145 req
->ipv6_tcp_en
= hdev
->vport
[0].rss_tuple_sets
.ipv6_tcp_en
;
3146 req
->ipv6_udp_en
= hdev
->vport
[0].rss_tuple_sets
.ipv6_udp_en
;
3147 req
->ipv6_sctp_en
= hdev
->vport
[0].rss_tuple_sets
.ipv6_sctp_en
;
3148 req
->ipv6_fragment_en
= hdev
->vport
[0].rss_tuple_sets
.ipv6_fragment_en
;
3149 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
3151 dev_err(&hdev
->pdev
->dev
,
3152 "Configure rss input fail, status = %d\n", ret
);
3159 static int hclge_get_rss(struct hnae3_handle
*handle
, u32
*indir
,
3162 struct hclge_vport
*vport
= hclge_get_vport(handle
);
3165 /* Get hash algorithm */
3167 *hfunc
= vport
->rss_algo
;
3169 /* Get the RSS Key required by the user */
3171 memcpy(key
, vport
->rss_hash_key
, HCLGE_RSS_KEY_SIZE
);
3173 /* Get indirect table */
3175 for (i
= 0; i
< HCLGE_RSS_IND_TBL_SIZE
; i
++)
3176 indir
[i
] = vport
->rss_indirection_tbl
[i
];
3181 static int hclge_set_rss(struct hnae3_handle
*handle
, const u32
*indir
,
3182 const u8
*key
, const u8 hfunc
)
3184 struct hclge_vport
*vport
= hclge_get_vport(handle
);
3185 struct hclge_dev
*hdev
= vport
->back
;
3189 /* Set the RSS Hash Key if specififed by the user */
3192 if (hfunc
== ETH_RSS_HASH_TOP
||
3193 hfunc
== ETH_RSS_HASH_NO_CHANGE
)
3194 hash_algo
= HCLGE_RSS_HASH_ALGO_TOEPLITZ
;
3197 ret
= hclge_set_rss_algo_key(hdev
, hash_algo
, key
);
3201 /* Update the shadow RSS key with user specified qids */
3202 memcpy(vport
->rss_hash_key
, key
, HCLGE_RSS_KEY_SIZE
);
3203 vport
->rss_algo
= hash_algo
;
3206 /* Update the shadow RSS table with user specified qids */
3207 for (i
= 0; i
< HCLGE_RSS_IND_TBL_SIZE
; i
++)
3208 vport
->rss_indirection_tbl
[i
] = indir
[i
];
3210 /* Update the hardware */
3211 return hclge_set_rss_indir_table(hdev
, vport
->rss_indirection_tbl
);
3214 static u8
hclge_get_rss_hash_bits(struct ethtool_rxnfc
*nfc
)
3216 u8 hash_sets
= nfc
->data
& RXH_L4_B_0_1
? HCLGE_S_PORT_BIT
: 0;
3218 if (nfc
->data
& RXH_L4_B_2_3
)
3219 hash_sets
|= HCLGE_D_PORT_BIT
;
3221 hash_sets
&= ~HCLGE_D_PORT_BIT
;
3223 if (nfc
->data
& RXH_IP_SRC
)
3224 hash_sets
|= HCLGE_S_IP_BIT
;
3226 hash_sets
&= ~HCLGE_S_IP_BIT
;
3228 if (nfc
->data
& RXH_IP_DST
)
3229 hash_sets
|= HCLGE_D_IP_BIT
;
3231 hash_sets
&= ~HCLGE_D_IP_BIT
;
3233 if (nfc
->flow_type
== SCTP_V4_FLOW
|| nfc
->flow_type
== SCTP_V6_FLOW
)
3234 hash_sets
|= HCLGE_V_TAG_BIT
;
3239 static int hclge_set_rss_tuple(struct hnae3_handle
*handle
,
3240 struct ethtool_rxnfc
*nfc
)
3242 struct hclge_vport
*vport
= hclge_get_vport(handle
);
3243 struct hclge_dev
*hdev
= vport
->back
;
3244 struct hclge_rss_input_tuple_cmd
*req
;
3245 struct hclge_desc desc
;
3249 if (nfc
->data
& ~(RXH_IP_SRC
| RXH_IP_DST
|
3250 RXH_L4_B_0_1
| RXH_L4_B_2_3
))
3253 req
= (struct hclge_rss_input_tuple_cmd
*)desc
.data
;
3254 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_RSS_INPUT_TUPLE
, false);
3256 req
->ipv4_tcp_en
= vport
->rss_tuple_sets
.ipv4_tcp_en
;
3257 req
->ipv4_udp_en
= vport
->rss_tuple_sets
.ipv4_udp_en
;
3258 req
->ipv4_sctp_en
= vport
->rss_tuple_sets
.ipv4_sctp_en
;
3259 req
->ipv4_fragment_en
= vport
->rss_tuple_sets
.ipv4_fragment_en
;
3260 req
->ipv6_tcp_en
= vport
->rss_tuple_sets
.ipv6_tcp_en
;
3261 req
->ipv6_udp_en
= vport
->rss_tuple_sets
.ipv6_udp_en
;
3262 req
->ipv6_sctp_en
= vport
->rss_tuple_sets
.ipv6_sctp_en
;
3263 req
->ipv6_fragment_en
= vport
->rss_tuple_sets
.ipv6_fragment_en
;
3265 tuple_sets
= hclge_get_rss_hash_bits(nfc
);
3266 switch (nfc
->flow_type
) {
3268 req
->ipv4_tcp_en
= tuple_sets
;
3271 req
->ipv6_tcp_en
= tuple_sets
;
3274 req
->ipv4_udp_en
= tuple_sets
;
3277 req
->ipv6_udp_en
= tuple_sets
;
3280 req
->ipv4_sctp_en
= tuple_sets
;
3283 if ((nfc
->data
& RXH_L4_B_0_1
) ||
3284 (nfc
->data
& RXH_L4_B_2_3
))
3287 req
->ipv6_sctp_en
= tuple_sets
;
3290 req
->ipv4_fragment_en
= HCLGE_RSS_INPUT_TUPLE_OTHER
;
3293 req
->ipv6_fragment_en
= HCLGE_RSS_INPUT_TUPLE_OTHER
;
3299 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
3301 dev_err(&hdev
->pdev
->dev
,
3302 "Set rss tuple fail, status = %d\n", ret
);
3306 vport
->rss_tuple_sets
.ipv4_tcp_en
= req
->ipv4_tcp_en
;
3307 vport
->rss_tuple_sets
.ipv4_udp_en
= req
->ipv4_udp_en
;
3308 vport
->rss_tuple_sets
.ipv4_sctp_en
= req
->ipv4_sctp_en
;
3309 vport
->rss_tuple_sets
.ipv4_fragment_en
= req
->ipv4_fragment_en
;
3310 vport
->rss_tuple_sets
.ipv6_tcp_en
= req
->ipv6_tcp_en
;
3311 vport
->rss_tuple_sets
.ipv6_udp_en
= req
->ipv6_udp_en
;
3312 vport
->rss_tuple_sets
.ipv6_sctp_en
= req
->ipv6_sctp_en
;
3313 vport
->rss_tuple_sets
.ipv6_fragment_en
= req
->ipv6_fragment_en
;
3317 static int hclge_get_rss_tuple(struct hnae3_handle
*handle
,
3318 struct ethtool_rxnfc
*nfc
)
3320 struct hclge_vport
*vport
= hclge_get_vport(handle
);
3325 switch (nfc
->flow_type
) {
3327 tuple_sets
= vport
->rss_tuple_sets
.ipv4_tcp_en
;
3330 tuple_sets
= vport
->rss_tuple_sets
.ipv4_udp_en
;
3333 tuple_sets
= vport
->rss_tuple_sets
.ipv6_tcp_en
;
3336 tuple_sets
= vport
->rss_tuple_sets
.ipv6_udp_en
;
3339 tuple_sets
= vport
->rss_tuple_sets
.ipv4_sctp_en
;
3342 tuple_sets
= vport
->rss_tuple_sets
.ipv6_sctp_en
;
3346 tuple_sets
= HCLGE_S_IP_BIT
| HCLGE_D_IP_BIT
;
3355 if (tuple_sets
& HCLGE_D_PORT_BIT
)
3356 nfc
->data
|= RXH_L4_B_2_3
;
3357 if (tuple_sets
& HCLGE_S_PORT_BIT
)
3358 nfc
->data
|= RXH_L4_B_0_1
;
3359 if (tuple_sets
& HCLGE_D_IP_BIT
)
3360 nfc
->data
|= RXH_IP_DST
;
3361 if (tuple_sets
& HCLGE_S_IP_BIT
)
3362 nfc
->data
|= RXH_IP_SRC
;
3367 static int hclge_get_tc_size(struct hnae3_handle
*handle
)
3369 struct hclge_vport
*vport
= hclge_get_vport(handle
);
3370 struct hclge_dev
*hdev
= vport
->back
;
3372 return hdev
->rss_size_max
;
3375 int hclge_rss_init_hw(struct hclge_dev
*hdev
)
3377 struct hclge_vport
*vport
= hdev
->vport
;
3378 u8
*rss_indir
= vport
[0].rss_indirection_tbl
;
3379 u16 rss_size
= vport
[0].alloc_rss_size
;
3380 u8
*key
= vport
[0].rss_hash_key
;
3381 u8 hfunc
= vport
[0].rss_algo
;
3382 u16 tc_offset
[HCLGE_MAX_TC_NUM
];
3383 u16 tc_valid
[HCLGE_MAX_TC_NUM
];
3384 u16 tc_size
[HCLGE_MAX_TC_NUM
];
3388 ret
= hclge_set_rss_indir_table(hdev
, rss_indir
);
3392 ret
= hclge_set_rss_algo_key(hdev
, hfunc
, key
);
3396 ret
= hclge_set_rss_input_tuple(hdev
);
3400 /* Each TC have the same queue size, and tc_size set to hardware is
3401 * the log2 of roundup power of two of rss_size, the acutal queue
3402 * size is limited by indirection table.
3404 if (rss_size
> HCLGE_RSS_TC_SIZE_7
|| rss_size
== 0) {
3405 dev_err(&hdev
->pdev
->dev
,
3406 "Configure rss tc size failed, invalid TC_SIZE = %d\n",
3411 roundup_size
= roundup_pow_of_two(rss_size
);
3412 roundup_size
= ilog2(roundup_size
);
3414 for (i
= 0; i
< HCLGE_MAX_TC_NUM
; i
++) {
3417 if (!(hdev
->hw_tc_map
& BIT(i
)))
3421 tc_size
[i
] = roundup_size
;
3422 tc_offset
[i
] = rss_size
* i
;
3425 return hclge_set_rss_tc_mode(hdev
, tc_valid
, tc_size
, tc_offset
);
3428 void hclge_rss_indir_init_cfg(struct hclge_dev
*hdev
)
3430 struct hclge_vport
*vport
= hdev
->vport
;
3433 for (j
= 0; j
< hdev
->num_vmdq_vport
+ 1; j
++) {
3434 for (i
= 0; i
< HCLGE_RSS_IND_TBL_SIZE
; i
++)
3435 vport
[j
].rss_indirection_tbl
[i
] =
3436 i
% vport
[j
].alloc_rss_size
;
3440 static void hclge_rss_init_cfg(struct hclge_dev
*hdev
)
3442 struct hclge_vport
*vport
= hdev
->vport
;
3445 for (i
= 0; i
< hdev
->num_vmdq_vport
+ 1; i
++) {
3446 vport
[i
].rss_tuple_sets
.ipv4_tcp_en
=
3447 HCLGE_RSS_INPUT_TUPLE_OTHER
;
3448 vport
[i
].rss_tuple_sets
.ipv4_udp_en
=
3449 HCLGE_RSS_INPUT_TUPLE_OTHER
;
3450 vport
[i
].rss_tuple_sets
.ipv4_sctp_en
=
3451 HCLGE_RSS_INPUT_TUPLE_SCTP
;
3452 vport
[i
].rss_tuple_sets
.ipv4_fragment_en
=
3453 HCLGE_RSS_INPUT_TUPLE_OTHER
;
3454 vport
[i
].rss_tuple_sets
.ipv6_tcp_en
=
3455 HCLGE_RSS_INPUT_TUPLE_OTHER
;
3456 vport
[i
].rss_tuple_sets
.ipv6_udp_en
=
3457 HCLGE_RSS_INPUT_TUPLE_OTHER
;
3458 vport
[i
].rss_tuple_sets
.ipv6_sctp_en
=
3459 HCLGE_RSS_INPUT_TUPLE_SCTP
;
3460 vport
[i
].rss_tuple_sets
.ipv6_fragment_en
=
3461 HCLGE_RSS_INPUT_TUPLE_OTHER
;
3463 vport
[i
].rss_algo
= HCLGE_RSS_HASH_ALGO_TOEPLITZ
;
3465 netdev_rss_key_fill(vport
[i
].rss_hash_key
, HCLGE_RSS_KEY_SIZE
);
3468 hclge_rss_indir_init_cfg(hdev
);
3471 int hclge_bind_ring_with_vector(struct hclge_vport
*vport
,
3472 int vector_id
, bool en
,
3473 struct hnae3_ring_chain_node
*ring_chain
)
3475 struct hclge_dev
*hdev
= vport
->back
;
3476 struct hnae3_ring_chain_node
*node
;
3477 struct hclge_desc desc
;
3478 struct hclge_ctrl_vector_chain_cmd
*req
3479 = (struct hclge_ctrl_vector_chain_cmd
*)desc
.data
;
3480 enum hclge_cmd_status status
;
3481 enum hclge_opcode_type op
;
3482 u16 tqp_type_and_id
;
3485 op
= en
? HCLGE_OPC_ADD_RING_TO_VECTOR
: HCLGE_OPC_DEL_RING_TO_VECTOR
;
3486 hclge_cmd_setup_basic_desc(&desc
, op
, false);
3487 req
->int_vector_id
= vector_id
;
3490 for (node
= ring_chain
; node
; node
= node
->next
) {
3491 tqp_type_and_id
= le16_to_cpu(req
->tqp_type_and_id
[i
]);
3492 hnae3_set_field(tqp_type_and_id
, HCLGE_INT_TYPE_M
,
3494 hnae3_get_bit(node
->flag
, HNAE3_RING_TYPE_B
));
3495 hnae3_set_field(tqp_type_and_id
, HCLGE_TQP_ID_M
,
3496 HCLGE_TQP_ID_S
, node
->tqp_index
);
3497 hnae3_set_field(tqp_type_and_id
, HCLGE_INT_GL_IDX_M
,
3499 hnae3_get_field(node
->int_gl_idx
,
3500 HNAE3_RING_GL_IDX_M
,
3501 HNAE3_RING_GL_IDX_S
));
3502 req
->tqp_type_and_id
[i
] = cpu_to_le16(tqp_type_and_id
);
3503 if (++i
>= HCLGE_VECTOR_ELEMENTS_PER_CMD
) {
3504 req
->int_cause_num
= HCLGE_VECTOR_ELEMENTS_PER_CMD
;
3505 req
->vfid
= vport
->vport_id
;
3507 status
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
3509 dev_err(&hdev
->pdev
->dev
,
3510 "Map TQP fail, status is %d.\n",
3516 hclge_cmd_setup_basic_desc(&desc
,
3519 req
->int_vector_id
= vector_id
;
3524 req
->int_cause_num
= i
;
3525 req
->vfid
= vport
->vport_id
;
3526 status
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
3528 dev_err(&hdev
->pdev
->dev
,
3529 "Map TQP fail, status is %d.\n", status
);
3537 static int hclge_map_ring_to_vector(struct hnae3_handle
*handle
,
3539 struct hnae3_ring_chain_node
*ring_chain
)
3541 struct hclge_vport
*vport
= hclge_get_vport(handle
);
3542 struct hclge_dev
*hdev
= vport
->back
;
3545 vector_id
= hclge_get_vector_index(hdev
, vector
);
3546 if (vector_id
< 0) {
3547 dev_err(&hdev
->pdev
->dev
,
3548 "Get vector index fail. vector_id =%d\n", vector_id
);
3552 return hclge_bind_ring_with_vector(vport
, vector_id
, true, ring_chain
);
3555 static int hclge_unmap_ring_frm_vector(struct hnae3_handle
*handle
,
3557 struct hnae3_ring_chain_node
*ring_chain
)
3559 struct hclge_vport
*vport
= hclge_get_vport(handle
);
3560 struct hclge_dev
*hdev
= vport
->back
;
3563 if (test_bit(HCLGE_STATE_RST_HANDLING
, &hdev
->state
))
3566 vector_id
= hclge_get_vector_index(hdev
, vector
);
3567 if (vector_id
< 0) {
3568 dev_err(&handle
->pdev
->dev
,
3569 "Get vector index fail. ret =%d\n", vector_id
);
3573 ret
= hclge_bind_ring_with_vector(vport
, vector_id
, false, ring_chain
);
3575 dev_err(&handle
->pdev
->dev
,
3576 "Unmap ring from vector fail. vectorid=%d, ret =%d\n",
3583 int hclge_cmd_set_promisc_mode(struct hclge_dev
*hdev
,
3584 struct hclge_promisc_param
*param
)
3586 struct hclge_promisc_cfg_cmd
*req
;
3587 struct hclge_desc desc
;
3590 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_CFG_PROMISC_MODE
, false);
3592 req
= (struct hclge_promisc_cfg_cmd
*)desc
.data
;
3593 req
->vf_id
= param
->vf_id
;
3595 /* HCLGE_PROMISC_TX_EN_B and HCLGE_PROMISC_RX_EN_B are not supported on
3596 * pdev revision(0x20), new revision support them. The
3597 * value of this two fields will not return error when driver
3598 * send command to fireware in revision(0x20).
3600 req
->flag
= (param
->enable
<< HCLGE_PROMISC_EN_B
) |
3601 HCLGE_PROMISC_TX_EN_B
| HCLGE_PROMISC_RX_EN_B
;
3603 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
3605 dev_err(&hdev
->pdev
->dev
,
3606 "Set promisc mode fail, status is %d.\n", ret
);
3612 void hclge_promisc_param_init(struct hclge_promisc_param
*param
, bool en_uc
,
3613 bool en_mc
, bool en_bc
, int vport_id
)
3618 memset(param
, 0, sizeof(struct hclge_promisc_param
));
3620 param
->enable
= HCLGE_PROMISC_EN_UC
;
3622 param
->enable
|= HCLGE_PROMISC_EN_MC
;
3624 param
->enable
|= HCLGE_PROMISC_EN_BC
;
3625 param
->vf_id
= vport_id
;
3628 static void hclge_set_promisc_mode(struct hnae3_handle
*handle
, bool en_uc_pmc
,
3631 struct hclge_vport
*vport
= hclge_get_vport(handle
);
3632 struct hclge_dev
*hdev
= vport
->back
;
3633 struct hclge_promisc_param param
;
3635 hclge_promisc_param_init(¶m
, en_uc_pmc
, en_mc_pmc
, true,
3637 hclge_cmd_set_promisc_mode(hdev
, ¶m
);
3640 static void hclge_cfg_mac_mode(struct hclge_dev
*hdev
, bool enable
)
3642 struct hclge_desc desc
;
3643 struct hclge_config_mac_mode_cmd
*req
=
3644 (struct hclge_config_mac_mode_cmd
*)desc
.data
;
3648 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_CONFIG_MAC_MODE
, false);
3649 hnae3_set_bit(loop_en
, HCLGE_MAC_TX_EN_B
, enable
);
3650 hnae3_set_bit(loop_en
, HCLGE_MAC_RX_EN_B
, enable
);
3651 hnae3_set_bit(loop_en
, HCLGE_MAC_PAD_TX_B
, enable
);
3652 hnae3_set_bit(loop_en
, HCLGE_MAC_PAD_RX_B
, enable
);
3653 hnae3_set_bit(loop_en
, HCLGE_MAC_1588_TX_B
, 0);
3654 hnae3_set_bit(loop_en
, HCLGE_MAC_1588_RX_B
, 0);
3655 hnae3_set_bit(loop_en
, HCLGE_MAC_APP_LP_B
, 0);
3656 hnae3_set_bit(loop_en
, HCLGE_MAC_LINE_LP_B
, 0);
3657 hnae3_set_bit(loop_en
, HCLGE_MAC_FCS_TX_B
, enable
);
3658 hnae3_set_bit(loop_en
, HCLGE_MAC_RX_FCS_B
, enable
);
3659 hnae3_set_bit(loop_en
, HCLGE_MAC_RX_FCS_STRIP_B
, enable
);
3660 hnae3_set_bit(loop_en
, HCLGE_MAC_TX_OVERSIZE_TRUNCATE_B
, enable
);
3661 hnae3_set_bit(loop_en
, HCLGE_MAC_RX_OVERSIZE_TRUNCATE_B
, enable
);
3662 hnae3_set_bit(loop_en
, HCLGE_MAC_TX_UNDER_MIN_ERR_B
, enable
);
3663 req
->txrx_pad_fcs_loop_en
= cpu_to_le32(loop_en
);
3665 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
3667 dev_err(&hdev
->pdev
->dev
,
3668 "mac enable fail, ret =%d.\n", ret
);
3671 static int hclge_set_mac_loopback(struct hclge_dev
*hdev
, bool en
)
3673 struct hclge_config_mac_mode_cmd
*req
;
3674 struct hclge_desc desc
;
3678 req
= (struct hclge_config_mac_mode_cmd
*)&desc
.data
[0];
3679 /* 1 Read out the MAC mode config at first */
3680 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_CONFIG_MAC_MODE
, true);
3681 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
3683 dev_err(&hdev
->pdev
->dev
,
3684 "mac loopback get fail, ret =%d.\n", ret
);
3688 /* 2 Then setup the loopback flag */
3689 loop_en
= le32_to_cpu(req
->txrx_pad_fcs_loop_en
);
3690 hnae3_set_bit(loop_en
, HCLGE_MAC_APP_LP_B
, en
? 1 : 0);
3692 req
->txrx_pad_fcs_loop_en
= cpu_to_le32(loop_en
);
3694 /* 3 Config mac work mode with loopback flag
3695 * and its original configure parameters
3697 hclge_cmd_reuse_desc(&desc
, false);
3698 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
3700 dev_err(&hdev
->pdev
->dev
,
3701 "mac loopback set fail, ret =%d.\n", ret
);
3705 static int hclge_set_serdes_loopback(struct hclge_dev
*hdev
, bool en
)
3707 #define HCLGE_SERDES_RETRY_MS 10
3708 #define HCLGE_SERDES_RETRY_NUM 100
3709 struct hclge_serdes_lb_cmd
*req
;
3710 struct hclge_desc desc
;
3713 req
= (struct hclge_serdes_lb_cmd
*)&desc
.data
[0];
3714 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_SERDES_LOOPBACK
, false);
3717 req
->enable
= HCLGE_CMD_SERDES_SERIAL_INNER_LOOP_B
;
3718 req
->mask
= HCLGE_CMD_SERDES_SERIAL_INNER_LOOP_B
;
3720 req
->mask
= HCLGE_CMD_SERDES_SERIAL_INNER_LOOP_B
;
3723 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
3725 dev_err(&hdev
->pdev
->dev
,
3726 "serdes loopback set fail, ret = %d\n", ret
);
3731 msleep(HCLGE_SERDES_RETRY_MS
);
3732 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_SERDES_LOOPBACK
,
3734 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
3736 dev_err(&hdev
->pdev
->dev
,
3737 "serdes loopback get, ret = %d\n", ret
);
3740 } while (++i
< HCLGE_SERDES_RETRY_NUM
&&
3741 !(req
->result
& HCLGE_CMD_SERDES_DONE_B
));
3743 if (!(req
->result
& HCLGE_CMD_SERDES_DONE_B
)) {
3744 dev_err(&hdev
->pdev
->dev
, "serdes loopback set timeout\n");
3746 } else if (!(req
->result
& HCLGE_CMD_SERDES_SUCCESS_B
)) {
3747 dev_err(&hdev
->pdev
->dev
, "serdes loopback set failed in fw\n");
3754 static int hclge_set_loopback(struct hnae3_handle
*handle
,
3755 enum hnae3_loop loop_mode
, bool en
)
3757 struct hclge_vport
*vport
= hclge_get_vport(handle
);
3758 struct hclge_dev
*hdev
= vport
->back
;
3761 switch (loop_mode
) {
3762 case HNAE3_MAC_INTER_LOOP_MAC
:
3763 ret
= hclge_set_mac_loopback(hdev
, en
);
3765 case HNAE3_MAC_INTER_LOOP_SERDES
:
3766 ret
= hclge_set_serdes_loopback(hdev
, en
);
3770 dev_err(&hdev
->pdev
->dev
,
3771 "loop_mode %d is not supported\n", loop_mode
);
3778 static int hclge_tqp_enable(struct hclge_dev
*hdev
, int tqp_id
,
3779 int stream_id
, bool enable
)
3781 struct hclge_desc desc
;
3782 struct hclge_cfg_com_tqp_queue_cmd
*req
=
3783 (struct hclge_cfg_com_tqp_queue_cmd
*)desc
.data
;
3786 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_CFG_COM_TQP_QUEUE
, false);
3787 req
->tqp_id
= cpu_to_le16(tqp_id
& HCLGE_RING_ID_MASK
);
3788 req
->stream_id
= cpu_to_le16(stream_id
);
3789 req
->enable
|= enable
<< HCLGE_TQP_ENABLE_B
;
3791 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
3793 dev_err(&hdev
->pdev
->dev
,
3794 "Tqp enable fail, status =%d.\n", ret
);
3798 static void hclge_reset_tqp_stats(struct hnae3_handle
*handle
)
3800 struct hclge_vport
*vport
= hclge_get_vport(handle
);
3801 struct hnae3_queue
*queue
;
3802 struct hclge_tqp
*tqp
;
3805 for (i
= 0; i
< vport
->alloc_tqps
; i
++) {
3806 queue
= handle
->kinfo
.tqp
[i
];
3807 tqp
= container_of(queue
, struct hclge_tqp
, q
);
3808 memset(&tqp
->tqp_stats
, 0, sizeof(tqp
->tqp_stats
));
3812 static int hclge_ae_start(struct hnae3_handle
*handle
)
3814 struct hclge_vport
*vport
= hclge_get_vport(handle
);
3815 struct hclge_dev
*hdev
= vport
->back
;
3818 for (i
= 0; i
< vport
->alloc_tqps
; i
++)
3819 hclge_tqp_enable(hdev
, i
, 0, true);
3822 hclge_cfg_mac_mode(hdev
, true);
3823 clear_bit(HCLGE_STATE_DOWN
, &hdev
->state
);
3824 mod_timer(&hdev
->service_timer
, jiffies
+ HZ
);
3825 hdev
->hw
.mac
.link
= 0;
3827 /* reset tqp stats */
3828 hclge_reset_tqp_stats(handle
);
3830 ret
= hclge_mac_start_phy(hdev
);
3837 static void hclge_ae_stop(struct hnae3_handle
*handle
)
3839 struct hclge_vport
*vport
= hclge_get_vport(handle
);
3840 struct hclge_dev
*hdev
= vport
->back
;
3843 del_timer_sync(&hdev
->service_timer
);
3844 cancel_work_sync(&hdev
->service_task
);
3845 clear_bit(HCLGE_STATE_SERVICE_SCHED
, &hdev
->state
);
3847 if (test_bit(HCLGE_STATE_RST_HANDLING
, &hdev
->state
)) {
3848 hclge_mac_stop_phy(hdev
);
3852 for (i
= 0; i
< vport
->alloc_tqps
; i
++)
3853 hclge_tqp_enable(hdev
, i
, 0, false);
3856 hclge_cfg_mac_mode(hdev
, false);
3858 hclge_mac_stop_phy(hdev
);
3860 /* reset tqp stats */
3861 hclge_reset_tqp_stats(handle
);
3862 del_timer_sync(&hdev
->service_timer
);
3863 cancel_work_sync(&hdev
->service_task
);
3864 hclge_update_link_status(hdev
);
3867 static int hclge_get_mac_vlan_cmd_status(struct hclge_vport
*vport
,
3868 u16 cmdq_resp
, u8 resp_code
,
3869 enum hclge_mac_vlan_tbl_opcode op
)
3871 struct hclge_dev
*hdev
= vport
->back
;
3872 int return_status
= -EIO
;
3875 dev_err(&hdev
->pdev
->dev
,
3876 "cmdq execute failed for get_mac_vlan_cmd_status,status=%d.\n",
3881 if (op
== HCLGE_MAC_VLAN_ADD
) {
3882 if ((!resp_code
) || (resp_code
== 1)) {
3884 } else if (resp_code
== 2) {
3885 return_status
= -ENOSPC
;
3886 dev_err(&hdev
->pdev
->dev
,
3887 "add mac addr failed for uc_overflow.\n");
3888 } else if (resp_code
== 3) {
3889 return_status
= -ENOSPC
;
3890 dev_err(&hdev
->pdev
->dev
,
3891 "add mac addr failed for mc_overflow.\n");
3893 dev_err(&hdev
->pdev
->dev
,
3894 "add mac addr failed for undefined, code=%d.\n",
3897 } else if (op
== HCLGE_MAC_VLAN_REMOVE
) {
3900 } else if (resp_code
== 1) {
3901 return_status
= -ENOENT
;
3902 dev_dbg(&hdev
->pdev
->dev
,
3903 "remove mac addr failed for miss.\n");
3905 dev_err(&hdev
->pdev
->dev
,
3906 "remove mac addr failed for undefined, code=%d.\n",
3909 } else if (op
== HCLGE_MAC_VLAN_LKUP
) {
3912 } else if (resp_code
== 1) {
3913 return_status
= -ENOENT
;
3914 dev_dbg(&hdev
->pdev
->dev
,
3915 "lookup mac addr failed for miss.\n");
3917 dev_err(&hdev
->pdev
->dev
,
3918 "lookup mac addr failed for undefined, code=%d.\n",
3922 return_status
= -EINVAL
;
3923 dev_err(&hdev
->pdev
->dev
,
3924 "unknown opcode for get_mac_vlan_cmd_status,opcode=%d.\n",
3928 return return_status
;
3931 static int hclge_update_desc_vfid(struct hclge_desc
*desc
, int vfid
, bool clr
)
3936 if (vfid
> 255 || vfid
< 0)
3939 if (vfid
>= 0 && vfid
<= 191) {
3940 word_num
= vfid
/ 32;
3941 bit_num
= vfid
% 32;
3943 desc
[1].data
[word_num
] &= cpu_to_le32(~(1 << bit_num
));
3945 desc
[1].data
[word_num
] |= cpu_to_le32(1 << bit_num
);
3947 word_num
= (vfid
- 192) / 32;
3948 bit_num
= vfid
% 32;
3950 desc
[2].data
[word_num
] &= cpu_to_le32(~(1 << bit_num
));
3952 desc
[2].data
[word_num
] |= cpu_to_le32(1 << bit_num
);
3958 static bool hclge_is_all_function_id_zero(struct hclge_desc
*desc
)
3960 #define HCLGE_DESC_NUMBER 3
3961 #define HCLGE_FUNC_NUMBER_PER_DESC 6
3964 for (i
= 0; i
< HCLGE_DESC_NUMBER
; i
++)
3965 for (j
= 0; j
< HCLGE_FUNC_NUMBER_PER_DESC
; j
++)
3966 if (desc
[i
].data
[j
])
3972 static void hclge_prepare_mac_addr(struct hclge_mac_vlan_tbl_entry_cmd
*new_req
,
3975 const unsigned char *mac_addr
= addr
;
3976 u32 high_val
= mac_addr
[2] << 16 | (mac_addr
[3] << 24) |
3977 (mac_addr
[0]) | (mac_addr
[1] << 8);
3978 u32 low_val
= mac_addr
[4] | (mac_addr
[5] << 8);
3980 new_req
->mac_addr_hi32
= cpu_to_le32(high_val
);
3981 new_req
->mac_addr_lo16
= cpu_to_le16(low_val
& 0xffff);
3984 static u16
hclge_get_mac_addr_to_mta_index(struct hclge_vport
*vport
,
3987 u16 high_val
= addr
[1] | (addr
[0] << 8);
3988 struct hclge_dev
*hdev
= vport
->back
;
3989 u32 rsh
= 4 - hdev
->mta_mac_sel_type
;
3990 u16 ret_val
= (high_val
>> rsh
) & 0xfff;
3995 static int hclge_set_mta_filter_mode(struct hclge_dev
*hdev
,
3996 enum hclge_mta_dmac_sel_type mta_mac_sel
,
3999 struct hclge_mta_filter_mode_cmd
*req
;
4000 struct hclge_desc desc
;
4003 req
= (struct hclge_mta_filter_mode_cmd
*)desc
.data
;
4004 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_MTA_MAC_MODE_CFG
, false);
4006 hnae3_set_bit(req
->dmac_sel_en
, HCLGE_CFG_MTA_MAC_EN_B
,
4008 hnae3_set_field(req
->dmac_sel_en
, HCLGE_CFG_MTA_MAC_SEL_M
,
4009 HCLGE_CFG_MTA_MAC_SEL_S
, mta_mac_sel
);
4011 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
4013 dev_err(&hdev
->pdev
->dev
,
4014 "Config mat filter mode failed for cmd_send, ret =%d.\n",
4022 int hclge_cfg_func_mta_filter(struct hclge_dev
*hdev
,
4026 struct hclge_cfg_func_mta_filter_cmd
*req
;
4027 struct hclge_desc desc
;
4030 req
= (struct hclge_cfg_func_mta_filter_cmd
*)desc
.data
;
4031 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_MTA_MAC_FUNC_CFG
, false);
4033 hnae3_set_bit(req
->accept
, HCLGE_CFG_FUNC_MTA_ACCEPT_B
,
4035 req
->function_id
= func_id
;
4037 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
4039 dev_err(&hdev
->pdev
->dev
,
4040 "Config func_id enable failed for cmd_send, ret =%d.\n",
4048 static int hclge_set_mta_table_item(struct hclge_vport
*vport
,
4052 struct hclge_dev
*hdev
= vport
->back
;
4053 struct hclge_cfg_func_mta_item_cmd
*req
;
4054 struct hclge_desc desc
;
4058 req
= (struct hclge_cfg_func_mta_item_cmd
*)desc
.data
;
4059 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_MTA_TBL_ITEM_CFG
, false);
4060 hnae3_set_bit(req
->accept
, HCLGE_CFG_MTA_ITEM_ACCEPT_B
, enable
);
4062 hnae3_set_field(item_idx
, HCLGE_CFG_MTA_ITEM_IDX_M
,
4063 HCLGE_CFG_MTA_ITEM_IDX_S
, idx
);
4064 req
->item_idx
= cpu_to_le16(item_idx
);
4066 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
4068 dev_err(&hdev
->pdev
->dev
,
4069 "Config mta table item failed for cmd_send, ret =%d.\n",
4075 set_bit(idx
, vport
->mta_shadow
);
4077 clear_bit(idx
, vport
->mta_shadow
);
4082 static int hclge_update_mta_status(struct hnae3_handle
*handle
)
4084 unsigned long mta_status
[BITS_TO_LONGS(HCLGE_MTA_TBL_SIZE
)];
4085 struct hclge_vport
*vport
= hclge_get_vport(handle
);
4086 struct net_device
*netdev
= handle
->kinfo
.netdev
;
4087 struct netdev_hw_addr
*ha
;
4090 memset(mta_status
, 0, sizeof(mta_status
));
4092 /* update mta_status from mc addr list */
4093 netdev_for_each_mc_addr(ha
, netdev
) {
4094 tbl_idx
= hclge_get_mac_addr_to_mta_index(vport
, ha
->addr
);
4095 set_bit(tbl_idx
, mta_status
);
4098 return hclge_update_mta_status_common(vport
, mta_status
,
4099 0, HCLGE_MTA_TBL_SIZE
, true);
4102 int hclge_update_mta_status_common(struct hclge_vport
*vport
,
4103 unsigned long *status
,
4108 struct hclge_dev
*hdev
= vport
->back
;
4109 u16 update_max
= idx
+ count
;
4115 /* setup mta check range */
4116 if (update_filter
) {
4118 check_max
= HCLGE_MTA_TBL_SIZE
;
4121 check_max
= update_max
;
4125 /* check and update all mta item */
4126 for (; i
< check_max
; i
++) {
4127 /* ignore unused item */
4128 if (!test_bit(i
, vport
->mta_shadow
))
4131 /* if i in update range then update it */
4132 if (i
>= idx
&& i
< update_max
)
4133 if (!test_bit(i
- idx
, status
))
4134 hclge_set_mta_table_item(vport
, i
, false);
4136 if (!used
&& test_bit(i
, vport
->mta_shadow
))
4140 /* no longer use mta, disable it */
4141 if (vport
->accept_mta_mc
&& update_filter
&& !used
) {
4142 ret
= hclge_cfg_func_mta_filter(hdev
,
4146 dev_err(&hdev
->pdev
->dev
,
4147 "disable func mta filter fail ret=%d\n",
4150 vport
->accept_mta_mc
= false;
4156 static int hclge_remove_mac_vlan_tbl(struct hclge_vport
*vport
,
4157 struct hclge_mac_vlan_tbl_entry_cmd
*req
)
4159 struct hclge_dev
*hdev
= vport
->back
;
4160 struct hclge_desc desc
;
4165 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_MAC_VLAN_REMOVE
, false);
4167 memcpy(desc
.data
, req
, sizeof(struct hclge_mac_vlan_tbl_entry_cmd
));
4169 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
4171 dev_err(&hdev
->pdev
->dev
,
4172 "del mac addr failed for cmd_send, ret =%d.\n",
4176 resp_code
= (le32_to_cpu(desc
.data
[0]) >> 8) & 0xff;
4177 retval
= le16_to_cpu(desc
.retval
);
4179 return hclge_get_mac_vlan_cmd_status(vport
, retval
, resp_code
,
4180 HCLGE_MAC_VLAN_REMOVE
);
4183 static int hclge_lookup_mac_vlan_tbl(struct hclge_vport
*vport
,
4184 struct hclge_mac_vlan_tbl_entry_cmd
*req
,
4185 struct hclge_desc
*desc
,
4188 struct hclge_dev
*hdev
= vport
->back
;
4193 hclge_cmd_setup_basic_desc(&desc
[0], HCLGE_OPC_MAC_VLAN_ADD
, true);
4195 desc
[0].flag
|= cpu_to_le16(HCLGE_CMD_FLAG_NEXT
);
4196 memcpy(desc
[0].data
,
4198 sizeof(struct hclge_mac_vlan_tbl_entry_cmd
));
4199 hclge_cmd_setup_basic_desc(&desc
[1],
4200 HCLGE_OPC_MAC_VLAN_ADD
,
4202 desc
[1].flag
|= cpu_to_le16(HCLGE_CMD_FLAG_NEXT
);
4203 hclge_cmd_setup_basic_desc(&desc
[2],
4204 HCLGE_OPC_MAC_VLAN_ADD
,
4206 ret
= hclge_cmd_send(&hdev
->hw
, desc
, 3);
4208 memcpy(desc
[0].data
,
4210 sizeof(struct hclge_mac_vlan_tbl_entry_cmd
));
4211 ret
= hclge_cmd_send(&hdev
->hw
, desc
, 1);
4214 dev_err(&hdev
->pdev
->dev
,
4215 "lookup mac addr failed for cmd_send, ret =%d.\n",
4219 resp_code
= (le32_to_cpu(desc
[0].data
[0]) >> 8) & 0xff;
4220 retval
= le16_to_cpu(desc
[0].retval
);
4222 return hclge_get_mac_vlan_cmd_status(vport
, retval
, resp_code
,
4223 HCLGE_MAC_VLAN_LKUP
);
4226 static int hclge_add_mac_vlan_tbl(struct hclge_vport
*vport
,
4227 struct hclge_mac_vlan_tbl_entry_cmd
*req
,
4228 struct hclge_desc
*mc_desc
)
4230 struct hclge_dev
*hdev
= vport
->back
;
4237 struct hclge_desc desc
;
4239 hclge_cmd_setup_basic_desc(&desc
,
4240 HCLGE_OPC_MAC_VLAN_ADD
,
4242 memcpy(desc
.data
, req
,
4243 sizeof(struct hclge_mac_vlan_tbl_entry_cmd
));
4244 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
4245 resp_code
= (le32_to_cpu(desc
.data
[0]) >> 8) & 0xff;
4246 retval
= le16_to_cpu(desc
.retval
);
4248 cfg_status
= hclge_get_mac_vlan_cmd_status(vport
, retval
,
4250 HCLGE_MAC_VLAN_ADD
);
4252 hclge_cmd_reuse_desc(&mc_desc
[0], false);
4253 mc_desc
[0].flag
|= cpu_to_le16(HCLGE_CMD_FLAG_NEXT
);
4254 hclge_cmd_reuse_desc(&mc_desc
[1], false);
4255 mc_desc
[1].flag
|= cpu_to_le16(HCLGE_CMD_FLAG_NEXT
);
4256 hclge_cmd_reuse_desc(&mc_desc
[2], false);
4257 mc_desc
[2].flag
&= cpu_to_le16(~HCLGE_CMD_FLAG_NEXT
);
4258 memcpy(mc_desc
[0].data
, req
,
4259 sizeof(struct hclge_mac_vlan_tbl_entry_cmd
));
4260 ret
= hclge_cmd_send(&hdev
->hw
, mc_desc
, 3);
4261 resp_code
= (le32_to_cpu(mc_desc
[0].data
[0]) >> 8) & 0xff;
4262 retval
= le16_to_cpu(mc_desc
[0].retval
);
4264 cfg_status
= hclge_get_mac_vlan_cmd_status(vport
, retval
,
4266 HCLGE_MAC_VLAN_ADD
);
4270 dev_err(&hdev
->pdev
->dev
,
4271 "add mac addr failed for cmd_send, ret =%d.\n",
4279 static int hclge_add_uc_addr(struct hnae3_handle
*handle
,
4280 const unsigned char *addr
)
4282 struct hclge_vport
*vport
= hclge_get_vport(handle
);
4284 return hclge_add_uc_addr_common(vport
, addr
);
4287 int hclge_add_uc_addr_common(struct hclge_vport
*vport
,
4288 const unsigned char *addr
)
4290 struct hclge_dev
*hdev
= vport
->back
;
4291 struct hclge_mac_vlan_tbl_entry_cmd req
;
4292 struct hclge_desc desc
;
4293 u16 egress_port
= 0;
4296 /* mac addr check */
4297 if (is_zero_ether_addr(addr
) ||
4298 is_broadcast_ether_addr(addr
) ||
4299 is_multicast_ether_addr(addr
)) {
4300 dev_err(&hdev
->pdev
->dev
,
4301 "Set_uc mac err! invalid mac:%pM. is_zero:%d,is_br=%d,is_mul=%d\n",
4303 is_zero_ether_addr(addr
),
4304 is_broadcast_ether_addr(addr
),
4305 is_multicast_ether_addr(addr
));
4309 memset(&req
, 0, sizeof(req
));
4310 hnae3_set_bit(req
.flags
, HCLGE_MAC_VLAN_BIT0_EN_B
, 1);
4312 hnae3_set_field(egress_port
, HCLGE_MAC_EPORT_VFID_M
,
4313 HCLGE_MAC_EPORT_VFID_S
, vport
->vport_id
);
4315 req
.egress_port
= cpu_to_le16(egress_port
);
4317 hclge_prepare_mac_addr(&req
, addr
);
4319 /* Lookup the mac address in the mac_vlan table, and add
4320 * it if the entry is inexistent. Repeated unicast entry
4321 * is not allowed in the mac vlan table.
4323 ret
= hclge_lookup_mac_vlan_tbl(vport
, &req
, &desc
, false);
4325 return hclge_add_mac_vlan_tbl(vport
, &req
, NULL
);
4327 /* check if we just hit the duplicate */
4331 dev_err(&hdev
->pdev
->dev
,
4332 "PF failed to add unicast entry(%pM) in the MAC table\n",
4338 static int hclge_rm_uc_addr(struct hnae3_handle
*handle
,
4339 const unsigned char *addr
)
4341 struct hclge_vport
*vport
= hclge_get_vport(handle
);
4343 return hclge_rm_uc_addr_common(vport
, addr
);
4346 int hclge_rm_uc_addr_common(struct hclge_vport
*vport
,
4347 const unsigned char *addr
)
4349 struct hclge_dev
*hdev
= vport
->back
;
4350 struct hclge_mac_vlan_tbl_entry_cmd req
;
4353 /* mac addr check */
4354 if (is_zero_ether_addr(addr
) ||
4355 is_broadcast_ether_addr(addr
) ||
4356 is_multicast_ether_addr(addr
)) {
4357 dev_dbg(&hdev
->pdev
->dev
,
4358 "Remove mac err! invalid mac:%pM.\n",
4363 memset(&req
, 0, sizeof(req
));
4364 hnae3_set_bit(req
.flags
, HCLGE_MAC_VLAN_BIT0_EN_B
, 1);
4365 hnae3_set_bit(req
.entry_type
, HCLGE_MAC_VLAN_BIT0_EN_B
, 0);
4366 hclge_prepare_mac_addr(&req
, addr
);
4367 ret
= hclge_remove_mac_vlan_tbl(vport
, &req
);
4372 static int hclge_add_mc_addr(struct hnae3_handle
*handle
,
4373 const unsigned char *addr
)
4375 struct hclge_vport
*vport
= hclge_get_vport(handle
);
4377 return hclge_add_mc_addr_common(vport
, addr
);
4380 int hclge_add_mc_addr_common(struct hclge_vport
*vport
,
4381 const unsigned char *addr
)
4383 struct hclge_dev
*hdev
= vport
->back
;
4384 struct hclge_mac_vlan_tbl_entry_cmd req
;
4385 struct hclge_desc desc
[3];
4389 /* mac addr check */
4390 if (!is_multicast_ether_addr(addr
)) {
4391 dev_err(&hdev
->pdev
->dev
,
4392 "Add mc mac err! invalid mac:%pM.\n",
4396 memset(&req
, 0, sizeof(req
));
4397 hnae3_set_bit(req
.flags
, HCLGE_MAC_VLAN_BIT0_EN_B
, 1);
4398 hnae3_set_bit(req
.entry_type
, HCLGE_MAC_VLAN_BIT0_EN_B
, 0);
4399 hnae3_set_bit(req
.entry_type
, HCLGE_MAC_VLAN_BIT1_EN_B
, 1);
4400 hnae3_set_bit(req
.mc_mac_en
, HCLGE_MAC_VLAN_BIT0_EN_B
, 0);
4401 hclge_prepare_mac_addr(&req
, addr
);
4402 status
= hclge_lookup_mac_vlan_tbl(vport
, &req
, desc
, true);
4404 /* This mac addr exist, update VFID for it */
4405 hclge_update_desc_vfid(desc
, vport
->vport_id
, false);
4406 status
= hclge_add_mac_vlan_tbl(vport
, &req
, desc
);
4408 /* This mac addr do not exist, add new entry for it */
4409 memset(desc
[0].data
, 0, sizeof(desc
[0].data
));
4410 memset(desc
[1].data
, 0, sizeof(desc
[0].data
));
4411 memset(desc
[2].data
, 0, sizeof(desc
[0].data
));
4412 hclge_update_desc_vfid(desc
, vport
->vport_id
, false);
4413 status
= hclge_add_mac_vlan_tbl(vport
, &req
, desc
);
4416 /* If mc mac vlan table is full, use MTA table */
4417 if (status
== -ENOSPC
) {
4418 if (!vport
->accept_mta_mc
) {
4419 status
= hclge_cfg_func_mta_filter(hdev
,
4423 dev_err(&hdev
->pdev
->dev
,
4424 "set mta filter mode fail ret=%d\n",
4428 vport
->accept_mta_mc
= true;
4431 /* Set MTA table for this MAC address */
4432 tbl_idx
= hclge_get_mac_addr_to_mta_index(vport
, addr
);
4433 status
= hclge_set_mta_table_item(vport
, tbl_idx
, true);
4439 static int hclge_rm_mc_addr(struct hnae3_handle
*handle
,
4440 const unsigned char *addr
)
4442 struct hclge_vport
*vport
= hclge_get_vport(handle
);
4444 return hclge_rm_mc_addr_common(vport
, addr
);
4447 int hclge_rm_mc_addr_common(struct hclge_vport
*vport
,
4448 const unsigned char *addr
)
4450 struct hclge_dev
*hdev
= vport
->back
;
4451 struct hclge_mac_vlan_tbl_entry_cmd req
;
4452 enum hclge_cmd_status status
;
4453 struct hclge_desc desc
[3];
4455 /* mac addr check */
4456 if (!is_multicast_ether_addr(addr
)) {
4457 dev_dbg(&hdev
->pdev
->dev
,
4458 "Remove mc mac err! invalid mac:%pM.\n",
4463 memset(&req
, 0, sizeof(req
));
4464 hnae3_set_bit(req
.flags
, HCLGE_MAC_VLAN_BIT0_EN_B
, 1);
4465 hnae3_set_bit(req
.entry_type
, HCLGE_MAC_VLAN_BIT0_EN_B
, 0);
4466 hnae3_set_bit(req
.entry_type
, HCLGE_MAC_VLAN_BIT1_EN_B
, 1);
4467 hnae3_set_bit(req
.mc_mac_en
, HCLGE_MAC_VLAN_BIT0_EN_B
, 0);
4468 hclge_prepare_mac_addr(&req
, addr
);
4469 status
= hclge_lookup_mac_vlan_tbl(vport
, &req
, desc
, true);
4471 /* This mac addr exist, remove this handle's VFID for it */
4472 hclge_update_desc_vfid(desc
, vport
->vport_id
, true);
4474 if (hclge_is_all_function_id_zero(desc
))
4475 /* All the vfid is zero, so need to delete this entry */
4476 status
= hclge_remove_mac_vlan_tbl(vport
, &req
);
4478 /* Not all the vfid is zero, update the vfid */
4479 status
= hclge_add_mac_vlan_tbl(vport
, &req
, desc
);
4482 /* Maybe this mac address is in mta table, but it cannot be
4483 * deleted here because an entry of mta represents an address
4484 * range rather than a specific address. the delete action to
4485 * all entries will take effect in update_mta_status called by
4486 * hns3_nic_set_rx_mode.
4494 static int hclge_get_mac_ethertype_cmd_status(struct hclge_dev
*hdev
,
4495 u16 cmdq_resp
, u8 resp_code
)
4497 #define HCLGE_ETHERTYPE_SUCCESS_ADD 0
4498 #define HCLGE_ETHERTYPE_ALREADY_ADD 1
4499 #define HCLGE_ETHERTYPE_MGR_TBL_OVERFLOW 2
4500 #define HCLGE_ETHERTYPE_KEY_CONFLICT 3
4505 dev_err(&hdev
->pdev
->dev
,
4506 "cmdq execute failed for get_mac_ethertype_cmd_status, status=%d.\n",
4511 switch (resp_code
) {
4512 case HCLGE_ETHERTYPE_SUCCESS_ADD
:
4513 case HCLGE_ETHERTYPE_ALREADY_ADD
:
4516 case HCLGE_ETHERTYPE_MGR_TBL_OVERFLOW
:
4517 dev_err(&hdev
->pdev
->dev
,
4518 "add mac ethertype failed for manager table overflow.\n");
4519 return_status
= -EIO
;
4521 case HCLGE_ETHERTYPE_KEY_CONFLICT
:
4522 dev_err(&hdev
->pdev
->dev
,
4523 "add mac ethertype failed for key conflict.\n");
4524 return_status
= -EIO
;
4527 dev_err(&hdev
->pdev
->dev
,
4528 "add mac ethertype failed for undefined, code=%d.\n",
4530 return_status
= -EIO
;
4533 return return_status
;
4536 static int hclge_add_mgr_tbl(struct hclge_dev
*hdev
,
4537 const struct hclge_mac_mgr_tbl_entry_cmd
*req
)
4539 struct hclge_desc desc
;
4544 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_MAC_ETHTYPE_ADD
, false);
4545 memcpy(desc
.data
, req
, sizeof(struct hclge_mac_mgr_tbl_entry_cmd
));
4547 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
4549 dev_err(&hdev
->pdev
->dev
,
4550 "add mac ethertype failed for cmd_send, ret =%d.\n",
4555 resp_code
= (le32_to_cpu(desc
.data
[0]) >> 8) & 0xff;
4556 retval
= le16_to_cpu(desc
.retval
);
4558 return hclge_get_mac_ethertype_cmd_status(hdev
, retval
, resp_code
);
4561 static int init_mgr_tbl(struct hclge_dev
*hdev
)
4566 for (i
= 0; i
< ARRAY_SIZE(hclge_mgr_table
); i
++) {
4567 ret
= hclge_add_mgr_tbl(hdev
, &hclge_mgr_table
[i
]);
4569 dev_err(&hdev
->pdev
->dev
,
4570 "add mac ethertype failed, ret =%d.\n",
4579 static void hclge_get_mac_addr(struct hnae3_handle
*handle
, u8
*p
)
4581 struct hclge_vport
*vport
= hclge_get_vport(handle
);
4582 struct hclge_dev
*hdev
= vport
->back
;
4584 ether_addr_copy(p
, hdev
->hw
.mac
.mac_addr
);
4587 static int hclge_set_mac_addr(struct hnae3_handle
*handle
, void *p
,
4590 const unsigned char *new_addr
= (const unsigned char *)p
;
4591 struct hclge_vport
*vport
= hclge_get_vport(handle
);
4592 struct hclge_dev
*hdev
= vport
->back
;
4595 /* mac addr check */
4596 if (is_zero_ether_addr(new_addr
) ||
4597 is_broadcast_ether_addr(new_addr
) ||
4598 is_multicast_ether_addr(new_addr
)) {
4599 dev_err(&hdev
->pdev
->dev
,
4600 "Change uc mac err! invalid mac:%p.\n",
4605 if (!is_first
&& hclge_rm_uc_addr(handle
, hdev
->hw
.mac
.mac_addr
))
4606 dev_warn(&hdev
->pdev
->dev
,
4607 "remove old uc mac address fail.\n");
4609 ret
= hclge_add_uc_addr(handle
, new_addr
);
4611 dev_err(&hdev
->pdev
->dev
,
4612 "add uc mac address fail, ret =%d.\n",
4616 hclge_add_uc_addr(handle
, hdev
->hw
.mac
.mac_addr
))
4617 dev_err(&hdev
->pdev
->dev
,
4618 "restore uc mac address fail.\n");
4623 ret
= hclge_pause_addr_cfg(hdev
, new_addr
);
4625 dev_err(&hdev
->pdev
->dev
,
4626 "configure mac pause address fail, ret =%d.\n",
4631 ether_addr_copy(hdev
->hw
.mac
.mac_addr
, new_addr
);
4636 static int hclge_set_vlan_filter_ctrl(struct hclge_dev
*hdev
, u8 vlan_type
,
4639 struct hclge_vlan_filter_ctrl_cmd
*req
;
4640 struct hclge_desc desc
;
4643 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_VLAN_FILTER_CTRL
, false);
4645 req
= (struct hclge_vlan_filter_ctrl_cmd
*)desc
.data
;
4646 req
->vlan_type
= vlan_type
;
4647 req
->vlan_fe
= filter_en
;
4649 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
4651 dev_err(&hdev
->pdev
->dev
, "set vlan filter fail, ret =%d.\n",
4659 #define HCLGE_FILTER_TYPE_VF 0
4660 #define HCLGE_FILTER_TYPE_PORT 1
4662 static void hclge_enable_vlan_filter(struct hnae3_handle
*handle
, bool enable
)
4664 struct hclge_vport
*vport
= hclge_get_vport(handle
);
4665 struct hclge_dev
*hdev
= vport
->back
;
4667 hclge_set_vlan_filter_ctrl(hdev
, HCLGE_FILTER_TYPE_VF
, enable
);
4670 static int hclge_set_vf_vlan_common(struct hclge_dev
*hdev
, int vfid
,
4671 bool is_kill
, u16 vlan
, u8 qos
,
4674 #define HCLGE_MAX_VF_BYTES 16
4675 struct hclge_vlan_filter_vf_cfg_cmd
*req0
;
4676 struct hclge_vlan_filter_vf_cfg_cmd
*req1
;
4677 struct hclge_desc desc
[2];
4682 hclge_cmd_setup_basic_desc(&desc
[0],
4683 HCLGE_OPC_VLAN_FILTER_VF_CFG
, false);
4684 hclge_cmd_setup_basic_desc(&desc
[1],
4685 HCLGE_OPC_VLAN_FILTER_VF_CFG
, false);
4687 desc
[0].flag
|= cpu_to_le16(HCLGE_CMD_FLAG_NEXT
);
4689 vf_byte_off
= vfid
/ 8;
4690 vf_byte_val
= 1 << (vfid
% 8);
4692 req0
= (struct hclge_vlan_filter_vf_cfg_cmd
*)desc
[0].data
;
4693 req1
= (struct hclge_vlan_filter_vf_cfg_cmd
*)desc
[1].data
;
4695 req0
->vlan_id
= cpu_to_le16(vlan
);
4696 req0
->vlan_cfg
= is_kill
;
4698 if (vf_byte_off
< HCLGE_MAX_VF_BYTES
)
4699 req0
->vf_bitmap
[vf_byte_off
] = vf_byte_val
;
4701 req1
->vf_bitmap
[vf_byte_off
- HCLGE_MAX_VF_BYTES
] = vf_byte_val
;
4703 ret
= hclge_cmd_send(&hdev
->hw
, desc
, 2);
4705 dev_err(&hdev
->pdev
->dev
,
4706 "Send vf vlan command fail, ret =%d.\n",
4712 #define HCLGE_VF_VLAN_NO_ENTRY 2
4713 if (!req0
->resp_code
|| req0
->resp_code
== 1)
4716 if (req0
->resp_code
== HCLGE_VF_VLAN_NO_ENTRY
) {
4717 dev_warn(&hdev
->pdev
->dev
,
4718 "vf vlan table is full, vf vlan filter is disabled\n");
4722 dev_err(&hdev
->pdev
->dev
,
4723 "Add vf vlan filter fail, ret =%d.\n",
4726 if (!req0
->resp_code
)
4729 dev_err(&hdev
->pdev
->dev
,
4730 "Kill vf vlan filter fail, ret =%d.\n",
4737 static int hclge_set_port_vlan_filter(struct hclge_dev
*hdev
, __be16 proto
,
4738 u16 vlan_id
, bool is_kill
)
4740 struct hclge_vlan_filter_pf_cfg_cmd
*req
;
4741 struct hclge_desc desc
;
4742 u8 vlan_offset_byte_val
;
4743 u8 vlan_offset_byte
;
4747 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_VLAN_FILTER_PF_CFG
, false);
4749 vlan_offset_160
= vlan_id
/ 160;
4750 vlan_offset_byte
= (vlan_id
% 160) / 8;
4751 vlan_offset_byte_val
= 1 << (vlan_id
% 8);
4753 req
= (struct hclge_vlan_filter_pf_cfg_cmd
*)desc
.data
;
4754 req
->vlan_offset
= vlan_offset_160
;
4755 req
->vlan_cfg
= is_kill
;
4756 req
->vlan_offset_bitmap
[vlan_offset_byte
] = vlan_offset_byte_val
;
4758 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
4760 dev_err(&hdev
->pdev
->dev
,
4761 "port vlan command, send fail, ret =%d.\n", ret
);
4765 static int hclge_set_vlan_filter_hw(struct hclge_dev
*hdev
, __be16 proto
,
4766 u16 vport_id
, u16 vlan_id
, u8 qos
,
4769 u16 vport_idx
, vport_num
= 0;
4772 ret
= hclge_set_vf_vlan_common(hdev
, vport_id
, is_kill
, vlan_id
,
4775 dev_err(&hdev
->pdev
->dev
,
4776 "Set %d vport vlan filter config fail, ret =%d.\n",
4781 /* vlan 0 may be added twice when 8021q module is enabled */
4782 if (!is_kill
&& !vlan_id
&&
4783 test_bit(vport_id
, hdev
->vlan_table
[vlan_id
]))
4786 if (!is_kill
&& test_and_set_bit(vport_id
, hdev
->vlan_table
[vlan_id
])) {
4787 dev_err(&hdev
->pdev
->dev
,
4788 "Add port vlan failed, vport %d is already in vlan %d\n",
4794 !test_and_clear_bit(vport_id
, hdev
->vlan_table
[vlan_id
])) {
4795 dev_err(&hdev
->pdev
->dev
,
4796 "Delete port vlan failed, vport %d is not in vlan %d\n",
4801 for_each_set_bit(vport_idx
, hdev
->vlan_table
[vlan_id
], VLAN_N_VID
)
4804 if ((is_kill
&& vport_num
== 0) || (!is_kill
&& vport_num
== 1))
4805 ret
= hclge_set_port_vlan_filter(hdev
, proto
, vlan_id
,
4811 int hclge_set_vlan_filter(struct hnae3_handle
*handle
, __be16 proto
,
4812 u16 vlan_id
, bool is_kill
)
4814 struct hclge_vport
*vport
= hclge_get_vport(handle
);
4815 struct hclge_dev
*hdev
= vport
->back
;
4817 return hclge_set_vlan_filter_hw(hdev
, proto
, vport
->vport_id
, vlan_id
,
4821 static int hclge_set_vf_vlan_filter(struct hnae3_handle
*handle
, int vfid
,
4822 u16 vlan
, u8 qos
, __be16 proto
)
4824 struct hclge_vport
*vport
= hclge_get_vport(handle
);
4825 struct hclge_dev
*hdev
= vport
->back
;
4827 if ((vfid
>= hdev
->num_alloc_vfs
) || (vlan
> 4095) || (qos
> 7))
4829 if (proto
!= htons(ETH_P_8021Q
))
4830 return -EPROTONOSUPPORT
;
4832 return hclge_set_vlan_filter_hw(hdev
, proto
, vfid
, vlan
, qos
, false);
4835 static int hclge_set_vlan_tx_offload_cfg(struct hclge_vport
*vport
)
4837 struct hclge_tx_vtag_cfg
*vcfg
= &vport
->txvlan_cfg
;
4838 struct hclge_vport_vtag_tx_cfg_cmd
*req
;
4839 struct hclge_dev
*hdev
= vport
->back
;
4840 struct hclge_desc desc
;
4843 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_VLAN_PORT_TX_CFG
, false);
4845 req
= (struct hclge_vport_vtag_tx_cfg_cmd
*)desc
.data
;
4846 req
->def_vlan_tag1
= cpu_to_le16(vcfg
->default_tag1
);
4847 req
->def_vlan_tag2
= cpu_to_le16(vcfg
->default_tag2
);
4848 hnae3_set_bit(req
->vport_vlan_cfg
, HCLGE_ACCEPT_TAG1_B
,
4849 vcfg
->accept_tag1
? 1 : 0);
4850 hnae3_set_bit(req
->vport_vlan_cfg
, HCLGE_ACCEPT_UNTAG1_B
,
4851 vcfg
->accept_untag1
? 1 : 0);
4852 hnae3_set_bit(req
->vport_vlan_cfg
, HCLGE_ACCEPT_TAG2_B
,
4853 vcfg
->accept_tag2
? 1 : 0);
4854 hnae3_set_bit(req
->vport_vlan_cfg
, HCLGE_ACCEPT_UNTAG2_B
,
4855 vcfg
->accept_untag2
? 1 : 0);
4856 hnae3_set_bit(req
->vport_vlan_cfg
, HCLGE_PORT_INS_TAG1_EN_B
,
4857 vcfg
->insert_tag1_en
? 1 : 0);
4858 hnae3_set_bit(req
->vport_vlan_cfg
, HCLGE_PORT_INS_TAG2_EN_B
,
4859 vcfg
->insert_tag2_en
? 1 : 0);
4860 hnae3_set_bit(req
->vport_vlan_cfg
, HCLGE_CFG_NIC_ROCE_SEL_B
, 0);
4862 req
->vf_offset
= vport
->vport_id
/ HCLGE_VF_NUM_PER_CMD
;
4863 req
->vf_bitmap
[req
->vf_offset
] =
4864 1 << (vport
->vport_id
% HCLGE_VF_NUM_PER_BYTE
);
4866 status
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
4868 dev_err(&hdev
->pdev
->dev
,
4869 "Send port txvlan cfg command fail, ret =%d\n",
4875 static int hclge_set_vlan_rx_offload_cfg(struct hclge_vport
*vport
)
4877 struct hclge_rx_vtag_cfg
*vcfg
= &vport
->rxvlan_cfg
;
4878 struct hclge_vport_vtag_rx_cfg_cmd
*req
;
4879 struct hclge_dev
*hdev
= vport
->back
;
4880 struct hclge_desc desc
;
4883 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_VLAN_PORT_RX_CFG
, false);
4885 req
= (struct hclge_vport_vtag_rx_cfg_cmd
*)desc
.data
;
4886 hnae3_set_bit(req
->vport_vlan_cfg
, HCLGE_REM_TAG1_EN_B
,
4887 vcfg
->strip_tag1_en
? 1 : 0);
4888 hnae3_set_bit(req
->vport_vlan_cfg
, HCLGE_REM_TAG2_EN_B
,
4889 vcfg
->strip_tag2_en
? 1 : 0);
4890 hnae3_set_bit(req
->vport_vlan_cfg
, HCLGE_SHOW_TAG1_EN_B
,
4891 vcfg
->vlan1_vlan_prionly
? 1 : 0);
4892 hnae3_set_bit(req
->vport_vlan_cfg
, HCLGE_SHOW_TAG2_EN_B
,
4893 vcfg
->vlan2_vlan_prionly
? 1 : 0);
4895 req
->vf_offset
= vport
->vport_id
/ HCLGE_VF_NUM_PER_CMD
;
4896 req
->vf_bitmap
[req
->vf_offset
] =
4897 1 << (vport
->vport_id
% HCLGE_VF_NUM_PER_BYTE
);
4899 status
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
4901 dev_err(&hdev
->pdev
->dev
,
4902 "Send port rxvlan cfg command fail, ret =%d\n",
4908 static int hclge_set_vlan_protocol_type(struct hclge_dev
*hdev
)
4910 struct hclge_rx_vlan_type_cfg_cmd
*rx_req
;
4911 struct hclge_tx_vlan_type_cfg_cmd
*tx_req
;
4912 struct hclge_desc desc
;
4915 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_MAC_VLAN_TYPE_ID
, false);
4916 rx_req
= (struct hclge_rx_vlan_type_cfg_cmd
*)desc
.data
;
4917 rx_req
->ot_fst_vlan_type
=
4918 cpu_to_le16(hdev
->vlan_type_cfg
.rx_ot_fst_vlan_type
);
4919 rx_req
->ot_sec_vlan_type
=
4920 cpu_to_le16(hdev
->vlan_type_cfg
.rx_ot_sec_vlan_type
);
4921 rx_req
->in_fst_vlan_type
=
4922 cpu_to_le16(hdev
->vlan_type_cfg
.rx_in_fst_vlan_type
);
4923 rx_req
->in_sec_vlan_type
=
4924 cpu_to_le16(hdev
->vlan_type_cfg
.rx_in_sec_vlan_type
);
4926 status
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
4928 dev_err(&hdev
->pdev
->dev
,
4929 "Send rxvlan protocol type command fail, ret =%d\n",
4934 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_MAC_VLAN_INSERT
, false);
4936 tx_req
= (struct hclge_tx_vlan_type_cfg_cmd
*)&desc
.data
;
4937 tx_req
->ot_vlan_type
= cpu_to_le16(hdev
->vlan_type_cfg
.tx_ot_vlan_type
);
4938 tx_req
->in_vlan_type
= cpu_to_le16(hdev
->vlan_type_cfg
.tx_in_vlan_type
);
4940 status
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
4942 dev_err(&hdev
->pdev
->dev
,
4943 "Send txvlan protocol type command fail, ret =%d\n",
4949 static int hclge_init_vlan_config(struct hclge_dev
*hdev
)
4951 #define HCLGE_DEF_VLAN_TYPE 0x8100
4953 struct hnae3_handle
*handle
;
4954 struct hclge_vport
*vport
;
4958 ret
= hclge_set_vlan_filter_ctrl(hdev
, HCLGE_FILTER_TYPE_VF
, true);
4962 ret
= hclge_set_vlan_filter_ctrl(hdev
, HCLGE_FILTER_TYPE_PORT
, true);
4966 hdev
->vlan_type_cfg
.rx_in_fst_vlan_type
= HCLGE_DEF_VLAN_TYPE
;
4967 hdev
->vlan_type_cfg
.rx_in_sec_vlan_type
= HCLGE_DEF_VLAN_TYPE
;
4968 hdev
->vlan_type_cfg
.rx_ot_fst_vlan_type
= HCLGE_DEF_VLAN_TYPE
;
4969 hdev
->vlan_type_cfg
.rx_ot_sec_vlan_type
= HCLGE_DEF_VLAN_TYPE
;
4970 hdev
->vlan_type_cfg
.tx_ot_vlan_type
= HCLGE_DEF_VLAN_TYPE
;
4971 hdev
->vlan_type_cfg
.tx_in_vlan_type
= HCLGE_DEF_VLAN_TYPE
;
4973 ret
= hclge_set_vlan_protocol_type(hdev
);
4977 for (i
= 0; i
< hdev
->num_alloc_vport
; i
++) {
4978 vport
= &hdev
->vport
[i
];
4979 vport
->txvlan_cfg
.accept_tag1
= true;
4980 vport
->txvlan_cfg
.accept_untag1
= true;
4982 /* accept_tag2 and accept_untag2 are not supported on
4983 * pdev revision(0x20), new revision support them. The
4984 * value of this two fields will not return error when driver
4985 * send command to fireware in revision(0x20).
4986 * This two fields can not configured by user.
4988 vport
->txvlan_cfg
.accept_tag2
= true;
4989 vport
->txvlan_cfg
.accept_untag2
= true;
4991 vport
->txvlan_cfg
.insert_tag1_en
= false;
4992 vport
->txvlan_cfg
.insert_tag2_en
= false;
4993 vport
->txvlan_cfg
.default_tag1
= 0;
4994 vport
->txvlan_cfg
.default_tag2
= 0;
4996 ret
= hclge_set_vlan_tx_offload_cfg(vport
);
5000 vport
->rxvlan_cfg
.strip_tag1_en
= false;
5001 vport
->rxvlan_cfg
.strip_tag2_en
= true;
5002 vport
->rxvlan_cfg
.vlan1_vlan_prionly
= false;
5003 vport
->rxvlan_cfg
.vlan2_vlan_prionly
= false;
5005 ret
= hclge_set_vlan_rx_offload_cfg(vport
);
5010 handle
= &hdev
->vport
[0].nic
;
5011 return hclge_set_vlan_filter(handle
, htons(ETH_P_8021Q
), 0, false);
5014 int hclge_en_hw_strip_rxvtag(struct hnae3_handle
*handle
, bool enable
)
5016 struct hclge_vport
*vport
= hclge_get_vport(handle
);
5018 vport
->rxvlan_cfg
.strip_tag1_en
= false;
5019 vport
->rxvlan_cfg
.strip_tag2_en
= enable
;
5020 vport
->rxvlan_cfg
.vlan1_vlan_prionly
= false;
5021 vport
->rxvlan_cfg
.vlan2_vlan_prionly
= false;
5023 return hclge_set_vlan_rx_offload_cfg(vport
);
5026 static int hclge_set_mac_mtu(struct hclge_dev
*hdev
, int new_mtu
)
5028 struct hclge_config_max_frm_size_cmd
*req
;
5029 struct hclge_desc desc
;
5033 max_frm_size
= new_mtu
+ ETH_HLEN
+ ETH_FCS_LEN
+ VLAN_HLEN
;
5035 if (max_frm_size
< HCLGE_MAC_MIN_FRAME
||
5036 max_frm_size
> HCLGE_MAC_MAX_FRAME
)
5039 max_frm_size
= max(max_frm_size
, HCLGE_MAC_DEFAULT_FRAME
);
5041 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_CONFIG_MAX_FRM_SIZE
, false);
5043 req
= (struct hclge_config_max_frm_size_cmd
*)desc
.data
;
5044 req
->max_frm_size
= cpu_to_le16(max_frm_size
);
5046 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
5048 dev_err(&hdev
->pdev
->dev
, "set mtu fail, ret =%d.\n", ret
);
5052 hdev
->mps
= max_frm_size
;
5057 static int hclge_set_mtu(struct hnae3_handle
*handle
, int new_mtu
)
5059 struct hclge_vport
*vport
= hclge_get_vport(handle
);
5060 struct hclge_dev
*hdev
= vport
->back
;
5063 ret
= hclge_set_mac_mtu(hdev
, new_mtu
);
5065 dev_err(&hdev
->pdev
->dev
,
5066 "Change mtu fail, ret =%d\n", ret
);
5070 ret
= hclge_buffer_alloc(hdev
);
5072 dev_err(&hdev
->pdev
->dev
,
5073 "Allocate buffer fail, ret =%d\n", ret
);
5078 static int hclge_send_reset_tqp_cmd(struct hclge_dev
*hdev
, u16 queue_id
,
5081 struct hclge_reset_tqp_queue_cmd
*req
;
5082 struct hclge_desc desc
;
5085 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_RESET_TQP_QUEUE
, false);
5087 req
= (struct hclge_reset_tqp_queue_cmd
*)desc
.data
;
5088 req
->tqp_id
= cpu_to_le16(queue_id
& HCLGE_RING_ID_MASK
);
5089 hnae3_set_bit(req
->reset_req
, HCLGE_TQP_RESET_B
, enable
);
5091 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
5093 dev_err(&hdev
->pdev
->dev
,
5094 "Send tqp reset cmd error, status =%d\n", ret
);
5101 static int hclge_get_reset_status(struct hclge_dev
*hdev
, u16 queue_id
)
5103 struct hclge_reset_tqp_queue_cmd
*req
;
5104 struct hclge_desc desc
;
5107 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_RESET_TQP_QUEUE
, true);
5109 req
= (struct hclge_reset_tqp_queue_cmd
*)desc
.data
;
5110 req
->tqp_id
= cpu_to_le16(queue_id
& HCLGE_RING_ID_MASK
);
5112 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
5114 dev_err(&hdev
->pdev
->dev
,
5115 "Get reset status error, status =%d\n", ret
);
5119 return hnae3_get_bit(req
->ready_to_reset
, HCLGE_TQP_RESET_B
);
5122 static u16
hclge_covert_handle_qid_global(struct hnae3_handle
*handle
,
5125 struct hnae3_queue
*queue
;
5126 struct hclge_tqp
*tqp
;
5128 queue
= handle
->kinfo
.tqp
[queue_id
];
5129 tqp
= container_of(queue
, struct hclge_tqp
, q
);
5134 void hclge_reset_tqp(struct hnae3_handle
*handle
, u16 queue_id
)
5136 struct hclge_vport
*vport
= hclge_get_vport(handle
);
5137 struct hclge_dev
*hdev
= vport
->back
;
5138 int reset_try_times
= 0;
5143 if (test_bit(HCLGE_STATE_RST_HANDLING
, &hdev
->state
))
5146 queue_gid
= hclge_covert_handle_qid_global(handle
, queue_id
);
5148 ret
= hclge_tqp_enable(hdev
, queue_id
, 0, false);
5150 dev_warn(&hdev
->pdev
->dev
, "Disable tqp fail, ret = %d\n", ret
);
5154 ret
= hclge_send_reset_tqp_cmd(hdev
, queue_gid
, true);
5156 dev_warn(&hdev
->pdev
->dev
,
5157 "Send reset tqp cmd fail, ret = %d\n", ret
);
5161 reset_try_times
= 0;
5162 while (reset_try_times
++ < HCLGE_TQP_RESET_TRY_TIMES
) {
5163 /* Wait for tqp hw reset */
5165 reset_status
= hclge_get_reset_status(hdev
, queue_gid
);
5170 if (reset_try_times
>= HCLGE_TQP_RESET_TRY_TIMES
) {
5171 dev_warn(&hdev
->pdev
->dev
, "Reset TQP fail\n");
5175 ret
= hclge_send_reset_tqp_cmd(hdev
, queue_gid
, false);
5177 dev_warn(&hdev
->pdev
->dev
,
5178 "Deassert the soft reset fail, ret = %d\n", ret
);
5183 void hclge_reset_vf_queue(struct hclge_vport
*vport
, u16 queue_id
)
5185 struct hclge_dev
*hdev
= vport
->back
;
5186 int reset_try_times
= 0;
5191 queue_gid
= hclge_covert_handle_qid_global(&vport
->nic
, queue_id
);
5193 ret
= hclge_send_reset_tqp_cmd(hdev
, queue_gid
, true);
5195 dev_warn(&hdev
->pdev
->dev
,
5196 "Send reset tqp cmd fail, ret = %d\n", ret
);
5200 reset_try_times
= 0;
5201 while (reset_try_times
++ < HCLGE_TQP_RESET_TRY_TIMES
) {
5202 /* Wait for tqp hw reset */
5204 reset_status
= hclge_get_reset_status(hdev
, queue_gid
);
5209 if (reset_try_times
>= HCLGE_TQP_RESET_TRY_TIMES
) {
5210 dev_warn(&hdev
->pdev
->dev
, "Reset TQP fail\n");
5214 ret
= hclge_send_reset_tqp_cmd(hdev
, queue_gid
, false);
5216 dev_warn(&hdev
->pdev
->dev
,
5217 "Deassert the soft reset fail, ret = %d\n", ret
);
5220 static u32
hclge_get_fw_version(struct hnae3_handle
*handle
)
5222 struct hclge_vport
*vport
= hclge_get_vport(handle
);
5223 struct hclge_dev
*hdev
= vport
->back
;
5225 return hdev
->fw_version
;
5228 static void hclge_get_flowctrl_adv(struct hnae3_handle
*handle
,
5231 struct hclge_vport
*vport
= hclge_get_vport(handle
);
5232 struct hclge_dev
*hdev
= vport
->back
;
5233 struct phy_device
*phydev
= hdev
->hw
.mac
.phydev
;
5238 *flowctrl_adv
|= (phydev
->advertising
& ADVERTISED_Pause
) |
5239 (phydev
->advertising
& ADVERTISED_Asym_Pause
);
5242 static void hclge_set_flowctrl_adv(struct hclge_dev
*hdev
, u32 rx_en
, u32 tx_en
)
5244 struct phy_device
*phydev
= hdev
->hw
.mac
.phydev
;
5249 phydev
->advertising
&= ~(ADVERTISED_Pause
| ADVERTISED_Asym_Pause
);
5252 phydev
->advertising
|= ADVERTISED_Pause
| ADVERTISED_Asym_Pause
;
5255 phydev
->advertising
^= ADVERTISED_Asym_Pause
;
5258 static int hclge_cfg_pauseparam(struct hclge_dev
*hdev
, u32 rx_en
, u32 tx_en
)
5263 hdev
->fc_mode_last_time
= HCLGE_FC_FULL
;
5264 else if (rx_en
&& !tx_en
)
5265 hdev
->fc_mode_last_time
= HCLGE_FC_RX_PAUSE
;
5266 else if (!rx_en
&& tx_en
)
5267 hdev
->fc_mode_last_time
= HCLGE_FC_TX_PAUSE
;
5269 hdev
->fc_mode_last_time
= HCLGE_FC_NONE
;
5271 if (hdev
->tm_info
.fc_mode
== HCLGE_FC_PFC
)
5274 ret
= hclge_mac_pause_en_cfg(hdev
, tx_en
, rx_en
);
5276 dev_err(&hdev
->pdev
->dev
, "configure pauseparam error, ret = %d.\n",
5281 hdev
->tm_info
.fc_mode
= hdev
->fc_mode_last_time
;
5286 int hclge_cfg_flowctrl(struct hclge_dev
*hdev
)
5288 struct phy_device
*phydev
= hdev
->hw
.mac
.phydev
;
5289 u16 remote_advertising
= 0;
5290 u16 local_advertising
= 0;
5291 u32 rx_pause
, tx_pause
;
5294 if (!phydev
->link
|| !phydev
->autoneg
)
5297 if (phydev
->advertising
& ADVERTISED_Pause
)
5298 local_advertising
= ADVERTISE_PAUSE_CAP
;
5300 if (phydev
->advertising
& ADVERTISED_Asym_Pause
)
5301 local_advertising
|= ADVERTISE_PAUSE_ASYM
;
5304 remote_advertising
= LPA_PAUSE_CAP
;
5306 if (phydev
->asym_pause
)
5307 remote_advertising
|= LPA_PAUSE_ASYM
;
5309 flowctl
= mii_resolve_flowctrl_fdx(local_advertising
,
5310 remote_advertising
);
5311 tx_pause
= flowctl
& FLOW_CTRL_TX
;
5312 rx_pause
= flowctl
& FLOW_CTRL_RX
;
5314 if (phydev
->duplex
== HCLGE_MAC_HALF
) {
5319 return hclge_cfg_pauseparam(hdev
, rx_pause
, tx_pause
);
5322 static void hclge_get_pauseparam(struct hnae3_handle
*handle
, u32
*auto_neg
,
5323 u32
*rx_en
, u32
*tx_en
)
5325 struct hclge_vport
*vport
= hclge_get_vport(handle
);
5326 struct hclge_dev
*hdev
= vport
->back
;
5328 *auto_neg
= hclge_get_autoneg(handle
);
5330 if (hdev
->tm_info
.fc_mode
== HCLGE_FC_PFC
) {
5336 if (hdev
->tm_info
.fc_mode
== HCLGE_FC_RX_PAUSE
) {
5339 } else if (hdev
->tm_info
.fc_mode
== HCLGE_FC_TX_PAUSE
) {
5342 } else if (hdev
->tm_info
.fc_mode
== HCLGE_FC_FULL
) {
5351 static int hclge_set_pauseparam(struct hnae3_handle
*handle
, u32 auto_neg
,
5352 u32 rx_en
, u32 tx_en
)
5354 struct hclge_vport
*vport
= hclge_get_vport(handle
);
5355 struct hclge_dev
*hdev
= vport
->back
;
5356 struct phy_device
*phydev
= hdev
->hw
.mac
.phydev
;
5359 fc_autoneg
= hclge_get_autoneg(handle
);
5360 if (auto_neg
!= fc_autoneg
) {
5361 dev_info(&hdev
->pdev
->dev
,
5362 "To change autoneg please use: ethtool -s <dev> autoneg <on|off>\n");
5366 if (hdev
->tm_info
.fc_mode
== HCLGE_FC_PFC
) {
5367 dev_info(&hdev
->pdev
->dev
,
5368 "Priority flow control enabled. Cannot set link flow control.\n");
5372 hclge_set_flowctrl_adv(hdev
, rx_en
, tx_en
);
5375 return hclge_cfg_pauseparam(hdev
, rx_en
, tx_en
);
5377 /* Only support flow control negotiation for netdev with
5378 * phy attached for now.
5383 return phy_start_aneg(phydev
);
5386 static void hclge_get_ksettings_an_result(struct hnae3_handle
*handle
,
5387 u8
*auto_neg
, u32
*speed
, u8
*duplex
)
5389 struct hclge_vport
*vport
= hclge_get_vport(handle
);
5390 struct hclge_dev
*hdev
= vport
->back
;
5393 *speed
= hdev
->hw
.mac
.speed
;
5395 *duplex
= hdev
->hw
.mac
.duplex
;
5397 *auto_neg
= hdev
->hw
.mac
.autoneg
;
5400 static void hclge_get_media_type(struct hnae3_handle
*handle
, u8
*media_type
)
5402 struct hclge_vport
*vport
= hclge_get_vport(handle
);
5403 struct hclge_dev
*hdev
= vport
->back
;
5406 *media_type
= hdev
->hw
.mac
.media_type
;
5409 static void hclge_get_mdix_mode(struct hnae3_handle
*handle
,
5410 u8
*tp_mdix_ctrl
, u8
*tp_mdix
)
5412 struct hclge_vport
*vport
= hclge_get_vport(handle
);
5413 struct hclge_dev
*hdev
= vport
->back
;
5414 struct phy_device
*phydev
= hdev
->hw
.mac
.phydev
;
5415 int mdix_ctrl
, mdix
, retval
, is_resolved
;
5418 *tp_mdix_ctrl
= ETH_TP_MDI_INVALID
;
5419 *tp_mdix
= ETH_TP_MDI_INVALID
;
5423 phy_write(phydev
, HCLGE_PHY_PAGE_REG
, HCLGE_PHY_PAGE_MDIX
);
5425 retval
= phy_read(phydev
, HCLGE_PHY_CSC_REG
);
5426 mdix_ctrl
= hnae3_get_field(retval
, HCLGE_PHY_MDIX_CTRL_M
,
5427 HCLGE_PHY_MDIX_CTRL_S
);
5429 retval
= phy_read(phydev
, HCLGE_PHY_CSS_REG
);
5430 mdix
= hnae3_get_bit(retval
, HCLGE_PHY_MDIX_STATUS_B
);
5431 is_resolved
= hnae3_get_bit(retval
, HCLGE_PHY_SPEED_DUP_RESOLVE_B
);
5433 phy_write(phydev
, HCLGE_PHY_PAGE_REG
, HCLGE_PHY_PAGE_COPPER
);
5435 switch (mdix_ctrl
) {
5437 *tp_mdix_ctrl
= ETH_TP_MDI
;
5440 *tp_mdix_ctrl
= ETH_TP_MDI_X
;
5443 *tp_mdix_ctrl
= ETH_TP_MDI_AUTO
;
5446 *tp_mdix_ctrl
= ETH_TP_MDI_INVALID
;
5451 *tp_mdix
= ETH_TP_MDI_INVALID
;
5453 *tp_mdix
= ETH_TP_MDI_X
;
5455 *tp_mdix
= ETH_TP_MDI
;
5458 static int hclge_init_client_instance(struct hnae3_client
*client
,
5459 struct hnae3_ae_dev
*ae_dev
)
5461 struct hclge_dev
*hdev
= ae_dev
->priv
;
5462 struct hclge_vport
*vport
;
5465 for (i
= 0; i
< hdev
->num_vmdq_vport
+ 1; i
++) {
5466 vport
= &hdev
->vport
[i
];
5468 switch (client
->type
) {
5469 case HNAE3_CLIENT_KNIC
:
5471 hdev
->nic_client
= client
;
5472 vport
->nic
.client
= client
;
5473 ret
= client
->ops
->init_instance(&vport
->nic
);
5477 if (hdev
->roce_client
&&
5478 hnae3_dev_roce_supported(hdev
)) {
5479 struct hnae3_client
*rc
= hdev
->roce_client
;
5481 ret
= hclge_init_roce_base_info(vport
);
5485 ret
= rc
->ops
->init_instance(&vport
->roce
);
5491 case HNAE3_CLIENT_UNIC
:
5492 hdev
->nic_client
= client
;
5493 vport
->nic
.client
= client
;
5495 ret
= client
->ops
->init_instance(&vport
->nic
);
5500 case HNAE3_CLIENT_ROCE
:
5501 if (hnae3_dev_roce_supported(hdev
)) {
5502 hdev
->roce_client
= client
;
5503 vport
->roce
.client
= client
;
5506 if (hdev
->roce_client
&& hdev
->nic_client
) {
5507 ret
= hclge_init_roce_base_info(vport
);
5511 ret
= client
->ops
->init_instance(&vport
->roce
);
5521 static void hclge_uninit_client_instance(struct hnae3_client
*client
,
5522 struct hnae3_ae_dev
*ae_dev
)
5524 struct hclge_dev
*hdev
= ae_dev
->priv
;
5525 struct hclge_vport
*vport
;
5528 for (i
= 0; i
< hdev
->num_vmdq_vport
+ 1; i
++) {
5529 vport
= &hdev
->vport
[i
];
5530 if (hdev
->roce_client
) {
5531 hdev
->roce_client
->ops
->uninit_instance(&vport
->roce
,
5533 hdev
->roce_client
= NULL
;
5534 vport
->roce
.client
= NULL
;
5536 if (client
->type
== HNAE3_CLIENT_ROCE
)
5538 if (client
->ops
->uninit_instance
) {
5539 client
->ops
->uninit_instance(&vport
->nic
, 0);
5540 hdev
->nic_client
= NULL
;
5541 vport
->nic
.client
= NULL
;
5546 static int hclge_pci_init(struct hclge_dev
*hdev
)
5548 struct pci_dev
*pdev
= hdev
->pdev
;
5549 struct hclge_hw
*hw
;
5552 ret
= pci_enable_device(pdev
);
5554 dev_err(&pdev
->dev
, "failed to enable PCI device\n");
5558 ret
= dma_set_mask_and_coherent(&pdev
->dev
, DMA_BIT_MASK(64));
5560 ret
= dma_set_mask_and_coherent(&pdev
->dev
, DMA_BIT_MASK(32));
5563 "can't set consistent PCI DMA");
5564 goto err_disable_device
;
5566 dev_warn(&pdev
->dev
, "set DMA mask to 32 bits\n");
5569 ret
= pci_request_regions(pdev
, HCLGE_DRIVER_NAME
);
5571 dev_err(&pdev
->dev
, "PCI request regions failed %d\n", ret
);
5572 goto err_disable_device
;
5575 pci_set_master(pdev
);
5577 hw
->io_base
= pcim_iomap(pdev
, 2, 0);
5579 dev_err(&pdev
->dev
, "Can't map configuration register space\n");
5581 goto err_clr_master
;
5584 hdev
->num_req_vfs
= pci_sriov_get_totalvfs(pdev
);
5588 pci_clear_master(pdev
);
5589 pci_release_regions(pdev
);
5591 pci_disable_device(pdev
);
5596 static void hclge_pci_uninit(struct hclge_dev
*hdev
)
5598 struct pci_dev
*pdev
= hdev
->pdev
;
5600 pcim_iounmap(pdev
, hdev
->hw
.io_base
);
5601 pci_free_irq_vectors(pdev
);
5602 pci_clear_master(pdev
);
5603 pci_release_mem_regions(pdev
);
5604 pci_disable_device(pdev
);
5607 static void hclge_state_init(struct hclge_dev
*hdev
)
5609 set_bit(HCLGE_STATE_SERVICE_INITED
, &hdev
->state
);
5610 set_bit(HCLGE_STATE_DOWN
, &hdev
->state
);
5611 clear_bit(HCLGE_STATE_RST_SERVICE_SCHED
, &hdev
->state
);
5612 clear_bit(HCLGE_STATE_RST_HANDLING
, &hdev
->state
);
5613 clear_bit(HCLGE_STATE_MBX_SERVICE_SCHED
, &hdev
->state
);
5614 clear_bit(HCLGE_STATE_MBX_HANDLING
, &hdev
->state
);
5617 static void hclge_state_uninit(struct hclge_dev
*hdev
)
5619 set_bit(HCLGE_STATE_DOWN
, &hdev
->state
);
5621 if (hdev
->service_timer
.function
)
5622 del_timer_sync(&hdev
->service_timer
);
5623 if (hdev
->service_task
.func
)
5624 cancel_work_sync(&hdev
->service_task
);
5625 if (hdev
->rst_service_task
.func
)
5626 cancel_work_sync(&hdev
->rst_service_task
);
5627 if (hdev
->mbx_service_task
.func
)
5628 cancel_work_sync(&hdev
->mbx_service_task
);
5631 static int hclge_init_ae_dev(struct hnae3_ae_dev
*ae_dev
)
5633 struct pci_dev
*pdev
= ae_dev
->pdev
;
5634 struct hclge_dev
*hdev
;
5637 hdev
= devm_kzalloc(&pdev
->dev
, sizeof(*hdev
), GFP_KERNEL
);
5644 hdev
->ae_dev
= ae_dev
;
5645 hdev
->reset_type
= HNAE3_NONE_RESET
;
5646 hdev
->reset_request
= 0;
5647 hdev
->reset_pending
= 0;
5648 ae_dev
->priv
= hdev
;
5650 ret
= hclge_pci_init(hdev
);
5652 dev_err(&pdev
->dev
, "PCI init failed\n");
5656 /* Firmware command queue initialize */
5657 ret
= hclge_cmd_queue_init(hdev
);
5659 dev_err(&pdev
->dev
, "Cmd queue init failed, ret = %d.\n", ret
);
5660 goto err_pci_uninit
;
5663 /* Firmware command initialize */
5664 ret
= hclge_cmd_init(hdev
);
5666 goto err_cmd_uninit
;
5668 ret
= hclge_get_cap(hdev
);
5670 dev_err(&pdev
->dev
, "get hw capability error, ret = %d.\n",
5672 goto err_cmd_uninit
;
5675 ret
= hclge_configure(hdev
);
5677 dev_err(&pdev
->dev
, "Configure dev error, ret = %d.\n", ret
);
5678 goto err_cmd_uninit
;
5681 ret
= hclge_init_msi(hdev
);
5683 dev_err(&pdev
->dev
, "Init MSI/MSI-X error, ret = %d.\n", ret
);
5684 goto err_cmd_uninit
;
5687 ret
= hclge_misc_irq_init(hdev
);
5690 "Misc IRQ(vector0) init error, ret = %d.\n",
5692 goto err_msi_uninit
;
5695 ret
= hclge_alloc_tqps(hdev
);
5697 dev_err(&pdev
->dev
, "Allocate TQPs error, ret = %d.\n", ret
);
5698 goto err_msi_irq_uninit
;
5701 ret
= hclge_alloc_vport(hdev
);
5703 dev_err(&pdev
->dev
, "Allocate vport error, ret = %d.\n", ret
);
5704 goto err_msi_irq_uninit
;
5707 ret
= hclge_map_tqp(hdev
);
5709 dev_err(&pdev
->dev
, "Map tqp error, ret = %d.\n", ret
);
5710 goto err_msi_irq_uninit
;
5713 if (hdev
->hw
.mac
.media_type
== HNAE3_MEDIA_TYPE_COPPER
) {
5714 ret
= hclge_mac_mdio_config(hdev
);
5716 dev_err(&hdev
->pdev
->dev
,
5717 "mdio config fail ret=%d\n", ret
);
5718 goto err_msi_irq_uninit
;
5722 ret
= hclge_mac_init(hdev
);
5724 dev_err(&pdev
->dev
, "Mac init error, ret = %d\n", ret
);
5725 goto err_mdiobus_unreg
;
5728 ret
= hclge_config_tso(hdev
, HCLGE_TSO_MSS_MIN
, HCLGE_TSO_MSS_MAX
);
5730 dev_err(&pdev
->dev
, "Enable tso fail, ret =%d\n", ret
);
5731 goto err_mdiobus_unreg
;
5734 ret
= hclge_init_vlan_config(hdev
);
5736 dev_err(&pdev
->dev
, "VLAN init fail, ret =%d\n", ret
);
5737 goto err_mdiobus_unreg
;
5740 ret
= hclge_tm_schd_init(hdev
);
5742 dev_err(&pdev
->dev
, "tm schd init fail, ret =%d\n", ret
);
5743 goto err_mdiobus_unreg
;
5746 hclge_rss_init_cfg(hdev
);
5747 ret
= hclge_rss_init_hw(hdev
);
5749 dev_err(&pdev
->dev
, "Rss init fail, ret =%d\n", ret
);
5750 goto err_mdiobus_unreg
;
5753 ret
= init_mgr_tbl(hdev
);
5755 dev_err(&pdev
->dev
, "manager table init fail, ret =%d\n", ret
);
5756 goto err_mdiobus_unreg
;
5759 hclge_dcb_ops_set(hdev
);
5761 timer_setup(&hdev
->service_timer
, hclge_service_timer
, 0);
5762 INIT_WORK(&hdev
->service_task
, hclge_service_task
);
5763 INIT_WORK(&hdev
->rst_service_task
, hclge_reset_service_task
);
5764 INIT_WORK(&hdev
->mbx_service_task
, hclge_mailbox_service_task
);
5766 /* Enable MISC vector(vector0) */
5767 hclge_enable_vector(&hdev
->misc_vector
, true);
5769 hclge_state_init(hdev
);
5771 pr_info("%s driver initialization finished.\n", HCLGE_DRIVER_NAME
);
5775 if (hdev
->hw
.mac
.phydev
)
5776 mdiobus_unregister(hdev
->hw
.mac
.mdio_bus
);
5778 hclge_misc_irq_uninit(hdev
);
5780 pci_free_irq_vectors(pdev
);
5782 hclge_destroy_cmd_queue(&hdev
->hw
);
5784 pcim_iounmap(pdev
, hdev
->hw
.io_base
);
5785 pci_clear_master(pdev
);
5786 pci_release_regions(pdev
);
5787 pci_disable_device(pdev
);
5792 static void hclge_stats_clear(struct hclge_dev
*hdev
)
5794 memset(&hdev
->hw_stats
, 0, sizeof(hdev
->hw_stats
));
5797 static int hclge_reset_ae_dev(struct hnae3_ae_dev
*ae_dev
)
5799 struct hclge_dev
*hdev
= ae_dev
->priv
;
5800 struct pci_dev
*pdev
= ae_dev
->pdev
;
5803 set_bit(HCLGE_STATE_DOWN
, &hdev
->state
);
5805 hclge_stats_clear(hdev
);
5806 memset(hdev
->vlan_table
, 0, sizeof(hdev
->vlan_table
));
5808 ret
= hclge_cmd_init(hdev
);
5810 dev_err(&pdev
->dev
, "Cmd queue init failed\n");
5814 ret
= hclge_get_cap(hdev
);
5816 dev_err(&pdev
->dev
, "get hw capability error, ret = %d.\n",
5821 ret
= hclge_configure(hdev
);
5823 dev_err(&pdev
->dev
, "Configure dev error, ret = %d.\n", ret
);
5827 ret
= hclge_map_tqp(hdev
);
5829 dev_err(&pdev
->dev
, "Map tqp error, ret = %d.\n", ret
);
5833 ret
= hclge_mac_init(hdev
);
5835 dev_err(&pdev
->dev
, "Mac init error, ret = %d\n", ret
);
5839 ret
= hclge_config_tso(hdev
, HCLGE_TSO_MSS_MIN
, HCLGE_TSO_MSS_MAX
);
5841 dev_err(&pdev
->dev
, "Enable tso fail, ret =%d\n", ret
);
5845 ret
= hclge_init_vlan_config(hdev
);
5847 dev_err(&pdev
->dev
, "VLAN init fail, ret =%d\n", ret
);
5851 ret
= hclge_tm_init_hw(hdev
);
5853 dev_err(&pdev
->dev
, "tm init hw fail, ret =%d\n", ret
);
5857 ret
= hclge_rss_init_hw(hdev
);
5859 dev_err(&pdev
->dev
, "Rss init fail, ret =%d\n", ret
);
5863 dev_info(&pdev
->dev
, "Reset done, %s driver initialization finished.\n",
5869 static void hclge_uninit_ae_dev(struct hnae3_ae_dev
*ae_dev
)
5871 struct hclge_dev
*hdev
= ae_dev
->priv
;
5872 struct hclge_mac
*mac
= &hdev
->hw
.mac
;
5874 hclge_state_uninit(hdev
);
5877 mdiobus_unregister(mac
->mdio_bus
);
5879 /* Disable MISC vector(vector0) */
5880 hclge_enable_vector(&hdev
->misc_vector
, false);
5881 hclge_destroy_cmd_queue(&hdev
->hw
);
5882 hclge_misc_irq_uninit(hdev
);
5883 hclge_pci_uninit(hdev
);
5884 ae_dev
->priv
= NULL
;
5887 static u32
hclge_get_max_channels(struct hnae3_handle
*handle
)
5889 struct hnae3_knic_private_info
*kinfo
= &handle
->kinfo
;
5890 struct hclge_vport
*vport
= hclge_get_vport(handle
);
5891 struct hclge_dev
*hdev
= vport
->back
;
5893 return min_t(u32
, hdev
->rss_size_max
* kinfo
->num_tc
, hdev
->num_tqps
);
5896 static void hclge_get_channels(struct hnae3_handle
*handle
,
5897 struct ethtool_channels
*ch
)
5899 struct hclge_vport
*vport
= hclge_get_vport(handle
);
5901 ch
->max_combined
= hclge_get_max_channels(handle
);
5902 ch
->other_count
= 1;
5904 ch
->combined_count
= vport
->alloc_tqps
;
5907 static void hclge_get_tqps_and_rss_info(struct hnae3_handle
*handle
,
5908 u16
*free_tqps
, u16
*max_rss_size
)
5910 struct hclge_vport
*vport
= hclge_get_vport(handle
);
5911 struct hclge_dev
*hdev
= vport
->back
;
5915 for (i
= 0; i
< hdev
->num_tqps
; i
++) {
5916 if (!hdev
->htqp
[i
].alloced
)
5919 *free_tqps
= temp_tqps
;
5920 *max_rss_size
= hdev
->rss_size_max
;
5923 static void hclge_release_tqp(struct hclge_vport
*vport
)
5925 struct hnae3_knic_private_info
*kinfo
= &vport
->nic
.kinfo
;
5926 struct hclge_dev
*hdev
= vport
->back
;
5929 for (i
= 0; i
< kinfo
->num_tqps
; i
++) {
5930 struct hclge_tqp
*tqp
=
5931 container_of(kinfo
->tqp
[i
], struct hclge_tqp
, q
);
5933 tqp
->q
.handle
= NULL
;
5934 tqp
->q
.tqp_index
= 0;
5935 tqp
->alloced
= false;
5938 devm_kfree(&hdev
->pdev
->dev
, kinfo
->tqp
);
5942 static int hclge_set_channels(struct hnae3_handle
*handle
, u32 new_tqps_num
)
5944 struct hclge_vport
*vport
= hclge_get_vport(handle
);
5945 struct hnae3_knic_private_info
*kinfo
= &vport
->nic
.kinfo
;
5946 struct hclge_dev
*hdev
= vport
->back
;
5947 int cur_rss_size
= kinfo
->rss_size
;
5948 int cur_tqps
= kinfo
->num_tqps
;
5949 u16 tc_offset
[HCLGE_MAX_TC_NUM
];
5950 u16 tc_valid
[HCLGE_MAX_TC_NUM
];
5951 u16 tc_size
[HCLGE_MAX_TC_NUM
];
5956 hclge_release_tqp(vport
);
5958 ret
= hclge_knic_setup(vport
, new_tqps_num
);
5960 dev_err(&hdev
->pdev
->dev
, "setup nic fail, ret =%d\n", ret
);
5964 ret
= hclge_map_tqp_to_vport(hdev
, vport
);
5966 dev_err(&hdev
->pdev
->dev
, "map vport tqp fail, ret =%d\n", ret
);
5970 ret
= hclge_tm_schd_init(hdev
);
5972 dev_err(&hdev
->pdev
->dev
, "tm schd init fail, ret =%d\n", ret
);
5976 roundup_size
= roundup_pow_of_two(kinfo
->rss_size
);
5977 roundup_size
= ilog2(roundup_size
);
5978 /* Set the RSS TC mode according to the new RSS size */
5979 for (i
= 0; i
< HCLGE_MAX_TC_NUM
; i
++) {
5982 if (!(hdev
->hw_tc_map
& BIT(i
)))
5986 tc_size
[i
] = roundup_size
;
5987 tc_offset
[i
] = kinfo
->rss_size
* i
;
5989 ret
= hclge_set_rss_tc_mode(hdev
, tc_valid
, tc_size
, tc_offset
);
5993 /* Reinitializes the rss indirect table according to the new RSS size */
5994 rss_indir
= kcalloc(HCLGE_RSS_IND_TBL_SIZE
, sizeof(u32
), GFP_KERNEL
);
5998 for (i
= 0; i
< HCLGE_RSS_IND_TBL_SIZE
; i
++)
5999 rss_indir
[i
] = i
% kinfo
->rss_size
;
6001 ret
= hclge_set_rss(handle
, rss_indir
, NULL
, 0);
6003 dev_err(&hdev
->pdev
->dev
, "set rss indir table fail, ret=%d\n",
6009 dev_info(&hdev
->pdev
->dev
,
6010 "Channels changed, rss_size from %d to %d, tqps from %d to %d",
6011 cur_rss_size
, kinfo
->rss_size
,
6012 cur_tqps
, kinfo
->rss_size
* kinfo
->num_tc
);
6017 static int hclge_get_regs_num(struct hclge_dev
*hdev
, u32
*regs_num_32_bit
,
6018 u32
*regs_num_64_bit
)
6020 struct hclge_desc desc
;
6024 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_QUERY_REG_NUM
, true);
6025 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
6027 dev_err(&hdev
->pdev
->dev
,
6028 "Query register number cmd failed, ret = %d.\n", ret
);
6032 *regs_num_32_bit
= le32_to_cpu(desc
.data
[0]);
6033 *regs_num_64_bit
= le32_to_cpu(desc
.data
[1]);
6035 total_num
= *regs_num_32_bit
+ *regs_num_64_bit
;
6042 static int hclge_get_32_bit_regs(struct hclge_dev
*hdev
, u32 regs_num
,
6045 #define HCLGE_32_BIT_REG_RTN_DATANUM 8
6047 struct hclge_desc
*desc
;
6048 u32
*reg_val
= data
;
6057 cmd_num
= DIV_ROUND_UP(regs_num
+ 2, HCLGE_32_BIT_REG_RTN_DATANUM
);
6058 desc
= kcalloc(cmd_num
, sizeof(struct hclge_desc
), GFP_KERNEL
);
6062 hclge_cmd_setup_basic_desc(&desc
[0], HCLGE_OPC_QUERY_32_BIT_REG
, true);
6063 ret
= hclge_cmd_send(&hdev
->hw
, desc
, cmd_num
);
6065 dev_err(&hdev
->pdev
->dev
,
6066 "Query 32 bit register cmd failed, ret = %d.\n", ret
);
6071 for (i
= 0; i
< cmd_num
; i
++) {
6073 desc_data
= (__le32
*)(&desc
[i
].data
[0]);
6074 n
= HCLGE_32_BIT_REG_RTN_DATANUM
- 2;
6076 desc_data
= (__le32
*)(&desc
[i
]);
6077 n
= HCLGE_32_BIT_REG_RTN_DATANUM
;
6079 for (k
= 0; k
< n
; k
++) {
6080 *reg_val
++ = le32_to_cpu(*desc_data
++);
6092 static int hclge_get_64_bit_regs(struct hclge_dev
*hdev
, u32 regs_num
,
6095 #define HCLGE_64_BIT_REG_RTN_DATANUM 4
6097 struct hclge_desc
*desc
;
6098 u64
*reg_val
= data
;
6107 cmd_num
= DIV_ROUND_UP(regs_num
+ 1, HCLGE_64_BIT_REG_RTN_DATANUM
);
6108 desc
= kcalloc(cmd_num
, sizeof(struct hclge_desc
), GFP_KERNEL
);
6112 hclge_cmd_setup_basic_desc(&desc
[0], HCLGE_OPC_QUERY_64_BIT_REG
, true);
6113 ret
= hclge_cmd_send(&hdev
->hw
, desc
, cmd_num
);
6115 dev_err(&hdev
->pdev
->dev
,
6116 "Query 64 bit register cmd failed, ret = %d.\n", ret
);
6121 for (i
= 0; i
< cmd_num
; i
++) {
6123 desc_data
= (__le64
*)(&desc
[i
].data
[0]);
6124 n
= HCLGE_64_BIT_REG_RTN_DATANUM
- 1;
6126 desc_data
= (__le64
*)(&desc
[i
]);
6127 n
= HCLGE_64_BIT_REG_RTN_DATANUM
;
6129 for (k
= 0; k
< n
; k
++) {
6130 *reg_val
++ = le64_to_cpu(*desc_data
++);
6142 static int hclge_get_regs_len(struct hnae3_handle
*handle
)
6144 struct hclge_vport
*vport
= hclge_get_vport(handle
);
6145 struct hclge_dev
*hdev
= vport
->back
;
6146 u32 regs_num_32_bit
, regs_num_64_bit
;
6149 ret
= hclge_get_regs_num(hdev
, ®s_num_32_bit
, ®s_num_64_bit
);
6151 dev_err(&hdev
->pdev
->dev
,
6152 "Get register number failed, ret = %d.\n", ret
);
6156 return regs_num_32_bit
* sizeof(u32
) + regs_num_64_bit
* sizeof(u64
);
6159 static void hclge_get_regs(struct hnae3_handle
*handle
, u32
*version
,
6162 struct hclge_vport
*vport
= hclge_get_vport(handle
);
6163 struct hclge_dev
*hdev
= vport
->back
;
6164 u32 regs_num_32_bit
, regs_num_64_bit
;
6167 *version
= hdev
->fw_version
;
6169 ret
= hclge_get_regs_num(hdev
, ®s_num_32_bit
, ®s_num_64_bit
);
6171 dev_err(&hdev
->pdev
->dev
,
6172 "Get register number failed, ret = %d.\n", ret
);
6176 ret
= hclge_get_32_bit_regs(hdev
, regs_num_32_bit
, data
);
6178 dev_err(&hdev
->pdev
->dev
,
6179 "Get 32 bit register failed, ret = %d.\n", ret
);
6183 data
= (u32
*)data
+ regs_num_32_bit
;
6184 ret
= hclge_get_64_bit_regs(hdev
, regs_num_64_bit
,
6187 dev_err(&hdev
->pdev
->dev
,
6188 "Get 64 bit register failed, ret = %d.\n", ret
);
6191 static int hclge_set_led_status(struct hclge_dev
*hdev
, u8 locate_led_status
)
6193 struct hclge_set_led_state_cmd
*req
;
6194 struct hclge_desc desc
;
6197 hclge_cmd_setup_basic_desc(&desc
, HCLGE_OPC_LED_STATUS_CFG
, false);
6199 req
= (struct hclge_set_led_state_cmd
*)desc
.data
;
6200 hnae3_set_field(req
->locate_led_config
, HCLGE_LED_LOCATE_STATE_M
,
6201 HCLGE_LED_LOCATE_STATE_S
, locate_led_status
);
6203 ret
= hclge_cmd_send(&hdev
->hw
, &desc
, 1);
6205 dev_err(&hdev
->pdev
->dev
,
6206 "Send set led state cmd error, ret =%d\n", ret
);
6211 enum hclge_led_status
{
6214 HCLGE_LED_NO_CHANGE
= 0xFF,
6217 static int hclge_set_led_id(struct hnae3_handle
*handle
,
6218 enum ethtool_phys_id_state status
)
6220 struct hclge_vport
*vport
= hclge_get_vport(handle
);
6221 struct hclge_dev
*hdev
= vport
->back
;
6224 case ETHTOOL_ID_ACTIVE
:
6225 return hclge_set_led_status(hdev
, HCLGE_LED_ON
);
6226 case ETHTOOL_ID_INACTIVE
:
6227 return hclge_set_led_status(hdev
, HCLGE_LED_OFF
);
6233 static void hclge_get_link_mode(struct hnae3_handle
*handle
,
6234 unsigned long *supported
,
6235 unsigned long *advertising
)
6237 unsigned int size
= BITS_TO_LONGS(__ETHTOOL_LINK_MODE_MASK_NBITS
);
6238 struct hclge_vport
*vport
= hclge_get_vport(handle
);
6239 struct hclge_dev
*hdev
= vport
->back
;
6240 unsigned int idx
= 0;
6242 for (; idx
< size
; idx
++) {
6243 supported
[idx
] = hdev
->hw
.mac
.supported
[idx
];
6244 advertising
[idx
] = hdev
->hw
.mac
.advertising
[idx
];
6248 static void hclge_get_port_type(struct hnae3_handle
*handle
,
6251 struct hclge_vport
*vport
= hclge_get_vport(handle
);
6252 struct hclge_dev
*hdev
= vport
->back
;
6253 u8 media_type
= hdev
->hw
.mac
.media_type
;
6255 switch (media_type
) {
6256 case HNAE3_MEDIA_TYPE_FIBER
:
6257 *port_type
= PORT_FIBRE
;
6259 case HNAE3_MEDIA_TYPE_COPPER
:
6260 *port_type
= PORT_TP
;
6262 case HNAE3_MEDIA_TYPE_UNKNOWN
:
6264 *port_type
= PORT_OTHER
;
6269 static const struct hnae3_ae_ops hclge_ops
= {
6270 .init_ae_dev
= hclge_init_ae_dev
,
6271 .uninit_ae_dev
= hclge_uninit_ae_dev
,
6272 .init_client_instance
= hclge_init_client_instance
,
6273 .uninit_client_instance
= hclge_uninit_client_instance
,
6274 .map_ring_to_vector
= hclge_map_ring_to_vector
,
6275 .unmap_ring_from_vector
= hclge_unmap_ring_frm_vector
,
6276 .get_vector
= hclge_get_vector
,
6277 .put_vector
= hclge_put_vector
,
6278 .set_promisc_mode
= hclge_set_promisc_mode
,
6279 .set_loopback
= hclge_set_loopback
,
6280 .start
= hclge_ae_start
,
6281 .stop
= hclge_ae_stop
,
6282 .get_status
= hclge_get_status
,
6283 .get_ksettings_an_result
= hclge_get_ksettings_an_result
,
6284 .update_speed_duplex_h
= hclge_update_speed_duplex_h
,
6285 .cfg_mac_speed_dup_h
= hclge_cfg_mac_speed_dup_h
,
6286 .get_media_type
= hclge_get_media_type
,
6287 .get_rss_key_size
= hclge_get_rss_key_size
,
6288 .get_rss_indir_size
= hclge_get_rss_indir_size
,
6289 .get_rss
= hclge_get_rss
,
6290 .set_rss
= hclge_set_rss
,
6291 .set_rss_tuple
= hclge_set_rss_tuple
,
6292 .get_rss_tuple
= hclge_get_rss_tuple
,
6293 .get_tc_size
= hclge_get_tc_size
,
6294 .get_mac_addr
= hclge_get_mac_addr
,
6295 .set_mac_addr
= hclge_set_mac_addr
,
6296 .add_uc_addr
= hclge_add_uc_addr
,
6297 .rm_uc_addr
= hclge_rm_uc_addr
,
6298 .add_mc_addr
= hclge_add_mc_addr
,
6299 .rm_mc_addr
= hclge_rm_mc_addr
,
6300 .update_mta_status
= hclge_update_mta_status
,
6301 .set_autoneg
= hclge_set_autoneg
,
6302 .get_autoneg
= hclge_get_autoneg
,
6303 .get_pauseparam
= hclge_get_pauseparam
,
6304 .set_pauseparam
= hclge_set_pauseparam
,
6305 .set_mtu
= hclge_set_mtu
,
6306 .reset_queue
= hclge_reset_tqp
,
6307 .get_stats
= hclge_get_stats
,
6308 .update_stats
= hclge_update_stats
,
6309 .get_strings
= hclge_get_strings
,
6310 .get_sset_count
= hclge_get_sset_count
,
6311 .get_fw_version
= hclge_get_fw_version
,
6312 .get_mdix_mode
= hclge_get_mdix_mode
,
6313 .enable_vlan_filter
= hclge_enable_vlan_filter
,
6314 .set_vlan_filter
= hclge_set_vlan_filter
,
6315 .set_vf_vlan_filter
= hclge_set_vf_vlan_filter
,
6316 .enable_hw_strip_rxvtag
= hclge_en_hw_strip_rxvtag
,
6317 .reset_event
= hclge_reset_event
,
6318 .get_tqps_and_rss_info
= hclge_get_tqps_and_rss_info
,
6319 .set_channels
= hclge_set_channels
,
6320 .get_channels
= hclge_get_channels
,
6321 .get_flowctrl_adv
= hclge_get_flowctrl_adv
,
6322 .get_regs_len
= hclge_get_regs_len
,
6323 .get_regs
= hclge_get_regs
,
6324 .set_led_id
= hclge_set_led_id
,
6325 .get_link_mode
= hclge_get_link_mode
,
6326 .get_port_type
= hclge_get_port_type
,
6329 static struct hnae3_ae_algo ae_algo
= {
6331 .pdev_id_table
= ae_algo_pci_tbl
,
6334 static int hclge_init(void)
6336 pr_info("%s is initializing\n", HCLGE_NAME
);
6338 hnae3_register_ae_algo(&ae_algo
);
6343 static void hclge_exit(void)
6345 hnae3_unregister_ae_algo(&ae_algo
);
6347 module_init(hclge_init
);
6348 module_exit(hclge_exit
);
6350 MODULE_LICENSE("GPL");
6351 MODULE_AUTHOR("Huawei Tech. Co., Ltd.");
6352 MODULE_DESCRIPTION("HCLGE Driver");
6353 MODULE_VERSION(HCLGE_MOD_VERSION
);