]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/net/ethernet/hisilicon/hns3/hns3pf/hclge_main.c
UBUNTU: SAUCE: {topost} net: hns3: modify hnae_ to hnae3_
[mirror_ubuntu-bionic-kernel.git] / drivers / net / ethernet / hisilicon / hns3 / hns3pf / hclge_main.c
1 /*
2 * Copyright (c) 2016-2017 Hisilicon Limited.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 */
9
10 #include <linux/acpi.h>
11 #include <linux/device.h>
12 #include <linux/etherdevice.h>
13 #include <linux/init.h>
14 #include <linux/interrupt.h>
15 #include <linux/kernel.h>
16 #include <linux/module.h>
17 #include <linux/netdevice.h>
18 #include <linux/pci.h>
19 #include <linux/platform_device.h>
20 #include <linux/if_vlan.h>
21 #include <net/rtnetlink.h>
22 #include "hclge_cmd.h"
23 #include "hclge_dcb.h"
24 #include "hclge_main.h"
25 #include "hclge_mbx.h"
26 #include "hclge_mdio.h"
27 #include "hclge_tm.h"
28 #include "hnae3.h"
29
30 #define HCLGE_NAME "hclge"
31 #define HCLGE_STATS_READ(p, offset) (*((u64 *)((u8 *)(p) + (offset))))
32 #define HCLGE_MAC_STATS_FIELD_OFF(f) (offsetof(struct hclge_mac_stats, f))
33 #define HCLGE_64BIT_STATS_FIELD_OFF(f) (offsetof(struct hclge_64_bit_stats, f))
34 #define HCLGE_32BIT_STATS_FIELD_OFF(f) (offsetof(struct hclge_32_bit_stats, f))
35
36 static int hclge_set_mta_filter_mode(struct hclge_dev *hdev,
37 enum hclge_mta_dmac_sel_type mta_mac_sel,
38 bool enable);
39 static int hclge_set_mtu(struct hnae3_handle *handle, int new_mtu);
40 static int hclge_init_vlan_config(struct hclge_dev *hdev);
41 static int hclge_reset_ae_dev(struct hnae3_ae_dev *ae_dev);
42
43 static struct hnae3_ae_algo ae_algo;
44
45 static const struct pci_device_id ae_algo_pci_tbl[] = {
46 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_GE), 0},
47 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE), 0},
48 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA), 0},
49 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_25GE_RDMA_MACSEC), 0},
50 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_50GE_RDMA), 0},
51 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_50GE_RDMA_MACSEC), 0},
52 {PCI_VDEVICE(HUAWEI, HNAE3_DEV_ID_100G_RDMA_MACSEC), 0},
53 /* required last entry */
54 {0, }
55 };
56
57 MODULE_DEVICE_TABLE(pci, ae_algo_pci_tbl);
58
59 static const char hns3_nic_test_strs[][ETH_GSTRING_LEN] = {
60 "Mac Loopback test",
61 "Serdes Loopback test",
62 "Phy Loopback test"
63 };
64
65 static const struct hclge_comm_stats_str g_all_64bit_stats_string[] = {
66 {"igu_rx_oversize_pkt",
67 HCLGE_64BIT_STATS_FIELD_OFF(igu_rx_oversize_pkt)},
68 {"igu_rx_undersize_pkt",
69 HCLGE_64BIT_STATS_FIELD_OFF(igu_rx_undersize_pkt)},
70 {"igu_rx_out_all_pkt",
71 HCLGE_64BIT_STATS_FIELD_OFF(igu_rx_out_all_pkt)},
72 {"igu_rx_uni_pkt",
73 HCLGE_64BIT_STATS_FIELD_OFF(igu_rx_uni_pkt)},
74 {"igu_rx_multi_pkt",
75 HCLGE_64BIT_STATS_FIELD_OFF(igu_rx_multi_pkt)},
76 {"igu_rx_broad_pkt",
77 HCLGE_64BIT_STATS_FIELD_OFF(igu_rx_broad_pkt)},
78 {"egu_tx_out_all_pkt",
79 HCLGE_64BIT_STATS_FIELD_OFF(egu_tx_out_all_pkt)},
80 {"egu_tx_uni_pkt",
81 HCLGE_64BIT_STATS_FIELD_OFF(egu_tx_uni_pkt)},
82 {"egu_tx_multi_pkt",
83 HCLGE_64BIT_STATS_FIELD_OFF(egu_tx_multi_pkt)},
84 {"egu_tx_broad_pkt",
85 HCLGE_64BIT_STATS_FIELD_OFF(egu_tx_broad_pkt)},
86 {"ssu_ppp_mac_key_num",
87 HCLGE_64BIT_STATS_FIELD_OFF(ssu_ppp_mac_key_num)},
88 {"ssu_ppp_host_key_num",
89 HCLGE_64BIT_STATS_FIELD_OFF(ssu_ppp_host_key_num)},
90 {"ppp_ssu_mac_rlt_num",
91 HCLGE_64BIT_STATS_FIELD_OFF(ppp_ssu_mac_rlt_num)},
92 {"ppp_ssu_host_rlt_num",
93 HCLGE_64BIT_STATS_FIELD_OFF(ppp_ssu_host_rlt_num)},
94 {"ssu_tx_in_num",
95 HCLGE_64BIT_STATS_FIELD_OFF(ssu_tx_in_num)},
96 {"ssu_tx_out_num",
97 HCLGE_64BIT_STATS_FIELD_OFF(ssu_tx_out_num)},
98 {"ssu_rx_in_num",
99 HCLGE_64BIT_STATS_FIELD_OFF(ssu_rx_in_num)},
100 {"ssu_rx_out_num",
101 HCLGE_64BIT_STATS_FIELD_OFF(ssu_rx_out_num)}
102 };
103
104 static const struct hclge_comm_stats_str g_all_32bit_stats_string[] = {
105 {"igu_rx_err_pkt",
106 HCLGE_32BIT_STATS_FIELD_OFF(igu_rx_err_pkt)},
107 {"igu_rx_no_eof_pkt",
108 HCLGE_32BIT_STATS_FIELD_OFF(igu_rx_no_eof_pkt)},
109 {"igu_rx_no_sof_pkt",
110 HCLGE_32BIT_STATS_FIELD_OFF(igu_rx_no_sof_pkt)},
111 {"egu_tx_1588_pkt",
112 HCLGE_32BIT_STATS_FIELD_OFF(egu_tx_1588_pkt)},
113 {"ssu_full_drop_num",
114 HCLGE_32BIT_STATS_FIELD_OFF(ssu_full_drop_num)},
115 {"ssu_part_drop_num",
116 HCLGE_32BIT_STATS_FIELD_OFF(ssu_part_drop_num)},
117 {"ppp_key_drop_num",
118 HCLGE_32BIT_STATS_FIELD_OFF(ppp_key_drop_num)},
119 {"ppp_rlt_drop_num",
120 HCLGE_32BIT_STATS_FIELD_OFF(ppp_rlt_drop_num)},
121 {"ssu_key_drop_num",
122 HCLGE_32BIT_STATS_FIELD_OFF(ssu_key_drop_num)},
123 {"pkt_curr_buf_cnt",
124 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_cnt)},
125 {"qcn_fb_rcv_cnt",
126 HCLGE_32BIT_STATS_FIELD_OFF(qcn_fb_rcv_cnt)},
127 {"qcn_fb_drop_cnt",
128 HCLGE_32BIT_STATS_FIELD_OFF(qcn_fb_drop_cnt)},
129 {"qcn_fb_invaild_cnt",
130 HCLGE_32BIT_STATS_FIELD_OFF(qcn_fb_invaild_cnt)},
131 {"rx_packet_tc0_in_cnt",
132 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc0_in_cnt)},
133 {"rx_packet_tc1_in_cnt",
134 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc1_in_cnt)},
135 {"rx_packet_tc2_in_cnt",
136 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc2_in_cnt)},
137 {"rx_packet_tc3_in_cnt",
138 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc3_in_cnt)},
139 {"rx_packet_tc4_in_cnt",
140 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc4_in_cnt)},
141 {"rx_packet_tc5_in_cnt",
142 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc5_in_cnt)},
143 {"rx_packet_tc6_in_cnt",
144 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc6_in_cnt)},
145 {"rx_packet_tc7_in_cnt",
146 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc7_in_cnt)},
147 {"rx_packet_tc0_out_cnt",
148 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc0_out_cnt)},
149 {"rx_packet_tc1_out_cnt",
150 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc1_out_cnt)},
151 {"rx_packet_tc2_out_cnt",
152 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc2_out_cnt)},
153 {"rx_packet_tc3_out_cnt",
154 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc3_out_cnt)},
155 {"rx_packet_tc4_out_cnt",
156 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc4_out_cnt)},
157 {"rx_packet_tc5_out_cnt",
158 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc5_out_cnt)},
159 {"rx_packet_tc6_out_cnt",
160 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc6_out_cnt)},
161 {"rx_packet_tc7_out_cnt",
162 HCLGE_32BIT_STATS_FIELD_OFF(rx_packet_tc7_out_cnt)},
163 {"tx_packet_tc0_in_cnt",
164 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc0_in_cnt)},
165 {"tx_packet_tc1_in_cnt",
166 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc1_in_cnt)},
167 {"tx_packet_tc2_in_cnt",
168 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc2_in_cnt)},
169 {"tx_packet_tc3_in_cnt",
170 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc3_in_cnt)},
171 {"tx_packet_tc4_in_cnt",
172 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc4_in_cnt)},
173 {"tx_packet_tc5_in_cnt",
174 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc5_in_cnt)},
175 {"tx_packet_tc6_in_cnt",
176 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc6_in_cnt)},
177 {"tx_packet_tc7_in_cnt",
178 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc7_in_cnt)},
179 {"tx_packet_tc0_out_cnt",
180 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc0_out_cnt)},
181 {"tx_packet_tc1_out_cnt",
182 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc1_out_cnt)},
183 {"tx_packet_tc2_out_cnt",
184 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc2_out_cnt)},
185 {"tx_packet_tc3_out_cnt",
186 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc3_out_cnt)},
187 {"tx_packet_tc4_out_cnt",
188 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc4_out_cnt)},
189 {"tx_packet_tc5_out_cnt",
190 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc5_out_cnt)},
191 {"tx_packet_tc6_out_cnt",
192 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc6_out_cnt)},
193 {"tx_packet_tc7_out_cnt",
194 HCLGE_32BIT_STATS_FIELD_OFF(tx_packet_tc7_out_cnt)},
195 {"pkt_curr_buf_tc0_cnt",
196 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc0_cnt)},
197 {"pkt_curr_buf_tc1_cnt",
198 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc1_cnt)},
199 {"pkt_curr_buf_tc2_cnt",
200 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc2_cnt)},
201 {"pkt_curr_buf_tc3_cnt",
202 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc3_cnt)},
203 {"pkt_curr_buf_tc4_cnt",
204 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc4_cnt)},
205 {"pkt_curr_buf_tc5_cnt",
206 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc5_cnt)},
207 {"pkt_curr_buf_tc6_cnt",
208 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc6_cnt)},
209 {"pkt_curr_buf_tc7_cnt",
210 HCLGE_32BIT_STATS_FIELD_OFF(pkt_curr_buf_tc7_cnt)},
211 {"mb_uncopy_num",
212 HCLGE_32BIT_STATS_FIELD_OFF(mb_uncopy_num)},
213 {"lo_pri_unicast_rlt_drop_num",
214 HCLGE_32BIT_STATS_FIELD_OFF(lo_pri_unicast_rlt_drop_num)},
215 {"hi_pri_multicast_rlt_drop_num",
216 HCLGE_32BIT_STATS_FIELD_OFF(hi_pri_multicast_rlt_drop_num)},
217 {"lo_pri_multicast_rlt_drop_num",
218 HCLGE_32BIT_STATS_FIELD_OFF(lo_pri_multicast_rlt_drop_num)},
219 {"rx_oq_drop_pkt_cnt",
220 HCLGE_32BIT_STATS_FIELD_OFF(rx_oq_drop_pkt_cnt)},
221 {"tx_oq_drop_pkt_cnt",
222 HCLGE_32BIT_STATS_FIELD_OFF(tx_oq_drop_pkt_cnt)},
223 {"nic_l2_err_drop_pkt_cnt",
224 HCLGE_32BIT_STATS_FIELD_OFF(nic_l2_err_drop_pkt_cnt)},
225 {"roc_l2_err_drop_pkt_cnt",
226 HCLGE_32BIT_STATS_FIELD_OFF(roc_l2_err_drop_pkt_cnt)}
227 };
228
229 static const struct hclge_comm_stats_str g_mac_stats_string[] = {
230 {"mac_tx_mac_pause_num",
231 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_mac_pause_num)},
232 {"mac_rx_mac_pause_num",
233 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_mac_pause_num)},
234 {"mac_tx_pfc_pri0_pkt_num",
235 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri0_pkt_num)},
236 {"mac_tx_pfc_pri1_pkt_num",
237 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri1_pkt_num)},
238 {"mac_tx_pfc_pri2_pkt_num",
239 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri2_pkt_num)},
240 {"mac_tx_pfc_pri3_pkt_num",
241 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri3_pkt_num)},
242 {"mac_tx_pfc_pri4_pkt_num",
243 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri4_pkt_num)},
244 {"mac_tx_pfc_pri5_pkt_num",
245 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri5_pkt_num)},
246 {"mac_tx_pfc_pri6_pkt_num",
247 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri6_pkt_num)},
248 {"mac_tx_pfc_pri7_pkt_num",
249 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_pfc_pri7_pkt_num)},
250 {"mac_rx_pfc_pri0_pkt_num",
251 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri0_pkt_num)},
252 {"mac_rx_pfc_pri1_pkt_num",
253 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri1_pkt_num)},
254 {"mac_rx_pfc_pri2_pkt_num",
255 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri2_pkt_num)},
256 {"mac_rx_pfc_pri3_pkt_num",
257 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri3_pkt_num)},
258 {"mac_rx_pfc_pri4_pkt_num",
259 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri4_pkt_num)},
260 {"mac_rx_pfc_pri5_pkt_num",
261 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri5_pkt_num)},
262 {"mac_rx_pfc_pri6_pkt_num",
263 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri6_pkt_num)},
264 {"mac_rx_pfc_pri7_pkt_num",
265 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_pfc_pri7_pkt_num)},
266 {"mac_tx_total_pkt_num",
267 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_total_pkt_num)},
268 {"mac_tx_total_oct_num",
269 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_total_oct_num)},
270 {"mac_tx_good_pkt_num",
271 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_good_pkt_num)},
272 {"mac_tx_bad_pkt_num",
273 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_bad_pkt_num)},
274 {"mac_tx_good_oct_num",
275 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_good_oct_num)},
276 {"mac_tx_bad_oct_num",
277 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_bad_oct_num)},
278 {"mac_tx_uni_pkt_num",
279 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_uni_pkt_num)},
280 {"mac_tx_multi_pkt_num",
281 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_multi_pkt_num)},
282 {"mac_tx_broad_pkt_num",
283 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_broad_pkt_num)},
284 {"mac_tx_undersize_pkt_num",
285 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_undersize_pkt_num)},
286 {"mac_tx_oversize_pkt_num",
287 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_oversize_pkt_num)},
288 {"mac_tx_64_oct_pkt_num",
289 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_64_oct_pkt_num)},
290 {"mac_tx_65_127_oct_pkt_num",
291 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_65_127_oct_pkt_num)},
292 {"mac_tx_128_255_oct_pkt_num",
293 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_128_255_oct_pkt_num)},
294 {"mac_tx_256_511_oct_pkt_num",
295 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_256_511_oct_pkt_num)},
296 {"mac_tx_512_1023_oct_pkt_num",
297 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_512_1023_oct_pkt_num)},
298 {"mac_tx_1024_1518_oct_pkt_num",
299 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_1024_1518_oct_pkt_num)},
300 {"mac_tx_1519_2047_oct_pkt_num",
301 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_1519_2047_oct_pkt_num)},
302 {"mac_tx_2048_4095_oct_pkt_num",
303 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_2048_4095_oct_pkt_num)},
304 {"mac_tx_4096_8191_oct_pkt_num",
305 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_4096_8191_oct_pkt_num)},
306 {"mac_tx_8192_9216_oct_pkt_num",
307 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_8192_9216_oct_pkt_num)},
308 {"mac_tx_9217_12287_oct_pkt_num",
309 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_9217_12287_oct_pkt_num)},
310 {"mac_tx_12288_16383_oct_pkt_num",
311 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_12288_16383_oct_pkt_num)},
312 {"mac_tx_1519_max_good_pkt_num",
313 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_1519_max_good_oct_pkt_num)},
314 {"mac_tx_1519_max_bad_pkt_num",
315 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_1519_max_bad_oct_pkt_num)},
316 {"mac_rx_total_pkt_num",
317 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_total_pkt_num)},
318 {"mac_rx_total_oct_num",
319 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_total_oct_num)},
320 {"mac_rx_good_pkt_num",
321 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_good_pkt_num)},
322 {"mac_rx_bad_pkt_num",
323 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_bad_pkt_num)},
324 {"mac_rx_good_oct_num",
325 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_good_oct_num)},
326 {"mac_rx_bad_oct_num",
327 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_bad_oct_num)},
328 {"mac_rx_uni_pkt_num",
329 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_uni_pkt_num)},
330 {"mac_rx_multi_pkt_num",
331 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_multi_pkt_num)},
332 {"mac_rx_broad_pkt_num",
333 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_broad_pkt_num)},
334 {"mac_rx_undersize_pkt_num",
335 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_undersize_pkt_num)},
336 {"mac_rx_oversize_pkt_num",
337 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_oversize_pkt_num)},
338 {"mac_rx_64_oct_pkt_num",
339 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_64_oct_pkt_num)},
340 {"mac_rx_65_127_oct_pkt_num",
341 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_65_127_oct_pkt_num)},
342 {"mac_rx_128_255_oct_pkt_num",
343 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_128_255_oct_pkt_num)},
344 {"mac_rx_256_511_oct_pkt_num",
345 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_256_511_oct_pkt_num)},
346 {"mac_rx_512_1023_oct_pkt_num",
347 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_512_1023_oct_pkt_num)},
348 {"mac_rx_1024_1518_oct_pkt_num",
349 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_1024_1518_oct_pkt_num)},
350 {"mac_rx_1519_2047_oct_pkt_num",
351 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_1519_2047_oct_pkt_num)},
352 {"mac_rx_2048_4095_oct_pkt_num",
353 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_2048_4095_oct_pkt_num)},
354 {"mac_rx_4096_8191_oct_pkt_num",
355 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_4096_8191_oct_pkt_num)},
356 {"mac_rx_8192_9216_oct_pkt_num",
357 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_8192_9216_oct_pkt_num)},
358 {"mac_rx_9217_12287_oct_pkt_num",
359 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_9217_12287_oct_pkt_num)},
360 {"mac_rx_12288_16383_oct_pkt_num",
361 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_12288_16383_oct_pkt_num)},
362 {"mac_rx_1519_max_good_pkt_num",
363 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_1519_max_good_oct_pkt_num)},
364 {"mac_rx_1519_max_bad_pkt_num",
365 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_1519_max_bad_oct_pkt_num)},
366
367 {"mac_tx_fragment_pkt_num",
368 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_fragment_pkt_num)},
369 {"mac_tx_undermin_pkt_num",
370 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_undermin_pkt_num)},
371 {"mac_tx_jabber_pkt_num",
372 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_jabber_pkt_num)},
373 {"mac_tx_err_all_pkt_num",
374 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_err_all_pkt_num)},
375 {"mac_tx_from_app_good_pkt_num",
376 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_from_app_good_pkt_num)},
377 {"mac_tx_from_app_bad_pkt_num",
378 HCLGE_MAC_STATS_FIELD_OFF(mac_tx_from_app_bad_pkt_num)},
379 {"mac_rx_fragment_pkt_num",
380 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_fragment_pkt_num)},
381 {"mac_rx_undermin_pkt_num",
382 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_undermin_pkt_num)},
383 {"mac_rx_jabber_pkt_num",
384 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_jabber_pkt_num)},
385 {"mac_rx_fcs_err_pkt_num",
386 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_fcs_err_pkt_num)},
387 {"mac_rx_send_app_good_pkt_num",
388 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_send_app_good_pkt_num)},
389 {"mac_rx_send_app_bad_pkt_num",
390 HCLGE_MAC_STATS_FIELD_OFF(mac_rx_send_app_bad_pkt_num)}
391 };
392
393 static const struct hclge_mac_mgr_tbl_entry_cmd hclge_mgr_table[] = {
394 {
395 .flags = HCLGE_MAC_MGR_MASK_VLAN_B,
396 .ethter_type = cpu_to_le16(HCLGE_MAC_ETHERTYPE_LLDP),
397 .mac_addr_hi32 = cpu_to_le32(htonl(0x0180C200)),
398 .mac_addr_lo16 = cpu_to_le16(htons(0x000E)),
399 .i_port_bitmap = 0x1,
400 },
401 };
402
403 static int hclge_64_bit_update_stats(struct hclge_dev *hdev)
404 {
405 #define HCLGE_64_BIT_CMD_NUM 5
406 #define HCLGE_64_BIT_RTN_DATANUM 4
407 u64 *data = (u64 *)(&hdev->hw_stats.all_64_bit_stats);
408 struct hclge_desc desc[HCLGE_64_BIT_CMD_NUM];
409 __le64 *desc_data;
410 int i, k, n;
411 int ret;
412
413 hclge_cmd_setup_basic_desc(&desc[0], HCLGE_OPC_STATS_64_BIT, true);
414 ret = hclge_cmd_send(&hdev->hw, desc, HCLGE_64_BIT_CMD_NUM);
415 if (ret) {
416 dev_err(&hdev->pdev->dev,
417 "Get 64 bit pkt stats fail, status = %d.\n", ret);
418 return ret;
419 }
420
421 for (i = 0; i < HCLGE_64_BIT_CMD_NUM; i++) {
422 if (unlikely(i == 0)) {
423 desc_data = (__le64 *)(&desc[i].data[0]);
424 n = HCLGE_64_BIT_RTN_DATANUM - 1;
425 } else {
426 desc_data = (__le64 *)(&desc[i]);
427 n = HCLGE_64_BIT_RTN_DATANUM;
428 }
429 for (k = 0; k < n; k++) {
430 *data++ += le64_to_cpu(*desc_data);
431 desc_data++;
432 }
433 }
434
435 return 0;
436 }
437
438 static void hclge_reset_partial_32bit_counter(struct hclge_32_bit_stats *stats)
439 {
440 stats->pkt_curr_buf_cnt = 0;
441 stats->pkt_curr_buf_tc0_cnt = 0;
442 stats->pkt_curr_buf_tc1_cnt = 0;
443 stats->pkt_curr_buf_tc2_cnt = 0;
444 stats->pkt_curr_buf_tc3_cnt = 0;
445 stats->pkt_curr_buf_tc4_cnt = 0;
446 stats->pkt_curr_buf_tc5_cnt = 0;
447 stats->pkt_curr_buf_tc6_cnt = 0;
448 stats->pkt_curr_buf_tc7_cnt = 0;
449 }
450
451 static int hclge_32_bit_update_stats(struct hclge_dev *hdev)
452 {
453 #define HCLGE_32_BIT_CMD_NUM 8
454 #define HCLGE_32_BIT_RTN_DATANUM 8
455
456 struct hclge_desc desc[HCLGE_32_BIT_CMD_NUM];
457 struct hclge_32_bit_stats *all_32_bit_stats;
458 __le32 *desc_data;
459 int i, k, n;
460 u64 *data;
461 int ret;
462
463 all_32_bit_stats = &hdev->hw_stats.all_32_bit_stats;
464 data = (u64 *)(&all_32_bit_stats->egu_tx_1588_pkt);
465
466 hclge_cmd_setup_basic_desc(&desc[0], HCLGE_OPC_STATS_32_BIT, true);
467 ret = hclge_cmd_send(&hdev->hw, desc, HCLGE_32_BIT_CMD_NUM);
468 if (ret) {
469 dev_err(&hdev->pdev->dev,
470 "Get 32 bit pkt stats fail, status = %d.\n", ret);
471
472 return ret;
473 }
474
475 hclge_reset_partial_32bit_counter(all_32_bit_stats);
476 for (i = 0; i < HCLGE_32_BIT_CMD_NUM; i++) {
477 if (unlikely(i == 0)) {
478 __le16 *desc_data_16bit;
479
480 all_32_bit_stats->igu_rx_err_pkt +=
481 le32_to_cpu(desc[i].data[0]);
482
483 desc_data_16bit = (__le16 *)&desc[i].data[1];
484 all_32_bit_stats->igu_rx_no_eof_pkt +=
485 le16_to_cpu(*desc_data_16bit);
486
487 desc_data_16bit++;
488 all_32_bit_stats->igu_rx_no_sof_pkt +=
489 le16_to_cpu(*desc_data_16bit);
490
491 desc_data = &desc[i].data[2];
492 n = HCLGE_32_BIT_RTN_DATANUM - 4;
493 } else {
494 desc_data = (__le32 *)&desc[i];
495 n = HCLGE_32_BIT_RTN_DATANUM;
496 }
497 for (k = 0; k < n; k++) {
498 *data++ += le32_to_cpu(*desc_data);
499 desc_data++;
500 }
501 }
502
503 return 0;
504 }
505
506 static int hclge_mac_update_stats(struct hclge_dev *hdev)
507 {
508 #define HCLGE_MAC_CMD_NUM 21
509 #define HCLGE_RTN_DATA_NUM 4
510
511 u64 *data = (u64 *)(&hdev->hw_stats.mac_stats);
512 struct hclge_desc desc[HCLGE_MAC_CMD_NUM];
513 __le64 *desc_data;
514 int i, k, n;
515 int ret;
516
517 hclge_cmd_setup_basic_desc(&desc[0], HCLGE_OPC_STATS_MAC, true);
518 ret = hclge_cmd_send(&hdev->hw, desc, HCLGE_MAC_CMD_NUM);
519 if (ret) {
520 dev_err(&hdev->pdev->dev,
521 "Get MAC pkt stats fail, status = %d.\n", ret);
522
523 return ret;
524 }
525
526 for (i = 0; i < HCLGE_MAC_CMD_NUM; i++) {
527 if (unlikely(i == 0)) {
528 desc_data = (__le64 *)(&desc[i].data[0]);
529 n = HCLGE_RTN_DATA_NUM - 2;
530 } else {
531 desc_data = (__le64 *)(&desc[i]);
532 n = HCLGE_RTN_DATA_NUM;
533 }
534 for (k = 0; k < n; k++) {
535 *data++ += le64_to_cpu(*desc_data);
536 desc_data++;
537 }
538 }
539
540 return 0;
541 }
542
543 static int hclge_tqps_update_stats(struct hnae3_handle *handle)
544 {
545 struct hnae3_knic_private_info *kinfo = &handle->kinfo;
546 struct hclge_vport *vport = hclge_get_vport(handle);
547 struct hclge_dev *hdev = vport->back;
548 struct hnae3_queue *queue;
549 struct hclge_desc desc[1];
550 struct hclge_tqp *tqp;
551 int ret, i;
552
553 for (i = 0; i < kinfo->num_tqps; i++) {
554 queue = handle->kinfo.tqp[i];
555 tqp = container_of(queue, struct hclge_tqp, q);
556 /* command : HCLGE_OPC_QUERY_IGU_STAT */
557 hclge_cmd_setup_basic_desc(&desc[0],
558 HCLGE_OPC_QUERY_RX_STATUS,
559 true);
560
561 desc[0].data[0] = cpu_to_le32((tqp->index & 0x1ff));
562 ret = hclge_cmd_send(&hdev->hw, desc, 1);
563 if (ret) {
564 dev_err(&hdev->pdev->dev,
565 "Query tqp stat fail, status = %d,queue = %d\n",
566 ret, i);
567 return ret;
568 }
569 tqp->tqp_stats.rcb_rx_ring_pktnum_rcd +=
570 le32_to_cpu(desc[0].data[1]);
571 }
572
573 for (i = 0; i < kinfo->num_tqps; i++) {
574 queue = handle->kinfo.tqp[i];
575 tqp = container_of(queue, struct hclge_tqp, q);
576 /* command : HCLGE_OPC_QUERY_IGU_STAT */
577 hclge_cmd_setup_basic_desc(&desc[0],
578 HCLGE_OPC_QUERY_TX_STATUS,
579 true);
580
581 desc[0].data[0] = cpu_to_le32((tqp->index & 0x1ff));
582 ret = hclge_cmd_send(&hdev->hw, desc, 1);
583 if (ret) {
584 dev_err(&hdev->pdev->dev,
585 "Query tqp stat fail, status = %d,queue = %d\n",
586 ret, i);
587 return ret;
588 }
589 tqp->tqp_stats.rcb_tx_ring_pktnum_rcd +=
590 le32_to_cpu(desc[0].data[1]);
591 }
592
593 return 0;
594 }
595
596 static u64 *hclge_tqps_get_stats(struct hnae3_handle *handle, u64 *data)
597 {
598 struct hnae3_knic_private_info *kinfo = &handle->kinfo;
599 struct hclge_tqp *tqp;
600 u64 *buff = data;
601 int i;
602
603 for (i = 0; i < kinfo->num_tqps; i++) {
604 tqp = container_of(kinfo->tqp[i], struct hclge_tqp, q);
605 *buff++ = tqp->tqp_stats.rcb_tx_ring_pktnum_rcd;
606 }
607
608 for (i = 0; i < kinfo->num_tqps; i++) {
609 tqp = container_of(kinfo->tqp[i], struct hclge_tqp, q);
610 *buff++ = tqp->tqp_stats.rcb_rx_ring_pktnum_rcd;
611 }
612
613 return buff;
614 }
615
616 static int hclge_tqps_get_sset_count(struct hnae3_handle *handle, int stringset)
617 {
618 struct hnae3_knic_private_info *kinfo = &handle->kinfo;
619
620 return kinfo->num_tqps * (2);
621 }
622
623 static u8 *hclge_tqps_get_strings(struct hnae3_handle *handle, u8 *data)
624 {
625 struct hnae3_knic_private_info *kinfo = &handle->kinfo;
626 u8 *buff = data;
627 int i = 0;
628
629 for (i = 0; i < kinfo->num_tqps; i++) {
630 struct hclge_tqp *tqp = container_of(handle->kinfo.tqp[i],
631 struct hclge_tqp, q);
632 snprintf(buff, ETH_GSTRING_LEN, "txq#%d_pktnum_rcd",
633 tqp->index);
634 buff = buff + ETH_GSTRING_LEN;
635 }
636
637 for (i = 0; i < kinfo->num_tqps; i++) {
638 struct hclge_tqp *tqp = container_of(kinfo->tqp[i],
639 struct hclge_tqp, q);
640 snprintf(buff, ETH_GSTRING_LEN, "rxq#%d_pktnum_rcd",
641 tqp->index);
642 buff = buff + ETH_GSTRING_LEN;
643 }
644
645 return buff;
646 }
647
648 static u64 *hclge_comm_get_stats(void *comm_stats,
649 const struct hclge_comm_stats_str strs[],
650 int size, u64 *data)
651 {
652 u64 *buf = data;
653 u32 i;
654
655 for (i = 0; i < size; i++)
656 buf[i] = HCLGE_STATS_READ(comm_stats, strs[i].offset);
657
658 return buf + size;
659 }
660
661 static u8 *hclge_comm_get_strings(u32 stringset,
662 const struct hclge_comm_stats_str strs[],
663 int size, u8 *data)
664 {
665 char *buff = (char *)data;
666 u32 i;
667
668 if (stringset != ETH_SS_STATS)
669 return buff;
670
671 for (i = 0; i < size; i++) {
672 snprintf(buff, ETH_GSTRING_LEN,
673 strs[i].desc);
674 buff = buff + ETH_GSTRING_LEN;
675 }
676
677 return (u8 *)buff;
678 }
679
680 static void hclge_update_netstat(struct hclge_hw_stats *hw_stats,
681 struct net_device_stats *net_stats)
682 {
683 net_stats->tx_dropped = 0;
684 net_stats->rx_dropped = hw_stats->all_32_bit_stats.ssu_full_drop_num;
685 net_stats->rx_dropped += hw_stats->all_32_bit_stats.ppp_key_drop_num;
686 net_stats->rx_dropped += hw_stats->all_32_bit_stats.ssu_key_drop_num;
687
688 net_stats->rx_errors = hw_stats->mac_stats.mac_rx_oversize_pkt_num;
689 net_stats->rx_errors += hw_stats->mac_stats.mac_rx_undersize_pkt_num;
690 net_stats->rx_errors += hw_stats->all_32_bit_stats.igu_rx_no_eof_pkt;
691 net_stats->rx_errors += hw_stats->all_32_bit_stats.igu_rx_no_sof_pkt;
692 net_stats->rx_errors += hw_stats->mac_stats.mac_rx_fcs_err_pkt_num;
693
694 net_stats->multicast = hw_stats->mac_stats.mac_tx_multi_pkt_num;
695 net_stats->multicast += hw_stats->mac_stats.mac_rx_multi_pkt_num;
696
697 net_stats->rx_crc_errors = hw_stats->mac_stats.mac_rx_fcs_err_pkt_num;
698 net_stats->rx_length_errors =
699 hw_stats->mac_stats.mac_rx_undersize_pkt_num;
700 net_stats->rx_length_errors +=
701 hw_stats->mac_stats.mac_rx_oversize_pkt_num;
702 net_stats->rx_over_errors =
703 hw_stats->mac_stats.mac_rx_oversize_pkt_num;
704 }
705
706 static void hclge_update_stats_for_all(struct hclge_dev *hdev)
707 {
708 struct hnae3_handle *handle;
709 int status;
710
711 handle = &hdev->vport[0].nic;
712 if (handle->client) {
713 status = hclge_tqps_update_stats(handle);
714 if (status) {
715 dev_err(&hdev->pdev->dev,
716 "Update TQPS stats fail, status = %d.\n",
717 status);
718 }
719 }
720
721 status = hclge_mac_update_stats(hdev);
722 if (status)
723 dev_err(&hdev->pdev->dev,
724 "Update MAC stats fail, status = %d.\n", status);
725
726 status = hclge_32_bit_update_stats(hdev);
727 if (status)
728 dev_err(&hdev->pdev->dev,
729 "Update 32 bit stats fail, status = %d.\n",
730 status);
731
732 hclge_update_netstat(&hdev->hw_stats, &handle->kinfo.netdev->stats);
733 }
734
735 static void hclge_update_stats(struct hnae3_handle *handle,
736 struct net_device_stats *net_stats)
737 {
738 struct hclge_vport *vport = hclge_get_vport(handle);
739 struct hclge_dev *hdev = vport->back;
740 struct hclge_hw_stats *hw_stats = &hdev->hw_stats;
741 int status;
742
743 if (test_and_set_bit(HCLGE_STATE_STATISTICS_UPDATING, &hdev->state))
744 return;
745
746 status = hclge_mac_update_stats(hdev);
747 if (status)
748 dev_err(&hdev->pdev->dev,
749 "Update MAC stats fail, status = %d.\n",
750 status);
751
752 status = hclge_32_bit_update_stats(hdev);
753 if (status)
754 dev_err(&hdev->pdev->dev,
755 "Update 32 bit stats fail, status = %d.\n",
756 status);
757
758 status = hclge_64_bit_update_stats(hdev);
759 if (status)
760 dev_err(&hdev->pdev->dev,
761 "Update 64 bit stats fail, status = %d.\n",
762 status);
763
764 status = hclge_tqps_update_stats(handle);
765 if (status)
766 dev_err(&hdev->pdev->dev,
767 "Update TQPS stats fail, status = %d.\n",
768 status);
769
770 hclge_update_netstat(hw_stats, net_stats);
771
772 clear_bit(HCLGE_STATE_STATISTICS_UPDATING, &hdev->state);
773 }
774
775 static int hclge_get_sset_count(struct hnae3_handle *handle, int stringset)
776 {
777 #define HCLGE_LOOPBACK_TEST_FLAGS 0x7
778
779 struct hclge_vport *vport = hclge_get_vport(handle);
780 struct hclge_dev *hdev = vport->back;
781 int count = 0;
782
783 /* Loopback test support rules:
784 * mac: only GE mode support
785 * serdes: all mac mode will support include GE/XGE/LGE/CGE
786 * phy: only support when phy device exist on board
787 */
788 if (stringset == ETH_SS_TEST) {
789 /* clear loopback bit flags at first */
790 handle->flags = (handle->flags & (~HCLGE_LOOPBACK_TEST_FLAGS));
791 if (hdev->hw.mac.speed == HCLGE_MAC_SPEED_10M ||
792 hdev->hw.mac.speed == HCLGE_MAC_SPEED_100M ||
793 hdev->hw.mac.speed == HCLGE_MAC_SPEED_1G) {
794 count += 1;
795 handle->flags |= HNAE3_SUPPORT_MAC_LOOPBACK;
796 }
797
798 count ++;
799 handle->flags |= HNAE3_SUPPORT_SERDES_LOOPBACK;
800 } else if (stringset == ETH_SS_STATS) {
801 count = ARRAY_SIZE(g_mac_stats_string) +
802 ARRAY_SIZE(g_all_32bit_stats_string) +
803 ARRAY_SIZE(g_all_64bit_stats_string) +
804 hclge_tqps_get_sset_count(handle, stringset);
805 }
806
807 return count;
808 }
809
810 static void hclge_get_strings(struct hnae3_handle *handle,
811 u32 stringset,
812 u8 *data)
813 {
814 u8 *p = (char *)data;
815 int size;
816
817 if (stringset == ETH_SS_STATS) {
818 size = ARRAY_SIZE(g_mac_stats_string);
819 p = hclge_comm_get_strings(stringset,
820 g_mac_stats_string,
821 size,
822 p);
823 size = ARRAY_SIZE(g_all_32bit_stats_string);
824 p = hclge_comm_get_strings(stringset,
825 g_all_32bit_stats_string,
826 size,
827 p);
828 size = ARRAY_SIZE(g_all_64bit_stats_string);
829 p = hclge_comm_get_strings(stringset,
830 g_all_64bit_stats_string,
831 size,
832 p);
833 p = hclge_tqps_get_strings(handle, p);
834 } else if (stringset == ETH_SS_TEST) {
835 if (handle->flags & HNAE3_SUPPORT_MAC_LOOPBACK) {
836 memcpy(p,
837 hns3_nic_test_strs[HNAE3_MAC_INTER_LOOP_MAC],
838 ETH_GSTRING_LEN);
839 p += ETH_GSTRING_LEN;
840 }
841 if (handle->flags & HNAE3_SUPPORT_SERDES_LOOPBACK) {
842 memcpy(p,
843 hns3_nic_test_strs[HNAE3_MAC_INTER_LOOP_SERDES],
844 ETH_GSTRING_LEN);
845 p += ETH_GSTRING_LEN;
846 }
847 if (handle->flags & HNAE3_SUPPORT_PHY_LOOPBACK) {
848 memcpy(p,
849 hns3_nic_test_strs[HNAE3_MAC_INTER_LOOP_PHY],
850 ETH_GSTRING_LEN);
851 p += ETH_GSTRING_LEN;
852 }
853 }
854 }
855
856 static void hclge_get_stats(struct hnae3_handle *handle, u64 *data)
857 {
858 struct hclge_vport *vport = hclge_get_vport(handle);
859 struct hclge_dev *hdev = vport->back;
860 u64 *p;
861
862 p = hclge_comm_get_stats(&hdev->hw_stats.mac_stats,
863 g_mac_stats_string,
864 ARRAY_SIZE(g_mac_stats_string),
865 data);
866 p = hclge_comm_get_stats(&hdev->hw_stats.all_32_bit_stats,
867 g_all_32bit_stats_string,
868 ARRAY_SIZE(g_all_32bit_stats_string),
869 p);
870 p = hclge_comm_get_stats(&hdev->hw_stats.all_64_bit_stats,
871 g_all_64bit_stats_string,
872 ARRAY_SIZE(g_all_64bit_stats_string),
873 p);
874 p = hclge_tqps_get_stats(handle, p);
875 }
876
877 static int hclge_parse_func_status(struct hclge_dev *hdev,
878 struct hclge_func_status_cmd *status)
879 {
880 if (!(status->pf_state & HCLGE_PF_STATE_DONE))
881 return -EINVAL;
882
883 /* Set the pf to main pf */
884 if (status->pf_state & HCLGE_PF_STATE_MAIN)
885 hdev->flag |= HCLGE_FLAG_MAIN;
886 else
887 hdev->flag &= ~HCLGE_FLAG_MAIN;
888
889 return 0;
890 }
891
892 static int hclge_query_function_status(struct hclge_dev *hdev)
893 {
894 struct hclge_func_status_cmd *req;
895 struct hclge_desc desc;
896 int timeout = 0;
897 int ret;
898
899 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_QUERY_FUNC_STATUS, true);
900 req = (struct hclge_func_status_cmd *)desc.data;
901
902 do {
903 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
904 if (ret) {
905 dev_err(&hdev->pdev->dev,
906 "query function status failed %d.\n",
907 ret);
908
909 return ret;
910 }
911
912 /* Check pf reset is done */
913 if (req->pf_state)
914 break;
915 usleep_range(1000, 2000);
916 } while (timeout++ < 5);
917
918 ret = hclge_parse_func_status(hdev, req);
919
920 return ret;
921 }
922
923 static int hclge_query_pf_resource(struct hclge_dev *hdev)
924 {
925 struct hclge_pf_res_cmd *req;
926 struct hclge_desc desc;
927 int ret;
928
929 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_QUERY_PF_RSRC, true);
930 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
931 if (ret) {
932 dev_err(&hdev->pdev->dev,
933 "query pf resource failed %d.\n", ret);
934 return ret;
935 }
936
937 req = (struct hclge_pf_res_cmd *)desc.data;
938 hdev->num_tqps = __le16_to_cpu(req->tqp_num);
939 hdev->pkt_buf_size = __le16_to_cpu(req->buf_size) << HCLGE_BUF_UNIT_S;
940
941 if (hnae3_dev_roce_supported(hdev)) {
942 hdev->num_roce_msi =
943 hnae3_get_field(__le16_to_cpu(req->pf_intr_vector_number),
944 HCLGE_PF_VEC_NUM_M, HCLGE_PF_VEC_NUM_S);
945
946 /* PF should have NIC vectors and Roce vectors,
947 * NIC vectors are queued before Roce vectors.
948 */
949 hdev->num_msi = hdev->num_roce_msi + HCLGE_ROCE_VECTOR_OFFSET;
950 } else {
951 hdev->num_msi =
952 hnae3_get_field(__le16_to_cpu(req->pf_intr_vector_number),
953 HCLGE_PF_VEC_NUM_M, HCLGE_PF_VEC_NUM_S);
954 }
955
956 return 0;
957 }
958
959 static int hclge_parse_speed(int speed_cmd, int *speed)
960 {
961 switch (speed_cmd) {
962 case 6:
963 *speed = HCLGE_MAC_SPEED_10M;
964 break;
965 case 7:
966 *speed = HCLGE_MAC_SPEED_100M;
967 break;
968 case 0:
969 *speed = HCLGE_MAC_SPEED_1G;
970 break;
971 case 1:
972 *speed = HCLGE_MAC_SPEED_10G;
973 break;
974 case 2:
975 *speed = HCLGE_MAC_SPEED_25G;
976 break;
977 case 3:
978 *speed = HCLGE_MAC_SPEED_40G;
979 break;
980 case 4:
981 *speed = HCLGE_MAC_SPEED_50G;
982 break;
983 case 5:
984 *speed = HCLGE_MAC_SPEED_100G;
985 break;
986 default:
987 return -EINVAL;
988 }
989
990 return 0;
991 }
992
993 static void hclge_parse_fiber_link_mode(struct hclge_dev *hdev,
994 u8 speed_ability)
995 {
996 unsigned long *supported = hdev->hw.mac.supported;
997
998 if (speed_ability & HCLGE_SUPPORT_1G_BIT)
999 set_bit(ETHTOOL_LINK_MODE_1000baseX_Full_BIT,
1000 supported);
1001
1002 if (speed_ability & HCLGE_SUPPORT_10G_BIT)
1003 set_bit(ETHTOOL_LINK_MODE_10000baseSR_Full_BIT,
1004 supported);
1005
1006 if (speed_ability & HCLGE_SUPPORT_25G_BIT)
1007 set_bit(ETHTOOL_LINK_MODE_25000baseSR_Full_BIT,
1008 supported);
1009
1010 if (speed_ability & HCLGE_SUPPORT_50G_BIT)
1011 set_bit(ETHTOOL_LINK_MODE_50000baseSR2_Full_BIT,
1012 supported);
1013
1014 if (speed_ability & HCLGE_SUPPORT_100G_BIT)
1015 set_bit(ETHTOOL_LINK_MODE_100000baseSR4_Full_BIT,
1016 supported);
1017
1018 set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, supported);
1019 set_bit(ETHTOOL_LINK_MODE_Pause_BIT, supported);
1020 }
1021
1022 static void hclge_parse_link_mode(struct hclge_dev *hdev, u8 speed_ability)
1023 {
1024 u8 media_type = hdev->hw.mac.media_type;
1025
1026 if (media_type != HNAE3_MEDIA_TYPE_FIBER)
1027 return;
1028
1029 hclge_parse_fiber_link_mode(hdev, speed_ability);
1030 }
1031
1032 static void hclge_parse_cfg(struct hclge_cfg *cfg, struct hclge_desc *desc)
1033 {
1034 struct hclge_cfg_param_cmd *req;
1035 u64 mac_addr_tmp_high;
1036 u64 mac_addr_tmp;
1037 int i;
1038
1039 req = (struct hclge_cfg_param_cmd *)desc[0].data;
1040
1041 /* get the configuration */
1042 cfg->vmdq_vport_num = hnae3_get_field(__le32_to_cpu(req->param[0]),
1043 HCLGE_CFG_VMDQ_M,
1044 HCLGE_CFG_VMDQ_S);
1045 cfg->tc_num = hnae3_get_field(__le32_to_cpu(req->param[0]),
1046 HCLGE_CFG_TC_NUM_M, HCLGE_CFG_TC_NUM_S);
1047 cfg->tqp_desc_num = hnae3_get_field(__le32_to_cpu(req->param[0]),
1048 HCLGE_CFG_TQP_DESC_N_M,
1049 HCLGE_CFG_TQP_DESC_N_S);
1050
1051 cfg->phy_addr = hnae3_get_field(__le32_to_cpu(req->param[1]),
1052 HCLGE_CFG_PHY_ADDR_M,
1053 HCLGE_CFG_PHY_ADDR_S);
1054 cfg->media_type = hnae3_get_field(__le32_to_cpu(req->param[1]),
1055 HCLGE_CFG_MEDIA_TP_M,
1056 HCLGE_CFG_MEDIA_TP_S);
1057 cfg->rx_buf_len = hnae3_get_field(__le32_to_cpu(req->param[1]),
1058 HCLGE_CFG_RX_BUF_LEN_M,
1059 HCLGE_CFG_RX_BUF_LEN_S);
1060 /* get mac_address */
1061 mac_addr_tmp = __le32_to_cpu(req->param[2]);
1062 mac_addr_tmp_high = hnae3_get_field(__le32_to_cpu(req->param[3]),
1063 HCLGE_CFG_MAC_ADDR_H_M,
1064 HCLGE_CFG_MAC_ADDR_H_S);
1065
1066 mac_addr_tmp |= (mac_addr_tmp_high << 31) << 1;
1067
1068 cfg->default_speed = hnae3_get_field(__le32_to_cpu(req->param[3]),
1069 HCLGE_CFG_DEFAULT_SPEED_M,
1070 HCLGE_CFG_DEFAULT_SPEED_S);
1071 cfg->rss_size_max = hnae3_get_field(__le32_to_cpu(req->param[3]),
1072 HCLGE_CFG_RSS_SIZE_M,
1073 HCLGE_CFG_RSS_SIZE_S);
1074
1075 for (i = 0; i < ETH_ALEN; i++)
1076 cfg->mac_addr[i] = (mac_addr_tmp >> (8 * i)) & 0xff;
1077
1078 req = (struct hclge_cfg_param_cmd *)desc[1].data;
1079 cfg->numa_node_map = __le32_to_cpu(req->param[0]);
1080
1081 cfg->speed_ability = hnae3_get_field(__le32_to_cpu(req->param[1]),
1082 HCLGE_CFG_SPEED_ABILITY_M,
1083 HCLGE_CFG_SPEED_ABILITY_S);
1084 }
1085
1086 /* hclge_get_cfg: query the static parameter from flash
1087 * @hdev: pointer to struct hclge_dev
1088 * @hcfg: the config structure to be getted
1089 */
1090 static int hclge_get_cfg(struct hclge_dev *hdev, struct hclge_cfg *hcfg)
1091 {
1092 struct hclge_desc desc[HCLGE_PF_CFG_DESC_NUM];
1093 struct hclge_cfg_param_cmd *req;
1094 int i, ret;
1095
1096 for (i = 0; i < HCLGE_PF_CFG_DESC_NUM; i++) {
1097 u32 offset = 0;
1098
1099 req = (struct hclge_cfg_param_cmd *)desc[i].data;
1100 hclge_cmd_setup_basic_desc(&desc[i], HCLGE_OPC_GET_CFG_PARAM,
1101 true);
1102 hnae3_set_field(offset, HCLGE_CFG_OFFSET_M,
1103 HCLGE_CFG_OFFSET_S, i * HCLGE_CFG_RD_LEN_BYTES);
1104 /* Len should be united by 4 bytes when send to hardware */
1105 hnae3_set_field(offset, HCLGE_CFG_RD_LEN_M, HCLGE_CFG_RD_LEN_S,
1106 HCLGE_CFG_RD_LEN_BYTES / HCLGE_CFG_RD_LEN_UNIT);
1107 req->offset = cpu_to_le32(offset);
1108 }
1109
1110 ret = hclge_cmd_send(&hdev->hw, desc, HCLGE_PF_CFG_DESC_NUM);
1111 if (ret) {
1112 dev_err(&hdev->pdev->dev,
1113 "get config failed %d.\n", ret);
1114 return ret;
1115 }
1116
1117 hclge_parse_cfg(hcfg, desc);
1118 return 0;
1119 }
1120
1121 static int hclge_get_cap(struct hclge_dev *hdev)
1122 {
1123 int ret;
1124
1125 ret = hclge_query_function_status(hdev);
1126 if (ret) {
1127 dev_err(&hdev->pdev->dev,
1128 "query function status error %d.\n", ret);
1129 return ret;
1130 }
1131
1132 /* get pf resource */
1133 ret = hclge_query_pf_resource(hdev);
1134 if (ret) {
1135 dev_err(&hdev->pdev->dev,
1136 "query pf resource error %d.\n", ret);
1137 return ret;
1138 }
1139
1140 return 0;
1141 }
1142
1143 static int hclge_configure(struct hclge_dev *hdev)
1144 {
1145 struct hclge_cfg cfg;
1146 int ret, i;
1147
1148 ret = hclge_get_cfg(hdev, &cfg);
1149 if (ret) {
1150 dev_err(&hdev->pdev->dev, "get mac mode error %d.\n", ret);
1151 return ret;
1152 }
1153
1154 hdev->num_vmdq_vport = cfg.vmdq_vport_num;
1155 hdev->base_tqp_pid = 0;
1156 hdev->rss_size_max = cfg.rss_size_max;
1157 hdev->rx_buf_len = cfg.rx_buf_len;
1158 ether_addr_copy(hdev->hw.mac.mac_addr, cfg.mac_addr);
1159 hdev->hw.mac.media_type = cfg.media_type;
1160 hdev->hw.mac.phy_addr = cfg.phy_addr;
1161 hdev->num_desc = cfg.tqp_desc_num;
1162 hdev->tm_info.num_pg = 1;
1163 hdev->tc_max = cfg.tc_num;
1164 hdev->tm_info.hw_pfc_map = 0;
1165
1166 ret = hclge_parse_speed(cfg.default_speed, &hdev->hw.mac.speed);
1167 if (ret) {
1168 dev_err(&hdev->pdev->dev, "Get wrong speed ret=%d.\n", ret);
1169 return ret;
1170 }
1171
1172 hclge_parse_link_mode(hdev, cfg.speed_ability);
1173
1174 if ((hdev->tc_max > HNAE3_MAX_TC) ||
1175 (hdev->tc_max < 1)) {
1176 dev_warn(&hdev->pdev->dev, "TC num = %d.\n",
1177 hdev->tc_max);
1178 hdev->tc_max = 1;
1179 }
1180
1181 /* Dev does not support DCB */
1182 if (!hnae3_dev_dcb_supported(hdev)) {
1183 hdev->tc_max = 1;
1184 hdev->pfc_max = 0;
1185 } else {
1186 hdev->pfc_max = hdev->tc_max;
1187 }
1188
1189 hdev->tm_info.num_tc = hdev->tc_max;
1190
1191 /* Currently not support uncontiuous tc */
1192 for (i = 0; i < hdev->tm_info.num_tc; i++)
1193 hnae3_set_bit(hdev->hw_tc_map, i, 1);
1194
1195 hdev->tx_sch_mode = HCLGE_FLAG_TC_BASE_SCH_MODE;
1196
1197 return ret;
1198 }
1199
1200 static int hclge_config_tso(struct hclge_dev *hdev, int tso_mss_min,
1201 int tso_mss_max)
1202 {
1203 struct hclge_cfg_tso_status_cmd *req;
1204 struct hclge_desc desc;
1205 u16 tso_mss;
1206
1207 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_TSO_GENERIC_CONFIG, false);
1208
1209 req = (struct hclge_cfg_tso_status_cmd *)desc.data;
1210
1211 tso_mss = 0;
1212 hnae3_set_field(tso_mss, HCLGE_TSO_MSS_MIN_M,
1213 HCLGE_TSO_MSS_MIN_S, tso_mss_min);
1214 req->tso_mss_min = cpu_to_le16(tso_mss);
1215
1216 tso_mss = 0;
1217 hnae3_set_field(tso_mss, HCLGE_TSO_MSS_MIN_M,
1218 HCLGE_TSO_MSS_MIN_S, tso_mss_max);
1219 req->tso_mss_max = cpu_to_le16(tso_mss);
1220
1221 return hclge_cmd_send(&hdev->hw, &desc, 1);
1222 }
1223
1224 static int hclge_alloc_tqps(struct hclge_dev *hdev)
1225 {
1226 struct hclge_tqp *tqp;
1227 int i;
1228
1229 hdev->htqp = devm_kcalloc(&hdev->pdev->dev, hdev->num_tqps,
1230 sizeof(struct hclge_tqp), GFP_KERNEL);
1231 if (!hdev->htqp)
1232 return -ENOMEM;
1233
1234 tqp = hdev->htqp;
1235
1236 for (i = 0; i < hdev->num_tqps; i++) {
1237 tqp->dev = &hdev->pdev->dev;
1238 tqp->index = i;
1239
1240 tqp->q.ae_algo = &ae_algo;
1241 tqp->q.buf_size = hdev->rx_buf_len;
1242 tqp->q.desc_num = hdev->num_desc;
1243 tqp->q.io_base = hdev->hw.io_base + HCLGE_TQP_REG_OFFSET +
1244 i * HCLGE_TQP_REG_SIZE;
1245
1246 tqp++;
1247 }
1248
1249 return 0;
1250 }
1251
1252 static int hclge_map_tqps_to_func(struct hclge_dev *hdev, u16 func_id,
1253 u16 tqp_pid, u16 tqp_vid, bool is_pf)
1254 {
1255 struct hclge_tqp_map_cmd *req;
1256 struct hclge_desc desc;
1257 int ret;
1258
1259 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_SET_TQP_MAP, false);
1260
1261 req = (struct hclge_tqp_map_cmd *)desc.data;
1262 req->tqp_id = cpu_to_le16(tqp_pid);
1263 req->tqp_vf = func_id;
1264 req->tqp_flag = !is_pf << HCLGE_TQP_MAP_TYPE_B |
1265 1 << HCLGE_TQP_MAP_EN_B;
1266 req->tqp_vid = cpu_to_le16(tqp_vid);
1267
1268 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
1269 if (ret) {
1270 dev_err(&hdev->pdev->dev, "TQP map failed %d.\n",
1271 ret);
1272 return ret;
1273 }
1274
1275 return 0;
1276 }
1277
1278 static int hclge_assign_tqp(struct hclge_vport *vport,
1279 struct hnae3_queue **tqp, u16 num_tqps)
1280 {
1281 struct hclge_dev *hdev = vport->back;
1282 int i, alloced;
1283
1284 for (i = 0, alloced = 0; i < hdev->num_tqps &&
1285 alloced < num_tqps; i++) {
1286 if (!hdev->htqp[i].alloced) {
1287 hdev->htqp[i].q.handle = &vport->nic;
1288 hdev->htqp[i].q.tqp_index = alloced;
1289 tqp[alloced] = &hdev->htqp[i].q;
1290 hdev->htqp[i].alloced = true;
1291 alloced++;
1292 }
1293 }
1294 vport->alloc_tqps = num_tqps;
1295
1296 return 0;
1297 }
1298
1299 static int hclge_knic_setup(struct hclge_vport *vport, u16 num_tqps)
1300 {
1301 struct hnae3_handle *nic = &vport->nic;
1302 struct hnae3_knic_private_info *kinfo = &nic->kinfo;
1303 struct hclge_dev *hdev = vport->back;
1304 int i, ret;
1305
1306 kinfo->num_desc = hdev->num_desc;
1307 kinfo->rx_buf_len = hdev->rx_buf_len;
1308 kinfo->num_tc = min_t(u16, num_tqps, hdev->tm_info.num_tc);
1309 kinfo->rss_size
1310 = min_t(u16, hdev->rss_size_max, num_tqps / kinfo->num_tc);
1311 kinfo->num_tqps = kinfo->rss_size * kinfo->num_tc;
1312
1313 for (i = 0; i < HNAE3_MAX_TC; i++) {
1314 if (hdev->hw_tc_map & BIT(i)) {
1315 kinfo->tc_info[i].enable = true;
1316 kinfo->tc_info[i].tqp_offset = i * kinfo->rss_size;
1317 kinfo->tc_info[i].tqp_count = kinfo->rss_size;
1318 kinfo->tc_info[i].tc = i;
1319 } else {
1320 /* Set to default queue if TC is disable */
1321 kinfo->tc_info[i].enable = false;
1322 kinfo->tc_info[i].tqp_offset = 0;
1323 kinfo->tc_info[i].tqp_count = 1;
1324 kinfo->tc_info[i].tc = 0;
1325 }
1326 }
1327
1328 kinfo->tqp = devm_kcalloc(&hdev->pdev->dev, kinfo->num_tqps,
1329 sizeof(struct hnae3_queue *), GFP_KERNEL);
1330 if (!kinfo->tqp)
1331 return -ENOMEM;
1332
1333 ret = hclge_assign_tqp(vport, kinfo->tqp, kinfo->num_tqps);
1334 if (ret) {
1335 dev_err(&hdev->pdev->dev, "fail to assign TQPs %d.\n", ret);
1336 return -EINVAL;
1337 }
1338
1339 return 0;
1340 }
1341
1342 static int hclge_map_tqp_to_vport(struct hclge_dev *hdev,
1343 struct hclge_vport *vport)
1344 {
1345 struct hnae3_handle *nic = &vport->nic;
1346 struct hnae3_knic_private_info *kinfo;
1347 u16 i;
1348
1349 kinfo = &nic->kinfo;
1350 for (i = 0; i < kinfo->num_tqps; i++) {
1351 struct hclge_tqp *q =
1352 container_of(kinfo->tqp[i], struct hclge_tqp, q);
1353 bool is_pf;
1354 int ret;
1355
1356 is_pf = !(vport->vport_id);
1357 ret = hclge_map_tqps_to_func(hdev, vport->vport_id, q->index,
1358 i, is_pf);
1359 if (ret)
1360 return ret;
1361 }
1362
1363 return 0;
1364 }
1365
1366 static int hclge_map_tqp(struct hclge_dev *hdev)
1367 {
1368 struct hclge_vport *vport = hdev->vport;
1369 u16 i, num_vport;
1370
1371 num_vport = hdev->num_vmdq_vport + hdev->num_req_vfs + 1;
1372 for (i = 0; i < num_vport; i++) {
1373 int ret;
1374
1375 ret = hclge_map_tqp_to_vport(hdev, vport);
1376 if (ret)
1377 return ret;
1378
1379 vport++;
1380 }
1381
1382 return 0;
1383 }
1384
1385 static void hclge_unic_setup(struct hclge_vport *vport, u16 num_tqps)
1386 {
1387 /* this would be initialized later */
1388 }
1389
1390 static int hclge_vport_setup(struct hclge_vport *vport, u16 num_tqps)
1391 {
1392 struct hnae3_handle *nic = &vport->nic;
1393 struct hclge_dev *hdev = vport->back;
1394 int ret;
1395
1396 nic->pdev = hdev->pdev;
1397 nic->ae_algo = &ae_algo;
1398 nic->numa_node_mask = hdev->numa_node_mask;
1399
1400 if (hdev->ae_dev->dev_type == HNAE3_DEV_KNIC) {
1401 ret = hclge_knic_setup(vport, num_tqps);
1402 if (ret) {
1403 dev_err(&hdev->pdev->dev, "knic setup failed %d\n",
1404 ret);
1405 return ret;
1406 }
1407 } else {
1408 hclge_unic_setup(vport, num_tqps);
1409 }
1410
1411 return 0;
1412 }
1413
1414 static int hclge_alloc_vport(struct hclge_dev *hdev)
1415 {
1416 struct pci_dev *pdev = hdev->pdev;
1417 struct hclge_vport *vport;
1418 u32 tqp_main_vport;
1419 u32 tqp_per_vport;
1420 int num_vport, i;
1421 int ret;
1422
1423 /* We need to alloc a vport for main NIC of PF */
1424 num_vport = hdev->num_vmdq_vport + hdev->num_req_vfs + 1;
1425
1426 if (hdev->num_tqps < num_vport) {
1427 dev_err(&hdev->pdev->dev, "tqps(%d) is less than vports(%d)",
1428 hdev->num_tqps, num_vport);
1429 return -EINVAL;
1430 }
1431
1432 /* Alloc the same number of TQPs for every vport */
1433 tqp_per_vport = hdev->num_tqps / num_vport;
1434 tqp_main_vport = tqp_per_vport + hdev->num_tqps % num_vport;
1435
1436 vport = devm_kcalloc(&pdev->dev, num_vport, sizeof(struct hclge_vport),
1437 GFP_KERNEL);
1438 if (!vport)
1439 return -ENOMEM;
1440
1441 hdev->vport = vport;
1442 hdev->num_alloc_vport = num_vport;
1443
1444 if (IS_ENABLED(CONFIG_PCI_IOV))
1445 hdev->num_alloc_vfs = hdev->num_req_vfs;
1446
1447 for (i = 0; i < num_vport; i++) {
1448 vport->back = hdev;
1449 vport->vport_id = i;
1450
1451 if (i == 0)
1452 ret = hclge_vport_setup(vport, tqp_main_vport);
1453 else
1454 ret = hclge_vport_setup(vport, tqp_per_vport);
1455 if (ret) {
1456 dev_err(&pdev->dev,
1457 "vport setup failed for vport %d, %d\n",
1458 i, ret);
1459 return ret;
1460 }
1461
1462 vport++;
1463 }
1464
1465 return 0;
1466 }
1467
1468 static int hclge_cmd_alloc_tx_buff(struct hclge_dev *hdev,
1469 struct hclge_pkt_buf_alloc *buf_alloc)
1470 {
1471 /* TX buffer size is unit by 128 byte */
1472 #define HCLGE_BUF_SIZE_UNIT_SHIFT 7
1473 #define HCLGE_BUF_SIZE_UPDATE_EN_MSK BIT(15)
1474 struct hclge_tx_buff_alloc_cmd *req;
1475 struct hclge_desc desc;
1476 int ret;
1477 u8 i;
1478
1479 req = (struct hclge_tx_buff_alloc_cmd *)desc.data;
1480
1481 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_TX_BUFF_ALLOC, 0);
1482 for (i = 0; i < HCLGE_TC_NUM; i++) {
1483 u32 buf_size = buf_alloc->priv_buf[i].tx_buf_size;
1484
1485 req->tx_pkt_buff[i] =
1486 cpu_to_le16((buf_size >> HCLGE_BUF_SIZE_UNIT_SHIFT) |
1487 HCLGE_BUF_SIZE_UPDATE_EN_MSK);
1488 }
1489
1490 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
1491 if (ret) {
1492 dev_err(&hdev->pdev->dev, "tx buffer alloc cmd failed %d.\n",
1493 ret);
1494 return ret;
1495 }
1496
1497 return 0;
1498 }
1499
1500 static int hclge_tx_buffer_alloc(struct hclge_dev *hdev,
1501 struct hclge_pkt_buf_alloc *buf_alloc)
1502 {
1503 int ret = hclge_cmd_alloc_tx_buff(hdev, buf_alloc);
1504
1505 if (ret) {
1506 dev_err(&hdev->pdev->dev,
1507 "tx buffer alloc failed %d\n", ret);
1508 return ret;
1509 }
1510
1511 return 0;
1512 }
1513
1514 static int hclge_get_tc_num(struct hclge_dev *hdev)
1515 {
1516 int i, cnt = 0;
1517
1518 for (i = 0; i < HCLGE_MAX_TC_NUM; i++)
1519 if (hdev->hw_tc_map & BIT(i))
1520 cnt++;
1521 return cnt;
1522 }
1523
1524 static int hclge_get_pfc_enalbe_num(struct hclge_dev *hdev)
1525 {
1526 int i, cnt = 0;
1527
1528 for (i = 0; i < HCLGE_MAX_TC_NUM; i++)
1529 if (hdev->hw_tc_map & BIT(i) &&
1530 hdev->tm_info.hw_pfc_map & BIT(i))
1531 cnt++;
1532 return cnt;
1533 }
1534
1535 /* Get the number of pfc enabled TCs, which have private buffer */
1536 static int hclge_get_pfc_priv_num(struct hclge_dev *hdev,
1537 struct hclge_pkt_buf_alloc *buf_alloc)
1538 {
1539 struct hclge_priv_buf *priv;
1540 int i, cnt = 0;
1541
1542 for (i = 0; i < HCLGE_MAX_TC_NUM; i++) {
1543 priv = &buf_alloc->priv_buf[i];
1544 if ((hdev->tm_info.hw_pfc_map & BIT(i)) &&
1545 priv->enable)
1546 cnt++;
1547 }
1548
1549 return cnt;
1550 }
1551
1552 /* Get the number of pfc disabled TCs, which have private buffer */
1553 static int hclge_get_no_pfc_priv_num(struct hclge_dev *hdev,
1554 struct hclge_pkt_buf_alloc *buf_alloc)
1555 {
1556 struct hclge_priv_buf *priv;
1557 int i, cnt = 0;
1558
1559 for (i = 0; i < HCLGE_MAX_TC_NUM; i++) {
1560 priv = &buf_alloc->priv_buf[i];
1561 if (hdev->hw_tc_map & BIT(i) &&
1562 !(hdev->tm_info.hw_pfc_map & BIT(i)) &&
1563 priv->enable)
1564 cnt++;
1565 }
1566
1567 return cnt;
1568 }
1569
1570 static u32 hclge_get_rx_priv_buff_alloced(struct hclge_pkt_buf_alloc *buf_alloc)
1571 {
1572 struct hclge_priv_buf *priv;
1573 u32 rx_priv = 0;
1574 int i;
1575
1576 for (i = 0; i < HCLGE_MAX_TC_NUM; i++) {
1577 priv = &buf_alloc->priv_buf[i];
1578 if (priv->enable)
1579 rx_priv += priv->buf_size;
1580 }
1581 return rx_priv;
1582 }
1583
1584 static u32 hclge_get_tx_buff_alloced(struct hclge_pkt_buf_alloc *buf_alloc)
1585 {
1586 u32 i, total_tx_size = 0;
1587
1588 for (i = 0; i < HCLGE_MAX_TC_NUM; i++)
1589 total_tx_size += buf_alloc->priv_buf[i].tx_buf_size;
1590
1591 return total_tx_size;
1592 }
1593
1594 static bool hclge_is_rx_buf_ok(struct hclge_dev *hdev,
1595 struct hclge_pkt_buf_alloc *buf_alloc,
1596 u32 rx_all)
1597 {
1598 u32 shared_buf_min, shared_buf_tc, shared_std;
1599 int tc_num, pfc_enable_num;
1600 u32 shared_buf;
1601 u32 rx_priv;
1602 int i;
1603
1604 tc_num = hclge_get_tc_num(hdev);
1605 pfc_enable_num = hclge_get_pfc_enalbe_num(hdev);
1606
1607 if (hnae3_dev_dcb_supported(hdev))
1608 shared_buf_min = 2 * hdev->mps + HCLGE_DEFAULT_DV;
1609 else
1610 shared_buf_min = 2 * hdev->mps + HCLGE_DEFAULT_NON_DCB_DV;
1611
1612 shared_buf_tc = pfc_enable_num * hdev->mps +
1613 (tc_num - pfc_enable_num) * hdev->mps / 2 +
1614 hdev->mps;
1615 shared_std = max_t(u32, shared_buf_min, shared_buf_tc);
1616
1617 rx_priv = hclge_get_rx_priv_buff_alloced(buf_alloc);
1618 if (rx_all <= rx_priv + shared_std)
1619 return false;
1620
1621 shared_buf = rx_all - rx_priv;
1622 buf_alloc->s_buf.buf_size = shared_buf;
1623 buf_alloc->s_buf.self.high = shared_buf;
1624 buf_alloc->s_buf.self.low = 2 * hdev->mps;
1625
1626 for (i = 0; i < HCLGE_MAX_TC_NUM; i++) {
1627 if ((hdev->hw_tc_map & BIT(i)) &&
1628 (hdev->tm_info.hw_pfc_map & BIT(i))) {
1629 buf_alloc->s_buf.tc_thrd[i].low = hdev->mps;
1630 buf_alloc->s_buf.tc_thrd[i].high = 2 * hdev->mps;
1631 } else {
1632 buf_alloc->s_buf.tc_thrd[i].low = 0;
1633 buf_alloc->s_buf.tc_thrd[i].high = hdev->mps;
1634 }
1635 }
1636
1637 return true;
1638 }
1639
1640 static int hclge_tx_buffer_calc(struct hclge_dev *hdev,
1641 struct hclge_pkt_buf_alloc *buf_alloc)
1642 {
1643 u32 i, total_size;
1644
1645 total_size = hdev->pkt_buf_size;
1646
1647 /* alloc tx buffer for all enabled tc */
1648 for (i = 0; i < HCLGE_MAX_TC_NUM; i++) {
1649 struct hclge_priv_buf *priv = &buf_alloc->priv_buf[i];
1650
1651 if (total_size < HCLGE_DEFAULT_TX_BUF)
1652 return -ENOMEM;
1653
1654 if (hdev->hw_tc_map & BIT(i))
1655 priv->tx_buf_size = HCLGE_DEFAULT_TX_BUF;
1656 else
1657 priv->tx_buf_size = 0;
1658
1659 total_size -= priv->tx_buf_size;
1660 }
1661
1662 return 0;
1663 }
1664
1665 /* hclge_rx_buffer_calc: calculate the rx private buffer size for all TCs
1666 * @hdev: pointer to struct hclge_dev
1667 * @buf_alloc: pointer to buffer calculation data
1668 * @return: 0: calculate sucessful, negative: fail
1669 */
1670 static int hclge_rx_buffer_calc(struct hclge_dev *hdev,
1671 struct hclge_pkt_buf_alloc *buf_alloc)
1672 {
1673 u32 rx_all = hdev->pkt_buf_size;
1674 int no_pfc_priv_num, pfc_priv_num;
1675 struct hclge_priv_buf *priv;
1676 int i;
1677
1678 rx_all -= hclge_get_tx_buff_alloced(buf_alloc);
1679
1680 /* When DCB is not supported, rx private
1681 * buffer is not allocated.
1682 */
1683 if (!hnae3_dev_dcb_supported(hdev)) {
1684 if (!hclge_is_rx_buf_ok(hdev, buf_alloc, rx_all))
1685 return -ENOMEM;
1686
1687 return 0;
1688 }
1689
1690 /* step 1, try to alloc private buffer for all enabled tc */
1691 for (i = 0; i < HCLGE_MAX_TC_NUM; i++) {
1692 priv = &buf_alloc->priv_buf[i];
1693 if (hdev->hw_tc_map & BIT(i)) {
1694 priv->enable = 1;
1695 if (hdev->tm_info.hw_pfc_map & BIT(i)) {
1696 priv->wl.low = hdev->mps;
1697 priv->wl.high = priv->wl.low + hdev->mps;
1698 priv->buf_size = priv->wl.high +
1699 HCLGE_DEFAULT_DV;
1700 } else {
1701 priv->wl.low = 0;
1702 priv->wl.high = 2 * hdev->mps;
1703 priv->buf_size = priv->wl.high;
1704 }
1705 } else {
1706 priv->enable = 0;
1707 priv->wl.low = 0;
1708 priv->wl.high = 0;
1709 priv->buf_size = 0;
1710 }
1711 }
1712
1713 if (hclge_is_rx_buf_ok(hdev, buf_alloc, rx_all))
1714 return 0;
1715
1716 /* step 2, try to decrease the buffer size of
1717 * no pfc TC's private buffer
1718 */
1719 for (i = 0; i < HCLGE_MAX_TC_NUM; i++) {
1720 priv = &buf_alloc->priv_buf[i];
1721
1722 priv->enable = 0;
1723 priv->wl.low = 0;
1724 priv->wl.high = 0;
1725 priv->buf_size = 0;
1726
1727 if (!(hdev->hw_tc_map & BIT(i)))
1728 continue;
1729
1730 priv->enable = 1;
1731
1732 if (hdev->tm_info.hw_pfc_map & BIT(i)) {
1733 priv->wl.low = 128;
1734 priv->wl.high = priv->wl.low + hdev->mps;
1735 priv->buf_size = priv->wl.high + HCLGE_DEFAULT_DV;
1736 } else {
1737 priv->wl.low = 0;
1738 priv->wl.high = hdev->mps;
1739 priv->buf_size = priv->wl.high;
1740 }
1741 }
1742
1743 if (hclge_is_rx_buf_ok(hdev, buf_alloc, rx_all))
1744 return 0;
1745
1746 /* step 3, try to reduce the number of pfc disabled TCs,
1747 * which have private buffer
1748 */
1749 /* get the total no pfc enable TC number, which have private buffer */
1750 no_pfc_priv_num = hclge_get_no_pfc_priv_num(hdev, buf_alloc);
1751
1752 /* let the last to be cleared first */
1753 for (i = HCLGE_MAX_TC_NUM - 1; i >= 0; i--) {
1754 priv = &buf_alloc->priv_buf[i];
1755
1756 if (hdev->hw_tc_map & BIT(i) &&
1757 !(hdev->tm_info.hw_pfc_map & BIT(i))) {
1758 /* Clear the no pfc TC private buffer */
1759 priv->wl.low = 0;
1760 priv->wl.high = 0;
1761 priv->buf_size = 0;
1762 priv->enable = 0;
1763 no_pfc_priv_num--;
1764 }
1765
1766 if (hclge_is_rx_buf_ok(hdev, buf_alloc, rx_all) ||
1767 no_pfc_priv_num == 0)
1768 break;
1769 }
1770
1771 if (hclge_is_rx_buf_ok(hdev, buf_alloc, rx_all))
1772 return 0;
1773
1774 /* step 4, try to reduce the number of pfc enabled TCs
1775 * which have private buffer.
1776 */
1777 pfc_priv_num = hclge_get_pfc_priv_num(hdev, buf_alloc);
1778
1779 /* let the last to be cleared first */
1780 for (i = HCLGE_MAX_TC_NUM - 1; i >= 0; i--) {
1781 priv = &buf_alloc->priv_buf[i];
1782
1783 if (hdev->hw_tc_map & BIT(i) &&
1784 hdev->tm_info.hw_pfc_map & BIT(i)) {
1785 /* Reduce the number of pfc TC with private buffer */
1786 priv->wl.low = 0;
1787 priv->enable = 0;
1788 priv->wl.high = 0;
1789 priv->buf_size = 0;
1790 pfc_priv_num--;
1791 }
1792
1793 if (hclge_is_rx_buf_ok(hdev, buf_alloc, rx_all) ||
1794 pfc_priv_num == 0)
1795 break;
1796 }
1797 if (hclge_is_rx_buf_ok(hdev, buf_alloc, rx_all))
1798 return 0;
1799
1800 return -ENOMEM;
1801 }
1802
1803 static int hclge_rx_priv_buf_alloc(struct hclge_dev *hdev,
1804 struct hclge_pkt_buf_alloc *buf_alloc)
1805 {
1806 struct hclge_rx_priv_buff_cmd *req;
1807 struct hclge_desc desc;
1808 int ret;
1809 int i;
1810
1811 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_RX_PRIV_BUFF_ALLOC, false);
1812 req = (struct hclge_rx_priv_buff_cmd *)desc.data;
1813
1814 /* Alloc private buffer TCs */
1815 for (i = 0; i < HCLGE_MAX_TC_NUM; i++) {
1816 struct hclge_priv_buf *priv = &buf_alloc->priv_buf[i];
1817
1818 req->buf_num[i] =
1819 cpu_to_le16(priv->buf_size >> HCLGE_BUF_UNIT_S);
1820 req->buf_num[i] |=
1821 cpu_to_le16(1 << HCLGE_TC0_PRI_BUF_EN_B);
1822 }
1823
1824 req->shared_buf =
1825 cpu_to_le16((buf_alloc->s_buf.buf_size >> HCLGE_BUF_UNIT_S) |
1826 (1 << HCLGE_TC0_PRI_BUF_EN_B));
1827
1828 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
1829 if (ret) {
1830 dev_err(&hdev->pdev->dev,
1831 "rx private buffer alloc cmd failed %d\n", ret);
1832 return ret;
1833 }
1834
1835 return 0;
1836 }
1837
1838 #define HCLGE_PRIV_ENABLE(a) ((a) > 0 ? 1 : 0)
1839
1840 static int hclge_rx_priv_wl_config(struct hclge_dev *hdev,
1841 struct hclge_pkt_buf_alloc *buf_alloc)
1842 {
1843 struct hclge_rx_priv_wl_buf *req;
1844 struct hclge_priv_buf *priv;
1845 struct hclge_desc desc[2];
1846 int i, j;
1847 int ret;
1848
1849 for (i = 0; i < 2; i++) {
1850 hclge_cmd_setup_basic_desc(&desc[i], HCLGE_OPC_RX_PRIV_WL_ALLOC,
1851 false);
1852 req = (struct hclge_rx_priv_wl_buf *)desc[i].data;
1853
1854 /* The first descriptor set the NEXT bit to 1 */
1855 if (i == 0)
1856 desc[i].flag |= cpu_to_le16(HCLGE_CMD_FLAG_NEXT);
1857 else
1858 desc[i].flag &= ~cpu_to_le16(HCLGE_CMD_FLAG_NEXT);
1859
1860 for (j = 0; j < HCLGE_TC_NUM_ONE_DESC; j++) {
1861 u32 idx = i * HCLGE_TC_NUM_ONE_DESC + j;
1862
1863 priv = &buf_alloc->priv_buf[idx];
1864 req->tc_wl[j].high =
1865 cpu_to_le16(priv->wl.high >> HCLGE_BUF_UNIT_S);
1866 req->tc_wl[j].high |=
1867 cpu_to_le16(HCLGE_PRIV_ENABLE(priv->wl.high) <<
1868 HCLGE_RX_PRIV_EN_B);
1869 req->tc_wl[j].low =
1870 cpu_to_le16(priv->wl.low >> HCLGE_BUF_UNIT_S);
1871 req->tc_wl[j].low |=
1872 cpu_to_le16(HCLGE_PRIV_ENABLE(priv->wl.low) <<
1873 HCLGE_RX_PRIV_EN_B);
1874 }
1875 }
1876
1877 /* Send 2 descriptor at one time */
1878 ret = hclge_cmd_send(&hdev->hw, desc, 2);
1879 if (ret) {
1880 dev_err(&hdev->pdev->dev,
1881 "rx private waterline config cmd failed %d\n",
1882 ret);
1883 return ret;
1884 }
1885 return 0;
1886 }
1887
1888 static int hclge_common_thrd_config(struct hclge_dev *hdev,
1889 struct hclge_pkt_buf_alloc *buf_alloc)
1890 {
1891 struct hclge_shared_buf *s_buf = &buf_alloc->s_buf;
1892 struct hclge_rx_com_thrd *req;
1893 struct hclge_desc desc[2];
1894 struct hclge_tc_thrd *tc;
1895 int i, j;
1896 int ret;
1897
1898 for (i = 0; i < 2; i++) {
1899 hclge_cmd_setup_basic_desc(&desc[i],
1900 HCLGE_OPC_RX_COM_THRD_ALLOC, false);
1901 req = (struct hclge_rx_com_thrd *)&desc[i].data;
1902
1903 /* The first descriptor set the NEXT bit to 1 */
1904 if (i == 0)
1905 desc[i].flag |= cpu_to_le16(HCLGE_CMD_FLAG_NEXT);
1906 else
1907 desc[i].flag &= ~cpu_to_le16(HCLGE_CMD_FLAG_NEXT);
1908
1909 for (j = 0; j < HCLGE_TC_NUM_ONE_DESC; j++) {
1910 tc = &s_buf->tc_thrd[i * HCLGE_TC_NUM_ONE_DESC + j];
1911
1912 req->com_thrd[j].high =
1913 cpu_to_le16(tc->high >> HCLGE_BUF_UNIT_S);
1914 req->com_thrd[j].high |=
1915 cpu_to_le16(HCLGE_PRIV_ENABLE(tc->high) <<
1916 HCLGE_RX_PRIV_EN_B);
1917 req->com_thrd[j].low =
1918 cpu_to_le16(tc->low >> HCLGE_BUF_UNIT_S);
1919 req->com_thrd[j].low |=
1920 cpu_to_le16(HCLGE_PRIV_ENABLE(tc->low) <<
1921 HCLGE_RX_PRIV_EN_B);
1922 }
1923 }
1924
1925 /* Send 2 descriptors at one time */
1926 ret = hclge_cmd_send(&hdev->hw, desc, 2);
1927 if (ret) {
1928 dev_err(&hdev->pdev->dev,
1929 "common threshold config cmd failed %d\n", ret);
1930 return ret;
1931 }
1932 return 0;
1933 }
1934
1935 static int hclge_common_wl_config(struct hclge_dev *hdev,
1936 struct hclge_pkt_buf_alloc *buf_alloc)
1937 {
1938 struct hclge_shared_buf *buf = &buf_alloc->s_buf;
1939 struct hclge_rx_com_wl *req;
1940 struct hclge_desc desc;
1941 int ret;
1942
1943 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_RX_COM_WL_ALLOC, false);
1944
1945 req = (struct hclge_rx_com_wl *)desc.data;
1946 req->com_wl.high = cpu_to_le16(buf->self.high >> HCLGE_BUF_UNIT_S);
1947 req->com_wl.high |=
1948 cpu_to_le16(HCLGE_PRIV_ENABLE(buf->self.high) <<
1949 HCLGE_RX_PRIV_EN_B);
1950
1951 req->com_wl.low = cpu_to_le16(buf->self.low >> HCLGE_BUF_UNIT_S);
1952 req->com_wl.low |=
1953 cpu_to_le16(HCLGE_PRIV_ENABLE(buf->self.low) <<
1954 HCLGE_RX_PRIV_EN_B);
1955
1956 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
1957 if (ret) {
1958 dev_err(&hdev->pdev->dev,
1959 "common waterline config cmd failed %d\n", ret);
1960 return ret;
1961 }
1962
1963 return 0;
1964 }
1965
1966 int hclge_buffer_alloc(struct hclge_dev *hdev)
1967 {
1968 struct hclge_pkt_buf_alloc *pkt_buf;
1969 int ret;
1970
1971 pkt_buf = kzalloc(sizeof(*pkt_buf), GFP_KERNEL);
1972 if (!pkt_buf)
1973 return -ENOMEM;
1974
1975 ret = hclge_tx_buffer_calc(hdev, pkt_buf);
1976 if (ret) {
1977 dev_err(&hdev->pdev->dev,
1978 "could not calc tx buffer size for all TCs %d\n", ret);
1979 goto out;
1980 }
1981
1982 ret = hclge_tx_buffer_alloc(hdev, pkt_buf);
1983 if (ret) {
1984 dev_err(&hdev->pdev->dev,
1985 "could not alloc tx buffers %d\n", ret);
1986 goto out;
1987 }
1988
1989 ret = hclge_rx_buffer_calc(hdev, pkt_buf);
1990 if (ret) {
1991 dev_err(&hdev->pdev->dev,
1992 "could not calc rx priv buffer size for all TCs %d\n",
1993 ret);
1994 goto out;
1995 }
1996
1997 ret = hclge_rx_priv_buf_alloc(hdev, pkt_buf);
1998 if (ret) {
1999 dev_err(&hdev->pdev->dev, "could not alloc rx priv buffer %d\n",
2000 ret);
2001 goto out;
2002 }
2003
2004 if (hnae3_dev_dcb_supported(hdev)) {
2005 ret = hclge_rx_priv_wl_config(hdev, pkt_buf);
2006 if (ret) {
2007 dev_err(&hdev->pdev->dev,
2008 "could not configure rx private waterline %d\n",
2009 ret);
2010 goto out;
2011 }
2012
2013 ret = hclge_common_thrd_config(hdev, pkt_buf);
2014 if (ret) {
2015 dev_err(&hdev->pdev->dev,
2016 "could not configure common threshold %d\n",
2017 ret);
2018 goto out;
2019 }
2020 }
2021
2022 ret = hclge_common_wl_config(hdev, pkt_buf);
2023 if (ret)
2024 dev_err(&hdev->pdev->dev,
2025 "could not configure common waterline %d\n", ret);
2026
2027 out:
2028 kfree(pkt_buf);
2029 return ret;
2030 }
2031
2032 static int hclge_init_roce_base_info(struct hclge_vport *vport)
2033 {
2034 struct hnae3_handle *roce = &vport->roce;
2035 struct hnae3_handle *nic = &vport->nic;
2036
2037 roce->rinfo.num_vectors = vport->back->num_roce_msi;
2038
2039 if (vport->back->num_msi_left < vport->roce.rinfo.num_vectors ||
2040 vport->back->num_msi_left == 0)
2041 return -EINVAL;
2042
2043 roce->rinfo.base_vector = vport->back->roce_base_vector;
2044
2045 roce->rinfo.netdev = nic->kinfo.netdev;
2046 roce->rinfo.roce_io_base = vport->back->hw.io_base;
2047
2048 roce->pdev = nic->pdev;
2049 roce->ae_algo = nic->ae_algo;
2050 roce->numa_node_mask = nic->numa_node_mask;
2051
2052 return 0;
2053 }
2054
2055 static int hclge_init_msi(struct hclge_dev *hdev)
2056 {
2057 struct pci_dev *pdev = hdev->pdev;
2058 int vectors;
2059 int i;
2060
2061 vectors = pci_alloc_irq_vectors(pdev, 1, hdev->num_msi,
2062 PCI_IRQ_MSI | PCI_IRQ_MSIX);
2063 if (vectors < 0) {
2064 dev_err(&pdev->dev,
2065 "failed(%d) to allocate MSI/MSI-X vectors\n",
2066 vectors);
2067 return vectors;
2068 }
2069 if (vectors < hdev->num_msi)
2070 dev_warn(&hdev->pdev->dev,
2071 "requested %d MSI/MSI-X, but allocated %d MSI/MSI-X\n",
2072 hdev->num_msi, vectors);
2073
2074 hdev->num_msi = vectors;
2075 hdev->num_msi_left = vectors;
2076 hdev->base_msi_vector = pdev->irq;
2077 hdev->roce_base_vector = hdev->base_msi_vector +
2078 HCLGE_ROCE_VECTOR_OFFSET;
2079
2080 hdev->vector_status = devm_kcalloc(&pdev->dev, hdev->num_msi,
2081 sizeof(u16), GFP_KERNEL);
2082 if (!hdev->vector_status) {
2083 pci_free_irq_vectors(pdev);
2084 return -ENOMEM;
2085 }
2086
2087 for (i = 0; i < hdev->num_msi; i++)
2088 hdev->vector_status[i] = HCLGE_INVALID_VPORT;
2089
2090 hdev->vector_irq = devm_kcalloc(&pdev->dev, hdev->num_msi,
2091 sizeof(int), GFP_KERNEL);
2092 if (!hdev->vector_irq) {
2093 pci_free_irq_vectors(pdev);
2094 return -ENOMEM;
2095 }
2096
2097 return 0;
2098 }
2099
2100 static void hclge_check_speed_dup(struct hclge_dev *hdev, int duplex, int speed)
2101 {
2102 struct hclge_mac *mac = &hdev->hw.mac;
2103
2104 if ((speed == HCLGE_MAC_SPEED_10M) || (speed == HCLGE_MAC_SPEED_100M))
2105 mac->duplex = (u8)duplex;
2106 else
2107 mac->duplex = HCLGE_MAC_FULL;
2108
2109 mac->speed = speed;
2110 }
2111
2112 int hclge_cfg_mac_speed_dup(struct hclge_dev *hdev, int speed, u8 duplex)
2113 {
2114 struct hclge_config_mac_speed_dup_cmd *req;
2115 struct hclge_desc desc;
2116 int ret;
2117
2118 req = (struct hclge_config_mac_speed_dup_cmd *)desc.data;
2119
2120 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_CONFIG_SPEED_DUP, false);
2121
2122 hnae3_set_bit(req->speed_dup, HCLGE_CFG_DUPLEX_B, !!duplex);
2123
2124 switch (speed) {
2125 case HCLGE_MAC_SPEED_10M:
2126 hnae3_set_field(req->speed_dup, HCLGE_CFG_SPEED_M,
2127 HCLGE_CFG_SPEED_S, 6);
2128 break;
2129 case HCLGE_MAC_SPEED_100M:
2130 hnae3_set_field(req->speed_dup, HCLGE_CFG_SPEED_M,
2131 HCLGE_CFG_SPEED_S, 7);
2132 break;
2133 case HCLGE_MAC_SPEED_1G:
2134 hnae3_set_field(req->speed_dup, HCLGE_CFG_SPEED_M,
2135 HCLGE_CFG_SPEED_S, 0);
2136 break;
2137 case HCLGE_MAC_SPEED_10G:
2138 hnae3_set_field(req->speed_dup, HCLGE_CFG_SPEED_M,
2139 HCLGE_CFG_SPEED_S, 1);
2140 break;
2141 case HCLGE_MAC_SPEED_25G:
2142 hnae3_set_field(req->speed_dup, HCLGE_CFG_SPEED_M,
2143 HCLGE_CFG_SPEED_S, 2);
2144 break;
2145 case HCLGE_MAC_SPEED_40G:
2146 hnae3_set_field(req->speed_dup, HCLGE_CFG_SPEED_M,
2147 HCLGE_CFG_SPEED_S, 3);
2148 break;
2149 case HCLGE_MAC_SPEED_50G:
2150 hnae3_set_field(req->speed_dup, HCLGE_CFG_SPEED_M,
2151 HCLGE_CFG_SPEED_S, 4);
2152 break;
2153 case HCLGE_MAC_SPEED_100G:
2154 hnae3_set_field(req->speed_dup, HCLGE_CFG_SPEED_M,
2155 HCLGE_CFG_SPEED_S, 5);
2156 break;
2157 default:
2158 dev_err(&hdev->pdev->dev, "invalid speed (%d)\n", speed);
2159 return -EINVAL;
2160 }
2161
2162 hnae3_set_bit(req->mac_change_fec_en, HCLGE_CFG_MAC_SPEED_CHANGE_EN_B,
2163 1);
2164
2165 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
2166 if (ret) {
2167 dev_err(&hdev->pdev->dev,
2168 "mac speed/duplex config cmd failed %d.\n", ret);
2169 return ret;
2170 }
2171
2172 hclge_check_speed_dup(hdev, duplex, speed);
2173
2174 return 0;
2175 }
2176
2177 static int hclge_cfg_mac_speed_dup_h(struct hnae3_handle *handle, int speed,
2178 u8 duplex)
2179 {
2180 struct hclge_vport *vport = hclge_get_vport(handle);
2181 struct hclge_dev *hdev = vport->back;
2182
2183 return hclge_cfg_mac_speed_dup(hdev, speed, duplex);
2184 }
2185
2186 static int hclge_query_mac_an_speed_dup(struct hclge_dev *hdev, int *speed,
2187 u8 *duplex)
2188 {
2189 struct hclge_query_an_speed_dup_cmd *req;
2190 struct hclge_desc desc;
2191 int speed_tmp;
2192 int ret;
2193
2194 req = (struct hclge_query_an_speed_dup_cmd *)desc.data;
2195
2196 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_QUERY_AN_RESULT, true);
2197 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
2198 if (ret) {
2199 dev_err(&hdev->pdev->dev,
2200 "mac speed/autoneg/duplex query cmd failed %d\n",
2201 ret);
2202 return ret;
2203 }
2204
2205 *duplex = hnae3_get_bit(req->an_syn_dup_speed, HCLGE_QUERY_DUPLEX_B);
2206 speed_tmp = hnae3_get_field(req->an_syn_dup_speed, HCLGE_QUERY_SPEED_M,
2207 HCLGE_QUERY_SPEED_S);
2208
2209 ret = hclge_parse_speed(speed_tmp, speed);
2210 if (ret) {
2211 dev_err(&hdev->pdev->dev,
2212 "could not parse speed(=%d), %d\n", speed_tmp, ret);
2213 return -EIO;
2214 }
2215
2216 return 0;
2217 }
2218
2219 static int hclge_set_autoneg_en(struct hclge_dev *hdev, bool enable)
2220 {
2221 struct hclge_config_auto_neg_cmd *req;
2222 struct hclge_desc desc;
2223 u32 flag = 0;
2224 int ret;
2225
2226 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_CONFIG_AN_MODE, false);
2227
2228 req = (struct hclge_config_auto_neg_cmd *)desc.data;
2229 hnae3_set_bit(flag, HCLGE_MAC_CFG_AN_EN_B, !!enable);
2230 req->cfg_an_cmd_flag = cpu_to_le32(flag);
2231
2232 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
2233 if (ret) {
2234 dev_err(&hdev->pdev->dev, "auto neg set cmd failed %d.\n",
2235 ret);
2236 return ret;
2237 }
2238
2239 return 0;
2240 }
2241
2242 static int hclge_set_autoneg(struct hnae3_handle *handle, bool enable)
2243 {
2244 struct hclge_vport *vport = hclge_get_vport(handle);
2245 struct hclge_dev *hdev = vport->back;
2246
2247 return hclge_set_autoneg_en(hdev, enable);
2248 }
2249
2250 static int hclge_get_autoneg(struct hnae3_handle *handle)
2251 {
2252 struct hclge_vport *vport = hclge_get_vport(handle);
2253 struct hclge_dev *hdev = vport->back;
2254 struct phy_device *phydev = hdev->hw.mac.phydev;
2255
2256 if (phydev)
2257 return phydev->autoneg;
2258
2259 return hdev->hw.mac.autoneg;
2260 }
2261
2262 static int hclge_set_default_mac_vlan_mask(struct hclge_dev *hdev,
2263 bool mask_vlan,
2264 u8 *mac_mask)
2265 {
2266 struct hclge_mac_vlan_mask_entry_cmd *req;
2267 struct hclge_desc desc;
2268 int status;
2269
2270 req = (struct hclge_mac_vlan_mask_entry_cmd *)desc.data;
2271 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_MAC_VLAN_MASK_SET, false);
2272
2273 hnae3_set_bit(req->vlan_mask, HCLGE_VLAN_MASK_EN_B,
2274 mask_vlan ? 1 : 0);
2275 ether_addr_copy(req->mac_mask, mac_mask);
2276
2277 status = hclge_cmd_send(&hdev->hw, &desc, 1);
2278 if (status)
2279 dev_err(&hdev->pdev->dev,
2280 "Config mac_vlan_mask failed for cmd_send, ret =%d\n",
2281 status);
2282
2283 return status;
2284 }
2285
2286 static int hclge_mac_init(struct hclge_dev *hdev)
2287 {
2288 struct hnae3_handle *handle = &hdev->vport[0].nic;
2289 struct net_device *netdev = handle->kinfo.netdev;
2290 struct hclge_mac *mac = &hdev->hw.mac;
2291 u8 mac_mask[ETH_ALEN] = {0x00, 0x00, 0x00, 0x00, 0x00, 0x00};
2292 struct hclge_vport *vport;
2293 int mtu;
2294 int ret;
2295 int i;
2296
2297 ret = hclge_cfg_mac_speed_dup(hdev, hdev->hw.mac.speed, HCLGE_MAC_FULL);
2298 if (ret) {
2299 dev_err(&hdev->pdev->dev,
2300 "Config mac speed dup fail ret=%d\n", ret);
2301 return ret;
2302 }
2303
2304 mac->link = 0;
2305
2306 /* Initialize the MTA table work mode */
2307 hdev->enable_mta = true;
2308 hdev->mta_mac_sel_type = HCLGE_MAC_ADDR_47_36;
2309
2310 ret = hclge_set_mta_filter_mode(hdev,
2311 hdev->mta_mac_sel_type,
2312 hdev->enable_mta);
2313 if (ret) {
2314 dev_err(&hdev->pdev->dev, "set mta filter mode failed %d\n",
2315 ret);
2316 return ret;
2317 }
2318
2319 for (i = 0; i < hdev->num_alloc_vport; i++) {
2320 vport = &hdev->vport[i];
2321 vport->accept_mta_mc = false;
2322
2323 memset(vport->mta_shadow, 0, sizeof(vport->mta_shadow));
2324 ret = hclge_cfg_func_mta_filter(hdev, vport->vport_id, false);
2325 if (ret) {
2326 dev_err(&hdev->pdev->dev,
2327 "set mta filter mode fail ret=%d\n", ret);
2328 return ret;
2329 }
2330 }
2331
2332 ret = hclge_set_default_mac_vlan_mask(hdev, true, mac_mask);
2333 if (ret) {
2334 dev_err(&hdev->pdev->dev,
2335 "set default mac_vlan_mask fail ret=%d\n", ret);
2336 return ret;
2337 }
2338
2339 if (netdev)
2340 mtu = netdev->mtu;
2341 else
2342 mtu = ETH_DATA_LEN;
2343
2344 ret = hclge_set_mtu(handle, mtu);
2345 if (ret) {
2346 dev_err(&hdev->pdev->dev,
2347 "set mtu failed ret=%d\n", ret);
2348 return ret;
2349 }
2350
2351 return 0;
2352 }
2353
2354 static void hclge_mbx_task_schedule(struct hclge_dev *hdev)
2355 {
2356 if (!test_and_set_bit(HCLGE_STATE_MBX_SERVICE_SCHED, &hdev->state))
2357 schedule_work(&hdev->mbx_service_task);
2358 }
2359
2360 static void hclge_reset_task_schedule(struct hclge_dev *hdev)
2361 {
2362 if (!test_and_set_bit(HCLGE_STATE_RST_SERVICE_SCHED, &hdev->state))
2363 schedule_work(&hdev->rst_service_task);
2364 }
2365
2366 static void hclge_task_schedule(struct hclge_dev *hdev)
2367 {
2368 if (!test_bit(HCLGE_STATE_DOWN, &hdev->state) &&
2369 !test_bit(HCLGE_STATE_REMOVING, &hdev->state) &&
2370 !test_and_set_bit(HCLGE_STATE_SERVICE_SCHED, &hdev->state))
2371 (void)schedule_work(&hdev->service_task);
2372 }
2373
2374 static int hclge_get_mac_link_status(struct hclge_dev *hdev)
2375 {
2376 struct hclge_link_status_cmd *req;
2377 struct hclge_desc desc;
2378 int link_status;
2379 int ret;
2380
2381 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_QUERY_LINK_STATUS, true);
2382 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
2383 if (ret) {
2384 dev_err(&hdev->pdev->dev, "get link status cmd failed %d\n",
2385 ret);
2386 return ret;
2387 }
2388
2389 req = (struct hclge_link_status_cmd *)desc.data;
2390 link_status = req->status & HCLGE_LINK_STATUS;
2391
2392 return !!link_status;
2393 }
2394
2395 static int hclge_get_mac_phy_link(struct hclge_dev *hdev)
2396 {
2397 int mac_state;
2398 int link_stat;
2399
2400 mac_state = hclge_get_mac_link_status(hdev);
2401
2402 if (hdev->hw.mac.phydev) {
2403 if (!genphy_read_status(hdev->hw.mac.phydev))
2404 link_stat = mac_state &
2405 hdev->hw.mac.phydev->link;
2406 else
2407 link_stat = 0;
2408
2409 } else {
2410 link_stat = mac_state;
2411 }
2412
2413 return !!link_stat;
2414 }
2415
2416 static void hclge_update_link_status(struct hclge_dev *hdev)
2417 {
2418 struct hnae3_client *client = hdev->nic_client;
2419 struct hnae3_handle *handle;
2420 int state;
2421 int i;
2422
2423 if (!client)
2424 return;
2425 state = hclge_get_mac_phy_link(hdev);
2426 if (state != hdev->hw.mac.link) {
2427 for (i = 0; i < hdev->num_vmdq_vport + 1; i++) {
2428 handle = &hdev->vport[i].nic;
2429 client->ops->link_status_change(handle, state);
2430 }
2431 hdev->hw.mac.link = state;
2432 }
2433 }
2434
2435 static int hclge_update_speed_duplex(struct hclge_dev *hdev)
2436 {
2437 struct hclge_mac mac = hdev->hw.mac;
2438 u8 duplex;
2439 int speed;
2440 int ret;
2441
2442 /* get the speed and duplex as autoneg'result from mac cmd when phy
2443 * doesn't exit.
2444 */
2445 if (mac.phydev || !mac.autoneg)
2446 return 0;
2447
2448 ret = hclge_query_mac_an_speed_dup(hdev, &speed, &duplex);
2449 if (ret) {
2450 dev_err(&hdev->pdev->dev,
2451 "mac autoneg/speed/duplex query failed %d\n", ret);
2452 return ret;
2453 }
2454
2455 if ((mac.speed != speed) || (mac.duplex != duplex)) {
2456 ret = hclge_cfg_mac_speed_dup(hdev, speed, duplex);
2457 if (ret) {
2458 dev_err(&hdev->pdev->dev,
2459 "mac speed/duplex config failed %d\n", ret);
2460 return ret;
2461 }
2462 }
2463
2464 return 0;
2465 }
2466
2467 static int hclge_update_speed_duplex_h(struct hnae3_handle *handle)
2468 {
2469 struct hclge_vport *vport = hclge_get_vport(handle);
2470 struct hclge_dev *hdev = vport->back;
2471
2472 return hclge_update_speed_duplex(hdev);
2473 }
2474
2475 static int hclge_get_status(struct hnae3_handle *handle)
2476 {
2477 struct hclge_vport *vport = hclge_get_vport(handle);
2478 struct hclge_dev *hdev = vport->back;
2479
2480 hclge_update_link_status(hdev);
2481
2482 return hdev->hw.mac.link;
2483 }
2484
2485 static void hclge_service_timer(struct timer_list *t)
2486 {
2487 struct hclge_dev *hdev = from_timer(hdev, t, service_timer);
2488
2489 mod_timer(&hdev->service_timer, jiffies + HZ);
2490 hdev->hw_stats.stats_timer++;
2491 hclge_task_schedule(hdev);
2492 }
2493
2494 static void hclge_service_complete(struct hclge_dev *hdev)
2495 {
2496 WARN_ON(!test_bit(HCLGE_STATE_SERVICE_SCHED, &hdev->state));
2497
2498 /* Flush memory before next watchdog */
2499 smp_mb__before_atomic();
2500 clear_bit(HCLGE_STATE_SERVICE_SCHED, &hdev->state);
2501 }
2502
2503 static u32 hclge_check_event_cause(struct hclge_dev *hdev, u32 *clearval)
2504 {
2505 u32 rst_src_reg;
2506 u32 cmdq_src_reg;
2507
2508 /* fetch the events from their corresponding regs */
2509 rst_src_reg = hclge_read_dev(&hdev->hw, HCLGE_MISC_RESET_STS_REG);
2510 cmdq_src_reg = hclge_read_dev(&hdev->hw, HCLGE_VECTOR0_CMDQ_SRC_REG);
2511
2512 /* Assumption: If by any chance reset and mailbox events are reported
2513 * together then we will only process reset event in this go and will
2514 * defer the processing of the mailbox events. Since, we would have not
2515 * cleared RX CMDQ event this time we would receive again another
2516 * interrupt from H/W just for the mailbox.
2517 */
2518
2519 /* check for vector0 reset event sources */
2520 if (BIT(HCLGE_VECTOR0_GLOBALRESET_INT_B) & rst_src_reg) {
2521 set_bit(HNAE3_GLOBAL_RESET, &hdev->reset_pending);
2522 *clearval = BIT(HCLGE_VECTOR0_GLOBALRESET_INT_B);
2523 return HCLGE_VECTOR0_EVENT_RST;
2524 }
2525
2526 if (BIT(HCLGE_VECTOR0_CORERESET_INT_B) & rst_src_reg) {
2527 set_bit(HNAE3_CORE_RESET, &hdev->reset_pending);
2528 *clearval = BIT(HCLGE_VECTOR0_CORERESET_INT_B);
2529 return HCLGE_VECTOR0_EVENT_RST;
2530 }
2531
2532 if (BIT(HCLGE_VECTOR0_IMPRESET_INT_B) & rst_src_reg) {
2533 set_bit(HNAE3_IMP_RESET, &hdev->reset_pending);
2534 *clearval = BIT(HCLGE_VECTOR0_IMPRESET_INT_B);
2535 return HCLGE_VECTOR0_EVENT_RST;
2536 }
2537
2538 /* check for vector0 mailbox(=CMDQ RX) event source */
2539 if (BIT(HCLGE_VECTOR0_RX_CMDQ_INT_B) & cmdq_src_reg) {
2540 cmdq_src_reg &= ~BIT(HCLGE_VECTOR0_RX_CMDQ_INT_B);
2541 *clearval = cmdq_src_reg;
2542 return HCLGE_VECTOR0_EVENT_MBX;
2543 }
2544
2545 return HCLGE_VECTOR0_EVENT_OTHER;
2546 }
2547
2548 static void hclge_clear_event_cause(struct hclge_dev *hdev, u32 event_type,
2549 u32 regclr)
2550 {
2551 switch (event_type) {
2552 case HCLGE_VECTOR0_EVENT_RST:
2553 hclge_write_dev(&hdev->hw, HCLGE_MISC_RESET_STS_REG, regclr);
2554 break;
2555 case HCLGE_VECTOR0_EVENT_MBX:
2556 hclge_write_dev(&hdev->hw, HCLGE_VECTOR0_CMDQ_SRC_REG, regclr);
2557 break;
2558 }
2559 }
2560
2561 static void hclge_enable_vector(struct hclge_misc_vector *vector, bool enable)
2562 {
2563 writel(enable ? 1 : 0, vector->addr);
2564 }
2565
2566 static irqreturn_t hclge_misc_irq_handle(int irq, void *data)
2567 {
2568 struct hclge_dev *hdev = data;
2569 u32 event_cause;
2570 u32 clearval;
2571
2572 hclge_enable_vector(&hdev->misc_vector, false);
2573 event_cause = hclge_check_event_cause(hdev, &clearval);
2574
2575 /* vector 0 interrupt is shared with reset and mailbox source events.*/
2576 switch (event_cause) {
2577 case HCLGE_VECTOR0_EVENT_RST:
2578 hclge_reset_task_schedule(hdev);
2579 break;
2580 case HCLGE_VECTOR0_EVENT_MBX:
2581 /* If we are here then,
2582 * 1. Either we are not handling any mbx task and we are not
2583 * scheduled as well
2584 * OR
2585 * 2. We could be handling a mbx task but nothing more is
2586 * scheduled.
2587 * In both cases, we should schedule mbx task as there are more
2588 * mbx messages reported by this interrupt.
2589 */
2590 hclge_mbx_task_schedule(hdev);
2591 break;
2592 default:
2593 dev_warn(&hdev->pdev->dev,
2594 "received unknown or unhandled event of vector0\n");
2595 break;
2596 }
2597
2598 /* clear the source of interrupt if it is not cause by reset */
2599 if (event_cause != HCLGE_VECTOR0_EVENT_RST) {
2600 hclge_clear_event_cause(hdev, event_cause, clearval);
2601 hclge_enable_vector(&hdev->misc_vector, true);
2602 }
2603
2604 return IRQ_HANDLED;
2605 }
2606
2607 static void hclge_free_vector(struct hclge_dev *hdev, int vector_id)
2608 {
2609 if (hdev->vector_status[vector_id] == HCLGE_INVALID_VPORT) {
2610 dev_warn(&hdev->pdev->dev,
2611 "vector(vector_id %d) has been freed.\n", vector_id);
2612 return;
2613 }
2614
2615 hdev->vector_status[vector_id] = HCLGE_INVALID_VPORT;
2616 hdev->num_msi_left += 1;
2617 hdev->num_msi_used -= 1;
2618 }
2619
2620 static void hclge_get_misc_vector(struct hclge_dev *hdev)
2621 {
2622 struct hclge_misc_vector *vector = &hdev->misc_vector;
2623
2624 vector->vector_irq = pci_irq_vector(hdev->pdev, 0);
2625
2626 vector->addr = hdev->hw.io_base + HCLGE_MISC_VECTOR_REG_BASE;
2627 hdev->vector_status[0] = 0;
2628
2629 hdev->num_msi_left -= 1;
2630 hdev->num_msi_used += 1;
2631 }
2632
2633 static int hclge_misc_irq_init(struct hclge_dev *hdev)
2634 {
2635 int ret;
2636
2637 hclge_get_misc_vector(hdev);
2638
2639 /* this would be explicitly freed in the end */
2640 ret = request_irq(hdev->misc_vector.vector_irq, hclge_misc_irq_handle,
2641 0, "hclge_misc", hdev);
2642 if (ret) {
2643 hclge_free_vector(hdev, 0);
2644 dev_err(&hdev->pdev->dev, "request misc irq(%d) fail\n",
2645 hdev->misc_vector.vector_irq);
2646 }
2647
2648 return ret;
2649 }
2650
2651 static void hclge_misc_irq_uninit(struct hclge_dev *hdev)
2652 {
2653 free_irq(hdev->misc_vector.vector_irq, hdev);
2654 hclge_free_vector(hdev, 0);
2655 }
2656
2657 static int hclge_notify_client(struct hclge_dev *hdev,
2658 enum hnae3_reset_notify_type type)
2659 {
2660 struct hnae3_client *client = hdev->nic_client;
2661 u16 i;
2662
2663 if (!client->ops->reset_notify)
2664 return -EOPNOTSUPP;
2665
2666 for (i = 0; i < hdev->num_vmdq_vport + 1; i++) {
2667 struct hnae3_handle *handle = &hdev->vport[i].nic;
2668 int ret;
2669
2670 ret = client->ops->reset_notify(handle, type);
2671 if (ret)
2672 return ret;
2673 }
2674
2675 return 0;
2676 }
2677
2678 static int hclge_reset_wait(struct hclge_dev *hdev)
2679 {
2680 #define HCLGE_RESET_WATI_MS 100
2681 #define HCLGE_RESET_WAIT_CNT 5
2682 u32 val, reg, reg_bit;
2683 u32 cnt = 0;
2684
2685 switch (hdev->reset_type) {
2686 case HNAE3_GLOBAL_RESET:
2687 reg = HCLGE_GLOBAL_RESET_REG;
2688 reg_bit = HCLGE_GLOBAL_RESET_BIT;
2689 break;
2690 case HNAE3_CORE_RESET:
2691 reg = HCLGE_GLOBAL_RESET_REG;
2692 reg_bit = HCLGE_CORE_RESET_BIT;
2693 break;
2694 case HNAE3_FUNC_RESET:
2695 reg = HCLGE_FUN_RST_ING;
2696 reg_bit = HCLGE_FUN_RST_ING_B;
2697 break;
2698 default:
2699 dev_err(&hdev->pdev->dev,
2700 "Wait for unsupported reset type: %d\n",
2701 hdev->reset_type);
2702 return -EINVAL;
2703 }
2704
2705 val = hclge_read_dev(&hdev->hw, reg);
2706 while (hnae3_get_bit(val, reg_bit) && cnt < HCLGE_RESET_WAIT_CNT &&
2707 test_bit(HCLGE_STATE_RST_HANDLING, &hdev->state)) {
2708 msleep(HCLGE_RESET_WATI_MS);
2709 val = hclge_read_dev(&hdev->hw, reg);
2710 cnt++;
2711 }
2712
2713 if (cnt >= HCLGE_RESET_WAIT_CNT) {
2714 dev_warn(&hdev->pdev->dev,
2715 "Wait for reset timeout: %d\n", hdev->reset_type);
2716 return -EBUSY;
2717 }
2718
2719 return 0;
2720 }
2721
2722 int hclge_func_reset_cmd(struct hclge_dev *hdev, int func_id)
2723 {
2724 struct hclge_desc desc;
2725 struct hclge_reset_cmd *req = (struct hclge_reset_cmd *)desc.data;
2726 int ret;
2727
2728 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_CFG_RST_TRIGGER, false);
2729 hnae3_set_bit(req->mac_func_reset, HCLGE_CFG_RESET_FUNC_B, 1);
2730 req->fun_reset_vfid = func_id;
2731
2732 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
2733 if (ret)
2734 dev_err(&hdev->pdev->dev,
2735 "send function reset cmd fail, status =%d\n", ret);
2736
2737 return ret;
2738 }
2739
2740 static void hclge_do_reset(struct hclge_dev *hdev)
2741 {
2742 struct pci_dev *pdev = hdev->pdev;
2743 u32 val;
2744
2745 switch (hdev->reset_type) {
2746 case HNAE3_GLOBAL_RESET:
2747 val = hclge_read_dev(&hdev->hw, HCLGE_GLOBAL_RESET_REG);
2748 hnae3_set_bit(val, HCLGE_GLOBAL_RESET_BIT, 1);
2749 hclge_write_dev(&hdev->hw, HCLGE_GLOBAL_RESET_REG, val);
2750 dev_info(&pdev->dev, "Global Reset requested\n");
2751 break;
2752 case HNAE3_CORE_RESET:
2753 val = hclge_read_dev(&hdev->hw, HCLGE_GLOBAL_RESET_REG);
2754 hnae3_set_bit(val, HCLGE_CORE_RESET_BIT, 1);
2755 hclge_write_dev(&hdev->hw, HCLGE_GLOBAL_RESET_REG, val);
2756 dev_info(&pdev->dev, "Core Reset requested\n");
2757 break;
2758 case HNAE3_FUNC_RESET:
2759 dev_info(&pdev->dev, "PF Reset requested\n");
2760 hclge_func_reset_cmd(hdev, 0);
2761 /* schedule again to check later */
2762 set_bit(HNAE3_FUNC_RESET, &hdev->reset_pending);
2763 hclge_reset_task_schedule(hdev);
2764 break;
2765 default:
2766 dev_warn(&pdev->dev,
2767 "Unsupported reset type: %d\n", hdev->reset_type);
2768 break;
2769 }
2770 }
2771
2772 static enum hnae3_reset_type hclge_get_reset_level(struct hclge_dev *hdev,
2773 unsigned long *addr)
2774 {
2775 enum hnae3_reset_type rst_level = HNAE3_NONE_RESET;
2776
2777 /* return the highest priority reset level amongst all */
2778 if (test_bit(HNAE3_GLOBAL_RESET, addr))
2779 rst_level = HNAE3_GLOBAL_RESET;
2780 else if (test_bit(HNAE3_CORE_RESET, addr))
2781 rst_level = HNAE3_CORE_RESET;
2782 else if (test_bit(HNAE3_IMP_RESET, addr))
2783 rst_level = HNAE3_IMP_RESET;
2784 else if (test_bit(HNAE3_FUNC_RESET, addr))
2785 rst_level = HNAE3_FUNC_RESET;
2786
2787 /* now, clear all other resets */
2788 clear_bit(HNAE3_GLOBAL_RESET, addr);
2789 clear_bit(HNAE3_CORE_RESET, addr);
2790 clear_bit(HNAE3_IMP_RESET, addr);
2791 clear_bit(HNAE3_FUNC_RESET, addr);
2792
2793 return rst_level;
2794 }
2795
2796 static void hclge_clear_reset_cause(struct hclge_dev *hdev)
2797 {
2798 u32 clearval = 0;
2799
2800 switch (hdev->reset_type) {
2801 case HNAE3_IMP_RESET:
2802 clearval = BIT(HCLGE_VECTOR0_IMPRESET_INT_B);
2803 break;
2804 case HNAE3_GLOBAL_RESET:
2805 clearval = BIT(HCLGE_VECTOR0_GLOBALRESET_INT_B);
2806 break;
2807 case HNAE3_CORE_RESET:
2808 clearval = BIT(HCLGE_VECTOR0_CORERESET_INT_B);
2809 break;
2810 default:
2811 dev_warn(&hdev->pdev->dev, "Unsupported reset event to clear:%d",
2812 hdev->reset_type);
2813 break;
2814 }
2815
2816 if (!clearval)
2817 return;
2818
2819 hclge_write_dev(&hdev->hw, HCLGE_MISC_RESET_STS_REG, clearval);
2820 hclge_enable_vector(&hdev->misc_vector, true);
2821 }
2822
2823 static void hclge_reset(struct hclge_dev *hdev)
2824 {
2825 /* perform reset of the stack & ae device for a client */
2826
2827 hclge_notify_client(hdev, HNAE3_DOWN_CLIENT);
2828
2829 if (!hclge_reset_wait(hdev)) {
2830 rtnl_lock();
2831 hclge_notify_client(hdev, HNAE3_UNINIT_CLIENT);
2832 hclge_reset_ae_dev(hdev->ae_dev);
2833 hclge_notify_client(hdev, HNAE3_INIT_CLIENT);
2834 rtnl_unlock();
2835
2836 hclge_clear_reset_cause(hdev);
2837 } else {
2838 /* schedule again to check pending resets later */
2839 set_bit(hdev->reset_type, &hdev->reset_pending);
2840 hclge_reset_task_schedule(hdev);
2841 }
2842
2843 hclge_notify_client(hdev, HNAE3_UP_CLIENT);
2844 }
2845
2846 static void hclge_reset_event(struct hnae3_handle *handle)
2847 {
2848 struct hclge_vport *vport = hclge_get_vport(handle);
2849 struct hclge_dev *hdev = vport->back;
2850
2851 /* check if this is a new reset request and we are not here just because
2852 * last reset attempt did not succeed and watchdog hit us again. We will
2853 * know this if last reset request did not occur very recently (watchdog
2854 * timer = 5*HZ, let us check after sufficiently large time, say 4*5*Hz)
2855 * In case of new request we reset the "reset level" to PF reset.
2856 */
2857 if (time_after(jiffies, (handle->last_reset_time + 4 * 5 * HZ)))
2858 handle->reset_level = HNAE3_FUNC_RESET;
2859
2860 dev_info(&hdev->pdev->dev, "received reset event , reset type is %d",
2861 handle->reset_level);
2862
2863 /* request reset & schedule reset task */
2864 set_bit(handle->reset_level, &hdev->reset_request);
2865 hclge_reset_task_schedule(hdev);
2866
2867 if (handle->reset_level < HNAE3_GLOBAL_RESET)
2868 handle->reset_level++;
2869
2870 handle->last_reset_time = jiffies;
2871 }
2872
2873 static void hclge_reset_subtask(struct hclge_dev *hdev)
2874 {
2875 /* check if there is any ongoing reset in the hardware. This status can
2876 * be checked from reset_pending. If there is then, we need to wait for
2877 * hardware to complete reset.
2878 * a. If we are able to figure out in reasonable time that hardware
2879 * has fully resetted then, we can proceed with driver, client
2880 * reset.
2881 * b. else, we can come back later to check this status so re-sched
2882 * now.
2883 */
2884 hdev->reset_type = hclge_get_reset_level(hdev, &hdev->reset_pending);
2885 if (hdev->reset_type != HNAE3_NONE_RESET)
2886 hclge_reset(hdev);
2887
2888 /* check if we got any *new* reset requests to be honored */
2889 hdev->reset_type = hclge_get_reset_level(hdev, &hdev->reset_request);
2890 if (hdev->reset_type != HNAE3_NONE_RESET)
2891 hclge_do_reset(hdev);
2892
2893 hdev->reset_type = HNAE3_NONE_RESET;
2894 }
2895
2896 static void hclge_reset_service_task(struct work_struct *work)
2897 {
2898 struct hclge_dev *hdev =
2899 container_of(work, struct hclge_dev, rst_service_task);
2900
2901 if (test_and_set_bit(HCLGE_STATE_RST_HANDLING, &hdev->state))
2902 return;
2903
2904 clear_bit(HCLGE_STATE_RST_SERVICE_SCHED, &hdev->state);
2905
2906 hclge_reset_subtask(hdev);
2907
2908 clear_bit(HCLGE_STATE_RST_HANDLING, &hdev->state);
2909 }
2910
2911 static void hclge_mailbox_service_task(struct work_struct *work)
2912 {
2913 struct hclge_dev *hdev =
2914 container_of(work, struct hclge_dev, mbx_service_task);
2915
2916 if (test_and_set_bit(HCLGE_STATE_MBX_HANDLING, &hdev->state))
2917 return;
2918
2919 clear_bit(HCLGE_STATE_MBX_SERVICE_SCHED, &hdev->state);
2920
2921 hclge_mbx_handler(hdev);
2922
2923 clear_bit(HCLGE_STATE_MBX_HANDLING, &hdev->state);
2924 }
2925
2926 static void hclge_service_task(struct work_struct *work)
2927 {
2928 struct hclge_dev *hdev =
2929 container_of(work, struct hclge_dev, service_task);
2930
2931 if (hdev->hw_stats.stats_timer >= HCLGE_STATS_TIMER_INTERVAL) {
2932 hclge_update_stats_for_all(hdev);
2933 hdev->hw_stats.stats_timer = 0;
2934 }
2935
2936 hclge_update_speed_duplex(hdev);
2937 hclge_update_link_status(hdev);
2938 hclge_service_complete(hdev);
2939 }
2940
2941 struct hclge_vport *hclge_get_vport(struct hnae3_handle *handle)
2942 {
2943 /* VF handle has no client */
2944 if (!handle->client)
2945 return container_of(handle, struct hclge_vport, nic);
2946 else if (handle->client->type == HNAE3_CLIENT_ROCE)
2947 return container_of(handle, struct hclge_vport, roce);
2948 else
2949 return container_of(handle, struct hclge_vport, nic);
2950 }
2951
2952 static int hclge_get_vector(struct hnae3_handle *handle, u16 vector_num,
2953 struct hnae3_vector_info *vector_info)
2954 {
2955 struct hclge_vport *vport = hclge_get_vport(handle);
2956 struct hnae3_vector_info *vector = vector_info;
2957 struct hclge_dev *hdev = vport->back;
2958 int alloc = 0;
2959 int i, j;
2960
2961 vector_num = min(hdev->num_msi_left, vector_num);
2962
2963 for (j = 0; j < vector_num; j++) {
2964 for (i = 1; i < hdev->num_msi; i++) {
2965 if (hdev->vector_status[i] == HCLGE_INVALID_VPORT) {
2966 vector->vector = pci_irq_vector(hdev->pdev, i);
2967 vector->io_addr = hdev->hw.io_base +
2968 HCLGE_VECTOR_REG_BASE +
2969 (i - 1) * HCLGE_VECTOR_REG_OFFSET +
2970 vport->vport_id *
2971 HCLGE_VECTOR_VF_OFFSET;
2972 hdev->vector_status[i] = vport->vport_id;
2973 hdev->vector_irq[i] = vector->vector;
2974
2975 vector++;
2976 alloc++;
2977
2978 break;
2979 }
2980 }
2981 }
2982 hdev->num_msi_left -= alloc;
2983 hdev->num_msi_used += alloc;
2984
2985 return alloc;
2986 }
2987
2988 static int hclge_get_vector_index(struct hclge_dev *hdev, int vector)
2989 {
2990 int i;
2991
2992 for (i = 0; i < hdev->num_msi; i++)
2993 if (vector == hdev->vector_irq[i])
2994 return i;
2995
2996 return -EINVAL;
2997 }
2998
2999 static int hclge_put_vector(struct hnae3_handle *handle, int vector)
3000 {
3001 struct hclge_vport *vport = hclge_get_vport(handle);
3002 struct hclge_dev *hdev = vport->back;
3003 int vector_id;
3004
3005 vector_id = hclge_get_vector_index(hdev, vector);
3006 if (vector_id < 0) {
3007 dev_err(&hdev->pdev->dev,
3008 "Get vector index fail. vector_id =%d\n", vector_id);
3009 return vector_id;
3010 }
3011
3012 hclge_free_vector(hdev, vector_id);
3013
3014 return 0;
3015 }
3016
3017 static u32 hclge_get_rss_key_size(struct hnae3_handle *handle)
3018 {
3019 return HCLGE_RSS_KEY_SIZE;
3020 }
3021
3022 static u32 hclge_get_rss_indir_size(struct hnae3_handle *handle)
3023 {
3024 return HCLGE_RSS_IND_TBL_SIZE;
3025 }
3026
3027 static int hclge_set_rss_algo_key(struct hclge_dev *hdev,
3028 const u8 hfunc, const u8 *key)
3029 {
3030 struct hclge_rss_config_cmd *req;
3031 struct hclge_desc desc;
3032 int key_offset;
3033 int key_size;
3034 int ret;
3035
3036 req = (struct hclge_rss_config_cmd *)desc.data;
3037
3038 for (key_offset = 0; key_offset < 3; key_offset++) {
3039 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_RSS_GENERIC_CONFIG,
3040 false);
3041
3042 req->hash_config |= (hfunc & HCLGE_RSS_HASH_ALGO_MASK);
3043 req->hash_config |= (key_offset << HCLGE_RSS_HASH_KEY_OFFSET_B);
3044
3045 if (key_offset == 2)
3046 key_size =
3047 HCLGE_RSS_KEY_SIZE - HCLGE_RSS_HASH_KEY_NUM * 2;
3048 else
3049 key_size = HCLGE_RSS_HASH_KEY_NUM;
3050
3051 memcpy(req->hash_key,
3052 key + key_offset * HCLGE_RSS_HASH_KEY_NUM, key_size);
3053
3054 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
3055 if (ret) {
3056 dev_err(&hdev->pdev->dev,
3057 "Configure RSS config fail, status = %d\n",
3058 ret);
3059 return ret;
3060 }
3061 }
3062 return 0;
3063 }
3064
3065 static int hclge_set_rss_indir_table(struct hclge_dev *hdev, const u8 *indir)
3066 {
3067 struct hclge_rss_indirection_table_cmd *req;
3068 struct hclge_desc desc;
3069 int i, j;
3070 int ret;
3071
3072 req = (struct hclge_rss_indirection_table_cmd *)desc.data;
3073
3074 for (i = 0; i < HCLGE_RSS_CFG_TBL_NUM; i++) {
3075 hclge_cmd_setup_basic_desc
3076 (&desc, HCLGE_OPC_RSS_INDIR_TABLE, false);
3077
3078 req->start_table_index =
3079 cpu_to_le16(i * HCLGE_RSS_CFG_TBL_SIZE);
3080 req->rss_set_bitmap = cpu_to_le16(HCLGE_RSS_SET_BITMAP_MSK);
3081
3082 for (j = 0; j < HCLGE_RSS_CFG_TBL_SIZE; j++)
3083 req->rss_result[j] =
3084 indir[i * HCLGE_RSS_CFG_TBL_SIZE + j];
3085
3086 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
3087 if (ret) {
3088 dev_err(&hdev->pdev->dev,
3089 "Configure rss indir table fail,status = %d\n",
3090 ret);
3091 return ret;
3092 }
3093 }
3094 return 0;
3095 }
3096
3097 static int hclge_set_rss_tc_mode(struct hclge_dev *hdev, u16 *tc_valid,
3098 u16 *tc_size, u16 *tc_offset)
3099 {
3100 struct hclge_rss_tc_mode_cmd *req;
3101 struct hclge_desc desc;
3102 int ret;
3103 int i;
3104
3105 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_RSS_TC_MODE, false);
3106 req = (struct hclge_rss_tc_mode_cmd *)desc.data;
3107
3108 for (i = 0; i < HCLGE_MAX_TC_NUM; i++) {
3109 u16 mode = 0;
3110
3111 hnae3_set_bit(mode, HCLGE_RSS_TC_VALID_B, (tc_valid[i] & 0x1));
3112 hnae3_set_field(mode, HCLGE_RSS_TC_SIZE_M,
3113 HCLGE_RSS_TC_SIZE_S, tc_size[i]);
3114 hnae3_set_field(mode, HCLGE_RSS_TC_OFFSET_M,
3115 HCLGE_RSS_TC_OFFSET_S, tc_offset[i]);
3116
3117 req->rss_tc_mode[i] = cpu_to_le16(mode);
3118 }
3119
3120 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
3121 if (ret) {
3122 dev_err(&hdev->pdev->dev,
3123 "Configure rss tc mode fail, status = %d\n", ret);
3124 return ret;
3125 }
3126
3127 return 0;
3128 }
3129
3130 static int hclge_set_rss_input_tuple(struct hclge_dev *hdev)
3131 {
3132 struct hclge_rss_input_tuple_cmd *req;
3133 struct hclge_desc desc;
3134 int ret;
3135
3136 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_RSS_INPUT_TUPLE, false);
3137
3138 req = (struct hclge_rss_input_tuple_cmd *)desc.data;
3139
3140 /* Get the tuple cfg from pf */
3141 req->ipv4_tcp_en = hdev->vport[0].rss_tuple_sets.ipv4_tcp_en;
3142 req->ipv4_udp_en = hdev->vport[0].rss_tuple_sets.ipv4_udp_en;
3143 req->ipv4_sctp_en = hdev->vport[0].rss_tuple_sets.ipv4_sctp_en;
3144 req->ipv4_fragment_en = hdev->vport[0].rss_tuple_sets.ipv4_fragment_en;
3145 req->ipv6_tcp_en = hdev->vport[0].rss_tuple_sets.ipv6_tcp_en;
3146 req->ipv6_udp_en = hdev->vport[0].rss_tuple_sets.ipv6_udp_en;
3147 req->ipv6_sctp_en = hdev->vport[0].rss_tuple_sets.ipv6_sctp_en;
3148 req->ipv6_fragment_en = hdev->vport[0].rss_tuple_sets.ipv6_fragment_en;
3149 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
3150 if (ret) {
3151 dev_err(&hdev->pdev->dev,
3152 "Configure rss input fail, status = %d\n", ret);
3153 return ret;
3154 }
3155
3156 return 0;
3157 }
3158
3159 static int hclge_get_rss(struct hnae3_handle *handle, u32 *indir,
3160 u8 *key, u8 *hfunc)
3161 {
3162 struct hclge_vport *vport = hclge_get_vport(handle);
3163 int i;
3164
3165 /* Get hash algorithm */
3166 if (hfunc)
3167 *hfunc = vport->rss_algo;
3168
3169 /* Get the RSS Key required by the user */
3170 if (key)
3171 memcpy(key, vport->rss_hash_key, HCLGE_RSS_KEY_SIZE);
3172
3173 /* Get indirect table */
3174 if (indir)
3175 for (i = 0; i < HCLGE_RSS_IND_TBL_SIZE; i++)
3176 indir[i] = vport->rss_indirection_tbl[i];
3177
3178 return 0;
3179 }
3180
3181 static int hclge_set_rss(struct hnae3_handle *handle, const u32 *indir,
3182 const u8 *key, const u8 hfunc)
3183 {
3184 struct hclge_vport *vport = hclge_get_vport(handle);
3185 struct hclge_dev *hdev = vport->back;
3186 u8 hash_algo;
3187 int ret, i;
3188
3189 /* Set the RSS Hash Key if specififed by the user */
3190 if (key) {
3191
3192 if (hfunc == ETH_RSS_HASH_TOP ||
3193 hfunc == ETH_RSS_HASH_NO_CHANGE)
3194 hash_algo = HCLGE_RSS_HASH_ALGO_TOEPLITZ;
3195 else
3196 return -EINVAL;
3197 ret = hclge_set_rss_algo_key(hdev, hash_algo, key);
3198 if (ret)
3199 return ret;
3200
3201 /* Update the shadow RSS key with user specified qids */
3202 memcpy(vport->rss_hash_key, key, HCLGE_RSS_KEY_SIZE);
3203 vport->rss_algo = hash_algo;
3204 }
3205
3206 /* Update the shadow RSS table with user specified qids */
3207 for (i = 0; i < HCLGE_RSS_IND_TBL_SIZE; i++)
3208 vport->rss_indirection_tbl[i] = indir[i];
3209
3210 /* Update the hardware */
3211 return hclge_set_rss_indir_table(hdev, vport->rss_indirection_tbl);
3212 }
3213
3214 static u8 hclge_get_rss_hash_bits(struct ethtool_rxnfc *nfc)
3215 {
3216 u8 hash_sets = nfc->data & RXH_L4_B_0_1 ? HCLGE_S_PORT_BIT : 0;
3217
3218 if (nfc->data & RXH_L4_B_2_3)
3219 hash_sets |= HCLGE_D_PORT_BIT;
3220 else
3221 hash_sets &= ~HCLGE_D_PORT_BIT;
3222
3223 if (nfc->data & RXH_IP_SRC)
3224 hash_sets |= HCLGE_S_IP_BIT;
3225 else
3226 hash_sets &= ~HCLGE_S_IP_BIT;
3227
3228 if (nfc->data & RXH_IP_DST)
3229 hash_sets |= HCLGE_D_IP_BIT;
3230 else
3231 hash_sets &= ~HCLGE_D_IP_BIT;
3232
3233 if (nfc->flow_type == SCTP_V4_FLOW || nfc->flow_type == SCTP_V6_FLOW)
3234 hash_sets |= HCLGE_V_TAG_BIT;
3235
3236 return hash_sets;
3237 }
3238
3239 static int hclge_set_rss_tuple(struct hnae3_handle *handle,
3240 struct ethtool_rxnfc *nfc)
3241 {
3242 struct hclge_vport *vport = hclge_get_vport(handle);
3243 struct hclge_dev *hdev = vport->back;
3244 struct hclge_rss_input_tuple_cmd *req;
3245 struct hclge_desc desc;
3246 u8 tuple_sets;
3247 int ret;
3248
3249 if (nfc->data & ~(RXH_IP_SRC | RXH_IP_DST |
3250 RXH_L4_B_0_1 | RXH_L4_B_2_3))
3251 return -EINVAL;
3252
3253 req = (struct hclge_rss_input_tuple_cmd *)desc.data;
3254 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_RSS_INPUT_TUPLE, false);
3255
3256 req->ipv4_tcp_en = vport->rss_tuple_sets.ipv4_tcp_en;
3257 req->ipv4_udp_en = vport->rss_tuple_sets.ipv4_udp_en;
3258 req->ipv4_sctp_en = vport->rss_tuple_sets.ipv4_sctp_en;
3259 req->ipv4_fragment_en = vport->rss_tuple_sets.ipv4_fragment_en;
3260 req->ipv6_tcp_en = vport->rss_tuple_sets.ipv6_tcp_en;
3261 req->ipv6_udp_en = vport->rss_tuple_sets.ipv6_udp_en;
3262 req->ipv6_sctp_en = vport->rss_tuple_sets.ipv6_sctp_en;
3263 req->ipv6_fragment_en = vport->rss_tuple_sets.ipv6_fragment_en;
3264
3265 tuple_sets = hclge_get_rss_hash_bits(nfc);
3266 switch (nfc->flow_type) {
3267 case TCP_V4_FLOW:
3268 req->ipv4_tcp_en = tuple_sets;
3269 break;
3270 case TCP_V6_FLOW:
3271 req->ipv6_tcp_en = tuple_sets;
3272 break;
3273 case UDP_V4_FLOW:
3274 req->ipv4_udp_en = tuple_sets;
3275 break;
3276 case UDP_V6_FLOW:
3277 req->ipv6_udp_en = tuple_sets;
3278 break;
3279 case SCTP_V4_FLOW:
3280 req->ipv4_sctp_en = tuple_sets;
3281 break;
3282 case SCTP_V6_FLOW:
3283 if ((nfc->data & RXH_L4_B_0_1) ||
3284 (nfc->data & RXH_L4_B_2_3))
3285 return -EINVAL;
3286
3287 req->ipv6_sctp_en = tuple_sets;
3288 break;
3289 case IPV4_FLOW:
3290 req->ipv4_fragment_en = HCLGE_RSS_INPUT_TUPLE_OTHER;
3291 break;
3292 case IPV6_FLOW:
3293 req->ipv6_fragment_en = HCLGE_RSS_INPUT_TUPLE_OTHER;
3294 break;
3295 default:
3296 return -EINVAL;
3297 }
3298
3299 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
3300 if (ret) {
3301 dev_err(&hdev->pdev->dev,
3302 "Set rss tuple fail, status = %d\n", ret);
3303 return ret;
3304 }
3305
3306 vport->rss_tuple_sets.ipv4_tcp_en = req->ipv4_tcp_en;
3307 vport->rss_tuple_sets.ipv4_udp_en = req->ipv4_udp_en;
3308 vport->rss_tuple_sets.ipv4_sctp_en = req->ipv4_sctp_en;
3309 vport->rss_tuple_sets.ipv4_fragment_en = req->ipv4_fragment_en;
3310 vport->rss_tuple_sets.ipv6_tcp_en = req->ipv6_tcp_en;
3311 vport->rss_tuple_sets.ipv6_udp_en = req->ipv6_udp_en;
3312 vport->rss_tuple_sets.ipv6_sctp_en = req->ipv6_sctp_en;
3313 vport->rss_tuple_sets.ipv6_fragment_en = req->ipv6_fragment_en;
3314 return 0;
3315 }
3316
3317 static int hclge_get_rss_tuple(struct hnae3_handle *handle,
3318 struct ethtool_rxnfc *nfc)
3319 {
3320 struct hclge_vport *vport = hclge_get_vport(handle);
3321 u8 tuple_sets;
3322
3323 nfc->data = 0;
3324
3325 switch (nfc->flow_type) {
3326 case TCP_V4_FLOW:
3327 tuple_sets = vport->rss_tuple_sets.ipv4_tcp_en;
3328 break;
3329 case UDP_V4_FLOW:
3330 tuple_sets = vport->rss_tuple_sets.ipv4_udp_en;
3331 break;
3332 case TCP_V6_FLOW:
3333 tuple_sets = vport->rss_tuple_sets.ipv6_tcp_en;
3334 break;
3335 case UDP_V6_FLOW:
3336 tuple_sets = vport->rss_tuple_sets.ipv6_udp_en;
3337 break;
3338 case SCTP_V4_FLOW:
3339 tuple_sets = vport->rss_tuple_sets.ipv4_sctp_en;
3340 break;
3341 case SCTP_V6_FLOW:
3342 tuple_sets = vport->rss_tuple_sets.ipv6_sctp_en;
3343 break;
3344 case IPV4_FLOW:
3345 case IPV6_FLOW:
3346 tuple_sets = HCLGE_S_IP_BIT | HCLGE_D_IP_BIT;
3347 break;
3348 default:
3349 return -EINVAL;
3350 }
3351
3352 if (!tuple_sets)
3353 return 0;
3354
3355 if (tuple_sets & HCLGE_D_PORT_BIT)
3356 nfc->data |= RXH_L4_B_2_3;
3357 if (tuple_sets & HCLGE_S_PORT_BIT)
3358 nfc->data |= RXH_L4_B_0_1;
3359 if (tuple_sets & HCLGE_D_IP_BIT)
3360 nfc->data |= RXH_IP_DST;
3361 if (tuple_sets & HCLGE_S_IP_BIT)
3362 nfc->data |= RXH_IP_SRC;
3363
3364 return 0;
3365 }
3366
3367 static int hclge_get_tc_size(struct hnae3_handle *handle)
3368 {
3369 struct hclge_vport *vport = hclge_get_vport(handle);
3370 struct hclge_dev *hdev = vport->back;
3371
3372 return hdev->rss_size_max;
3373 }
3374
3375 int hclge_rss_init_hw(struct hclge_dev *hdev)
3376 {
3377 struct hclge_vport *vport = hdev->vport;
3378 u8 *rss_indir = vport[0].rss_indirection_tbl;
3379 u16 rss_size = vport[0].alloc_rss_size;
3380 u8 *key = vport[0].rss_hash_key;
3381 u8 hfunc = vport[0].rss_algo;
3382 u16 tc_offset[HCLGE_MAX_TC_NUM];
3383 u16 tc_valid[HCLGE_MAX_TC_NUM];
3384 u16 tc_size[HCLGE_MAX_TC_NUM];
3385 u16 roundup_size;
3386 int i, ret;
3387
3388 ret = hclge_set_rss_indir_table(hdev, rss_indir);
3389 if (ret)
3390 return ret;
3391
3392 ret = hclge_set_rss_algo_key(hdev, hfunc, key);
3393 if (ret)
3394 return ret;
3395
3396 ret = hclge_set_rss_input_tuple(hdev);
3397 if (ret)
3398 return ret;
3399
3400 /* Each TC have the same queue size, and tc_size set to hardware is
3401 * the log2 of roundup power of two of rss_size, the acutal queue
3402 * size is limited by indirection table.
3403 */
3404 if (rss_size > HCLGE_RSS_TC_SIZE_7 || rss_size == 0) {
3405 dev_err(&hdev->pdev->dev,
3406 "Configure rss tc size failed, invalid TC_SIZE = %d\n",
3407 rss_size);
3408 return -EINVAL;
3409 }
3410
3411 roundup_size = roundup_pow_of_two(rss_size);
3412 roundup_size = ilog2(roundup_size);
3413
3414 for (i = 0; i < HCLGE_MAX_TC_NUM; i++) {
3415 tc_valid[i] = 0;
3416
3417 if (!(hdev->hw_tc_map & BIT(i)))
3418 continue;
3419
3420 tc_valid[i] = 1;
3421 tc_size[i] = roundup_size;
3422 tc_offset[i] = rss_size * i;
3423 }
3424
3425 return hclge_set_rss_tc_mode(hdev, tc_valid, tc_size, tc_offset);
3426 }
3427
3428 void hclge_rss_indir_init_cfg(struct hclge_dev *hdev)
3429 {
3430 struct hclge_vport *vport = hdev->vport;
3431 int i, j;
3432
3433 for (j = 0; j < hdev->num_vmdq_vport + 1; j++) {
3434 for (i = 0; i < HCLGE_RSS_IND_TBL_SIZE; i++)
3435 vport[j].rss_indirection_tbl[i] =
3436 i % vport[j].alloc_rss_size;
3437 }
3438 }
3439
3440 static void hclge_rss_init_cfg(struct hclge_dev *hdev)
3441 {
3442 struct hclge_vport *vport = hdev->vport;
3443 int i;
3444
3445 for (i = 0; i < hdev->num_vmdq_vport + 1; i++) {
3446 vport[i].rss_tuple_sets.ipv4_tcp_en =
3447 HCLGE_RSS_INPUT_TUPLE_OTHER;
3448 vport[i].rss_tuple_sets.ipv4_udp_en =
3449 HCLGE_RSS_INPUT_TUPLE_OTHER;
3450 vport[i].rss_tuple_sets.ipv4_sctp_en =
3451 HCLGE_RSS_INPUT_TUPLE_SCTP;
3452 vport[i].rss_tuple_sets.ipv4_fragment_en =
3453 HCLGE_RSS_INPUT_TUPLE_OTHER;
3454 vport[i].rss_tuple_sets.ipv6_tcp_en =
3455 HCLGE_RSS_INPUT_TUPLE_OTHER;
3456 vport[i].rss_tuple_sets.ipv6_udp_en =
3457 HCLGE_RSS_INPUT_TUPLE_OTHER;
3458 vport[i].rss_tuple_sets.ipv6_sctp_en =
3459 HCLGE_RSS_INPUT_TUPLE_SCTP;
3460 vport[i].rss_tuple_sets.ipv6_fragment_en =
3461 HCLGE_RSS_INPUT_TUPLE_OTHER;
3462
3463 vport[i].rss_algo = HCLGE_RSS_HASH_ALGO_TOEPLITZ;
3464
3465 netdev_rss_key_fill(vport[i].rss_hash_key, HCLGE_RSS_KEY_SIZE);
3466 }
3467
3468 hclge_rss_indir_init_cfg(hdev);
3469 }
3470
3471 int hclge_bind_ring_with_vector(struct hclge_vport *vport,
3472 int vector_id, bool en,
3473 struct hnae3_ring_chain_node *ring_chain)
3474 {
3475 struct hclge_dev *hdev = vport->back;
3476 struct hnae3_ring_chain_node *node;
3477 struct hclge_desc desc;
3478 struct hclge_ctrl_vector_chain_cmd *req
3479 = (struct hclge_ctrl_vector_chain_cmd *)desc.data;
3480 enum hclge_cmd_status status;
3481 enum hclge_opcode_type op;
3482 u16 tqp_type_and_id;
3483 int i;
3484
3485 op = en ? HCLGE_OPC_ADD_RING_TO_VECTOR : HCLGE_OPC_DEL_RING_TO_VECTOR;
3486 hclge_cmd_setup_basic_desc(&desc, op, false);
3487 req->int_vector_id = vector_id;
3488
3489 i = 0;
3490 for (node = ring_chain; node; node = node->next) {
3491 tqp_type_and_id = le16_to_cpu(req->tqp_type_and_id[i]);
3492 hnae3_set_field(tqp_type_and_id, HCLGE_INT_TYPE_M,
3493 HCLGE_INT_TYPE_S,
3494 hnae3_get_bit(node->flag, HNAE3_RING_TYPE_B));
3495 hnae3_set_field(tqp_type_and_id, HCLGE_TQP_ID_M,
3496 HCLGE_TQP_ID_S, node->tqp_index);
3497 hnae3_set_field(tqp_type_and_id, HCLGE_INT_GL_IDX_M,
3498 HCLGE_INT_GL_IDX_S,
3499 hnae3_get_field(node->int_gl_idx,
3500 HNAE3_RING_GL_IDX_M,
3501 HNAE3_RING_GL_IDX_S));
3502 req->tqp_type_and_id[i] = cpu_to_le16(tqp_type_and_id);
3503 if (++i >= HCLGE_VECTOR_ELEMENTS_PER_CMD) {
3504 req->int_cause_num = HCLGE_VECTOR_ELEMENTS_PER_CMD;
3505 req->vfid = vport->vport_id;
3506
3507 status = hclge_cmd_send(&hdev->hw, &desc, 1);
3508 if (status) {
3509 dev_err(&hdev->pdev->dev,
3510 "Map TQP fail, status is %d.\n",
3511 status);
3512 return -EIO;
3513 }
3514 i = 0;
3515
3516 hclge_cmd_setup_basic_desc(&desc,
3517 op,
3518 false);
3519 req->int_vector_id = vector_id;
3520 }
3521 }
3522
3523 if (i > 0) {
3524 req->int_cause_num = i;
3525 req->vfid = vport->vport_id;
3526 status = hclge_cmd_send(&hdev->hw, &desc, 1);
3527 if (status) {
3528 dev_err(&hdev->pdev->dev,
3529 "Map TQP fail, status is %d.\n", status);
3530 return -EIO;
3531 }
3532 }
3533
3534 return 0;
3535 }
3536
3537 static int hclge_map_ring_to_vector(struct hnae3_handle *handle,
3538 int vector,
3539 struct hnae3_ring_chain_node *ring_chain)
3540 {
3541 struct hclge_vport *vport = hclge_get_vport(handle);
3542 struct hclge_dev *hdev = vport->back;
3543 int vector_id;
3544
3545 vector_id = hclge_get_vector_index(hdev, vector);
3546 if (vector_id < 0) {
3547 dev_err(&hdev->pdev->dev,
3548 "Get vector index fail. vector_id =%d\n", vector_id);
3549 return vector_id;
3550 }
3551
3552 return hclge_bind_ring_with_vector(vport, vector_id, true, ring_chain);
3553 }
3554
3555 static int hclge_unmap_ring_frm_vector(struct hnae3_handle *handle,
3556 int vector,
3557 struct hnae3_ring_chain_node *ring_chain)
3558 {
3559 struct hclge_vport *vport = hclge_get_vport(handle);
3560 struct hclge_dev *hdev = vport->back;
3561 int vector_id, ret;
3562
3563 if (test_bit(HCLGE_STATE_RST_HANDLING, &hdev->state))
3564 return 0;
3565
3566 vector_id = hclge_get_vector_index(hdev, vector);
3567 if (vector_id < 0) {
3568 dev_err(&handle->pdev->dev,
3569 "Get vector index fail. ret =%d\n", vector_id);
3570 return vector_id;
3571 }
3572
3573 ret = hclge_bind_ring_with_vector(vport, vector_id, false, ring_chain);
3574 if (ret)
3575 dev_err(&handle->pdev->dev,
3576 "Unmap ring from vector fail. vectorid=%d, ret =%d\n",
3577 vector_id,
3578 ret);
3579
3580 return ret;
3581 }
3582
3583 int hclge_cmd_set_promisc_mode(struct hclge_dev *hdev,
3584 struct hclge_promisc_param *param)
3585 {
3586 struct hclge_promisc_cfg_cmd *req;
3587 struct hclge_desc desc;
3588 int ret;
3589
3590 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_CFG_PROMISC_MODE, false);
3591
3592 req = (struct hclge_promisc_cfg_cmd *)desc.data;
3593 req->vf_id = param->vf_id;
3594
3595 /* HCLGE_PROMISC_TX_EN_B and HCLGE_PROMISC_RX_EN_B are not supported on
3596 * pdev revision(0x20), new revision support them. The
3597 * value of this two fields will not return error when driver
3598 * send command to fireware in revision(0x20).
3599 */
3600 req->flag = (param->enable << HCLGE_PROMISC_EN_B) |
3601 HCLGE_PROMISC_TX_EN_B | HCLGE_PROMISC_RX_EN_B;
3602
3603 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
3604 if (ret) {
3605 dev_err(&hdev->pdev->dev,
3606 "Set promisc mode fail, status is %d.\n", ret);
3607 return ret;
3608 }
3609 return 0;
3610 }
3611
3612 void hclge_promisc_param_init(struct hclge_promisc_param *param, bool en_uc,
3613 bool en_mc, bool en_bc, int vport_id)
3614 {
3615 if (!param)
3616 return;
3617
3618 memset(param, 0, sizeof(struct hclge_promisc_param));
3619 if (en_uc)
3620 param->enable = HCLGE_PROMISC_EN_UC;
3621 if (en_mc)
3622 param->enable |= HCLGE_PROMISC_EN_MC;
3623 if (en_bc)
3624 param->enable |= HCLGE_PROMISC_EN_BC;
3625 param->vf_id = vport_id;
3626 }
3627
3628 static void hclge_set_promisc_mode(struct hnae3_handle *handle, bool en_uc_pmc,
3629 bool en_mc_pmc)
3630 {
3631 struct hclge_vport *vport = hclge_get_vport(handle);
3632 struct hclge_dev *hdev = vport->back;
3633 struct hclge_promisc_param param;
3634
3635 hclge_promisc_param_init(&param, en_uc_pmc, en_mc_pmc, true,
3636 vport->vport_id);
3637 hclge_cmd_set_promisc_mode(hdev, &param);
3638 }
3639
3640 static void hclge_cfg_mac_mode(struct hclge_dev *hdev, bool enable)
3641 {
3642 struct hclge_desc desc;
3643 struct hclge_config_mac_mode_cmd *req =
3644 (struct hclge_config_mac_mode_cmd *)desc.data;
3645 u32 loop_en = 0;
3646 int ret;
3647
3648 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_CONFIG_MAC_MODE, false);
3649 hnae3_set_bit(loop_en, HCLGE_MAC_TX_EN_B, enable);
3650 hnae3_set_bit(loop_en, HCLGE_MAC_RX_EN_B, enable);
3651 hnae3_set_bit(loop_en, HCLGE_MAC_PAD_TX_B, enable);
3652 hnae3_set_bit(loop_en, HCLGE_MAC_PAD_RX_B, enable);
3653 hnae3_set_bit(loop_en, HCLGE_MAC_1588_TX_B, 0);
3654 hnae3_set_bit(loop_en, HCLGE_MAC_1588_RX_B, 0);
3655 hnae3_set_bit(loop_en, HCLGE_MAC_APP_LP_B, 0);
3656 hnae3_set_bit(loop_en, HCLGE_MAC_LINE_LP_B, 0);
3657 hnae3_set_bit(loop_en, HCLGE_MAC_FCS_TX_B, enable);
3658 hnae3_set_bit(loop_en, HCLGE_MAC_RX_FCS_B, enable);
3659 hnae3_set_bit(loop_en, HCLGE_MAC_RX_FCS_STRIP_B, enable);
3660 hnae3_set_bit(loop_en, HCLGE_MAC_TX_OVERSIZE_TRUNCATE_B, enable);
3661 hnae3_set_bit(loop_en, HCLGE_MAC_RX_OVERSIZE_TRUNCATE_B, enable);
3662 hnae3_set_bit(loop_en, HCLGE_MAC_TX_UNDER_MIN_ERR_B, enable);
3663 req->txrx_pad_fcs_loop_en = cpu_to_le32(loop_en);
3664
3665 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
3666 if (ret)
3667 dev_err(&hdev->pdev->dev,
3668 "mac enable fail, ret =%d.\n", ret);
3669 }
3670
3671 static int hclge_set_mac_loopback(struct hclge_dev *hdev, bool en)
3672 {
3673 struct hclge_config_mac_mode_cmd *req;
3674 struct hclge_desc desc;
3675 u32 loop_en;
3676 int ret;
3677
3678 req = (struct hclge_config_mac_mode_cmd *)&desc.data[0];
3679 /* 1 Read out the MAC mode config at first */
3680 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_CONFIG_MAC_MODE, true);
3681 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
3682 if (ret) {
3683 dev_err(&hdev->pdev->dev,
3684 "mac loopback get fail, ret =%d.\n", ret);
3685 return ret;
3686 }
3687
3688 /* 2 Then setup the loopback flag */
3689 loop_en = le32_to_cpu(req->txrx_pad_fcs_loop_en);
3690 hnae3_set_bit(loop_en, HCLGE_MAC_APP_LP_B, en ? 1 : 0);
3691
3692 req->txrx_pad_fcs_loop_en = cpu_to_le32(loop_en);
3693
3694 /* 3 Config mac work mode with loopback flag
3695 * and its original configure parameters
3696 */
3697 hclge_cmd_reuse_desc(&desc, false);
3698 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
3699 if (ret)
3700 dev_err(&hdev->pdev->dev,
3701 "mac loopback set fail, ret =%d.\n", ret);
3702 return ret;
3703 }
3704
3705 static int hclge_set_serdes_loopback(struct hclge_dev *hdev, bool en)
3706 {
3707 #define HCLGE_SERDES_RETRY_MS 10
3708 #define HCLGE_SERDES_RETRY_NUM 100
3709 struct hclge_serdes_lb_cmd *req;
3710 struct hclge_desc desc;
3711 int ret, i = 0;
3712
3713 req = (struct hclge_serdes_lb_cmd *)&desc.data[0];
3714 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_SERDES_LOOPBACK, false);
3715
3716 if (en) {
3717 req->enable = HCLGE_CMD_SERDES_SERIAL_INNER_LOOP_B;
3718 req->mask = HCLGE_CMD_SERDES_SERIAL_INNER_LOOP_B;
3719 } else {
3720 req->mask = HCLGE_CMD_SERDES_SERIAL_INNER_LOOP_B;
3721 }
3722
3723 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
3724 if (ret) {
3725 dev_err(&hdev->pdev->dev,
3726 "serdes loopback set fail, ret = %d\n", ret);
3727 return ret;
3728 }
3729
3730 do {
3731 msleep(HCLGE_SERDES_RETRY_MS);
3732 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_SERDES_LOOPBACK,
3733 true);
3734 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
3735 if (ret) {
3736 dev_err(&hdev->pdev->dev,
3737 "serdes loopback get, ret = %d\n", ret);
3738 return ret;
3739 }
3740 } while (++i < HCLGE_SERDES_RETRY_NUM &&
3741 !(req->result & HCLGE_CMD_SERDES_DONE_B));
3742
3743 if (!(req->result & HCLGE_CMD_SERDES_DONE_B)) {
3744 dev_err(&hdev->pdev->dev, "serdes loopback set timeout\n");
3745 return -EBUSY;
3746 } else if (!(req->result & HCLGE_CMD_SERDES_SUCCESS_B)) {
3747 dev_err(&hdev->pdev->dev, "serdes loopback set failed in fw\n");
3748 return -EIO;
3749 }
3750
3751 return 0;
3752 }
3753
3754 static int hclge_set_loopback(struct hnae3_handle *handle,
3755 enum hnae3_loop loop_mode, bool en)
3756 {
3757 struct hclge_vport *vport = hclge_get_vport(handle);
3758 struct hclge_dev *hdev = vport->back;
3759 int ret;
3760
3761 switch (loop_mode) {
3762 case HNAE3_MAC_INTER_LOOP_MAC:
3763 ret = hclge_set_mac_loopback(hdev, en);
3764 break;
3765 case HNAE3_MAC_INTER_LOOP_SERDES:
3766 ret = hclge_set_serdes_loopback(hdev, en);
3767 break;
3768 default:
3769 ret = -ENOTSUPP;
3770 dev_err(&hdev->pdev->dev,
3771 "loop_mode %d is not supported\n", loop_mode);
3772 break;
3773 }
3774
3775 return ret;
3776 }
3777
3778 static int hclge_tqp_enable(struct hclge_dev *hdev, int tqp_id,
3779 int stream_id, bool enable)
3780 {
3781 struct hclge_desc desc;
3782 struct hclge_cfg_com_tqp_queue_cmd *req =
3783 (struct hclge_cfg_com_tqp_queue_cmd *)desc.data;
3784 int ret;
3785
3786 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_CFG_COM_TQP_QUEUE, false);
3787 req->tqp_id = cpu_to_le16(tqp_id & HCLGE_RING_ID_MASK);
3788 req->stream_id = cpu_to_le16(stream_id);
3789 req->enable |= enable << HCLGE_TQP_ENABLE_B;
3790
3791 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
3792 if (ret)
3793 dev_err(&hdev->pdev->dev,
3794 "Tqp enable fail, status =%d.\n", ret);
3795 return ret;
3796 }
3797
3798 static void hclge_reset_tqp_stats(struct hnae3_handle *handle)
3799 {
3800 struct hclge_vport *vport = hclge_get_vport(handle);
3801 struct hnae3_queue *queue;
3802 struct hclge_tqp *tqp;
3803 int i;
3804
3805 for (i = 0; i < vport->alloc_tqps; i++) {
3806 queue = handle->kinfo.tqp[i];
3807 tqp = container_of(queue, struct hclge_tqp, q);
3808 memset(&tqp->tqp_stats, 0, sizeof(tqp->tqp_stats));
3809 }
3810 }
3811
3812 static int hclge_ae_start(struct hnae3_handle *handle)
3813 {
3814 struct hclge_vport *vport = hclge_get_vport(handle);
3815 struct hclge_dev *hdev = vport->back;
3816 int i, ret;
3817
3818 for (i = 0; i < vport->alloc_tqps; i++)
3819 hclge_tqp_enable(hdev, i, 0, true);
3820
3821 /* mac enable */
3822 hclge_cfg_mac_mode(hdev, true);
3823 clear_bit(HCLGE_STATE_DOWN, &hdev->state);
3824 mod_timer(&hdev->service_timer, jiffies + HZ);
3825 hdev->hw.mac.link = 0;
3826
3827 /* reset tqp stats */
3828 hclge_reset_tqp_stats(handle);
3829
3830 ret = hclge_mac_start_phy(hdev);
3831 if (ret)
3832 return ret;
3833
3834 return 0;
3835 }
3836
3837 static void hclge_ae_stop(struct hnae3_handle *handle)
3838 {
3839 struct hclge_vport *vport = hclge_get_vport(handle);
3840 struct hclge_dev *hdev = vport->back;
3841 int i;
3842
3843 del_timer_sync(&hdev->service_timer);
3844 cancel_work_sync(&hdev->service_task);
3845 clear_bit(HCLGE_STATE_SERVICE_SCHED, &hdev->state);
3846
3847 if (test_bit(HCLGE_STATE_RST_HANDLING, &hdev->state)) {
3848 hclge_mac_stop_phy(hdev);
3849 return;
3850 }
3851
3852 for (i = 0; i < vport->alloc_tqps; i++)
3853 hclge_tqp_enable(hdev, i, 0, false);
3854
3855 /* Mac disable */
3856 hclge_cfg_mac_mode(hdev, false);
3857
3858 hclge_mac_stop_phy(hdev);
3859
3860 /* reset tqp stats */
3861 hclge_reset_tqp_stats(handle);
3862 del_timer_sync(&hdev->service_timer);
3863 cancel_work_sync(&hdev->service_task);
3864 hclge_update_link_status(hdev);
3865 }
3866
3867 static int hclge_get_mac_vlan_cmd_status(struct hclge_vport *vport,
3868 u16 cmdq_resp, u8 resp_code,
3869 enum hclge_mac_vlan_tbl_opcode op)
3870 {
3871 struct hclge_dev *hdev = vport->back;
3872 int return_status = -EIO;
3873
3874 if (cmdq_resp) {
3875 dev_err(&hdev->pdev->dev,
3876 "cmdq execute failed for get_mac_vlan_cmd_status,status=%d.\n",
3877 cmdq_resp);
3878 return -EIO;
3879 }
3880
3881 if (op == HCLGE_MAC_VLAN_ADD) {
3882 if ((!resp_code) || (resp_code == 1)) {
3883 return_status = 0;
3884 } else if (resp_code == 2) {
3885 return_status = -ENOSPC;
3886 dev_err(&hdev->pdev->dev,
3887 "add mac addr failed for uc_overflow.\n");
3888 } else if (resp_code == 3) {
3889 return_status = -ENOSPC;
3890 dev_err(&hdev->pdev->dev,
3891 "add mac addr failed for mc_overflow.\n");
3892 } else {
3893 dev_err(&hdev->pdev->dev,
3894 "add mac addr failed for undefined, code=%d.\n",
3895 resp_code);
3896 }
3897 } else if (op == HCLGE_MAC_VLAN_REMOVE) {
3898 if (!resp_code) {
3899 return_status = 0;
3900 } else if (resp_code == 1) {
3901 return_status = -ENOENT;
3902 dev_dbg(&hdev->pdev->dev,
3903 "remove mac addr failed for miss.\n");
3904 } else {
3905 dev_err(&hdev->pdev->dev,
3906 "remove mac addr failed for undefined, code=%d.\n",
3907 resp_code);
3908 }
3909 } else if (op == HCLGE_MAC_VLAN_LKUP) {
3910 if (!resp_code) {
3911 return_status = 0;
3912 } else if (resp_code == 1) {
3913 return_status = -ENOENT;
3914 dev_dbg(&hdev->pdev->dev,
3915 "lookup mac addr failed for miss.\n");
3916 } else {
3917 dev_err(&hdev->pdev->dev,
3918 "lookup mac addr failed for undefined, code=%d.\n",
3919 resp_code);
3920 }
3921 } else {
3922 return_status = -EINVAL;
3923 dev_err(&hdev->pdev->dev,
3924 "unknown opcode for get_mac_vlan_cmd_status,opcode=%d.\n",
3925 op);
3926 }
3927
3928 return return_status;
3929 }
3930
3931 static int hclge_update_desc_vfid(struct hclge_desc *desc, int vfid, bool clr)
3932 {
3933 int word_num;
3934 int bit_num;
3935
3936 if (vfid > 255 || vfid < 0)
3937 return -EIO;
3938
3939 if (vfid >= 0 && vfid <= 191) {
3940 word_num = vfid / 32;
3941 bit_num = vfid % 32;
3942 if (clr)
3943 desc[1].data[word_num] &= cpu_to_le32(~(1 << bit_num));
3944 else
3945 desc[1].data[word_num] |= cpu_to_le32(1 << bit_num);
3946 } else {
3947 word_num = (vfid - 192) / 32;
3948 bit_num = vfid % 32;
3949 if (clr)
3950 desc[2].data[word_num] &= cpu_to_le32(~(1 << bit_num));
3951 else
3952 desc[2].data[word_num] |= cpu_to_le32(1 << bit_num);
3953 }
3954
3955 return 0;
3956 }
3957
3958 static bool hclge_is_all_function_id_zero(struct hclge_desc *desc)
3959 {
3960 #define HCLGE_DESC_NUMBER 3
3961 #define HCLGE_FUNC_NUMBER_PER_DESC 6
3962 int i, j;
3963
3964 for (i = 0; i < HCLGE_DESC_NUMBER; i++)
3965 for (j = 0; j < HCLGE_FUNC_NUMBER_PER_DESC; j++)
3966 if (desc[i].data[j])
3967 return false;
3968
3969 return true;
3970 }
3971
3972 static void hclge_prepare_mac_addr(struct hclge_mac_vlan_tbl_entry_cmd *new_req,
3973 const u8 *addr)
3974 {
3975 const unsigned char *mac_addr = addr;
3976 u32 high_val = mac_addr[2] << 16 | (mac_addr[3] << 24) |
3977 (mac_addr[0]) | (mac_addr[1] << 8);
3978 u32 low_val = mac_addr[4] | (mac_addr[5] << 8);
3979
3980 new_req->mac_addr_hi32 = cpu_to_le32(high_val);
3981 new_req->mac_addr_lo16 = cpu_to_le16(low_val & 0xffff);
3982 }
3983
3984 static u16 hclge_get_mac_addr_to_mta_index(struct hclge_vport *vport,
3985 const u8 *addr)
3986 {
3987 u16 high_val = addr[1] | (addr[0] << 8);
3988 struct hclge_dev *hdev = vport->back;
3989 u32 rsh = 4 - hdev->mta_mac_sel_type;
3990 u16 ret_val = (high_val >> rsh) & 0xfff;
3991
3992 return ret_val;
3993 }
3994
3995 static int hclge_set_mta_filter_mode(struct hclge_dev *hdev,
3996 enum hclge_mta_dmac_sel_type mta_mac_sel,
3997 bool enable)
3998 {
3999 struct hclge_mta_filter_mode_cmd *req;
4000 struct hclge_desc desc;
4001 int ret;
4002
4003 req = (struct hclge_mta_filter_mode_cmd *)desc.data;
4004 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_MTA_MAC_MODE_CFG, false);
4005
4006 hnae3_set_bit(req->dmac_sel_en, HCLGE_CFG_MTA_MAC_EN_B,
4007 enable);
4008 hnae3_set_field(req->dmac_sel_en, HCLGE_CFG_MTA_MAC_SEL_M,
4009 HCLGE_CFG_MTA_MAC_SEL_S, mta_mac_sel);
4010
4011 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
4012 if (ret) {
4013 dev_err(&hdev->pdev->dev,
4014 "Config mat filter mode failed for cmd_send, ret =%d.\n",
4015 ret);
4016 return ret;
4017 }
4018
4019 return 0;
4020 }
4021
4022 int hclge_cfg_func_mta_filter(struct hclge_dev *hdev,
4023 u8 func_id,
4024 bool enable)
4025 {
4026 struct hclge_cfg_func_mta_filter_cmd *req;
4027 struct hclge_desc desc;
4028 int ret;
4029
4030 req = (struct hclge_cfg_func_mta_filter_cmd *)desc.data;
4031 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_MTA_MAC_FUNC_CFG, false);
4032
4033 hnae3_set_bit(req->accept, HCLGE_CFG_FUNC_MTA_ACCEPT_B,
4034 enable);
4035 req->function_id = func_id;
4036
4037 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
4038 if (ret) {
4039 dev_err(&hdev->pdev->dev,
4040 "Config func_id enable failed for cmd_send, ret =%d.\n",
4041 ret);
4042 return ret;
4043 }
4044
4045 return 0;
4046 }
4047
4048 static int hclge_set_mta_table_item(struct hclge_vport *vport,
4049 u16 idx,
4050 bool enable)
4051 {
4052 struct hclge_dev *hdev = vport->back;
4053 struct hclge_cfg_func_mta_item_cmd *req;
4054 struct hclge_desc desc;
4055 u16 item_idx = 0;
4056 int ret;
4057
4058 req = (struct hclge_cfg_func_mta_item_cmd *)desc.data;
4059 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_MTA_TBL_ITEM_CFG, false);
4060 hnae3_set_bit(req->accept, HCLGE_CFG_MTA_ITEM_ACCEPT_B, enable);
4061
4062 hnae3_set_field(item_idx, HCLGE_CFG_MTA_ITEM_IDX_M,
4063 HCLGE_CFG_MTA_ITEM_IDX_S, idx);
4064 req->item_idx = cpu_to_le16(item_idx);
4065
4066 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
4067 if (ret) {
4068 dev_err(&hdev->pdev->dev,
4069 "Config mta table item failed for cmd_send, ret =%d.\n",
4070 ret);
4071 return ret;
4072 }
4073
4074 if (enable)
4075 set_bit(idx, vport->mta_shadow);
4076 else
4077 clear_bit(idx, vport->mta_shadow);
4078
4079 return 0;
4080 }
4081
4082 static int hclge_update_mta_status(struct hnae3_handle *handle)
4083 {
4084 unsigned long mta_status[BITS_TO_LONGS(HCLGE_MTA_TBL_SIZE)];
4085 struct hclge_vport *vport = hclge_get_vport(handle);
4086 struct net_device *netdev = handle->kinfo.netdev;
4087 struct netdev_hw_addr *ha;
4088 u16 tbl_idx;
4089
4090 memset(mta_status, 0, sizeof(mta_status));
4091
4092 /* update mta_status from mc addr list */
4093 netdev_for_each_mc_addr(ha, netdev) {
4094 tbl_idx = hclge_get_mac_addr_to_mta_index(vport, ha->addr);
4095 set_bit(tbl_idx, mta_status);
4096 }
4097
4098 return hclge_update_mta_status_common(vport, mta_status,
4099 0, HCLGE_MTA_TBL_SIZE, true);
4100 }
4101
4102 int hclge_update_mta_status_common(struct hclge_vport *vport,
4103 unsigned long *status,
4104 u16 idx,
4105 u16 count,
4106 bool update_filter)
4107 {
4108 struct hclge_dev *hdev = vport->back;
4109 u16 update_max = idx + count;
4110 u16 check_max;
4111 int ret = 0;
4112 bool used;
4113 u16 i;
4114
4115 /* setup mta check range */
4116 if (update_filter) {
4117 i = 0;
4118 check_max = HCLGE_MTA_TBL_SIZE;
4119 } else {
4120 i = idx;
4121 check_max = update_max;
4122 }
4123
4124 used = false;
4125 /* check and update all mta item */
4126 for (; i < check_max; i++) {
4127 /* ignore unused item */
4128 if (!test_bit(i, vport->mta_shadow))
4129 continue;
4130
4131 /* if i in update range then update it */
4132 if (i >= idx && i < update_max)
4133 if (!test_bit(i - idx, status))
4134 hclge_set_mta_table_item(vport, i, false);
4135
4136 if (!used && test_bit(i, vport->mta_shadow))
4137 used = true;
4138 }
4139
4140 /* no longer use mta, disable it */
4141 if (vport->accept_mta_mc && update_filter && !used) {
4142 ret = hclge_cfg_func_mta_filter(hdev,
4143 vport->vport_id,
4144 false);
4145 if (ret)
4146 dev_err(&hdev->pdev->dev,
4147 "disable func mta filter fail ret=%d\n",
4148 ret);
4149 else
4150 vport->accept_mta_mc = false;
4151 }
4152
4153 return ret;
4154 }
4155
4156 static int hclge_remove_mac_vlan_tbl(struct hclge_vport *vport,
4157 struct hclge_mac_vlan_tbl_entry_cmd *req)
4158 {
4159 struct hclge_dev *hdev = vport->back;
4160 struct hclge_desc desc;
4161 u8 resp_code;
4162 u16 retval;
4163 int ret;
4164
4165 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_MAC_VLAN_REMOVE, false);
4166
4167 memcpy(desc.data, req, sizeof(struct hclge_mac_vlan_tbl_entry_cmd));
4168
4169 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
4170 if (ret) {
4171 dev_err(&hdev->pdev->dev,
4172 "del mac addr failed for cmd_send, ret =%d.\n",
4173 ret);
4174 return ret;
4175 }
4176 resp_code = (le32_to_cpu(desc.data[0]) >> 8) & 0xff;
4177 retval = le16_to_cpu(desc.retval);
4178
4179 return hclge_get_mac_vlan_cmd_status(vport, retval, resp_code,
4180 HCLGE_MAC_VLAN_REMOVE);
4181 }
4182
4183 static int hclge_lookup_mac_vlan_tbl(struct hclge_vport *vport,
4184 struct hclge_mac_vlan_tbl_entry_cmd *req,
4185 struct hclge_desc *desc,
4186 bool is_mc)
4187 {
4188 struct hclge_dev *hdev = vport->back;
4189 u8 resp_code;
4190 u16 retval;
4191 int ret;
4192
4193 hclge_cmd_setup_basic_desc(&desc[0], HCLGE_OPC_MAC_VLAN_ADD, true);
4194 if (is_mc) {
4195 desc[0].flag |= cpu_to_le16(HCLGE_CMD_FLAG_NEXT);
4196 memcpy(desc[0].data,
4197 req,
4198 sizeof(struct hclge_mac_vlan_tbl_entry_cmd));
4199 hclge_cmd_setup_basic_desc(&desc[1],
4200 HCLGE_OPC_MAC_VLAN_ADD,
4201 true);
4202 desc[1].flag |= cpu_to_le16(HCLGE_CMD_FLAG_NEXT);
4203 hclge_cmd_setup_basic_desc(&desc[2],
4204 HCLGE_OPC_MAC_VLAN_ADD,
4205 true);
4206 ret = hclge_cmd_send(&hdev->hw, desc, 3);
4207 } else {
4208 memcpy(desc[0].data,
4209 req,
4210 sizeof(struct hclge_mac_vlan_tbl_entry_cmd));
4211 ret = hclge_cmd_send(&hdev->hw, desc, 1);
4212 }
4213 if (ret) {
4214 dev_err(&hdev->pdev->dev,
4215 "lookup mac addr failed for cmd_send, ret =%d.\n",
4216 ret);
4217 return ret;
4218 }
4219 resp_code = (le32_to_cpu(desc[0].data[0]) >> 8) & 0xff;
4220 retval = le16_to_cpu(desc[0].retval);
4221
4222 return hclge_get_mac_vlan_cmd_status(vport, retval, resp_code,
4223 HCLGE_MAC_VLAN_LKUP);
4224 }
4225
4226 static int hclge_add_mac_vlan_tbl(struct hclge_vport *vport,
4227 struct hclge_mac_vlan_tbl_entry_cmd *req,
4228 struct hclge_desc *mc_desc)
4229 {
4230 struct hclge_dev *hdev = vport->back;
4231 int cfg_status;
4232 u8 resp_code;
4233 u16 retval;
4234 int ret;
4235
4236 if (!mc_desc) {
4237 struct hclge_desc desc;
4238
4239 hclge_cmd_setup_basic_desc(&desc,
4240 HCLGE_OPC_MAC_VLAN_ADD,
4241 false);
4242 memcpy(desc.data, req,
4243 sizeof(struct hclge_mac_vlan_tbl_entry_cmd));
4244 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
4245 resp_code = (le32_to_cpu(desc.data[0]) >> 8) & 0xff;
4246 retval = le16_to_cpu(desc.retval);
4247
4248 cfg_status = hclge_get_mac_vlan_cmd_status(vport, retval,
4249 resp_code,
4250 HCLGE_MAC_VLAN_ADD);
4251 } else {
4252 hclge_cmd_reuse_desc(&mc_desc[0], false);
4253 mc_desc[0].flag |= cpu_to_le16(HCLGE_CMD_FLAG_NEXT);
4254 hclge_cmd_reuse_desc(&mc_desc[1], false);
4255 mc_desc[1].flag |= cpu_to_le16(HCLGE_CMD_FLAG_NEXT);
4256 hclge_cmd_reuse_desc(&mc_desc[2], false);
4257 mc_desc[2].flag &= cpu_to_le16(~HCLGE_CMD_FLAG_NEXT);
4258 memcpy(mc_desc[0].data, req,
4259 sizeof(struct hclge_mac_vlan_tbl_entry_cmd));
4260 ret = hclge_cmd_send(&hdev->hw, mc_desc, 3);
4261 resp_code = (le32_to_cpu(mc_desc[0].data[0]) >> 8) & 0xff;
4262 retval = le16_to_cpu(mc_desc[0].retval);
4263
4264 cfg_status = hclge_get_mac_vlan_cmd_status(vport, retval,
4265 resp_code,
4266 HCLGE_MAC_VLAN_ADD);
4267 }
4268
4269 if (ret) {
4270 dev_err(&hdev->pdev->dev,
4271 "add mac addr failed for cmd_send, ret =%d.\n",
4272 ret);
4273 return ret;
4274 }
4275
4276 return cfg_status;
4277 }
4278
4279 static int hclge_add_uc_addr(struct hnae3_handle *handle,
4280 const unsigned char *addr)
4281 {
4282 struct hclge_vport *vport = hclge_get_vport(handle);
4283
4284 return hclge_add_uc_addr_common(vport, addr);
4285 }
4286
4287 int hclge_add_uc_addr_common(struct hclge_vport *vport,
4288 const unsigned char *addr)
4289 {
4290 struct hclge_dev *hdev = vport->back;
4291 struct hclge_mac_vlan_tbl_entry_cmd req;
4292 struct hclge_desc desc;
4293 u16 egress_port = 0;
4294 int ret;
4295
4296 /* mac addr check */
4297 if (is_zero_ether_addr(addr) ||
4298 is_broadcast_ether_addr(addr) ||
4299 is_multicast_ether_addr(addr)) {
4300 dev_err(&hdev->pdev->dev,
4301 "Set_uc mac err! invalid mac:%pM. is_zero:%d,is_br=%d,is_mul=%d\n",
4302 addr,
4303 is_zero_ether_addr(addr),
4304 is_broadcast_ether_addr(addr),
4305 is_multicast_ether_addr(addr));
4306 return -EINVAL;
4307 }
4308
4309 memset(&req, 0, sizeof(req));
4310 hnae3_set_bit(req.flags, HCLGE_MAC_VLAN_BIT0_EN_B, 1);
4311
4312 hnae3_set_field(egress_port, HCLGE_MAC_EPORT_VFID_M,
4313 HCLGE_MAC_EPORT_VFID_S, vport->vport_id);
4314
4315 req.egress_port = cpu_to_le16(egress_port);
4316
4317 hclge_prepare_mac_addr(&req, addr);
4318
4319 /* Lookup the mac address in the mac_vlan table, and add
4320 * it if the entry is inexistent. Repeated unicast entry
4321 * is not allowed in the mac vlan table.
4322 */
4323 ret = hclge_lookup_mac_vlan_tbl(vport, &req, &desc, false);
4324 if (ret == -ENOENT)
4325 return hclge_add_mac_vlan_tbl(vport, &req, NULL);
4326
4327 /* check if we just hit the duplicate */
4328 if (!ret)
4329 ret = -EINVAL;
4330
4331 dev_err(&hdev->pdev->dev,
4332 "PF failed to add unicast entry(%pM) in the MAC table\n",
4333 addr);
4334
4335 return ret;
4336 }
4337
4338 static int hclge_rm_uc_addr(struct hnae3_handle *handle,
4339 const unsigned char *addr)
4340 {
4341 struct hclge_vport *vport = hclge_get_vport(handle);
4342
4343 return hclge_rm_uc_addr_common(vport, addr);
4344 }
4345
4346 int hclge_rm_uc_addr_common(struct hclge_vport *vport,
4347 const unsigned char *addr)
4348 {
4349 struct hclge_dev *hdev = vport->back;
4350 struct hclge_mac_vlan_tbl_entry_cmd req;
4351 int ret;
4352
4353 /* mac addr check */
4354 if (is_zero_ether_addr(addr) ||
4355 is_broadcast_ether_addr(addr) ||
4356 is_multicast_ether_addr(addr)) {
4357 dev_dbg(&hdev->pdev->dev,
4358 "Remove mac err! invalid mac:%pM.\n",
4359 addr);
4360 return -EINVAL;
4361 }
4362
4363 memset(&req, 0, sizeof(req));
4364 hnae3_set_bit(req.flags, HCLGE_MAC_VLAN_BIT0_EN_B, 1);
4365 hnae3_set_bit(req.entry_type, HCLGE_MAC_VLAN_BIT0_EN_B, 0);
4366 hclge_prepare_mac_addr(&req, addr);
4367 ret = hclge_remove_mac_vlan_tbl(vport, &req);
4368
4369 return ret;
4370 }
4371
4372 static int hclge_add_mc_addr(struct hnae3_handle *handle,
4373 const unsigned char *addr)
4374 {
4375 struct hclge_vport *vport = hclge_get_vport(handle);
4376
4377 return hclge_add_mc_addr_common(vport, addr);
4378 }
4379
4380 int hclge_add_mc_addr_common(struct hclge_vport *vport,
4381 const unsigned char *addr)
4382 {
4383 struct hclge_dev *hdev = vport->back;
4384 struct hclge_mac_vlan_tbl_entry_cmd req;
4385 struct hclge_desc desc[3];
4386 u16 tbl_idx;
4387 int status;
4388
4389 /* mac addr check */
4390 if (!is_multicast_ether_addr(addr)) {
4391 dev_err(&hdev->pdev->dev,
4392 "Add mc mac err! invalid mac:%pM.\n",
4393 addr);
4394 return -EINVAL;
4395 }
4396 memset(&req, 0, sizeof(req));
4397 hnae3_set_bit(req.flags, HCLGE_MAC_VLAN_BIT0_EN_B, 1);
4398 hnae3_set_bit(req.entry_type, HCLGE_MAC_VLAN_BIT0_EN_B, 0);
4399 hnae3_set_bit(req.entry_type, HCLGE_MAC_VLAN_BIT1_EN_B, 1);
4400 hnae3_set_bit(req.mc_mac_en, HCLGE_MAC_VLAN_BIT0_EN_B, 0);
4401 hclge_prepare_mac_addr(&req, addr);
4402 status = hclge_lookup_mac_vlan_tbl(vport, &req, desc, true);
4403 if (!status) {
4404 /* This mac addr exist, update VFID for it */
4405 hclge_update_desc_vfid(desc, vport->vport_id, false);
4406 status = hclge_add_mac_vlan_tbl(vport, &req, desc);
4407 } else {
4408 /* This mac addr do not exist, add new entry for it */
4409 memset(desc[0].data, 0, sizeof(desc[0].data));
4410 memset(desc[1].data, 0, sizeof(desc[0].data));
4411 memset(desc[2].data, 0, sizeof(desc[0].data));
4412 hclge_update_desc_vfid(desc, vport->vport_id, false);
4413 status = hclge_add_mac_vlan_tbl(vport, &req, desc);
4414 }
4415
4416 /* If mc mac vlan table is full, use MTA table */
4417 if (status == -ENOSPC) {
4418 if (!vport->accept_mta_mc) {
4419 status = hclge_cfg_func_mta_filter(hdev,
4420 vport->vport_id,
4421 true);
4422 if (status) {
4423 dev_err(&hdev->pdev->dev,
4424 "set mta filter mode fail ret=%d\n",
4425 status);
4426 return status;
4427 }
4428 vport->accept_mta_mc = true;
4429 }
4430
4431 /* Set MTA table for this MAC address */
4432 tbl_idx = hclge_get_mac_addr_to_mta_index(vport, addr);
4433 status = hclge_set_mta_table_item(vport, tbl_idx, true);
4434 }
4435
4436 return status;
4437 }
4438
4439 static int hclge_rm_mc_addr(struct hnae3_handle *handle,
4440 const unsigned char *addr)
4441 {
4442 struct hclge_vport *vport = hclge_get_vport(handle);
4443
4444 return hclge_rm_mc_addr_common(vport, addr);
4445 }
4446
4447 int hclge_rm_mc_addr_common(struct hclge_vport *vport,
4448 const unsigned char *addr)
4449 {
4450 struct hclge_dev *hdev = vport->back;
4451 struct hclge_mac_vlan_tbl_entry_cmd req;
4452 enum hclge_cmd_status status;
4453 struct hclge_desc desc[3];
4454
4455 /* mac addr check */
4456 if (!is_multicast_ether_addr(addr)) {
4457 dev_dbg(&hdev->pdev->dev,
4458 "Remove mc mac err! invalid mac:%pM.\n",
4459 addr);
4460 return -EINVAL;
4461 }
4462
4463 memset(&req, 0, sizeof(req));
4464 hnae3_set_bit(req.flags, HCLGE_MAC_VLAN_BIT0_EN_B, 1);
4465 hnae3_set_bit(req.entry_type, HCLGE_MAC_VLAN_BIT0_EN_B, 0);
4466 hnae3_set_bit(req.entry_type, HCLGE_MAC_VLAN_BIT1_EN_B, 1);
4467 hnae3_set_bit(req.mc_mac_en, HCLGE_MAC_VLAN_BIT0_EN_B, 0);
4468 hclge_prepare_mac_addr(&req, addr);
4469 status = hclge_lookup_mac_vlan_tbl(vport, &req, desc, true);
4470 if (!status) {
4471 /* This mac addr exist, remove this handle's VFID for it */
4472 hclge_update_desc_vfid(desc, vport->vport_id, true);
4473
4474 if (hclge_is_all_function_id_zero(desc))
4475 /* All the vfid is zero, so need to delete this entry */
4476 status = hclge_remove_mac_vlan_tbl(vport, &req);
4477 else
4478 /* Not all the vfid is zero, update the vfid */
4479 status = hclge_add_mac_vlan_tbl(vport, &req, desc);
4480
4481 } else {
4482 /* Maybe this mac address is in mta table, but it cannot be
4483 * deleted here because an entry of mta represents an address
4484 * range rather than a specific address. the delete action to
4485 * all entries will take effect in update_mta_status called by
4486 * hns3_nic_set_rx_mode.
4487 */
4488 status = 0;
4489 }
4490
4491 return status;
4492 }
4493
4494 static int hclge_get_mac_ethertype_cmd_status(struct hclge_dev *hdev,
4495 u16 cmdq_resp, u8 resp_code)
4496 {
4497 #define HCLGE_ETHERTYPE_SUCCESS_ADD 0
4498 #define HCLGE_ETHERTYPE_ALREADY_ADD 1
4499 #define HCLGE_ETHERTYPE_MGR_TBL_OVERFLOW 2
4500 #define HCLGE_ETHERTYPE_KEY_CONFLICT 3
4501
4502 int return_status;
4503
4504 if (cmdq_resp) {
4505 dev_err(&hdev->pdev->dev,
4506 "cmdq execute failed for get_mac_ethertype_cmd_status, status=%d.\n",
4507 cmdq_resp);
4508 return -EIO;
4509 }
4510
4511 switch (resp_code) {
4512 case HCLGE_ETHERTYPE_SUCCESS_ADD:
4513 case HCLGE_ETHERTYPE_ALREADY_ADD:
4514 return_status = 0;
4515 break;
4516 case HCLGE_ETHERTYPE_MGR_TBL_OVERFLOW:
4517 dev_err(&hdev->pdev->dev,
4518 "add mac ethertype failed for manager table overflow.\n");
4519 return_status = -EIO;
4520 break;
4521 case HCLGE_ETHERTYPE_KEY_CONFLICT:
4522 dev_err(&hdev->pdev->dev,
4523 "add mac ethertype failed for key conflict.\n");
4524 return_status = -EIO;
4525 break;
4526 default:
4527 dev_err(&hdev->pdev->dev,
4528 "add mac ethertype failed for undefined, code=%d.\n",
4529 resp_code);
4530 return_status = -EIO;
4531 }
4532
4533 return return_status;
4534 }
4535
4536 static int hclge_add_mgr_tbl(struct hclge_dev *hdev,
4537 const struct hclge_mac_mgr_tbl_entry_cmd *req)
4538 {
4539 struct hclge_desc desc;
4540 u8 resp_code;
4541 u16 retval;
4542 int ret;
4543
4544 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_MAC_ETHTYPE_ADD, false);
4545 memcpy(desc.data, req, sizeof(struct hclge_mac_mgr_tbl_entry_cmd));
4546
4547 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
4548 if (ret) {
4549 dev_err(&hdev->pdev->dev,
4550 "add mac ethertype failed for cmd_send, ret =%d.\n",
4551 ret);
4552 return ret;
4553 }
4554
4555 resp_code = (le32_to_cpu(desc.data[0]) >> 8) & 0xff;
4556 retval = le16_to_cpu(desc.retval);
4557
4558 return hclge_get_mac_ethertype_cmd_status(hdev, retval, resp_code);
4559 }
4560
4561 static int init_mgr_tbl(struct hclge_dev *hdev)
4562 {
4563 int ret;
4564 int i;
4565
4566 for (i = 0; i < ARRAY_SIZE(hclge_mgr_table); i++) {
4567 ret = hclge_add_mgr_tbl(hdev, &hclge_mgr_table[i]);
4568 if (ret) {
4569 dev_err(&hdev->pdev->dev,
4570 "add mac ethertype failed, ret =%d.\n",
4571 ret);
4572 return ret;
4573 }
4574 }
4575
4576 return 0;
4577 }
4578
4579 static void hclge_get_mac_addr(struct hnae3_handle *handle, u8 *p)
4580 {
4581 struct hclge_vport *vport = hclge_get_vport(handle);
4582 struct hclge_dev *hdev = vport->back;
4583
4584 ether_addr_copy(p, hdev->hw.mac.mac_addr);
4585 }
4586
4587 static int hclge_set_mac_addr(struct hnae3_handle *handle, void *p,
4588 bool is_first)
4589 {
4590 const unsigned char *new_addr = (const unsigned char *)p;
4591 struct hclge_vport *vport = hclge_get_vport(handle);
4592 struct hclge_dev *hdev = vport->back;
4593 int ret;
4594
4595 /* mac addr check */
4596 if (is_zero_ether_addr(new_addr) ||
4597 is_broadcast_ether_addr(new_addr) ||
4598 is_multicast_ether_addr(new_addr)) {
4599 dev_err(&hdev->pdev->dev,
4600 "Change uc mac err! invalid mac:%p.\n",
4601 new_addr);
4602 return -EINVAL;
4603 }
4604
4605 if (!is_first && hclge_rm_uc_addr(handle, hdev->hw.mac.mac_addr))
4606 dev_warn(&hdev->pdev->dev,
4607 "remove old uc mac address fail.\n");
4608
4609 ret = hclge_add_uc_addr(handle, new_addr);
4610 if (ret) {
4611 dev_err(&hdev->pdev->dev,
4612 "add uc mac address fail, ret =%d.\n",
4613 ret);
4614
4615 if (!is_first &&
4616 hclge_add_uc_addr(handle, hdev->hw.mac.mac_addr))
4617 dev_err(&hdev->pdev->dev,
4618 "restore uc mac address fail.\n");
4619
4620 return -EIO;
4621 }
4622
4623 ret = hclge_pause_addr_cfg(hdev, new_addr);
4624 if (ret) {
4625 dev_err(&hdev->pdev->dev,
4626 "configure mac pause address fail, ret =%d.\n",
4627 ret);
4628 return -EIO;
4629 }
4630
4631 ether_addr_copy(hdev->hw.mac.mac_addr, new_addr);
4632
4633 return 0;
4634 }
4635
4636 static int hclge_set_vlan_filter_ctrl(struct hclge_dev *hdev, u8 vlan_type,
4637 bool filter_en)
4638 {
4639 struct hclge_vlan_filter_ctrl_cmd *req;
4640 struct hclge_desc desc;
4641 int ret;
4642
4643 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_VLAN_FILTER_CTRL, false);
4644
4645 req = (struct hclge_vlan_filter_ctrl_cmd *)desc.data;
4646 req->vlan_type = vlan_type;
4647 req->vlan_fe = filter_en;
4648
4649 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
4650 if (ret) {
4651 dev_err(&hdev->pdev->dev, "set vlan filter fail, ret =%d.\n",
4652 ret);
4653 return ret;
4654 }
4655
4656 return 0;
4657 }
4658
4659 #define HCLGE_FILTER_TYPE_VF 0
4660 #define HCLGE_FILTER_TYPE_PORT 1
4661
4662 static void hclge_enable_vlan_filter(struct hnae3_handle *handle, bool enable)
4663 {
4664 struct hclge_vport *vport = hclge_get_vport(handle);
4665 struct hclge_dev *hdev = vport->back;
4666
4667 hclge_set_vlan_filter_ctrl(hdev, HCLGE_FILTER_TYPE_VF, enable);
4668 }
4669
4670 static int hclge_set_vf_vlan_common(struct hclge_dev *hdev, int vfid,
4671 bool is_kill, u16 vlan, u8 qos,
4672 __be16 proto)
4673 {
4674 #define HCLGE_MAX_VF_BYTES 16
4675 struct hclge_vlan_filter_vf_cfg_cmd *req0;
4676 struct hclge_vlan_filter_vf_cfg_cmd *req1;
4677 struct hclge_desc desc[2];
4678 u8 vf_byte_val;
4679 u8 vf_byte_off;
4680 int ret;
4681
4682 hclge_cmd_setup_basic_desc(&desc[0],
4683 HCLGE_OPC_VLAN_FILTER_VF_CFG, false);
4684 hclge_cmd_setup_basic_desc(&desc[1],
4685 HCLGE_OPC_VLAN_FILTER_VF_CFG, false);
4686
4687 desc[0].flag |= cpu_to_le16(HCLGE_CMD_FLAG_NEXT);
4688
4689 vf_byte_off = vfid / 8;
4690 vf_byte_val = 1 << (vfid % 8);
4691
4692 req0 = (struct hclge_vlan_filter_vf_cfg_cmd *)desc[0].data;
4693 req1 = (struct hclge_vlan_filter_vf_cfg_cmd *)desc[1].data;
4694
4695 req0->vlan_id = cpu_to_le16(vlan);
4696 req0->vlan_cfg = is_kill;
4697
4698 if (vf_byte_off < HCLGE_MAX_VF_BYTES)
4699 req0->vf_bitmap[vf_byte_off] = vf_byte_val;
4700 else
4701 req1->vf_bitmap[vf_byte_off - HCLGE_MAX_VF_BYTES] = vf_byte_val;
4702
4703 ret = hclge_cmd_send(&hdev->hw, desc, 2);
4704 if (ret) {
4705 dev_err(&hdev->pdev->dev,
4706 "Send vf vlan command fail, ret =%d.\n",
4707 ret);
4708 return ret;
4709 }
4710
4711 if (!is_kill) {
4712 #define HCLGE_VF_VLAN_NO_ENTRY 2
4713 if (!req0->resp_code || req0->resp_code == 1)
4714 return 0;
4715
4716 if (req0->resp_code == HCLGE_VF_VLAN_NO_ENTRY) {
4717 dev_warn(&hdev->pdev->dev,
4718 "vf vlan table is full, vf vlan filter is disabled\n");
4719 return 0;
4720 }
4721
4722 dev_err(&hdev->pdev->dev,
4723 "Add vf vlan filter fail, ret =%d.\n",
4724 req0->resp_code);
4725 } else {
4726 if (!req0->resp_code)
4727 return 0;
4728
4729 dev_err(&hdev->pdev->dev,
4730 "Kill vf vlan filter fail, ret =%d.\n",
4731 req0->resp_code);
4732 }
4733
4734 return -EIO;
4735 }
4736
4737 static int hclge_set_port_vlan_filter(struct hclge_dev *hdev, __be16 proto,
4738 u16 vlan_id, bool is_kill)
4739 {
4740 struct hclge_vlan_filter_pf_cfg_cmd *req;
4741 struct hclge_desc desc;
4742 u8 vlan_offset_byte_val;
4743 u8 vlan_offset_byte;
4744 u8 vlan_offset_160;
4745 int ret;
4746
4747 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_VLAN_FILTER_PF_CFG, false);
4748
4749 vlan_offset_160 = vlan_id / 160;
4750 vlan_offset_byte = (vlan_id % 160) / 8;
4751 vlan_offset_byte_val = 1 << (vlan_id % 8);
4752
4753 req = (struct hclge_vlan_filter_pf_cfg_cmd *)desc.data;
4754 req->vlan_offset = vlan_offset_160;
4755 req->vlan_cfg = is_kill;
4756 req->vlan_offset_bitmap[vlan_offset_byte] = vlan_offset_byte_val;
4757
4758 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
4759 if (ret)
4760 dev_err(&hdev->pdev->dev,
4761 "port vlan command, send fail, ret =%d.\n", ret);
4762 return ret;
4763 }
4764
4765 static int hclge_set_vlan_filter_hw(struct hclge_dev *hdev, __be16 proto,
4766 u16 vport_id, u16 vlan_id, u8 qos,
4767 bool is_kill)
4768 {
4769 u16 vport_idx, vport_num = 0;
4770 int ret;
4771
4772 ret = hclge_set_vf_vlan_common(hdev, vport_id, is_kill, vlan_id,
4773 0, proto);
4774 if (ret) {
4775 dev_err(&hdev->pdev->dev,
4776 "Set %d vport vlan filter config fail, ret =%d.\n",
4777 vport_id, ret);
4778 return ret;
4779 }
4780
4781 /* vlan 0 may be added twice when 8021q module is enabled */
4782 if (!is_kill && !vlan_id &&
4783 test_bit(vport_id, hdev->vlan_table[vlan_id]))
4784 return 0;
4785
4786 if (!is_kill && test_and_set_bit(vport_id, hdev->vlan_table[vlan_id])) {
4787 dev_err(&hdev->pdev->dev,
4788 "Add port vlan failed, vport %d is already in vlan %d\n",
4789 vport_id, vlan_id);
4790 return -EINVAL;
4791 }
4792
4793 if (is_kill &&
4794 !test_and_clear_bit(vport_id, hdev->vlan_table[vlan_id])) {
4795 dev_err(&hdev->pdev->dev,
4796 "Delete port vlan failed, vport %d is not in vlan %d\n",
4797 vport_id, vlan_id);
4798 return -EINVAL;
4799 }
4800
4801 for_each_set_bit(vport_idx, hdev->vlan_table[vlan_id], VLAN_N_VID)
4802 vport_num++;
4803
4804 if ((is_kill && vport_num == 0) || (!is_kill && vport_num == 1))
4805 ret = hclge_set_port_vlan_filter(hdev, proto, vlan_id,
4806 is_kill);
4807
4808 return ret;
4809 }
4810
4811 int hclge_set_vlan_filter(struct hnae3_handle *handle, __be16 proto,
4812 u16 vlan_id, bool is_kill)
4813 {
4814 struct hclge_vport *vport = hclge_get_vport(handle);
4815 struct hclge_dev *hdev = vport->back;
4816
4817 return hclge_set_vlan_filter_hw(hdev, proto, vport->vport_id, vlan_id,
4818 0, is_kill);
4819 }
4820
4821 static int hclge_set_vf_vlan_filter(struct hnae3_handle *handle, int vfid,
4822 u16 vlan, u8 qos, __be16 proto)
4823 {
4824 struct hclge_vport *vport = hclge_get_vport(handle);
4825 struct hclge_dev *hdev = vport->back;
4826
4827 if ((vfid >= hdev->num_alloc_vfs) || (vlan > 4095) || (qos > 7))
4828 return -EINVAL;
4829 if (proto != htons(ETH_P_8021Q))
4830 return -EPROTONOSUPPORT;
4831
4832 return hclge_set_vlan_filter_hw(hdev, proto, vfid, vlan, qos, false);
4833 }
4834
4835 static int hclge_set_vlan_tx_offload_cfg(struct hclge_vport *vport)
4836 {
4837 struct hclge_tx_vtag_cfg *vcfg = &vport->txvlan_cfg;
4838 struct hclge_vport_vtag_tx_cfg_cmd *req;
4839 struct hclge_dev *hdev = vport->back;
4840 struct hclge_desc desc;
4841 int status;
4842
4843 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_VLAN_PORT_TX_CFG, false);
4844
4845 req = (struct hclge_vport_vtag_tx_cfg_cmd *)desc.data;
4846 req->def_vlan_tag1 = cpu_to_le16(vcfg->default_tag1);
4847 req->def_vlan_tag2 = cpu_to_le16(vcfg->default_tag2);
4848 hnae3_set_bit(req->vport_vlan_cfg, HCLGE_ACCEPT_TAG1_B,
4849 vcfg->accept_tag1 ? 1 : 0);
4850 hnae3_set_bit(req->vport_vlan_cfg, HCLGE_ACCEPT_UNTAG1_B,
4851 vcfg->accept_untag1 ? 1 : 0);
4852 hnae3_set_bit(req->vport_vlan_cfg, HCLGE_ACCEPT_TAG2_B,
4853 vcfg->accept_tag2 ? 1 : 0);
4854 hnae3_set_bit(req->vport_vlan_cfg, HCLGE_ACCEPT_UNTAG2_B,
4855 vcfg->accept_untag2 ? 1 : 0);
4856 hnae3_set_bit(req->vport_vlan_cfg, HCLGE_PORT_INS_TAG1_EN_B,
4857 vcfg->insert_tag1_en ? 1 : 0);
4858 hnae3_set_bit(req->vport_vlan_cfg, HCLGE_PORT_INS_TAG2_EN_B,
4859 vcfg->insert_tag2_en ? 1 : 0);
4860 hnae3_set_bit(req->vport_vlan_cfg, HCLGE_CFG_NIC_ROCE_SEL_B, 0);
4861
4862 req->vf_offset = vport->vport_id / HCLGE_VF_NUM_PER_CMD;
4863 req->vf_bitmap[req->vf_offset] =
4864 1 << (vport->vport_id % HCLGE_VF_NUM_PER_BYTE);
4865
4866 status = hclge_cmd_send(&hdev->hw, &desc, 1);
4867 if (status)
4868 dev_err(&hdev->pdev->dev,
4869 "Send port txvlan cfg command fail, ret =%d\n",
4870 status);
4871
4872 return status;
4873 }
4874
4875 static int hclge_set_vlan_rx_offload_cfg(struct hclge_vport *vport)
4876 {
4877 struct hclge_rx_vtag_cfg *vcfg = &vport->rxvlan_cfg;
4878 struct hclge_vport_vtag_rx_cfg_cmd *req;
4879 struct hclge_dev *hdev = vport->back;
4880 struct hclge_desc desc;
4881 int status;
4882
4883 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_VLAN_PORT_RX_CFG, false);
4884
4885 req = (struct hclge_vport_vtag_rx_cfg_cmd *)desc.data;
4886 hnae3_set_bit(req->vport_vlan_cfg, HCLGE_REM_TAG1_EN_B,
4887 vcfg->strip_tag1_en ? 1 : 0);
4888 hnae3_set_bit(req->vport_vlan_cfg, HCLGE_REM_TAG2_EN_B,
4889 vcfg->strip_tag2_en ? 1 : 0);
4890 hnae3_set_bit(req->vport_vlan_cfg, HCLGE_SHOW_TAG1_EN_B,
4891 vcfg->vlan1_vlan_prionly ? 1 : 0);
4892 hnae3_set_bit(req->vport_vlan_cfg, HCLGE_SHOW_TAG2_EN_B,
4893 vcfg->vlan2_vlan_prionly ? 1 : 0);
4894
4895 req->vf_offset = vport->vport_id / HCLGE_VF_NUM_PER_CMD;
4896 req->vf_bitmap[req->vf_offset] =
4897 1 << (vport->vport_id % HCLGE_VF_NUM_PER_BYTE);
4898
4899 status = hclge_cmd_send(&hdev->hw, &desc, 1);
4900 if (status)
4901 dev_err(&hdev->pdev->dev,
4902 "Send port rxvlan cfg command fail, ret =%d\n",
4903 status);
4904
4905 return status;
4906 }
4907
4908 static int hclge_set_vlan_protocol_type(struct hclge_dev *hdev)
4909 {
4910 struct hclge_rx_vlan_type_cfg_cmd *rx_req;
4911 struct hclge_tx_vlan_type_cfg_cmd *tx_req;
4912 struct hclge_desc desc;
4913 int status;
4914
4915 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_MAC_VLAN_TYPE_ID, false);
4916 rx_req = (struct hclge_rx_vlan_type_cfg_cmd *)desc.data;
4917 rx_req->ot_fst_vlan_type =
4918 cpu_to_le16(hdev->vlan_type_cfg.rx_ot_fst_vlan_type);
4919 rx_req->ot_sec_vlan_type =
4920 cpu_to_le16(hdev->vlan_type_cfg.rx_ot_sec_vlan_type);
4921 rx_req->in_fst_vlan_type =
4922 cpu_to_le16(hdev->vlan_type_cfg.rx_in_fst_vlan_type);
4923 rx_req->in_sec_vlan_type =
4924 cpu_to_le16(hdev->vlan_type_cfg.rx_in_sec_vlan_type);
4925
4926 status = hclge_cmd_send(&hdev->hw, &desc, 1);
4927 if (status) {
4928 dev_err(&hdev->pdev->dev,
4929 "Send rxvlan protocol type command fail, ret =%d\n",
4930 status);
4931 return status;
4932 }
4933
4934 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_MAC_VLAN_INSERT, false);
4935
4936 tx_req = (struct hclge_tx_vlan_type_cfg_cmd *)&desc.data;
4937 tx_req->ot_vlan_type = cpu_to_le16(hdev->vlan_type_cfg.tx_ot_vlan_type);
4938 tx_req->in_vlan_type = cpu_to_le16(hdev->vlan_type_cfg.tx_in_vlan_type);
4939
4940 status = hclge_cmd_send(&hdev->hw, &desc, 1);
4941 if (status)
4942 dev_err(&hdev->pdev->dev,
4943 "Send txvlan protocol type command fail, ret =%d\n",
4944 status);
4945
4946 return status;
4947 }
4948
4949 static int hclge_init_vlan_config(struct hclge_dev *hdev)
4950 {
4951 #define HCLGE_DEF_VLAN_TYPE 0x8100
4952
4953 struct hnae3_handle *handle;
4954 struct hclge_vport *vport;
4955 int ret;
4956 int i;
4957
4958 ret = hclge_set_vlan_filter_ctrl(hdev, HCLGE_FILTER_TYPE_VF, true);
4959 if (ret)
4960 return ret;
4961
4962 ret = hclge_set_vlan_filter_ctrl(hdev, HCLGE_FILTER_TYPE_PORT, true);
4963 if (ret)
4964 return ret;
4965
4966 hdev->vlan_type_cfg.rx_in_fst_vlan_type = HCLGE_DEF_VLAN_TYPE;
4967 hdev->vlan_type_cfg.rx_in_sec_vlan_type = HCLGE_DEF_VLAN_TYPE;
4968 hdev->vlan_type_cfg.rx_ot_fst_vlan_type = HCLGE_DEF_VLAN_TYPE;
4969 hdev->vlan_type_cfg.rx_ot_sec_vlan_type = HCLGE_DEF_VLAN_TYPE;
4970 hdev->vlan_type_cfg.tx_ot_vlan_type = HCLGE_DEF_VLAN_TYPE;
4971 hdev->vlan_type_cfg.tx_in_vlan_type = HCLGE_DEF_VLAN_TYPE;
4972
4973 ret = hclge_set_vlan_protocol_type(hdev);
4974 if (ret)
4975 return ret;
4976
4977 for (i = 0; i < hdev->num_alloc_vport; i++) {
4978 vport = &hdev->vport[i];
4979 vport->txvlan_cfg.accept_tag1 = true;
4980 vport->txvlan_cfg.accept_untag1 = true;
4981
4982 /* accept_tag2 and accept_untag2 are not supported on
4983 * pdev revision(0x20), new revision support them. The
4984 * value of this two fields will not return error when driver
4985 * send command to fireware in revision(0x20).
4986 * This two fields can not configured by user.
4987 */
4988 vport->txvlan_cfg.accept_tag2 = true;
4989 vport->txvlan_cfg.accept_untag2 = true;
4990
4991 vport->txvlan_cfg.insert_tag1_en = false;
4992 vport->txvlan_cfg.insert_tag2_en = false;
4993 vport->txvlan_cfg.default_tag1 = 0;
4994 vport->txvlan_cfg.default_tag2 = 0;
4995
4996 ret = hclge_set_vlan_tx_offload_cfg(vport);
4997 if (ret)
4998 return ret;
4999
5000 vport->rxvlan_cfg.strip_tag1_en = false;
5001 vport->rxvlan_cfg.strip_tag2_en = true;
5002 vport->rxvlan_cfg.vlan1_vlan_prionly = false;
5003 vport->rxvlan_cfg.vlan2_vlan_prionly = false;
5004
5005 ret = hclge_set_vlan_rx_offload_cfg(vport);
5006 if (ret)
5007 return ret;
5008 }
5009
5010 handle = &hdev->vport[0].nic;
5011 return hclge_set_vlan_filter(handle, htons(ETH_P_8021Q), 0, false);
5012 }
5013
5014 int hclge_en_hw_strip_rxvtag(struct hnae3_handle *handle, bool enable)
5015 {
5016 struct hclge_vport *vport = hclge_get_vport(handle);
5017
5018 vport->rxvlan_cfg.strip_tag1_en = false;
5019 vport->rxvlan_cfg.strip_tag2_en = enable;
5020 vport->rxvlan_cfg.vlan1_vlan_prionly = false;
5021 vport->rxvlan_cfg.vlan2_vlan_prionly = false;
5022
5023 return hclge_set_vlan_rx_offload_cfg(vport);
5024 }
5025
5026 static int hclge_set_mac_mtu(struct hclge_dev *hdev, int new_mtu)
5027 {
5028 struct hclge_config_max_frm_size_cmd *req;
5029 struct hclge_desc desc;
5030 int max_frm_size;
5031 int ret;
5032
5033 max_frm_size = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
5034
5035 if (max_frm_size < HCLGE_MAC_MIN_FRAME ||
5036 max_frm_size > HCLGE_MAC_MAX_FRAME)
5037 return -EINVAL;
5038
5039 max_frm_size = max(max_frm_size, HCLGE_MAC_DEFAULT_FRAME);
5040
5041 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_CONFIG_MAX_FRM_SIZE, false);
5042
5043 req = (struct hclge_config_max_frm_size_cmd *)desc.data;
5044 req->max_frm_size = cpu_to_le16(max_frm_size);
5045
5046 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
5047 if (ret) {
5048 dev_err(&hdev->pdev->dev, "set mtu fail, ret =%d.\n", ret);
5049 return ret;
5050 }
5051
5052 hdev->mps = max_frm_size;
5053
5054 return 0;
5055 }
5056
5057 static int hclge_set_mtu(struct hnae3_handle *handle, int new_mtu)
5058 {
5059 struct hclge_vport *vport = hclge_get_vport(handle);
5060 struct hclge_dev *hdev = vport->back;
5061 int ret;
5062
5063 ret = hclge_set_mac_mtu(hdev, new_mtu);
5064 if (ret) {
5065 dev_err(&hdev->pdev->dev,
5066 "Change mtu fail, ret =%d\n", ret);
5067 return ret;
5068 }
5069
5070 ret = hclge_buffer_alloc(hdev);
5071 if (ret)
5072 dev_err(&hdev->pdev->dev,
5073 "Allocate buffer fail, ret =%d\n", ret);
5074
5075 return ret;
5076 }
5077
5078 static int hclge_send_reset_tqp_cmd(struct hclge_dev *hdev, u16 queue_id,
5079 bool enable)
5080 {
5081 struct hclge_reset_tqp_queue_cmd *req;
5082 struct hclge_desc desc;
5083 int ret;
5084
5085 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_RESET_TQP_QUEUE, false);
5086
5087 req = (struct hclge_reset_tqp_queue_cmd *)desc.data;
5088 req->tqp_id = cpu_to_le16(queue_id & HCLGE_RING_ID_MASK);
5089 hnae3_set_bit(req->reset_req, HCLGE_TQP_RESET_B, enable);
5090
5091 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
5092 if (ret) {
5093 dev_err(&hdev->pdev->dev,
5094 "Send tqp reset cmd error, status =%d\n", ret);
5095 return ret;
5096 }
5097
5098 return 0;
5099 }
5100
5101 static int hclge_get_reset_status(struct hclge_dev *hdev, u16 queue_id)
5102 {
5103 struct hclge_reset_tqp_queue_cmd *req;
5104 struct hclge_desc desc;
5105 int ret;
5106
5107 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_RESET_TQP_QUEUE, true);
5108
5109 req = (struct hclge_reset_tqp_queue_cmd *)desc.data;
5110 req->tqp_id = cpu_to_le16(queue_id & HCLGE_RING_ID_MASK);
5111
5112 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
5113 if (ret) {
5114 dev_err(&hdev->pdev->dev,
5115 "Get reset status error, status =%d\n", ret);
5116 return ret;
5117 }
5118
5119 return hnae3_get_bit(req->ready_to_reset, HCLGE_TQP_RESET_B);
5120 }
5121
5122 static u16 hclge_covert_handle_qid_global(struct hnae3_handle *handle,
5123 u16 queue_id)
5124 {
5125 struct hnae3_queue *queue;
5126 struct hclge_tqp *tqp;
5127
5128 queue = handle->kinfo.tqp[queue_id];
5129 tqp = container_of(queue, struct hclge_tqp, q);
5130
5131 return tqp->index;
5132 }
5133
5134 void hclge_reset_tqp(struct hnae3_handle *handle, u16 queue_id)
5135 {
5136 struct hclge_vport *vport = hclge_get_vport(handle);
5137 struct hclge_dev *hdev = vport->back;
5138 int reset_try_times = 0;
5139 int reset_status;
5140 u16 queue_gid;
5141 int ret;
5142
5143 if (test_bit(HCLGE_STATE_RST_HANDLING, &hdev->state))
5144 return;
5145
5146 queue_gid = hclge_covert_handle_qid_global(handle, queue_id);
5147
5148 ret = hclge_tqp_enable(hdev, queue_id, 0, false);
5149 if (ret) {
5150 dev_warn(&hdev->pdev->dev, "Disable tqp fail, ret = %d\n", ret);
5151 return;
5152 }
5153
5154 ret = hclge_send_reset_tqp_cmd(hdev, queue_gid, true);
5155 if (ret) {
5156 dev_warn(&hdev->pdev->dev,
5157 "Send reset tqp cmd fail, ret = %d\n", ret);
5158 return;
5159 }
5160
5161 reset_try_times = 0;
5162 while (reset_try_times++ < HCLGE_TQP_RESET_TRY_TIMES) {
5163 /* Wait for tqp hw reset */
5164 msleep(20);
5165 reset_status = hclge_get_reset_status(hdev, queue_gid);
5166 if (reset_status)
5167 break;
5168 }
5169
5170 if (reset_try_times >= HCLGE_TQP_RESET_TRY_TIMES) {
5171 dev_warn(&hdev->pdev->dev, "Reset TQP fail\n");
5172 return;
5173 }
5174
5175 ret = hclge_send_reset_tqp_cmd(hdev, queue_gid, false);
5176 if (ret) {
5177 dev_warn(&hdev->pdev->dev,
5178 "Deassert the soft reset fail, ret = %d\n", ret);
5179 return;
5180 }
5181 }
5182
5183 void hclge_reset_vf_queue(struct hclge_vport *vport, u16 queue_id)
5184 {
5185 struct hclge_dev *hdev = vport->back;
5186 int reset_try_times = 0;
5187 int reset_status;
5188 u16 queue_gid;
5189 int ret;
5190
5191 queue_gid = hclge_covert_handle_qid_global(&vport->nic, queue_id);
5192
5193 ret = hclge_send_reset_tqp_cmd(hdev, queue_gid, true);
5194 if (ret) {
5195 dev_warn(&hdev->pdev->dev,
5196 "Send reset tqp cmd fail, ret = %d\n", ret);
5197 return;
5198 }
5199
5200 reset_try_times = 0;
5201 while (reset_try_times++ < HCLGE_TQP_RESET_TRY_TIMES) {
5202 /* Wait for tqp hw reset */
5203 msleep(20);
5204 reset_status = hclge_get_reset_status(hdev, queue_gid);
5205 if (reset_status)
5206 break;
5207 }
5208
5209 if (reset_try_times >= HCLGE_TQP_RESET_TRY_TIMES) {
5210 dev_warn(&hdev->pdev->dev, "Reset TQP fail\n");
5211 return;
5212 }
5213
5214 ret = hclge_send_reset_tqp_cmd(hdev, queue_gid, false);
5215 if (ret)
5216 dev_warn(&hdev->pdev->dev,
5217 "Deassert the soft reset fail, ret = %d\n", ret);
5218 }
5219
5220 static u32 hclge_get_fw_version(struct hnae3_handle *handle)
5221 {
5222 struct hclge_vport *vport = hclge_get_vport(handle);
5223 struct hclge_dev *hdev = vport->back;
5224
5225 return hdev->fw_version;
5226 }
5227
5228 static void hclge_get_flowctrl_adv(struct hnae3_handle *handle,
5229 u32 *flowctrl_adv)
5230 {
5231 struct hclge_vport *vport = hclge_get_vport(handle);
5232 struct hclge_dev *hdev = vport->back;
5233 struct phy_device *phydev = hdev->hw.mac.phydev;
5234
5235 if (!phydev)
5236 return;
5237
5238 *flowctrl_adv |= (phydev->advertising & ADVERTISED_Pause) |
5239 (phydev->advertising & ADVERTISED_Asym_Pause);
5240 }
5241
5242 static void hclge_set_flowctrl_adv(struct hclge_dev *hdev, u32 rx_en, u32 tx_en)
5243 {
5244 struct phy_device *phydev = hdev->hw.mac.phydev;
5245
5246 if (!phydev)
5247 return;
5248
5249 phydev->advertising &= ~(ADVERTISED_Pause | ADVERTISED_Asym_Pause);
5250
5251 if (rx_en)
5252 phydev->advertising |= ADVERTISED_Pause | ADVERTISED_Asym_Pause;
5253
5254 if (tx_en)
5255 phydev->advertising ^= ADVERTISED_Asym_Pause;
5256 }
5257
5258 static int hclge_cfg_pauseparam(struct hclge_dev *hdev, u32 rx_en, u32 tx_en)
5259 {
5260 int ret;
5261
5262 if (rx_en && tx_en)
5263 hdev->fc_mode_last_time = HCLGE_FC_FULL;
5264 else if (rx_en && !tx_en)
5265 hdev->fc_mode_last_time = HCLGE_FC_RX_PAUSE;
5266 else if (!rx_en && tx_en)
5267 hdev->fc_mode_last_time = HCLGE_FC_TX_PAUSE;
5268 else
5269 hdev->fc_mode_last_time = HCLGE_FC_NONE;
5270
5271 if (hdev->tm_info.fc_mode == HCLGE_FC_PFC)
5272 return 0;
5273
5274 ret = hclge_mac_pause_en_cfg(hdev, tx_en, rx_en);
5275 if (ret) {
5276 dev_err(&hdev->pdev->dev, "configure pauseparam error, ret = %d.\n",
5277 ret);
5278 return ret;
5279 }
5280
5281 hdev->tm_info.fc_mode = hdev->fc_mode_last_time;
5282
5283 return 0;
5284 }
5285
5286 int hclge_cfg_flowctrl(struct hclge_dev *hdev)
5287 {
5288 struct phy_device *phydev = hdev->hw.mac.phydev;
5289 u16 remote_advertising = 0;
5290 u16 local_advertising = 0;
5291 u32 rx_pause, tx_pause;
5292 u8 flowctl;
5293
5294 if (!phydev->link || !phydev->autoneg)
5295 return 0;
5296
5297 if (phydev->advertising & ADVERTISED_Pause)
5298 local_advertising = ADVERTISE_PAUSE_CAP;
5299
5300 if (phydev->advertising & ADVERTISED_Asym_Pause)
5301 local_advertising |= ADVERTISE_PAUSE_ASYM;
5302
5303 if (phydev->pause)
5304 remote_advertising = LPA_PAUSE_CAP;
5305
5306 if (phydev->asym_pause)
5307 remote_advertising |= LPA_PAUSE_ASYM;
5308
5309 flowctl = mii_resolve_flowctrl_fdx(local_advertising,
5310 remote_advertising);
5311 tx_pause = flowctl & FLOW_CTRL_TX;
5312 rx_pause = flowctl & FLOW_CTRL_RX;
5313
5314 if (phydev->duplex == HCLGE_MAC_HALF) {
5315 tx_pause = 0;
5316 rx_pause = 0;
5317 }
5318
5319 return hclge_cfg_pauseparam(hdev, rx_pause, tx_pause);
5320 }
5321
5322 static void hclge_get_pauseparam(struct hnae3_handle *handle, u32 *auto_neg,
5323 u32 *rx_en, u32 *tx_en)
5324 {
5325 struct hclge_vport *vport = hclge_get_vport(handle);
5326 struct hclge_dev *hdev = vport->back;
5327
5328 *auto_neg = hclge_get_autoneg(handle);
5329
5330 if (hdev->tm_info.fc_mode == HCLGE_FC_PFC) {
5331 *rx_en = 0;
5332 *tx_en = 0;
5333 return;
5334 }
5335
5336 if (hdev->tm_info.fc_mode == HCLGE_FC_RX_PAUSE) {
5337 *rx_en = 1;
5338 *tx_en = 0;
5339 } else if (hdev->tm_info.fc_mode == HCLGE_FC_TX_PAUSE) {
5340 *tx_en = 1;
5341 *rx_en = 0;
5342 } else if (hdev->tm_info.fc_mode == HCLGE_FC_FULL) {
5343 *rx_en = 1;
5344 *tx_en = 1;
5345 } else {
5346 *rx_en = 0;
5347 *tx_en = 0;
5348 }
5349 }
5350
5351 static int hclge_set_pauseparam(struct hnae3_handle *handle, u32 auto_neg,
5352 u32 rx_en, u32 tx_en)
5353 {
5354 struct hclge_vport *vport = hclge_get_vport(handle);
5355 struct hclge_dev *hdev = vport->back;
5356 struct phy_device *phydev = hdev->hw.mac.phydev;
5357 u32 fc_autoneg;
5358
5359 fc_autoneg = hclge_get_autoneg(handle);
5360 if (auto_neg != fc_autoneg) {
5361 dev_info(&hdev->pdev->dev,
5362 "To change autoneg please use: ethtool -s <dev> autoneg <on|off>\n");
5363 return -EOPNOTSUPP;
5364 }
5365
5366 if (hdev->tm_info.fc_mode == HCLGE_FC_PFC) {
5367 dev_info(&hdev->pdev->dev,
5368 "Priority flow control enabled. Cannot set link flow control.\n");
5369 return -EOPNOTSUPP;
5370 }
5371
5372 hclge_set_flowctrl_adv(hdev, rx_en, tx_en);
5373
5374 if (!fc_autoneg)
5375 return hclge_cfg_pauseparam(hdev, rx_en, tx_en);
5376
5377 /* Only support flow control negotiation for netdev with
5378 * phy attached for now.
5379 */
5380 if (!phydev)
5381 return -EOPNOTSUPP;
5382
5383 return phy_start_aneg(phydev);
5384 }
5385
5386 static void hclge_get_ksettings_an_result(struct hnae3_handle *handle,
5387 u8 *auto_neg, u32 *speed, u8 *duplex)
5388 {
5389 struct hclge_vport *vport = hclge_get_vport(handle);
5390 struct hclge_dev *hdev = vport->back;
5391
5392 if (speed)
5393 *speed = hdev->hw.mac.speed;
5394 if (duplex)
5395 *duplex = hdev->hw.mac.duplex;
5396 if (auto_neg)
5397 *auto_neg = hdev->hw.mac.autoneg;
5398 }
5399
5400 static void hclge_get_media_type(struct hnae3_handle *handle, u8 *media_type)
5401 {
5402 struct hclge_vport *vport = hclge_get_vport(handle);
5403 struct hclge_dev *hdev = vport->back;
5404
5405 if (media_type)
5406 *media_type = hdev->hw.mac.media_type;
5407 }
5408
5409 static void hclge_get_mdix_mode(struct hnae3_handle *handle,
5410 u8 *tp_mdix_ctrl, u8 *tp_mdix)
5411 {
5412 struct hclge_vport *vport = hclge_get_vport(handle);
5413 struct hclge_dev *hdev = vport->back;
5414 struct phy_device *phydev = hdev->hw.mac.phydev;
5415 int mdix_ctrl, mdix, retval, is_resolved;
5416
5417 if (!phydev) {
5418 *tp_mdix_ctrl = ETH_TP_MDI_INVALID;
5419 *tp_mdix = ETH_TP_MDI_INVALID;
5420 return;
5421 }
5422
5423 phy_write(phydev, HCLGE_PHY_PAGE_REG, HCLGE_PHY_PAGE_MDIX);
5424
5425 retval = phy_read(phydev, HCLGE_PHY_CSC_REG);
5426 mdix_ctrl = hnae3_get_field(retval, HCLGE_PHY_MDIX_CTRL_M,
5427 HCLGE_PHY_MDIX_CTRL_S);
5428
5429 retval = phy_read(phydev, HCLGE_PHY_CSS_REG);
5430 mdix = hnae3_get_bit(retval, HCLGE_PHY_MDIX_STATUS_B);
5431 is_resolved = hnae3_get_bit(retval, HCLGE_PHY_SPEED_DUP_RESOLVE_B);
5432
5433 phy_write(phydev, HCLGE_PHY_PAGE_REG, HCLGE_PHY_PAGE_COPPER);
5434
5435 switch (mdix_ctrl) {
5436 case 0x0:
5437 *tp_mdix_ctrl = ETH_TP_MDI;
5438 break;
5439 case 0x1:
5440 *tp_mdix_ctrl = ETH_TP_MDI_X;
5441 break;
5442 case 0x3:
5443 *tp_mdix_ctrl = ETH_TP_MDI_AUTO;
5444 break;
5445 default:
5446 *tp_mdix_ctrl = ETH_TP_MDI_INVALID;
5447 break;
5448 }
5449
5450 if (!is_resolved)
5451 *tp_mdix = ETH_TP_MDI_INVALID;
5452 else if (mdix)
5453 *tp_mdix = ETH_TP_MDI_X;
5454 else
5455 *tp_mdix = ETH_TP_MDI;
5456 }
5457
5458 static int hclge_init_client_instance(struct hnae3_client *client,
5459 struct hnae3_ae_dev *ae_dev)
5460 {
5461 struct hclge_dev *hdev = ae_dev->priv;
5462 struct hclge_vport *vport;
5463 int i, ret;
5464
5465 for (i = 0; i < hdev->num_vmdq_vport + 1; i++) {
5466 vport = &hdev->vport[i];
5467
5468 switch (client->type) {
5469 case HNAE3_CLIENT_KNIC:
5470
5471 hdev->nic_client = client;
5472 vport->nic.client = client;
5473 ret = client->ops->init_instance(&vport->nic);
5474 if (ret)
5475 return ret;
5476
5477 if (hdev->roce_client &&
5478 hnae3_dev_roce_supported(hdev)) {
5479 struct hnae3_client *rc = hdev->roce_client;
5480
5481 ret = hclge_init_roce_base_info(vport);
5482 if (ret)
5483 return ret;
5484
5485 ret = rc->ops->init_instance(&vport->roce);
5486 if (ret)
5487 return ret;
5488 }
5489
5490 break;
5491 case HNAE3_CLIENT_UNIC:
5492 hdev->nic_client = client;
5493 vport->nic.client = client;
5494
5495 ret = client->ops->init_instance(&vport->nic);
5496 if (ret)
5497 return ret;
5498
5499 break;
5500 case HNAE3_CLIENT_ROCE:
5501 if (hnae3_dev_roce_supported(hdev)) {
5502 hdev->roce_client = client;
5503 vport->roce.client = client;
5504 }
5505
5506 if (hdev->roce_client && hdev->nic_client) {
5507 ret = hclge_init_roce_base_info(vport);
5508 if (ret)
5509 return ret;
5510
5511 ret = client->ops->init_instance(&vport->roce);
5512 if (ret)
5513 return ret;
5514 }
5515 }
5516 }
5517
5518 return 0;
5519 }
5520
5521 static void hclge_uninit_client_instance(struct hnae3_client *client,
5522 struct hnae3_ae_dev *ae_dev)
5523 {
5524 struct hclge_dev *hdev = ae_dev->priv;
5525 struct hclge_vport *vport;
5526 int i;
5527
5528 for (i = 0; i < hdev->num_vmdq_vport + 1; i++) {
5529 vport = &hdev->vport[i];
5530 if (hdev->roce_client) {
5531 hdev->roce_client->ops->uninit_instance(&vport->roce,
5532 0);
5533 hdev->roce_client = NULL;
5534 vport->roce.client = NULL;
5535 }
5536 if (client->type == HNAE3_CLIENT_ROCE)
5537 return;
5538 if (client->ops->uninit_instance) {
5539 client->ops->uninit_instance(&vport->nic, 0);
5540 hdev->nic_client = NULL;
5541 vport->nic.client = NULL;
5542 }
5543 }
5544 }
5545
5546 static int hclge_pci_init(struct hclge_dev *hdev)
5547 {
5548 struct pci_dev *pdev = hdev->pdev;
5549 struct hclge_hw *hw;
5550 int ret;
5551
5552 ret = pci_enable_device(pdev);
5553 if (ret) {
5554 dev_err(&pdev->dev, "failed to enable PCI device\n");
5555 return ret;
5556 }
5557
5558 ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
5559 if (ret) {
5560 ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
5561 if (ret) {
5562 dev_err(&pdev->dev,
5563 "can't set consistent PCI DMA");
5564 goto err_disable_device;
5565 }
5566 dev_warn(&pdev->dev, "set DMA mask to 32 bits\n");
5567 }
5568
5569 ret = pci_request_regions(pdev, HCLGE_DRIVER_NAME);
5570 if (ret) {
5571 dev_err(&pdev->dev, "PCI request regions failed %d\n", ret);
5572 goto err_disable_device;
5573 }
5574
5575 pci_set_master(pdev);
5576 hw = &hdev->hw;
5577 hw->io_base = pcim_iomap(pdev, 2, 0);
5578 if (!hw->io_base) {
5579 dev_err(&pdev->dev, "Can't map configuration register space\n");
5580 ret = -ENOMEM;
5581 goto err_clr_master;
5582 }
5583
5584 hdev->num_req_vfs = pci_sriov_get_totalvfs(pdev);
5585
5586 return 0;
5587 err_clr_master:
5588 pci_clear_master(pdev);
5589 pci_release_regions(pdev);
5590 err_disable_device:
5591 pci_disable_device(pdev);
5592
5593 return ret;
5594 }
5595
5596 static void hclge_pci_uninit(struct hclge_dev *hdev)
5597 {
5598 struct pci_dev *pdev = hdev->pdev;
5599
5600 pcim_iounmap(pdev, hdev->hw.io_base);
5601 pci_free_irq_vectors(pdev);
5602 pci_clear_master(pdev);
5603 pci_release_mem_regions(pdev);
5604 pci_disable_device(pdev);
5605 }
5606
5607 static void hclge_state_init(struct hclge_dev *hdev)
5608 {
5609 set_bit(HCLGE_STATE_SERVICE_INITED, &hdev->state);
5610 set_bit(HCLGE_STATE_DOWN, &hdev->state);
5611 clear_bit(HCLGE_STATE_RST_SERVICE_SCHED, &hdev->state);
5612 clear_bit(HCLGE_STATE_RST_HANDLING, &hdev->state);
5613 clear_bit(HCLGE_STATE_MBX_SERVICE_SCHED, &hdev->state);
5614 clear_bit(HCLGE_STATE_MBX_HANDLING, &hdev->state);
5615 }
5616
5617 static void hclge_state_uninit(struct hclge_dev *hdev)
5618 {
5619 set_bit(HCLGE_STATE_DOWN, &hdev->state);
5620
5621 if (hdev->service_timer.function)
5622 del_timer_sync(&hdev->service_timer);
5623 if (hdev->service_task.func)
5624 cancel_work_sync(&hdev->service_task);
5625 if (hdev->rst_service_task.func)
5626 cancel_work_sync(&hdev->rst_service_task);
5627 if (hdev->mbx_service_task.func)
5628 cancel_work_sync(&hdev->mbx_service_task);
5629 }
5630
5631 static int hclge_init_ae_dev(struct hnae3_ae_dev *ae_dev)
5632 {
5633 struct pci_dev *pdev = ae_dev->pdev;
5634 struct hclge_dev *hdev;
5635 int ret;
5636
5637 hdev = devm_kzalloc(&pdev->dev, sizeof(*hdev), GFP_KERNEL);
5638 if (!hdev) {
5639 ret = -ENOMEM;
5640 goto out;
5641 }
5642
5643 hdev->pdev = pdev;
5644 hdev->ae_dev = ae_dev;
5645 hdev->reset_type = HNAE3_NONE_RESET;
5646 hdev->reset_request = 0;
5647 hdev->reset_pending = 0;
5648 ae_dev->priv = hdev;
5649
5650 ret = hclge_pci_init(hdev);
5651 if (ret) {
5652 dev_err(&pdev->dev, "PCI init failed\n");
5653 goto out;
5654 }
5655
5656 /* Firmware command queue initialize */
5657 ret = hclge_cmd_queue_init(hdev);
5658 if (ret) {
5659 dev_err(&pdev->dev, "Cmd queue init failed, ret = %d.\n", ret);
5660 goto err_pci_uninit;
5661 }
5662
5663 /* Firmware command initialize */
5664 ret = hclge_cmd_init(hdev);
5665 if (ret)
5666 goto err_cmd_uninit;
5667
5668 ret = hclge_get_cap(hdev);
5669 if (ret) {
5670 dev_err(&pdev->dev, "get hw capability error, ret = %d.\n",
5671 ret);
5672 goto err_cmd_uninit;
5673 }
5674
5675 ret = hclge_configure(hdev);
5676 if (ret) {
5677 dev_err(&pdev->dev, "Configure dev error, ret = %d.\n", ret);
5678 goto err_cmd_uninit;
5679 }
5680
5681 ret = hclge_init_msi(hdev);
5682 if (ret) {
5683 dev_err(&pdev->dev, "Init MSI/MSI-X error, ret = %d.\n", ret);
5684 goto err_cmd_uninit;
5685 }
5686
5687 ret = hclge_misc_irq_init(hdev);
5688 if (ret) {
5689 dev_err(&pdev->dev,
5690 "Misc IRQ(vector0) init error, ret = %d.\n",
5691 ret);
5692 goto err_msi_uninit;
5693 }
5694
5695 ret = hclge_alloc_tqps(hdev);
5696 if (ret) {
5697 dev_err(&pdev->dev, "Allocate TQPs error, ret = %d.\n", ret);
5698 goto err_msi_irq_uninit;
5699 }
5700
5701 ret = hclge_alloc_vport(hdev);
5702 if (ret) {
5703 dev_err(&pdev->dev, "Allocate vport error, ret = %d.\n", ret);
5704 goto err_msi_irq_uninit;
5705 }
5706
5707 ret = hclge_map_tqp(hdev);
5708 if (ret) {
5709 dev_err(&pdev->dev, "Map tqp error, ret = %d.\n", ret);
5710 goto err_msi_irq_uninit;
5711 }
5712
5713 if (hdev->hw.mac.media_type == HNAE3_MEDIA_TYPE_COPPER) {
5714 ret = hclge_mac_mdio_config(hdev);
5715 if (ret) {
5716 dev_err(&hdev->pdev->dev,
5717 "mdio config fail ret=%d\n", ret);
5718 goto err_msi_irq_uninit;
5719 }
5720 }
5721
5722 ret = hclge_mac_init(hdev);
5723 if (ret) {
5724 dev_err(&pdev->dev, "Mac init error, ret = %d\n", ret);
5725 goto err_mdiobus_unreg;
5726 }
5727
5728 ret = hclge_config_tso(hdev, HCLGE_TSO_MSS_MIN, HCLGE_TSO_MSS_MAX);
5729 if (ret) {
5730 dev_err(&pdev->dev, "Enable tso fail, ret =%d\n", ret);
5731 goto err_mdiobus_unreg;
5732 }
5733
5734 ret = hclge_init_vlan_config(hdev);
5735 if (ret) {
5736 dev_err(&pdev->dev, "VLAN init fail, ret =%d\n", ret);
5737 goto err_mdiobus_unreg;
5738 }
5739
5740 ret = hclge_tm_schd_init(hdev);
5741 if (ret) {
5742 dev_err(&pdev->dev, "tm schd init fail, ret =%d\n", ret);
5743 goto err_mdiobus_unreg;
5744 }
5745
5746 hclge_rss_init_cfg(hdev);
5747 ret = hclge_rss_init_hw(hdev);
5748 if (ret) {
5749 dev_err(&pdev->dev, "Rss init fail, ret =%d\n", ret);
5750 goto err_mdiobus_unreg;
5751 }
5752
5753 ret = init_mgr_tbl(hdev);
5754 if (ret) {
5755 dev_err(&pdev->dev, "manager table init fail, ret =%d\n", ret);
5756 goto err_mdiobus_unreg;
5757 }
5758
5759 hclge_dcb_ops_set(hdev);
5760
5761 timer_setup(&hdev->service_timer, hclge_service_timer, 0);
5762 INIT_WORK(&hdev->service_task, hclge_service_task);
5763 INIT_WORK(&hdev->rst_service_task, hclge_reset_service_task);
5764 INIT_WORK(&hdev->mbx_service_task, hclge_mailbox_service_task);
5765
5766 /* Enable MISC vector(vector0) */
5767 hclge_enable_vector(&hdev->misc_vector, true);
5768
5769 hclge_state_init(hdev);
5770
5771 pr_info("%s driver initialization finished.\n", HCLGE_DRIVER_NAME);
5772 return 0;
5773
5774 err_mdiobus_unreg:
5775 if (hdev->hw.mac.phydev)
5776 mdiobus_unregister(hdev->hw.mac.mdio_bus);
5777 err_msi_irq_uninit:
5778 hclge_misc_irq_uninit(hdev);
5779 err_msi_uninit:
5780 pci_free_irq_vectors(pdev);
5781 err_cmd_uninit:
5782 hclge_destroy_cmd_queue(&hdev->hw);
5783 err_pci_uninit:
5784 pcim_iounmap(pdev, hdev->hw.io_base);
5785 pci_clear_master(pdev);
5786 pci_release_regions(pdev);
5787 pci_disable_device(pdev);
5788 out:
5789 return ret;
5790 }
5791
5792 static void hclge_stats_clear(struct hclge_dev *hdev)
5793 {
5794 memset(&hdev->hw_stats, 0, sizeof(hdev->hw_stats));
5795 }
5796
5797 static int hclge_reset_ae_dev(struct hnae3_ae_dev *ae_dev)
5798 {
5799 struct hclge_dev *hdev = ae_dev->priv;
5800 struct pci_dev *pdev = ae_dev->pdev;
5801 int ret;
5802
5803 set_bit(HCLGE_STATE_DOWN, &hdev->state);
5804
5805 hclge_stats_clear(hdev);
5806 memset(hdev->vlan_table, 0, sizeof(hdev->vlan_table));
5807
5808 ret = hclge_cmd_init(hdev);
5809 if (ret) {
5810 dev_err(&pdev->dev, "Cmd queue init failed\n");
5811 return ret;
5812 }
5813
5814 ret = hclge_get_cap(hdev);
5815 if (ret) {
5816 dev_err(&pdev->dev, "get hw capability error, ret = %d.\n",
5817 ret);
5818 return ret;
5819 }
5820
5821 ret = hclge_configure(hdev);
5822 if (ret) {
5823 dev_err(&pdev->dev, "Configure dev error, ret = %d.\n", ret);
5824 return ret;
5825 }
5826
5827 ret = hclge_map_tqp(hdev);
5828 if (ret) {
5829 dev_err(&pdev->dev, "Map tqp error, ret = %d.\n", ret);
5830 return ret;
5831 }
5832
5833 ret = hclge_mac_init(hdev);
5834 if (ret) {
5835 dev_err(&pdev->dev, "Mac init error, ret = %d\n", ret);
5836 return ret;
5837 }
5838
5839 ret = hclge_config_tso(hdev, HCLGE_TSO_MSS_MIN, HCLGE_TSO_MSS_MAX);
5840 if (ret) {
5841 dev_err(&pdev->dev, "Enable tso fail, ret =%d\n", ret);
5842 return ret;
5843 }
5844
5845 ret = hclge_init_vlan_config(hdev);
5846 if (ret) {
5847 dev_err(&pdev->dev, "VLAN init fail, ret =%d\n", ret);
5848 return ret;
5849 }
5850
5851 ret = hclge_tm_init_hw(hdev);
5852 if (ret) {
5853 dev_err(&pdev->dev, "tm init hw fail, ret =%d\n", ret);
5854 return ret;
5855 }
5856
5857 ret = hclge_rss_init_hw(hdev);
5858 if (ret) {
5859 dev_err(&pdev->dev, "Rss init fail, ret =%d\n", ret);
5860 return ret;
5861 }
5862
5863 dev_info(&pdev->dev, "Reset done, %s driver initialization finished.\n",
5864 HCLGE_DRIVER_NAME);
5865
5866 return 0;
5867 }
5868
5869 static void hclge_uninit_ae_dev(struct hnae3_ae_dev *ae_dev)
5870 {
5871 struct hclge_dev *hdev = ae_dev->priv;
5872 struct hclge_mac *mac = &hdev->hw.mac;
5873
5874 hclge_state_uninit(hdev);
5875
5876 if (mac->phydev)
5877 mdiobus_unregister(mac->mdio_bus);
5878
5879 /* Disable MISC vector(vector0) */
5880 hclge_enable_vector(&hdev->misc_vector, false);
5881 hclge_destroy_cmd_queue(&hdev->hw);
5882 hclge_misc_irq_uninit(hdev);
5883 hclge_pci_uninit(hdev);
5884 ae_dev->priv = NULL;
5885 }
5886
5887 static u32 hclge_get_max_channels(struct hnae3_handle *handle)
5888 {
5889 struct hnae3_knic_private_info *kinfo = &handle->kinfo;
5890 struct hclge_vport *vport = hclge_get_vport(handle);
5891 struct hclge_dev *hdev = vport->back;
5892
5893 return min_t(u32, hdev->rss_size_max * kinfo->num_tc, hdev->num_tqps);
5894 }
5895
5896 static void hclge_get_channels(struct hnae3_handle *handle,
5897 struct ethtool_channels *ch)
5898 {
5899 struct hclge_vport *vport = hclge_get_vport(handle);
5900
5901 ch->max_combined = hclge_get_max_channels(handle);
5902 ch->other_count = 1;
5903 ch->max_other = 1;
5904 ch->combined_count = vport->alloc_tqps;
5905 }
5906
5907 static void hclge_get_tqps_and_rss_info(struct hnae3_handle *handle,
5908 u16 *free_tqps, u16 *max_rss_size)
5909 {
5910 struct hclge_vport *vport = hclge_get_vport(handle);
5911 struct hclge_dev *hdev = vport->back;
5912 u16 temp_tqps = 0;
5913 int i;
5914
5915 for (i = 0; i < hdev->num_tqps; i++) {
5916 if (!hdev->htqp[i].alloced)
5917 temp_tqps++;
5918 }
5919 *free_tqps = temp_tqps;
5920 *max_rss_size = hdev->rss_size_max;
5921 }
5922
5923 static void hclge_release_tqp(struct hclge_vport *vport)
5924 {
5925 struct hnae3_knic_private_info *kinfo = &vport->nic.kinfo;
5926 struct hclge_dev *hdev = vport->back;
5927 int i;
5928
5929 for (i = 0; i < kinfo->num_tqps; i++) {
5930 struct hclge_tqp *tqp =
5931 container_of(kinfo->tqp[i], struct hclge_tqp, q);
5932
5933 tqp->q.handle = NULL;
5934 tqp->q.tqp_index = 0;
5935 tqp->alloced = false;
5936 }
5937
5938 devm_kfree(&hdev->pdev->dev, kinfo->tqp);
5939 kinfo->tqp = NULL;
5940 }
5941
5942 static int hclge_set_channels(struct hnae3_handle *handle, u32 new_tqps_num)
5943 {
5944 struct hclge_vport *vport = hclge_get_vport(handle);
5945 struct hnae3_knic_private_info *kinfo = &vport->nic.kinfo;
5946 struct hclge_dev *hdev = vport->back;
5947 int cur_rss_size = kinfo->rss_size;
5948 int cur_tqps = kinfo->num_tqps;
5949 u16 tc_offset[HCLGE_MAX_TC_NUM];
5950 u16 tc_valid[HCLGE_MAX_TC_NUM];
5951 u16 tc_size[HCLGE_MAX_TC_NUM];
5952 u16 roundup_size;
5953 u32 *rss_indir;
5954 int ret, i;
5955
5956 hclge_release_tqp(vport);
5957
5958 ret = hclge_knic_setup(vport, new_tqps_num);
5959 if (ret) {
5960 dev_err(&hdev->pdev->dev, "setup nic fail, ret =%d\n", ret);
5961 return ret;
5962 }
5963
5964 ret = hclge_map_tqp_to_vport(hdev, vport);
5965 if (ret) {
5966 dev_err(&hdev->pdev->dev, "map vport tqp fail, ret =%d\n", ret);
5967 return ret;
5968 }
5969
5970 ret = hclge_tm_schd_init(hdev);
5971 if (ret) {
5972 dev_err(&hdev->pdev->dev, "tm schd init fail, ret =%d\n", ret);
5973 return ret;
5974 }
5975
5976 roundup_size = roundup_pow_of_two(kinfo->rss_size);
5977 roundup_size = ilog2(roundup_size);
5978 /* Set the RSS TC mode according to the new RSS size */
5979 for (i = 0; i < HCLGE_MAX_TC_NUM; i++) {
5980 tc_valid[i] = 0;
5981
5982 if (!(hdev->hw_tc_map & BIT(i)))
5983 continue;
5984
5985 tc_valid[i] = 1;
5986 tc_size[i] = roundup_size;
5987 tc_offset[i] = kinfo->rss_size * i;
5988 }
5989 ret = hclge_set_rss_tc_mode(hdev, tc_valid, tc_size, tc_offset);
5990 if (ret)
5991 return ret;
5992
5993 /* Reinitializes the rss indirect table according to the new RSS size */
5994 rss_indir = kcalloc(HCLGE_RSS_IND_TBL_SIZE, sizeof(u32), GFP_KERNEL);
5995 if (!rss_indir)
5996 return -ENOMEM;
5997
5998 for (i = 0; i < HCLGE_RSS_IND_TBL_SIZE; i++)
5999 rss_indir[i] = i % kinfo->rss_size;
6000
6001 ret = hclge_set_rss(handle, rss_indir, NULL, 0);
6002 if (ret)
6003 dev_err(&hdev->pdev->dev, "set rss indir table fail, ret=%d\n",
6004 ret);
6005
6006 kfree(rss_indir);
6007
6008 if (!ret)
6009 dev_info(&hdev->pdev->dev,
6010 "Channels changed, rss_size from %d to %d, tqps from %d to %d",
6011 cur_rss_size, kinfo->rss_size,
6012 cur_tqps, kinfo->rss_size * kinfo->num_tc);
6013
6014 return ret;
6015 }
6016
6017 static int hclge_get_regs_num(struct hclge_dev *hdev, u32 *regs_num_32_bit,
6018 u32 *regs_num_64_bit)
6019 {
6020 struct hclge_desc desc;
6021 u32 total_num;
6022 int ret;
6023
6024 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_QUERY_REG_NUM, true);
6025 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
6026 if (ret) {
6027 dev_err(&hdev->pdev->dev,
6028 "Query register number cmd failed, ret = %d.\n", ret);
6029 return ret;
6030 }
6031
6032 *regs_num_32_bit = le32_to_cpu(desc.data[0]);
6033 *regs_num_64_bit = le32_to_cpu(desc.data[1]);
6034
6035 total_num = *regs_num_32_bit + *regs_num_64_bit;
6036 if (!total_num)
6037 return -EINVAL;
6038
6039 return 0;
6040 }
6041
6042 static int hclge_get_32_bit_regs(struct hclge_dev *hdev, u32 regs_num,
6043 void *data)
6044 {
6045 #define HCLGE_32_BIT_REG_RTN_DATANUM 8
6046
6047 struct hclge_desc *desc;
6048 u32 *reg_val = data;
6049 __le32 *desc_data;
6050 int cmd_num;
6051 int i, k, n;
6052 int ret;
6053
6054 if (regs_num == 0)
6055 return 0;
6056
6057 cmd_num = DIV_ROUND_UP(regs_num + 2, HCLGE_32_BIT_REG_RTN_DATANUM);
6058 desc = kcalloc(cmd_num, sizeof(struct hclge_desc), GFP_KERNEL);
6059 if (!desc)
6060 return -ENOMEM;
6061
6062 hclge_cmd_setup_basic_desc(&desc[0], HCLGE_OPC_QUERY_32_BIT_REG, true);
6063 ret = hclge_cmd_send(&hdev->hw, desc, cmd_num);
6064 if (ret) {
6065 dev_err(&hdev->pdev->dev,
6066 "Query 32 bit register cmd failed, ret = %d.\n", ret);
6067 kfree(desc);
6068 return ret;
6069 }
6070
6071 for (i = 0; i < cmd_num; i++) {
6072 if (i == 0) {
6073 desc_data = (__le32 *)(&desc[i].data[0]);
6074 n = HCLGE_32_BIT_REG_RTN_DATANUM - 2;
6075 } else {
6076 desc_data = (__le32 *)(&desc[i]);
6077 n = HCLGE_32_BIT_REG_RTN_DATANUM;
6078 }
6079 for (k = 0; k < n; k++) {
6080 *reg_val++ = le32_to_cpu(*desc_data++);
6081
6082 regs_num--;
6083 if (!regs_num)
6084 break;
6085 }
6086 }
6087
6088 kfree(desc);
6089 return 0;
6090 }
6091
6092 static int hclge_get_64_bit_regs(struct hclge_dev *hdev, u32 regs_num,
6093 void *data)
6094 {
6095 #define HCLGE_64_BIT_REG_RTN_DATANUM 4
6096
6097 struct hclge_desc *desc;
6098 u64 *reg_val = data;
6099 __le64 *desc_data;
6100 int cmd_num;
6101 int i, k, n;
6102 int ret;
6103
6104 if (regs_num == 0)
6105 return 0;
6106
6107 cmd_num = DIV_ROUND_UP(regs_num + 1, HCLGE_64_BIT_REG_RTN_DATANUM);
6108 desc = kcalloc(cmd_num, sizeof(struct hclge_desc), GFP_KERNEL);
6109 if (!desc)
6110 return -ENOMEM;
6111
6112 hclge_cmd_setup_basic_desc(&desc[0], HCLGE_OPC_QUERY_64_BIT_REG, true);
6113 ret = hclge_cmd_send(&hdev->hw, desc, cmd_num);
6114 if (ret) {
6115 dev_err(&hdev->pdev->dev,
6116 "Query 64 bit register cmd failed, ret = %d.\n", ret);
6117 kfree(desc);
6118 return ret;
6119 }
6120
6121 for (i = 0; i < cmd_num; i++) {
6122 if (i == 0) {
6123 desc_data = (__le64 *)(&desc[i].data[0]);
6124 n = HCLGE_64_BIT_REG_RTN_DATANUM - 1;
6125 } else {
6126 desc_data = (__le64 *)(&desc[i]);
6127 n = HCLGE_64_BIT_REG_RTN_DATANUM;
6128 }
6129 for (k = 0; k < n; k++) {
6130 *reg_val++ = le64_to_cpu(*desc_data++);
6131
6132 regs_num--;
6133 if (!regs_num)
6134 break;
6135 }
6136 }
6137
6138 kfree(desc);
6139 return 0;
6140 }
6141
6142 static int hclge_get_regs_len(struct hnae3_handle *handle)
6143 {
6144 struct hclge_vport *vport = hclge_get_vport(handle);
6145 struct hclge_dev *hdev = vport->back;
6146 u32 regs_num_32_bit, regs_num_64_bit;
6147 int ret;
6148
6149 ret = hclge_get_regs_num(hdev, &regs_num_32_bit, &regs_num_64_bit);
6150 if (ret) {
6151 dev_err(&hdev->pdev->dev,
6152 "Get register number failed, ret = %d.\n", ret);
6153 return -EOPNOTSUPP;
6154 }
6155
6156 return regs_num_32_bit * sizeof(u32) + regs_num_64_bit * sizeof(u64);
6157 }
6158
6159 static void hclge_get_regs(struct hnae3_handle *handle, u32 *version,
6160 void *data)
6161 {
6162 struct hclge_vport *vport = hclge_get_vport(handle);
6163 struct hclge_dev *hdev = vport->back;
6164 u32 regs_num_32_bit, regs_num_64_bit;
6165 int ret;
6166
6167 *version = hdev->fw_version;
6168
6169 ret = hclge_get_regs_num(hdev, &regs_num_32_bit, &regs_num_64_bit);
6170 if (ret) {
6171 dev_err(&hdev->pdev->dev,
6172 "Get register number failed, ret = %d.\n", ret);
6173 return;
6174 }
6175
6176 ret = hclge_get_32_bit_regs(hdev, regs_num_32_bit, data);
6177 if (ret) {
6178 dev_err(&hdev->pdev->dev,
6179 "Get 32 bit register failed, ret = %d.\n", ret);
6180 return;
6181 }
6182
6183 data = (u32 *)data + regs_num_32_bit;
6184 ret = hclge_get_64_bit_regs(hdev, regs_num_64_bit,
6185 data);
6186 if (ret)
6187 dev_err(&hdev->pdev->dev,
6188 "Get 64 bit register failed, ret = %d.\n", ret);
6189 }
6190
6191 static int hclge_set_led_status(struct hclge_dev *hdev, u8 locate_led_status)
6192 {
6193 struct hclge_set_led_state_cmd *req;
6194 struct hclge_desc desc;
6195 int ret;
6196
6197 hclge_cmd_setup_basic_desc(&desc, HCLGE_OPC_LED_STATUS_CFG, false);
6198
6199 req = (struct hclge_set_led_state_cmd *)desc.data;
6200 hnae3_set_field(req->locate_led_config, HCLGE_LED_LOCATE_STATE_M,
6201 HCLGE_LED_LOCATE_STATE_S, locate_led_status);
6202
6203 ret = hclge_cmd_send(&hdev->hw, &desc, 1);
6204 if (ret)
6205 dev_err(&hdev->pdev->dev,
6206 "Send set led state cmd error, ret =%d\n", ret);
6207
6208 return ret;
6209 }
6210
6211 enum hclge_led_status {
6212 HCLGE_LED_OFF,
6213 HCLGE_LED_ON,
6214 HCLGE_LED_NO_CHANGE = 0xFF,
6215 };
6216
6217 static int hclge_set_led_id(struct hnae3_handle *handle,
6218 enum ethtool_phys_id_state status)
6219 {
6220 struct hclge_vport *vport = hclge_get_vport(handle);
6221 struct hclge_dev *hdev = vport->back;
6222
6223 switch (status) {
6224 case ETHTOOL_ID_ACTIVE:
6225 return hclge_set_led_status(hdev, HCLGE_LED_ON);
6226 case ETHTOOL_ID_INACTIVE:
6227 return hclge_set_led_status(hdev, HCLGE_LED_OFF);
6228 default:
6229 return -EINVAL;
6230 }
6231 }
6232
6233 static void hclge_get_link_mode(struct hnae3_handle *handle,
6234 unsigned long *supported,
6235 unsigned long *advertising)
6236 {
6237 unsigned int size = BITS_TO_LONGS(__ETHTOOL_LINK_MODE_MASK_NBITS);
6238 struct hclge_vport *vport = hclge_get_vport(handle);
6239 struct hclge_dev *hdev = vport->back;
6240 unsigned int idx = 0;
6241
6242 for (; idx < size; idx++) {
6243 supported[idx] = hdev->hw.mac.supported[idx];
6244 advertising[idx] = hdev->hw.mac.advertising[idx];
6245 }
6246 }
6247
6248 static void hclge_get_port_type(struct hnae3_handle *handle,
6249 u8 *port_type)
6250 {
6251 struct hclge_vport *vport = hclge_get_vport(handle);
6252 struct hclge_dev *hdev = vport->back;
6253 u8 media_type = hdev->hw.mac.media_type;
6254
6255 switch (media_type) {
6256 case HNAE3_MEDIA_TYPE_FIBER:
6257 *port_type = PORT_FIBRE;
6258 break;
6259 case HNAE3_MEDIA_TYPE_COPPER:
6260 *port_type = PORT_TP;
6261 break;
6262 case HNAE3_MEDIA_TYPE_UNKNOWN:
6263 default:
6264 *port_type = PORT_OTHER;
6265 break;
6266 }
6267 }
6268
6269 static const struct hnae3_ae_ops hclge_ops = {
6270 .init_ae_dev = hclge_init_ae_dev,
6271 .uninit_ae_dev = hclge_uninit_ae_dev,
6272 .init_client_instance = hclge_init_client_instance,
6273 .uninit_client_instance = hclge_uninit_client_instance,
6274 .map_ring_to_vector = hclge_map_ring_to_vector,
6275 .unmap_ring_from_vector = hclge_unmap_ring_frm_vector,
6276 .get_vector = hclge_get_vector,
6277 .put_vector = hclge_put_vector,
6278 .set_promisc_mode = hclge_set_promisc_mode,
6279 .set_loopback = hclge_set_loopback,
6280 .start = hclge_ae_start,
6281 .stop = hclge_ae_stop,
6282 .get_status = hclge_get_status,
6283 .get_ksettings_an_result = hclge_get_ksettings_an_result,
6284 .update_speed_duplex_h = hclge_update_speed_duplex_h,
6285 .cfg_mac_speed_dup_h = hclge_cfg_mac_speed_dup_h,
6286 .get_media_type = hclge_get_media_type,
6287 .get_rss_key_size = hclge_get_rss_key_size,
6288 .get_rss_indir_size = hclge_get_rss_indir_size,
6289 .get_rss = hclge_get_rss,
6290 .set_rss = hclge_set_rss,
6291 .set_rss_tuple = hclge_set_rss_tuple,
6292 .get_rss_tuple = hclge_get_rss_tuple,
6293 .get_tc_size = hclge_get_tc_size,
6294 .get_mac_addr = hclge_get_mac_addr,
6295 .set_mac_addr = hclge_set_mac_addr,
6296 .add_uc_addr = hclge_add_uc_addr,
6297 .rm_uc_addr = hclge_rm_uc_addr,
6298 .add_mc_addr = hclge_add_mc_addr,
6299 .rm_mc_addr = hclge_rm_mc_addr,
6300 .update_mta_status = hclge_update_mta_status,
6301 .set_autoneg = hclge_set_autoneg,
6302 .get_autoneg = hclge_get_autoneg,
6303 .get_pauseparam = hclge_get_pauseparam,
6304 .set_pauseparam = hclge_set_pauseparam,
6305 .set_mtu = hclge_set_mtu,
6306 .reset_queue = hclge_reset_tqp,
6307 .get_stats = hclge_get_stats,
6308 .update_stats = hclge_update_stats,
6309 .get_strings = hclge_get_strings,
6310 .get_sset_count = hclge_get_sset_count,
6311 .get_fw_version = hclge_get_fw_version,
6312 .get_mdix_mode = hclge_get_mdix_mode,
6313 .enable_vlan_filter = hclge_enable_vlan_filter,
6314 .set_vlan_filter = hclge_set_vlan_filter,
6315 .set_vf_vlan_filter = hclge_set_vf_vlan_filter,
6316 .enable_hw_strip_rxvtag = hclge_en_hw_strip_rxvtag,
6317 .reset_event = hclge_reset_event,
6318 .get_tqps_and_rss_info = hclge_get_tqps_and_rss_info,
6319 .set_channels = hclge_set_channels,
6320 .get_channels = hclge_get_channels,
6321 .get_flowctrl_adv = hclge_get_flowctrl_adv,
6322 .get_regs_len = hclge_get_regs_len,
6323 .get_regs = hclge_get_regs,
6324 .set_led_id = hclge_set_led_id,
6325 .get_link_mode = hclge_get_link_mode,
6326 .get_port_type = hclge_get_port_type,
6327 };
6328
6329 static struct hnae3_ae_algo ae_algo = {
6330 .ops = &hclge_ops,
6331 .pdev_id_table = ae_algo_pci_tbl,
6332 };
6333
6334 static int hclge_init(void)
6335 {
6336 pr_info("%s is initializing\n", HCLGE_NAME);
6337
6338 hnae3_register_ae_algo(&ae_algo);
6339
6340 return 0;
6341 }
6342
6343 static void hclge_exit(void)
6344 {
6345 hnae3_unregister_ae_algo(&ae_algo);
6346 }
6347 module_init(hclge_init);
6348 module_exit(hclge_exit);
6349
6350 MODULE_LICENSE("GPL");
6351 MODULE_AUTHOR("Huawei Tech. Co., Ltd.");
6352 MODULE_DESCRIPTION("HCLGE Driver");
6353 MODULE_VERSION(HCLGE_MOD_VERSION);