]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blob - drivers/net/tg3.h
[TG3]: Add new 5761 NVRAM decode routines
[mirror_ubuntu-bionic-kernel.git] / drivers / net / tg3.h
1 /* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $
2 * tg3.h: Definitions for Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
7 */
8
9 #ifndef _T3_H
10 #define _T3_H
11
12 #define TG3_64BIT_REG_HIGH 0x00UL
13 #define TG3_64BIT_REG_LOW 0x04UL
14
15 /* Descriptor block info. */
16 #define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */
17 #define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */
18 #define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */
19 #define BDINFO_FLAGS_DISABLED 0x00000002
20 #define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000
21 #define BDINFO_FLAGS_MAXLEN_SHIFT 16
22 #define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */
23 #define TG3_BDINFO_SIZE 0x10UL
24
25 #define RX_COPY_THRESHOLD 256
26
27 #define TG3_RX_INTERNAL_RING_SZ_5906 32
28
29 #define RX_STD_MAX_SIZE 1536
30 #define RX_STD_MAX_SIZE_5705 512
31 #define RX_JUMBO_MAX_SIZE 0xdeadbeef /* XXX */
32
33 /* First 256 bytes are a mirror of PCI config space. */
34 #define TG3PCI_VENDOR 0x00000000
35 #define TG3PCI_VENDOR_BROADCOM 0x14e4
36 #define TG3PCI_DEVICE 0x00000002
37 #define TG3PCI_DEVICE_TIGON3_1 0x1644 /* BCM5700 */
38 #define TG3PCI_DEVICE_TIGON3_2 0x1645 /* BCM5701 */
39 #define TG3PCI_DEVICE_TIGON3_3 0x1646 /* BCM5702 */
40 #define TG3PCI_DEVICE_TIGON3_4 0x1647 /* BCM5703 */
41 #define TG3PCI_COMMAND 0x00000004
42 #define TG3PCI_STATUS 0x00000006
43 #define TG3PCI_CCREVID 0x00000008
44 #define TG3PCI_CACHELINESZ 0x0000000c
45 #define TG3PCI_LATTIMER 0x0000000d
46 #define TG3PCI_HEADERTYPE 0x0000000e
47 #define TG3PCI_BIST 0x0000000f
48 #define TG3PCI_BASE0_LOW 0x00000010
49 #define TG3PCI_BASE0_HIGH 0x00000014
50 /* 0x18 --> 0x2c unused */
51 #define TG3PCI_SUBSYSVENID 0x0000002c
52 #define TG3PCI_SUBSYSID 0x0000002e
53 #define TG3PCI_ROMADDR 0x00000030
54 #define TG3PCI_CAPLIST 0x00000034
55 /* 0x35 --> 0x3c unused */
56 #define TG3PCI_IRQ_LINE 0x0000003c
57 #define TG3PCI_IRQ_PIN 0x0000003d
58 #define TG3PCI_MIN_GNT 0x0000003e
59 #define TG3PCI_MAX_LAT 0x0000003f
60 /* 0x40 --> 0x64 unused */
61 #define TG3PCI_MSI_DATA 0x00000064
62 /* 0x66 --> 0x68 unused */
63 #define TG3PCI_MISC_HOST_CTRL 0x00000068
64 #define MISC_HOST_CTRL_CLEAR_INT 0x00000001
65 #define MISC_HOST_CTRL_MASK_PCI_INT 0x00000002
66 #define MISC_HOST_CTRL_BYTE_SWAP 0x00000004
67 #define MISC_HOST_CTRL_WORD_SWAP 0x00000008
68 #define MISC_HOST_CTRL_PCISTATE_RW 0x00000010
69 #define MISC_HOST_CTRL_CLKREG_RW 0x00000020
70 #define MISC_HOST_CTRL_REGWORD_SWAP 0x00000040
71 #define MISC_HOST_CTRL_INDIR_ACCESS 0x00000080
72 #define MISC_HOST_CTRL_IRQ_MASK_MODE 0x00000100
73 #define MISC_HOST_CTRL_TAGGED_STATUS 0x00000200
74 #define MISC_HOST_CTRL_CHIPREV 0xffff0000
75 #define MISC_HOST_CTRL_CHIPREV_SHIFT 16
76 #define GET_CHIP_REV_ID(MISC_HOST_CTRL) \
77 (((MISC_HOST_CTRL) & MISC_HOST_CTRL_CHIPREV) >> \
78 MISC_HOST_CTRL_CHIPREV_SHIFT)
79 #define CHIPREV_ID_5700_A0 0x7000
80 #define CHIPREV_ID_5700_A1 0x7001
81 #define CHIPREV_ID_5700_B0 0x7100
82 #define CHIPREV_ID_5700_B1 0x7101
83 #define CHIPREV_ID_5700_B3 0x7102
84 #define CHIPREV_ID_5700_ALTIMA 0x7104
85 #define CHIPREV_ID_5700_C0 0x7200
86 #define CHIPREV_ID_5701_A0 0x0000
87 #define CHIPREV_ID_5701_B0 0x0100
88 #define CHIPREV_ID_5701_B2 0x0102
89 #define CHIPREV_ID_5701_B5 0x0105
90 #define CHIPREV_ID_5703_A0 0x1000
91 #define CHIPREV_ID_5703_A1 0x1001
92 #define CHIPREV_ID_5703_A2 0x1002
93 #define CHIPREV_ID_5703_A3 0x1003
94 #define CHIPREV_ID_5704_A0 0x2000
95 #define CHIPREV_ID_5704_A1 0x2001
96 #define CHIPREV_ID_5704_A2 0x2002
97 #define CHIPREV_ID_5704_A3 0x2003
98 #define CHIPREV_ID_5705_A0 0x3000
99 #define CHIPREV_ID_5705_A1 0x3001
100 #define CHIPREV_ID_5705_A2 0x3002
101 #define CHIPREV_ID_5705_A3 0x3003
102 #define CHIPREV_ID_5750_A0 0x4000
103 #define CHIPREV_ID_5750_A1 0x4001
104 #define CHIPREV_ID_5750_A3 0x4003
105 #define CHIPREV_ID_5750_C2 0x4202
106 #define CHIPREV_ID_5752_A0_HW 0x5000
107 #define CHIPREV_ID_5752_A0 0x6000
108 #define CHIPREV_ID_5752_A1 0x6001
109 #define CHIPREV_ID_5714_A2 0x9002
110 #define CHIPREV_ID_5906_A1 0xc001
111 #define CHIPREV_ID_5784_A0 0x5784000
112 #define GET_ASIC_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 12)
113 #define ASIC_REV_5700 0x07
114 #define ASIC_REV_5701 0x00
115 #define ASIC_REV_5703 0x01
116 #define ASIC_REV_5704 0x02
117 #define ASIC_REV_5705 0x03
118 #define ASIC_REV_5750 0x04
119 #define ASIC_REV_5752 0x06
120 #define ASIC_REV_5780 0x08
121 #define ASIC_REV_5714 0x09
122 #define ASIC_REV_5755 0x0a
123 #define ASIC_REV_5787 0x0b
124 #define ASIC_REV_5906 0x0c
125 #define ASIC_REV_USE_PROD_ID_REG 0x0f
126 #define ASIC_REV_5784 0x5784
127 #define ASIC_REV_5761 0x5761
128 #define GET_CHIP_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 8)
129 #define CHIPREV_5700_AX 0x70
130 #define CHIPREV_5700_BX 0x71
131 #define CHIPREV_5700_CX 0x72
132 #define CHIPREV_5701_AX 0x00
133 #define CHIPREV_5703_AX 0x10
134 #define CHIPREV_5704_AX 0x20
135 #define CHIPREV_5704_BX 0x21
136 #define CHIPREV_5750_AX 0x40
137 #define CHIPREV_5750_BX 0x41
138 #define GET_METAL_REV(CHIP_REV_ID) ((CHIP_REV_ID) & 0xff)
139 #define METAL_REV_A0 0x00
140 #define METAL_REV_A1 0x01
141 #define METAL_REV_B0 0x00
142 #define METAL_REV_B1 0x01
143 #define METAL_REV_B2 0x02
144 #define TG3PCI_DMA_RW_CTRL 0x0000006c
145 #define DMA_RWCTRL_MIN_DMA 0x000000ff
146 #define DMA_RWCTRL_MIN_DMA_SHIFT 0
147 #define DMA_RWCTRL_READ_BNDRY_MASK 0x00000700
148 #define DMA_RWCTRL_READ_BNDRY_DISAB 0x00000000
149 #define DMA_RWCTRL_READ_BNDRY_16 0x00000100
150 #define DMA_RWCTRL_READ_BNDRY_128_PCIX 0x00000100
151 #define DMA_RWCTRL_READ_BNDRY_32 0x00000200
152 #define DMA_RWCTRL_READ_BNDRY_256_PCIX 0x00000200
153 #define DMA_RWCTRL_READ_BNDRY_64 0x00000300
154 #define DMA_RWCTRL_READ_BNDRY_384_PCIX 0x00000300
155 #define DMA_RWCTRL_READ_BNDRY_128 0x00000400
156 #define DMA_RWCTRL_READ_BNDRY_256 0x00000500
157 #define DMA_RWCTRL_READ_BNDRY_512 0x00000600
158 #define DMA_RWCTRL_READ_BNDRY_1024 0x00000700
159 #define DMA_RWCTRL_WRITE_BNDRY_MASK 0x00003800
160 #define DMA_RWCTRL_WRITE_BNDRY_DISAB 0x00000000
161 #define DMA_RWCTRL_WRITE_BNDRY_16 0x00000800
162 #define DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800
163 #define DMA_RWCTRL_WRITE_BNDRY_32 0x00001000
164 #define DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000
165 #define DMA_RWCTRL_WRITE_BNDRY_64 0x00001800
166 #define DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800
167 #define DMA_RWCTRL_WRITE_BNDRY_128 0x00002000
168 #define DMA_RWCTRL_WRITE_BNDRY_256 0x00002800
169 #define DMA_RWCTRL_WRITE_BNDRY_512 0x00003000
170 #define DMA_RWCTRL_WRITE_BNDRY_1024 0x00003800
171 #define DMA_RWCTRL_ONE_DMA 0x00004000
172 #define DMA_RWCTRL_READ_WATER 0x00070000
173 #define DMA_RWCTRL_READ_WATER_SHIFT 16
174 #define DMA_RWCTRL_WRITE_WATER 0x00380000
175 #define DMA_RWCTRL_WRITE_WATER_SHIFT 19
176 #define DMA_RWCTRL_USE_MEM_READ_MULT 0x00400000
177 #define DMA_RWCTRL_ASSERT_ALL_BE 0x00800000
178 #define DMA_RWCTRL_PCI_READ_CMD 0x0f000000
179 #define DMA_RWCTRL_PCI_READ_CMD_SHIFT 24
180 #define DMA_RWCTRL_PCI_WRITE_CMD 0xf0000000
181 #define DMA_RWCTRL_PCI_WRITE_CMD_SHIFT 28
182 #define DMA_RWCTRL_WRITE_BNDRY_64_PCIE 0x10000000
183 #define DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000
184 #define DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000
185 #define TG3PCI_PCISTATE 0x00000070
186 #define PCISTATE_FORCE_RESET 0x00000001
187 #define PCISTATE_INT_NOT_ACTIVE 0x00000002
188 #define PCISTATE_CONV_PCI_MODE 0x00000004
189 #define PCISTATE_BUS_SPEED_HIGH 0x00000008
190 #define PCISTATE_BUS_32BIT 0x00000010
191 #define PCISTATE_ROM_ENABLE 0x00000020
192 #define PCISTATE_ROM_RETRY_ENABLE 0x00000040
193 #define PCISTATE_FLAT_VIEW 0x00000100
194 #define PCISTATE_RETRY_SAME_DMA 0x00002000
195 #define TG3PCI_CLOCK_CTRL 0x00000074
196 #define CLOCK_CTRL_CORECLK_DISABLE 0x00000200
197 #define CLOCK_CTRL_RXCLK_DISABLE 0x00000400
198 #define CLOCK_CTRL_TXCLK_DISABLE 0x00000800
199 #define CLOCK_CTRL_ALTCLK 0x00001000
200 #define CLOCK_CTRL_PWRDOWN_PLL133 0x00008000
201 #define CLOCK_CTRL_44MHZ_CORE 0x00040000
202 #define CLOCK_CTRL_625_CORE 0x00100000
203 #define CLOCK_CTRL_FORCE_CLKRUN 0x00200000
204 #define CLOCK_CTRL_CLKRUN_OENABLE 0x00400000
205 #define CLOCK_CTRL_DELAY_PCI_GRANT 0x80000000
206 #define TG3PCI_REG_BASE_ADDR 0x00000078
207 #define TG3PCI_MEM_WIN_BASE_ADDR 0x0000007c
208 #define TG3PCI_REG_DATA 0x00000080
209 #define TG3PCI_MEM_WIN_DATA 0x00000084
210 #define TG3PCI_MODE_CTRL 0x00000088
211 #define TG3PCI_MISC_CFG 0x0000008c
212 #define TG3PCI_MISC_LOCAL_CTRL 0x00000090
213 /* 0x94 --> 0x98 unused */
214 #define TG3PCI_STD_RING_PROD_IDX 0x00000098 /* 64-bit */
215 #define TG3PCI_RCV_RET_RING_CON_IDX 0x000000a0 /* 64-bit */
216 #define TG3PCI_SND_PROD_IDX 0x000000a8 /* 64-bit */
217 /* 0xb0 --> 0xb8 unused */
218 #define TG3PCI_DUAL_MAC_CTRL 0x000000b8
219 #define DUAL_MAC_CTRL_CH_MASK 0x00000003
220 #define DUAL_MAC_CTRL_ID 0x00000004
221 #define TG3PCI_PRODID_ASICREV 0x000000bc
222 #define PROD_ID_ASIC_REV_MASK 0x0fffffff
223 /* 0xc0 --> 0x100 unused */
224
225 /* 0x100 --> 0x200 unused */
226
227 /* Mailbox registers */
228 #define MAILBOX_INTERRUPT_0 0x00000200 /* 64-bit */
229 #define MAILBOX_INTERRUPT_1 0x00000208 /* 64-bit */
230 #define MAILBOX_INTERRUPT_2 0x00000210 /* 64-bit */
231 #define MAILBOX_INTERRUPT_3 0x00000218 /* 64-bit */
232 #define MAILBOX_GENERAL_0 0x00000220 /* 64-bit */
233 #define MAILBOX_GENERAL_1 0x00000228 /* 64-bit */
234 #define MAILBOX_GENERAL_2 0x00000230 /* 64-bit */
235 #define MAILBOX_GENERAL_3 0x00000238 /* 64-bit */
236 #define MAILBOX_GENERAL_4 0x00000240 /* 64-bit */
237 #define MAILBOX_GENERAL_5 0x00000248 /* 64-bit */
238 #define MAILBOX_GENERAL_6 0x00000250 /* 64-bit */
239 #define MAILBOX_GENERAL_7 0x00000258 /* 64-bit */
240 #define MAILBOX_RELOAD_STAT 0x00000260 /* 64-bit */
241 #define MAILBOX_RCV_STD_PROD_IDX 0x00000268 /* 64-bit */
242 #define MAILBOX_RCV_JUMBO_PROD_IDX 0x00000270 /* 64-bit */
243 #define MAILBOX_RCV_MINI_PROD_IDX 0x00000278 /* 64-bit */
244 #define MAILBOX_RCVRET_CON_IDX_0 0x00000280 /* 64-bit */
245 #define MAILBOX_RCVRET_CON_IDX_1 0x00000288 /* 64-bit */
246 #define MAILBOX_RCVRET_CON_IDX_2 0x00000290 /* 64-bit */
247 #define MAILBOX_RCVRET_CON_IDX_3 0x00000298 /* 64-bit */
248 #define MAILBOX_RCVRET_CON_IDX_4 0x000002a0 /* 64-bit */
249 #define MAILBOX_RCVRET_CON_IDX_5 0x000002a8 /* 64-bit */
250 #define MAILBOX_RCVRET_CON_IDX_6 0x000002b0 /* 64-bit */
251 #define MAILBOX_RCVRET_CON_IDX_7 0x000002b8 /* 64-bit */
252 #define MAILBOX_RCVRET_CON_IDX_8 0x000002c0 /* 64-bit */
253 #define MAILBOX_RCVRET_CON_IDX_9 0x000002c8 /* 64-bit */
254 #define MAILBOX_RCVRET_CON_IDX_10 0x000002d0 /* 64-bit */
255 #define MAILBOX_RCVRET_CON_IDX_11 0x000002d8 /* 64-bit */
256 #define MAILBOX_RCVRET_CON_IDX_12 0x000002e0 /* 64-bit */
257 #define MAILBOX_RCVRET_CON_IDX_13 0x000002e8 /* 64-bit */
258 #define MAILBOX_RCVRET_CON_IDX_14 0x000002f0 /* 64-bit */
259 #define MAILBOX_RCVRET_CON_IDX_15 0x000002f8 /* 64-bit */
260 #define MAILBOX_SNDHOST_PROD_IDX_0 0x00000300 /* 64-bit */
261 #define MAILBOX_SNDHOST_PROD_IDX_1 0x00000308 /* 64-bit */
262 #define MAILBOX_SNDHOST_PROD_IDX_2 0x00000310 /* 64-bit */
263 #define MAILBOX_SNDHOST_PROD_IDX_3 0x00000318 /* 64-bit */
264 #define MAILBOX_SNDHOST_PROD_IDX_4 0x00000320 /* 64-bit */
265 #define MAILBOX_SNDHOST_PROD_IDX_5 0x00000328 /* 64-bit */
266 #define MAILBOX_SNDHOST_PROD_IDX_6 0x00000330 /* 64-bit */
267 #define MAILBOX_SNDHOST_PROD_IDX_7 0x00000338 /* 64-bit */
268 #define MAILBOX_SNDHOST_PROD_IDX_8 0x00000340 /* 64-bit */
269 #define MAILBOX_SNDHOST_PROD_IDX_9 0x00000348 /* 64-bit */
270 #define MAILBOX_SNDHOST_PROD_IDX_10 0x00000350 /* 64-bit */
271 #define MAILBOX_SNDHOST_PROD_IDX_11 0x00000358 /* 64-bit */
272 #define MAILBOX_SNDHOST_PROD_IDX_12 0x00000360 /* 64-bit */
273 #define MAILBOX_SNDHOST_PROD_IDX_13 0x00000368 /* 64-bit */
274 #define MAILBOX_SNDHOST_PROD_IDX_14 0x00000370 /* 64-bit */
275 #define MAILBOX_SNDHOST_PROD_IDX_15 0x00000378 /* 64-bit */
276 #define MAILBOX_SNDNIC_PROD_IDX_0 0x00000380 /* 64-bit */
277 #define MAILBOX_SNDNIC_PROD_IDX_1 0x00000388 /* 64-bit */
278 #define MAILBOX_SNDNIC_PROD_IDX_2 0x00000390 /* 64-bit */
279 #define MAILBOX_SNDNIC_PROD_IDX_3 0x00000398 /* 64-bit */
280 #define MAILBOX_SNDNIC_PROD_IDX_4 0x000003a0 /* 64-bit */
281 #define MAILBOX_SNDNIC_PROD_IDX_5 0x000003a8 /* 64-bit */
282 #define MAILBOX_SNDNIC_PROD_IDX_6 0x000003b0 /* 64-bit */
283 #define MAILBOX_SNDNIC_PROD_IDX_7 0x000003b8 /* 64-bit */
284 #define MAILBOX_SNDNIC_PROD_IDX_8 0x000003c0 /* 64-bit */
285 #define MAILBOX_SNDNIC_PROD_IDX_9 0x000003c8 /* 64-bit */
286 #define MAILBOX_SNDNIC_PROD_IDX_10 0x000003d0 /* 64-bit */
287 #define MAILBOX_SNDNIC_PROD_IDX_11 0x000003d8 /* 64-bit */
288 #define MAILBOX_SNDNIC_PROD_IDX_12 0x000003e0 /* 64-bit */
289 #define MAILBOX_SNDNIC_PROD_IDX_13 0x000003e8 /* 64-bit */
290 #define MAILBOX_SNDNIC_PROD_IDX_14 0x000003f0 /* 64-bit */
291 #define MAILBOX_SNDNIC_PROD_IDX_15 0x000003f8 /* 64-bit */
292
293 /* MAC control registers */
294 #define MAC_MODE 0x00000400
295 #define MAC_MODE_RESET 0x00000001
296 #define MAC_MODE_HALF_DUPLEX 0x00000002
297 #define MAC_MODE_PORT_MODE_MASK 0x0000000c
298 #define MAC_MODE_PORT_MODE_TBI 0x0000000c
299 #define MAC_MODE_PORT_MODE_GMII 0x00000008
300 #define MAC_MODE_PORT_MODE_MII 0x00000004
301 #define MAC_MODE_PORT_MODE_NONE 0x00000000
302 #define MAC_MODE_PORT_INT_LPBACK 0x00000010
303 #define MAC_MODE_TAGGED_MAC_CTRL 0x00000080
304 #define MAC_MODE_TX_BURSTING 0x00000100
305 #define MAC_MODE_MAX_DEFER 0x00000200
306 #define MAC_MODE_LINK_POLARITY 0x00000400
307 #define MAC_MODE_RXSTAT_ENABLE 0x00000800
308 #define MAC_MODE_RXSTAT_CLEAR 0x00001000
309 #define MAC_MODE_RXSTAT_FLUSH 0x00002000
310 #define MAC_MODE_TXSTAT_ENABLE 0x00004000
311 #define MAC_MODE_TXSTAT_CLEAR 0x00008000
312 #define MAC_MODE_TXSTAT_FLUSH 0x00010000
313 #define MAC_MODE_SEND_CONFIGS 0x00020000
314 #define MAC_MODE_MAGIC_PKT_ENABLE 0x00040000
315 #define MAC_MODE_ACPI_ENABLE 0x00080000
316 #define MAC_MODE_MIP_ENABLE 0x00100000
317 #define MAC_MODE_TDE_ENABLE 0x00200000
318 #define MAC_MODE_RDE_ENABLE 0x00400000
319 #define MAC_MODE_FHDE_ENABLE 0x00800000
320 #define MAC_STATUS 0x00000404
321 #define MAC_STATUS_PCS_SYNCED 0x00000001
322 #define MAC_STATUS_SIGNAL_DET 0x00000002
323 #define MAC_STATUS_RCVD_CFG 0x00000004
324 #define MAC_STATUS_CFG_CHANGED 0x00000008
325 #define MAC_STATUS_SYNC_CHANGED 0x00000010
326 #define MAC_STATUS_PORT_DEC_ERR 0x00000400
327 #define MAC_STATUS_LNKSTATE_CHANGED 0x00001000
328 #define MAC_STATUS_MI_COMPLETION 0x00400000
329 #define MAC_STATUS_MI_INTERRUPT 0x00800000
330 #define MAC_STATUS_AP_ERROR 0x01000000
331 #define MAC_STATUS_ODI_ERROR 0x02000000
332 #define MAC_STATUS_RXSTAT_OVERRUN 0x04000000
333 #define MAC_STATUS_TXSTAT_OVERRUN 0x08000000
334 #define MAC_EVENT 0x00000408
335 #define MAC_EVENT_PORT_DECODE_ERR 0x00000400
336 #define MAC_EVENT_LNKSTATE_CHANGED 0x00001000
337 #define MAC_EVENT_MI_COMPLETION 0x00400000
338 #define MAC_EVENT_MI_INTERRUPT 0x00800000
339 #define MAC_EVENT_AP_ERROR 0x01000000
340 #define MAC_EVENT_ODI_ERROR 0x02000000
341 #define MAC_EVENT_RXSTAT_OVERRUN 0x04000000
342 #define MAC_EVENT_TXSTAT_OVERRUN 0x08000000
343 #define MAC_LED_CTRL 0x0000040c
344 #define LED_CTRL_LNKLED_OVERRIDE 0x00000001
345 #define LED_CTRL_1000MBPS_ON 0x00000002
346 #define LED_CTRL_100MBPS_ON 0x00000004
347 #define LED_CTRL_10MBPS_ON 0x00000008
348 #define LED_CTRL_TRAFFIC_OVERRIDE 0x00000010
349 #define LED_CTRL_TRAFFIC_BLINK 0x00000020
350 #define LED_CTRL_TRAFFIC_LED 0x00000040
351 #define LED_CTRL_1000MBPS_STATUS 0x00000080
352 #define LED_CTRL_100MBPS_STATUS 0x00000100
353 #define LED_CTRL_10MBPS_STATUS 0x00000200
354 #define LED_CTRL_TRAFFIC_STATUS 0x00000400
355 #define LED_CTRL_MODE_MAC 0x00000000
356 #define LED_CTRL_MODE_PHY_1 0x00000800
357 #define LED_CTRL_MODE_PHY_2 0x00001000
358 #define LED_CTRL_MODE_SHASTA_MAC 0x00002000
359 #define LED_CTRL_MODE_SHARED 0x00004000
360 #define LED_CTRL_MODE_COMBO 0x00008000
361 #define LED_CTRL_BLINK_RATE_MASK 0x7ff80000
362 #define LED_CTRL_BLINK_RATE_SHIFT 19
363 #define LED_CTRL_BLINK_PER_OVERRIDE 0x00080000
364 #define LED_CTRL_BLINK_RATE_OVERRIDE 0x80000000
365 #define MAC_ADDR_0_HIGH 0x00000410 /* upper 2 bytes */
366 #define MAC_ADDR_0_LOW 0x00000414 /* lower 4 bytes */
367 #define MAC_ADDR_1_HIGH 0x00000418 /* upper 2 bytes */
368 #define MAC_ADDR_1_LOW 0x0000041c /* lower 4 bytes */
369 #define MAC_ADDR_2_HIGH 0x00000420 /* upper 2 bytes */
370 #define MAC_ADDR_2_LOW 0x00000424 /* lower 4 bytes */
371 #define MAC_ADDR_3_HIGH 0x00000428 /* upper 2 bytes */
372 #define MAC_ADDR_3_LOW 0x0000042c /* lower 4 bytes */
373 #define MAC_ACPI_MBUF_PTR 0x00000430
374 #define MAC_ACPI_LEN_OFFSET 0x00000434
375 #define ACPI_LENOFF_LEN_MASK 0x0000ffff
376 #define ACPI_LENOFF_LEN_SHIFT 0
377 #define ACPI_LENOFF_OFF_MASK 0x0fff0000
378 #define ACPI_LENOFF_OFF_SHIFT 16
379 #define MAC_TX_BACKOFF_SEED 0x00000438
380 #define TX_BACKOFF_SEED_MASK 0x000003ff
381 #define MAC_RX_MTU_SIZE 0x0000043c
382 #define RX_MTU_SIZE_MASK 0x0000ffff
383 #define MAC_PCS_TEST 0x00000440
384 #define PCS_TEST_PATTERN_MASK 0x000fffff
385 #define PCS_TEST_PATTERN_SHIFT 0
386 #define PCS_TEST_ENABLE 0x00100000
387 #define MAC_TX_AUTO_NEG 0x00000444
388 #define TX_AUTO_NEG_MASK 0x0000ffff
389 #define TX_AUTO_NEG_SHIFT 0
390 #define MAC_RX_AUTO_NEG 0x00000448
391 #define RX_AUTO_NEG_MASK 0x0000ffff
392 #define RX_AUTO_NEG_SHIFT 0
393 #define MAC_MI_COM 0x0000044c
394 #define MI_COM_CMD_MASK 0x0c000000
395 #define MI_COM_CMD_WRITE 0x04000000
396 #define MI_COM_CMD_READ 0x08000000
397 #define MI_COM_READ_FAILED 0x10000000
398 #define MI_COM_START 0x20000000
399 #define MI_COM_BUSY 0x20000000
400 #define MI_COM_PHY_ADDR_MASK 0x03e00000
401 #define MI_COM_PHY_ADDR_SHIFT 21
402 #define MI_COM_REG_ADDR_MASK 0x001f0000
403 #define MI_COM_REG_ADDR_SHIFT 16
404 #define MI_COM_DATA_MASK 0x0000ffff
405 #define MAC_MI_STAT 0x00000450
406 #define MAC_MI_STAT_LNKSTAT_ATTN_ENAB 0x00000001
407 #define MAC_MI_MODE 0x00000454
408 #define MAC_MI_MODE_CLK_10MHZ 0x00000001
409 #define MAC_MI_MODE_SHORT_PREAMBLE 0x00000002
410 #define MAC_MI_MODE_AUTO_POLL 0x00000010
411 #define MAC_MI_MODE_CORE_CLK_62MHZ 0x00008000
412 #define MAC_MI_MODE_BASE 0x000c0000 /* XXX magic values XXX */
413 #define MAC_AUTO_POLL_STATUS 0x00000458
414 #define MAC_AUTO_POLL_ERROR 0x00000001
415 #define MAC_TX_MODE 0x0000045c
416 #define TX_MODE_RESET 0x00000001
417 #define TX_MODE_ENABLE 0x00000002
418 #define TX_MODE_FLOW_CTRL_ENABLE 0x00000010
419 #define TX_MODE_BIG_BCKOFF_ENABLE 0x00000020
420 #define TX_MODE_LONG_PAUSE_ENABLE 0x00000040
421 #define MAC_TX_STATUS 0x00000460
422 #define TX_STATUS_XOFFED 0x00000001
423 #define TX_STATUS_SENT_XOFF 0x00000002
424 #define TX_STATUS_SENT_XON 0x00000004
425 #define TX_STATUS_LINK_UP 0x00000008
426 #define TX_STATUS_ODI_UNDERRUN 0x00000010
427 #define TX_STATUS_ODI_OVERRUN 0x00000020
428 #define MAC_TX_LENGTHS 0x00000464
429 #define TX_LENGTHS_SLOT_TIME_MASK 0x000000ff
430 #define TX_LENGTHS_SLOT_TIME_SHIFT 0
431 #define TX_LENGTHS_IPG_MASK 0x00000f00
432 #define TX_LENGTHS_IPG_SHIFT 8
433 #define TX_LENGTHS_IPG_CRS_MASK 0x00003000
434 #define TX_LENGTHS_IPG_CRS_SHIFT 12
435 #define MAC_RX_MODE 0x00000468
436 #define RX_MODE_RESET 0x00000001
437 #define RX_MODE_ENABLE 0x00000002
438 #define RX_MODE_FLOW_CTRL_ENABLE 0x00000004
439 #define RX_MODE_KEEP_MAC_CTRL 0x00000008
440 #define RX_MODE_KEEP_PAUSE 0x00000010
441 #define RX_MODE_ACCEPT_OVERSIZED 0x00000020
442 #define RX_MODE_ACCEPT_RUNTS 0x00000040
443 #define RX_MODE_LEN_CHECK 0x00000080
444 #define RX_MODE_PROMISC 0x00000100
445 #define RX_MODE_NO_CRC_CHECK 0x00000200
446 #define RX_MODE_KEEP_VLAN_TAG 0x00000400
447 #define RX_MODE_IPV6_CSUM_ENABLE 0x01000000
448 #define MAC_RX_STATUS 0x0000046c
449 #define RX_STATUS_REMOTE_TX_XOFFED 0x00000001
450 #define RX_STATUS_XOFF_RCVD 0x00000002
451 #define RX_STATUS_XON_RCVD 0x00000004
452 #define MAC_HASH_REG_0 0x00000470
453 #define MAC_HASH_REG_1 0x00000474
454 #define MAC_HASH_REG_2 0x00000478
455 #define MAC_HASH_REG_3 0x0000047c
456 #define MAC_RCV_RULE_0 0x00000480
457 #define MAC_RCV_VALUE_0 0x00000484
458 #define MAC_RCV_RULE_1 0x00000488
459 #define MAC_RCV_VALUE_1 0x0000048c
460 #define MAC_RCV_RULE_2 0x00000490
461 #define MAC_RCV_VALUE_2 0x00000494
462 #define MAC_RCV_RULE_3 0x00000498
463 #define MAC_RCV_VALUE_3 0x0000049c
464 #define MAC_RCV_RULE_4 0x000004a0
465 #define MAC_RCV_VALUE_4 0x000004a4
466 #define MAC_RCV_RULE_5 0x000004a8
467 #define MAC_RCV_VALUE_5 0x000004ac
468 #define MAC_RCV_RULE_6 0x000004b0
469 #define MAC_RCV_VALUE_6 0x000004b4
470 #define MAC_RCV_RULE_7 0x000004b8
471 #define MAC_RCV_VALUE_7 0x000004bc
472 #define MAC_RCV_RULE_8 0x000004c0
473 #define MAC_RCV_VALUE_8 0x000004c4
474 #define MAC_RCV_RULE_9 0x000004c8
475 #define MAC_RCV_VALUE_9 0x000004cc
476 #define MAC_RCV_RULE_10 0x000004d0
477 #define MAC_RCV_VALUE_10 0x000004d4
478 #define MAC_RCV_RULE_11 0x000004d8
479 #define MAC_RCV_VALUE_11 0x000004dc
480 #define MAC_RCV_RULE_12 0x000004e0
481 #define MAC_RCV_VALUE_12 0x000004e4
482 #define MAC_RCV_RULE_13 0x000004e8
483 #define MAC_RCV_VALUE_13 0x000004ec
484 #define MAC_RCV_RULE_14 0x000004f0
485 #define MAC_RCV_VALUE_14 0x000004f4
486 #define MAC_RCV_RULE_15 0x000004f8
487 #define MAC_RCV_VALUE_15 0x000004fc
488 #define RCV_RULE_DISABLE_MASK 0x7fffffff
489 #define MAC_RCV_RULE_CFG 0x00000500
490 #define RCV_RULE_CFG_DEFAULT_CLASS 0x00000008
491 #define MAC_LOW_WMARK_MAX_RX_FRAME 0x00000504
492 /* 0x508 --> 0x520 unused */
493 #define MAC_HASHREGU_0 0x00000520
494 #define MAC_HASHREGU_1 0x00000524
495 #define MAC_HASHREGU_2 0x00000528
496 #define MAC_HASHREGU_3 0x0000052c
497 #define MAC_EXTADDR_0_HIGH 0x00000530
498 #define MAC_EXTADDR_0_LOW 0x00000534
499 #define MAC_EXTADDR_1_HIGH 0x00000538
500 #define MAC_EXTADDR_1_LOW 0x0000053c
501 #define MAC_EXTADDR_2_HIGH 0x00000540
502 #define MAC_EXTADDR_2_LOW 0x00000544
503 #define MAC_EXTADDR_3_HIGH 0x00000548
504 #define MAC_EXTADDR_3_LOW 0x0000054c
505 #define MAC_EXTADDR_4_HIGH 0x00000550
506 #define MAC_EXTADDR_4_LOW 0x00000554
507 #define MAC_EXTADDR_5_HIGH 0x00000558
508 #define MAC_EXTADDR_5_LOW 0x0000055c
509 #define MAC_EXTADDR_6_HIGH 0x00000560
510 #define MAC_EXTADDR_6_LOW 0x00000564
511 #define MAC_EXTADDR_7_HIGH 0x00000568
512 #define MAC_EXTADDR_7_LOW 0x0000056c
513 #define MAC_EXTADDR_8_HIGH 0x00000570
514 #define MAC_EXTADDR_8_LOW 0x00000574
515 #define MAC_EXTADDR_9_HIGH 0x00000578
516 #define MAC_EXTADDR_9_LOW 0x0000057c
517 #define MAC_EXTADDR_10_HIGH 0x00000580
518 #define MAC_EXTADDR_10_LOW 0x00000584
519 #define MAC_EXTADDR_11_HIGH 0x00000588
520 #define MAC_EXTADDR_11_LOW 0x0000058c
521 #define MAC_SERDES_CFG 0x00000590
522 #define MAC_SERDES_CFG_EDGE_SELECT 0x00001000
523 #define MAC_SERDES_STAT 0x00000594
524 /* 0x598 --> 0x5b0 unused */
525 #define SERDES_RX_CTRL 0x000005b0 /* 5780/5714 only */
526 #define SERDES_RX_SIG_DETECT 0x00000400
527 #define SG_DIG_CTRL 0x000005b0
528 #define SG_DIG_USING_HW_AUTONEG 0x80000000
529 #define SG_DIG_SOFT_RESET 0x40000000
530 #define SG_DIG_DISABLE_LINKRDY 0x20000000
531 #define SG_DIG_CRC16_CLEAR_N 0x01000000
532 #define SG_DIG_EN10B 0x00800000
533 #define SG_DIG_CLEAR_STATUS 0x00400000
534 #define SG_DIG_LOCAL_DUPLEX_STATUS 0x00200000
535 #define SG_DIG_LOCAL_LINK_STATUS 0x00100000
536 #define SG_DIG_SPEED_STATUS_MASK 0x000c0000
537 #define SG_DIG_SPEED_STATUS_SHIFT 18
538 #define SG_DIG_JUMBO_PACKET_DISABLE 0x00020000
539 #define SG_DIG_RESTART_AUTONEG 0x00010000
540 #define SG_DIG_FIBER_MODE 0x00008000
541 #define SG_DIG_REMOTE_FAULT_MASK 0x00006000
542 #define SG_DIG_PAUSE_MASK 0x00001800
543 #define SG_DIG_GBIC_ENABLE 0x00000400
544 #define SG_DIG_CHECK_END_ENABLE 0x00000200
545 #define SG_DIG_SGMII_AUTONEG_TIMER 0x00000100
546 #define SG_DIG_CLOCK_PHASE_SELECT 0x00000080
547 #define SG_DIG_GMII_INPUT_SELECT 0x00000040
548 #define SG_DIG_MRADV_CRC16_SELECT 0x00000020
549 #define SG_DIG_COMMA_DETECT_ENABLE 0x00000010
550 #define SG_DIG_AUTONEG_TIMER_REDUCE 0x00000008
551 #define SG_DIG_AUTONEG_LOW_ENABLE 0x00000004
552 #define SG_DIG_REMOTE_LOOPBACK 0x00000002
553 #define SG_DIG_LOOPBACK 0x00000001
554 #define SG_DIG_STATUS 0x000005b4
555 #define SG_DIG_CRC16_BUS_MASK 0xffff0000
556 #define SG_DIG_PARTNER_FAULT_MASK 0x00600000 /* If !MRADV_CRC16_SELECT */
557 #define SG_DIG_PARTNER_ASYM_PAUSE 0x00100000 /* If !MRADV_CRC16_SELECT */
558 #define SG_DIG_PARTNER_PAUSE_CAPABLE 0x00080000 /* If !MRADV_CRC16_SELECT */
559 #define SG_DIG_PARTNER_HALF_DUPLEX 0x00040000 /* If !MRADV_CRC16_SELECT */
560 #define SG_DIG_PARTNER_FULL_DUPLEX 0x00020000 /* If !MRADV_CRC16_SELECT */
561 #define SG_DIG_PARTNER_NEXT_PAGE 0x00010000 /* If !MRADV_CRC16_SELECT */
562 #define SG_DIG_AUTONEG_STATE_MASK 0x00000ff0
563 #define SG_DIG_COMMA_DETECTOR 0x00000008
564 #define SG_DIG_MAC_ACK_STATUS 0x00000004
565 #define SG_DIG_AUTONEG_COMPLETE 0x00000002
566 #define SG_DIG_AUTONEG_ERROR 0x00000001
567 /* 0x5b8 --> 0x600 unused */
568 #define MAC_TX_MAC_STATE_BASE 0x00000600 /* 16 bytes */
569 #define MAC_RX_MAC_STATE_BASE 0x00000610 /* 20 bytes */
570 /* 0x624 --> 0x800 unused */
571 #define MAC_TX_STATS_OCTETS 0x00000800
572 #define MAC_TX_STATS_RESV1 0x00000804
573 #define MAC_TX_STATS_COLLISIONS 0x00000808
574 #define MAC_TX_STATS_XON_SENT 0x0000080c
575 #define MAC_TX_STATS_XOFF_SENT 0x00000810
576 #define MAC_TX_STATS_RESV2 0x00000814
577 #define MAC_TX_STATS_MAC_ERRORS 0x00000818
578 #define MAC_TX_STATS_SINGLE_COLLISIONS 0x0000081c
579 #define MAC_TX_STATS_MULT_COLLISIONS 0x00000820
580 #define MAC_TX_STATS_DEFERRED 0x00000824
581 #define MAC_TX_STATS_RESV3 0x00000828
582 #define MAC_TX_STATS_EXCESSIVE_COL 0x0000082c
583 #define MAC_TX_STATS_LATE_COL 0x00000830
584 #define MAC_TX_STATS_RESV4_1 0x00000834
585 #define MAC_TX_STATS_RESV4_2 0x00000838
586 #define MAC_TX_STATS_RESV4_3 0x0000083c
587 #define MAC_TX_STATS_RESV4_4 0x00000840
588 #define MAC_TX_STATS_RESV4_5 0x00000844
589 #define MAC_TX_STATS_RESV4_6 0x00000848
590 #define MAC_TX_STATS_RESV4_7 0x0000084c
591 #define MAC_TX_STATS_RESV4_8 0x00000850
592 #define MAC_TX_STATS_RESV4_9 0x00000854
593 #define MAC_TX_STATS_RESV4_10 0x00000858
594 #define MAC_TX_STATS_RESV4_11 0x0000085c
595 #define MAC_TX_STATS_RESV4_12 0x00000860
596 #define MAC_TX_STATS_RESV4_13 0x00000864
597 #define MAC_TX_STATS_RESV4_14 0x00000868
598 #define MAC_TX_STATS_UCAST 0x0000086c
599 #define MAC_TX_STATS_MCAST 0x00000870
600 #define MAC_TX_STATS_BCAST 0x00000874
601 #define MAC_TX_STATS_RESV5_1 0x00000878
602 #define MAC_TX_STATS_RESV5_2 0x0000087c
603 #define MAC_RX_STATS_OCTETS 0x00000880
604 #define MAC_RX_STATS_RESV1 0x00000884
605 #define MAC_RX_STATS_FRAGMENTS 0x00000888
606 #define MAC_RX_STATS_UCAST 0x0000088c
607 #define MAC_RX_STATS_MCAST 0x00000890
608 #define MAC_RX_STATS_BCAST 0x00000894
609 #define MAC_RX_STATS_FCS_ERRORS 0x00000898
610 #define MAC_RX_STATS_ALIGN_ERRORS 0x0000089c
611 #define MAC_RX_STATS_XON_PAUSE_RECVD 0x000008a0
612 #define MAC_RX_STATS_XOFF_PAUSE_RECVD 0x000008a4
613 #define MAC_RX_STATS_MAC_CTRL_RECVD 0x000008a8
614 #define MAC_RX_STATS_XOFF_ENTERED 0x000008ac
615 #define MAC_RX_STATS_FRAME_TOO_LONG 0x000008b0
616 #define MAC_RX_STATS_JABBERS 0x000008b4
617 #define MAC_RX_STATS_UNDERSIZE 0x000008b8
618 /* 0x8bc --> 0xc00 unused */
619
620 /* Send data initiator control registers */
621 #define SNDDATAI_MODE 0x00000c00
622 #define SNDDATAI_MODE_RESET 0x00000001
623 #define SNDDATAI_MODE_ENABLE 0x00000002
624 #define SNDDATAI_MODE_STAT_OFLOW_ENAB 0x00000004
625 #define SNDDATAI_STATUS 0x00000c04
626 #define SNDDATAI_STATUS_STAT_OFLOW 0x00000004
627 #define SNDDATAI_STATSCTRL 0x00000c08
628 #define SNDDATAI_SCTRL_ENABLE 0x00000001
629 #define SNDDATAI_SCTRL_FASTUPD 0x00000002
630 #define SNDDATAI_SCTRL_CLEAR 0x00000004
631 #define SNDDATAI_SCTRL_FLUSH 0x00000008
632 #define SNDDATAI_SCTRL_FORCE_ZERO 0x00000010
633 #define SNDDATAI_STATSENAB 0x00000c0c
634 #define SNDDATAI_STATSINCMASK 0x00000c10
635 #define ISO_PKT_TX 0x00000c20
636 /* 0xc24 --> 0xc80 unused */
637 #define SNDDATAI_COS_CNT_0 0x00000c80
638 #define SNDDATAI_COS_CNT_1 0x00000c84
639 #define SNDDATAI_COS_CNT_2 0x00000c88
640 #define SNDDATAI_COS_CNT_3 0x00000c8c
641 #define SNDDATAI_COS_CNT_4 0x00000c90
642 #define SNDDATAI_COS_CNT_5 0x00000c94
643 #define SNDDATAI_COS_CNT_6 0x00000c98
644 #define SNDDATAI_COS_CNT_7 0x00000c9c
645 #define SNDDATAI_COS_CNT_8 0x00000ca0
646 #define SNDDATAI_COS_CNT_9 0x00000ca4
647 #define SNDDATAI_COS_CNT_10 0x00000ca8
648 #define SNDDATAI_COS_CNT_11 0x00000cac
649 #define SNDDATAI_COS_CNT_12 0x00000cb0
650 #define SNDDATAI_COS_CNT_13 0x00000cb4
651 #define SNDDATAI_COS_CNT_14 0x00000cb8
652 #define SNDDATAI_COS_CNT_15 0x00000cbc
653 #define SNDDATAI_DMA_RDQ_FULL_CNT 0x00000cc0
654 #define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT 0x00000cc4
655 #define SNDDATAI_SDCQ_FULL_CNT 0x00000cc8
656 #define SNDDATAI_NICRNG_SSND_PIDX_CNT 0x00000ccc
657 #define SNDDATAI_STATS_UPDATED_CNT 0x00000cd0
658 #define SNDDATAI_INTERRUPTS_CNT 0x00000cd4
659 #define SNDDATAI_AVOID_INTERRUPTS_CNT 0x00000cd8
660 #define SNDDATAI_SND_THRESH_HIT_CNT 0x00000cdc
661 /* 0xce0 --> 0x1000 unused */
662
663 /* Send data completion control registers */
664 #define SNDDATAC_MODE 0x00001000
665 #define SNDDATAC_MODE_RESET 0x00000001
666 #define SNDDATAC_MODE_ENABLE 0x00000002
667 /* 0x1004 --> 0x1400 unused */
668
669 /* Send BD ring selector */
670 #define SNDBDS_MODE 0x00001400
671 #define SNDBDS_MODE_RESET 0x00000001
672 #define SNDBDS_MODE_ENABLE 0x00000002
673 #define SNDBDS_MODE_ATTN_ENABLE 0x00000004
674 #define SNDBDS_STATUS 0x00001404
675 #define SNDBDS_STATUS_ERROR_ATTN 0x00000004
676 #define SNDBDS_HWDIAG 0x00001408
677 /* 0x140c --> 0x1440 */
678 #define SNDBDS_SEL_CON_IDX_0 0x00001440
679 #define SNDBDS_SEL_CON_IDX_1 0x00001444
680 #define SNDBDS_SEL_CON_IDX_2 0x00001448
681 #define SNDBDS_SEL_CON_IDX_3 0x0000144c
682 #define SNDBDS_SEL_CON_IDX_4 0x00001450
683 #define SNDBDS_SEL_CON_IDX_5 0x00001454
684 #define SNDBDS_SEL_CON_IDX_6 0x00001458
685 #define SNDBDS_SEL_CON_IDX_7 0x0000145c
686 #define SNDBDS_SEL_CON_IDX_8 0x00001460
687 #define SNDBDS_SEL_CON_IDX_9 0x00001464
688 #define SNDBDS_SEL_CON_IDX_10 0x00001468
689 #define SNDBDS_SEL_CON_IDX_11 0x0000146c
690 #define SNDBDS_SEL_CON_IDX_12 0x00001470
691 #define SNDBDS_SEL_CON_IDX_13 0x00001474
692 #define SNDBDS_SEL_CON_IDX_14 0x00001478
693 #define SNDBDS_SEL_CON_IDX_15 0x0000147c
694 /* 0x1480 --> 0x1800 unused */
695
696 /* Send BD initiator control registers */
697 #define SNDBDI_MODE 0x00001800
698 #define SNDBDI_MODE_RESET 0x00000001
699 #define SNDBDI_MODE_ENABLE 0x00000002
700 #define SNDBDI_MODE_ATTN_ENABLE 0x00000004
701 #define SNDBDI_STATUS 0x00001804
702 #define SNDBDI_STATUS_ERROR_ATTN 0x00000004
703 #define SNDBDI_IN_PROD_IDX_0 0x00001808
704 #define SNDBDI_IN_PROD_IDX_1 0x0000180c
705 #define SNDBDI_IN_PROD_IDX_2 0x00001810
706 #define SNDBDI_IN_PROD_IDX_3 0x00001814
707 #define SNDBDI_IN_PROD_IDX_4 0x00001818
708 #define SNDBDI_IN_PROD_IDX_5 0x0000181c
709 #define SNDBDI_IN_PROD_IDX_6 0x00001820
710 #define SNDBDI_IN_PROD_IDX_7 0x00001824
711 #define SNDBDI_IN_PROD_IDX_8 0x00001828
712 #define SNDBDI_IN_PROD_IDX_9 0x0000182c
713 #define SNDBDI_IN_PROD_IDX_10 0x00001830
714 #define SNDBDI_IN_PROD_IDX_11 0x00001834
715 #define SNDBDI_IN_PROD_IDX_12 0x00001838
716 #define SNDBDI_IN_PROD_IDX_13 0x0000183c
717 #define SNDBDI_IN_PROD_IDX_14 0x00001840
718 #define SNDBDI_IN_PROD_IDX_15 0x00001844
719 /* 0x1848 --> 0x1c00 unused */
720
721 /* Send BD completion control registers */
722 #define SNDBDC_MODE 0x00001c00
723 #define SNDBDC_MODE_RESET 0x00000001
724 #define SNDBDC_MODE_ENABLE 0x00000002
725 #define SNDBDC_MODE_ATTN_ENABLE 0x00000004
726 /* 0x1c04 --> 0x2000 unused */
727
728 /* Receive list placement control registers */
729 #define RCVLPC_MODE 0x00002000
730 #define RCVLPC_MODE_RESET 0x00000001
731 #define RCVLPC_MODE_ENABLE 0x00000002
732 #define RCVLPC_MODE_CLASS0_ATTN_ENAB 0x00000004
733 #define RCVLPC_MODE_MAPOOR_AATTN_ENAB 0x00000008
734 #define RCVLPC_MODE_STAT_OFLOW_ENAB 0x00000010
735 #define RCVLPC_STATUS 0x00002004
736 #define RCVLPC_STATUS_CLASS0 0x00000004
737 #define RCVLPC_STATUS_MAPOOR 0x00000008
738 #define RCVLPC_STATUS_STAT_OFLOW 0x00000010
739 #define RCVLPC_LOCK 0x00002008
740 #define RCVLPC_LOCK_REQ_MASK 0x0000ffff
741 #define RCVLPC_LOCK_REQ_SHIFT 0
742 #define RCVLPC_LOCK_GRANT_MASK 0xffff0000
743 #define RCVLPC_LOCK_GRANT_SHIFT 16
744 #define RCVLPC_NON_EMPTY_BITS 0x0000200c
745 #define RCVLPC_NON_EMPTY_BITS_MASK 0x0000ffff
746 #define RCVLPC_CONFIG 0x00002010
747 #define RCVLPC_STATSCTRL 0x00002014
748 #define RCVLPC_STATSCTRL_ENABLE 0x00000001
749 #define RCVLPC_STATSCTRL_FASTUPD 0x00000002
750 #define RCVLPC_STATS_ENABLE 0x00002018
751 #define RCVLPC_STATSENAB_DACK_FIX 0x00040000
752 #define RCVLPC_STATSENAB_LNGBRST_RFIX 0x00400000
753 #define RCVLPC_STATS_INCMASK 0x0000201c
754 /* 0x2020 --> 0x2100 unused */
755 #define RCVLPC_SELLST_BASE 0x00002100 /* 16 16-byte entries */
756 #define SELLST_TAIL 0x00000004
757 #define SELLST_CONT 0x00000008
758 #define SELLST_UNUSED 0x0000000c
759 #define RCVLPC_COS_CNTL_BASE 0x00002200 /* 16 4-byte entries */
760 #define RCVLPC_DROP_FILTER_CNT 0x00002240
761 #define RCVLPC_DMA_WQ_FULL_CNT 0x00002244
762 #define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT 0x00002248
763 #define RCVLPC_NO_RCV_BD_CNT 0x0000224c
764 #define RCVLPC_IN_DISCARDS_CNT 0x00002250
765 #define RCVLPC_IN_ERRORS_CNT 0x00002254
766 #define RCVLPC_RCV_THRESH_HIT_CNT 0x00002258
767 /* 0x225c --> 0x2400 unused */
768
769 /* Receive Data and Receive BD Initiator Control */
770 #define RCVDBDI_MODE 0x00002400
771 #define RCVDBDI_MODE_RESET 0x00000001
772 #define RCVDBDI_MODE_ENABLE 0x00000002
773 #define RCVDBDI_MODE_JUMBOBD_NEEDED 0x00000004
774 #define RCVDBDI_MODE_FRM_TOO_BIG 0x00000008
775 #define RCVDBDI_MODE_INV_RING_SZ 0x00000010
776 #define RCVDBDI_STATUS 0x00002404
777 #define RCVDBDI_STATUS_JUMBOBD_NEEDED 0x00000004
778 #define RCVDBDI_STATUS_FRM_TOO_BIG 0x00000008
779 #define RCVDBDI_STATUS_INV_RING_SZ 0x00000010
780 #define RCVDBDI_SPLIT_FRAME_MINSZ 0x00002408
781 /* 0x240c --> 0x2440 unused */
782 #define RCVDBDI_JUMBO_BD 0x00002440 /* TG3_BDINFO_... */
783 #define RCVDBDI_STD_BD 0x00002450 /* TG3_BDINFO_... */
784 #define RCVDBDI_MINI_BD 0x00002460 /* TG3_BDINFO_... */
785 #define RCVDBDI_JUMBO_CON_IDX 0x00002470
786 #define RCVDBDI_STD_CON_IDX 0x00002474
787 #define RCVDBDI_MINI_CON_IDX 0x00002478
788 /* 0x247c --> 0x2480 unused */
789 #define RCVDBDI_BD_PROD_IDX_0 0x00002480
790 #define RCVDBDI_BD_PROD_IDX_1 0x00002484
791 #define RCVDBDI_BD_PROD_IDX_2 0x00002488
792 #define RCVDBDI_BD_PROD_IDX_3 0x0000248c
793 #define RCVDBDI_BD_PROD_IDX_4 0x00002490
794 #define RCVDBDI_BD_PROD_IDX_5 0x00002494
795 #define RCVDBDI_BD_PROD_IDX_6 0x00002498
796 #define RCVDBDI_BD_PROD_IDX_7 0x0000249c
797 #define RCVDBDI_BD_PROD_IDX_8 0x000024a0
798 #define RCVDBDI_BD_PROD_IDX_9 0x000024a4
799 #define RCVDBDI_BD_PROD_IDX_10 0x000024a8
800 #define RCVDBDI_BD_PROD_IDX_11 0x000024ac
801 #define RCVDBDI_BD_PROD_IDX_12 0x000024b0
802 #define RCVDBDI_BD_PROD_IDX_13 0x000024b4
803 #define RCVDBDI_BD_PROD_IDX_14 0x000024b8
804 #define RCVDBDI_BD_PROD_IDX_15 0x000024bc
805 #define RCVDBDI_HWDIAG 0x000024c0
806 /* 0x24c4 --> 0x2800 unused */
807
808 /* Receive Data Completion Control */
809 #define RCVDCC_MODE 0x00002800
810 #define RCVDCC_MODE_RESET 0x00000001
811 #define RCVDCC_MODE_ENABLE 0x00000002
812 #define RCVDCC_MODE_ATTN_ENABLE 0x00000004
813 /* 0x2804 --> 0x2c00 unused */
814
815 /* Receive BD Initiator Control Registers */
816 #define RCVBDI_MODE 0x00002c00
817 #define RCVBDI_MODE_RESET 0x00000001
818 #define RCVBDI_MODE_ENABLE 0x00000002
819 #define RCVBDI_MODE_RCB_ATTN_ENAB 0x00000004
820 #define RCVBDI_STATUS 0x00002c04
821 #define RCVBDI_STATUS_RCB_ATTN 0x00000004
822 #define RCVBDI_JUMBO_PROD_IDX 0x00002c08
823 #define RCVBDI_STD_PROD_IDX 0x00002c0c
824 #define RCVBDI_MINI_PROD_IDX 0x00002c10
825 #define RCVBDI_MINI_THRESH 0x00002c14
826 #define RCVBDI_STD_THRESH 0x00002c18
827 #define RCVBDI_JUMBO_THRESH 0x00002c1c
828 /* 0x2c20 --> 0x3000 unused */
829
830 /* Receive BD Completion Control Registers */
831 #define RCVCC_MODE 0x00003000
832 #define RCVCC_MODE_RESET 0x00000001
833 #define RCVCC_MODE_ENABLE 0x00000002
834 #define RCVCC_MODE_ATTN_ENABLE 0x00000004
835 #define RCVCC_STATUS 0x00003004
836 #define RCVCC_STATUS_ERROR_ATTN 0x00000004
837 #define RCVCC_JUMP_PROD_IDX 0x00003008
838 #define RCVCC_STD_PROD_IDX 0x0000300c
839 #define RCVCC_MINI_PROD_IDX 0x00003010
840 /* 0x3014 --> 0x3400 unused */
841
842 /* Receive list selector control registers */
843 #define RCVLSC_MODE 0x00003400
844 #define RCVLSC_MODE_RESET 0x00000001
845 #define RCVLSC_MODE_ENABLE 0x00000002
846 #define RCVLSC_MODE_ATTN_ENABLE 0x00000004
847 #define RCVLSC_STATUS 0x00003404
848 #define RCVLSC_STATUS_ERROR_ATTN 0x00000004
849 /* 0x3408 --> 0x3600 unused */
850
851 /* CPMU registers */
852 #define TG3_CPMU_CTRL 0x00003600
853 #define CPMU_CTRL_LINK_IDLE_MODE 0x00000200
854 #define CPMU_CTRL_LINK_AWARE_MODE 0x00000400
855 /* 0x3604 --> 0x3800 unused */
856
857 /* Mbuf cluster free registers */
858 #define MBFREE_MODE 0x00003800
859 #define MBFREE_MODE_RESET 0x00000001
860 #define MBFREE_MODE_ENABLE 0x00000002
861 #define MBFREE_STATUS 0x00003804
862 /* 0x3808 --> 0x3c00 unused */
863
864 /* Host coalescing control registers */
865 #define HOSTCC_MODE 0x00003c00
866 #define HOSTCC_MODE_RESET 0x00000001
867 #define HOSTCC_MODE_ENABLE 0x00000002
868 #define HOSTCC_MODE_ATTN 0x00000004
869 #define HOSTCC_MODE_NOW 0x00000008
870 #define HOSTCC_MODE_FULL_STATUS 0x00000000
871 #define HOSTCC_MODE_64BYTE 0x00000080
872 #define HOSTCC_MODE_32BYTE 0x00000100
873 #define HOSTCC_MODE_CLRTICK_RXBD 0x00000200
874 #define HOSTCC_MODE_CLRTICK_TXBD 0x00000400
875 #define HOSTCC_MODE_NOINT_ON_NOW 0x00000800
876 #define HOSTCC_MODE_NOINT_ON_FORCE 0x00001000
877 #define HOSTCC_STATUS 0x00003c04
878 #define HOSTCC_STATUS_ERROR_ATTN 0x00000004
879 #define HOSTCC_RXCOL_TICKS 0x00003c08
880 #define LOW_RXCOL_TICKS 0x00000032
881 #define LOW_RXCOL_TICKS_CLRTCKS 0x00000014
882 #define DEFAULT_RXCOL_TICKS 0x00000048
883 #define HIGH_RXCOL_TICKS 0x00000096
884 #define MAX_RXCOL_TICKS 0x000003ff
885 #define HOSTCC_TXCOL_TICKS 0x00003c0c
886 #define LOW_TXCOL_TICKS 0x00000096
887 #define LOW_TXCOL_TICKS_CLRTCKS 0x00000048
888 #define DEFAULT_TXCOL_TICKS 0x0000012c
889 #define HIGH_TXCOL_TICKS 0x00000145
890 #define MAX_TXCOL_TICKS 0x000003ff
891 #define HOSTCC_RXMAX_FRAMES 0x00003c10
892 #define LOW_RXMAX_FRAMES 0x00000005
893 #define DEFAULT_RXMAX_FRAMES 0x00000008
894 #define HIGH_RXMAX_FRAMES 0x00000012
895 #define MAX_RXMAX_FRAMES 0x000000ff
896 #define HOSTCC_TXMAX_FRAMES 0x00003c14
897 #define LOW_TXMAX_FRAMES 0x00000035
898 #define DEFAULT_TXMAX_FRAMES 0x0000004b
899 #define HIGH_TXMAX_FRAMES 0x00000052
900 #define MAX_TXMAX_FRAMES 0x000000ff
901 #define HOSTCC_RXCOAL_TICK_INT 0x00003c18
902 #define DEFAULT_RXCOAL_TICK_INT 0x00000019
903 #define DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014
904 #define MAX_RXCOAL_TICK_INT 0x000003ff
905 #define HOSTCC_TXCOAL_TICK_INT 0x00003c1c
906 #define DEFAULT_TXCOAL_TICK_INT 0x00000019
907 #define DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014
908 #define MAX_TXCOAL_TICK_INT 0x000003ff
909 #define HOSTCC_RXCOAL_MAXF_INT 0x00003c20
910 #define DEFAULT_RXCOAL_MAXF_INT 0x00000005
911 #define MAX_RXCOAL_MAXF_INT 0x000000ff
912 #define HOSTCC_TXCOAL_MAXF_INT 0x00003c24
913 #define DEFAULT_TXCOAL_MAXF_INT 0x00000005
914 #define MAX_TXCOAL_MAXF_INT 0x000000ff
915 #define HOSTCC_STAT_COAL_TICKS 0x00003c28
916 #define DEFAULT_STAT_COAL_TICKS 0x000f4240
917 #define MAX_STAT_COAL_TICKS 0xd693d400
918 #define MIN_STAT_COAL_TICKS 0x00000064
919 /* 0x3c2c --> 0x3c30 unused */
920 #define HOSTCC_STATS_BLK_HOST_ADDR 0x00003c30 /* 64-bit */
921 #define HOSTCC_STATUS_BLK_HOST_ADDR 0x00003c38 /* 64-bit */
922 #define HOSTCC_STATS_BLK_NIC_ADDR 0x00003c40
923 #define HOSTCC_STATUS_BLK_NIC_ADDR 0x00003c44
924 #define HOSTCC_FLOW_ATTN 0x00003c48
925 /* 0x3c4c --> 0x3c50 unused */
926 #define HOSTCC_JUMBO_CON_IDX 0x00003c50
927 #define HOSTCC_STD_CON_IDX 0x00003c54
928 #define HOSTCC_MINI_CON_IDX 0x00003c58
929 /* 0x3c5c --> 0x3c80 unused */
930 #define HOSTCC_RET_PROD_IDX_0 0x00003c80
931 #define HOSTCC_RET_PROD_IDX_1 0x00003c84
932 #define HOSTCC_RET_PROD_IDX_2 0x00003c88
933 #define HOSTCC_RET_PROD_IDX_3 0x00003c8c
934 #define HOSTCC_RET_PROD_IDX_4 0x00003c90
935 #define HOSTCC_RET_PROD_IDX_5 0x00003c94
936 #define HOSTCC_RET_PROD_IDX_6 0x00003c98
937 #define HOSTCC_RET_PROD_IDX_7 0x00003c9c
938 #define HOSTCC_RET_PROD_IDX_8 0x00003ca0
939 #define HOSTCC_RET_PROD_IDX_9 0x00003ca4
940 #define HOSTCC_RET_PROD_IDX_10 0x00003ca8
941 #define HOSTCC_RET_PROD_IDX_11 0x00003cac
942 #define HOSTCC_RET_PROD_IDX_12 0x00003cb0
943 #define HOSTCC_RET_PROD_IDX_13 0x00003cb4
944 #define HOSTCC_RET_PROD_IDX_14 0x00003cb8
945 #define HOSTCC_RET_PROD_IDX_15 0x00003cbc
946 #define HOSTCC_SND_CON_IDX_0 0x00003cc0
947 #define HOSTCC_SND_CON_IDX_1 0x00003cc4
948 #define HOSTCC_SND_CON_IDX_2 0x00003cc8
949 #define HOSTCC_SND_CON_IDX_3 0x00003ccc
950 #define HOSTCC_SND_CON_IDX_4 0x00003cd0
951 #define HOSTCC_SND_CON_IDX_5 0x00003cd4
952 #define HOSTCC_SND_CON_IDX_6 0x00003cd8
953 #define HOSTCC_SND_CON_IDX_7 0x00003cdc
954 #define HOSTCC_SND_CON_IDX_8 0x00003ce0
955 #define HOSTCC_SND_CON_IDX_9 0x00003ce4
956 #define HOSTCC_SND_CON_IDX_10 0x00003ce8
957 #define HOSTCC_SND_CON_IDX_11 0x00003cec
958 #define HOSTCC_SND_CON_IDX_12 0x00003cf0
959 #define HOSTCC_SND_CON_IDX_13 0x00003cf4
960 #define HOSTCC_SND_CON_IDX_14 0x00003cf8
961 #define HOSTCC_SND_CON_IDX_15 0x00003cfc
962 /* 0x3d00 --> 0x4000 unused */
963
964 /* Memory arbiter control registers */
965 #define MEMARB_MODE 0x00004000
966 #define MEMARB_MODE_RESET 0x00000001
967 #define MEMARB_MODE_ENABLE 0x00000002
968 #define MEMARB_STATUS 0x00004004
969 #define MEMARB_TRAP_ADDR_LOW 0x00004008
970 #define MEMARB_TRAP_ADDR_HIGH 0x0000400c
971 /* 0x4010 --> 0x4400 unused */
972
973 /* Buffer manager control registers */
974 #define BUFMGR_MODE 0x00004400
975 #define BUFMGR_MODE_RESET 0x00000001
976 #define BUFMGR_MODE_ENABLE 0x00000002
977 #define BUFMGR_MODE_ATTN_ENABLE 0x00000004
978 #define BUFMGR_MODE_BM_TEST 0x00000008
979 #define BUFMGR_MODE_MBLOW_ATTN_ENAB 0x00000010
980 #define BUFMGR_STATUS 0x00004404
981 #define BUFMGR_STATUS_ERROR 0x00000004
982 #define BUFMGR_STATUS_MBLOW 0x00000010
983 #define BUFMGR_MB_POOL_ADDR 0x00004408
984 #define BUFMGR_MB_POOL_SIZE 0x0000440c
985 #define BUFMGR_MB_RDMA_LOW_WATER 0x00004410
986 #define DEFAULT_MB_RDMA_LOW_WATER 0x00000050
987 #define DEFAULT_MB_RDMA_LOW_WATER_5705 0x00000000
988 #define DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130
989 #define DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780 0x00000000
990 #define BUFMGR_MB_MACRX_LOW_WATER 0x00004414
991 #define DEFAULT_MB_MACRX_LOW_WATER 0x00000020
992 #define DEFAULT_MB_MACRX_LOW_WATER_5705 0x00000010
993 #define DEFAULT_MB_MACRX_LOW_WATER_5906 0x00000004
994 #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098
995 #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780 0x0000004b
996 #define BUFMGR_MB_HIGH_WATER 0x00004418
997 #define DEFAULT_MB_HIGH_WATER 0x00000060
998 #define DEFAULT_MB_HIGH_WATER_5705 0x00000060
999 #define DEFAULT_MB_HIGH_WATER_5906 0x00000010
1000 #define DEFAULT_MB_HIGH_WATER_JUMBO 0x0000017c
1001 #define DEFAULT_MB_HIGH_WATER_JUMBO_5780 0x00000096
1002 #define BUFMGR_RX_MB_ALLOC_REQ 0x0000441c
1003 #define BUFMGR_MB_ALLOC_BIT 0x10000000
1004 #define BUFMGR_RX_MB_ALLOC_RESP 0x00004420
1005 #define BUFMGR_TX_MB_ALLOC_REQ 0x00004424
1006 #define BUFMGR_TX_MB_ALLOC_RESP 0x00004428
1007 #define BUFMGR_DMA_DESC_POOL_ADDR 0x0000442c
1008 #define BUFMGR_DMA_DESC_POOL_SIZE 0x00004430
1009 #define BUFMGR_DMA_LOW_WATER 0x00004434
1010 #define DEFAULT_DMA_LOW_WATER 0x00000005
1011 #define BUFMGR_DMA_HIGH_WATER 0x00004438
1012 #define DEFAULT_DMA_HIGH_WATER 0x0000000a
1013 #define BUFMGR_RX_DMA_ALLOC_REQ 0x0000443c
1014 #define BUFMGR_RX_DMA_ALLOC_RESP 0x00004440
1015 #define BUFMGR_TX_DMA_ALLOC_REQ 0x00004444
1016 #define BUFMGR_TX_DMA_ALLOC_RESP 0x00004448
1017 #define BUFMGR_HWDIAG_0 0x0000444c
1018 #define BUFMGR_HWDIAG_1 0x00004450
1019 #define BUFMGR_HWDIAG_2 0x00004454
1020 /* 0x4458 --> 0x4800 unused */
1021
1022 /* Read DMA control registers */
1023 #define RDMAC_MODE 0x00004800
1024 #define RDMAC_MODE_RESET 0x00000001
1025 #define RDMAC_MODE_ENABLE 0x00000002
1026 #define RDMAC_MODE_TGTABORT_ENAB 0x00000004
1027 #define RDMAC_MODE_MSTABORT_ENAB 0x00000008
1028 #define RDMAC_MODE_PARITYERR_ENAB 0x00000010
1029 #define RDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1030 #define RDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1031 #define RDMAC_MODE_FIFOURUN_ENAB 0x00000080
1032 #define RDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1033 #define RDMAC_MODE_LNGREAD_ENAB 0x00000200
1034 #define RDMAC_MODE_SPLIT_ENABLE 0x00000800
1035 #define RDMAC_MODE_BD_SBD_CRPT_ENAB 0x00000800
1036 #define RDMAC_MODE_SPLIT_RESET 0x00001000
1037 #define RDMAC_MODE_MBUF_RBD_CRPT_ENAB 0x00001000
1038 #define RDMAC_MODE_MBUF_SBD_CRPT_ENAB 0x00002000
1039 #define RDMAC_MODE_FIFO_SIZE_128 0x00020000
1040 #define RDMAC_MODE_FIFO_LONG_BURST 0x00030000
1041 #define RDMAC_STATUS 0x00004804
1042 #define RDMAC_STATUS_TGTABORT 0x00000004
1043 #define RDMAC_STATUS_MSTABORT 0x00000008
1044 #define RDMAC_STATUS_PARITYERR 0x00000010
1045 #define RDMAC_STATUS_ADDROFLOW 0x00000020
1046 #define RDMAC_STATUS_FIFOOFLOW 0x00000040
1047 #define RDMAC_STATUS_FIFOURUN 0x00000080
1048 #define RDMAC_STATUS_FIFOOREAD 0x00000100
1049 #define RDMAC_STATUS_LNGREAD 0x00000200
1050 /* 0x4808 --> 0x4c00 unused */
1051
1052 /* Write DMA control registers */
1053 #define WDMAC_MODE 0x00004c00
1054 #define WDMAC_MODE_RESET 0x00000001
1055 #define WDMAC_MODE_ENABLE 0x00000002
1056 #define WDMAC_MODE_TGTABORT_ENAB 0x00000004
1057 #define WDMAC_MODE_MSTABORT_ENAB 0x00000008
1058 #define WDMAC_MODE_PARITYERR_ENAB 0x00000010
1059 #define WDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1060 #define WDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1061 #define WDMAC_MODE_FIFOURUN_ENAB 0x00000080
1062 #define WDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1063 #define WDMAC_MODE_LNGREAD_ENAB 0x00000200
1064 #define WDMAC_MODE_RX_ACCEL 0x00000400
1065 #define WDMAC_STATUS 0x00004c04
1066 #define WDMAC_STATUS_TGTABORT 0x00000004
1067 #define WDMAC_STATUS_MSTABORT 0x00000008
1068 #define WDMAC_STATUS_PARITYERR 0x00000010
1069 #define WDMAC_STATUS_ADDROFLOW 0x00000020
1070 #define WDMAC_STATUS_FIFOOFLOW 0x00000040
1071 #define WDMAC_STATUS_FIFOURUN 0x00000080
1072 #define WDMAC_STATUS_FIFOOREAD 0x00000100
1073 #define WDMAC_STATUS_LNGREAD 0x00000200
1074 /* 0x4c08 --> 0x5000 unused */
1075
1076 /* Per-cpu register offsets (arm9) */
1077 #define CPU_MODE 0x00000000
1078 #define CPU_MODE_RESET 0x00000001
1079 #define CPU_MODE_HALT 0x00000400
1080 #define CPU_STATE 0x00000004
1081 #define CPU_EVTMASK 0x00000008
1082 /* 0xc --> 0x1c reserved */
1083 #define CPU_PC 0x0000001c
1084 #define CPU_INSN 0x00000020
1085 #define CPU_SPAD_UFLOW 0x00000024
1086 #define CPU_WDOG_CLEAR 0x00000028
1087 #define CPU_WDOG_VECTOR 0x0000002c
1088 #define CPU_WDOG_PC 0x00000030
1089 #define CPU_HW_BP 0x00000034
1090 /* 0x38 --> 0x44 unused */
1091 #define CPU_WDOG_SAVED_STATE 0x00000044
1092 #define CPU_LAST_BRANCH_ADDR 0x00000048
1093 #define CPU_SPAD_UFLOW_SET 0x0000004c
1094 /* 0x50 --> 0x200 unused */
1095 #define CPU_R0 0x00000200
1096 #define CPU_R1 0x00000204
1097 #define CPU_R2 0x00000208
1098 #define CPU_R3 0x0000020c
1099 #define CPU_R4 0x00000210
1100 #define CPU_R5 0x00000214
1101 #define CPU_R6 0x00000218
1102 #define CPU_R7 0x0000021c
1103 #define CPU_R8 0x00000220
1104 #define CPU_R9 0x00000224
1105 #define CPU_R10 0x00000228
1106 #define CPU_R11 0x0000022c
1107 #define CPU_R12 0x00000230
1108 #define CPU_R13 0x00000234
1109 #define CPU_R14 0x00000238
1110 #define CPU_R15 0x0000023c
1111 #define CPU_R16 0x00000240
1112 #define CPU_R17 0x00000244
1113 #define CPU_R18 0x00000248
1114 #define CPU_R19 0x0000024c
1115 #define CPU_R20 0x00000250
1116 #define CPU_R21 0x00000254
1117 #define CPU_R22 0x00000258
1118 #define CPU_R23 0x0000025c
1119 #define CPU_R24 0x00000260
1120 #define CPU_R25 0x00000264
1121 #define CPU_R26 0x00000268
1122 #define CPU_R27 0x0000026c
1123 #define CPU_R28 0x00000270
1124 #define CPU_R29 0x00000274
1125 #define CPU_R30 0x00000278
1126 #define CPU_R31 0x0000027c
1127 /* 0x280 --> 0x400 unused */
1128
1129 #define RX_CPU_BASE 0x00005000
1130 #define RX_CPU_MODE 0x00005000
1131 #define RX_CPU_STATE 0x00005004
1132 #define RX_CPU_PGMCTR 0x0000501c
1133 #define RX_CPU_HWBKPT 0x00005034
1134 #define TX_CPU_BASE 0x00005400
1135 #define TX_CPU_MODE 0x00005400
1136 #define TX_CPU_STATE 0x00005404
1137 #define TX_CPU_PGMCTR 0x0000541c
1138
1139 #define VCPU_STATUS 0x00005100
1140 #define VCPU_STATUS_INIT_DONE 0x04000000
1141 #define VCPU_STATUS_DRV_RESET 0x08000000
1142
1143 #define VCPU_CFGSHDW 0x00005104
1144 #define VCPU_CFGSHDW_ASPM_DBNC 0x00001000
1145
1146 /* Mailboxes */
1147 #define GRCMBOX_BASE 0x00005600
1148 #define GRCMBOX_INTERRUPT_0 0x00005800 /* 64-bit */
1149 #define GRCMBOX_INTERRUPT_1 0x00005808 /* 64-bit */
1150 #define GRCMBOX_INTERRUPT_2 0x00005810 /* 64-bit */
1151 #define GRCMBOX_INTERRUPT_3 0x00005818 /* 64-bit */
1152 #define GRCMBOX_GENERAL_0 0x00005820 /* 64-bit */
1153 #define GRCMBOX_GENERAL_1 0x00005828 /* 64-bit */
1154 #define GRCMBOX_GENERAL_2 0x00005830 /* 64-bit */
1155 #define GRCMBOX_GENERAL_3 0x00005838 /* 64-bit */
1156 #define GRCMBOX_GENERAL_4 0x00005840 /* 64-bit */
1157 #define GRCMBOX_GENERAL_5 0x00005848 /* 64-bit */
1158 #define GRCMBOX_GENERAL_6 0x00005850 /* 64-bit */
1159 #define GRCMBOX_GENERAL_7 0x00005858 /* 64-bit */
1160 #define GRCMBOX_RELOAD_STAT 0x00005860 /* 64-bit */
1161 #define GRCMBOX_RCVSTD_PROD_IDX 0x00005868 /* 64-bit */
1162 #define GRCMBOX_RCVJUMBO_PROD_IDX 0x00005870 /* 64-bit */
1163 #define GRCMBOX_RCVMINI_PROD_IDX 0x00005878 /* 64-bit */
1164 #define GRCMBOX_RCVRET_CON_IDX_0 0x00005880 /* 64-bit */
1165 #define GRCMBOX_RCVRET_CON_IDX_1 0x00005888 /* 64-bit */
1166 #define GRCMBOX_RCVRET_CON_IDX_2 0x00005890 /* 64-bit */
1167 #define GRCMBOX_RCVRET_CON_IDX_3 0x00005898 /* 64-bit */
1168 #define GRCMBOX_RCVRET_CON_IDX_4 0x000058a0 /* 64-bit */
1169 #define GRCMBOX_RCVRET_CON_IDX_5 0x000058a8 /* 64-bit */
1170 #define GRCMBOX_RCVRET_CON_IDX_6 0x000058b0 /* 64-bit */
1171 #define GRCMBOX_RCVRET_CON_IDX_7 0x000058b8 /* 64-bit */
1172 #define GRCMBOX_RCVRET_CON_IDX_8 0x000058c0 /* 64-bit */
1173 #define GRCMBOX_RCVRET_CON_IDX_9 0x000058c8 /* 64-bit */
1174 #define GRCMBOX_RCVRET_CON_IDX_10 0x000058d0 /* 64-bit */
1175 #define GRCMBOX_RCVRET_CON_IDX_11 0x000058d8 /* 64-bit */
1176 #define GRCMBOX_RCVRET_CON_IDX_12 0x000058e0 /* 64-bit */
1177 #define GRCMBOX_RCVRET_CON_IDX_13 0x000058e8 /* 64-bit */
1178 #define GRCMBOX_RCVRET_CON_IDX_14 0x000058f0 /* 64-bit */
1179 #define GRCMBOX_RCVRET_CON_IDX_15 0x000058f8 /* 64-bit */
1180 #define GRCMBOX_SNDHOST_PROD_IDX_0 0x00005900 /* 64-bit */
1181 #define GRCMBOX_SNDHOST_PROD_IDX_1 0x00005908 /* 64-bit */
1182 #define GRCMBOX_SNDHOST_PROD_IDX_2 0x00005910 /* 64-bit */
1183 #define GRCMBOX_SNDHOST_PROD_IDX_3 0x00005918 /* 64-bit */
1184 #define GRCMBOX_SNDHOST_PROD_IDX_4 0x00005920 /* 64-bit */
1185 #define GRCMBOX_SNDHOST_PROD_IDX_5 0x00005928 /* 64-bit */
1186 #define GRCMBOX_SNDHOST_PROD_IDX_6 0x00005930 /* 64-bit */
1187 #define GRCMBOX_SNDHOST_PROD_IDX_7 0x00005938 /* 64-bit */
1188 #define GRCMBOX_SNDHOST_PROD_IDX_8 0x00005940 /* 64-bit */
1189 #define GRCMBOX_SNDHOST_PROD_IDX_9 0x00005948 /* 64-bit */
1190 #define GRCMBOX_SNDHOST_PROD_IDX_10 0x00005950 /* 64-bit */
1191 #define GRCMBOX_SNDHOST_PROD_IDX_11 0x00005958 /* 64-bit */
1192 #define GRCMBOX_SNDHOST_PROD_IDX_12 0x00005960 /* 64-bit */
1193 #define GRCMBOX_SNDHOST_PROD_IDX_13 0x00005968 /* 64-bit */
1194 #define GRCMBOX_SNDHOST_PROD_IDX_14 0x00005970 /* 64-bit */
1195 #define GRCMBOX_SNDHOST_PROD_IDX_15 0x00005978 /* 64-bit */
1196 #define GRCMBOX_SNDNIC_PROD_IDX_0 0x00005980 /* 64-bit */
1197 #define GRCMBOX_SNDNIC_PROD_IDX_1 0x00005988 /* 64-bit */
1198 #define GRCMBOX_SNDNIC_PROD_IDX_2 0x00005990 /* 64-bit */
1199 #define GRCMBOX_SNDNIC_PROD_IDX_3 0x00005998 /* 64-bit */
1200 #define GRCMBOX_SNDNIC_PROD_IDX_4 0x000059a0 /* 64-bit */
1201 #define GRCMBOX_SNDNIC_PROD_IDX_5 0x000059a8 /* 64-bit */
1202 #define GRCMBOX_SNDNIC_PROD_IDX_6 0x000059b0 /* 64-bit */
1203 #define GRCMBOX_SNDNIC_PROD_IDX_7 0x000059b8 /* 64-bit */
1204 #define GRCMBOX_SNDNIC_PROD_IDX_8 0x000059c0 /* 64-bit */
1205 #define GRCMBOX_SNDNIC_PROD_IDX_9 0x000059c8 /* 64-bit */
1206 #define GRCMBOX_SNDNIC_PROD_IDX_10 0x000059d0 /* 64-bit */
1207 #define GRCMBOX_SNDNIC_PROD_IDX_11 0x000059d8 /* 64-bit */
1208 #define GRCMBOX_SNDNIC_PROD_IDX_12 0x000059e0 /* 64-bit */
1209 #define GRCMBOX_SNDNIC_PROD_IDX_13 0x000059e8 /* 64-bit */
1210 #define GRCMBOX_SNDNIC_PROD_IDX_14 0x000059f0 /* 64-bit */
1211 #define GRCMBOX_SNDNIC_PROD_IDX_15 0x000059f8 /* 64-bit */
1212 #define GRCMBOX_HIGH_PRIO_EV_VECTOR 0x00005a00
1213 #define GRCMBOX_HIGH_PRIO_EV_MASK 0x00005a04
1214 #define GRCMBOX_LOW_PRIO_EV_VEC 0x00005a08
1215 #define GRCMBOX_LOW_PRIO_EV_MASK 0x00005a0c
1216 /* 0x5a10 --> 0x5c00 */
1217
1218 /* Flow Through queues */
1219 #define FTQ_RESET 0x00005c00
1220 /* 0x5c04 --> 0x5c10 unused */
1221 #define FTQ_DMA_NORM_READ_CTL 0x00005c10
1222 #define FTQ_DMA_NORM_READ_FULL_CNT 0x00005c14
1223 #define FTQ_DMA_NORM_READ_FIFO_ENQDEQ 0x00005c18
1224 #define FTQ_DMA_NORM_READ_WRITE_PEEK 0x00005c1c
1225 #define FTQ_DMA_HIGH_READ_CTL 0x00005c20
1226 #define FTQ_DMA_HIGH_READ_FULL_CNT 0x00005c24
1227 #define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ 0x00005c28
1228 #define FTQ_DMA_HIGH_READ_WRITE_PEEK 0x00005c2c
1229 #define FTQ_DMA_COMP_DISC_CTL 0x00005c30
1230 #define FTQ_DMA_COMP_DISC_FULL_CNT 0x00005c34
1231 #define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ 0x00005c38
1232 #define FTQ_DMA_COMP_DISC_WRITE_PEEK 0x00005c3c
1233 #define FTQ_SEND_BD_COMP_CTL 0x00005c40
1234 #define FTQ_SEND_BD_COMP_FULL_CNT 0x00005c44
1235 #define FTQ_SEND_BD_COMP_FIFO_ENQDEQ 0x00005c48
1236 #define FTQ_SEND_BD_COMP_WRITE_PEEK 0x00005c4c
1237 #define FTQ_SEND_DATA_INIT_CTL 0x00005c50
1238 #define FTQ_SEND_DATA_INIT_FULL_CNT 0x00005c54
1239 #define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ 0x00005c58
1240 #define FTQ_SEND_DATA_INIT_WRITE_PEEK 0x00005c5c
1241 #define FTQ_DMA_NORM_WRITE_CTL 0x00005c60
1242 #define FTQ_DMA_NORM_WRITE_FULL_CNT 0x00005c64
1243 #define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ 0x00005c68
1244 #define FTQ_DMA_NORM_WRITE_WRITE_PEEK 0x00005c6c
1245 #define FTQ_DMA_HIGH_WRITE_CTL 0x00005c70
1246 #define FTQ_DMA_HIGH_WRITE_FULL_CNT 0x00005c74
1247 #define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ 0x00005c78
1248 #define FTQ_DMA_HIGH_WRITE_WRITE_PEEK 0x00005c7c
1249 #define FTQ_SWTYPE1_CTL 0x00005c80
1250 #define FTQ_SWTYPE1_FULL_CNT 0x00005c84
1251 #define FTQ_SWTYPE1_FIFO_ENQDEQ 0x00005c88
1252 #define FTQ_SWTYPE1_WRITE_PEEK 0x00005c8c
1253 #define FTQ_SEND_DATA_COMP_CTL 0x00005c90
1254 #define FTQ_SEND_DATA_COMP_FULL_CNT 0x00005c94
1255 #define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ 0x00005c98
1256 #define FTQ_SEND_DATA_COMP_WRITE_PEEK 0x00005c9c
1257 #define FTQ_HOST_COAL_CTL 0x00005ca0
1258 #define FTQ_HOST_COAL_FULL_CNT 0x00005ca4
1259 #define FTQ_HOST_COAL_FIFO_ENQDEQ 0x00005ca8
1260 #define FTQ_HOST_COAL_WRITE_PEEK 0x00005cac
1261 #define FTQ_MAC_TX_CTL 0x00005cb0
1262 #define FTQ_MAC_TX_FULL_CNT 0x00005cb4
1263 #define FTQ_MAC_TX_FIFO_ENQDEQ 0x00005cb8
1264 #define FTQ_MAC_TX_WRITE_PEEK 0x00005cbc
1265 #define FTQ_MB_FREE_CTL 0x00005cc0
1266 #define FTQ_MB_FREE_FULL_CNT 0x00005cc4
1267 #define FTQ_MB_FREE_FIFO_ENQDEQ 0x00005cc8
1268 #define FTQ_MB_FREE_WRITE_PEEK 0x00005ccc
1269 #define FTQ_RCVBD_COMP_CTL 0x00005cd0
1270 #define FTQ_RCVBD_COMP_FULL_CNT 0x00005cd4
1271 #define FTQ_RCVBD_COMP_FIFO_ENQDEQ 0x00005cd8
1272 #define FTQ_RCVBD_COMP_WRITE_PEEK 0x00005cdc
1273 #define FTQ_RCVLST_PLMT_CTL 0x00005ce0
1274 #define FTQ_RCVLST_PLMT_FULL_CNT 0x00005ce4
1275 #define FTQ_RCVLST_PLMT_FIFO_ENQDEQ 0x00005ce8
1276 #define FTQ_RCVLST_PLMT_WRITE_PEEK 0x00005cec
1277 #define FTQ_RCVDATA_INI_CTL 0x00005cf0
1278 #define FTQ_RCVDATA_INI_FULL_CNT 0x00005cf4
1279 #define FTQ_RCVDATA_INI_FIFO_ENQDEQ 0x00005cf8
1280 #define FTQ_RCVDATA_INI_WRITE_PEEK 0x00005cfc
1281 #define FTQ_RCVDATA_COMP_CTL 0x00005d00
1282 #define FTQ_RCVDATA_COMP_FULL_CNT 0x00005d04
1283 #define FTQ_RCVDATA_COMP_FIFO_ENQDEQ 0x00005d08
1284 #define FTQ_RCVDATA_COMP_WRITE_PEEK 0x00005d0c
1285 #define FTQ_SWTYPE2_CTL 0x00005d10
1286 #define FTQ_SWTYPE2_FULL_CNT 0x00005d14
1287 #define FTQ_SWTYPE2_FIFO_ENQDEQ 0x00005d18
1288 #define FTQ_SWTYPE2_WRITE_PEEK 0x00005d1c
1289 /* 0x5d20 --> 0x6000 unused */
1290
1291 /* Message signaled interrupt registers */
1292 #define MSGINT_MODE 0x00006000
1293 #define MSGINT_MODE_RESET 0x00000001
1294 #define MSGINT_MODE_ENABLE 0x00000002
1295 #define MSGINT_STATUS 0x00006004
1296 #define MSGINT_FIFO 0x00006008
1297 /* 0x600c --> 0x6400 unused */
1298
1299 /* DMA completion registers */
1300 #define DMAC_MODE 0x00006400
1301 #define DMAC_MODE_RESET 0x00000001
1302 #define DMAC_MODE_ENABLE 0x00000002
1303 /* 0x6404 --> 0x6800 unused */
1304
1305 /* GRC registers */
1306 #define GRC_MODE 0x00006800
1307 #define GRC_MODE_UPD_ON_COAL 0x00000001
1308 #define GRC_MODE_BSWAP_NONFRM_DATA 0x00000002
1309 #define GRC_MODE_WSWAP_NONFRM_DATA 0x00000004
1310 #define GRC_MODE_BSWAP_DATA 0x00000010
1311 #define GRC_MODE_WSWAP_DATA 0x00000020
1312 #define GRC_MODE_SPLITHDR 0x00000100
1313 #define GRC_MODE_NOFRM_CRACKING 0x00000200
1314 #define GRC_MODE_INCL_CRC 0x00000400
1315 #define GRC_MODE_ALLOW_BAD_FRMS 0x00000800
1316 #define GRC_MODE_NOIRQ_ON_SENDS 0x00002000
1317 #define GRC_MODE_NOIRQ_ON_RCV 0x00004000
1318 #define GRC_MODE_FORCE_PCI32BIT 0x00008000
1319 #define GRC_MODE_HOST_STACKUP 0x00010000
1320 #define GRC_MODE_HOST_SENDBDS 0x00020000
1321 #define GRC_MODE_NO_TX_PHDR_CSUM 0x00100000
1322 #define GRC_MODE_NVRAM_WR_ENABLE 0x00200000
1323 #define GRC_MODE_NO_RX_PHDR_CSUM 0x00800000
1324 #define GRC_MODE_IRQ_ON_TX_CPU_ATTN 0x01000000
1325 #define GRC_MODE_IRQ_ON_RX_CPU_ATTN 0x02000000
1326 #define GRC_MODE_IRQ_ON_MAC_ATTN 0x04000000
1327 #define GRC_MODE_IRQ_ON_DMA_ATTN 0x08000000
1328 #define GRC_MODE_IRQ_ON_FLOW_ATTN 0x10000000
1329 #define GRC_MODE_4X_NIC_SEND_RINGS 0x20000000
1330 #define GRC_MODE_MCAST_FRM_ENABLE 0x40000000
1331 #define GRC_MISC_CFG 0x00006804
1332 #define GRC_MISC_CFG_CORECLK_RESET 0x00000001
1333 #define GRC_MISC_CFG_PRESCALAR_MASK 0x000000fe
1334 #define GRC_MISC_CFG_PRESCALAR_SHIFT 1
1335 #define GRC_MISC_CFG_BOARD_ID_MASK 0x0001e000
1336 #define GRC_MISC_CFG_BOARD_ID_5700 0x0001e000
1337 #define GRC_MISC_CFG_BOARD_ID_5701 0x00000000
1338 #define GRC_MISC_CFG_BOARD_ID_5702FE 0x00004000
1339 #define GRC_MISC_CFG_BOARD_ID_5703 0x00000000
1340 #define GRC_MISC_CFG_BOARD_ID_5703S 0x00002000
1341 #define GRC_MISC_CFG_BOARD_ID_5704 0x00000000
1342 #define GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000
1343 #define GRC_MISC_CFG_BOARD_ID_5704_A2 0x00008000
1344 #define GRC_MISC_CFG_BOARD_ID_5788 0x00010000
1345 #define GRC_MISC_CFG_BOARD_ID_5788M 0x00018000
1346 #define GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000
1347 #define GRC_MISC_CFG_EPHY_IDDQ 0x00200000
1348 #define GRC_MISC_CFG_KEEP_GPHY_POWER 0x04000000
1349 #define GRC_LOCAL_CTRL 0x00006808
1350 #define GRC_LCLCTRL_INT_ACTIVE 0x00000001
1351 #define GRC_LCLCTRL_CLEARINT 0x00000002
1352 #define GRC_LCLCTRL_SETINT 0x00000004
1353 #define GRC_LCLCTRL_INT_ON_ATTN 0x00000008
1354 #define GRC_LCLCTRL_GPIO_UART_SEL 0x00000010 /* 5755 only */
1355 #define GRC_LCLCTRL_USE_SIG_DETECT 0x00000010 /* 5714/5780 only */
1356 #define GRC_LCLCTRL_USE_EXT_SIG_DETECT 0x00000020 /* 5714/5780 only */
1357 #define GRC_LCLCTRL_GPIO_INPUT3 0x00000020
1358 #define GRC_LCLCTRL_GPIO_OE3 0x00000040
1359 #define GRC_LCLCTRL_GPIO_OUTPUT3 0x00000080
1360 #define GRC_LCLCTRL_GPIO_INPUT0 0x00000100
1361 #define GRC_LCLCTRL_GPIO_INPUT1 0x00000200
1362 #define GRC_LCLCTRL_GPIO_INPUT2 0x00000400
1363 #define GRC_LCLCTRL_GPIO_OE0 0x00000800
1364 #define GRC_LCLCTRL_GPIO_OE1 0x00001000
1365 #define GRC_LCLCTRL_GPIO_OE2 0x00002000
1366 #define GRC_LCLCTRL_GPIO_OUTPUT0 0x00004000
1367 #define GRC_LCLCTRL_GPIO_OUTPUT1 0x00008000
1368 #define GRC_LCLCTRL_GPIO_OUTPUT2 0x00010000
1369 #define GRC_LCLCTRL_EXTMEM_ENABLE 0x00020000
1370 #define GRC_LCLCTRL_MEMSZ_MASK 0x001c0000
1371 #define GRC_LCLCTRL_MEMSZ_256K 0x00000000
1372 #define GRC_LCLCTRL_MEMSZ_512K 0x00040000
1373 #define GRC_LCLCTRL_MEMSZ_1M 0x00080000
1374 #define GRC_LCLCTRL_MEMSZ_2M 0x000c0000
1375 #define GRC_LCLCTRL_MEMSZ_4M 0x00100000
1376 #define GRC_LCLCTRL_MEMSZ_8M 0x00140000
1377 #define GRC_LCLCTRL_MEMSZ_16M 0x00180000
1378 #define GRC_LCLCTRL_BANK_SELECT 0x00200000
1379 #define GRC_LCLCTRL_SSRAM_TYPE 0x00400000
1380 #define GRC_LCLCTRL_AUTO_SEEPROM 0x01000000
1381 #define GRC_TIMER 0x0000680c
1382 #define GRC_RX_CPU_EVENT 0x00006810
1383 #define GRC_RX_TIMER_REF 0x00006814
1384 #define GRC_RX_CPU_SEM 0x00006818
1385 #define GRC_REMOTE_RX_CPU_ATTN 0x0000681c
1386 #define GRC_TX_CPU_EVENT 0x00006820
1387 #define GRC_TX_TIMER_REF 0x00006824
1388 #define GRC_TX_CPU_SEM 0x00006828
1389 #define GRC_REMOTE_TX_CPU_ATTN 0x0000682c
1390 #define GRC_MEM_POWER_UP 0x00006830 /* 64-bit */
1391 #define GRC_EEPROM_ADDR 0x00006838
1392 #define EEPROM_ADDR_WRITE 0x00000000
1393 #define EEPROM_ADDR_READ 0x80000000
1394 #define EEPROM_ADDR_COMPLETE 0x40000000
1395 #define EEPROM_ADDR_FSM_RESET 0x20000000
1396 #define EEPROM_ADDR_DEVID_MASK 0x1c000000
1397 #define EEPROM_ADDR_DEVID_SHIFT 26
1398 #define EEPROM_ADDR_START 0x02000000
1399 #define EEPROM_ADDR_CLKPERD_SHIFT 16
1400 #define EEPROM_ADDR_ADDR_MASK 0x0000ffff
1401 #define EEPROM_ADDR_ADDR_SHIFT 0
1402 #define EEPROM_DEFAULT_CLOCK_PERIOD 0x60
1403 #define EEPROM_CHIP_SIZE (64 * 1024)
1404 #define GRC_EEPROM_DATA 0x0000683c
1405 #define GRC_EEPROM_CTRL 0x00006840
1406 #define GRC_MDI_CTRL 0x00006844
1407 #define GRC_SEEPROM_DELAY 0x00006848
1408 /* 0x684c --> 0x6890 unused */
1409 #define GRC_VCPU_EXT_CTRL 0x00006890
1410 #define GRC_VCPU_EXT_CTRL_HALT_CPU 0x00400000
1411 #define GRC_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000
1412 #define GRC_FASTBOOT_PC 0x00006894 /* 5752, 5755, 5787 */
1413
1414 /* 0x6c00 --> 0x7000 unused */
1415
1416 /* NVRAM Control registers */
1417 #define NVRAM_CMD 0x00007000
1418 #define NVRAM_CMD_RESET 0x00000001
1419 #define NVRAM_CMD_DONE 0x00000008
1420 #define NVRAM_CMD_GO 0x00000010
1421 #define NVRAM_CMD_WR 0x00000020
1422 #define NVRAM_CMD_RD 0x00000000
1423 #define NVRAM_CMD_ERASE 0x00000040
1424 #define NVRAM_CMD_FIRST 0x00000080
1425 #define NVRAM_CMD_LAST 0x00000100
1426 #define NVRAM_CMD_WREN 0x00010000
1427 #define NVRAM_CMD_WRDI 0x00020000
1428 #define NVRAM_STAT 0x00007004
1429 #define NVRAM_WRDATA 0x00007008
1430 #define NVRAM_ADDR 0x0000700c
1431 #define NVRAM_ADDR_MSK 0x00ffffff
1432 #define NVRAM_RDDATA 0x00007010
1433 #define NVRAM_CFG1 0x00007014
1434 #define NVRAM_CFG1_FLASHIF_ENAB 0x00000001
1435 #define NVRAM_CFG1_BUFFERED_MODE 0x00000002
1436 #define NVRAM_CFG1_PASS_THRU 0x00000004
1437 #define NVRAM_CFG1_STATUS_BITS 0x00000070
1438 #define NVRAM_CFG1_BIT_BANG 0x00000008
1439 #define NVRAM_CFG1_FLASH_SIZE 0x02000000
1440 #define NVRAM_CFG1_COMPAT_BYPASS 0x80000000
1441 #define NVRAM_CFG1_VENDOR_MASK 0x03000003
1442 #define FLASH_VENDOR_ATMEL_EEPROM 0x02000000
1443 #define FLASH_VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1444 #define FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED 0x00000003
1445 #define FLASH_VENDOR_ST 0x03000001
1446 #define FLASH_VENDOR_SAIFUN 0x01000003
1447 #define FLASH_VENDOR_SST_SMALL 0x00000001
1448 #define FLASH_VENDOR_SST_LARGE 0x02000001
1449 #define NVRAM_CFG1_5752VENDOR_MASK 0x03c00003
1450 #define FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ 0x00000000
1451 #define FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ 0x02000000
1452 #define FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1453 #define FLASH_5752VENDOR_ST_M45PE10 0x02400000
1454 #define FLASH_5752VENDOR_ST_M45PE20 0x02400002
1455 #define FLASH_5752VENDOR_ST_M45PE40 0x02400001
1456 #define FLASH_5755VENDOR_ATMEL_FLASH_1 0x03400001
1457 #define FLASH_5755VENDOR_ATMEL_FLASH_2 0x03400002
1458 #define FLASH_5755VENDOR_ATMEL_FLASH_3 0x03400000
1459 #define FLASH_5755VENDOR_ATMEL_FLASH_4 0x00000003
1460 #define FLASH_5755VENDOR_ATMEL_FLASH_5 0x02000003
1461 #define FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ 0x03c00003
1462 #define FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ 0x03c00002
1463 #define FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ 0x03000003
1464 #define FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ 0x03000002
1465 #define FLASH_5787VENDOR_MICRO_EEPROM_64KHZ 0x03000000
1466 #define FLASH_5787VENDOR_MICRO_EEPROM_376KHZ 0x02000000
1467 #define FLASH_5761VENDOR_ATMEL_MDB021D 0x00800003
1468 #define FLASH_5761VENDOR_ATMEL_MDB041D 0x00800000
1469 #define FLASH_5761VENDOR_ATMEL_MDB081D 0x00800002
1470 #define FLASH_5761VENDOR_ATMEL_MDB161D 0x00800001
1471 #define FLASH_5761VENDOR_ATMEL_ADB021D 0x00000003
1472 #define FLASH_5761VENDOR_ATMEL_ADB041D 0x00000000
1473 #define FLASH_5761VENDOR_ATMEL_ADB081D 0x00000002
1474 #define FLASH_5761VENDOR_ATMEL_ADB161D 0x00000001
1475 #define FLASH_5761VENDOR_ST_M_M45PE20 0x02800001
1476 #define FLASH_5761VENDOR_ST_M_M45PE40 0x02800000
1477 #define FLASH_5761VENDOR_ST_M_M45PE80 0x02800002
1478 #define FLASH_5761VENDOR_ST_M_M45PE16 0x02800003
1479 #define FLASH_5761VENDOR_ST_A_M45PE20 0x02000001
1480 #define FLASH_5761VENDOR_ST_A_M45PE40 0x02000000
1481 #define FLASH_5761VENDOR_ST_A_M45PE80 0x02000002
1482 #define FLASH_5761VENDOR_ST_A_M45PE16 0x02000003
1483 #define NVRAM_CFG1_5752PAGE_SIZE_MASK 0x70000000
1484 #define FLASH_5752PAGE_SIZE_256 0x00000000
1485 #define FLASH_5752PAGE_SIZE_512 0x10000000
1486 #define FLASH_5752PAGE_SIZE_1K 0x20000000
1487 #define FLASH_5752PAGE_SIZE_2K 0x30000000
1488 #define FLASH_5752PAGE_SIZE_4K 0x40000000
1489 #define FLASH_5752PAGE_SIZE_264 0x50000000
1490 #define NVRAM_CFG2 0x00007018
1491 #define NVRAM_CFG3 0x0000701c
1492 #define NVRAM_SWARB 0x00007020
1493 #define SWARB_REQ_SET0 0x00000001
1494 #define SWARB_REQ_SET1 0x00000002
1495 #define SWARB_REQ_SET2 0x00000004
1496 #define SWARB_REQ_SET3 0x00000008
1497 #define SWARB_REQ_CLR0 0x00000010
1498 #define SWARB_REQ_CLR1 0x00000020
1499 #define SWARB_REQ_CLR2 0x00000040
1500 #define SWARB_REQ_CLR3 0x00000080
1501 #define SWARB_GNT0 0x00000100
1502 #define SWARB_GNT1 0x00000200
1503 #define SWARB_GNT2 0x00000400
1504 #define SWARB_GNT3 0x00000800
1505 #define SWARB_REQ0 0x00001000
1506 #define SWARB_REQ1 0x00002000
1507 #define SWARB_REQ2 0x00004000
1508 #define SWARB_REQ3 0x00008000
1509 #define NVRAM_ACCESS 0x00007024
1510 #define ACCESS_ENABLE 0x00000001
1511 #define ACCESS_WR_ENABLE 0x00000002
1512 #define NVRAM_WRITE1 0x00007028
1513 /* 0x702c unused */
1514
1515 #define NVRAM_ADDR_LOCKOUT 0x00007030
1516 /* 0x7034 --> 0x7c00 unused */
1517
1518 #define PCIE_TRANSACTION_CFG 0x00007c04
1519 #define PCIE_TRANS_CFG_1SHOT_MSI 0x20000000
1520 #define PCIE_TRANS_CFG_LOM 0x00000020
1521
1522 #define PCIE_PWR_MGMT_THRESH 0x00007d28
1523 #define PCIE_PWR_MGMT_L1_THRESH_MSK 0x0000ff00
1524
1525 #define TG3_EEPROM_MAGIC 0x669955aa
1526 #define TG3_EEPROM_MAGIC_FW 0xa5000000
1527 #define TG3_EEPROM_MAGIC_FW_MSK 0xff000000
1528 #define TG3_EEPROM_MAGIC_HW 0xabcd
1529 #define TG3_EEPROM_MAGIC_HW_MSK 0xffff
1530
1531 /* 32K Window into NIC internal memory */
1532 #define NIC_SRAM_WIN_BASE 0x00008000
1533
1534 /* Offsets into first 32k of NIC internal memory. */
1535 #define NIC_SRAM_PAGE_ZERO 0x00000000
1536 #define NIC_SRAM_SEND_RCB 0x00000100 /* 16 * TG3_BDINFO_... */
1537 #define NIC_SRAM_RCV_RET_RCB 0x00000200 /* 16 * TG3_BDINFO_... */
1538 #define NIC_SRAM_STATS_BLK 0x00000300
1539 #define NIC_SRAM_STATUS_BLK 0x00000b00
1540
1541 #define NIC_SRAM_FIRMWARE_MBOX 0x00000b50
1542 #define NIC_SRAM_FIRMWARE_MBOX_MAGIC1 0x4B657654
1543 #define NIC_SRAM_FIRMWARE_MBOX_MAGIC2 0x4861764b /* !dma on linkchg */
1544
1545 #define NIC_SRAM_DATA_SIG 0x00000b54
1546 #define NIC_SRAM_DATA_SIG_MAGIC 0x4b657654 /* ascii for 'KevT' */
1547
1548 #define NIC_SRAM_DATA_CFG 0x00000b58
1549 #define NIC_SRAM_DATA_CFG_LED_MODE_MASK 0x0000000c
1550 #define NIC_SRAM_DATA_CFG_LED_MODE_MAC 0x00000000
1551 #define NIC_SRAM_DATA_CFG_LED_MODE_PHY_1 0x00000004
1552 #define NIC_SRAM_DATA_CFG_LED_MODE_PHY_2 0x00000008
1553 #define NIC_SRAM_DATA_CFG_PHY_TYPE_MASK 0x00000030
1554 #define NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN 0x00000000
1555 #define NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER 0x00000010
1556 #define NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER 0x00000020
1557 #define NIC_SRAM_DATA_CFG_WOL_ENABLE 0x00000040
1558 #define NIC_SRAM_DATA_CFG_ASF_ENABLE 0x00000080
1559 #define NIC_SRAM_DATA_CFG_EEPROM_WP 0x00000100
1560 #define NIC_SRAM_DATA_CFG_MINI_PCI 0x00001000
1561 #define NIC_SRAM_DATA_CFG_FIBER_WOL 0x00004000
1562 #define NIC_SRAM_DATA_CFG_NO_GPIO2 0x00100000
1563
1564 #define NIC_SRAM_DATA_VER 0x00000b5c
1565 #define NIC_SRAM_DATA_VER_SHIFT 16
1566
1567 #define NIC_SRAM_DATA_PHY_ID 0x00000b74
1568 #define NIC_SRAM_DATA_PHY_ID1_MASK 0xffff0000
1569 #define NIC_SRAM_DATA_PHY_ID2_MASK 0x0000ffff
1570
1571 #define NIC_SRAM_FW_CMD_MBOX 0x00000b78
1572 #define FWCMD_NICDRV_ALIVE 0x00000001
1573 #define FWCMD_NICDRV_PAUSE_FW 0x00000002
1574 #define FWCMD_NICDRV_IPV4ADDR_CHG 0x00000003
1575 #define FWCMD_NICDRV_IPV6ADDR_CHG 0x00000004
1576 #define FWCMD_NICDRV_FIX_DMAR 0x00000005
1577 #define FWCMD_NICDRV_FIX_DMAW 0x00000006
1578 #define FWCMD_NICDRV_ALIVE2 0x0000000d
1579 #define FWCMD_NICDRV_ALIVE3 0x0000000e
1580 #define NIC_SRAM_FW_CMD_LEN_MBOX 0x00000b7c
1581 #define NIC_SRAM_FW_CMD_DATA_MBOX 0x00000b80
1582 #define NIC_SRAM_FW_ASF_STATUS_MBOX 0x00000c00
1583 #define NIC_SRAM_FW_DRV_STATE_MBOX 0x00000c04
1584 #define DRV_STATE_START 0x00000001
1585 #define DRV_STATE_START_DONE 0x80000001
1586 #define DRV_STATE_UNLOAD 0x00000002
1587 #define DRV_STATE_UNLOAD_DONE 0x80000002
1588 #define DRV_STATE_WOL 0x00000003
1589 #define DRV_STATE_SUSPEND 0x00000004
1590
1591 #define NIC_SRAM_FW_RESET_TYPE_MBOX 0x00000c08
1592
1593 #define NIC_SRAM_MAC_ADDR_HIGH_MBOX 0x00000c14
1594 #define NIC_SRAM_MAC_ADDR_LOW_MBOX 0x00000c18
1595
1596 #define NIC_SRAM_WOL_MBOX 0x00000d30
1597 #define WOL_SIGNATURE 0x474c0000
1598 #define WOL_DRV_STATE_SHUTDOWN 0x00000001
1599 #define WOL_DRV_WOL 0x00000002
1600 #define WOL_SET_MAGIC_PKT 0x00000004
1601
1602 #define NIC_SRAM_DATA_CFG_2 0x00000d38
1603
1604 #define SHASTA_EXT_LED_MODE_MASK 0x00018000
1605 #define SHASTA_EXT_LED_LEGACY 0x00000000
1606 #define SHASTA_EXT_LED_SHARED 0x00008000
1607 #define SHASTA_EXT_LED_MAC 0x00010000
1608 #define SHASTA_EXT_LED_COMBO 0x00018000
1609
1610 #define NIC_SRAM_DATA_CFG_3 0x00000d3c
1611 #define NIC_SRAM_ASPM_DEBOUNCE 0x00000002
1612
1613 #define NIC_SRAM_RX_MINI_BUFFER_DESC 0x00001000
1614
1615 #define NIC_SRAM_DMA_DESC_POOL_BASE 0x00002000
1616 #define NIC_SRAM_DMA_DESC_POOL_SIZE 0x00002000
1617 #define NIC_SRAM_TX_BUFFER_DESC 0x00004000 /* 512 entries */
1618 #define NIC_SRAM_RX_BUFFER_DESC 0x00006000 /* 256 entries */
1619 #define NIC_SRAM_RX_JUMBO_BUFFER_DESC 0x00007000 /* 256 entries */
1620 #define NIC_SRAM_MBUF_POOL_BASE 0x00008000
1621 #define NIC_SRAM_MBUF_POOL_SIZE96 0x00018000
1622 #define NIC_SRAM_MBUF_POOL_SIZE64 0x00010000
1623 #define NIC_SRAM_MBUF_POOL_BASE5705 0x00010000
1624 #define NIC_SRAM_MBUF_POOL_SIZE5705 0x0000e000
1625
1626 /* Currently this is fixed. */
1627 #define PHY_ADDR 0x01
1628
1629 /* Tigon3 specific PHY MII registers. */
1630 #define TG3_BMCR_SPEED1000 0x0040
1631
1632 #define MII_TG3_CTRL 0x09 /* 1000-baseT control register */
1633 #define MII_TG3_CTRL_ADV_1000_HALF 0x0100
1634 #define MII_TG3_CTRL_ADV_1000_FULL 0x0200
1635 #define MII_TG3_CTRL_AS_MASTER 0x0800
1636 #define MII_TG3_CTRL_ENABLE_AS_MASTER 0x1000
1637
1638 #define MII_TG3_EXT_CTRL 0x10 /* Extended control register */
1639 #define MII_TG3_EXT_CTRL_FIFO_ELASTIC 0x0001
1640 #define MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002
1641 #define MII_TG3_EXT_CTRL_FORCE_LED_OFF 0x0008
1642 #define MII_TG3_EXT_CTRL_TBI 0x8000
1643
1644 #define MII_TG3_EXT_STAT 0x11 /* Extended status register */
1645 #define MII_TG3_EXT_STAT_LPASS 0x0100
1646
1647 #define MII_TG3_DSP_RW_PORT 0x15 /* DSP coefficient read/write port */
1648
1649 #define MII_TG3_DSP_ADDRESS 0x17 /* DSP address register */
1650 #define MII_TG3_EPHY_PTEST 0x17 /* 5906 PHY register */
1651
1652 #define MII_TG3_AUX_CTRL 0x18 /* auxilliary control register */
1653
1654 #define MII_TG3_AUXCTL_MISC_WREN 0x8000
1655 #define MII_TG3_AUXCTL_MISC_FORCE_AMDIX 0x0200
1656 #define MII_TG3_AUXCTL_MISC_RDSEL_MISC 0x7000
1657 #define MII_TG3_AUXCTL_SHDWSEL_MISC 0x0007
1658
1659 #define MII_TG3_AUX_STAT 0x19 /* auxilliary status register */
1660 #define MII_TG3_AUX_STAT_LPASS 0x0004
1661 #define MII_TG3_AUX_STAT_SPDMASK 0x0700
1662 #define MII_TG3_AUX_STAT_10HALF 0x0100
1663 #define MII_TG3_AUX_STAT_10FULL 0x0200
1664 #define MII_TG3_AUX_STAT_100HALF 0x0300
1665 #define MII_TG3_AUX_STAT_100_4 0x0400
1666 #define MII_TG3_AUX_STAT_100FULL 0x0500
1667 #define MII_TG3_AUX_STAT_1000HALF 0x0600
1668 #define MII_TG3_AUX_STAT_1000FULL 0x0700
1669 #define MII_TG3_AUX_STAT_100 0x0008
1670 #define MII_TG3_AUX_STAT_FULL 0x0001
1671
1672 #define MII_TG3_ISTAT 0x1a /* IRQ status register */
1673 #define MII_TG3_IMASK 0x1b /* IRQ mask register */
1674
1675 /* ISTAT/IMASK event bits */
1676 #define MII_TG3_INT_LINKCHG 0x0002
1677 #define MII_TG3_INT_SPEEDCHG 0x0004
1678 #define MII_TG3_INT_DUPLEXCHG 0x0008
1679 #define MII_TG3_INT_ANEG_PAGE_RX 0x0400
1680
1681 #define MII_TG3_EPHY_TEST 0x1f /* 5906 PHY register */
1682 #define MII_TG3_EPHY_SHADOW_EN 0x80
1683
1684 #define MII_TG3_EPHYTST_MISCCTRL 0x10 /* 5906 EPHY misc ctrl shadow register */
1685 #define MII_TG3_EPHYTST_MISCCTRL_MDIX 0x4000
1686
1687 #define MII_TG3_TEST1 0x1e
1688 #define MII_TG3_TEST1_TRIM_EN 0x0010
1689 #define MII_TG3_TEST1_CRC_EN 0x8000
1690
1691 /* There are two ways to manage the TX descriptors on the tigon3.
1692 * Either the descriptors are in host DMA'able memory, or they
1693 * exist only in the cards on-chip SRAM. All 16 send bds are under
1694 * the same mode, they may not be configured individually.
1695 *
1696 * This driver always uses host memory TX descriptors.
1697 *
1698 * To use host memory TX descriptors:
1699 * 1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register.
1700 * Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear.
1701 * 2) Allocate DMA'able memory.
1702 * 3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
1703 * a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory
1704 * obtained in step 2
1705 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC.
1706 * c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number
1707 * of TX descriptors. Leave flags field clear.
1708 * 4) Access TX descriptors via host memory. The chip
1709 * will refetch into local SRAM as needed when producer
1710 * index mailboxes are updated.
1711 *
1712 * To use on-chip TX descriptors:
1713 * 1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register.
1714 * Make sure GRC_MODE_HOST_SENDBDS is clear.
1715 * 2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
1716 * a) Set TG3_BDINFO_HOST_ADDR to zero.
1717 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC
1718 * c) TG3_BDINFO_MAXLEN_FLAGS is don't care.
1719 * 3) Access TX descriptors directly in on-chip SRAM
1720 * using normal {read,write}l(). (and not using
1721 * pointer dereferencing of ioremap()'d memory like
1722 * the broken Broadcom driver does)
1723 *
1724 * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of
1725 * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices.
1726 */
1727 struct tg3_tx_buffer_desc {
1728 u32 addr_hi;
1729 u32 addr_lo;
1730
1731 u32 len_flags;
1732 #define TXD_FLAG_TCPUDP_CSUM 0x0001
1733 #define TXD_FLAG_IP_CSUM 0x0002
1734 #define TXD_FLAG_END 0x0004
1735 #define TXD_FLAG_IP_FRAG 0x0008
1736 #define TXD_FLAG_IP_FRAG_END 0x0010
1737 #define TXD_FLAG_VLAN 0x0040
1738 #define TXD_FLAG_COAL_NOW 0x0080
1739 #define TXD_FLAG_CPU_PRE_DMA 0x0100
1740 #define TXD_FLAG_CPU_POST_DMA 0x0200
1741 #define TXD_FLAG_ADD_SRC_ADDR 0x1000
1742 #define TXD_FLAG_CHOOSE_SRC_ADDR 0x6000
1743 #define TXD_FLAG_NO_CRC 0x8000
1744 #define TXD_LEN_SHIFT 16
1745
1746 u32 vlan_tag;
1747 #define TXD_VLAN_TAG_SHIFT 0
1748 #define TXD_MSS_SHIFT 16
1749 };
1750
1751 #define TXD_ADDR 0x00UL /* 64-bit */
1752 #define TXD_LEN_FLAGS 0x08UL /* 32-bit (upper 16-bits are len) */
1753 #define TXD_VLAN_TAG 0x0cUL /* 32-bit (upper 16-bits are tag) */
1754 #define TXD_SIZE 0x10UL
1755
1756 struct tg3_rx_buffer_desc {
1757 u32 addr_hi;
1758 u32 addr_lo;
1759
1760 u32 idx_len;
1761 #define RXD_IDX_MASK 0xffff0000
1762 #define RXD_IDX_SHIFT 16
1763 #define RXD_LEN_MASK 0x0000ffff
1764 #define RXD_LEN_SHIFT 0
1765
1766 u32 type_flags;
1767 #define RXD_TYPE_SHIFT 16
1768 #define RXD_FLAGS_SHIFT 0
1769
1770 #define RXD_FLAG_END 0x0004
1771 #define RXD_FLAG_MINI 0x0800
1772 #define RXD_FLAG_JUMBO 0x0020
1773 #define RXD_FLAG_VLAN 0x0040
1774 #define RXD_FLAG_ERROR 0x0400
1775 #define RXD_FLAG_IP_CSUM 0x1000
1776 #define RXD_FLAG_TCPUDP_CSUM 0x2000
1777 #define RXD_FLAG_IS_TCP 0x4000
1778
1779 u32 ip_tcp_csum;
1780 #define RXD_IPCSUM_MASK 0xffff0000
1781 #define RXD_IPCSUM_SHIFT 16
1782 #define RXD_TCPCSUM_MASK 0x0000ffff
1783 #define RXD_TCPCSUM_SHIFT 0
1784
1785 u32 err_vlan;
1786
1787 #define RXD_VLAN_MASK 0x0000ffff
1788
1789 #define RXD_ERR_BAD_CRC 0x00010000
1790 #define RXD_ERR_COLLISION 0x00020000
1791 #define RXD_ERR_LINK_LOST 0x00040000
1792 #define RXD_ERR_PHY_DECODE 0x00080000
1793 #define RXD_ERR_ODD_NIBBLE_RCVD_MII 0x00100000
1794 #define RXD_ERR_MAC_ABRT 0x00200000
1795 #define RXD_ERR_TOO_SMALL 0x00400000
1796 #define RXD_ERR_NO_RESOURCES 0x00800000
1797 #define RXD_ERR_HUGE_FRAME 0x01000000
1798 #define RXD_ERR_MASK 0xffff0000
1799
1800 u32 reserved;
1801 u32 opaque;
1802 #define RXD_OPAQUE_INDEX_MASK 0x0000ffff
1803 #define RXD_OPAQUE_INDEX_SHIFT 0
1804 #define RXD_OPAQUE_RING_STD 0x00010000
1805 #define RXD_OPAQUE_RING_JUMBO 0x00020000
1806 #define RXD_OPAQUE_RING_MINI 0x00040000
1807 #define RXD_OPAQUE_RING_MASK 0x00070000
1808 };
1809
1810 struct tg3_ext_rx_buffer_desc {
1811 struct {
1812 u32 addr_hi;
1813 u32 addr_lo;
1814 } addrlist[3];
1815 u32 len2_len1;
1816 u32 resv_len3;
1817 struct tg3_rx_buffer_desc std;
1818 };
1819
1820 /* We only use this when testing out the DMA engine
1821 * at probe time. This is the internal format of buffer
1822 * descriptors used by the chip at NIC_SRAM_DMA_DESCS.
1823 */
1824 struct tg3_internal_buffer_desc {
1825 u32 addr_hi;
1826 u32 addr_lo;
1827 u32 nic_mbuf;
1828 /* XXX FIX THIS */
1829 #ifdef __BIG_ENDIAN
1830 u16 cqid_sqid;
1831 u16 len;
1832 #else
1833 u16 len;
1834 u16 cqid_sqid;
1835 #endif
1836 u32 flags;
1837 u32 __cookie1;
1838 u32 __cookie2;
1839 u32 __cookie3;
1840 };
1841
1842 #define TG3_HW_STATUS_SIZE 0x50
1843 struct tg3_hw_status {
1844 u32 status;
1845 #define SD_STATUS_UPDATED 0x00000001
1846 #define SD_STATUS_LINK_CHG 0x00000002
1847 #define SD_STATUS_ERROR 0x00000004
1848
1849 u32 status_tag;
1850
1851 #ifdef __BIG_ENDIAN
1852 u16 rx_consumer;
1853 u16 rx_jumbo_consumer;
1854 #else
1855 u16 rx_jumbo_consumer;
1856 u16 rx_consumer;
1857 #endif
1858
1859 #ifdef __BIG_ENDIAN
1860 u16 reserved;
1861 u16 rx_mini_consumer;
1862 #else
1863 u16 rx_mini_consumer;
1864 u16 reserved;
1865 #endif
1866 struct {
1867 #ifdef __BIG_ENDIAN
1868 u16 tx_consumer;
1869 u16 rx_producer;
1870 #else
1871 u16 rx_producer;
1872 u16 tx_consumer;
1873 #endif
1874 } idx[16];
1875 };
1876
1877 typedef struct {
1878 u32 high, low;
1879 } tg3_stat64_t;
1880
1881 struct tg3_hw_stats {
1882 u8 __reserved0[0x400-0x300];
1883
1884 /* Statistics maintained by Receive MAC. */
1885 tg3_stat64_t rx_octets;
1886 u64 __reserved1;
1887 tg3_stat64_t rx_fragments;
1888 tg3_stat64_t rx_ucast_packets;
1889 tg3_stat64_t rx_mcast_packets;
1890 tg3_stat64_t rx_bcast_packets;
1891 tg3_stat64_t rx_fcs_errors;
1892 tg3_stat64_t rx_align_errors;
1893 tg3_stat64_t rx_xon_pause_rcvd;
1894 tg3_stat64_t rx_xoff_pause_rcvd;
1895 tg3_stat64_t rx_mac_ctrl_rcvd;
1896 tg3_stat64_t rx_xoff_entered;
1897 tg3_stat64_t rx_frame_too_long_errors;
1898 tg3_stat64_t rx_jabbers;
1899 tg3_stat64_t rx_undersize_packets;
1900 tg3_stat64_t rx_in_length_errors;
1901 tg3_stat64_t rx_out_length_errors;
1902 tg3_stat64_t rx_64_or_less_octet_packets;
1903 tg3_stat64_t rx_65_to_127_octet_packets;
1904 tg3_stat64_t rx_128_to_255_octet_packets;
1905 tg3_stat64_t rx_256_to_511_octet_packets;
1906 tg3_stat64_t rx_512_to_1023_octet_packets;
1907 tg3_stat64_t rx_1024_to_1522_octet_packets;
1908 tg3_stat64_t rx_1523_to_2047_octet_packets;
1909 tg3_stat64_t rx_2048_to_4095_octet_packets;
1910 tg3_stat64_t rx_4096_to_8191_octet_packets;
1911 tg3_stat64_t rx_8192_to_9022_octet_packets;
1912
1913 u64 __unused0[37];
1914
1915 /* Statistics maintained by Transmit MAC. */
1916 tg3_stat64_t tx_octets;
1917 u64 __reserved2;
1918 tg3_stat64_t tx_collisions;
1919 tg3_stat64_t tx_xon_sent;
1920 tg3_stat64_t tx_xoff_sent;
1921 tg3_stat64_t tx_flow_control;
1922 tg3_stat64_t tx_mac_errors;
1923 tg3_stat64_t tx_single_collisions;
1924 tg3_stat64_t tx_mult_collisions;
1925 tg3_stat64_t tx_deferred;
1926 u64 __reserved3;
1927 tg3_stat64_t tx_excessive_collisions;
1928 tg3_stat64_t tx_late_collisions;
1929 tg3_stat64_t tx_collide_2times;
1930 tg3_stat64_t tx_collide_3times;
1931 tg3_stat64_t tx_collide_4times;
1932 tg3_stat64_t tx_collide_5times;
1933 tg3_stat64_t tx_collide_6times;
1934 tg3_stat64_t tx_collide_7times;
1935 tg3_stat64_t tx_collide_8times;
1936 tg3_stat64_t tx_collide_9times;
1937 tg3_stat64_t tx_collide_10times;
1938 tg3_stat64_t tx_collide_11times;
1939 tg3_stat64_t tx_collide_12times;
1940 tg3_stat64_t tx_collide_13times;
1941 tg3_stat64_t tx_collide_14times;
1942 tg3_stat64_t tx_collide_15times;
1943 tg3_stat64_t tx_ucast_packets;
1944 tg3_stat64_t tx_mcast_packets;
1945 tg3_stat64_t tx_bcast_packets;
1946 tg3_stat64_t tx_carrier_sense_errors;
1947 tg3_stat64_t tx_discards;
1948 tg3_stat64_t tx_errors;
1949
1950 u64 __unused1[31];
1951
1952 /* Statistics maintained by Receive List Placement. */
1953 tg3_stat64_t COS_rx_packets[16];
1954 tg3_stat64_t COS_rx_filter_dropped;
1955 tg3_stat64_t dma_writeq_full;
1956 tg3_stat64_t dma_write_prioq_full;
1957 tg3_stat64_t rxbds_empty;
1958 tg3_stat64_t rx_discards;
1959 tg3_stat64_t rx_errors;
1960 tg3_stat64_t rx_threshold_hit;
1961
1962 u64 __unused2[9];
1963
1964 /* Statistics maintained by Send Data Initiator. */
1965 tg3_stat64_t COS_out_packets[16];
1966 tg3_stat64_t dma_readq_full;
1967 tg3_stat64_t dma_read_prioq_full;
1968 tg3_stat64_t tx_comp_queue_full;
1969
1970 /* Statistics maintained by Host Coalescing. */
1971 tg3_stat64_t ring_set_send_prod_index;
1972 tg3_stat64_t ring_status_update;
1973 tg3_stat64_t nic_irqs;
1974 tg3_stat64_t nic_avoided_irqs;
1975 tg3_stat64_t nic_tx_threshold_hit;
1976
1977 u8 __reserved4[0xb00-0x9c0];
1978 };
1979
1980 /* 'mapping' is superfluous as the chip does not write into
1981 * the tx/rx post rings so we could just fetch it from there.
1982 * But the cache behavior is better how we are doing it now.
1983 */
1984 struct ring_info {
1985 struct sk_buff *skb;
1986 DECLARE_PCI_UNMAP_ADDR(mapping)
1987 };
1988
1989 struct tx_ring_info {
1990 struct sk_buff *skb;
1991 DECLARE_PCI_UNMAP_ADDR(mapping)
1992 u32 prev_vlan_tag;
1993 };
1994
1995 struct tg3_config_info {
1996 u32 flags;
1997 };
1998
1999 struct tg3_link_config {
2000 /* Describes what we're trying to get. */
2001 u32 advertising;
2002 u16 speed;
2003 u8 duplex;
2004 u8 autoneg;
2005
2006 /* Describes what we actually have. */
2007 u16 active_speed;
2008 u8 active_duplex;
2009 #define SPEED_INVALID 0xffff
2010 #define DUPLEX_INVALID 0xff
2011 #define AUTONEG_INVALID 0xff
2012
2013 /* When we go in and out of low power mode we need
2014 * to swap with this state.
2015 */
2016 int phy_is_low_power;
2017 u16 orig_speed;
2018 u8 orig_duplex;
2019 u8 orig_autoneg;
2020 };
2021
2022 struct tg3_bufmgr_config {
2023 u32 mbuf_read_dma_low_water;
2024 u32 mbuf_mac_rx_low_water;
2025 u32 mbuf_high_water;
2026
2027 u32 mbuf_read_dma_low_water_jumbo;
2028 u32 mbuf_mac_rx_low_water_jumbo;
2029 u32 mbuf_high_water_jumbo;
2030
2031 u32 dma_low_water;
2032 u32 dma_high_water;
2033 };
2034
2035 struct tg3_ethtool_stats {
2036 /* Statistics maintained by Receive MAC. */
2037 u64 rx_octets;
2038 u64 rx_fragments;
2039 u64 rx_ucast_packets;
2040 u64 rx_mcast_packets;
2041 u64 rx_bcast_packets;
2042 u64 rx_fcs_errors;
2043 u64 rx_align_errors;
2044 u64 rx_xon_pause_rcvd;
2045 u64 rx_xoff_pause_rcvd;
2046 u64 rx_mac_ctrl_rcvd;
2047 u64 rx_xoff_entered;
2048 u64 rx_frame_too_long_errors;
2049 u64 rx_jabbers;
2050 u64 rx_undersize_packets;
2051 u64 rx_in_length_errors;
2052 u64 rx_out_length_errors;
2053 u64 rx_64_or_less_octet_packets;
2054 u64 rx_65_to_127_octet_packets;
2055 u64 rx_128_to_255_octet_packets;
2056 u64 rx_256_to_511_octet_packets;
2057 u64 rx_512_to_1023_octet_packets;
2058 u64 rx_1024_to_1522_octet_packets;
2059 u64 rx_1523_to_2047_octet_packets;
2060 u64 rx_2048_to_4095_octet_packets;
2061 u64 rx_4096_to_8191_octet_packets;
2062 u64 rx_8192_to_9022_octet_packets;
2063
2064 /* Statistics maintained by Transmit MAC. */
2065 u64 tx_octets;
2066 u64 tx_collisions;
2067 u64 tx_xon_sent;
2068 u64 tx_xoff_sent;
2069 u64 tx_flow_control;
2070 u64 tx_mac_errors;
2071 u64 tx_single_collisions;
2072 u64 tx_mult_collisions;
2073 u64 tx_deferred;
2074 u64 tx_excessive_collisions;
2075 u64 tx_late_collisions;
2076 u64 tx_collide_2times;
2077 u64 tx_collide_3times;
2078 u64 tx_collide_4times;
2079 u64 tx_collide_5times;
2080 u64 tx_collide_6times;
2081 u64 tx_collide_7times;
2082 u64 tx_collide_8times;
2083 u64 tx_collide_9times;
2084 u64 tx_collide_10times;
2085 u64 tx_collide_11times;
2086 u64 tx_collide_12times;
2087 u64 tx_collide_13times;
2088 u64 tx_collide_14times;
2089 u64 tx_collide_15times;
2090 u64 tx_ucast_packets;
2091 u64 tx_mcast_packets;
2092 u64 tx_bcast_packets;
2093 u64 tx_carrier_sense_errors;
2094 u64 tx_discards;
2095 u64 tx_errors;
2096
2097 /* Statistics maintained by Receive List Placement. */
2098 u64 dma_writeq_full;
2099 u64 dma_write_prioq_full;
2100 u64 rxbds_empty;
2101 u64 rx_discards;
2102 u64 rx_errors;
2103 u64 rx_threshold_hit;
2104
2105 /* Statistics maintained by Send Data Initiator. */
2106 u64 dma_readq_full;
2107 u64 dma_read_prioq_full;
2108 u64 tx_comp_queue_full;
2109
2110 /* Statistics maintained by Host Coalescing. */
2111 u64 ring_set_send_prod_index;
2112 u64 ring_status_update;
2113 u64 nic_irqs;
2114 u64 nic_avoided_irqs;
2115 u64 nic_tx_threshold_hit;
2116 };
2117
2118 struct tg3 {
2119 /* begin "general, frequently-used members" cacheline section */
2120
2121 /* If the IRQ handler (which runs lockless) needs to be
2122 * quiesced, the following bitmask state is used. The
2123 * SYNC flag is set by non-IRQ context code to initiate
2124 * the quiescence.
2125 *
2126 * When the IRQ handler notices that SYNC is set, it
2127 * disables interrupts and returns.
2128 *
2129 * When all outstanding IRQ handlers have returned after
2130 * the SYNC flag has been set, the setter can be assured
2131 * that interrupts will no longer get run.
2132 *
2133 * In this way all SMP driver locks are never acquired
2134 * in hw IRQ context, only sw IRQ context or lower.
2135 */
2136 unsigned int irq_sync;
2137
2138 /* SMP locking strategy:
2139 *
2140 * lock: Held during reset, PHY access, timer, and when
2141 * updating tg3_flags and tg3_flags2.
2142 *
2143 * netif_tx_lock: Held during tg3_start_xmit. tg3_tx holds
2144 * netif_tx_lock when it needs to call
2145 * netif_wake_queue.
2146 *
2147 * Both of these locks are to be held with BH safety.
2148 *
2149 * Because the IRQ handler, tg3_poll, and tg3_start_xmit
2150 * are running lockless, it is necessary to completely
2151 * quiesce the chip with tg3_netif_stop and tg3_full_lock
2152 * before reconfiguring the device.
2153 *
2154 * indirect_lock: Held when accessing registers indirectly
2155 * with IRQ disabling.
2156 */
2157 spinlock_t lock;
2158 spinlock_t indirect_lock;
2159
2160 u32 (*read32) (struct tg3 *, u32);
2161 void (*write32) (struct tg3 *, u32, u32);
2162 u32 (*read32_mbox) (struct tg3 *, u32);
2163 void (*write32_mbox) (struct tg3 *, u32,
2164 u32);
2165 void __iomem *regs;
2166 struct net_device *dev;
2167 struct pci_dev *pdev;
2168
2169 struct tg3_hw_status *hw_status;
2170 dma_addr_t status_mapping;
2171 u32 last_tag;
2172
2173 u32 msg_enable;
2174
2175 /* begin "tx thread" cacheline section */
2176 void (*write32_tx_mbox) (struct tg3 *, u32,
2177 u32);
2178 u32 tx_prod;
2179 u32 tx_cons;
2180 u32 tx_pending;
2181
2182 struct tg3_tx_buffer_desc *tx_ring;
2183 struct tx_ring_info *tx_buffers;
2184 dma_addr_t tx_desc_mapping;
2185
2186 /* begin "rx thread" cacheline section */
2187 struct napi_struct napi;
2188 void (*write32_rx_mbox) (struct tg3 *, u32,
2189 u32);
2190 u32 rx_rcb_ptr;
2191 u32 rx_std_ptr;
2192 u32 rx_jumbo_ptr;
2193 u32 rx_pending;
2194 u32 rx_jumbo_pending;
2195 #if TG3_VLAN_TAG_USED
2196 struct vlan_group *vlgrp;
2197 #endif
2198
2199 struct tg3_rx_buffer_desc *rx_std;
2200 struct ring_info *rx_std_buffers;
2201 dma_addr_t rx_std_mapping;
2202 u32 rx_std_max_post;
2203
2204 struct tg3_rx_buffer_desc *rx_jumbo;
2205 struct ring_info *rx_jumbo_buffers;
2206 dma_addr_t rx_jumbo_mapping;
2207
2208 struct tg3_rx_buffer_desc *rx_rcb;
2209 dma_addr_t rx_rcb_mapping;
2210
2211 u32 rx_pkt_buf_sz;
2212
2213 /* begin "everything else" cacheline(s) section */
2214 struct net_device_stats net_stats;
2215 struct net_device_stats net_stats_prev;
2216 struct tg3_ethtool_stats estats;
2217 struct tg3_ethtool_stats estats_prev;
2218
2219 unsigned long phy_crc_errors;
2220
2221 u32 rx_offset;
2222 u32 tg3_flags;
2223 #define TG3_FLAG_TAGGED_STATUS 0x00000001
2224 #define TG3_FLAG_TXD_MBOX_HWBUG 0x00000002
2225 #define TG3_FLAG_RX_CHECKSUMS 0x00000004
2226 #define TG3_FLAG_USE_LINKCHG_REG 0x00000008
2227 #define TG3_FLAG_USE_MI_INTERRUPT 0x00000010
2228 #define TG3_FLAG_ENABLE_ASF 0x00000020
2229 #define TG3_FLAG_ASPM_WORKAROUND 0x00000040
2230 #define TG3_FLAG_POLL_SERDES 0x00000080
2231 #define TG3_FLAG_MBOX_WRITE_REORDER 0x00000100
2232 #define TG3_FLAG_PCIX_TARGET_HWBUG 0x00000200
2233 #define TG3_FLAG_WOL_SPEED_100MB 0x00000400
2234 #define TG3_FLAG_WOL_ENABLE 0x00000800
2235 #define TG3_FLAG_EEPROM_WRITE_PROT 0x00001000
2236 #define TG3_FLAG_NVRAM 0x00002000
2237 #define TG3_FLAG_NVRAM_BUFFERED 0x00004000
2238 #define TG3_FLAG_RX_PAUSE 0x00008000
2239 #define TG3_FLAG_TX_PAUSE 0x00010000
2240 #define TG3_FLAG_PCIX_MODE 0x00020000
2241 #define TG3_FLAG_PCI_HIGH_SPEED 0x00040000
2242 #define TG3_FLAG_PCI_32BIT 0x00080000
2243 #define TG3_FLAG_SRAM_USE_CONFIG 0x00100000
2244 #define TG3_FLAG_TX_RECOVERY_PENDING 0x00200000
2245 #define TG3_FLAG_WOL_CAP 0x00400000
2246 #define TG3_FLAG_JUMBO_RING_ENABLE 0x00800000
2247 #define TG3_FLAG_10_100_ONLY 0x01000000
2248 #define TG3_FLAG_PAUSE_AUTONEG 0x02000000
2249 #define TG3_FLAG_CPMU_PRESENT 0x04000000
2250 #define TG3_FLAG_40BIT_DMA_BUG 0x08000000
2251 #define TG3_FLAG_BROKEN_CHECKSUMS 0x10000000
2252 #define TG3_FLAG_SUPPORT_MSI 0x20000000
2253 #define TG3_FLAG_CHIP_RESETTING 0x40000000
2254 #define TG3_FLAG_INIT_COMPLETE 0x80000000
2255 u32 tg3_flags2;
2256 #define TG3_FLG2_RESTART_TIMER 0x00000001
2257 #define TG3_FLG2_TSO_BUG 0x00000002
2258 #define TG3_FLG2_NO_ETH_WIRE_SPEED 0x00000004
2259 #define TG3_FLG2_IS_5788 0x00000008
2260 #define TG3_FLG2_MAX_RXPEND_64 0x00000010
2261 #define TG3_FLG2_TSO_CAPABLE 0x00000020
2262 #define TG3_FLG2_PHY_ADC_BUG 0x00000040
2263 #define TG3_FLG2_PHY_5704_A0_BUG 0x00000080
2264 #define TG3_FLG2_PHY_BER_BUG 0x00000100
2265 #define TG3_FLG2_PCI_EXPRESS 0x00000200
2266 #define TG3_FLG2_ASF_NEW_HANDSHAKE 0x00000400
2267 #define TG3_FLG2_HW_AUTONEG 0x00000800
2268 #define TG3_FLG2_IS_NIC 0x00001000
2269 #define TG3_FLG2_PHY_SERDES 0x00002000
2270 #define TG3_FLG2_CAPACITIVE_COUPLING 0x00004000
2271 #define TG3_FLG2_FLASH 0x00008000
2272 #define TG3_FLG2_HW_TSO_1 0x00010000
2273 #define TG3_FLG2_SERDES_PREEMPHASIS 0x00020000
2274 #define TG3_FLG2_5705_PLUS 0x00040000
2275 #define TG3_FLG2_5750_PLUS 0x00080000
2276 #define TG3_FLG2_PROTECTED_NVRAM 0x00100000
2277 #define TG3_FLG2_USING_MSI 0x00200000
2278 #define TG3_FLG2_JUMBO_CAPABLE 0x00400000
2279 #define TG3_FLG2_MII_SERDES 0x00800000
2280 #define TG3_FLG2_ANY_SERDES (TG3_FLG2_PHY_SERDES | \
2281 TG3_FLG2_MII_SERDES)
2282 #define TG3_FLG2_PARALLEL_DETECT 0x01000000
2283 #define TG3_FLG2_ICH_WORKAROUND 0x02000000
2284 #define TG3_FLG2_5780_CLASS 0x04000000
2285 #define TG3_FLG2_HW_TSO_2 0x08000000
2286 #define TG3_FLG2_HW_TSO (TG3_FLG2_HW_TSO_1 | TG3_FLG2_HW_TSO_2)
2287 #define TG3_FLG2_1SHOT_MSI 0x10000000
2288 #define TG3_FLG2_PHY_JITTER_BUG 0x20000000
2289 #define TG3_FLG2_NO_FWARE_REPORTED 0x40000000
2290 #define TG3_FLG2_PHY_ADJUST_TRIM 0x80000000
2291 u32 tg3_flags3;
2292 #define TG3_FLG3_NO_NVRAM_ADDR_TRANS 0x00000001
2293
2294 struct timer_list timer;
2295 u16 timer_counter;
2296 u16 timer_multiplier;
2297 u32 timer_offset;
2298 u16 asf_counter;
2299 u16 asf_multiplier;
2300
2301 /* 1 second counter for transient serdes link events */
2302 u32 serdes_counter;
2303 #define SERDES_AN_TIMEOUT_5704S 2
2304 #define SERDES_PARALLEL_DET_TIMEOUT 1
2305 #define SERDES_AN_TIMEOUT_5714S 1
2306
2307 struct tg3_link_config link_config;
2308 struct tg3_bufmgr_config bufmgr_config;
2309
2310 /* cache h/w values, often passed straight to h/w */
2311 u32 rx_mode;
2312 u32 tx_mode;
2313 u32 mac_mode;
2314 u32 mi_mode;
2315 u32 misc_host_ctrl;
2316 u32 grc_mode;
2317 u32 grc_local_ctrl;
2318 u32 dma_rwctrl;
2319 u32 coalesce_mode;
2320 u32 pwrmgmt_thresh;
2321
2322 /* PCI block */
2323 u32 pci_chip_rev_id;
2324 u8 pci_cacheline_sz;
2325 u8 pci_lat_timer;
2326 u8 pci_hdr_type;
2327 u8 pci_bist;
2328
2329 int pm_cap;
2330 int msi_cap;
2331 int pcix_cap;
2332
2333 /* PHY info */
2334 u32 phy_id;
2335 #define PHY_ID_MASK 0xfffffff0
2336 #define PHY_ID_BCM5400 0x60008040
2337 #define PHY_ID_BCM5401 0x60008050
2338 #define PHY_ID_BCM5411 0x60008070
2339 #define PHY_ID_BCM5701 0x60008110
2340 #define PHY_ID_BCM5703 0x60008160
2341 #define PHY_ID_BCM5704 0x60008190
2342 #define PHY_ID_BCM5705 0x600081a0
2343 #define PHY_ID_BCM5750 0x60008180
2344 #define PHY_ID_BCM5752 0x60008100
2345 #define PHY_ID_BCM5714 0x60008340
2346 #define PHY_ID_BCM5780 0x60008350
2347 #define PHY_ID_BCM5755 0xbc050cc0
2348 #define PHY_ID_BCM5787 0xbc050ce0
2349 #define PHY_ID_BCM5756 0xbc050ed0
2350 #define PHY_ID_BCM5784 0xbc050fa0
2351 #define PHY_ID_BCM5906 0xdc00ac40
2352 #define PHY_ID_BCM8002 0x60010140
2353 #define PHY_ID_INVALID 0xffffffff
2354 #define PHY_ID_REV_MASK 0x0000000f
2355 #define PHY_REV_BCM5401_B0 0x1
2356 #define PHY_REV_BCM5401_B2 0x3
2357 #define PHY_REV_BCM5401_C0 0x6
2358 #define PHY_REV_BCM5411_X0 0x1 /* Found on Netgear GA302T */
2359
2360 u32 led_ctrl;
2361 u32 pci_cmd;
2362
2363 char board_part_number[24];
2364 char fw_ver[16];
2365 u32 nic_sram_data_cfg;
2366 u32 pci_clock_ctrl;
2367 struct pci_dev *pdev_peer;
2368
2369 /* This macro assumes the passed PHY ID is already masked
2370 * with PHY_ID_MASK.
2371 */
2372 #define KNOWN_PHY_ID(X) \
2373 ((X) == PHY_ID_BCM5400 || (X) == PHY_ID_BCM5401 || \
2374 (X) == PHY_ID_BCM5411 || (X) == PHY_ID_BCM5701 || \
2375 (X) == PHY_ID_BCM5703 || (X) == PHY_ID_BCM5704 || \
2376 (X) == PHY_ID_BCM5705 || (X) == PHY_ID_BCM5750 || \
2377 (X) == PHY_ID_BCM5752 || (X) == PHY_ID_BCM5714 || \
2378 (X) == PHY_ID_BCM5780 || (X) == PHY_ID_BCM5787 || \
2379 (X) == PHY_ID_BCM5755 || (X) == PHY_ID_BCM5756 || \
2380 (X) == PHY_ID_BCM5906 || (X) == PHY_ID_BCM8002)
2381
2382 struct tg3_hw_stats *hw_stats;
2383 dma_addr_t stats_mapping;
2384 struct work_struct reset_task;
2385
2386 int nvram_lock_cnt;
2387 u32 nvram_size;
2388 u32 nvram_pagesize;
2389 u32 nvram_jedecnum;
2390
2391 #define JEDEC_ATMEL 0x1f
2392 #define JEDEC_ST 0x20
2393 #define JEDEC_SAIFUN 0x4f
2394 #define JEDEC_SST 0xbf
2395
2396 #define ATMEL_AT24C64_CHIP_SIZE (64 * 1024)
2397 #define ATMEL_AT24C64_PAGE_SIZE (32)
2398
2399 #define ATMEL_AT24C512_CHIP_SIZE (512 * 1024)
2400 #define ATMEL_AT24C512_PAGE_SIZE (128)
2401
2402 #define ATMEL_AT45DB0X1B_PAGE_POS 9
2403 #define ATMEL_AT45DB0X1B_PAGE_SIZE 264
2404
2405 #define ATMEL_AT25F512_PAGE_SIZE 256
2406
2407 #define ST_M45PEX0_PAGE_SIZE 256
2408
2409 #define SAIFUN_SA25F0XX_PAGE_SIZE 256
2410
2411 #define SST_25VF0X0_PAGE_SIZE 4098
2412
2413 struct ethtool_coalesce coal;
2414 };
2415
2416 #endif /* !(_T3_H) */