]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blob - drivers/net/wireless/b43/b43.h
Merge branch 'acpi-pm' into fixes
[mirror_ubuntu-zesty-kernel.git] / drivers / net / wireless / b43 / b43.h
1 #ifndef B43_H_
2 #define B43_H_
3
4 #include <linux/kernel.h>
5 #include <linux/spinlock.h>
6 #include <linux/interrupt.h>
7 #include <linux/hw_random.h>
8 #include <linux/bcma/bcma.h>
9 #include <linux/ssb/ssb.h>
10 #include <linux/completion.h>
11 #include <net/mac80211.h>
12
13 #include "debugfs.h"
14 #include "leds.h"
15 #include "rfkill.h"
16 #include "bus.h"
17 #include "lo.h"
18 #include "phy_common.h"
19
20
21 #ifdef CONFIG_B43_DEBUG
22 # define B43_DEBUG 1
23 #else
24 # define B43_DEBUG 0
25 #endif
26
27 /* MMIO offsets */
28 #define B43_MMIO_DMA0_REASON 0x20
29 #define B43_MMIO_DMA0_IRQ_MASK 0x24
30 #define B43_MMIO_DMA1_REASON 0x28
31 #define B43_MMIO_DMA1_IRQ_MASK 0x2C
32 #define B43_MMIO_DMA2_REASON 0x30
33 #define B43_MMIO_DMA2_IRQ_MASK 0x34
34 #define B43_MMIO_DMA3_REASON 0x38
35 #define B43_MMIO_DMA3_IRQ_MASK 0x3C
36 #define B43_MMIO_DMA4_REASON 0x40
37 #define B43_MMIO_DMA4_IRQ_MASK 0x44
38 #define B43_MMIO_DMA5_REASON 0x48
39 #define B43_MMIO_DMA5_IRQ_MASK 0x4C
40 #define B43_MMIO_MACCTL 0x120 /* MAC control */
41 #define B43_MMIO_MACCMD 0x124 /* MAC command */
42 #define B43_MMIO_GEN_IRQ_REASON 0x128
43 #define B43_MMIO_GEN_IRQ_MASK 0x12C
44 #define B43_MMIO_RAM_CONTROL 0x130
45 #define B43_MMIO_RAM_DATA 0x134
46 #define B43_MMIO_PS_STATUS 0x140
47 #define B43_MMIO_RADIO_HWENABLED_HI 0x158
48 #define B43_MMIO_SHM_CONTROL 0x160
49 #define B43_MMIO_SHM_DATA 0x164
50 #define B43_MMIO_SHM_DATA_UNALIGNED 0x166
51 #define B43_MMIO_XMITSTAT_0 0x170
52 #define B43_MMIO_XMITSTAT_1 0x174
53 #define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
54 #define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
55 #define B43_MMIO_TSF_CFP_REP 0x188
56 #define B43_MMIO_TSF_CFP_START 0x18C
57 #define B43_MMIO_TSF_CFP_MAXDUR 0x190
58
59 /* 32-bit DMA */
60 #define B43_MMIO_DMA32_BASE0 0x200
61 #define B43_MMIO_DMA32_BASE1 0x220
62 #define B43_MMIO_DMA32_BASE2 0x240
63 #define B43_MMIO_DMA32_BASE3 0x260
64 #define B43_MMIO_DMA32_BASE4 0x280
65 #define B43_MMIO_DMA32_BASE5 0x2A0
66 /* 64-bit DMA */
67 #define B43_MMIO_DMA64_BASE0 0x200
68 #define B43_MMIO_DMA64_BASE1 0x240
69 #define B43_MMIO_DMA64_BASE2 0x280
70 #define B43_MMIO_DMA64_BASE3 0x2C0
71 #define B43_MMIO_DMA64_BASE4 0x300
72 #define B43_MMIO_DMA64_BASE5 0x340
73
74 /* PIO on core rev < 11 */
75 #define B43_MMIO_PIO_BASE0 0x300
76 #define B43_MMIO_PIO_BASE1 0x310
77 #define B43_MMIO_PIO_BASE2 0x320
78 #define B43_MMIO_PIO_BASE3 0x330
79 #define B43_MMIO_PIO_BASE4 0x340
80 #define B43_MMIO_PIO_BASE5 0x350
81 #define B43_MMIO_PIO_BASE6 0x360
82 #define B43_MMIO_PIO_BASE7 0x370
83 /* PIO on core rev >= 11 */
84 #define B43_MMIO_PIO11_BASE0 0x200
85 #define B43_MMIO_PIO11_BASE1 0x240
86 #define B43_MMIO_PIO11_BASE2 0x280
87 #define B43_MMIO_PIO11_BASE3 0x2C0
88 #define B43_MMIO_PIO11_BASE4 0x300
89 #define B43_MMIO_PIO11_BASE5 0x340
90
91 #define B43_MMIO_RADIO24_CONTROL 0x3D8 /* core rev >= 24 only */
92 #define B43_MMIO_RADIO24_DATA 0x3DA /* core rev >= 24 only */
93 #define B43_MMIO_PHY_VER 0x3E0
94 #define B43_MMIO_PHY_RADIO 0x3E2
95 #define B43_MMIO_PHY0 0x3E6
96 #define B43_MMIO_ANTENNA 0x3E8
97 #define B43_MMIO_CHANNEL 0x3F0
98 #define B43_MMIO_CHANNEL_EXT 0x3F4
99 #define B43_MMIO_RADIO_CONTROL 0x3F6
100 #define B43_MMIO_RADIO_DATA_HIGH 0x3F8
101 #define B43_MMIO_RADIO_DATA_LOW 0x3FA
102 #define B43_MMIO_PHY_CONTROL 0x3FC
103 #define B43_MMIO_PHY_DATA 0x3FE
104 #define B43_MMIO_MACFILTER_CONTROL 0x420
105 #define B43_MMIO_MACFILTER_DATA 0x422
106 #define B43_MMIO_RCMTA_COUNT 0x43C
107 #define B43_MMIO_PSM_PHY_HDR 0x492
108 #define B43_MMIO_RADIO_HWENABLED_LO 0x49A
109 #define B43_MMIO_GPIO_CONTROL 0x49C
110 #define B43_MMIO_GPIO_MASK 0x49E
111 #define B43_MMIO_TXE0_CTL 0x500
112 #define B43_MMIO_TXE0_AUX 0x502
113 #define B43_MMIO_TXE0_TS_LOC 0x504
114 #define B43_MMIO_TXE0_TIME_OUT 0x506
115 #define B43_MMIO_TXE0_WM_0 0x508
116 #define B43_MMIO_TXE0_WM_1 0x50A
117 #define B43_MMIO_TXE0_PHYCTL 0x50C
118 #define B43_MMIO_TXE0_STATUS 0x50E
119 #define B43_MMIO_TXE0_MMPLCP0 0x510
120 #define B43_MMIO_TXE0_MMPLCP1 0x512
121 #define B43_MMIO_TXE0_PHYCTL1 0x514
122 #define B43_MMIO_XMTFIFODEF 0x520
123 #define B43_MMIO_XMTFIFO_FRAME_CNT 0x522 /* core rev>= 16 only */
124 #define B43_MMIO_XMTFIFO_BYTE_CNT 0x524 /* core rev>= 16 only */
125 #define B43_MMIO_XMTFIFO_HEAD 0x526 /* core rev>= 16 only */
126 #define B43_MMIO_XMTFIFO_RD_PTR 0x528 /* core rev>= 16 only */
127 #define B43_MMIO_XMTFIFO_WR_PTR 0x52A /* core rev>= 16 only */
128 #define B43_MMIO_XMTFIFODEF1 0x52C /* core rev>= 16 only */
129 #define B43_MMIO_XMTFIFOCMD 0x540
130 #define B43_MMIO_XMTFIFOFLUSH 0x542
131 #define B43_MMIO_XMTFIFOTHRESH 0x544
132 #define B43_MMIO_XMTFIFORDY 0x546
133 #define B43_MMIO_XMTFIFOPRIRDY 0x548
134 #define B43_MMIO_XMTFIFORQPRI 0x54A
135 #define B43_MMIO_XMTTPLATETXPTR 0x54C
136 #define B43_MMIO_XMTTPLATEPTR 0x550
137 #define B43_MMIO_SMPL_CLCT_STRPTR 0x552 /* core rev>= 22 only */
138 #define B43_MMIO_SMPL_CLCT_STPPTR 0x554 /* core rev>= 22 only */
139 #define B43_MMIO_SMPL_CLCT_CURPTR 0x556 /* core rev>= 22 only */
140 #define B43_MMIO_XMTTPLATEDATALO 0x560
141 #define B43_MMIO_XMTTPLATEDATAHI 0x562
142 #define B43_MMIO_XMTSEL 0x568
143 #define B43_MMIO_XMTTXCNT 0x56A
144 #define B43_MMIO_XMTTXSHMADDR 0x56C
145 #define B43_MMIO_TSF_CFP_START_LOW 0x604
146 #define B43_MMIO_TSF_CFP_START_HIGH 0x606
147 #define B43_MMIO_TSF_CFP_PRETBTT 0x612
148 #define B43_MMIO_TSF_CLK_FRAC_LOW 0x62E
149 #define B43_MMIO_TSF_CLK_FRAC_HIGH 0x630
150 #define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */
151 #define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */
152 #define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */
153 #define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */
154 #define B43_MMIO_RNG 0x65A
155 #define B43_MMIO_IFSSLOT 0x684 /* Interframe slot time */
156 #define B43_MMIO_IFSCTL 0x688 /* Interframe space control */
157 #define B43_MMIO_IFSSTAT 0x690
158 #define B43_MMIO_IFSMEDBUSYCTL 0x692
159 #define B43_MMIO_IFTXDUR 0x694
160 #define B43_MMIO_IFSCTL_USE_EDCF 0x0004
161 #define B43_MMIO_POWERUP_DELAY 0x6A8
162 #define B43_MMIO_BTCOEX_CTL 0x6B4 /* Bluetooth Coexistence Control */
163 #define B43_MMIO_BTCOEX_STAT 0x6B6 /* Bluetooth Coexistence Status */
164 #define B43_MMIO_BTCOEX_TXCTL 0x6B8 /* Bluetooth Coexistence Transmit Control */
165 #define B43_MMIO_WEPCTL 0x7C0
166
167 /* SPROM boardflags_lo values */
168 #define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
169 #define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
170 #define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
171 #define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
172 #define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
173 #define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
174 #define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
175 #define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */
176 #define B43_BFL_ENETVLAN 0x0100 /* can do vlan */
177 #define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
178 #define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */
179 #define B43_BFL_FEM 0x0800 /* supports the Front End Module */
180 #define B43_BFL_EXTLNA 0x1000 /* has an external LNA */
181 #define B43_BFL_HGPA 0x2000 /* had high gain PA */
182 #define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
183 #define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
184
185 /* SPROM boardflags_hi values */
186 #define B43_BFH_NOPA 0x0001 /* has no PA */
187 #define B43_BFH_RSSIINV 0x0002 /* RSSI uses positive slope (not TSSI) */
188 #define B43_BFH_PAREF 0x0004 /* uses the PARef LDO */
189 #define B43_BFH_3TSWITCH 0x0008 /* uses a triple throw switch shared
190 * with bluetooth */
191 #define B43_BFH_PHASESHIFT 0x0010 /* can support phase shifter */
192 #define B43_BFH_BUCKBOOST 0x0020 /* has buck/booster */
193 #define B43_BFH_FEM_BT 0x0040 /* has FEM and switch to share antenna
194 * with bluetooth */
195 #define B43_BFH_NOCBUCK 0x0080
196 #define B43_BFH_PALDO 0x0200
197 #define B43_BFH_EXTLNA_5GHZ 0x1000 /* has an external LNA (5GHz mode) */
198
199 /* SPROM boardflags2_lo values */
200 #define B43_BFL2_RXBB_INT_REG_DIS 0x0001 /* external RX BB regulator present */
201 #define B43_BFL2_APLL_WAR 0x0002 /* alternative A-band PLL settings implemented */
202 #define B43_BFL2_TXPWRCTRL_EN 0x0004 /* permits enabling TX Power Control */
203 #define B43_BFL2_2X4_DIV 0x0008 /* 2x4 diversity switch */
204 #define B43_BFL2_5G_PWRGAIN 0x0010 /* supports 5G band power gain */
205 #define B43_BFL2_PCIEWAR_OVR 0x0020 /* overrides ASPM and Clkreq settings */
206 #define B43_BFL2_CAESERS_BRD 0x0040 /* is Caesers board (unused) */
207 #define B43_BFL2_BTC3WIRE 0x0080 /* used 3-wire bluetooth coexist */
208 #define B43_BFL2_SKWRKFEM_BRD 0x0100 /* 4321mcm93 uses Skyworks FEM */
209 #define B43_BFL2_SPUR_WAR 0x0200 /* has a workaround for clock-harmonic spurs */
210 #define B43_BFL2_GPLL_WAR 0x0400 /* altenative G-band PLL settings implemented */
211 #define B43_BFL2_SINGLEANT_CCK 0x1000
212 #define B43_BFL2_2G_SPUR_WAR 0x2000
213
214 /* SPROM boardflags2_hi values */
215 #define B43_BFH2_GPLL_WAR2 0x0001
216 #define B43_BFH2_IPALVLSHIFT_3P3 0x0002
217 #define B43_BFH2_INTERNDET_TXIQCAL 0x0004
218 #define B43_BFH2_XTALBUFOUTEN 0x0008
219
220 /* GPIO register offset, in both ChipCommon and PCI core. */
221 #define B43_GPIO_CONTROL 0x6c
222
223 /* SHM Routing */
224 enum {
225 B43_SHM_UCODE, /* Microcode memory */
226 B43_SHM_SHARED, /* Shared memory */
227 B43_SHM_SCRATCH, /* Scratch memory */
228 B43_SHM_HW, /* Internal hardware register */
229 B43_SHM_RCMTA, /* Receive match transmitter address (rev >= 5 only) */
230 };
231 /* SHM Routing modifiers */
232 #define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */
233 #define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */
234 #define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \
235 B43_SHM_AUTOINC_W)
236
237 /* Misc SHM_SHARED offsets */
238 #define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
239 #define B43_SHM_SH_PCTLWDPOS 0x0008
240 #define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */
241 #define B43_SHM_SH_FWCAPA 0x0042 /* Firmware capabilities (Opensource firmware only) */
242 #define B43_SHM_SH_PHYVER 0x0050 /* PHY version */
243 #define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */
244 #define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */
245 #define B43_SHM_SH_HOSTF1 0x005E /* Hostflags 1 for ucode options */
246 #define B43_SHM_SH_HOSTF2 0x0060 /* Hostflags 2 for ucode options */
247 #define B43_SHM_SH_HOSTF3 0x0062 /* Hostflags 3 for ucode options */
248 #define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */
249 #define B43_SHM_SH_RADAR 0x0066 /* Radar register */
250 #define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */
251 #define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */
252 #define B43_SHM_SH_HOSTF4 0x0078 /* Hostflags 4 for ucode options */
253 #define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */
254 #define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5 Ghz channel */
255 #define B43_SHM_SH_CHAN_40MHZ 0x0200 /* Bit set, if 40 Mhz channel width */
256 #define B43_SHM_SH_HOSTF5 0x00D4 /* Hostflags 5 for ucode options */
257 #define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */
258 /* TSSI information */
259 #define B43_SHM_SH_TSSI_CCK 0x0058 /* TSSI for last 4 CCK frames (32bit) */
260 #define B43_SHM_SH_TSSI_OFDM_A 0x0068 /* TSSI for last 4 OFDM frames (32bit) */
261 #define B43_SHM_SH_TSSI_OFDM_G 0x0070 /* TSSI for last 4 OFDM frames (32bit) */
262 #define B43_TSSI_MAX 0x7F /* Max value for one TSSI value */
263 /* SHM_SHARED TX FIFO variables */
264 #define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */
265 #define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */
266 #define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */
267 #define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */
268 /* SHM_SHARED background noise */
269 #define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */
270 #define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */
271 #define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */
272 /* SHM_SHARED crypto engine */
273 #define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */
274 #define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */
275 #define B43_SHM_SH_KTP 0x0056 /* Key table pointer */
276 #define B43_SHM_SH_TKIPTSCTTAK 0x0318
277 #define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */
278 #define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */
279 /* SHM_SHARED WME variables */
280 #define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */
281 #define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */
282 #define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */
283 /* SHM_SHARED powersave mode related */
284 #define B43_SHM_SH_SLOTT 0x0010 /* Slot time */
285 #define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */
286 #define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */
287 /* SHM_SHARED beacon/AP variables */
288 #define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
289 #define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
290 #define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
291 #define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */
292 #define B43_SHM_SH_DTIMP 0x0012 /* DTIP period */
293 #define B43_SHM_SH_MCASTCOOKIE 0x00A8 /* Last bcast/mcast frame ID */
294 #define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */
295 #define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */
296 #define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */
297 #define B43_SHM_SH_EXTNPHYCTL 0x00B0 /* Extended bytes for beacon PHY control (N) */
298 /* SHM_SHARED ACK/CTS control */
299 #define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */
300 /* SHM_SHARED probe response variables */
301 #define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */
302 #define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */
303 #define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
304 #define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
305 #define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */
306 /* SHM_SHARED rate tables */
307 #define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */
308 #define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */
309 #define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */
310 #define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */
311 /* SHM_SHARED microcode soft registers */
312 #define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
313 #define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
314 #define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
315 #define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */
316 #define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */
317 #define B43_SHM_SH_UCODESTAT_INVALID 0
318 #define B43_SHM_SH_UCODESTAT_INIT 1
319 #define B43_SHM_SH_UCODESTAT_ACTIVE 2
320 #define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */
321 #define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */
322 #define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */
323 #define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
324 #define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
325 /* SHM_SHARED tx iq workarounds */
326 #define B43_SHM_SH_NPHY_TXIQW0 0x0700
327 #define B43_SHM_SH_NPHY_TXIQW1 0x0702
328 #define B43_SHM_SH_NPHY_TXIQW2 0x0704
329 #define B43_SHM_SH_NPHY_TXIQW3 0x0706
330 /* SHM_SHARED tx pwr ctrl */
331 #define B43_SHM_SH_NPHY_TXPWR_INDX0 0x0708
332 #define B43_SHM_SH_NPHY_TXPWR_INDX1 0x070E
333
334 /* SHM_SCRATCH offsets */
335 #define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */
336 #define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */
337 #define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */
338 #define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */
339 #define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */
340 #define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */
341 #define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */
342 #define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */
343 #define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */
344 #define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */
345
346 /* Hardware Radio Enable masks */
347 #define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
348 #define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
349
350 /* HostFlags. See b43_hf_read/write() */
351 #define B43_HF_ANTDIVHELP 0x000000000001ULL /* ucode antenna div helper */
352 #define B43_HF_SYMW 0x000000000002ULL /* G-PHY SYM workaround */
353 #define B43_HF_RXPULLW 0x000000000004ULL /* RX pullup workaround */
354 #define B43_HF_CCKBOOST 0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */
355 #define B43_HF_BTCOEX 0x000000000010ULL /* Bluetooth coexistance */
356 #define B43_HF_GDCW 0x000000000020ULL /* G-PHY DC canceller filter bw workaround */
357 #define B43_HF_OFDMPABOOST 0x000000000040ULL /* Enable PA gain boost for OFDM */
358 #define B43_HF_ACPR 0x000000000080ULL /* Disable for Japan, channel 14 */
359 #define B43_HF_EDCF 0x000000000100ULL /* on if WME and MAC suspended */
360 #define B43_HF_TSSIRPSMW 0x000000000200ULL /* TSSI reset PSM ucode workaround */
361 #define B43_HF_20IN40IQW 0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */
362 #define B43_HF_DSCRQ 0x000000000400ULL /* Disable slow clock request in ucode */
363 #define B43_HF_ACIW 0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */
364 #define B43_HF_2060W 0x000000001000ULL /* 2060 radio workaround */
365 #define B43_HF_RADARW 0x000000002000ULL /* Radar workaround */
366 #define B43_HF_USEDEFKEYS 0x000000004000ULL /* Enable use of default keys */
367 #define B43_HF_AFTERBURNER 0x000000008000ULL /* Afterburner enabled */
368 #define B43_HF_BT4PRIOCOEX 0x000000010000ULL /* Bluetooth 4-priority coexistance */
369 #define B43_HF_FWKUP 0x000000020000ULL /* Fast wake-up ucode */
370 #define B43_HF_VCORECALC 0x000000040000ULL /* Force VCO recalculation when powering up synthpu */
371 #define B43_HF_PCISCW 0x000000080000ULL /* PCI slow clock workaround */
372 #define B43_HF_4318TSSI 0x000000200000ULL /* 4318 TSSI */
373 #define B43_HF_FBCMCFIFO 0x000000400000ULL /* Flush bcast/mcast FIFO immediately */
374 #define B43_HF_HWPCTL 0x000000800000ULL /* Enable hardwarre power control */
375 #define B43_HF_BTCOEXALT 0x000001000000ULL /* Bluetooth coexistance in alternate pins */
376 #define B43_HF_TXBTCHECK 0x000002000000ULL /* Bluetooth check during transmission */
377 #define B43_HF_SKCFPUP 0x000004000000ULL /* Skip CFP update */
378 #define B43_HF_N40W 0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */
379 #define B43_HF_ANTSEL 0x000020000000ULL /* Antenna selection (for testing antenna div.) */
380 #define B43_HF_BT3COEXT 0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */
381 #define B43_HF_BTCANT 0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */
382 #define B43_HF_ANTSELEN 0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */
383 #define B43_HF_ANTSELMODE 0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */
384 #define B43_HF_MLADVW 0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */
385 #define B43_HF_PR45960W 0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */
386
387 /* Firmware capabilities field in SHM (Opensource firmware only) */
388 #define B43_FWCAPA_HWCRYPTO 0x0001
389 #define B43_FWCAPA_QOS 0x0002
390
391 /* MacFilter offsets. */
392 #define B43_MACFILTER_SELF 0x0000
393 #define B43_MACFILTER_BSSID 0x0003
394
395 /* PowerControl */
396 #define B43_PCTL_IN 0xB0
397 #define B43_PCTL_OUT 0xB4
398 #define B43_PCTL_OUTENABLE 0xB8
399 #define B43_PCTL_XTAL_POWERUP 0x40
400 #define B43_PCTL_PLL_POWERDOWN 0x80
401
402 /* PowerControl Clock Modes */
403 #define B43_PCTL_CLK_FAST 0x00
404 #define B43_PCTL_CLK_SLOW 0x01
405 #define B43_PCTL_CLK_DYNAMIC 0x02
406
407 #define B43_PCTL_FORCE_SLOW 0x0800
408 #define B43_PCTL_FORCE_PLL 0x1000
409 #define B43_PCTL_DYN_XTAL 0x2000
410
411 /* PHYVersioning */
412 #define B43_PHYTYPE_A 0x00
413 #define B43_PHYTYPE_B 0x01
414 #define B43_PHYTYPE_G 0x02
415 #define B43_PHYTYPE_N 0x04
416 #define B43_PHYTYPE_LP 0x05
417 #define B43_PHYTYPE_SSLPN 0x06
418 #define B43_PHYTYPE_HT 0x07
419 #define B43_PHYTYPE_LCN 0x08
420 #define B43_PHYTYPE_LCNXN 0x09
421 #define B43_PHYTYPE_LCN40 0x0a
422 #define B43_PHYTYPE_AC 0x0b
423
424 /* PHYRegisters */
425 #define B43_PHY_ILT_A_CTRL 0x0072
426 #define B43_PHY_ILT_A_DATA1 0x0073
427 #define B43_PHY_ILT_A_DATA2 0x0074
428 #define B43_PHY_G_LO_CONTROL 0x0810
429 #define B43_PHY_ILT_G_CTRL 0x0472
430 #define B43_PHY_ILT_G_DATA1 0x0473
431 #define B43_PHY_ILT_G_DATA2 0x0474
432 #define B43_PHY_A_PCTL 0x007B
433 #define B43_PHY_G_PCTL 0x0029
434 #define B43_PHY_A_CRS 0x0029
435 #define B43_PHY_RADIO_BITFIELD 0x0401
436 #define B43_PHY_G_CRS 0x0429
437 #define B43_PHY_NRSSILT_CTRL 0x0803
438 #define B43_PHY_NRSSILT_DATA 0x0804
439
440 /* RadioRegisters */
441 #define B43_RADIOCTL_ID 0x01
442
443 /* MAC Control bitfield */
444 #define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
445 #define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
446 #define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
447 #define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
448 #define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */
449 #define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
450 #define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */
451 #define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */
452 #define B43_MACCTL_BE 0x00010000 /* Big Endian mode */
453 #define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
454 #define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */
455 #define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
456 #define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
457 #define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */
458 #define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
459 #define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
460 #define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
461 #define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
462 #define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */
463 #define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */
464 #define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
465 #define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */
466 #define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */
467 #define B43_MACCTL_GMODE 0x80000000 /* G Mode */
468
469 /* MAC Command bitfield */
470 #define B43_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
471 #define B43_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
472 #define B43_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
473 #define B43_MACCMD_CCA 0x00000008 /* Clear channel assessment */
474 #define B43_MACCMD_BGNOISE 0x00000010 /* Background noise */
475
476 /* BCMA 802.11 core specific IO Control (BCMA_IOCTL) flags */
477 #define B43_BCMA_IOCTL_PHY_CLKEN 0x00000004 /* PHY Clock Enable */
478 #define B43_BCMA_IOCTL_PHY_RESET 0x00000008 /* PHY Reset */
479 #define B43_BCMA_IOCTL_MACPHYCLKEN 0x00000010 /* MAC PHY Clock Control Enable */
480 #define B43_BCMA_IOCTL_PLLREFSEL 0x00000020 /* PLL Frequency Reference Select */
481 #define B43_BCMA_IOCTL_PHY_BW 0x000000C0 /* PHY band width and clock speed mask (N-PHY+ only?) */
482 #define B43_BCMA_IOCTL_PHY_BW_10MHZ 0x00000000 /* 10 MHz bandwidth, 40 MHz PHY */
483 #define B43_BCMA_IOCTL_PHY_BW_20MHZ 0x00000040 /* 20 MHz bandwidth, 80 MHz PHY */
484 #define B43_BCMA_IOCTL_PHY_BW_40MHZ 0x00000080 /* 40 MHz bandwidth, 160 MHz PHY */
485 #define B43_BCMA_IOCTL_GMODE 0x00002000 /* G Mode Enable */
486
487 /* BCMA 802.11 core specific IO status (BCMA_IOST) flags */
488 #define B43_BCMA_IOST_2G_PHY 0x00000001 /* 2.4G capable phy */
489 #define B43_BCMA_IOST_5G_PHY 0x00000002 /* 5G capable phy */
490 #define B43_BCMA_IOST_FASTCLKA 0x00000004 /* Fast Clock Available */
491 #define B43_BCMA_IOST_DUALB_PHY 0x00000008 /* Dualband phy */
492
493 /* 802.11 core specific TM State Low (SSB_TMSLOW) flags */
494 #define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
495 #define B43_TMSLOW_PHY_BANDWIDTH 0x00C00000 /* PHY band width and clock speed mask (N-PHY only) */
496 #define B43_TMSLOW_PHY_BANDWIDTH_10MHZ 0x00000000 /* 10 MHz bandwidth, 40 MHz PHY */
497 #define B43_TMSLOW_PHY_BANDWIDTH_20MHZ 0x00400000 /* 20 MHz bandwidth, 80 MHz PHY */
498 #define B43_TMSLOW_PHY_BANDWIDTH_40MHZ 0x00800000 /* 40 MHz bandwidth, 160 MHz PHY */
499 #define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select (rev >= 5) */
500 #define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */
501 #define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
502 #define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
503
504 /* 802.11 core specific TM State High (SSB_TMSHIGH) flags */
505 #define B43_TMSHIGH_DUALBAND_PHY 0x00080000 /* Dualband PHY available */
506 #define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */
507 #define B43_TMSHIGH_HAVE_5GHZ_PHY 0x00020000 /* 5 GHz PHY available (rev >= 5) */
508 #define B43_TMSHIGH_HAVE_2GHZ_PHY 0x00010000 /* 2.4 GHz PHY available (rev >= 5) */
509
510 /* Generic-Interrupt reasons. */
511 #define B43_IRQ_MAC_SUSPENDED 0x00000001
512 #define B43_IRQ_BEACON 0x00000002
513 #define B43_IRQ_TBTT_INDI 0x00000004
514 #define B43_IRQ_BEACON_TX_OK 0x00000008
515 #define B43_IRQ_BEACON_CANCEL 0x00000010
516 #define B43_IRQ_ATIM_END 0x00000020
517 #define B43_IRQ_PMQ 0x00000040
518 #define B43_IRQ_PIO_WORKAROUND 0x00000100
519 #define B43_IRQ_MAC_TXERR 0x00000200
520 #define B43_IRQ_PHY_TXERR 0x00000800
521 #define B43_IRQ_PMEVENT 0x00001000
522 #define B43_IRQ_TIMER0 0x00002000
523 #define B43_IRQ_TIMER1 0x00004000
524 #define B43_IRQ_DMA 0x00008000
525 #define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000
526 #define B43_IRQ_CCA_MEASURE_OK 0x00020000
527 #define B43_IRQ_NOISESAMPLE_OK 0x00040000
528 #define B43_IRQ_UCODE_DEBUG 0x08000000
529 #define B43_IRQ_RFKILL 0x10000000
530 #define B43_IRQ_TX_OK 0x20000000
531 #define B43_IRQ_PHY_G_CHANGED 0x40000000
532 #define B43_IRQ_TIMEOUT 0x80000000
533
534 #define B43_IRQ_ALL 0xFFFFFFFF
535 #define B43_IRQ_MASKTEMPLATE (B43_IRQ_TBTT_INDI | \
536 B43_IRQ_ATIM_END | \
537 B43_IRQ_PMQ | \
538 B43_IRQ_MAC_TXERR | \
539 B43_IRQ_PHY_TXERR | \
540 B43_IRQ_DMA | \
541 B43_IRQ_TXFIFO_FLUSH_OK | \
542 B43_IRQ_NOISESAMPLE_OK | \
543 B43_IRQ_UCODE_DEBUG | \
544 B43_IRQ_RFKILL | \
545 B43_IRQ_TX_OK)
546
547 /* The firmware register to fetch the debug-IRQ reason from. */
548 #define B43_DEBUGIRQ_REASON_REG 63
549 /* Debug-IRQ reasons. */
550 #define B43_DEBUGIRQ_PANIC 0 /* The firmware panic'ed */
551 #define B43_DEBUGIRQ_DUMP_SHM 1 /* Dump shared SHM */
552 #define B43_DEBUGIRQ_DUMP_REGS 2 /* Dump the microcode registers */
553 #define B43_DEBUGIRQ_MARKER 3 /* A "marker" was thrown by the firmware. */
554 #define B43_DEBUGIRQ_ACK 0xFFFF /* The host writes that to ACK the IRQ */
555
556 /* The firmware register that contains the "marker" line. */
557 #define B43_MARKER_ID_REG 2
558 #define B43_MARKER_LINE_REG 3
559
560 /* The firmware register to fetch the panic reason from. */
561 #define B43_FWPANIC_REASON_REG 3
562 /* Firmware panic reason codes */
563 #define B43_FWPANIC_DIE 0 /* Firmware died. Don't auto-restart it. */
564 #define B43_FWPANIC_RESTART 1 /* Firmware died. Schedule a controller reset. */
565
566 /* The firmware register that contains the watchdog counter. */
567 #define B43_WATCHDOG_REG 1
568
569 /* Device specific rate values.
570 * The actual values defined here are (rate_in_mbps * 2).
571 * Some code depends on this. Don't change it. */
572 #define B43_CCK_RATE_1MB 0x02
573 #define B43_CCK_RATE_2MB 0x04
574 #define B43_CCK_RATE_5MB 0x0B
575 #define B43_CCK_RATE_11MB 0x16
576 #define B43_OFDM_RATE_6MB 0x0C
577 #define B43_OFDM_RATE_9MB 0x12
578 #define B43_OFDM_RATE_12MB 0x18
579 #define B43_OFDM_RATE_18MB 0x24
580 #define B43_OFDM_RATE_24MB 0x30
581 #define B43_OFDM_RATE_36MB 0x48
582 #define B43_OFDM_RATE_48MB 0x60
583 #define B43_OFDM_RATE_54MB 0x6C
584 /* Convert a b43 rate value to a rate in 100kbps */
585 #define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2)
586
587 #define B43_DEFAULT_SHORT_RETRY_LIMIT 7
588 #define B43_DEFAULT_LONG_RETRY_LIMIT 4
589
590 #define B43_PHY_TX_BADNESS_LIMIT 1000
591
592 /* Max size of a security key */
593 #define B43_SEC_KEYSIZE 16
594 /* Max number of group keys */
595 #define B43_NR_GROUP_KEYS 4
596 /* Max number of pairwise keys */
597 #define B43_NR_PAIRWISE_KEYS 50
598 /* Security algorithms. */
599 enum {
600 B43_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
601 B43_SEC_ALGO_WEP40,
602 B43_SEC_ALGO_TKIP,
603 B43_SEC_ALGO_AES,
604 B43_SEC_ALGO_WEP104,
605 B43_SEC_ALGO_AES_LEGACY,
606 };
607
608 struct b43_dmaring;
609
610 /* The firmware file header */
611 #define B43_FW_TYPE_UCODE 'u'
612 #define B43_FW_TYPE_PCM 'p'
613 #define B43_FW_TYPE_IV 'i'
614 struct b43_fw_header {
615 /* File type */
616 u8 type;
617 /* File format version */
618 u8 ver;
619 u8 __padding[2];
620 /* Size of the data. For ucode and PCM this is in bytes.
621 * For IV this is number-of-ivs. */
622 __be32 size;
623 } __packed;
624
625 /* Initial Value file format */
626 #define B43_IV_OFFSET_MASK 0x7FFF
627 #define B43_IV_32BIT 0x8000
628 struct b43_iv {
629 __be16 offset_size;
630 union {
631 __be16 d16;
632 __be32 d32;
633 } data __packed;
634 } __packed;
635
636
637 /* Data structures for DMA transmission, per 80211 core. */
638 struct b43_dma {
639 struct b43_dmaring *tx_ring_AC_BK; /* Background */
640 struct b43_dmaring *tx_ring_AC_BE; /* Best Effort */
641 struct b43_dmaring *tx_ring_AC_VI; /* Video */
642 struct b43_dmaring *tx_ring_AC_VO; /* Voice */
643 struct b43_dmaring *tx_ring_mcast; /* Multicast */
644
645 struct b43_dmaring *rx_ring;
646
647 u32 translation; /* Routing bits */
648 bool translation_in_low; /* Should translation bit go into low addr? */
649 bool parity; /* Check for parity */
650 };
651
652 struct b43_pio_txqueue;
653 struct b43_pio_rxqueue;
654
655 /* Data structures for PIO transmission, per 80211 core. */
656 struct b43_pio {
657 struct b43_pio_txqueue *tx_queue_AC_BK; /* Background */
658 struct b43_pio_txqueue *tx_queue_AC_BE; /* Best Effort */
659 struct b43_pio_txqueue *tx_queue_AC_VI; /* Video */
660 struct b43_pio_txqueue *tx_queue_AC_VO; /* Voice */
661 struct b43_pio_txqueue *tx_queue_mcast; /* Multicast */
662
663 struct b43_pio_rxqueue *rx_queue;
664 };
665
666 /* Context information for a noise calculation (Link Quality). */
667 struct b43_noise_calculation {
668 bool calculation_running;
669 u8 nr_samples;
670 s8 samples[8][4];
671 };
672
673 struct b43_stats {
674 u8 link_noise;
675 };
676
677 struct b43_key {
678 /* If keyconf is NULL, this key is disabled.
679 * keyconf is a cookie. Don't derefenrence it outside of the set_key
680 * path, because b43 doesn't own it. */
681 struct ieee80211_key_conf *keyconf;
682 u8 algorithm;
683 };
684
685 /* SHM offsets to the QOS data structures for the 4 different queues. */
686 #define B43_QOS_QUEUE_NUM 4
687 #define B43_QOS_PARAMS(queue) (B43_SHM_SH_EDCFQ + \
688 (B43_NR_QOSPARAMS * sizeof(u16) * (queue)))
689 #define B43_QOS_BACKGROUND B43_QOS_PARAMS(0)
690 #define B43_QOS_BESTEFFORT B43_QOS_PARAMS(1)
691 #define B43_QOS_VIDEO B43_QOS_PARAMS(2)
692 #define B43_QOS_VOICE B43_QOS_PARAMS(3)
693
694 /* QOS parameter hardware data structure offsets. */
695 #define B43_NR_QOSPARAMS 16
696 enum {
697 B43_QOSPARAM_TXOP = 0,
698 B43_QOSPARAM_CWMIN,
699 B43_QOSPARAM_CWMAX,
700 B43_QOSPARAM_CWCUR,
701 B43_QOSPARAM_AIFS,
702 B43_QOSPARAM_BSLOTS,
703 B43_QOSPARAM_REGGAP,
704 B43_QOSPARAM_STATUS,
705 };
706
707 /* QOS parameters for a queue. */
708 struct b43_qos_params {
709 /* The QOS parameters */
710 struct ieee80211_tx_queue_params p;
711 };
712
713 struct b43_wl;
714
715 /* The type of the firmware file. */
716 enum b43_firmware_file_type {
717 B43_FWTYPE_PROPRIETARY,
718 B43_FWTYPE_OPENSOURCE,
719 B43_NR_FWTYPES,
720 };
721
722 /* Context data for fetching firmware. */
723 struct b43_request_fw_context {
724 /* The device we are requesting the fw for. */
725 struct b43_wldev *dev;
726 /* a completion event structure needed if this call is asynchronous */
727 struct completion fw_load_complete;
728 /* a pointer to the firmware object */
729 const struct firmware *blob;
730 /* The type of firmware to request. */
731 enum b43_firmware_file_type req_type;
732 /* Error messages for each firmware type. */
733 char errors[B43_NR_FWTYPES][128];
734 /* Temporary buffer for storing the firmware name. */
735 char fwname[64];
736 /* A fatal error occurred while requesting. Firmware request
737 * can not continue, as any other request will also fail. */
738 int fatal_failure;
739 };
740
741 /* In-memory representation of a cached microcode file. */
742 struct b43_firmware_file {
743 const char *filename;
744 const struct firmware *data;
745 /* Type of the firmware file name. Note that this does only indicate
746 * the type by the firmware name. NOT the file contents.
747 * If you want to check for proprietary vs opensource, use (struct b43_firmware)->opensource
748 * instead! The (struct b43_firmware)->opensource flag is derived from the actual firmware
749 * binary code, not just the filename.
750 */
751 enum b43_firmware_file_type type;
752 };
753
754 enum b43_firmware_hdr_format {
755 B43_FW_HDR_598,
756 B43_FW_HDR_410,
757 B43_FW_HDR_351,
758 };
759
760 /* Pointers to the firmware data and meta information about it. */
761 struct b43_firmware {
762 /* Microcode */
763 struct b43_firmware_file ucode;
764 /* PCM code */
765 struct b43_firmware_file pcm;
766 /* Initial MMIO values for the firmware */
767 struct b43_firmware_file initvals;
768 /* Initial MMIO values for the firmware, band-specific */
769 struct b43_firmware_file initvals_band;
770
771 /* Firmware revision */
772 u16 rev;
773 /* Firmware patchlevel */
774 u16 patch;
775
776 /* Format of header used by firmware */
777 enum b43_firmware_hdr_format hdr_format;
778
779 /* Set to true, if we are using an opensource firmware.
780 * Use this to check for proprietary vs opensource. */
781 bool opensource;
782 /* Set to true, if the core needs a PCM firmware, but
783 * we failed to load one. This is always false for
784 * core rev > 10, as these don't need PCM firmware. */
785 bool pcm_request_failed;
786 };
787
788 /* Device (802.11 core) initialization status. */
789 enum {
790 B43_STAT_UNINIT = 0, /* Uninitialized. */
791 B43_STAT_INITIALIZED = 1, /* Initialized, but not started, yet. */
792 B43_STAT_STARTED = 2, /* Up and running. */
793 };
794 #define b43_status(wldev) atomic_read(&(wldev)->__init_status)
795 #define b43_set_status(wldev, stat) do { \
796 atomic_set(&(wldev)->__init_status, (stat)); \
797 smp_wmb(); \
798 } while (0)
799
800 /* Data structure for one wireless device (802.11 core) */
801 struct b43_wldev {
802 struct b43_bus_dev *dev;
803 struct b43_wl *wl;
804
805 /* The device initialization status.
806 * Use b43_status() to query. */
807 atomic_t __init_status;
808
809 bool bad_frames_preempt; /* Use "Bad Frames Preemption" (default off) */
810 bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM) */
811 bool radio_hw_enable; /* saved state of radio hardware enabled state */
812 bool qos_enabled; /* TRUE, if QoS is used. */
813 bool hwcrypto_enabled; /* TRUE, if HW crypto acceleration is enabled. */
814 bool use_pio; /* TRUE if next init should use PIO */
815
816 /* PHY/Radio device. */
817 struct b43_phy phy;
818
819 union {
820 /* DMA engines. */
821 struct b43_dma dma;
822 /* PIO engines. */
823 struct b43_pio pio;
824 };
825 /* Use b43_using_pio_transfers() to check whether we are using
826 * DMA or PIO data transfers. */
827 bool __using_pio_transfers;
828
829 /* Various statistics about the physical device. */
830 struct b43_stats stats;
831
832 /* Reason code of the last interrupt. */
833 u32 irq_reason;
834 u32 dma_reason[6];
835 /* The currently active generic-interrupt mask. */
836 u32 irq_mask;
837
838 /* Link Quality calculation context. */
839 struct b43_noise_calculation noisecalc;
840 /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
841 int mac_suspended;
842
843 /* Periodic tasks */
844 struct delayed_work periodic_work;
845 unsigned int periodic_state;
846
847 struct work_struct restart_work;
848
849 /* encryption/decryption */
850 u16 ktp; /* Key table pointer */
851 struct b43_key key[B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS];
852
853 /* Firmware data */
854 struct b43_firmware fw;
855
856 /* Devicelist in struct b43_wl (all 802.11 cores) */
857 struct list_head list;
858
859 /* Debugging stuff follows. */
860 #ifdef CONFIG_B43_DEBUG
861 struct b43_dfsentry *dfsentry;
862 unsigned int irq_count;
863 unsigned int irq_bit_count[32];
864 unsigned int tx_count;
865 unsigned int rx_count;
866 #endif
867 };
868
869 /* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
870 struct b43_wl {
871 /* Pointer to the active wireless device on this chip */
872 struct b43_wldev *current_dev;
873 /* Pointer to the ieee80211 hardware data structure */
874 struct ieee80211_hw *hw;
875
876 /* Global driver mutex. Every operation must run with this mutex locked. */
877 struct mutex mutex;
878 /* Hard-IRQ spinlock. This lock protects things used in the hard-IRQ
879 * handler, only. This basically is just the IRQ mask register. */
880 spinlock_t hardirq_lock;
881
882 /* Set this if we call ieee80211_register_hw() and check if we call
883 * ieee80211_unregister_hw(). */
884 bool hw_registred;
885
886 /* We can only have one operating interface (802.11 core)
887 * at a time. General information about this interface follows.
888 */
889
890 struct ieee80211_vif *vif;
891 /* The MAC address of the operating interface. */
892 u8 mac_addr[ETH_ALEN];
893 /* Current BSSID */
894 u8 bssid[ETH_ALEN];
895 /* Interface type. (NL80211_IFTYPE_XXX) */
896 int if_type;
897 /* Is the card operating in AP, STA or IBSS mode? */
898 bool operating;
899 /* filter flags */
900 unsigned int filter_flags;
901 /* Stats about the wireless interface */
902 struct ieee80211_low_level_stats ieee_stats;
903
904 #ifdef CONFIG_B43_HWRNG
905 struct hwrng rng;
906 bool rng_initialized;
907 char rng_name[30 + 1];
908 #endif /* CONFIG_B43_HWRNG */
909
910 /* List of all wireless devices on this chip */
911 struct list_head devlist;
912 u8 nr_devs;
913
914 bool radiotap_enabled;
915 bool radio_enabled;
916
917 /* The beacon we are currently using (AP or IBSS mode). */
918 struct sk_buff *current_beacon;
919 bool beacon0_uploaded;
920 bool beacon1_uploaded;
921 bool beacon_templates_virgin; /* Never wrote the templates? */
922 struct work_struct beacon_update_trigger;
923
924 /* The current QOS parameters for the 4 queues. */
925 struct b43_qos_params qos_params[B43_QOS_QUEUE_NUM];
926
927 /* Work for adjustment of the transmission power.
928 * This is scheduled when we determine that the actual TX output
929 * power doesn't match what we want. */
930 struct work_struct txpower_adjust_work;
931
932 /* Packet transmit work */
933 struct work_struct tx_work;
934
935 /* Queue of packets to be transmitted. */
936 struct sk_buff_head tx_queue[B43_QOS_QUEUE_NUM];
937
938 /* Flag that implement the queues stopping. */
939 bool tx_queue_stopped[B43_QOS_QUEUE_NUM];
940
941 /* firmware loading work */
942 struct work_struct firmware_load;
943
944 /* The device LEDs. */
945 struct b43_leds leds;
946
947 /* Kmalloc'ed scratch space for PIO TX/RX. Protected by wl->mutex. */
948 u8 pio_scratchspace[118] __attribute__((__aligned__(8)));
949 u8 pio_tailspace[4] __attribute__((__aligned__(8)));
950 };
951
952 static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
953 {
954 return hw->priv;
955 }
956
957 static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
958 {
959 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
960 return ssb_get_drvdata(ssb_dev);
961 }
962
963 /* Is the device operating in a specified mode (NL80211_IFTYPE_XXX). */
964 static inline int b43_is_mode(struct b43_wl *wl, int type)
965 {
966 return (wl->operating && wl->if_type == type);
967 }
968
969 /**
970 * b43_current_band - Returns the currently used band.
971 * Returns one of IEEE80211_BAND_2GHZ and IEEE80211_BAND_5GHZ.
972 */
973 static inline enum ieee80211_band b43_current_band(struct b43_wl *wl)
974 {
975 return wl->hw->conf.channel->band;
976 }
977
978 static inline int b43_bus_may_powerdown(struct b43_wldev *wldev)
979 {
980 return wldev->dev->bus_may_powerdown(wldev->dev);
981 }
982 static inline int b43_bus_powerup(struct b43_wldev *wldev, bool dynamic_pctl)
983 {
984 return wldev->dev->bus_powerup(wldev->dev, dynamic_pctl);
985 }
986 static inline int b43_device_is_enabled(struct b43_wldev *wldev)
987 {
988 return wldev->dev->device_is_enabled(wldev->dev);
989 }
990 static inline void b43_device_enable(struct b43_wldev *wldev,
991 u32 core_specific_flags)
992 {
993 wldev->dev->device_enable(wldev->dev, core_specific_flags);
994 }
995 static inline void b43_device_disable(struct b43_wldev *wldev,
996 u32 core_specific_flags)
997 {
998 wldev->dev->device_disable(wldev->dev, core_specific_flags);
999 }
1000
1001 static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
1002 {
1003 return dev->dev->read16(dev->dev, offset);
1004 }
1005
1006 static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
1007 {
1008 dev->dev->write16(dev->dev, offset, value);
1009 }
1010
1011 static inline void b43_maskset16(struct b43_wldev *dev, u16 offset, u16 mask,
1012 u16 set)
1013 {
1014 b43_write16(dev, offset, (b43_read16(dev, offset) & mask) | set);
1015 }
1016
1017 static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
1018 {
1019 return dev->dev->read32(dev->dev, offset);
1020 }
1021
1022 static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
1023 {
1024 dev->dev->write32(dev->dev, offset, value);
1025 }
1026
1027 static inline void b43_maskset32(struct b43_wldev *dev, u16 offset, u32 mask,
1028 u32 set)
1029 {
1030 b43_write32(dev, offset, (b43_read32(dev, offset) & mask) | set);
1031 }
1032
1033 static inline void b43_block_read(struct b43_wldev *dev, void *buffer,
1034 size_t count, u16 offset, u8 reg_width)
1035 {
1036 dev->dev->block_read(dev->dev, buffer, count, offset, reg_width);
1037 }
1038
1039 static inline void b43_block_write(struct b43_wldev *dev, const void *buffer,
1040 size_t count, u16 offset, u8 reg_width)
1041 {
1042 dev->dev->block_write(dev->dev, buffer, count, offset, reg_width);
1043 }
1044
1045 static inline bool b43_using_pio_transfers(struct b43_wldev *dev)
1046 {
1047 return dev->__using_pio_transfers;
1048 }
1049
1050 /* Message printing */
1051 __printf(2, 3) void b43info(struct b43_wl *wl, const char *fmt, ...);
1052 __printf(2, 3) void b43err(struct b43_wl *wl, const char *fmt, ...);
1053 __printf(2, 3) void b43warn(struct b43_wl *wl, const char *fmt, ...);
1054 __printf(2, 3) void b43dbg(struct b43_wl *wl, const char *fmt, ...);
1055
1056
1057 /* A WARN_ON variant that vanishes when b43 debugging is disabled.
1058 * This _also_ evaluates the arg with debugging disabled. */
1059 #if B43_DEBUG
1060 # define B43_WARN_ON(x) WARN_ON(x)
1061 #else
1062 static inline bool __b43_warn_on_dummy(bool x) { return x; }
1063 # define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x)))
1064 #endif
1065
1066 /* Convert an integer to a Q5.2 value */
1067 #define INT_TO_Q52(i) ((i) << 2)
1068 /* Convert a Q5.2 value to an integer (precision loss!) */
1069 #define Q52_TO_INT(q52) ((q52) >> 2)
1070 /* Macros for printing a value in Q5.2 format */
1071 #define Q52_FMT "%u.%u"
1072 #define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
1073
1074 #endif /* B43_H_ */