2 * This file is part of wl18xx
4 * Copyright (C) 2011 Texas Instruments
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * version 2 as published by the Free Software Foundation.
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13 * General Public License for more details.
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
22 #include <linux/module.h>
23 #include <linux/platform_device.h>
26 #include "../wlcore/wlcore.h"
27 #include "../wlcore/debug.h"
28 #include "../wlcore/io.h"
29 #include "../wlcore/acx.h"
30 #include "../wlcore/tx.h"
31 #include "../wlcore/rx.h"
32 #include "../wlcore/io.h"
33 #include "../wlcore/boot.h"
43 #define WL18XX_RX_CHECKSUM_MASK 0x40
45 static char *ht_mode_param
;
46 static char *board_type_param
= "hdk";
47 static bool dc2dc_param
= false;
48 static int n_antennas_2_param
= 1;
49 static int n_antennas_5_param
= 1;
50 static bool checksum_param
= true;
51 static bool enable_11a_param
= true;
53 static const u8 wl18xx_rate_to_idx_2ghz
[] = {
54 /* MCS rates are used only with 11n */
55 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
56 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
57 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
58 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
59 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
60 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
61 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
62 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
63 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
64 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
65 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
66 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
67 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
68 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
69 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
70 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
72 11, /* WL18XX_CONF_HW_RXTX_RATE_54 */
73 10, /* WL18XX_CONF_HW_RXTX_RATE_48 */
74 9, /* WL18XX_CONF_HW_RXTX_RATE_36 */
75 8, /* WL18XX_CONF_HW_RXTX_RATE_24 */
77 /* TI-specific rate */
78 CONF_HW_RXTX_RATE_UNSUPPORTED
, /* WL18XX_CONF_HW_RXTX_RATE_22 */
80 7, /* WL18XX_CONF_HW_RXTX_RATE_18 */
81 6, /* WL18XX_CONF_HW_RXTX_RATE_12 */
82 3, /* WL18XX_CONF_HW_RXTX_RATE_11 */
83 5, /* WL18XX_CONF_HW_RXTX_RATE_9 */
84 4, /* WL18XX_CONF_HW_RXTX_RATE_6 */
85 2, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
86 1, /* WL18XX_CONF_HW_RXTX_RATE_2 */
87 0 /* WL18XX_CONF_HW_RXTX_RATE_1 */
90 static const u8 wl18xx_rate_to_idx_5ghz
[] = {
91 /* MCS rates are used only with 11n */
92 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
93 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
94 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
95 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
96 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
97 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
98 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
99 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
100 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
101 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
102 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
103 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
104 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
105 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
106 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
107 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
109 7, /* WL18XX_CONF_HW_RXTX_RATE_54 */
110 6, /* WL18XX_CONF_HW_RXTX_RATE_48 */
111 5, /* WL18XX_CONF_HW_RXTX_RATE_36 */
112 4, /* WL18XX_CONF_HW_RXTX_RATE_24 */
114 /* TI-specific rate */
115 CONF_HW_RXTX_RATE_UNSUPPORTED
, /* WL18XX_CONF_HW_RXTX_RATE_22 */
117 3, /* WL18XX_CONF_HW_RXTX_RATE_18 */
118 2, /* WL18XX_CONF_HW_RXTX_RATE_12 */
119 CONF_HW_RXTX_RATE_UNSUPPORTED
, /* WL18XX_CONF_HW_RXTX_RATE_11 */
120 1, /* WL18XX_CONF_HW_RXTX_RATE_9 */
121 0, /* WL18XX_CONF_HW_RXTX_RATE_6 */
122 CONF_HW_RXTX_RATE_UNSUPPORTED
, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
123 CONF_HW_RXTX_RATE_UNSUPPORTED
, /* WL18XX_CONF_HW_RXTX_RATE_2 */
124 CONF_HW_RXTX_RATE_UNSUPPORTED
, /* WL18XX_CONF_HW_RXTX_RATE_1 */
127 static const u8
*wl18xx_band_rate_to_idx
[] = {
128 [IEEE80211_BAND_2GHZ
] = wl18xx_rate_to_idx_2ghz
,
129 [IEEE80211_BAND_5GHZ
] = wl18xx_rate_to_idx_5ghz
132 enum wl18xx_hw_rates
{
133 WL18XX_CONF_HW_RXTX_RATE_MCS15
= 0,
134 WL18XX_CONF_HW_RXTX_RATE_MCS14
,
135 WL18XX_CONF_HW_RXTX_RATE_MCS13
,
136 WL18XX_CONF_HW_RXTX_RATE_MCS12
,
137 WL18XX_CONF_HW_RXTX_RATE_MCS11
,
138 WL18XX_CONF_HW_RXTX_RATE_MCS10
,
139 WL18XX_CONF_HW_RXTX_RATE_MCS9
,
140 WL18XX_CONF_HW_RXTX_RATE_MCS8
,
141 WL18XX_CONF_HW_RXTX_RATE_MCS7
,
142 WL18XX_CONF_HW_RXTX_RATE_MCS6
,
143 WL18XX_CONF_HW_RXTX_RATE_MCS5
,
144 WL18XX_CONF_HW_RXTX_RATE_MCS4
,
145 WL18XX_CONF_HW_RXTX_RATE_MCS3
,
146 WL18XX_CONF_HW_RXTX_RATE_MCS2
,
147 WL18XX_CONF_HW_RXTX_RATE_MCS1
,
148 WL18XX_CONF_HW_RXTX_RATE_MCS0
,
149 WL18XX_CONF_HW_RXTX_RATE_54
,
150 WL18XX_CONF_HW_RXTX_RATE_48
,
151 WL18XX_CONF_HW_RXTX_RATE_36
,
152 WL18XX_CONF_HW_RXTX_RATE_24
,
153 WL18XX_CONF_HW_RXTX_RATE_22
,
154 WL18XX_CONF_HW_RXTX_RATE_18
,
155 WL18XX_CONF_HW_RXTX_RATE_12
,
156 WL18XX_CONF_HW_RXTX_RATE_11
,
157 WL18XX_CONF_HW_RXTX_RATE_9
,
158 WL18XX_CONF_HW_RXTX_RATE_6
,
159 WL18XX_CONF_HW_RXTX_RATE_5_5
,
160 WL18XX_CONF_HW_RXTX_RATE_2
,
161 WL18XX_CONF_HW_RXTX_RATE_1
,
162 WL18XX_CONF_HW_RXTX_RATE_MAX
,
165 static struct wlcore_conf wl18xx_conf
= {
168 [CONF_SG_ACL_BT_MASTER_MIN_BR
] = 10,
169 [CONF_SG_ACL_BT_MASTER_MAX_BR
] = 180,
170 [CONF_SG_ACL_BT_SLAVE_MIN_BR
] = 10,
171 [CONF_SG_ACL_BT_SLAVE_MAX_BR
] = 180,
172 [CONF_SG_ACL_BT_MASTER_MIN_EDR
] = 10,
173 [CONF_SG_ACL_BT_MASTER_MAX_EDR
] = 80,
174 [CONF_SG_ACL_BT_SLAVE_MIN_EDR
] = 10,
175 [CONF_SG_ACL_BT_SLAVE_MAX_EDR
] = 80,
176 [CONF_SG_ACL_WLAN_PS_MASTER_BR
] = 8,
177 [CONF_SG_ACL_WLAN_PS_SLAVE_BR
] = 8,
178 [CONF_SG_ACL_WLAN_PS_MASTER_EDR
] = 20,
179 [CONF_SG_ACL_WLAN_PS_SLAVE_EDR
] = 20,
180 [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_BR
] = 20,
181 [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_BR
] = 35,
182 [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_BR
] = 16,
183 [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_BR
] = 35,
184 [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_EDR
] = 32,
185 [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_EDR
] = 50,
186 [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_EDR
] = 28,
187 [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_EDR
] = 50,
188 [CONF_SG_ACL_ACTIVE_SCAN_WLAN_BR
] = 10,
189 [CONF_SG_ACL_ACTIVE_SCAN_WLAN_EDR
] = 20,
190 [CONF_SG_ACL_PASSIVE_SCAN_BT_BR
] = 75,
191 [CONF_SG_ACL_PASSIVE_SCAN_WLAN_BR
] = 15,
192 [CONF_SG_ACL_PASSIVE_SCAN_BT_EDR
] = 27,
193 [CONF_SG_ACL_PASSIVE_SCAN_WLAN_EDR
] = 17,
194 /* active scan params */
195 [CONF_SG_AUTO_SCAN_PROBE_REQ
] = 170,
196 [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_HV3
] = 50,
197 [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_A2DP
] = 100,
198 /* passive scan params */
199 [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_BR
] = 800,
200 [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_EDR
] = 200,
201 [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_HV3
] = 200,
202 /* passive scan in dual antenna params */
203 [CONF_SG_CONSECUTIVE_HV3_IN_PASSIVE_SCAN
] = 0,
204 [CONF_SG_BCN_HV3_COLLISION_THRESH_IN_PASSIVE_SCAN
] = 0,
205 [CONF_SG_TX_RX_PROTECTION_BWIDTH_IN_PASSIVE_SCAN
] = 0,
207 [CONF_SG_STA_FORCE_PS_IN_BT_SCO
] = 1,
208 [CONF_SG_ANTENNA_CONFIGURATION
] = 0,
209 [CONF_SG_BEACON_MISS_PERCENT
] = 60,
210 [CONF_SG_DHCP_TIME
] = 5000,
211 [CONF_SG_RXT
] = 1200,
212 [CONF_SG_TXT
] = 1000,
213 [CONF_SG_ADAPTIVE_RXT_TXT
] = 1,
214 [CONF_SG_GENERAL_USAGE_BIT_MAP
] = 3,
215 [CONF_SG_HV3_MAX_SERVED
] = 6,
216 [CONF_SG_PS_POLL_TIMEOUT
] = 10,
217 [CONF_SG_UPSD_TIMEOUT
] = 10,
218 [CONF_SG_CONSECUTIVE_CTS_THRESHOLD
] = 2,
219 [CONF_SG_STA_RX_WINDOW_AFTER_DTIM
] = 5,
220 [CONF_SG_STA_CONNECTION_PROTECTION_TIME
] = 30,
222 [CONF_AP_BEACON_MISS_TX
] = 3,
223 [CONF_AP_RX_WINDOW_AFTER_BEACON
] = 10,
224 [CONF_AP_BEACON_WINDOW_INTERVAL
] = 2,
225 [CONF_AP_CONNECTION_PROTECTION_TIME
] = 0,
226 [CONF_AP_BT_ACL_VAL_BT_SERVE_TIME
] = 25,
227 [CONF_AP_BT_ACL_VAL_WL_SERVE_TIME
] = 25,
228 /* CTS Diluting params */
229 [CONF_SG_CTS_DILUTED_BAD_RX_PACKETS_TH
] = 0,
230 [CONF_SG_CTS_CHOP_IN_DUAL_ANT_SCO_MASTER
] = 0,
232 .state
= CONF_SG_PROTECTIVE
,
235 .rx_msdu_life_time
= 512000,
236 .packet_detection_threshold
= 0,
237 .ps_poll_timeout
= 15,
239 .rts_threshold
= IEEE80211_MAX_RTS_THRESHOLD
,
240 .rx_cca_threshold
= 0,
241 .irq_blk_threshold
= 0xFFFF,
242 .irq_pkt_threshold
= 0,
244 .queue_type
= CONF_RX_QUEUE_TYPE_LOW_PRIORITY
,
247 .tx_energy_detection
= 0,
250 .short_retry_limit
= 10,
251 .long_retry_limit
= 10,
274 .aifsn
= CONF_TX_AIFS_PIFS
,
281 .aifsn
= CONF_TX_AIFS_PIFS
,
285 .max_tx_retries
= 100,
286 .ap_aging_period
= 300,
290 .queue_id
= CONF_TX_AC_BE
,
291 .channel_type
= CONF_CHANNEL_TYPE_EDCF
,
292 .tsid
= CONF_TX_AC_BE
,
293 .ps_scheme
= CONF_PS_SCHEME_LEGACY
,
294 .ack_policy
= CONF_ACK_POLICY_LEGACY
,
298 .queue_id
= CONF_TX_AC_BK
,
299 .channel_type
= CONF_CHANNEL_TYPE_EDCF
,
300 .tsid
= CONF_TX_AC_BK
,
301 .ps_scheme
= CONF_PS_SCHEME_LEGACY
,
302 .ack_policy
= CONF_ACK_POLICY_LEGACY
,
306 .queue_id
= CONF_TX_AC_VI
,
307 .channel_type
= CONF_CHANNEL_TYPE_EDCF
,
308 .tsid
= CONF_TX_AC_VI
,
309 .ps_scheme
= CONF_PS_SCHEME_LEGACY
,
310 .ack_policy
= CONF_ACK_POLICY_LEGACY
,
314 .queue_id
= CONF_TX_AC_VO
,
315 .channel_type
= CONF_CHANNEL_TYPE_EDCF
,
316 .tsid
= CONF_TX_AC_VO
,
317 .ps_scheme
= CONF_PS_SCHEME_LEGACY
,
318 .ack_policy
= CONF_ACK_POLICY_LEGACY
,
322 .frag_threshold
= IEEE80211_MAX_FRAG_THRESHOLD
,
323 .tx_compl_timeout
= 350,
324 .tx_compl_threshold
= 10,
325 .basic_rate
= CONF_HW_BIT_RATE_1MBPS
,
326 .basic_rate_5
= CONF_HW_BIT_RATE_6MBPS
,
327 .tmpl_short_retry_limit
= 10,
328 .tmpl_long_retry_limit
= 10,
329 .tx_watchdog_timeout
= 5000,
332 .wake_up_event
= CONF_WAKE_UP_EVENT_DTIM
,
333 .listen_interval
= 1,
334 .suspend_wake_up_event
= CONF_WAKE_UP_EVENT_N_DTIM
,
335 .suspend_listen_interval
= 3,
336 .bcn_filt_mode
= CONF_BCN_FILT_MODE_ENABLED
,
337 .bcn_filt_ie_count
= 2,
340 .ie
= WLAN_EID_CHANNEL_SWITCH
,
341 .rule
= CONF_BCN_RULE_PASS_ON_APPEARANCE
,
344 .ie
= WLAN_EID_HT_OPERATION
,
345 .rule
= CONF_BCN_RULE_PASS_ON_CHANGE
,
348 .synch_fail_thold
= 10,
349 .bss_lose_timeout
= 100,
350 .beacon_rx_timeout
= 10000,
351 .broadcast_timeout
= 20000,
352 .rx_broadcast_in_ps
= 1,
353 .ps_poll_threshold
= 10,
354 .bet_enable
= CONF_BET_MODE_ENABLE
,
355 .bet_max_consecutive
= 50,
356 .psm_entry_retries
= 8,
357 .psm_exit_retries
= 16,
358 .psm_entry_nullfunc_retries
= 3,
359 .dynamic_ps_timeout
= 40,
361 .keep_alive_interval
= 55000,
362 .max_listen_interval
= 20,
369 .host_clk_settling_time
= 5000,
370 .host_fast_wakeup_support
= false
374 .avg_weight_rssi_beacon
= 20,
375 .avg_weight_rssi_data
= 10,
376 .avg_weight_snr_beacon
= 20,
377 .avg_weight_snr_data
= 10,
380 .min_dwell_time_active
= 7500,
381 .max_dwell_time_active
= 30000,
382 .min_dwell_time_passive
= 100000,
383 .max_dwell_time_passive
= 100000,
385 .split_scan_timeout
= 50000,
389 * Values are in TU/1000 but since sched scan FW command
390 * params are in TUs rounding up may occur.
392 .base_dwell_time
= 7500,
393 .max_dwell_time_delta
= 22500,
394 /* based on 250bits per probe @1Mbps */
395 .dwell_time_delta_per_probe
= 2000,
396 /* based on 250bits per probe @6Mbps (plus a bit more) */
397 .dwell_time_delta_per_probe_5
= 350,
398 .dwell_time_passive
= 100000,
399 .dwell_time_dfs
= 150000,
401 .rssi_threshold
= -90,
405 .rx_ba_win_size
= 10,
406 .tx_ba_win_size
= 10,
407 .inactivity_timeout
= 10000,
408 .tx_ba_tid_bitmap
= CONF_TX_BA_ENABLED_TID_BITMAP
,
414 .tx_min_block_num
= 40,
416 .min_req_tx_blocks
= 45,
417 .min_req_rx_blocks
= 22,
423 .n_divider_fref_set_1
= 0xff, /* default */
424 .n_divider_fref_set_2
= 12,
425 .m_divider_fref_set_1
= 148,
426 .m_divider_fref_set_2
= 0xffff, /* default */
427 .coex_pll_stabilization_time
= 0xffffffff, /* default */
428 .ldo_stabilization_time
= 0xffff, /* default */
429 .fm_disturbed_band_margin
= 0xff, /* default */
430 .swallow_clk_diff
= 0xff, /* default */
439 .mode
= WL12XX_FWLOG_ON_DEMAND
,
442 .timestamp
= WL12XX_FWLOG_TIMESTAMP_DISABLED
,
443 .output
= WL12XX_FWLOG_OUTPUT_HOST
,
447 .rate_retry_score
= 32000,
452 .inverse_curiosity_factor
= 5,
454 .tx_fail_high_th
= 10,
455 .per_alpha_shift
= 4,
457 .per_beta1_shift
= 10,
458 .per_beta2_shift
= 8,
460 .rate_check_down
= 12,
461 .rate_retry_policy
= {
462 0x00, 0x00, 0x00, 0x00, 0x00,
463 0x00, 0x00, 0x00, 0x00, 0x00,
469 .hangover_period
= 20,
471 .early_termination_mode
= 1,
482 static struct wl18xx_priv_conf wl18xx_default_priv_conf
= {
484 .phy_standalone
= 0x00,
485 .primary_clock_setting_time
= 0x05,
486 .clock_valid_on_wake_up
= 0x00,
487 .secondary_clock_setting_time
= 0x05,
490 .dedicated_fem
= FEM_NONE
,
491 .low_band_component
= COMPONENT_2_WAY_SWITCH
,
492 .low_band_component_type
= 0x05,
493 .high_band_component
= COMPONENT_2_WAY_SWITCH
,
494 .high_band_component_type
= 0x09,
495 .tcxo_ldo_voltage
= 0x00,
496 .xtal_itrim_val
= 0x04,
498 .io_configuration
= 0x01,
499 .sdio_configuration
= 0x00,
502 .enable_tx_low_pwr_on_siso_rdl
= 0x00,
507 static const struct wlcore_partition_set wl18xx_ptable
[PART_TABLE_LEN
] = {
508 [PART_TOP_PRCM_ELP_SOC
] = {
509 .mem
= { .start
= 0x00A02000, .size
= 0x00010000 },
510 .reg
= { .start
= 0x00807000, .size
= 0x00005000 },
511 .mem2
= { .start
= 0x00800000, .size
= 0x0000B000 },
512 .mem3
= { .start
= 0x00000000, .size
= 0x00000000 },
515 .mem
= { .start
= 0x00000000, .size
= 0x00014000 },
516 .reg
= { .start
= 0x00810000, .size
= 0x0000BFFF },
517 .mem2
= { .start
= 0x00000000, .size
= 0x00000000 },
518 .mem3
= { .start
= 0x00000000, .size
= 0x00000000 },
521 .mem
= { .start
= 0x00700000, .size
= 0x0000030c },
522 .reg
= { .start
= 0x00802000, .size
= 0x00014578 },
523 .mem2
= { .start
= 0x00B00404, .size
= 0x00001000 },
524 .mem3
= { .start
= 0x00C00000, .size
= 0x00000400 },
527 .mem
= { .start
= 0x00800000, .size
= 0x000050FC },
528 .reg
= { .start
= 0x00B00404, .size
= 0x00001000 },
529 .mem2
= { .start
= 0x00C00000, .size
= 0x00000400 },
530 .mem3
= { .start
= 0x00000000, .size
= 0x00000000 },
533 /* TODO: use the phy_conf struct size here */
534 .mem
= { .start
= 0x80926000, .size
= 252 },
535 .reg
= { .start
= 0x00000000, .size
= 0x00000000 },
536 .mem2
= { .start
= 0x00000000, .size
= 0x00000000 },
537 .mem3
= { .start
= 0x00000000, .size
= 0x00000000 },
541 static const int wl18xx_rtable
[REG_TABLE_LEN
] = {
542 [REG_ECPU_CONTROL
] = WL18XX_REG_ECPU_CONTROL
,
543 [REG_INTERRUPT_NO_CLEAR
] = WL18XX_REG_INTERRUPT_NO_CLEAR
,
544 [REG_INTERRUPT_ACK
] = WL18XX_REG_INTERRUPT_ACK
,
545 [REG_COMMAND_MAILBOX_PTR
] = WL18XX_REG_COMMAND_MAILBOX_PTR
,
546 [REG_EVENT_MAILBOX_PTR
] = WL18XX_REG_EVENT_MAILBOX_PTR
,
547 [REG_INTERRUPT_TRIG
] = WL18XX_REG_INTERRUPT_TRIG_H
,
548 [REG_INTERRUPT_MASK
] = WL18XX_REG_INTERRUPT_MASK
,
549 [REG_PC_ON_RECOVERY
] = WL18XX_SCR_PAD4
,
550 [REG_CHIP_ID_B
] = WL18XX_REG_CHIP_ID_B
,
551 [REG_CMD_MBOX_ADDRESS
] = WL18XX_CMD_MBOX_ADDRESS
,
553 /* data access memory addresses, used with partition translation */
554 [REG_SLV_MEM_DATA
] = WL18XX_SLV_MEM_DATA
,
555 [REG_SLV_REG_DATA
] = WL18XX_SLV_REG_DATA
,
557 /* raw data access memory addresses */
558 [REG_RAW_FW_STATUS_ADDR
] = WL18XX_FW_STATUS_ADDR
,
561 static const struct wl18xx_clk_cfg wl18xx_clk_table
[NUM_CLOCK_CONFIGS
] = {
562 [CLOCK_CONFIG_16_2_M
] = { 7, 104, 801, 4, true },
563 [CLOCK_CONFIG_16_368_M
] = { 9, 132, 3751, 4, true },
564 [CLOCK_CONFIG_16_8_M
] = { 7, 100, 0, 0, false },
565 [CLOCK_CONFIG_19_2_M
] = { 8, 100, 0, 0, false },
566 [CLOCK_CONFIG_26_M
] = { 13, 120, 0, 0, false },
567 [CLOCK_CONFIG_32_736_M
] = { 9, 132, 3751, 4, true },
568 [CLOCK_CONFIG_33_6_M
] = { 7, 100, 0, 0, false },
569 [CLOCK_CONFIG_38_468_M
] = { 8, 100, 0, 0, false },
570 [CLOCK_CONFIG_52_M
] = { 13, 120, 0, 0, false },
573 /* TODO: maybe move to a new header file? */
574 #define WL18XX_FW_NAME "ti-connectivity/wl18xx-fw.bin"
576 static int wl18xx_identify_chip(struct wl1271
*wl
)
580 switch (wl
->chip
.id
) {
581 case CHIP_ID_185x_PG10
:
582 wl1271_debug(DEBUG_BOOT
, "chip id 0x%x (185x PG10)",
584 wl
->sr_fw_name
= WL18XX_FW_NAME
;
585 /* wl18xx uses the same firmware for PLT */
586 wl
->plt_fw_name
= WL18XX_FW_NAME
;
587 wl
->quirks
|= WLCORE_QUIRK_NO_ELP
|
588 WLCORE_QUIRK_FWLOG_NOT_IMPLEMENTED
|
589 WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN
;
591 /* PG 1.0 has some problems with MCS_13, so disable it */
592 wl
->ht_cap
.mcs
.rx_mask
[1] &= ~BIT(5);
594 /* TODO: need to blocksize alignment for RX/TX separately? */
597 wl1271_warning("unsupported chip id: 0x%x", wl
->chip
.id
);
606 static void wl18xx_set_clk(struct wl1271
*wl
)
610 wlcore_set_partition(wl
, &wl
->ptable
[PART_TOP_PRCM_ELP_SOC
]);
612 /* TODO: PG2: apparently we need to read the clk type */
614 clk_freq
= wl18xx_top_reg_read(wl
, PRIMARY_CLK_DETECT
);
615 wl1271_debug(DEBUG_BOOT
, "clock freq %d (%d, %d, %d, %d, %s)", clk_freq
,
616 wl18xx_clk_table
[clk_freq
].n
, wl18xx_clk_table
[clk_freq
].m
,
617 wl18xx_clk_table
[clk_freq
].p
, wl18xx_clk_table
[clk_freq
].q
,
618 wl18xx_clk_table
[clk_freq
].swallow
? "swallow" : "spit");
620 wl18xx_top_reg_write(wl
, PLLSH_WCS_PLL_N
, wl18xx_clk_table
[clk_freq
].n
);
621 wl18xx_top_reg_write(wl
, PLLSH_WCS_PLL_M
, wl18xx_clk_table
[clk_freq
].m
);
623 if (wl18xx_clk_table
[clk_freq
].swallow
) {
624 /* first the 16 lower bits */
625 wl18xx_top_reg_write(wl
, PLLSH_WCS_PLL_Q_FACTOR_CFG_1
,
626 wl18xx_clk_table
[clk_freq
].q
&
627 PLLSH_WCS_PLL_Q_FACTOR_CFG_1_MASK
);
628 /* then the 16 higher bits, masked out */
629 wl18xx_top_reg_write(wl
, PLLSH_WCS_PLL_Q_FACTOR_CFG_2
,
630 (wl18xx_clk_table
[clk_freq
].q
>> 16) &
631 PLLSH_WCS_PLL_Q_FACTOR_CFG_2_MASK
);
633 /* first the 16 lower bits */
634 wl18xx_top_reg_write(wl
, PLLSH_WCS_PLL_P_FACTOR_CFG_1
,
635 wl18xx_clk_table
[clk_freq
].p
&
636 PLLSH_WCS_PLL_P_FACTOR_CFG_1_MASK
);
637 /* then the 16 higher bits, masked out */
638 wl18xx_top_reg_write(wl
, PLLSH_WCS_PLL_P_FACTOR_CFG_2
,
639 (wl18xx_clk_table
[clk_freq
].p
>> 16) &
640 PLLSH_WCS_PLL_P_FACTOR_CFG_2_MASK
);
642 wl18xx_top_reg_write(wl
, PLLSH_WCS_PLL_SWALLOW_EN
,
643 PLLSH_WCS_PLL_SWALLOW_EN_VAL2
);
647 static void wl18xx_boot_soft_reset(struct wl1271
*wl
)
650 wl1271_write32(wl
, WL18XX_ENABLE
, 0x0);
652 /* disable auto calibration on start*/
653 wl1271_write32(wl
, WL18XX_SPARE_A2
, 0xffff);
656 static int wl18xx_pre_boot(struct wl1271
*wl
)
660 /* Continue the ELP wake up sequence */
661 wl1271_write32(wl
, WL18XX_WELP_ARM_COMMAND
, WELP_ARM_COMMAND_VAL
);
664 wlcore_set_partition(wl
, &wl
->ptable
[PART_BOOT
]);
666 /* Disable interrupts */
667 wlcore_write_reg(wl
, REG_INTERRUPT_MASK
, WL1271_ACX_INTR_ALL
);
669 wl18xx_boot_soft_reset(wl
);
674 static void wl18xx_pre_upload(struct wl1271
*wl
)
678 wlcore_set_partition(wl
, &wl
->ptable
[PART_BOOT
]);
680 /* TODO: check if this is all needed */
681 wl1271_write32(wl
, WL18XX_EEPROMLESS_IND
, WL18XX_EEPROMLESS_IND
);
683 tmp
= wlcore_read_reg(wl
, REG_CHIP_ID_B
);
685 wl1271_debug(DEBUG_BOOT
, "chip id 0x%x", tmp
);
687 tmp
= wl1271_read32(wl
, WL18XX_SCR_PAD2
);
690 static void wl18xx_set_mac_and_phy(struct wl1271
*wl
)
692 struct wl18xx_priv
*priv
= wl
->priv
;
693 struct wl18xx_conf_phy
*phy
= &priv
->conf
.phy
;
694 struct wl18xx_mac_and_phy_params params
;
696 memset(¶ms
, 0, sizeof(params
));
698 params
.phy_standalone
= phy
->phy_standalone
;
699 params
.rdl
= phy
->rdl
;
700 params
.enable_clpc
= phy
->enable_clpc
;
701 params
.enable_tx_low_pwr_on_siso_rdl
=
702 phy
->enable_tx_low_pwr_on_siso_rdl
;
703 params
.auto_detect
= phy
->auto_detect
;
704 params
.dedicated_fem
= phy
->dedicated_fem
;
705 params
.low_band_component
= phy
->low_band_component
;
706 params
.low_band_component_type
=
707 phy
->low_band_component_type
;
708 params
.high_band_component
= phy
->high_band_component
;
709 params
.high_band_component_type
=
710 phy
->high_band_component_type
;
711 params
.number_of_assembled_ant2_4
=
713 params
.number_of_assembled_ant5
=
715 params
.external_pa_dc2dc
= dc2dc_param
;
716 params
.tcxo_ldo_voltage
= phy
->tcxo_ldo_voltage
;
717 params
.xtal_itrim_val
= phy
->xtal_itrim_val
;
718 params
.srf_state
= phy
->srf_state
;
719 params
.io_configuration
= phy
->io_configuration
;
720 params
.sdio_configuration
= phy
->sdio_configuration
;
721 params
.settings
= phy
->settings
;
722 params
.rx_profile
= phy
->rx_profile
;
723 params
.primary_clock_setting_time
=
724 phy
->primary_clock_setting_time
;
725 params
.clock_valid_on_wake_up
=
726 phy
->clock_valid_on_wake_up
;
727 params
.secondary_clock_setting_time
=
728 phy
->secondary_clock_setting_time
;
730 params
.board_type
= priv
->board_type
;
732 wlcore_set_partition(wl
, &wl
->ptable
[PART_PHY_INIT
]);
733 wl1271_write(wl
, WL18XX_PHY_INIT_MEM_ADDR
, (u8
*)¶ms
,
734 sizeof(params
), false);
737 static void wl18xx_enable_interrupts(struct wl1271
*wl
)
739 wlcore_write_reg(wl
, REG_INTERRUPT_MASK
, WL1271_ACX_ALL_EVENTS_VECTOR
);
741 wlcore_enable_interrupts(wl
);
742 wlcore_write_reg(wl
, REG_INTERRUPT_MASK
,
743 WL1271_ACX_INTR_ALL
& ~(WL1271_INTR_MASK
));
746 static int wl18xx_boot(struct wl1271
*wl
)
750 ret
= wl18xx_pre_boot(wl
);
754 wl18xx_pre_upload(wl
);
756 ret
= wlcore_boot_upload_firmware(wl
);
760 wl18xx_set_mac_and_phy(wl
);
762 ret
= wlcore_boot_run_firmware(wl
);
766 wl18xx_enable_interrupts(wl
);
772 static void wl18xx_trigger_cmd(struct wl1271
*wl
, int cmd_box_addr
,
773 void *buf
, size_t len
)
775 struct wl18xx_priv
*priv
= wl
->priv
;
777 memcpy(priv
->cmd_buf
, buf
, len
);
778 memset(priv
->cmd_buf
+ len
, 0, WL18XX_CMD_MAX_SIZE
- len
);
780 wl1271_write(wl
, cmd_box_addr
, priv
->cmd_buf
, WL18XX_CMD_MAX_SIZE
,
784 static void wl18xx_ack_event(struct wl1271
*wl
)
786 wlcore_write_reg(wl
, REG_INTERRUPT_TRIG
, WL18XX_INTR_TRIG_EVENT_ACK
);
789 static u32
wl18xx_calc_tx_blocks(struct wl1271
*wl
, u32 len
, u32 spare_blks
)
791 u32 blk_size
= WL18XX_TX_HW_BLOCK_SIZE
;
792 return (len
+ blk_size
- 1) / blk_size
+ spare_blks
;
796 wl18xx_set_tx_desc_blocks(struct wl1271
*wl
, struct wl1271_tx_hw_descr
*desc
,
797 u32 blks
, u32 spare_blks
)
799 desc
->wl18xx_mem
.total_mem_blocks
= blks
;
800 desc
->wl18xx_mem
.reserved
= 0;
804 wl18xx_set_tx_desc_data_len(struct wl1271
*wl
, struct wl1271_tx_hw_descr
*desc
,
807 desc
->length
= cpu_to_le16(skb
->len
);
809 wl1271_debug(DEBUG_TX
, "tx_fill_hdr: hlid: %d "
810 "len: %d life: %d mem: %d", desc
->hlid
,
811 le16_to_cpu(desc
->length
),
812 le16_to_cpu(desc
->life_time
),
813 desc
->wl18xx_mem
.total_mem_blocks
);
816 static enum wl_rx_buf_align
817 wl18xx_get_rx_buf_align(struct wl1271
*wl
, u32 rx_desc
)
819 if (rx_desc
& RX_BUF_PADDED_PAYLOAD
)
820 return WLCORE_RX_BUF_PADDED
;
822 return WLCORE_RX_BUF_ALIGNED
;
825 static u32
wl18xx_get_rx_packet_len(struct wl1271
*wl
, void *rx_data
,
828 struct wl1271_rx_descriptor
*desc
= rx_data
;
831 if (data_len
< sizeof(*desc
))
834 return data_len
- sizeof(*desc
);
837 static void wl18xx_tx_immediate_completion(struct wl1271
*wl
)
839 wl18xx_tx_immediate_complete(wl
);
842 static int wl18xx_hw_init(struct wl1271
*wl
)
845 struct wl18xx_priv
*priv
= wl
->priv
;
846 u32 host_cfg_bitmap
= HOST_IF_CFG_RX_FIFO_ENABLE
|
847 HOST_IF_CFG_ADD_RX_ALIGNMENT
;
849 u32 sdio_align_size
= 0;
851 /* (re)init private structures. Relevant on recovery as well. */
852 priv
->last_fw_rls_idx
= 0;
854 /* Enable Tx SDIO padding */
855 if (wl
->quirks
& WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN
) {
856 host_cfg_bitmap
|= HOST_IF_CFG_TX_PAD_TO_SDIO_BLK
;
857 sdio_align_size
= WL12XX_BUS_BLOCK_SIZE
;
860 /* Enable Rx SDIO padding */
861 if (wl
->quirks
& WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN
) {
862 host_cfg_bitmap
|= HOST_IF_CFG_RX_PAD_TO_SDIO_BLK
;
863 sdio_align_size
= WL12XX_BUS_BLOCK_SIZE
;
866 ret
= wl18xx_acx_host_if_cfg_bitmap(wl
, host_cfg_bitmap
,
868 WL18XX_TX_HW_BLOCK_SPARE
,
869 WL18XX_HOST_IF_LEN_SIZE_FIELD
);
873 if (checksum_param
) {
874 ret
= wl18xx_acx_set_checksum_state(wl
);
882 static void wl18xx_set_tx_desc_csum(struct wl1271
*wl
,
883 struct wl1271_tx_hw_descr
*desc
,
887 struct iphdr
*ip_hdr
;
889 if (!checksum_param
) {
890 desc
->wl18xx_checksum_data
= 0;
894 if (skb
->ip_summed
!= CHECKSUM_PARTIAL
) {
895 desc
->wl18xx_checksum_data
= 0;
899 ip_hdr_offset
= skb_network_header(skb
) - skb_mac_header(skb
);
900 if (WARN_ON(ip_hdr_offset
>= (1<<7))) {
901 desc
->wl18xx_checksum_data
= 0;
905 desc
->wl18xx_checksum_data
= ip_hdr_offset
<< 1;
907 /* FW is interested only in the LSB of the protocol TCP=0 UDP=1 */
908 ip_hdr
= (void *)skb_network_header(skb
);
909 desc
->wl18xx_checksum_data
|= (ip_hdr
->protocol
& 0x01);
912 static void wl18xx_set_rx_csum(struct wl1271
*wl
,
913 struct wl1271_rx_descriptor
*desc
,
916 if (desc
->status
& WL18XX_RX_CHECKSUM_MASK
)
917 skb
->ip_summed
= CHECKSUM_UNNECESSARY
;
921 * TODO: instead of having these two functions to get the rate mask,
922 * we should modify the wlvif->rate_set instead
924 static u32
wl18xx_sta_get_ap_rate_mask(struct wl1271
*wl
,
925 struct wl12xx_vif
*wlvif
)
927 u32 hw_rate_set
= wlvif
->rate_set
;
929 if (wlvif
->channel_type
== NL80211_CHAN_HT40MINUS
||
930 wlvif
->channel_type
== NL80211_CHAN_HT40PLUS
) {
931 wl1271_debug(DEBUG_ACX
, "using wide channel rate mask");
932 hw_rate_set
|= CONF_TX_RATE_USE_WIDE_CHAN
;
934 /* we don't support MIMO in wide-channel mode */
935 hw_rate_set
&= ~CONF_TX_MIMO_RATES
;
941 static u32
wl18xx_ap_get_mimo_wide_rate_mask(struct wl1271
*wl
,
942 struct wl12xx_vif
*wlvif
)
944 if (wlvif
->channel_type
== NL80211_CHAN_HT40MINUS
||
945 wlvif
->channel_type
== NL80211_CHAN_HT40PLUS
) {
946 wl1271_debug(DEBUG_ACX
, "using wide channel rate mask");
947 return CONF_TX_RATE_USE_WIDE_CHAN
;
949 wl1271_debug(DEBUG_ACX
, "using MIMO rate mask");
952 * PG 1.0 has some problems with MCS_13, so disable it
954 * TODO: instead of hacking this in here, we should
955 * make it more general and change a bit in the
956 * wlvif->rate_set instead.
958 if (wl
->chip
.id
== CHIP_ID_185x_PG10
)
959 return CONF_TX_MIMO_RATES
& ~CONF_HW_BIT_RATE_MCS_13
;
961 return CONF_TX_MIMO_RATES
;
965 static s8
wl18xx_get_pg_ver(struct wl1271
*wl
)
969 wlcore_set_partition(wl
, &wl
->ptable
[PART_TOP_PRCM_ELP_SOC
]);
971 fuse
= wl1271_read32(wl
, WL18XX_REG_FUSE_DATA_1_3
);
972 fuse
= (fuse
& WL18XX_PG_VER_MASK
) >> WL18XX_PG_VER_OFFSET
;
974 wlcore_set_partition(wl
, &wl
->ptable
[PART_BOOT
]);
979 static void wl18xx_conf_init(struct wl1271
*wl
)
981 struct wl18xx_priv
*priv
= wl
->priv
;
983 /* apply driver default configuration */
984 memcpy(&wl
->conf
, &wl18xx_conf
, sizeof(wl18xx_conf
));
986 /* apply default private configuration */
987 memcpy(&priv
->conf
, &wl18xx_default_priv_conf
, sizeof(priv
->conf
));
990 static int wl18xx_plt_init(struct wl1271
*wl
)
992 wl1271_write32(wl
, WL18XX_SCR_PAD8
, WL18XX_SCR_PAD8_PLT
);
994 return wl
->ops
->boot(wl
);
997 static void wl18xx_get_mac(struct wl1271
*wl
)
1001 wlcore_set_partition(wl
, &wl
->ptable
[PART_TOP_PRCM_ELP_SOC
]);
1003 mac1
= wl1271_read32(wl
, WL18XX_REG_FUSE_BD_ADDR_1
);
1004 mac2
= wl1271_read32(wl
, WL18XX_REG_FUSE_BD_ADDR_2
);
1006 /* these are the two parts of the BD_ADDR */
1007 wl
->fuse_oui_addr
= ((mac2
& 0xffff) << 8) +
1008 ((mac1
& 0xff000000) >> 24);
1009 wl
->fuse_nic_addr
= (mac1
& 0xffffff);
1011 wlcore_set_partition(wl
, &wl
->ptable
[PART_DOWN
]);
1014 static int wl18xx_debugfs_init(struct wl1271
*wl
, struct dentry
*rootdir
)
1016 return wl18xx_debugfs_add_files(wl
, rootdir
);
1019 static int wl18xx_handle_static_data(struct wl1271
*wl
,
1020 struct wl1271_static_data
*static_data
)
1022 struct wl18xx_static_data_priv
*static_data_priv
=
1023 (struct wl18xx_static_data_priv
*) static_data
->priv
;
1025 wl1271_info("PHY firmware version: %s", static_data_priv
->phy_version
);
1030 static struct wlcore_ops wl18xx_ops
= {
1031 .identify_chip
= wl18xx_identify_chip
,
1032 .boot
= wl18xx_boot
,
1033 .plt_init
= wl18xx_plt_init
,
1034 .trigger_cmd
= wl18xx_trigger_cmd
,
1035 .ack_event
= wl18xx_ack_event
,
1036 .calc_tx_blocks
= wl18xx_calc_tx_blocks
,
1037 .set_tx_desc_blocks
= wl18xx_set_tx_desc_blocks
,
1038 .set_tx_desc_data_len
= wl18xx_set_tx_desc_data_len
,
1039 .get_rx_buf_align
= wl18xx_get_rx_buf_align
,
1040 .get_rx_packet_len
= wl18xx_get_rx_packet_len
,
1041 .tx_immediate_compl
= wl18xx_tx_immediate_completion
,
1042 .tx_delayed_compl
= NULL
,
1043 .hw_init
= wl18xx_hw_init
,
1044 .set_tx_desc_csum
= wl18xx_set_tx_desc_csum
,
1045 .get_pg_ver
= wl18xx_get_pg_ver
,
1046 .set_rx_csum
= wl18xx_set_rx_csum
,
1047 .sta_get_ap_rate_mask
= wl18xx_sta_get_ap_rate_mask
,
1048 .ap_get_mimo_wide_rate_mask
= wl18xx_ap_get_mimo_wide_rate_mask
,
1049 .get_mac
= wl18xx_get_mac
,
1050 .debugfs_init
= wl18xx_debugfs_init
,
1051 .handle_static_data
= wl18xx_handle_static_data
,
1054 /* HT cap appropriate for wide channels */
1055 static struct ieee80211_sta_ht_cap wl18xx_ht_cap
= {
1056 .cap
= IEEE80211_HT_CAP_SGI_20
| IEEE80211_HT_CAP_SGI_40
|
1057 IEEE80211_HT_CAP_SUP_WIDTH_20_40
| IEEE80211_HT_CAP_DSSSCCK40
,
1058 .ht_supported
= true,
1059 .ampdu_factor
= IEEE80211_HT_MAX_AMPDU_16K
,
1060 .ampdu_density
= IEEE80211_HT_MPDU_DENSITY_16
,
1062 .rx_mask
= { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
1063 .rx_highest
= cpu_to_le16(150),
1064 .tx_params
= IEEE80211_HT_MCS_TX_DEFINED
,
1068 /* HT cap appropriate for MIMO rates in 20mhz channel */
1069 static struct ieee80211_sta_ht_cap wl18xx_mimo_ht_cap
= {
1070 .cap
= IEEE80211_HT_CAP_SGI_20
,
1071 .ht_supported
= true,
1072 .ampdu_factor
= IEEE80211_HT_MAX_AMPDU_16K
,
1073 .ampdu_density
= IEEE80211_HT_MPDU_DENSITY_16
,
1075 .rx_mask
= { 0xff, 0xff, 0, 0, 0, 0, 0, 0, 0, 0, },
1076 .rx_highest
= cpu_to_le16(144),
1077 .tx_params
= IEEE80211_HT_MCS_TX_DEFINED
,
1081 int __devinit
wl18xx_probe(struct platform_device
*pdev
)
1084 struct ieee80211_hw
*hw
;
1085 struct wl18xx_priv
*priv
;
1087 hw
= wlcore_alloc_hw(sizeof(*priv
));
1089 wl1271_error("can't allocate hw");
1095 wl
->ops
= &wl18xx_ops
;
1096 wl
->ptable
= wl18xx_ptable
;
1097 wl
->rtable
= wl18xx_rtable
;
1098 wl
->num_tx_desc
= 32;
1099 wl
->num_rx_desc
= 16;
1100 wl
->normal_tx_spare
= WL18XX_TX_HW_BLOCK_SPARE
;
1101 wl
->gem_tx_spare
= WL18XX_TX_HW_GEM_BLOCK_SPARE
;
1102 wl
->band_rate_to_idx
= wl18xx_band_rate_to_idx
;
1103 wl
->hw_tx_rate_tbl_size
= WL18XX_CONF_HW_RXTX_RATE_MAX
;
1104 wl
->hw_min_ht_rate
= WL18XX_CONF_HW_RXTX_RATE_MCS0
;
1105 wl
->fw_status_priv_len
= sizeof(struct wl18xx_fw_status_priv
);
1106 wl
->stats
.fw_stats_len
= sizeof(struct wl18xx_acx_statistics
);
1107 wl
->static_data_priv_len
= sizeof(struct wl18xx_static_data_priv
);
1108 memcpy(&wl
->ht_cap
, &wl18xx_ht_cap
, sizeof(wl18xx_ht_cap
));
1109 if (ht_mode_param
&& !strcmp(ht_mode_param
, "mimo"))
1110 memcpy(&wl
->ht_cap
, &wl18xx_mimo_ht_cap
,
1111 sizeof(wl18xx_mimo_ht_cap
));
1113 wl18xx_conf_init(wl
);
1115 if (!strcmp(board_type_param
, "fpga")) {
1116 priv
->board_type
= BOARD_TYPE_FPGA_18XX
;
1117 } else if (!strcmp(board_type_param
, "hdk")) {
1118 priv
->board_type
= BOARD_TYPE_HDK_18XX
;
1119 /* HACK! Just for now we hardcode HDK to 0x06 */
1120 priv
->conf
.phy
.low_band_component_type
= 0x06;
1121 } else if (!strcmp(board_type_param
, "dvp")) {
1122 priv
->board_type
= BOARD_TYPE_DVP_18XX
;
1123 } else if (!strcmp(board_type_param
, "evb")) {
1124 priv
->board_type
= BOARD_TYPE_EVB_18XX
;
1125 } else if (!strcmp(board_type_param
, "com8")) {
1126 priv
->board_type
= BOARD_TYPE_COM8_18XX
;
1127 /* HACK! Just for now we hardcode COM8 to 0x06 */
1128 priv
->conf
.phy
.low_band_component_type
= 0x06;
1130 wl1271_error("invalid board type '%s'", board_type_param
);
1135 if (!checksum_param
) {
1136 wl18xx_ops
.set_rx_csum
= NULL
;
1137 wl18xx_ops
.init_vif
= NULL
;
1140 wl
->enable_11a
= enable_11a_param
;
1142 return wlcore_probe(wl
, pdev
);
1145 static const struct platform_device_id wl18xx_id_table
[] __devinitconst
= {
1147 { } /* Terminating Entry */
1149 MODULE_DEVICE_TABLE(platform
, wl18xx_id_table
);
1151 static struct platform_driver wl18xx_driver
= {
1152 .probe
= wl18xx_probe
,
1153 .remove
= __devexit_p(wlcore_remove
),
1154 .id_table
= wl18xx_id_table
,
1156 .name
= "wl18xx_driver",
1157 .owner
= THIS_MODULE
,
1161 static int __init
wl18xx_init(void)
1163 return platform_driver_register(&wl18xx_driver
);
1165 module_init(wl18xx_init
);
1167 static void __exit
wl18xx_exit(void)
1169 platform_driver_unregister(&wl18xx_driver
);
1171 module_exit(wl18xx_exit
);
1173 module_param_named(ht_mode
, ht_mode_param
, charp
, S_IRUSR
);
1174 MODULE_PARM_DESC(ht_mode
, "Force HT mode: wide or mimo");
1176 module_param_named(board_type
, board_type_param
, charp
, S_IRUSR
);
1177 MODULE_PARM_DESC(board_type
, "Board type: fpga, hdk (default), evb, com8 or "
1180 module_param_named(dc2dc
, dc2dc_param
, bool, S_IRUSR
);
1181 MODULE_PARM_DESC(dc2dc
, "External DC2DC: boolean (defaults to false)");
1183 module_param_named(n_antennas_2
, n_antennas_2_param
, uint
, S_IRUSR
);
1184 MODULE_PARM_DESC(n_antennas_2
, "Number of installed 2.4GHz antennas: 1 (default) or 2");
1186 module_param_named(n_antennas_5
, n_antennas_5_param
, uint
, S_IRUSR
);
1187 MODULE_PARM_DESC(n_antennas_5
, "Number of installed 5GHz antennas: 1 (default) or 2");
1189 module_param_named(checksum
, checksum_param
, bool, S_IRUSR
);
1190 MODULE_PARM_DESC(checksum
, "Enable TCP checksum: boolean (defaults to true)");
1192 module_param_named(enable_11a
, enable_11a_param
, bool, S_IRUSR
);
1193 MODULE_PARM_DESC(enable_11a
, "Enable 11a (5GHz): boolean (defaults to true)");
1195 MODULE_LICENSE("GPL v2");
1196 MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
1197 MODULE_FIRMWARE(WL18XX_FW_NAME
);