]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blob - drivers/pci/quirks.c
PCI: Be a bit defensive in quirk_nvidia_ck804() so we don't risk dereferencing a...
[mirror_ubuntu-zesty-kernel.git] / drivers / pci / quirks.c
1 /*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
12 *
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
16 */
17
18 #include <linux/types.h>
19 #include <linux/kernel.h>
20 #include <linux/pci.h>
21 #include <linux/init.h>
22 #include <linux/delay.h>
23 #include <linux/acpi.h>
24 #include "pci.h"
25
26 /* The Mellanox Tavor device gives false positive parity errors
27 * Mark this device with a broken_parity_status, to allow
28 * PCI scanning code to "skip" this now blacklisted device.
29 */
30 static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
31 {
32 dev->broken_parity_status = 1; /* This device gives false positives */
33 }
34 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
35 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
36
37 /* Deal with broken BIOS'es that neglect to enable passive release,
38 which can cause problems in combination with the 82441FX/PPro MTRRs */
39 static void quirk_passive_release(struct pci_dev *dev)
40 {
41 struct pci_dev *d = NULL;
42 unsigned char dlc;
43
44 /* We have to make sure a particular bit is set in the PIIX3
45 ISA bridge, so we have to go out and find it. */
46 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
47 pci_read_config_byte(d, 0x82, &dlc);
48 if (!(dlc & 1<<1)) {
49 printk(KERN_ERR "PCI: PIIX3: Enabling Passive Release on %s\n", pci_name(d));
50 dlc |= 1<<1;
51 pci_write_config_byte(d, 0x82, dlc);
52 }
53 }
54 }
55 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
56 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release );
57
58 /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
59 but VIA don't answer queries. If you happen to have good contacts at VIA
60 ask them for me please -- Alan
61
62 This appears to be BIOS not version dependent. So presumably there is a
63 chipset level fix */
64 int isa_dma_bridge_buggy; /* Exported */
65
66 static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
67 {
68 if (!isa_dma_bridge_buggy) {
69 isa_dma_bridge_buggy=1;
70 printk(KERN_INFO "Activating ISA DMA hang workarounds.\n");
71 }
72 }
73 /*
74 * Its not totally clear which chipsets are the problematic ones
75 * We know 82C586 and 82C596 variants are affected.
76 */
77 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs );
78 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs );
79 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs );
80 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs );
81 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs );
82 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs );
83 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs );
84
85 int pci_pci_problems;
86
87 /*
88 * Chipsets where PCI->PCI transfers vanish or hang
89 */
90 static void __devinit quirk_nopcipci(struct pci_dev *dev)
91 {
92 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
93 printk(KERN_INFO "Disabling direct PCI/PCI transfers.\n");
94 pci_pci_problems |= PCIPCI_FAIL;
95 }
96 }
97
98 static void __devinit quirk_nopciamd(struct pci_dev *dev)
99 {
100 u8 rev;
101 pci_read_config_byte(dev, 0x08, &rev);
102 if (rev == 0x13) {
103 /* Erratum 24 */
104 printk(KERN_INFO "Chipset erratum: Disabling direct PCI/AGP transfers.\n");
105 pci_pci_problems |= PCIAGP_FAIL;
106 }
107 }
108
109 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci );
110 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci );
111 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd );
112
113 /*
114 * Triton requires workarounds to be used by the drivers
115 */
116 static void __devinit quirk_triton(struct pci_dev *dev)
117 {
118 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
119 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
120 pci_pci_problems |= PCIPCI_TRITON;
121 }
122 }
123 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton );
124 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton );
125 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton );
126 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton );
127
128 /*
129 * VIA Apollo KT133 needs PCI latency patch
130 * Made according to a windows driver based patch by George E. Breese
131 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
132 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
133 * the info on which Mr Breese based his work.
134 *
135 * Updated based on further information from the site and also on
136 * information provided by VIA
137 */
138 static void quirk_vialatency(struct pci_dev *dev)
139 {
140 struct pci_dev *p;
141 u8 rev;
142 u8 busarb;
143 /* Ok we have a potential problem chipset here. Now see if we have
144 a buggy southbridge */
145
146 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
147 if (p!=NULL) {
148 pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
149 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
150 /* Check for buggy part revisions */
151 if (rev < 0x40 || rev > 0x42)
152 goto exit;
153 } else {
154 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
155 if (p==NULL) /* No problem parts */
156 goto exit;
157 pci_read_config_byte(p, PCI_CLASS_REVISION, &rev);
158 /* Check for buggy part revisions */
159 if (rev < 0x10 || rev > 0x12)
160 goto exit;
161 }
162
163 /*
164 * Ok we have the problem. Now set the PCI master grant to
165 * occur every master grant. The apparent bug is that under high
166 * PCI load (quite common in Linux of course) you can get data
167 * loss when the CPU is held off the bus for 3 bus master requests
168 * This happens to include the IDE controllers....
169 *
170 * VIA only apply this fix when an SB Live! is present but under
171 * both Linux and Windows this isnt enough, and we have seen
172 * corruption without SB Live! but with things like 3 UDMA IDE
173 * controllers. So we ignore that bit of the VIA recommendation..
174 */
175
176 pci_read_config_byte(dev, 0x76, &busarb);
177 /* Set bit 4 and bi 5 of byte 76 to 0x01
178 "Master priority rotation on every PCI master grant */
179 busarb &= ~(1<<5);
180 busarb |= (1<<4);
181 pci_write_config_byte(dev, 0x76, busarb);
182 printk(KERN_INFO "Applying VIA southbridge workaround.\n");
183 exit:
184 pci_dev_put(p);
185 }
186 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
187 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
188 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
189 /* Must restore this on a resume from RAM */
190 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency );
191 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency );
192 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency );
193
194 /*
195 * VIA Apollo VP3 needs ETBF on BT848/878
196 */
197 static void __devinit quirk_viaetbf(struct pci_dev *dev)
198 {
199 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
200 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
201 pci_pci_problems |= PCIPCI_VIAETBF;
202 }
203 }
204 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf );
205
206 static void __devinit quirk_vsfx(struct pci_dev *dev)
207 {
208 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
209 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
210 pci_pci_problems |= PCIPCI_VSFX;
211 }
212 }
213 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx );
214
215 /*
216 * Ali Magik requires workarounds to be used by the drivers
217 * that DMA to AGP space. Latency must be set to 0xA and triton
218 * workaround applied too
219 * [Info kindly provided by ALi]
220 */
221 static void __init quirk_alimagik(struct pci_dev *dev)
222 {
223 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
224 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
225 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
226 }
227 }
228 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik );
229 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik );
230
231 /*
232 * Natoma has some interesting boundary conditions with Zoran stuff
233 * at least
234 */
235 static void __devinit quirk_natoma(struct pci_dev *dev)
236 {
237 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
238 printk(KERN_INFO "Limiting direct PCI/PCI transfers.\n");
239 pci_pci_problems |= PCIPCI_NATOMA;
240 }
241 }
242 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma );
243 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma );
244 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma );
245 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma );
246 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma );
247 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma );
248
249 /*
250 * This chip can cause PCI parity errors if config register 0xA0 is read
251 * while DMAs are occurring.
252 */
253 static void __devinit quirk_citrine(struct pci_dev *dev)
254 {
255 dev->cfg_size = 0xA0;
256 }
257 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine );
258
259 /*
260 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
261 * If it's needed, re-allocate the region.
262 */
263 static void __devinit quirk_s3_64M(struct pci_dev *dev)
264 {
265 struct resource *r = &dev->resource[0];
266
267 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
268 r->start = 0;
269 r->end = 0x3ffffff;
270 }
271 }
272 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M );
273 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M );
274
275 static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
276 unsigned size, int nr, const char *name)
277 {
278 region &= ~(size-1);
279 if (region) {
280 struct pci_bus_region bus_region;
281 struct resource *res = dev->resource + nr;
282
283 res->name = pci_name(dev);
284 res->start = region;
285 res->end = region + size - 1;
286 res->flags = IORESOURCE_IO;
287
288 /* Convert from PCI bus to resource space. */
289 bus_region.start = res->start;
290 bus_region.end = res->end;
291 pcibios_bus_to_resource(dev, res, &bus_region);
292
293 pci_claim_resource(dev, nr);
294 printk("PCI quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
295 }
296 }
297
298 /*
299 * ATI Northbridge setups MCE the processor if you even
300 * read somewhere between 0x3b0->0x3bb or read 0x3d3
301 */
302 static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
303 {
304 printk(KERN_INFO "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb.\n");
305 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
306 request_region(0x3b0, 0x0C, "RadeonIGP");
307 request_region(0x3d3, 0x01, "RadeonIGP");
308 }
309 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce );
310
311 /*
312 * Let's make the southbridge information explicit instead
313 * of having to worry about people probing the ACPI areas,
314 * for example.. (Yes, it happens, and if you read the wrong
315 * ACPI register it will put the machine to sleep with no
316 * way of waking it up again. Bummer).
317 *
318 * ALI M7101: Two IO regions pointed to by words at
319 * 0xE0 (64 bytes of ACPI registers)
320 * 0xE2 (32 bytes of SMB registers)
321 */
322 static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
323 {
324 u16 region;
325
326 pci_read_config_word(dev, 0xE0, &region);
327 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
328 pci_read_config_word(dev, 0xE2, &region);
329 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
330 }
331 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi );
332
333 static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
334 {
335 u32 devres;
336 u32 mask, size, base;
337
338 pci_read_config_dword(dev, port, &devres);
339 if ((devres & enable) != enable)
340 return;
341 mask = (devres >> 16) & 15;
342 base = devres & 0xffff;
343 size = 16;
344 for (;;) {
345 unsigned bit = size >> 1;
346 if ((bit & mask) == bit)
347 break;
348 size = bit;
349 }
350 /*
351 * For now we only print it out. Eventually we'll want to
352 * reserve it (at least if it's in the 0x1000+ range), but
353 * let's get enough confirmation reports first.
354 */
355 base &= -size;
356 printk("%s PIO at %04x-%04x\n", name, base, base + size - 1);
357 }
358
359 static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
360 {
361 u32 devres;
362 u32 mask, size, base;
363
364 pci_read_config_dword(dev, port, &devres);
365 if ((devres & enable) != enable)
366 return;
367 base = devres & 0xffff0000;
368 mask = (devres & 0x3f) << 16;
369 size = 128 << 16;
370 for (;;) {
371 unsigned bit = size >> 1;
372 if ((bit & mask) == bit)
373 break;
374 size = bit;
375 }
376 /*
377 * For now we only print it out. Eventually we'll want to
378 * reserve it, but let's get enough confirmation reports first.
379 */
380 base &= -size;
381 printk("%s MMIO at %04x-%04x\n", name, base, base + size - 1);
382 }
383
384 /*
385 * PIIX4 ACPI: Two IO regions pointed to by longwords at
386 * 0x40 (64 bytes of ACPI registers)
387 * 0x90 (16 bytes of SMB registers)
388 * and a few strange programmable PIIX4 device resources.
389 */
390 static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
391 {
392 u32 region, res_a;
393
394 pci_read_config_dword(dev, 0x40, &region);
395 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
396 pci_read_config_dword(dev, 0x90, &region);
397 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
398
399 /* Device resource A has enables for some of the other ones */
400 pci_read_config_dword(dev, 0x5c, &res_a);
401
402 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
403 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
404
405 /* Device resource D is just bitfields for static resources */
406
407 /* Device 12 enabled? */
408 if (res_a & (1 << 29)) {
409 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
410 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
411 }
412 /* Device 13 enabled? */
413 if (res_a & (1 << 30)) {
414 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
415 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
416 }
417 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
418 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
419 }
420 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi );
421 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi );
422
423 /*
424 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
425 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
426 * 0x58 (64 bytes of GPIO I/O space)
427 */
428 static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
429 {
430 u32 region;
431
432 pci_read_config_dword(dev, 0x40, &region);
433 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
434
435 pci_read_config_dword(dev, 0x58, &region);
436 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
437 }
438 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi );
439 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi );
440 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi );
441 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi );
442 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi );
443 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi );
444 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi );
445 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi );
446 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi );
447 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi );
448
449 static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
450 {
451 u32 region;
452
453 pci_read_config_dword(dev, 0x40, &region);
454 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
455
456 pci_read_config_dword(dev, 0x48, &region);
457 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
458 }
459 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi );
460 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi );
461 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi );
462 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi );
463 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi );
464 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi );
465 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi );
466 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi );
467
468 /*
469 * VIA ACPI: One IO region pointed to by longword at
470 * 0x48 or 0x20 (256 bytes of ACPI registers)
471 */
472 static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
473 {
474 u8 rev;
475 u32 region;
476
477 pci_read_config_byte(dev, PCI_CLASS_REVISION, &rev);
478 if (rev & 0x10) {
479 pci_read_config_dword(dev, 0x48, &region);
480 region &= PCI_BASE_ADDRESS_IO_MASK;
481 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
482 }
483 }
484 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi );
485
486 /*
487 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
488 * 0x48 (256 bytes of ACPI registers)
489 * 0x70 (128 bytes of hardware monitoring register)
490 * 0x90 (16 bytes of SMB registers)
491 */
492 static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
493 {
494 u16 hm;
495 u32 smb;
496
497 quirk_vt82c586_acpi(dev);
498
499 pci_read_config_word(dev, 0x70, &hm);
500 hm &= PCI_BASE_ADDRESS_IO_MASK;
501 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
502
503 pci_read_config_dword(dev, 0x90, &smb);
504 smb &= PCI_BASE_ADDRESS_IO_MASK;
505 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
506 }
507 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi );
508
509 /*
510 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
511 * 0x88 (128 bytes of power management registers)
512 * 0xd0 (16 bytes of SMB registers)
513 */
514 static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
515 {
516 u16 pm, smb;
517
518 pci_read_config_word(dev, 0x88, &pm);
519 pm &= PCI_BASE_ADDRESS_IO_MASK;
520 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
521
522 pci_read_config_word(dev, 0xd0, &smb);
523 smb &= PCI_BASE_ADDRESS_IO_MASK;
524 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
525 }
526 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
527
528
529 #ifdef CONFIG_X86_IO_APIC
530
531 #include <asm/io_apic.h>
532
533 /*
534 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
535 * devices to the external APIC.
536 *
537 * TODO: When we have device-specific interrupt routers,
538 * this code will go away from quirks.
539 */
540 static void quirk_via_ioapic(struct pci_dev *dev)
541 {
542 u8 tmp;
543
544 if (nr_ioapics < 1)
545 tmp = 0; /* nothing routed to external APIC */
546 else
547 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
548
549 printk(KERN_INFO "PCI: %sbling Via external APIC routing\n",
550 tmp == 0 ? "Disa" : "Ena");
551
552 /* Offset 0x58: External APIC IRQ output control */
553 pci_write_config_byte (dev, 0x58, tmp);
554 }
555 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
556 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic );
557
558 /*
559 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
560 * This leads to doubled level interrupt rates.
561 * Set this bit to get rid of cycle wastage.
562 * Otherwise uncritical.
563 */
564 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
565 {
566 u8 misc_control2;
567 #define BYPASS_APIC_DEASSERT 8
568
569 pci_read_config_byte(dev, 0x5B, &misc_control2);
570 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
571 printk(KERN_INFO "PCI: Bypassing VIA 8237 APIC De-Assert Message\n");
572 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
573 }
574 }
575 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
576 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
577
578 /*
579 * The AMD io apic can hang the box when an apic irq is masked.
580 * We check all revs >= B0 (yet not in the pre production!) as the bug
581 * is currently marked NoFix
582 *
583 * We have multiple reports of hangs with this chipset that went away with
584 * noapic specified. For the moment we assume it's the erratum. We may be wrong
585 * of course. However the advice is demonstrably good even if so..
586 */
587 static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
588 {
589 u8 rev;
590
591 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
592 if (rev >= 0x02) {
593 printk(KERN_WARNING "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
594 printk(KERN_WARNING " : booting with the \"noapic\" option.\n");
595 }
596 }
597 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic );
598
599 static void __init quirk_ioapic_rmw(struct pci_dev *dev)
600 {
601 if (dev->devfn == 0 && dev->bus->number == 0)
602 sis_apic_bug = 1;
603 }
604 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw );
605
606 #define AMD8131_revA0 0x01
607 #define AMD8131_revB0 0x11
608 #define AMD8131_MISC 0x40
609 #define AMD8131_NIOAMODE_BIT 0
610 static void quirk_amd_8131_ioapic(struct pci_dev *dev)
611 {
612 unsigned char revid, tmp;
613
614 if (nr_ioapics == 0)
615 return;
616
617 pci_read_config_byte(dev, PCI_REVISION_ID, &revid);
618 if (revid == AMD8131_revA0 || revid == AMD8131_revB0) {
619 printk(KERN_INFO "Fixing up AMD8131 IOAPIC mode\n");
620 pci_read_config_byte( dev, AMD8131_MISC, &tmp);
621 tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
622 pci_write_config_byte( dev, AMD8131_MISC, tmp);
623 }
624 }
625 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
626 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
627 #endif /* CONFIG_X86_IO_APIC */
628
629
630 /*
631 * FIXME: it is questionable that quirk_via_acpi
632 * is needed. It shows up as an ISA bridge, and does not
633 * support the PCI_INTERRUPT_LINE register at all. Therefore
634 * it seems like setting the pci_dev's 'irq' to the
635 * value of the ACPI SCI interrupt is only done for convenience.
636 * -jgarzik
637 */
638 static void __devinit quirk_via_acpi(struct pci_dev *d)
639 {
640 /*
641 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
642 */
643 u8 irq;
644 pci_read_config_byte(d, 0x42, &irq);
645 irq &= 0xf;
646 if (irq && (irq != 2))
647 d->irq = irq;
648 }
649 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi );
650 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi );
651
652
653 /*
654 * VIA bridges which have VLink
655 */
656
657 static const struct pci_device_id via_vlink_fixup_tbl[] = {
658 /* Internal devices need IRQ line routing, pre VLink */
659 { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_82C686), 0 },
660 { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_8231), 17 },
661 /* Devices with VLink */
662 { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_8233_0), 17},
663 { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_8233A), 17 },
664 { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_8233C_0), 17 },
665 { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_8235), 16 },
666 { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_8237), 15 },
667 { PCI_VDEVICE(VIA, PCI_DEVICE_ID_VIA_8237A), 15 },
668 { 0, },
669 };
670
671 /**
672 * quirk_via_vlink - VIA VLink IRQ number update
673 * @dev: PCI device
674 *
675 * If the device we are dealing with is on a PIC IRQ we need to
676 * ensure that the IRQ line register which usually is not relevant
677 * for PCI cards, is actually written so that interrupts get sent
678 * to the right place
679 */
680
681 static void quirk_via_vlink(struct pci_dev *dev)
682 {
683 const struct pci_device_id *via_vlink_fixup;
684 static int dev_lo = -1, dev_hi = 18;
685 u8 irq, new_irq;
686
687 /* Check if we have VLink and cache the result */
688
689 /* Checked already - no */
690 if (dev_lo == -2)
691 return;
692
693 /* Not checked - see what bridge we have and find the device
694 ranges */
695
696 if (dev_lo == -1) {
697 via_vlink_fixup = pci_find_present(via_vlink_fixup_tbl);
698 if (via_vlink_fixup == NULL) {
699 dev_lo = -2;
700 return;
701 }
702 dev_lo = via_vlink_fixup->driver_data;
703 /* 82C686 is special - 0/0 */
704 if (dev_lo == 0)
705 dev_hi = 0;
706 }
707 new_irq = dev->irq;
708
709 /* Don't quirk interrupts outside the legacy IRQ range */
710 if (!new_irq || new_irq > 15)
711 return;
712
713 /* Internal device ? */
714 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > dev_hi ||
715 PCI_SLOT(dev->devfn) < dev_lo)
716 return;
717
718 /* This is an internal VLink device on a PIC interrupt. The BIOS
719 ought to have set this but may not have, so we redo it */
720
721 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
722 if (new_irq != irq) {
723 printk(KERN_INFO "PCI: VIA VLink IRQ fixup for %s, from %d to %d\n",
724 pci_name(dev), irq, new_irq);
725 udelay(15); /* unknown if delay really needed */
726 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
727 }
728 }
729 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
730
731 /*
732 * VIA VT82C598 has its device ID settable and many BIOSes
733 * set it to the ID of VT82C597 for backward compatibility.
734 * We need to switch it off to be able to recognize the real
735 * type of the chip.
736 */
737 static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
738 {
739 pci_write_config_byte(dev, 0xfc, 0);
740 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
741 }
742 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id );
743
744 /*
745 * CardBus controllers have a legacy base address that enables them
746 * to respond as i82365 pcmcia controllers. We don't want them to
747 * do this even if the Linux CardBus driver is not loaded, because
748 * the Linux i82365 driver does not (and should not) handle CardBus.
749 */
750 static void quirk_cardbus_legacy(struct pci_dev *dev)
751 {
752 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
753 return;
754 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
755 }
756 DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
757 DECLARE_PCI_FIXUP_RESUME(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
758
759 /*
760 * Following the PCI ordering rules is optional on the AMD762. I'm not
761 * sure what the designers were smoking but let's not inhale...
762 *
763 * To be fair to AMD, it follows the spec by default, its BIOS people
764 * who turn it off!
765 */
766 static void quirk_amd_ordering(struct pci_dev *dev)
767 {
768 u32 pcic;
769 pci_read_config_dword(dev, 0x4C, &pcic);
770 if ((pcic&6)!=6) {
771 pcic |= 6;
772 printk(KERN_WARNING "BIOS failed to enable PCI standards compliance, fixing this error.\n");
773 pci_write_config_dword(dev, 0x4C, pcic);
774 pci_read_config_dword(dev, 0x84, &pcic);
775 pcic |= (1<<23); /* Required in this mode */
776 pci_write_config_dword(dev, 0x84, pcic);
777 }
778 }
779 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
780 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering );
781
782 /*
783 * DreamWorks provided workaround for Dunord I-3000 problem
784 *
785 * This card decodes and responds to addresses not apparently
786 * assigned to it. We force a larger allocation to ensure that
787 * nothing gets put too close to it.
788 */
789 static void __devinit quirk_dunord ( struct pci_dev * dev )
790 {
791 struct resource *r = &dev->resource [1];
792 r->start = 0;
793 r->end = 0xffffff;
794 }
795 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord );
796
797 /*
798 * i82380FB mobile docking controller: its PCI-to-PCI bridge
799 * is subtractive decoding (transparent), and does indicate this
800 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
801 * instead of 0x01.
802 */
803 static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
804 {
805 dev->transparent = 1;
806 }
807 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge );
808 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge );
809
810 /*
811 * Common misconfiguration of the MediaGX/Geode PCI master that will
812 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
813 * datasheets found at http://www.national.com/ds/GX for info on what
814 * these bits do. <christer@weinigel.se>
815 */
816 static void quirk_mediagx_master(struct pci_dev *dev)
817 {
818 u8 reg;
819 pci_read_config_byte(dev, 0x41, &reg);
820 if (reg & 2) {
821 reg &= ~2;
822 printk(KERN_INFO "PCI: Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
823 pci_write_config_byte(dev, 0x41, reg);
824 }
825 }
826 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
827 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master );
828
829 /*
830 * Ensure C0 rev restreaming is off. This is normally done by
831 * the BIOS but in the odd case it is not the results are corruption
832 * hence the presence of a Linux check
833 */
834 static void quirk_disable_pxb(struct pci_dev *pdev)
835 {
836 u16 config;
837 u8 rev;
838
839 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
840 if (rev != 0x04) /* Only C0 requires this */
841 return;
842 pci_read_config_word(pdev, 0x40, &config);
843 if (config & (1<<6)) {
844 config &= ~(1<<6);
845 pci_write_config_word(pdev, 0x40, config);
846 printk(KERN_INFO "PCI: C0 revision 450NX. Disabling PCI restreaming.\n");
847 }
848 }
849 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
850 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb );
851
852
853 /*
854 * Serverworks CSB5 IDE does not fully support native mode
855 */
856 static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
857 {
858 u8 prog;
859 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
860 if (prog & 5) {
861 prog &= ~5;
862 pdev->class &= ~5;
863 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
864 /* PCI layer will sort out resources */
865 }
866 }
867 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide );
868
869 /*
870 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
871 */
872 static void __init quirk_ide_samemode(struct pci_dev *pdev)
873 {
874 u8 prog;
875
876 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
877
878 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
879 printk(KERN_INFO "PCI: IDE mode mismatch; forcing legacy mode\n");
880 prog &= ~5;
881 pdev->class &= ~5;
882 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
883 }
884 }
885 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
886
887 /* This was originally an Alpha specific thing, but it really fits here.
888 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
889 */
890 static void __init quirk_eisa_bridge(struct pci_dev *dev)
891 {
892 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
893 }
894 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge );
895
896 /*
897 * On the MSI-K8T-Neo2Fir Board, the internal Soundcard is disabled
898 * when a PCI-Soundcard is added. The BIOS only gives Options
899 * "Disabled" and "AUTO". This Quirk Sets the corresponding
900 * Register-Value to enable the Soundcard.
901 *
902 * FIXME: Presently this quirk will run on anything that has an 8237
903 * which isn't correct, we need to check DMI tables or something in
904 * order to make sure it only runs on the MSI-K8T-Neo2Fir. Because it
905 * runs everywhere at present we suppress the printk output in most
906 * irrelevant cases.
907 */
908 static void k8t_sound_hostbridge(struct pci_dev *dev)
909 {
910 unsigned char val;
911
912 pci_read_config_byte(dev, 0x50, &val);
913 if (val == 0x88 || val == 0xc8) {
914 /* Assume it's probably a MSI-K8T-Neo2Fir */
915 printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, attempting to turn soundcard ON\n");
916 pci_write_config_byte(dev, 0x50, val & (~0x40));
917
918 /* Verify the Change for Status output */
919 pci_read_config_byte(dev, 0x50, &val);
920 if (val & 0x40)
921 printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard still off\n");
922 else
923 printk(KERN_INFO "PCI: MSI-K8T-Neo2Fir, soundcard on\n");
924 }
925 }
926 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, k8t_sound_hostbridge);
927 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, k8t_sound_hostbridge);
928
929 /*
930 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
931 * is not activated. The myth is that Asus said that they do not want the
932 * users to be irritated by just another PCI Device in the Win98 device
933 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
934 * package 2.7.0 for details)
935 *
936 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
937 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
938 * becomes necessary to do this tweak in two steps -- I've chosen the Host
939 * bridge as trigger.
940 */
941 static int __initdata asus_hides_smbus;
942
943 static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
944 {
945 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
946 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
947 switch(dev->subsystem_device) {
948 case 0x8025: /* P4B-LX */
949 case 0x8070: /* P4B */
950 case 0x8088: /* P4B533 */
951 case 0x1626: /* L3C notebook */
952 asus_hides_smbus = 1;
953 }
954 if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
955 switch(dev->subsystem_device) {
956 case 0x80b1: /* P4GE-V */
957 case 0x80b2: /* P4PE */
958 case 0x8093: /* P4B533-V */
959 asus_hides_smbus = 1;
960 }
961 if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
962 switch(dev->subsystem_device) {
963 case 0x8030: /* P4T533 */
964 asus_hides_smbus = 1;
965 }
966 if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
967 switch (dev->subsystem_device) {
968 case 0x8070: /* P4G8X Deluxe */
969 asus_hides_smbus = 1;
970 }
971 if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
972 switch (dev->subsystem_device) {
973 case 0x80c9: /* PU-DLS */
974 asus_hides_smbus = 1;
975 }
976 if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
977 switch (dev->subsystem_device) {
978 case 0x1751: /* M2N notebook */
979 case 0x1821: /* M5N notebook */
980 asus_hides_smbus = 1;
981 }
982 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
983 switch (dev->subsystem_device) {
984 case 0x184b: /* W1N notebook */
985 case 0x186a: /* M6Ne notebook */
986 asus_hides_smbus = 1;
987 }
988 if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) {
989 switch (dev->subsystem_device) {
990 case 0x1882: /* M6V notebook */
991 case 0x1977: /* A6VA notebook */
992 asus_hides_smbus = 1;
993 }
994 }
995 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
996 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
997 switch(dev->subsystem_device) {
998 case 0x088C: /* HP Compaq nc8000 */
999 case 0x0890: /* HP Compaq nc6000 */
1000 asus_hides_smbus = 1;
1001 }
1002 if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1003 switch (dev->subsystem_device) {
1004 case 0x12bc: /* HP D330L */
1005 case 0x12bd: /* HP D530 */
1006 asus_hides_smbus = 1;
1007 }
1008 if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB) {
1009 switch (dev->subsystem_device) {
1010 case 0x099c: /* HP Compaq nx6110 */
1011 asus_hides_smbus = 1;
1012 }
1013 }
1014 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_TOSHIBA)) {
1015 if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1016 switch(dev->subsystem_device) {
1017 case 0x0001: /* Toshiba Satellite A40 */
1018 asus_hides_smbus = 1;
1019 }
1020 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1021 switch(dev->subsystem_device) {
1022 case 0x0001: /* Toshiba Tecra M2 */
1023 asus_hides_smbus = 1;
1024 }
1025 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1026 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1027 switch(dev->subsystem_device) {
1028 case 0xC00C: /* Samsung P35 notebook */
1029 asus_hides_smbus = 1;
1030 }
1031 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1032 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1033 switch(dev->subsystem_device) {
1034 case 0x0058: /* Compaq Evo N620c */
1035 asus_hides_smbus = 1;
1036 }
1037 }
1038 }
1039 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge );
1040 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge );
1041 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge );
1042 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge );
1043 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge );
1044 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge );
1045 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge );
1046 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge );
1047 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge );
1048
1049 static void asus_hides_smbus_lpc(struct pci_dev *dev)
1050 {
1051 u16 val;
1052
1053 if (likely(!asus_hides_smbus))
1054 return;
1055
1056 pci_read_config_word(dev, 0xF2, &val);
1057 if (val & 0x8) {
1058 pci_write_config_word(dev, 0xF2, val & (~0x8));
1059 pci_read_config_word(dev, 0xF2, &val);
1060 if (val & 0x8)
1061 printk(KERN_INFO "PCI: i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
1062 else
1063 printk(KERN_INFO "PCI: Enabled i801 SMBus device\n");
1064 }
1065 }
1066 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
1067 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
1068 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
1069 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
1070 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
1071 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
1072 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc );
1073 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc );
1074 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc );
1075 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc );
1076 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc );
1077 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc );
1078
1079 static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1080 {
1081 u32 val, rcba;
1082 void __iomem *base;
1083
1084 if (likely(!asus_hides_smbus))
1085 return;
1086 pci_read_config_dword(dev, 0xF0, &rcba);
1087 base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000); /* use bits 31:14, 16 kB aligned */
1088 if (base == NULL) return;
1089 val=readl(base + 0x3418); /* read the Function Disable register, dword mode only */
1090 writel(val & 0xFFFFFFF7, base + 0x3418); /* enable the SMBus device */
1091 iounmap(base);
1092 printk(KERN_INFO "PCI: Enabled ICH6/i801 SMBus device\n");
1093 }
1094 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
1095 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6 );
1096
1097 /*
1098 * SiS 96x south bridge: BIOS typically hides SMBus device...
1099 */
1100 static void quirk_sis_96x_smbus(struct pci_dev *dev)
1101 {
1102 u8 val = 0;
1103 printk(KERN_INFO "Enabling SiS 96x SMBus.\n");
1104 pci_read_config_byte(dev, 0x77, &val);
1105 pci_write_config_byte(dev, 0x77, val & ~0x10);
1106 pci_read_config_byte(dev, 0x77, &val);
1107 }
1108
1109 /*
1110 * ... This is further complicated by the fact that some SiS96x south
1111 * bridges pretend to be 85C503/5513 instead. In that case see if we
1112 * spotted a compatible north bridge to make sure.
1113 * (pci_find_device doesn't work yet)
1114 *
1115 * We can also enable the sis96x bit in the discovery register..
1116 */
1117 static int __devinitdata sis_96x_compatible = 0;
1118
1119 #define SIS_DETECT_REGISTER 0x40
1120
1121 static void quirk_sis_503(struct pci_dev *dev)
1122 {
1123 u8 reg;
1124 u16 devid;
1125
1126 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1127 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1128 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1129 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1130 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1131 return;
1132 }
1133
1134 /* Make people aware that we changed the config.. */
1135 printk(KERN_WARNING "Uncovering SIS%x that hid as a SIS503 (compatible=%d)\n", devid, sis_96x_compatible);
1136
1137 /*
1138 * Ok, it now shows up as a 96x.. The 96x quirks are after
1139 * the 503 quirk in the quirk table, so they'll automatically
1140 * run and enable things like the SMBus device
1141 */
1142 dev->device = devid;
1143 }
1144
1145 static void __init quirk_sis_96x_compatible(struct pci_dev *dev)
1146 {
1147 sis_96x_compatible = 1;
1148 }
1149 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_645, quirk_sis_96x_compatible );
1150 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_646, quirk_sis_96x_compatible );
1151 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_648, quirk_sis_96x_compatible );
1152 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_650, quirk_sis_96x_compatible );
1153 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_651, quirk_sis_96x_compatible );
1154 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_735, quirk_sis_96x_compatible );
1155
1156 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
1157 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503 );
1158 /*
1159 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1160 * and MC97 modem controller are disabled when a second PCI soundcard is
1161 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1162 * -- bjd
1163 */
1164 static void asus_hides_ac97_lpc(struct pci_dev *dev)
1165 {
1166 u8 val;
1167 int asus_hides_ac97 = 0;
1168
1169 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1170 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1171 asus_hides_ac97 = 1;
1172 }
1173
1174 if (!asus_hides_ac97)
1175 return;
1176
1177 pci_read_config_byte(dev, 0x50, &val);
1178 if (val & 0xc0) {
1179 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1180 pci_read_config_byte(dev, 0x50, &val);
1181 if (val & 0xc0)
1182 printk(KERN_INFO "PCI: onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
1183 else
1184 printk(KERN_INFO "PCI: enabled onboard AC97/MC97 devices\n");
1185 }
1186 }
1187 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
1188
1189
1190 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
1191 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
1192 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
1193 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
1194
1195 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc );
1196
1197
1198 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus );
1199 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus );
1200 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus );
1201 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus );
1202
1203 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1204
1205 /*
1206 * If we are using libata we can drive this chip properly but must
1207 * do this early on to make the additional device appear during
1208 * the PCI scanning.
1209 */
1210
1211 static void quirk_jmicron_dualfn(struct pci_dev *pdev)
1212 {
1213 u32 conf;
1214 u8 hdr;
1215
1216 /* Only poke fn 0 */
1217 if (PCI_FUNC(pdev->devfn))
1218 return;
1219
1220 switch(pdev->device) {
1221 case PCI_DEVICE_ID_JMICRON_JMB365:
1222 case PCI_DEVICE_ID_JMICRON_JMB366:
1223 /* Redirect IDE second PATA port to the right spot */
1224 pci_read_config_dword(pdev, 0x80, &conf);
1225 conf |= (1 << 24);
1226 /* Fall through */
1227 pci_write_config_dword(pdev, 0x80, conf);
1228 case PCI_DEVICE_ID_JMICRON_JMB361:
1229 case PCI_DEVICE_ID_JMICRON_JMB363:
1230 pci_read_config_dword(pdev, 0x40, &conf);
1231 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1232 /* Set the class codes correctly and then direct IDE 0 */
1233 conf &= ~0x000F0200; /* Clear bit 9 and 16-19 */
1234 conf |= 0x00C20002; /* Set bit 1, 17, 22, 23 */
1235 pci_write_config_dword(pdev, 0x40, conf);
1236
1237 /* Reconfigure so that the PCI scanner discovers the
1238 device is now multifunction */
1239
1240 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1241 pdev->hdr_type = hdr & 0x7f;
1242 pdev->multifunction = !!(hdr & 0x80);
1243
1244 break;
1245 }
1246 }
1247
1248 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, quirk_jmicron_dualfn);
1249 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, quirk_jmicron_dualfn);
1250
1251 #endif
1252
1253 #ifdef CONFIG_X86_IO_APIC
1254 static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1255 {
1256 int i;
1257
1258 if ((pdev->class >> 8) != 0xff00)
1259 return;
1260
1261 /* the first BAR is the location of the IO APIC...we must
1262 * not touch this (and it's already covered by the fixmap), so
1263 * forcibly insert it into the resource tree */
1264 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1265 insert_resource(&iomem_resource, &pdev->resource[0]);
1266
1267 /* The next five BARs all seem to be rubbish, so just clean
1268 * them out */
1269 for (i=1; i < 6; i++) {
1270 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1271 }
1272
1273 }
1274 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic );
1275 #endif
1276
1277 enum ide_combined_type { COMBINED = 0, IDE = 1, LIBATA = 2 };
1278 /* Defaults to combined */
1279 static enum ide_combined_type combined_mode;
1280
1281 static int __init combined_setup(char *str)
1282 {
1283 if (!strncmp(str, "ide", 3))
1284 combined_mode = IDE;
1285 else if (!strncmp(str, "libata", 6))
1286 combined_mode = LIBATA;
1287 else /* "combined" or anything else defaults to old behavior */
1288 combined_mode = COMBINED;
1289
1290 return 1;
1291 }
1292 __setup("combined_mode=", combined_setup);
1293
1294 #ifdef CONFIG_SATA_INTEL_COMBINED
1295 static void __devinit quirk_intel_ide_combined(struct pci_dev *pdev)
1296 {
1297 u8 prog, comb, tmp;
1298 int ich = 0;
1299
1300 /*
1301 * Narrow down to Intel SATA PCI devices.
1302 */
1303 switch (pdev->device) {
1304 /* PCI ids taken from drivers/scsi/ata_piix.c */
1305 case 0x24d1:
1306 case 0x24df:
1307 case 0x25a3:
1308 case 0x25b0:
1309 ich = 5;
1310 break;
1311 case 0x2651:
1312 case 0x2652:
1313 case 0x2653:
1314 case 0x2680: /* ESB2 */
1315 ich = 6;
1316 break;
1317 case 0x27c0:
1318 case 0x27c4:
1319 ich = 7;
1320 break;
1321 case 0x2828: /* ICH8M */
1322 ich = 8;
1323 break;
1324 default:
1325 /* we do not handle this PCI device */
1326 return;
1327 }
1328
1329 /*
1330 * Read combined mode register.
1331 */
1332 pci_read_config_byte(pdev, 0x90, &tmp); /* combined mode reg */
1333
1334 if (ich == 5) {
1335 tmp &= 0x6; /* interesting bits 2:1, PATA primary/secondary */
1336 if (tmp == 0x4) /* bits 10x */
1337 comb = (1 << 0); /* SATA port 0, PATA port 1 */
1338 else if (tmp == 0x6) /* bits 11x */
1339 comb = (1 << 2); /* PATA port 0, SATA port 1 */
1340 else
1341 return; /* not in combined mode */
1342 } else {
1343 WARN_ON((ich != 6) && (ich != 7) && (ich != 8));
1344 tmp &= 0x3; /* interesting bits 1:0 */
1345 if (tmp & (1 << 0))
1346 comb = (1 << 2); /* PATA port 0, SATA port 1 */
1347 else if (tmp & (1 << 1))
1348 comb = (1 << 0); /* SATA port 0, PATA port 1 */
1349 else
1350 return; /* not in combined mode */
1351 }
1352
1353 /*
1354 * Read programming interface register.
1355 * (Tells us if it's legacy or native mode)
1356 */
1357 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1358
1359 /* if SATA port is in native mode, we're ok. */
1360 if (prog & comb)
1361 return;
1362
1363 /* Don't reserve any so the IDE driver can get them (but only if
1364 * combined_mode=ide).
1365 */
1366 if (combined_mode == IDE)
1367 return;
1368
1369 /* Grab them both for libata if combined_mode=libata. */
1370 if (combined_mode == LIBATA) {
1371 request_region(0x1f0, 8, "libata"); /* port 0 */
1372 request_region(0x170, 8, "libata"); /* port 1 */
1373 return;
1374 }
1375
1376 /* SATA port is in legacy mode. Reserve port so that
1377 * IDE driver does not attempt to use it. If request_region
1378 * fails, it will be obvious at boot time, so we don't bother
1379 * checking return values.
1380 */
1381 if (comb == (1 << 0))
1382 request_region(0x1f0, 8, "libata"); /* port 0 */
1383 else
1384 request_region(0x170, 8, "libata"); /* port 1 */
1385 }
1386 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_intel_ide_combined );
1387 #endif /* CONFIG_SATA_INTEL_COMBINED */
1388
1389
1390 int pcie_mch_quirk;
1391
1392 static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1393 {
1394 pcie_mch_quirk = 1;
1395 }
1396 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch );
1397 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch );
1398 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch );
1399
1400
1401 /*
1402 * It's possible for the MSI to get corrupted if shpc and acpi
1403 * are used together on certain PXH-based systems.
1404 */
1405 static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1406 {
1407 disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
1408 PCI_CAP_ID_MSI);
1409 dev->no_msi = 1;
1410
1411 printk(KERN_WARNING "PCI: PXH quirk detected, "
1412 "disabling MSI for SHPC device\n");
1413 }
1414 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1415 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1416 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1417 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1418 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1419
1420 /*
1421 * Some Intel PCI Express chipsets have trouble with downstream
1422 * device power management.
1423 */
1424 static void quirk_intel_pcie_pm(struct pci_dev * dev)
1425 {
1426 pci_pm_d3_delay = 120;
1427 dev->no_d1d2 = 1;
1428 }
1429
1430 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1431 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1432 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1433 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1434 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1435 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1436 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1437 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1438 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1439 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1440 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1441 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1442 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1443 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1444 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1445 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1446 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1447 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1448 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1449 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1450 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
1451
1452 static void __devinit quirk_netmos(struct pci_dev *dev)
1453 {
1454 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1455 unsigned int num_serial = dev->subsystem_device & 0xf;
1456
1457 /*
1458 * These Netmos parts are multiport serial devices with optional
1459 * parallel ports. Even when parallel ports are present, they
1460 * are identified as class SERIAL, which means the serial driver
1461 * will claim them. To prevent this, mark them as class OTHER.
1462 * These combo devices should be claimed by parport_serial.
1463 *
1464 * The subdevice ID is of the form 0x00PS, where <P> is the number
1465 * of parallel ports and <S> is the number of serial ports.
1466 */
1467 switch (dev->device) {
1468 case PCI_DEVICE_ID_NETMOS_9735:
1469 case PCI_DEVICE_ID_NETMOS_9745:
1470 case PCI_DEVICE_ID_NETMOS_9835:
1471 case PCI_DEVICE_ID_NETMOS_9845:
1472 case PCI_DEVICE_ID_NETMOS_9855:
1473 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1474 num_parallel) {
1475 printk(KERN_INFO "PCI: Netmos %04x (%u parallel, "
1476 "%u serial); changing class SERIAL to OTHER "
1477 "(use parport_serial)\n",
1478 dev->device, num_parallel, num_serial);
1479 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1480 (dev->class & 0xff);
1481 }
1482 }
1483 }
1484 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1485
1486 static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1487 {
1488 u16 command;
1489 u32 bar;
1490 u8 __iomem *csr;
1491 u8 cmd_hi;
1492
1493 switch (dev->device) {
1494 /* PCI IDs taken from drivers/net/e100.c */
1495 case 0x1029:
1496 case 0x1030 ... 0x1034:
1497 case 0x1038 ... 0x103E:
1498 case 0x1050 ... 0x1057:
1499 case 0x1059:
1500 case 0x1064 ... 0x106B:
1501 case 0x1091 ... 0x1095:
1502 case 0x1209:
1503 case 0x1229:
1504 case 0x2449:
1505 case 0x2459:
1506 case 0x245D:
1507 case 0x27DC:
1508 break;
1509 default:
1510 return;
1511 }
1512
1513 /*
1514 * Some firmware hands off the e100 with interrupts enabled,
1515 * which can cause a flood of interrupts if packets are
1516 * received before the driver attaches to the device. So
1517 * disable all e100 interrupts here. The driver will
1518 * re-enable them when it's ready.
1519 */
1520 pci_read_config_word(dev, PCI_COMMAND, &command);
1521 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, &bar);
1522
1523 if (!(command & PCI_COMMAND_MEMORY) || !bar)
1524 return;
1525
1526 csr = ioremap(bar, 8);
1527 if (!csr) {
1528 printk(KERN_WARNING "PCI: Can't map %s e100 registers\n",
1529 pci_name(dev));
1530 return;
1531 }
1532
1533 cmd_hi = readb(csr + 3);
1534 if (cmd_hi == 0) {
1535 printk(KERN_WARNING "PCI: Firmware left %s e100 interrupts "
1536 "enabled, disabling\n", pci_name(dev));
1537 writeb(1, csr + 3);
1538 }
1539
1540 iounmap(csr);
1541 }
1542 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
1543
1544 static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1545 {
1546 /* rev 1 ncr53c810 chips don't set the class at all which means
1547 * they don't get their resources remapped. Fix that here.
1548 */
1549
1550 if (dev->class == PCI_CLASS_NOT_DEFINED) {
1551 printk(KERN_INFO "NCR 53c810 rev 1 detected, setting PCI class.\n");
1552 dev->class = PCI_CLASS_STORAGE_SCSI;
1553 }
1554 }
1555 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1556
1557 static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
1558 {
1559 while (f < end) {
1560 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
1561 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
1562 pr_debug("PCI: Calling quirk %p for %s\n", f->hook, pci_name(dev));
1563 f->hook(dev);
1564 }
1565 f++;
1566 }
1567 }
1568
1569 extern struct pci_fixup __start_pci_fixups_early[];
1570 extern struct pci_fixup __end_pci_fixups_early[];
1571 extern struct pci_fixup __start_pci_fixups_header[];
1572 extern struct pci_fixup __end_pci_fixups_header[];
1573 extern struct pci_fixup __start_pci_fixups_final[];
1574 extern struct pci_fixup __end_pci_fixups_final[];
1575 extern struct pci_fixup __start_pci_fixups_enable[];
1576 extern struct pci_fixup __end_pci_fixups_enable[];
1577 extern struct pci_fixup __start_pci_fixups_resume[];
1578 extern struct pci_fixup __end_pci_fixups_resume[];
1579
1580
1581 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
1582 {
1583 struct pci_fixup *start, *end;
1584
1585 switch(pass) {
1586 case pci_fixup_early:
1587 start = __start_pci_fixups_early;
1588 end = __end_pci_fixups_early;
1589 break;
1590
1591 case pci_fixup_header:
1592 start = __start_pci_fixups_header;
1593 end = __end_pci_fixups_header;
1594 break;
1595
1596 case pci_fixup_final:
1597 start = __start_pci_fixups_final;
1598 end = __end_pci_fixups_final;
1599 break;
1600
1601 case pci_fixup_enable:
1602 start = __start_pci_fixups_enable;
1603 end = __end_pci_fixups_enable;
1604 break;
1605
1606 case pci_fixup_resume:
1607 start = __start_pci_fixups_resume;
1608 end = __end_pci_fixups_resume;
1609 break;
1610
1611 default:
1612 /* stupid compiler warning, you would think with an enum... */
1613 return;
1614 }
1615 pci_do_fixups(dev, start, end);
1616 }
1617
1618 /* Enable 1k I/O space granularity on the Intel P64H2 */
1619 static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1620 {
1621 u16 en1k;
1622 u8 io_base_lo, io_limit_lo;
1623 unsigned long base, limit;
1624 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1625
1626 pci_read_config_word(dev, 0x40, &en1k);
1627
1628 if (en1k & 0x200) {
1629 printk(KERN_INFO "PCI: Enable I/O Space to 1 KB Granularity\n");
1630
1631 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
1632 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
1633 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1634 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1635
1636 if (base <= limit) {
1637 res->start = base;
1638 res->end = limit + 0x3ff;
1639 }
1640 }
1641 }
1642 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1643
1644 /* Under some circumstances, AER is not linked with extended capabilities.
1645 * Force it to be linked by setting the corresponding control bit in the
1646 * config space.
1647 */
1648 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
1649 {
1650 uint8_t b;
1651 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
1652 if (!(b & 0x20)) {
1653 pci_write_config_byte(dev, 0xf41, b | 0x20);
1654 printk(KERN_INFO
1655 "PCI: Linking AER extended capability on %s\n",
1656 pci_name(dev));
1657 }
1658 }
1659 }
1660 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1661 quirk_nvidia_ck804_pcie_aer_ext_cap);
1662 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1663 quirk_nvidia_ck804_pcie_aer_ext_cap);
1664
1665 #ifdef CONFIG_PCI_MSI
1666 /* To disable MSI globally */
1667 int pci_msi_quirk;
1668
1669 /* The Serverworks PCI-X chipset does not support MSI. We cannot easily rely
1670 * on setting PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
1671 * some other busses controlled by the chipset even if Linux is not aware of it.
1672 * Instead of setting the flag on all busses in the machine, simply disable MSI
1673 * globally.
1674 */
1675 static void __init quirk_svw_msi(struct pci_dev *dev)
1676 {
1677 pci_msi_quirk = 1;
1678 printk(KERN_WARNING "PCI: MSI quirk detected. pci_msi_quirk set.\n");
1679 }
1680 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_svw_msi);
1681
1682 /* Disable MSI on chipsets that are known to not support it */
1683 static void __devinit quirk_disable_msi(struct pci_dev *dev)
1684 {
1685 if (dev->subordinate) {
1686 printk(KERN_WARNING "PCI: MSI quirk detected. "
1687 "PCI_BUS_FLAGS_NO_MSI set for %s subordinate bus.\n",
1688 pci_name(dev));
1689 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1690 }
1691 }
1692 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
1693
1694 /* Go through the list of Hypertransport capabilities and
1695 * return 1 if a HT MSI capability is found and enabled */
1696 static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
1697 {
1698 int pos, ttl = 48;
1699
1700 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
1701 while (pos && ttl--) {
1702 u8 flags;
1703
1704 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
1705 &flags) == 0)
1706 {
1707 printk(KERN_INFO "PCI: Found %s HT MSI Mapping on %s\n",
1708 flags & HT_MSI_FLAGS_ENABLE ?
1709 "enabled" : "disabled", pci_name(dev));
1710 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
1711 }
1712
1713 pos = pci_find_next_ht_capability(dev, pos,
1714 HT_CAPTYPE_MSI_MAPPING);
1715 }
1716 return 0;
1717 }
1718
1719 /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
1720 static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
1721 {
1722 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
1723 printk(KERN_WARNING "PCI: MSI quirk detected. "
1724 "MSI disabled on chipset %s.\n",
1725 pci_name(dev));
1726 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1727 }
1728 }
1729 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
1730 quirk_msi_ht_cap);
1731
1732 /* The nVidia CK804 chipset may have 2 HT MSI mappings.
1733 * MSI are supported if the MSI capability set in any of these mappings.
1734 */
1735 static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
1736 {
1737 struct pci_dev *pdev;
1738
1739 if (!dev->subordinate)
1740 return;
1741
1742 /* check HT MSI cap on this chipset and the root one.
1743 * a single one having MSI is enough to be sure that MSI are supported.
1744 */
1745 pdev = pci_get_slot(dev->bus, 0);
1746 if (!pdev)
1747 return;
1748 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
1749 printk(KERN_WARNING "PCI: MSI quirk detected. "
1750 "MSI disabled on chipset %s.\n",
1751 pci_name(dev));
1752 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1753 }
1754 pci_dev_put(pdev);
1755 }
1756 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1757 quirk_nvidia_ck804_msi_ht_cap);
1758 #endif /* CONFIG_PCI_MSI */
1759
1760 EXPORT_SYMBOL(pcie_mch_quirk);
1761 #ifdef CONFIG_HOTPLUG
1762 EXPORT_SYMBOL(pci_fixup_device);
1763 #endif