]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blob - drivers/pci/quirks.c
pinctrl: sh-pfc: r8a77965: Add DRIF pins, groups and functions
[mirror_ubuntu-focal-kernel.git] / drivers / pci / quirks.c
1 // SPDX-License-Identifier: GPL-2.0
2 /*
3 * This file contains work-arounds for many known PCI hardware bugs.
4 * Devices present only on certain architectures (host bridges et cetera)
5 * should be handled in arch-specific code.
6 *
7 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
8 *
9 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
10 *
11 * Init/reset quirks for USB host controllers should be in the USB quirks
12 * file, where their drivers can use them.
13 */
14
15 #include <linux/types.h>
16 #include <linux/kernel.h>
17 #include <linux/export.h>
18 #include <linux/pci.h>
19 #include <linux/init.h>
20 #include <linux/delay.h>
21 #include <linux/acpi.h>
22 #include <linux/dmi.h>
23 #include <linux/pci-aspm.h>
24 #include <linux/ioport.h>
25 #include <linux/sched.h>
26 #include <linux/ktime.h>
27 #include <linux/mm.h>
28 #include <linux/nvme.h>
29 #include <linux/platform_data/x86/apple.h>
30 #include <linux/pm_runtime.h>
31 #include <linux/switchtec.h>
32 #include <asm/dma.h> /* isa_dma_bridge_buggy */
33 #include "pci.h"
34
35 static ktime_t fixup_debug_start(struct pci_dev *dev,
36 void (*fn)(struct pci_dev *dev))
37 {
38 if (initcall_debug)
39 pci_info(dev, "calling %pF @ %i\n", fn, task_pid_nr(current));
40
41 return ktime_get();
42 }
43
44 static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
45 void (*fn)(struct pci_dev *dev))
46 {
47 ktime_t delta, rettime;
48 unsigned long long duration;
49
50 rettime = ktime_get();
51 delta = ktime_sub(rettime, calltime);
52 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
53 if (initcall_debug || duration > 10000)
54 pci_info(dev, "%pF took %lld usecs\n", fn, duration);
55 }
56
57 static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
58 struct pci_fixup *end)
59 {
60 ktime_t calltime;
61
62 for (; f < end; f++)
63 if ((f->class == (u32) (dev->class >> f->class_shift) ||
64 f->class == (u32) PCI_ANY_ID) &&
65 (f->vendor == dev->vendor ||
66 f->vendor == (u16) PCI_ANY_ID) &&
67 (f->device == dev->device ||
68 f->device == (u16) PCI_ANY_ID)) {
69 void (*hook)(struct pci_dev *dev);
70 #ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
71 hook = offset_to_ptr(&f->hook_offset);
72 #else
73 hook = f->hook;
74 #endif
75 calltime = fixup_debug_start(dev, hook);
76 hook(dev);
77 fixup_debug_report(dev, calltime, hook);
78 }
79 }
80
81 extern struct pci_fixup __start_pci_fixups_early[];
82 extern struct pci_fixup __end_pci_fixups_early[];
83 extern struct pci_fixup __start_pci_fixups_header[];
84 extern struct pci_fixup __end_pci_fixups_header[];
85 extern struct pci_fixup __start_pci_fixups_final[];
86 extern struct pci_fixup __end_pci_fixups_final[];
87 extern struct pci_fixup __start_pci_fixups_enable[];
88 extern struct pci_fixup __end_pci_fixups_enable[];
89 extern struct pci_fixup __start_pci_fixups_resume[];
90 extern struct pci_fixup __end_pci_fixups_resume[];
91 extern struct pci_fixup __start_pci_fixups_resume_early[];
92 extern struct pci_fixup __end_pci_fixups_resume_early[];
93 extern struct pci_fixup __start_pci_fixups_suspend[];
94 extern struct pci_fixup __end_pci_fixups_suspend[];
95 extern struct pci_fixup __start_pci_fixups_suspend_late[];
96 extern struct pci_fixup __end_pci_fixups_suspend_late[];
97
98 static bool pci_apply_fixup_final_quirks;
99
100 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
101 {
102 struct pci_fixup *start, *end;
103
104 switch (pass) {
105 case pci_fixup_early:
106 start = __start_pci_fixups_early;
107 end = __end_pci_fixups_early;
108 break;
109
110 case pci_fixup_header:
111 start = __start_pci_fixups_header;
112 end = __end_pci_fixups_header;
113 break;
114
115 case pci_fixup_final:
116 if (!pci_apply_fixup_final_quirks)
117 return;
118 start = __start_pci_fixups_final;
119 end = __end_pci_fixups_final;
120 break;
121
122 case pci_fixup_enable:
123 start = __start_pci_fixups_enable;
124 end = __end_pci_fixups_enable;
125 break;
126
127 case pci_fixup_resume:
128 start = __start_pci_fixups_resume;
129 end = __end_pci_fixups_resume;
130 break;
131
132 case pci_fixup_resume_early:
133 start = __start_pci_fixups_resume_early;
134 end = __end_pci_fixups_resume_early;
135 break;
136
137 case pci_fixup_suspend:
138 start = __start_pci_fixups_suspend;
139 end = __end_pci_fixups_suspend;
140 break;
141
142 case pci_fixup_suspend_late:
143 start = __start_pci_fixups_suspend_late;
144 end = __end_pci_fixups_suspend_late;
145 break;
146
147 default:
148 /* stupid compiler warning, you would think with an enum... */
149 return;
150 }
151 pci_do_fixups(dev, start, end);
152 }
153 EXPORT_SYMBOL(pci_fixup_device);
154
155 static int __init pci_apply_final_quirks(void)
156 {
157 struct pci_dev *dev = NULL;
158 u8 cls = 0;
159 u8 tmp;
160
161 if (pci_cache_line_size)
162 printk(KERN_DEBUG "PCI: CLS %u bytes\n",
163 pci_cache_line_size << 2);
164
165 pci_apply_fixup_final_quirks = true;
166 for_each_pci_dev(dev) {
167 pci_fixup_device(pci_fixup_final, dev);
168 /*
169 * If arch hasn't set it explicitly yet, use the CLS
170 * value shared by all PCI devices. If there's a
171 * mismatch, fall back to the default value.
172 */
173 if (!pci_cache_line_size) {
174 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
175 if (!cls)
176 cls = tmp;
177 if (!tmp || cls == tmp)
178 continue;
179
180 printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
181 cls << 2, tmp << 2,
182 pci_dfl_cache_line_size << 2);
183 pci_cache_line_size = pci_dfl_cache_line_size;
184 }
185 }
186
187 if (!pci_cache_line_size) {
188 printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
189 cls << 2, pci_dfl_cache_line_size << 2);
190 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
191 }
192
193 return 0;
194 }
195 fs_initcall_sync(pci_apply_final_quirks);
196
197 /*
198 * Decoding should be disabled for a PCI device during BAR sizing to avoid
199 * conflict. But doing so may cause problems on host bridge and perhaps other
200 * key system devices. For devices that need to have mmio decoding always-on,
201 * we need to set the dev->mmio_always_on bit.
202 */
203 static void quirk_mmio_always_on(struct pci_dev *dev)
204 {
205 dev->mmio_always_on = 1;
206 }
207 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
208 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
209
210 /*
211 * The Mellanox Tavor device gives false positive parity errors. Mark this
212 * device with a broken_parity_status to allow PCI scanning code to "skip"
213 * this now blacklisted device.
214 */
215 static void quirk_mellanox_tavor(struct pci_dev *dev)
216 {
217 dev->broken_parity_status = 1; /* This device gives false positives */
218 }
219 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
220 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
221
222 /*
223 * Deal with broken BIOSes that neglect to enable passive release,
224 * which can cause problems in combination with the 82441FX/PPro MTRRs
225 */
226 static void quirk_passive_release(struct pci_dev *dev)
227 {
228 struct pci_dev *d = NULL;
229 unsigned char dlc;
230
231 /*
232 * We have to make sure a particular bit is set in the PIIX3
233 * ISA bridge, so we have to go out and find it.
234 */
235 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
236 pci_read_config_byte(d, 0x82, &dlc);
237 if (!(dlc & 1<<1)) {
238 pci_info(d, "PIIX3: Enabling Passive Release\n");
239 dlc |= 1<<1;
240 pci_write_config_byte(d, 0x82, dlc);
241 }
242 }
243 }
244 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
245 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
246
247 /*
248 * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a
249 * workaround but VIA don't answer queries. If you happen to have good
250 * contacts at VIA ask them for me please -- Alan
251 *
252 * This appears to be BIOS not version dependent. So presumably there is a
253 * chipset level fix.
254 */
255 static void quirk_isa_dma_hangs(struct pci_dev *dev)
256 {
257 if (!isa_dma_bridge_buggy) {
258 isa_dma_bridge_buggy = 1;
259 pci_info(dev, "Activating ISA DMA hang workarounds\n");
260 }
261 }
262 /*
263 * It's not totally clear which chipsets are the problematic ones. We know
264 * 82C586 and 82C596 variants are affected.
265 */
266 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
267 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
268 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
269 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
270 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
271 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
272 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
273
274 /*
275 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
276 * for some HT machines to use C4 w/o hanging.
277 */
278 static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
279 {
280 u32 pmbase;
281 u16 pm1a;
282
283 pci_read_config_dword(dev, 0x40, &pmbase);
284 pmbase = pmbase & 0xff80;
285 pm1a = inw(pmbase);
286
287 if (pm1a & 0x10) {
288 pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
289 outw(0x10, pmbase);
290 }
291 }
292 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
293
294 /* Chipsets where PCI->PCI transfers vanish or hang */
295 static void quirk_nopcipci(struct pci_dev *dev)
296 {
297 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
298 pci_info(dev, "Disabling direct PCI/PCI transfers\n");
299 pci_pci_problems |= PCIPCI_FAIL;
300 }
301 }
302 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
303 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
304
305 static void quirk_nopciamd(struct pci_dev *dev)
306 {
307 u8 rev;
308 pci_read_config_byte(dev, 0x08, &rev);
309 if (rev == 0x13) {
310 /* Erratum 24 */
311 pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
312 pci_pci_problems |= PCIAGP_FAIL;
313 }
314 }
315 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
316
317 /* Triton requires workarounds to be used by the drivers */
318 static void quirk_triton(struct pci_dev *dev)
319 {
320 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
321 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
322 pci_pci_problems |= PCIPCI_TRITON;
323 }
324 }
325 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
326 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
327 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
328 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
329
330 /*
331 * VIA Apollo KT133 needs PCI latency patch
332 * Made according to a Windows driver-based patch by George E. Breese;
333 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
334 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on
335 * which Mr Breese based his work.
336 *
337 * Updated based on further information from the site and also on
338 * information provided by VIA
339 */
340 static void quirk_vialatency(struct pci_dev *dev)
341 {
342 struct pci_dev *p;
343 u8 busarb;
344
345 /*
346 * Ok, we have a potential problem chipset here. Now see if we have
347 * a buggy southbridge.
348 */
349 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
350 if (p != NULL) {
351
352 /*
353 * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A;
354 * thanks Dan Hollis.
355 * Check for buggy part revisions
356 */
357 if (p->revision < 0x40 || p->revision > 0x42)
358 goto exit;
359 } else {
360 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
361 if (p == NULL) /* No problem parts */
362 goto exit;
363
364 /* Check for buggy part revisions */
365 if (p->revision < 0x10 || p->revision > 0x12)
366 goto exit;
367 }
368
369 /*
370 * Ok we have the problem. Now set the PCI master grant to occur
371 * every master grant. The apparent bug is that under high PCI load
372 * (quite common in Linux of course) you can get data loss when the
373 * CPU is held off the bus for 3 bus master requests. This happens
374 * to include the IDE controllers....
375 *
376 * VIA only apply this fix when an SB Live! is present but under
377 * both Linux and Windows this isn't enough, and we have seen
378 * corruption without SB Live! but with things like 3 UDMA IDE
379 * controllers. So we ignore that bit of the VIA recommendation..
380 */
381 pci_read_config_byte(dev, 0x76, &busarb);
382
383 /*
384 * Set bit 4 and bit 5 of byte 76 to 0x01
385 * "Master priority rotation on every PCI master grant"
386 */
387 busarb &= ~(1<<5);
388 busarb |= (1<<4);
389 pci_write_config_byte(dev, 0x76, busarb);
390 pci_info(dev, "Applying VIA southbridge workaround\n");
391 exit:
392 pci_dev_put(p);
393 }
394 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
395 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
396 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
397 /* Must restore this on a resume from RAM */
398 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
399 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
400 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
401
402 /* VIA Apollo VP3 needs ETBF on BT848/878 */
403 static void quirk_viaetbf(struct pci_dev *dev)
404 {
405 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
406 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
407 pci_pci_problems |= PCIPCI_VIAETBF;
408 }
409 }
410 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
411
412 static void quirk_vsfx(struct pci_dev *dev)
413 {
414 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
415 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
416 pci_pci_problems |= PCIPCI_VSFX;
417 }
418 }
419 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
420
421 /*
422 * ALi Magik requires workarounds to be used by the drivers that DMA to AGP
423 * space. Latency must be set to 0xA and Triton workaround applied too.
424 * [Info kindly provided by ALi]
425 */
426 static void quirk_alimagik(struct pci_dev *dev)
427 {
428 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
429 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
430 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
431 }
432 }
433 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
434 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
435
436 /* Natoma has some interesting boundary conditions with Zoran stuff at least */
437 static void quirk_natoma(struct pci_dev *dev)
438 {
439 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
440 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
441 pci_pci_problems |= PCIPCI_NATOMA;
442 }
443 }
444 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
445 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
446 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
447 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
448 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
449 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
450
451 /*
452 * This chip can cause PCI parity errors if config register 0xA0 is read
453 * while DMAs are occurring.
454 */
455 static void quirk_citrine(struct pci_dev *dev)
456 {
457 dev->cfg_size = 0xA0;
458 }
459 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
460
461 /*
462 * This chip can cause bus lockups if config addresses above 0x600
463 * are read or written.
464 */
465 static void quirk_nfp6000(struct pci_dev *dev)
466 {
467 dev->cfg_size = 0x600;
468 }
469 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
470 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
471 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP5000, quirk_nfp6000);
472 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
473
474 /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
475 static void quirk_extend_bar_to_page(struct pci_dev *dev)
476 {
477 int i;
478
479 for (i = 0; i <= PCI_STD_RESOURCE_END; i++) {
480 struct resource *r = &dev->resource[i];
481
482 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
483 r->end = PAGE_SIZE - 1;
484 r->start = 0;
485 r->flags |= IORESOURCE_UNSET;
486 pci_info(dev, "expanded BAR %d to page size: %pR\n",
487 i, r);
488 }
489 }
490 }
491 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
492
493 /*
494 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
495 * If it's needed, re-allocate the region.
496 */
497 static void quirk_s3_64M(struct pci_dev *dev)
498 {
499 struct resource *r = &dev->resource[0];
500
501 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
502 r->flags |= IORESOURCE_UNSET;
503 r->start = 0;
504 r->end = 0x3ffffff;
505 }
506 }
507 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
508 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
509
510 static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
511 const char *name)
512 {
513 u32 region;
514 struct pci_bus_region bus_region;
515 struct resource *res = dev->resource + pos;
516
517 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
518
519 if (!region)
520 return;
521
522 res->name = pci_name(dev);
523 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
524 res->flags |=
525 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
526 region &= ~(size - 1);
527
528 /* Convert from PCI bus to resource space */
529 bus_region.start = region;
530 bus_region.end = region + size - 1;
531 pcibios_bus_to_resource(dev->bus, res, &bus_region);
532
533 pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
534 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
535 }
536
537 /*
538 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
539 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
540 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
541 * (which conflicts w/ BAR1's memory range).
542 *
543 * CS553x's ISA PCI BARs may also be read-only (ref:
544 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
545 */
546 static void quirk_cs5536_vsa(struct pci_dev *dev)
547 {
548 static char *name = "CS5536 ISA bridge";
549
550 if (pci_resource_len(dev, 0) != 8) {
551 quirk_io(dev, 0, 8, name); /* SMB */
552 quirk_io(dev, 1, 256, name); /* GPIO */
553 quirk_io(dev, 2, 64, name); /* MFGPT */
554 pci_info(dev, "%s bug detected (incorrect header); workaround applied\n",
555 name);
556 }
557 }
558 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
559
560 static void quirk_io_region(struct pci_dev *dev, int port,
561 unsigned size, int nr, const char *name)
562 {
563 u16 region;
564 struct pci_bus_region bus_region;
565 struct resource *res = dev->resource + nr;
566
567 pci_read_config_word(dev, port, &region);
568 region &= ~(size - 1);
569
570 if (!region)
571 return;
572
573 res->name = pci_name(dev);
574 res->flags = IORESOURCE_IO;
575
576 /* Convert from PCI bus to resource space */
577 bus_region.start = region;
578 bus_region.end = region + size - 1;
579 pcibios_bus_to_resource(dev->bus, res, &bus_region);
580
581 if (!pci_claim_resource(dev, nr))
582 pci_info(dev, "quirk: %pR claimed by %s\n", res, name);
583 }
584
585 /*
586 * ATI Northbridge setups MCE the processor if you even read somewhere
587 * between 0x3b0->0x3bb or read 0x3d3
588 */
589 static void quirk_ati_exploding_mce(struct pci_dev *dev)
590 {
591 pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
592 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
593 request_region(0x3b0, 0x0C, "RadeonIGP");
594 request_region(0x3d3, 0x01, "RadeonIGP");
595 }
596 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
597
598 /*
599 * In the AMD NL platform, this device ([1022:7912]) has a class code of
600 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
601 * claim it.
602 *
603 * But the dwc3 driver is a more specific driver for this device, and we'd
604 * prefer to use it instead of xhci. To prevent xhci from claiming the
605 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
606 * defines as "USB device (not host controller)". The dwc3 driver can then
607 * claim it based on its Vendor and Device ID.
608 */
609 static void quirk_amd_nl_class(struct pci_dev *pdev)
610 {
611 u32 class = pdev->class;
612
613 /* Use "USB Device (not host controller)" class */
614 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
615 pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
616 class, pdev->class);
617 }
618 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
619 quirk_amd_nl_class);
620
621 /*
622 * Synopsys USB 3.x host HAPS platform has a class code of
623 * PCI_CLASS_SERIAL_USB_XHCI, and xhci driver can claim it. However, these
624 * devices should use dwc3-haps driver. Change these devices' class code to
625 * PCI_CLASS_SERIAL_USB_DEVICE to prevent the xhci-pci driver from claiming
626 * them.
627 */
628 static void quirk_synopsys_haps(struct pci_dev *pdev)
629 {
630 u32 class = pdev->class;
631
632 switch (pdev->device) {
633 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3:
634 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI:
635 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31:
636 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
637 pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
638 class, pdev->class);
639 break;
640 }
641 }
642 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SYNOPSYS, PCI_ANY_ID,
643 quirk_synopsys_haps);
644
645 /*
646 * Let's make the southbridge information explicit instead of having to
647 * worry about people probing the ACPI areas, for example.. (Yes, it
648 * happens, and if you read the wrong ACPI register it will put the machine
649 * to sleep with no way of waking it up again. Bummer).
650 *
651 * ALI M7101: Two IO regions pointed to by words at
652 * 0xE0 (64 bytes of ACPI registers)
653 * 0xE2 (32 bytes of SMB registers)
654 */
655 static void quirk_ali7101_acpi(struct pci_dev *dev)
656 {
657 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
658 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
659 }
660 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
661
662 static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
663 {
664 u32 devres;
665 u32 mask, size, base;
666
667 pci_read_config_dword(dev, port, &devres);
668 if ((devres & enable) != enable)
669 return;
670 mask = (devres >> 16) & 15;
671 base = devres & 0xffff;
672 size = 16;
673 for (;;) {
674 unsigned bit = size >> 1;
675 if ((bit & mask) == bit)
676 break;
677 size = bit;
678 }
679 /*
680 * For now we only print it out. Eventually we'll want to
681 * reserve it (at least if it's in the 0x1000+ range), but
682 * let's get enough confirmation reports first.
683 */
684 base &= -size;
685 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
686 }
687
688 static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
689 {
690 u32 devres;
691 u32 mask, size, base;
692
693 pci_read_config_dword(dev, port, &devres);
694 if ((devres & enable) != enable)
695 return;
696 base = devres & 0xffff0000;
697 mask = (devres & 0x3f) << 16;
698 size = 128 << 16;
699 for (;;) {
700 unsigned bit = size >> 1;
701 if ((bit & mask) == bit)
702 break;
703 size = bit;
704 }
705
706 /*
707 * For now we only print it out. Eventually we'll want to
708 * reserve it, but let's get enough confirmation reports first.
709 */
710 base &= -size;
711 pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
712 }
713
714 /*
715 * PIIX4 ACPI: Two IO regions pointed to by longwords at
716 * 0x40 (64 bytes of ACPI registers)
717 * 0x90 (16 bytes of SMB registers)
718 * and a few strange programmable PIIX4 device resources.
719 */
720 static void quirk_piix4_acpi(struct pci_dev *dev)
721 {
722 u32 res_a;
723
724 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
725 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
726
727 /* Device resource A has enables for some of the other ones */
728 pci_read_config_dword(dev, 0x5c, &res_a);
729
730 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
731 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
732
733 /* Device resource D is just bitfields for static resources */
734
735 /* Device 12 enabled? */
736 if (res_a & (1 << 29)) {
737 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
738 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
739 }
740 /* Device 13 enabled? */
741 if (res_a & (1 << 30)) {
742 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
743 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
744 }
745 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
746 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
747 }
748 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
749 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
750
751 #define ICH_PMBASE 0x40
752 #define ICH_ACPI_CNTL 0x44
753 #define ICH4_ACPI_EN 0x10
754 #define ICH6_ACPI_EN 0x80
755 #define ICH4_GPIOBASE 0x58
756 #define ICH4_GPIO_CNTL 0x5c
757 #define ICH4_GPIO_EN 0x10
758 #define ICH6_GPIOBASE 0x48
759 #define ICH6_GPIO_CNTL 0x4c
760 #define ICH6_GPIO_EN 0x10
761
762 /*
763 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
764 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
765 * 0x58 (64 bytes of GPIO I/O space)
766 */
767 static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
768 {
769 u8 enable;
770
771 /*
772 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
773 * with low legacy (and fixed) ports. We don't know the decoding
774 * priority and can't tell whether the legacy device or the one created
775 * here is really at that address. This happens on boards with broken
776 * BIOSes.
777 */
778 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
779 if (enable & ICH4_ACPI_EN)
780 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
781 "ICH4 ACPI/GPIO/TCO");
782
783 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
784 if (enable & ICH4_GPIO_EN)
785 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
786 "ICH4 GPIO");
787 }
788 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
789 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
790 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
791 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
792 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
793 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
794 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
795 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
796 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
797 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
798
799 static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
800 {
801 u8 enable;
802
803 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
804 if (enable & ICH6_ACPI_EN)
805 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
806 "ICH6 ACPI/GPIO/TCO");
807
808 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
809 if (enable & ICH6_GPIO_EN)
810 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
811 "ICH6 GPIO");
812 }
813
814 static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
815 const char *name, int dynsize)
816 {
817 u32 val;
818 u32 size, base;
819
820 pci_read_config_dword(dev, reg, &val);
821
822 /* Enabled? */
823 if (!(val & 1))
824 return;
825 base = val & 0xfffc;
826 if (dynsize) {
827 /*
828 * This is not correct. It is 16, 32 or 64 bytes depending on
829 * register D31:F0:ADh bits 5:4.
830 *
831 * But this gets us at least _part_ of it.
832 */
833 size = 16;
834 } else {
835 size = 128;
836 }
837 base &= ~(size-1);
838
839 /*
840 * Just print it out for now. We should reserve it after more
841 * debugging.
842 */
843 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
844 }
845
846 static void quirk_ich6_lpc(struct pci_dev *dev)
847 {
848 /* Shared ACPI/GPIO decode with all ICH6+ */
849 ich6_lpc_acpi_gpio(dev);
850
851 /* ICH6-specific generic IO decode */
852 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
853 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
854 }
855 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
856 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
857
858 static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
859 const char *name)
860 {
861 u32 val;
862 u32 mask, base;
863
864 pci_read_config_dword(dev, reg, &val);
865
866 /* Enabled? */
867 if (!(val & 1))
868 return;
869
870 /* IO base in bits 15:2, mask in bits 23:18, both are dword-based */
871 base = val & 0xfffc;
872 mask = (val >> 16) & 0xfc;
873 mask |= 3;
874
875 /*
876 * Just print it out for now. We should reserve it after more
877 * debugging.
878 */
879 pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
880 }
881
882 /* ICH7-10 has the same common LPC generic IO decode registers */
883 static void quirk_ich7_lpc(struct pci_dev *dev)
884 {
885 /* We share the common ACPI/GPIO decode with ICH6 */
886 ich6_lpc_acpi_gpio(dev);
887
888 /* And have 4 ICH7+ generic decodes */
889 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
890 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
891 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
892 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
893 }
894 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
895 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
896 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
897 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
898 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
899 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
900 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
901 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
902 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
903 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
904 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
905 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
906 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
907
908 /*
909 * VIA ACPI: One IO region pointed to by longword at
910 * 0x48 or 0x20 (256 bytes of ACPI registers)
911 */
912 static void quirk_vt82c586_acpi(struct pci_dev *dev)
913 {
914 if (dev->revision & 0x10)
915 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
916 "vt82c586 ACPI");
917 }
918 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
919
920 /*
921 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
922 * 0x48 (256 bytes of ACPI registers)
923 * 0x70 (128 bytes of hardware monitoring register)
924 * 0x90 (16 bytes of SMB registers)
925 */
926 static void quirk_vt82c686_acpi(struct pci_dev *dev)
927 {
928 quirk_vt82c586_acpi(dev);
929
930 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
931 "vt82c686 HW-mon");
932
933 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
934 }
935 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
936
937 /*
938 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
939 * 0x88 (128 bytes of power management registers)
940 * 0xd0 (16 bytes of SMB registers)
941 */
942 static void quirk_vt8235_acpi(struct pci_dev *dev)
943 {
944 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
945 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
946 }
947 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
948
949 /*
950 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast
951 * back-to-back: Disable fast back-to-back on the secondary bus segment
952 */
953 static void quirk_xio2000a(struct pci_dev *dev)
954 {
955 struct pci_dev *pdev;
956 u16 command;
957
958 pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
959 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
960 pci_read_config_word(pdev, PCI_COMMAND, &command);
961 if (command & PCI_COMMAND_FAST_BACK)
962 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
963 }
964 }
965 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
966 quirk_xio2000a);
967
968 #ifdef CONFIG_X86_IO_APIC
969
970 #include <asm/io_apic.h>
971
972 /*
973 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
974 * devices to the external APIC.
975 *
976 * TODO: When we have device-specific interrupt routers, this code will go
977 * away from quirks.
978 */
979 static void quirk_via_ioapic(struct pci_dev *dev)
980 {
981 u8 tmp;
982
983 if (nr_ioapics < 1)
984 tmp = 0; /* nothing routed to external APIC */
985 else
986 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
987
988 pci_info(dev, "%sbling VIA external APIC routing\n",
989 tmp == 0 ? "Disa" : "Ena");
990
991 /* Offset 0x58: External APIC IRQ output control */
992 pci_write_config_byte(dev, 0x58, tmp);
993 }
994 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
995 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
996
997 /*
998 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
999 * This leads to doubled level interrupt rates.
1000 * Set this bit to get rid of cycle wastage.
1001 * Otherwise uncritical.
1002 */
1003 static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
1004 {
1005 u8 misc_control2;
1006 #define BYPASS_APIC_DEASSERT 8
1007
1008 pci_read_config_byte(dev, 0x5B, &misc_control2);
1009 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
1010 pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
1011 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
1012 }
1013 }
1014 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
1015 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
1016
1017 /*
1018 * The AMD IO-APIC can hang the box when an APIC IRQ is masked.
1019 * We check all revs >= B0 (yet not in the pre production!) as the bug
1020 * is currently marked NoFix
1021 *
1022 * We have multiple reports of hangs with this chipset that went away with
1023 * noapic specified. For the moment we assume it's the erratum. We may be wrong
1024 * of course. However the advice is demonstrably good even if so.
1025 */
1026 static void quirk_amd_ioapic(struct pci_dev *dev)
1027 {
1028 if (dev->revision >= 0x02) {
1029 pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
1030 pci_warn(dev, " : booting with the \"noapic\" option\n");
1031 }
1032 }
1033 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1034 #endif /* CONFIG_X86_IO_APIC */
1035
1036 #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
1037
1038 static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
1039 {
1040 /* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */
1041 if (dev->subsystem_device == 0xa118)
1042 dev->sriov->link = dev->devfn;
1043 }
1044 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
1045 #endif
1046
1047 /*
1048 * Some settings of MMRBC can lead to data corruption so block changes.
1049 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
1050 */
1051 static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
1052 {
1053 if (dev->subordinate && dev->revision <= 0x12) {
1054 pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
1055 dev->revision);
1056 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
1057 }
1058 }
1059 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1060
1061 /*
1062 * FIXME: it is questionable that quirk_via_acpi() is needed. It shows up
1063 * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register
1064 * at all. Therefore it seems like setting the pci_dev's IRQ to the value
1065 * of the ACPI SCI interrupt is only done for convenience.
1066 * -jgarzik
1067 */
1068 static void quirk_via_acpi(struct pci_dev *d)
1069 {
1070 u8 irq;
1071
1072 /* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */
1073 pci_read_config_byte(d, 0x42, &irq);
1074 irq &= 0xf;
1075 if (irq && (irq != 2))
1076 d->irq = irq;
1077 }
1078 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
1079 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1080
1081 /* VIA bridges which have VLink */
1082 static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
1083
1084 static void quirk_via_bridge(struct pci_dev *dev)
1085 {
1086 /* See what bridge we have and find the device ranges */
1087 switch (dev->device) {
1088 case PCI_DEVICE_ID_VIA_82C686:
1089 /*
1090 * The VT82C686 is special; it attaches to PCI and can have
1091 * any device number. All its subdevices are functions of
1092 * that single device.
1093 */
1094 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
1095 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
1096 break;
1097 case PCI_DEVICE_ID_VIA_8237:
1098 case PCI_DEVICE_ID_VIA_8237A:
1099 via_vlink_dev_lo = 15;
1100 break;
1101 case PCI_DEVICE_ID_VIA_8235:
1102 via_vlink_dev_lo = 16;
1103 break;
1104 case PCI_DEVICE_ID_VIA_8231:
1105 case PCI_DEVICE_ID_VIA_8233_0:
1106 case PCI_DEVICE_ID_VIA_8233A:
1107 case PCI_DEVICE_ID_VIA_8233C_0:
1108 via_vlink_dev_lo = 17;
1109 break;
1110 }
1111 }
1112 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
1113 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
1114 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
1115 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
1116 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
1117 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
1118 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
1119 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
1120
1121 /*
1122 * quirk_via_vlink - VIA VLink IRQ number update
1123 * @dev: PCI device
1124 *
1125 * If the device we are dealing with is on a PIC IRQ we need to ensure that
1126 * the IRQ line register which usually is not relevant for PCI cards, is
1127 * actually written so that interrupts get sent to the right place.
1128 *
1129 * We only do this on systems where a VIA south bridge was detected, and
1130 * only for VIA devices on the motherboard (see quirk_via_bridge above).
1131 */
1132 static void quirk_via_vlink(struct pci_dev *dev)
1133 {
1134 u8 irq, new_irq;
1135
1136 /* Check if we have VLink at all */
1137 if (via_vlink_dev_lo == -1)
1138 return;
1139
1140 new_irq = dev->irq;
1141
1142 /* Don't quirk interrupts outside the legacy IRQ range */
1143 if (!new_irq || new_irq > 15)
1144 return;
1145
1146 /* Internal device ? */
1147 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
1148 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1149 return;
1150
1151 /*
1152 * This is an internal VLink device on a PIC interrupt. The BIOS
1153 * ought to have set this but may not have, so we redo it.
1154 */
1155 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1156 if (new_irq != irq) {
1157 pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n",
1158 irq, new_irq);
1159 udelay(15); /* unknown if delay really needed */
1160 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
1161 }
1162 }
1163 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
1164
1165 /*
1166 * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID
1167 * of VT82C597 for backward compatibility. We need to switch it off to be
1168 * able to recognize the real type of the chip.
1169 */
1170 static void quirk_vt82c598_id(struct pci_dev *dev)
1171 {
1172 pci_write_config_byte(dev, 0xfc, 0);
1173 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
1174 }
1175 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1176
1177 /*
1178 * CardBus controllers have a legacy base address that enables them to
1179 * respond as i82365 pcmcia controllers. We don't want them to do this
1180 * even if the Linux CardBus driver is not loaded, because the Linux i82365
1181 * driver does not (and should not) handle CardBus.
1182 */
1183 static void quirk_cardbus_legacy(struct pci_dev *dev)
1184 {
1185 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
1186 }
1187 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1188 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1189 DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
1190 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1191
1192 /*
1193 * Following the PCI ordering rules is optional on the AMD762. I'm not sure
1194 * what the designers were smoking but let's not inhale...
1195 *
1196 * To be fair to AMD, it follows the spec by default, it's BIOS people who
1197 * turn it off!
1198 */
1199 static void quirk_amd_ordering(struct pci_dev *dev)
1200 {
1201 u32 pcic;
1202 pci_read_config_dword(dev, 0x4C, &pcic);
1203 if ((pcic & 6) != 6) {
1204 pcic |= 6;
1205 pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1206 pci_write_config_dword(dev, 0x4C, pcic);
1207 pci_read_config_dword(dev, 0x84, &pcic);
1208 pcic |= (1 << 23); /* Required in this mode */
1209 pci_write_config_dword(dev, 0x84, pcic);
1210 }
1211 }
1212 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1213 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1214
1215 /*
1216 * DreamWorks-provided workaround for Dunord I-3000 problem
1217 *
1218 * This card decodes and responds to addresses not apparently assigned to
1219 * it. We force a larger allocation to ensure that nothing gets put too
1220 * close to it.
1221 */
1222 static void quirk_dunord(struct pci_dev *dev)
1223 {
1224 struct resource *r = &dev->resource[1];
1225
1226 r->flags |= IORESOURCE_UNSET;
1227 r->start = 0;
1228 r->end = 0xffffff;
1229 }
1230 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1231
1232 /*
1233 * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive
1234 * decoding (transparent), and does indicate this in the ProgIf.
1235 * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01.
1236 */
1237 static void quirk_transparent_bridge(struct pci_dev *dev)
1238 {
1239 dev->transparent = 1;
1240 }
1241 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1242 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1243
1244 /*
1245 * Common misconfiguration of the MediaGX/Geode PCI master that will reduce
1246 * PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1 datasheets
1247 * found at http://www.national.com/analog for info on what these bits do.
1248 * <christer@weinigel.se>
1249 */
1250 static void quirk_mediagx_master(struct pci_dev *dev)
1251 {
1252 u8 reg;
1253
1254 pci_read_config_byte(dev, 0x41, &reg);
1255 if (reg & 2) {
1256 reg &= ~2;
1257 pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
1258 reg);
1259 pci_write_config_byte(dev, 0x41, reg);
1260 }
1261 }
1262 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1263 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1264
1265 /*
1266 * Ensure C0 rev restreaming is off. This is normally done by the BIOS but
1267 * in the odd case it is not the results are corruption hence the presence
1268 * of a Linux check.
1269 */
1270 static void quirk_disable_pxb(struct pci_dev *pdev)
1271 {
1272 u16 config;
1273
1274 if (pdev->revision != 0x04) /* Only C0 requires this */
1275 return;
1276 pci_read_config_word(pdev, 0x40, &config);
1277 if (config & (1<<6)) {
1278 config &= ~(1<<6);
1279 pci_write_config_word(pdev, 0x40, config);
1280 pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n");
1281 }
1282 }
1283 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1284 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1285
1286 static void quirk_amd_ide_mode(struct pci_dev *pdev)
1287 {
1288 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
1289 u8 tmp;
1290
1291 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1292 if (tmp == 0x01) {
1293 pci_read_config_byte(pdev, 0x40, &tmp);
1294 pci_write_config_byte(pdev, 0x40, tmp|1);
1295 pci_write_config_byte(pdev, 0x9, 1);
1296 pci_write_config_byte(pdev, 0xa, 6);
1297 pci_write_config_byte(pdev, 0x40, tmp);
1298
1299 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
1300 pci_info(pdev, "set SATA to AHCI mode\n");
1301 }
1302 }
1303 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1304 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
1305 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1306 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
1307 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1308 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1309 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1310 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1311
1312 /* Serverworks CSB5 IDE does not fully support native mode */
1313 static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1314 {
1315 u8 prog;
1316 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1317 if (prog & 5) {
1318 prog &= ~5;
1319 pdev->class &= ~5;
1320 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1321 /* PCI layer will sort out resources */
1322 }
1323 }
1324 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1325
1326 /* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */
1327 static void quirk_ide_samemode(struct pci_dev *pdev)
1328 {
1329 u8 prog;
1330
1331 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1332
1333 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
1334 pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n");
1335 prog &= ~5;
1336 pdev->class &= ~5;
1337 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1338 }
1339 }
1340 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1341
1342 /* Some ATA devices break if put into D3 */
1343 static void quirk_no_ata_d3(struct pci_dev *pdev)
1344 {
1345 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
1346 }
1347 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
1348 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1349 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1350 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1351 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1352 /* ALi loses some register settings that we cannot then restore */
1353 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1354 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1355 /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1356 occur when mode detecting */
1357 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1358 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1359
1360 /*
1361 * This was originally an Alpha-specific thing, but it really fits here.
1362 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1363 */
1364 static void quirk_eisa_bridge(struct pci_dev *dev)
1365 {
1366 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1367 }
1368 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1369
1370 /*
1371 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1372 * is not activated. The myth is that Asus said that they do not want the
1373 * users to be irritated by just another PCI Device in the Win98 device
1374 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1375 * package 2.7.0 for details)
1376 *
1377 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1378 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
1379 * becomes necessary to do this tweak in two steps -- the chosen trigger
1380 * is either the Host bridge (preferred) or on-board VGA controller.
1381 *
1382 * Note that we used to unhide the SMBus that way on Toshiba laptops
1383 * (Satellite A40 and Tecra M2) but then found that the thermal management
1384 * was done by SMM code, which could cause unsynchronized concurrent
1385 * accesses to the SMBus registers, with potentially bad effects. Thus you
1386 * should be very careful when adding new entries: if SMM is accessing the
1387 * Intel SMBus, this is a very good reason to leave it hidden.
1388 *
1389 * Likewise, many recent laptops use ACPI for thermal management. If the
1390 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1391 * natively, and keeping the SMBus hidden is the right thing to do. If you
1392 * are about to add an entry in the table below, please first disassemble
1393 * the DSDT and double-check that there is no code accessing the SMBus.
1394 */
1395 static int asus_hides_smbus;
1396
1397 static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1398 {
1399 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1400 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
1401 switch (dev->subsystem_device) {
1402 case 0x8025: /* P4B-LX */
1403 case 0x8070: /* P4B */
1404 case 0x8088: /* P4B533 */
1405 case 0x1626: /* L3C notebook */
1406 asus_hides_smbus = 1;
1407 }
1408 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1409 switch (dev->subsystem_device) {
1410 case 0x80b1: /* P4GE-V */
1411 case 0x80b2: /* P4PE */
1412 case 0x8093: /* P4B533-V */
1413 asus_hides_smbus = 1;
1414 }
1415 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1416 switch (dev->subsystem_device) {
1417 case 0x8030: /* P4T533 */
1418 asus_hides_smbus = 1;
1419 }
1420 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1421 switch (dev->subsystem_device) {
1422 case 0x8070: /* P4G8X Deluxe */
1423 asus_hides_smbus = 1;
1424 }
1425 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
1426 switch (dev->subsystem_device) {
1427 case 0x80c9: /* PU-DLS */
1428 asus_hides_smbus = 1;
1429 }
1430 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1431 switch (dev->subsystem_device) {
1432 case 0x1751: /* M2N notebook */
1433 case 0x1821: /* M5N notebook */
1434 case 0x1897: /* A6L notebook */
1435 asus_hides_smbus = 1;
1436 }
1437 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1438 switch (dev->subsystem_device) {
1439 case 0x184b: /* W1N notebook */
1440 case 0x186a: /* M6Ne notebook */
1441 asus_hides_smbus = 1;
1442 }
1443 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1444 switch (dev->subsystem_device) {
1445 case 0x80f2: /* P4P800-X */
1446 asus_hides_smbus = 1;
1447 }
1448 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
1449 switch (dev->subsystem_device) {
1450 case 0x1882: /* M6V notebook */
1451 case 0x1977: /* A6VA notebook */
1452 asus_hides_smbus = 1;
1453 }
1454 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1455 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1456 switch (dev->subsystem_device) {
1457 case 0x088C: /* HP Compaq nc8000 */
1458 case 0x0890: /* HP Compaq nc6000 */
1459 asus_hides_smbus = 1;
1460 }
1461 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1462 switch (dev->subsystem_device) {
1463 case 0x12bc: /* HP D330L */
1464 case 0x12bd: /* HP D530 */
1465 case 0x006a: /* HP Compaq nx9500 */
1466 asus_hides_smbus = 1;
1467 }
1468 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1469 switch (dev->subsystem_device) {
1470 case 0x12bf: /* HP xw4100 */
1471 asus_hides_smbus = 1;
1472 }
1473 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1474 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1475 switch (dev->subsystem_device) {
1476 case 0xC00C: /* Samsung P35 notebook */
1477 asus_hides_smbus = 1;
1478 }
1479 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1480 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1481 switch (dev->subsystem_device) {
1482 case 0x0058: /* Compaq Evo N620c */
1483 asus_hides_smbus = 1;
1484 }
1485 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1486 switch (dev->subsystem_device) {
1487 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1488 /* Motherboard doesn't have Host bridge
1489 * subvendor/subdevice IDs, therefore checking
1490 * its on-board VGA controller */
1491 asus_hides_smbus = 1;
1492 }
1493 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
1494 switch (dev->subsystem_device) {
1495 case 0x00b8: /* Compaq Evo D510 CMT */
1496 case 0x00b9: /* Compaq Evo D510 SFF */
1497 case 0x00ba: /* Compaq Evo D510 USDT */
1498 /* Motherboard doesn't have Host bridge
1499 * subvendor/subdevice IDs and on-board VGA
1500 * controller is disabled if an AGP card is
1501 * inserted, therefore checking USB UHCI
1502 * Controller #1 */
1503 asus_hides_smbus = 1;
1504 }
1505 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1506 switch (dev->subsystem_device) {
1507 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1508 /* Motherboard doesn't have host bridge
1509 * subvendor/subdevice IDs, therefore checking
1510 * its on-board VGA controller */
1511 asus_hides_smbus = 1;
1512 }
1513 }
1514 }
1515 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1516 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1517 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1518 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
1519 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
1520 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1521 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1522 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1523 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1524 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1525
1526 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
1527 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
1528 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
1529
1530 static void asus_hides_smbus_lpc(struct pci_dev *dev)
1531 {
1532 u16 val;
1533
1534 if (likely(!asus_hides_smbus))
1535 return;
1536
1537 pci_read_config_word(dev, 0xF2, &val);
1538 if (val & 0x8) {
1539 pci_write_config_word(dev, 0xF2, val & (~0x8));
1540 pci_read_config_word(dev, 0xF2, &val);
1541 if (val & 0x8)
1542 pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
1543 val);
1544 else
1545 pci_info(dev, "Enabled i801 SMBus device\n");
1546 }
1547 }
1548 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1549 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1550 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1551 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1552 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1553 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1554 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1555 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1556 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1557 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1558 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1559 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1560 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1561 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1562
1563 /* It appears we just have one such device. If not, we have a warning */
1564 static void __iomem *asus_rcba_base;
1565 static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
1566 {
1567 u32 rcba;
1568
1569 if (likely(!asus_hides_smbus))
1570 return;
1571 WARN_ON(asus_rcba_base);
1572
1573 pci_read_config_dword(dev, 0xF0, &rcba);
1574 /* use bits 31:14, 16 kB aligned */
1575 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1576 if (asus_rcba_base == NULL)
1577 return;
1578 }
1579
1580 static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1581 {
1582 u32 val;
1583
1584 if (likely(!asus_hides_smbus || !asus_rcba_base))
1585 return;
1586
1587 /* read the Function Disable register, dword mode only */
1588 val = readl(asus_rcba_base + 0x3418);
1589
1590 /* enable the SMBus device */
1591 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418);
1592 }
1593
1594 static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1595 {
1596 if (likely(!asus_hides_smbus || !asus_rcba_base))
1597 return;
1598
1599 iounmap(asus_rcba_base);
1600 asus_rcba_base = NULL;
1601 pci_info(dev, "Enabled ICH6/i801 SMBus device\n");
1602 }
1603
1604 static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1605 {
1606 asus_hides_smbus_lpc_ich6_suspend(dev);
1607 asus_hides_smbus_lpc_ich6_resume_early(dev);
1608 asus_hides_smbus_lpc_ich6_resume(dev);
1609 }
1610 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
1611 DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1612 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1613 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
1614
1615 /* SiS 96x south bridge: BIOS typically hides SMBus device... */
1616 static void quirk_sis_96x_smbus(struct pci_dev *dev)
1617 {
1618 u8 val = 0;
1619 pci_read_config_byte(dev, 0x77, &val);
1620 if (val & 0x10) {
1621 pci_info(dev, "Enabling SiS 96x SMBus\n");
1622 pci_write_config_byte(dev, 0x77, val & ~0x10);
1623 }
1624 }
1625 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1626 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1627 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1628 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1629 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1630 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1631 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1632 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1633
1634 /*
1635 * ... This is further complicated by the fact that some SiS96x south
1636 * bridges pretend to be 85C503/5513 instead. In that case see if we
1637 * spotted a compatible north bridge to make sure.
1638 * (pci_find_device() doesn't work yet)
1639 *
1640 * We can also enable the sis96x bit in the discovery register..
1641 */
1642 #define SIS_DETECT_REGISTER 0x40
1643
1644 static void quirk_sis_503(struct pci_dev *dev)
1645 {
1646 u8 reg;
1647 u16 devid;
1648
1649 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1650 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1651 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1652 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1653 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1654 return;
1655 }
1656
1657 /*
1658 * Ok, it now shows up as a 96x. Run the 96x quirk by hand in case
1659 * it has already been processed. (Depends on link order, which is
1660 * apparently not guaranteed)
1661 */
1662 dev->device = devid;
1663 quirk_sis_96x_smbus(dev);
1664 }
1665 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1666 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1667
1668 /*
1669 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1670 * and MC97 modem controller are disabled when a second PCI soundcard is
1671 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1672 * -- bjd
1673 */
1674 static void asus_hides_ac97_lpc(struct pci_dev *dev)
1675 {
1676 u8 val;
1677 int asus_hides_ac97 = 0;
1678
1679 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1680 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1681 asus_hides_ac97 = 1;
1682 }
1683
1684 if (!asus_hides_ac97)
1685 return;
1686
1687 pci_read_config_byte(dev, 0x50, &val);
1688 if (val & 0xc0) {
1689 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1690 pci_read_config_byte(dev, 0x50, &val);
1691 if (val & 0xc0)
1692 pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
1693 val);
1694 else
1695 pci_info(dev, "Enabled onboard AC97/MC97 devices\n");
1696 }
1697 }
1698 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1699 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1700
1701 #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
1702
1703 /*
1704 * If we are using libata we can drive this chip properly but must do this
1705 * early on to make the additional device appear during the PCI scanning.
1706 */
1707 static void quirk_jmicron_ata(struct pci_dev *pdev)
1708 {
1709 u32 conf1, conf5, class;
1710 u8 hdr;
1711
1712 /* Only poke fn 0 */
1713 if (PCI_FUNC(pdev->devfn))
1714 return;
1715
1716 pci_read_config_dword(pdev, 0x40, &conf1);
1717 pci_read_config_dword(pdev, 0x80, &conf5);
1718
1719 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1720 conf5 &= ~(1 << 24); /* Clear bit 24 */
1721
1722 switch (pdev->device) {
1723 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1724 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
1725 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
1726 /* The controller should be in single function ahci mode */
1727 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1728 break;
1729
1730 case PCI_DEVICE_ID_JMICRON_JMB365:
1731 case PCI_DEVICE_ID_JMICRON_JMB366:
1732 /* Redirect IDE second PATA port to the right spot */
1733 conf5 |= (1 << 24);
1734 /* Fall through */
1735 case PCI_DEVICE_ID_JMICRON_JMB361:
1736 case PCI_DEVICE_ID_JMICRON_JMB363:
1737 case PCI_DEVICE_ID_JMICRON_JMB369:
1738 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1739 /* Set the class codes correctly and then direct IDE 0 */
1740 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
1741 break;
1742
1743 case PCI_DEVICE_ID_JMICRON_JMB368:
1744 /* The controller should be in single function IDE mode */
1745 conf1 |= 0x00C00000; /* Set 22, 23 */
1746 break;
1747 }
1748
1749 pci_write_config_dword(pdev, 0x40, conf1);
1750 pci_write_config_dword(pdev, 0x80, conf5);
1751
1752 /* Update pdev accordingly */
1753 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1754 pdev->hdr_type = hdr & 0x7f;
1755 pdev->multifunction = !!(hdr & 0x80);
1756
1757 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1758 pdev->class = class >> 8;
1759 }
1760 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1761 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1762 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1763 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1764 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1765 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1766 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1767 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1768 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1769 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1770 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1771 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
1772 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1773 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
1774 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1775 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1776 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
1777 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
1778
1779 #endif
1780
1781 static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1782 {
1783 if (dev->multifunction) {
1784 device_disable_async_suspend(&dev->dev);
1785 pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
1786 }
1787 }
1788 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1789 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1790 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1791 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1792
1793 #ifdef CONFIG_X86_IO_APIC
1794 static void quirk_alder_ioapic(struct pci_dev *pdev)
1795 {
1796 int i;
1797
1798 if ((pdev->class >> 8) != 0xff00)
1799 return;
1800
1801 /*
1802 * The first BAR is the location of the IO-APIC... we must
1803 * not touch this (and it's already covered by the fixmap), so
1804 * forcibly insert it into the resource tree.
1805 */
1806 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1807 insert_resource(&iomem_resource, &pdev->resource[0]);
1808
1809 /*
1810 * The next five BARs all seem to be rubbish, so just clean
1811 * them out.
1812 */
1813 for (i = 1; i < 6; i++)
1814 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1815 }
1816 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1817 #endif
1818
1819 static void quirk_pcie_mch(struct pci_dev *pdev)
1820 {
1821 pdev->no_msi = 1;
1822 }
1823 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1824 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1825 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1826
1827 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
1828
1829 /*
1830 * It's possible for the MSI to get corrupted if SHPC and ACPI are used
1831 * together on certain PXH-based systems.
1832 */
1833 static void quirk_pcie_pxh(struct pci_dev *dev)
1834 {
1835 dev->no_msi = 1;
1836 pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n");
1837 }
1838 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1839 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1840 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1841 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1842 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1843
1844 /*
1845 * Some Intel PCI Express chipsets have trouble with downstream device
1846 * power management.
1847 */
1848 static void quirk_intel_pcie_pm(struct pci_dev *dev)
1849 {
1850 pci_pm_d3_delay = 120;
1851 dev->no_d1d2 = 1;
1852 }
1853 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1854 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1855 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1856 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1857 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1858 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1859 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1860 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1861 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1862 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1863 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1864 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1865 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1866 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1867 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1868 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1869 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1870 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1871 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1872 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1873 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
1874
1875 static void quirk_radeon_pm(struct pci_dev *dev)
1876 {
1877 if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1878 dev->subsystem_device == 0x00e2) {
1879 if (dev->d3_delay < 20) {
1880 dev->d3_delay = 20;
1881 pci_info(dev, "extending delay after power-on from D3 to %d msec\n",
1882 dev->d3_delay);
1883 }
1884 }
1885 }
1886 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
1887
1888 #ifdef CONFIG_X86_IO_APIC
1889 static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
1890 {
1891 noioapicreroute = 1;
1892 pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
1893
1894 return 0;
1895 }
1896
1897 static const struct dmi_system_id boot_interrupt_dmi_table[] = {
1898 /*
1899 * Systems to exclude from boot interrupt reroute quirks
1900 */
1901 {
1902 .callback = dmi_disable_ioapicreroute,
1903 .ident = "ASUSTek Computer INC. M2N-LR",
1904 .matches = {
1905 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
1906 DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
1907 },
1908 },
1909 {}
1910 };
1911
1912 /*
1913 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
1914 * remap the original interrupt in the Linux kernel to the boot interrupt, so
1915 * that a PCI device's interrupt handler is installed on the boot interrupt
1916 * line instead.
1917 */
1918 static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1919 {
1920 dmi_check_system(boot_interrupt_dmi_table);
1921 if (noioapicquirk || noioapicreroute)
1922 return;
1923
1924 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
1925 pci_info(dev, "rerouting interrupts for [%04x:%04x]\n",
1926 dev->vendor, dev->device);
1927 }
1928 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1929 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1930 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1931 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1932 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1933 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1934 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1935 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1936 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1937 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1938 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1939 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1940 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1941 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1942 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1943 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1944
1945 /*
1946 * On some chipsets we can disable the generation of legacy INTx boot
1947 * interrupts.
1948 */
1949
1950 /*
1951 * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no
1952 * 300641-004US, section 5.7.3.
1953 */
1954 #define INTEL_6300_IOAPIC_ABAR 0x40
1955 #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1956
1957 static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1958 {
1959 u16 pci_config_word;
1960
1961 if (noioapicquirk)
1962 return;
1963
1964 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
1965 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
1966 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
1967
1968 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
1969 dev->vendor, dev->device);
1970 }
1971 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1972 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
1973
1974 /* Disable boot interrupts on HT-1000 */
1975 #define BC_HT1000_FEATURE_REG 0x64
1976 #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
1977 #define BC_HT1000_MAP_IDX 0xC00
1978 #define BC_HT1000_MAP_DATA 0xC01
1979
1980 static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
1981 {
1982 u32 pci_config_dword;
1983 u8 irq;
1984
1985 if (noioapicquirk)
1986 return;
1987
1988 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
1989 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
1990 BC_HT1000_PIC_REGS_ENABLE);
1991
1992 for (irq = 0x10; irq < 0x10 + 32; irq++) {
1993 outb(irq, BC_HT1000_MAP_IDX);
1994 outb(0x00, BC_HT1000_MAP_DATA);
1995 }
1996
1997 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
1998
1999 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2000 dev->vendor, dev->device);
2001 }
2002 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
2003 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
2004
2005 /* Disable boot interrupts on AMD and ATI chipsets */
2006
2007 /*
2008 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
2009 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
2010 * (due to an erratum).
2011 */
2012 #define AMD_813X_MISC 0x40
2013 #define AMD_813X_NOIOAMODE (1<<0)
2014 #define AMD_813X_REV_B1 0x12
2015 #define AMD_813X_REV_B2 0x13
2016
2017 static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
2018 {
2019 u32 pci_config_dword;
2020
2021 if (noioapicquirk)
2022 return;
2023 if ((dev->revision == AMD_813X_REV_B1) ||
2024 (dev->revision == AMD_813X_REV_B2))
2025 return;
2026
2027 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
2028 pci_config_dword &= ~AMD_813X_NOIOAMODE;
2029 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
2030
2031 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2032 dev->vendor, dev->device);
2033 }
2034 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2035 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2036 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2037 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2038
2039 #define AMD_8111_PCI_IRQ_ROUTING 0x56
2040
2041 static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
2042 {
2043 u16 pci_config_word;
2044
2045 if (noioapicquirk)
2046 return;
2047
2048 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
2049 if (!pci_config_word) {
2050 pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n",
2051 dev->vendor, dev->device);
2052 return;
2053 }
2054 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
2055 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
2056 dev->vendor, dev->device);
2057 }
2058 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
2059 DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
2060 #endif /* CONFIG_X86_IO_APIC */
2061
2062 /*
2063 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
2064 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
2065 * Re-allocate the region if needed...
2066 */
2067 static void quirk_tc86c001_ide(struct pci_dev *dev)
2068 {
2069 struct resource *r = &dev->resource[0];
2070
2071 if (r->start & 0x8) {
2072 r->flags |= IORESOURCE_UNSET;
2073 r->start = 0;
2074 r->end = 0xf;
2075 }
2076 }
2077 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
2078 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
2079 quirk_tc86c001_ide);
2080
2081 /*
2082 * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the
2083 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
2084 * being read correctly if bit 7 of the base address is set.
2085 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
2086 * Re-allocate the regions to a 256-byte boundary if necessary.
2087 */
2088 static void quirk_plx_pci9050(struct pci_dev *dev)
2089 {
2090 unsigned int bar;
2091
2092 /* Fixed in revision 2 (PCI 9052). */
2093 if (dev->revision >= 2)
2094 return;
2095 for (bar = 0; bar <= 1; bar++)
2096 if (pci_resource_len(dev, bar) == 0x80 &&
2097 (pci_resource_start(dev, bar) & 0x80)) {
2098 struct resource *r = &dev->resource[bar];
2099 pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
2100 bar);
2101 r->flags |= IORESOURCE_UNSET;
2102 r->start = 0;
2103 r->end = 0xff;
2104 }
2105 }
2106 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2107 quirk_plx_pci9050);
2108 /*
2109 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
2110 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
2111 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
2112 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
2113 *
2114 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
2115 * driver.
2116 */
2117 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
2118 DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
2119
2120 static void quirk_netmos(struct pci_dev *dev)
2121 {
2122 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
2123 unsigned int num_serial = dev->subsystem_device & 0xf;
2124
2125 /*
2126 * These Netmos parts are multiport serial devices with optional
2127 * parallel ports. Even when parallel ports are present, they
2128 * are identified as class SERIAL, which means the serial driver
2129 * will claim them. To prevent this, mark them as class OTHER.
2130 * These combo devices should be claimed by parport_serial.
2131 *
2132 * The subdevice ID is of the form 0x00PS, where <P> is the number
2133 * of parallel ports and <S> is the number of serial ports.
2134 */
2135 switch (dev->device) {
2136 case PCI_DEVICE_ID_NETMOS_9835:
2137 /* Well, this rule doesn't hold for the following 9835 device */
2138 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
2139 dev->subsystem_device == 0x0299)
2140 return;
2141 /* else: fall through */
2142 case PCI_DEVICE_ID_NETMOS_9735:
2143 case PCI_DEVICE_ID_NETMOS_9745:
2144 case PCI_DEVICE_ID_NETMOS_9845:
2145 case PCI_DEVICE_ID_NETMOS_9855:
2146 if (num_parallel) {
2147 pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
2148 dev->device, num_parallel, num_serial);
2149 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
2150 (dev->class & 0xff);
2151 }
2152 }
2153 }
2154 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
2155 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
2156
2157 static void quirk_e100_interrupt(struct pci_dev *dev)
2158 {
2159 u16 command, pmcsr;
2160 u8 __iomem *csr;
2161 u8 cmd_hi;
2162
2163 switch (dev->device) {
2164 /* PCI IDs taken from drivers/net/e100.c */
2165 case 0x1029:
2166 case 0x1030 ... 0x1034:
2167 case 0x1038 ... 0x103E:
2168 case 0x1050 ... 0x1057:
2169 case 0x1059:
2170 case 0x1064 ... 0x106B:
2171 case 0x1091 ... 0x1095:
2172 case 0x1209:
2173 case 0x1229:
2174 case 0x2449:
2175 case 0x2459:
2176 case 0x245D:
2177 case 0x27DC:
2178 break;
2179 default:
2180 return;
2181 }
2182
2183 /*
2184 * Some firmware hands off the e100 with interrupts enabled,
2185 * which can cause a flood of interrupts if packets are
2186 * received before the driver attaches to the device. So
2187 * disable all e100 interrupts here. The driver will
2188 * re-enable them when it's ready.
2189 */
2190 pci_read_config_word(dev, PCI_COMMAND, &command);
2191
2192 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
2193 return;
2194
2195 /*
2196 * Check that the device is in the D0 power state. If it's not,
2197 * there is no point to look any further.
2198 */
2199 if (dev->pm_cap) {
2200 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2201 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
2202 return;
2203 }
2204
2205 /* Convert from PCI bus to resource space. */
2206 csr = ioremap(pci_resource_start(dev, 0), 8);
2207 if (!csr) {
2208 pci_warn(dev, "Can't map e100 registers\n");
2209 return;
2210 }
2211
2212 cmd_hi = readb(csr + 3);
2213 if (cmd_hi == 0) {
2214 pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n");
2215 writeb(1, csr + 3);
2216 }
2217
2218 iounmap(csr);
2219 }
2220 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2221 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
2222
2223 /*
2224 * The 82575 and 82598 may experience data corruption issues when transitioning
2225 * out of L0S. To prevent this we need to disable L0S on the PCIe link.
2226 */
2227 static void quirk_disable_aspm_l0s(struct pci_dev *dev)
2228 {
2229 pci_info(dev, "Disabling L0s\n");
2230 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2231 }
2232 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2233 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2234 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2235 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2236 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2237 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2238 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2239 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2240 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2241 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2242 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2243 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2244 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2245 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2246
2247 static void fixup_rev1_53c810(struct pci_dev *dev)
2248 {
2249 u32 class = dev->class;
2250
2251 /*
2252 * rev 1 ncr53c810 chips don't set the class at all which means
2253 * they don't get their resources remapped. Fix that here.
2254 */
2255 if (class)
2256 return;
2257
2258 dev->class = PCI_CLASS_STORAGE_SCSI << 8;
2259 pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
2260 class, dev->class);
2261 }
2262 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2263
2264 /* Enable 1k I/O space granularity on the Intel P64H2 */
2265 static void quirk_p64h2_1k_io(struct pci_dev *dev)
2266 {
2267 u16 en1k;
2268
2269 pci_read_config_word(dev, 0x40, &en1k);
2270
2271 if (en1k & 0x200) {
2272 pci_info(dev, "Enable I/O Space to 1KB granularity\n");
2273 dev->io_window_1k = 1;
2274 }
2275 }
2276 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
2277
2278 /*
2279 * Under some circumstances, AER is not linked with extended capabilities.
2280 * Force it to be linked by setting the corresponding control bit in the
2281 * config space.
2282 */
2283 static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
2284 {
2285 uint8_t b;
2286
2287 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2288 if (!(b & 0x20)) {
2289 pci_write_config_byte(dev, 0xf41, b | 0x20);
2290 pci_info(dev, "Linking AER extended capability\n");
2291 }
2292 }
2293 }
2294 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2295 quirk_nvidia_ck804_pcie_aer_ext_cap);
2296 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2297 quirk_nvidia_ck804_pcie_aer_ext_cap);
2298
2299 static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
2300 {
2301 /*
2302 * Disable PCI Bus Parking and PCI Master read caching on CX700
2303 * which causes unspecified timing errors with a VT6212L on the PCI
2304 * bus leading to USB2.0 packet loss.
2305 *
2306 * This quirk is only enabled if a second (on the external PCI bus)
2307 * VT6212L is found -- the CX700 core itself also contains a USB
2308 * host controller with the same PCI ID as the VT6212L.
2309 */
2310
2311 /* Count VT6212L instances */
2312 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2313 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
2314 uint8_t b;
2315
2316 /*
2317 * p should contain the first (internal) VT6212L -- see if we have
2318 * an external one by searching again.
2319 */
2320 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2321 if (!p)
2322 return;
2323 pci_dev_put(p);
2324
2325 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2326 if (b & 0x40) {
2327 /* Turn off PCI Bus Parking */
2328 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2329
2330 pci_info(dev, "Disabling VIA CX700 PCI parking\n");
2331 }
2332 }
2333
2334 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2335 if (b != 0) {
2336 /* Turn off PCI Master read caching */
2337 pci_write_config_byte(dev, 0x72, 0x0);
2338
2339 /* Set PCI Master Bus time-out to "1x16 PCLK" */
2340 pci_write_config_byte(dev, 0x75, 0x1);
2341
2342 /* Disable "Read FIFO Timer" */
2343 pci_write_config_byte(dev, 0x77, 0x0);
2344
2345 pci_info(dev, "Disabling VIA CX700 PCI caching\n");
2346 }
2347 }
2348 }
2349 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
2350
2351 static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
2352 {
2353 u32 rev;
2354
2355 pci_read_config_dword(dev, 0xf4, &rev);
2356
2357 /* Only CAP the MRRS if the device is a 5719 A0 */
2358 if (rev == 0x05719000) {
2359 int readrq = pcie_get_readrq(dev);
2360 if (readrq > 2048)
2361 pcie_set_readrq(dev, 2048);
2362 }
2363 }
2364 DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2365 PCI_DEVICE_ID_TIGON3_5719,
2366 quirk_brcm_5719_limit_mrrs);
2367
2368 #ifdef CONFIG_PCIE_IPROC_PLATFORM
2369 static void quirk_paxc_bridge(struct pci_dev *pdev)
2370 {
2371 /*
2372 * The PCI config space is shared with the PAXC root port and the first
2373 * Ethernet device. So, we need to workaround this by telling the PCI
2374 * code that the bridge is not an Ethernet device.
2375 */
2376 if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2377 pdev->class = PCI_CLASS_BRIDGE_PCI << 8;
2378
2379 /*
2380 * MPSS is not being set properly (as it is currently 0). This is
2381 * because that area of the PCI config space is hard coded to zero, and
2382 * is not modifiable by firmware. Set this to 2 (e.g., 512 byte MPS)
2383 * so that the MPS can be set to the real max value.
2384 */
2385 pdev->pcie_mpss = 2;
2386 }
2387 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16cd, quirk_paxc_bridge);
2388 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16f0, quirk_paxc_bridge);
2389 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd750, quirk_paxc_bridge);
2390 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd802, quirk_paxc_bridge);
2391 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0xd804, quirk_paxc_bridge);
2392 #endif
2393
2394 /*
2395 * Originally in EDAC sources for i82875P: Intel tells BIOS developers to
2396 * hide device 6 which configures the overflow device access containing the
2397 * DRBs - this is where we expose device 6.
2398 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2399 */
2400 static void quirk_unhide_mch_dev6(struct pci_dev *dev)
2401 {
2402 u8 reg;
2403
2404 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
2405 pci_info(dev, "Enabling MCH 'Overflow' Device\n");
2406 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2407 }
2408 }
2409 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2410 quirk_unhide_mch_dev6);
2411 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2412 quirk_unhide_mch_dev6);
2413
2414 #ifdef CONFIG_PCI_MSI
2415 /*
2416 * Some chipsets do not support MSI. We cannot easily rely on setting
2417 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some
2418 * other buses controlled by the chipset even if Linux is not aware of it.
2419 * Instead of setting the flag on all buses in the machine, simply disable
2420 * MSI globally.
2421 */
2422 static void quirk_disable_all_msi(struct pci_dev *dev)
2423 {
2424 pci_no_msi();
2425 pci_warn(dev, "MSI quirk detected; MSI disabled\n");
2426 }
2427 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2428 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2429 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
2430 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
2431 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
2432 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
2433 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
2434 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
2435
2436 /* Disable MSI on chipsets that are known to not support it */
2437 static void quirk_disable_msi(struct pci_dev *dev)
2438 {
2439 if (dev->subordinate) {
2440 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2441 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2442 }
2443 }
2444 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
2445 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
2446 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
2447
2448 /*
2449 * The APC bridge device in AMD 780 family northbridges has some random
2450 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2451 * we use the possible vendor/device IDs of the host bridge for the
2452 * declared quirk, and search for the APC bridge by slot number.
2453 */
2454 static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
2455 {
2456 struct pci_dev *apc_bridge;
2457
2458 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2459 if (apc_bridge) {
2460 if (apc_bridge->device == 0x9602)
2461 quirk_disable_msi(apc_bridge);
2462 pci_dev_put(apc_bridge);
2463 }
2464 }
2465 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2466 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2467
2468 /*
2469 * Go through the list of HyperTransport capabilities and return 1 if a HT
2470 * MSI capability is found and enabled.
2471 */
2472 static int msi_ht_cap_enabled(struct pci_dev *dev)
2473 {
2474 int pos, ttl = PCI_FIND_CAP_TTL;
2475
2476 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2477 while (pos && ttl--) {
2478 u8 flags;
2479
2480 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2481 &flags) == 0) {
2482 pci_info(dev, "Found %s HT MSI Mapping\n",
2483 flags & HT_MSI_FLAGS_ENABLE ?
2484 "enabled" : "disabled");
2485 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
2486 }
2487
2488 pos = pci_find_next_ht_capability(dev, pos,
2489 HT_CAPTYPE_MSI_MAPPING);
2490 }
2491 return 0;
2492 }
2493
2494 /* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */
2495 static void quirk_msi_ht_cap(struct pci_dev *dev)
2496 {
2497 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
2498 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2499 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2500 }
2501 }
2502 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2503 quirk_msi_ht_cap);
2504
2505 /*
2506 * The nVidia CK804 chipset may have 2 HT MSI mappings. MSI is supported
2507 * if the MSI capability is set in any of these mappings.
2508 */
2509 static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
2510 {
2511 struct pci_dev *pdev;
2512
2513 if (!dev->subordinate)
2514 return;
2515
2516 /*
2517 * Check HT MSI cap on this chipset and the root one. A single one
2518 * having MSI is enough to be sure that MSI is supported.
2519 */
2520 pdev = pci_get_slot(dev->bus, 0);
2521 if (!pdev)
2522 return;
2523 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
2524 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
2525 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2526 }
2527 pci_dev_put(pdev);
2528 }
2529 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2530 quirk_nvidia_ck804_msi_ht_cap);
2531
2532 /* Force enable MSI mapping capability on HT bridges */
2533 static void ht_enable_msi_mapping(struct pci_dev *dev)
2534 {
2535 int pos, ttl = PCI_FIND_CAP_TTL;
2536
2537 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2538 while (pos && ttl--) {
2539 u8 flags;
2540
2541 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2542 &flags) == 0) {
2543 pci_info(dev, "Enabling HT MSI Mapping\n");
2544
2545 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2546 flags | HT_MSI_FLAGS_ENABLE);
2547 }
2548 pos = pci_find_next_ht_capability(dev, pos,
2549 HT_CAPTYPE_MSI_MAPPING);
2550 }
2551 }
2552 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2553 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2554 ht_enable_msi_mapping);
2555 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2556 ht_enable_msi_mapping);
2557
2558 /*
2559 * The P5N32-SLI motherboards from Asus have a problem with MSI
2560 * for the MCP55 NIC. It is not yet determined whether the MSI problem
2561 * also affects other devices. As for now, turn off MSI for this device.
2562 */
2563 static void nvenet_msi_disable(struct pci_dev *dev)
2564 {
2565 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2566
2567 if (board_name &&
2568 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2569 strstr(board_name, "P5N32-E SLI"))) {
2570 pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
2571 dev->no_msi = 1;
2572 }
2573 }
2574 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2575 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2576 nvenet_msi_disable);
2577
2578 /*
2579 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2580 * config register. This register controls the routing of legacy
2581 * interrupts from devices that route through the MCP55. If this register
2582 * is misprogrammed, interrupts are only sent to the BSP, unlike
2583 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2584 * having this register set properly prevents kdump from booting up
2585 * properly, so let's make sure that we have it set correctly.
2586 * Note that this is an undocumented register.
2587 */
2588 static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
2589 {
2590 u32 cfg;
2591
2592 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2593 return;
2594
2595 pci_read_config_dword(dev, 0x74, &cfg);
2596
2597 if (cfg & ((1 << 2) | (1 << 15))) {
2598 printk(KERN_INFO "Rewriting IRQ routing register on MCP55\n");
2599 cfg &= ~((1 << 2) | (1 << 15));
2600 pci_write_config_dword(dev, 0x74, cfg);
2601 }
2602 }
2603 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2604 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2605 nvbridge_check_legacy_irq_routing);
2606 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2607 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2608 nvbridge_check_legacy_irq_routing);
2609
2610 static int ht_check_msi_mapping(struct pci_dev *dev)
2611 {
2612 int pos, ttl = PCI_FIND_CAP_TTL;
2613 int found = 0;
2614
2615 /* Check if there is HT MSI cap or enabled on this device */
2616 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2617 while (pos && ttl--) {
2618 u8 flags;
2619
2620 if (found < 1)
2621 found = 1;
2622 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2623 &flags) == 0) {
2624 if (flags & HT_MSI_FLAGS_ENABLE) {
2625 if (found < 2) {
2626 found = 2;
2627 break;
2628 }
2629 }
2630 }
2631 pos = pci_find_next_ht_capability(dev, pos,
2632 HT_CAPTYPE_MSI_MAPPING);
2633 }
2634
2635 return found;
2636 }
2637
2638 static int host_bridge_with_leaf(struct pci_dev *host_bridge)
2639 {
2640 struct pci_dev *dev;
2641 int pos;
2642 int i, dev_no;
2643 int found = 0;
2644
2645 dev_no = host_bridge->devfn >> 3;
2646 for (i = dev_no + 1; i < 0x20; i++) {
2647 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2648 if (!dev)
2649 continue;
2650
2651 /* found next host bridge? */
2652 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2653 if (pos != 0) {
2654 pci_dev_put(dev);
2655 break;
2656 }
2657
2658 if (ht_check_msi_mapping(dev)) {
2659 found = 1;
2660 pci_dev_put(dev);
2661 break;
2662 }
2663 pci_dev_put(dev);
2664 }
2665
2666 return found;
2667 }
2668
2669 #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2670 #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2671
2672 static int is_end_of_ht_chain(struct pci_dev *dev)
2673 {
2674 int pos, ctrl_off;
2675 int end = 0;
2676 u16 flags, ctrl;
2677
2678 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2679
2680 if (!pos)
2681 goto out;
2682
2683 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2684
2685 ctrl_off = ((flags >> 10) & 1) ?
2686 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2687 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2688
2689 if (ctrl & (1 << 6))
2690 end = 1;
2691
2692 out:
2693 return end;
2694 }
2695
2696 static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
2697 {
2698 struct pci_dev *host_bridge;
2699 int pos;
2700 int i, dev_no;
2701 int found = 0;
2702
2703 dev_no = dev->devfn >> 3;
2704 for (i = dev_no; i >= 0; i--) {
2705 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2706 if (!host_bridge)
2707 continue;
2708
2709 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2710 if (pos != 0) {
2711 found = 1;
2712 break;
2713 }
2714 pci_dev_put(host_bridge);
2715 }
2716
2717 if (!found)
2718 return;
2719
2720 /* don't enable end_device/host_bridge with leaf directly here */
2721 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2722 host_bridge_with_leaf(host_bridge))
2723 goto out;
2724
2725 /* root did that ! */
2726 if (msi_ht_cap_enabled(host_bridge))
2727 goto out;
2728
2729 ht_enable_msi_mapping(dev);
2730
2731 out:
2732 pci_dev_put(host_bridge);
2733 }
2734
2735 static void ht_disable_msi_mapping(struct pci_dev *dev)
2736 {
2737 int pos, ttl = PCI_FIND_CAP_TTL;
2738
2739 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2740 while (pos && ttl--) {
2741 u8 flags;
2742
2743 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2744 &flags) == 0) {
2745 pci_info(dev, "Disabling HT MSI Mapping\n");
2746
2747 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2748 flags & ~HT_MSI_FLAGS_ENABLE);
2749 }
2750 pos = pci_find_next_ht_capability(dev, pos,
2751 HT_CAPTYPE_MSI_MAPPING);
2752 }
2753 }
2754
2755 static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
2756 {
2757 struct pci_dev *host_bridge;
2758 int pos;
2759 int found;
2760
2761 if (!pci_msi_enabled())
2762 return;
2763
2764 /* check if there is HT MSI cap or enabled on this device */
2765 found = ht_check_msi_mapping(dev);
2766
2767 /* no HT MSI CAP */
2768 if (found == 0)
2769 return;
2770
2771 /*
2772 * HT MSI mapping should be disabled on devices that are below
2773 * a non-Hypertransport host bridge. Locate the host bridge...
2774 */
2775 host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0,
2776 PCI_DEVFN(0, 0));
2777 if (host_bridge == NULL) {
2778 pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
2779 return;
2780 }
2781
2782 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2783 if (pos != 0) {
2784 /* Host bridge is to HT */
2785 if (found == 1) {
2786 /* it is not enabled, try to enable it */
2787 if (all)
2788 ht_enable_msi_mapping(dev);
2789 else
2790 nv_ht_enable_msi_mapping(dev);
2791 }
2792 goto out;
2793 }
2794
2795 /* HT MSI is not enabled */
2796 if (found == 1)
2797 goto out;
2798
2799 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2800 ht_disable_msi_mapping(dev);
2801
2802 out:
2803 pci_dev_put(host_bridge);
2804 }
2805
2806 static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
2807 {
2808 return __nv_msi_ht_cap_quirk(dev, 1);
2809 }
2810 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2811 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2812
2813 static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
2814 {
2815 return __nv_msi_ht_cap_quirk(dev, 0);
2816 }
2817 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2818 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
2819
2820 static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
2821 {
2822 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2823 }
2824
2825 static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
2826 {
2827 struct pci_dev *p;
2828
2829 /*
2830 * SB700 MSI issue will be fixed at HW level from revision A21;
2831 * we need check PCI REVISION ID of SMBus controller to get SB700
2832 * revision.
2833 */
2834 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2835 NULL);
2836 if (!p)
2837 return;
2838
2839 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2840 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2841 pci_dev_put(p);
2842 }
2843
2844 static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2845 {
2846 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2847 if (dev->revision < 0x18) {
2848 pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n");
2849 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2850 }
2851 }
2852 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2853 PCI_DEVICE_ID_TIGON3_5780,
2854 quirk_msi_intx_disable_bug);
2855 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2856 PCI_DEVICE_ID_TIGON3_5780S,
2857 quirk_msi_intx_disable_bug);
2858 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2859 PCI_DEVICE_ID_TIGON3_5714,
2860 quirk_msi_intx_disable_bug);
2861 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2862 PCI_DEVICE_ID_TIGON3_5714S,
2863 quirk_msi_intx_disable_bug);
2864 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2865 PCI_DEVICE_ID_TIGON3_5715,
2866 quirk_msi_intx_disable_bug);
2867 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2868 PCI_DEVICE_ID_TIGON3_5715S,
2869 quirk_msi_intx_disable_bug);
2870
2871 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
2872 quirk_msi_intx_disable_ati_bug);
2873 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
2874 quirk_msi_intx_disable_ati_bug);
2875 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
2876 quirk_msi_intx_disable_ati_bug);
2877 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
2878 quirk_msi_intx_disable_ati_bug);
2879 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
2880 quirk_msi_intx_disable_ati_bug);
2881
2882 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
2883 quirk_msi_intx_disable_bug);
2884 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
2885 quirk_msi_intx_disable_bug);
2886 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
2887 quirk_msi_intx_disable_bug);
2888
2889 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
2890 quirk_msi_intx_disable_bug);
2891 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
2892 quirk_msi_intx_disable_bug);
2893 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
2894 quirk_msi_intx_disable_bug);
2895 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
2896 quirk_msi_intx_disable_bug);
2897 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
2898 quirk_msi_intx_disable_bug);
2899 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
2900 quirk_msi_intx_disable_bug);
2901 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
2902 quirk_msi_intx_disable_qca_bug);
2903 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
2904 quirk_msi_intx_disable_qca_bug);
2905 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
2906 quirk_msi_intx_disable_qca_bug);
2907 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
2908 quirk_msi_intx_disable_qca_bug);
2909 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
2910 quirk_msi_intx_disable_qca_bug);
2911 #endif /* CONFIG_PCI_MSI */
2912
2913 /*
2914 * Allow manual resource allocation for PCI hotplug bridges via
2915 * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI
2916 * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to
2917 * allocate resources when hotplug device is inserted and PCI bus is
2918 * rescanned.
2919 */
2920 static void quirk_hotplug_bridge(struct pci_dev *dev)
2921 {
2922 dev->is_hotplug_bridge = 1;
2923 }
2924 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
2925
2926 /*
2927 * This is a quirk for the Ricoh MMC controller found as a part of some
2928 * multifunction chips.
2929 *
2930 * This is very similar and based on the ricoh_mmc driver written by
2931 * Philip Langdale. Thank you for these magic sequences.
2932 *
2933 * These chips implement the four main memory card controllers (SD, MMC,
2934 * MS, xD) and one or both of CardBus or FireWire.
2935 *
2936 * It happens that they implement SD and MMC support as separate
2937 * controllers (and PCI functions). The Linux SDHCI driver supports MMC
2938 * cards but the chip detects MMC cards in hardware and directs them to the
2939 * MMC controller - so the SDHCI driver never sees them.
2940 *
2941 * To get around this, we must disable the useless MMC controller. At that
2942 * point, the SDHCI controller will start seeing them. It seems to be the
2943 * case that the relevant PCI registers to deactivate the MMC controller
2944 * live on PCI function 0, which might be the CardBus controller or the
2945 * FireWire controller, depending on the particular chip in question
2946 *
2947 * This has to be done early, because as soon as we disable the MMC controller
2948 * other PCI functions shift up one level, e.g. function #2 becomes function
2949 * #1, and this will confuse the PCI core.
2950 */
2951 #ifdef CONFIG_MMC_RICOH_MMC
2952 static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
2953 {
2954 u8 write_enable;
2955 u8 write_target;
2956 u8 disable;
2957
2958 /*
2959 * Disable via CardBus interface
2960 *
2961 * This must be done via function #0
2962 */
2963 if (PCI_FUNC(dev->devfn))
2964 return;
2965
2966 pci_read_config_byte(dev, 0xB7, &disable);
2967 if (disable & 0x02)
2968 return;
2969
2970 pci_read_config_byte(dev, 0x8E, &write_enable);
2971 pci_write_config_byte(dev, 0x8E, 0xAA);
2972 pci_read_config_byte(dev, 0x8D, &write_target);
2973 pci_write_config_byte(dev, 0x8D, 0xB7);
2974 pci_write_config_byte(dev, 0xB7, disable | 0x02);
2975 pci_write_config_byte(dev, 0x8E, write_enable);
2976 pci_write_config_byte(dev, 0x8D, write_target);
2977
2978 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n");
2979 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
2980 }
2981 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2982 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
2983
2984 static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
2985 {
2986 u8 write_enable;
2987 u8 disable;
2988
2989 /*
2990 * Disable via FireWire interface
2991 *
2992 * This must be done via function #0
2993 */
2994 if (PCI_FUNC(dev->devfn))
2995 return;
2996 /*
2997 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
2998 * certain types of SD/MMC cards. Lowering the SD base clock
2999 * frequency from 200Mhz to 50Mhz fixes this issue.
3000 *
3001 * 0x150 - SD2.0 mode enable for changing base clock
3002 * frequency to 50Mhz
3003 * 0xe1 - Base clock frequency
3004 * 0x32 - 50Mhz new clock frequency
3005 * 0xf9 - Key register for 0x150
3006 * 0xfc - key register for 0xe1
3007 */
3008 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
3009 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
3010 pci_write_config_byte(dev, 0xf9, 0xfc);
3011 pci_write_config_byte(dev, 0x150, 0x10);
3012 pci_write_config_byte(dev, 0xf9, 0x00);
3013 pci_write_config_byte(dev, 0xfc, 0x01);
3014 pci_write_config_byte(dev, 0xe1, 0x32);
3015 pci_write_config_byte(dev, 0xfc, 0x00);
3016
3017 pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n");
3018 }
3019
3020 pci_read_config_byte(dev, 0xCB, &disable);
3021
3022 if (disable & 0x02)
3023 return;
3024
3025 pci_read_config_byte(dev, 0xCA, &write_enable);
3026 pci_write_config_byte(dev, 0xCA, 0x57);
3027 pci_write_config_byte(dev, 0xCB, disable | 0x02);
3028 pci_write_config_byte(dev, 0xCA, write_enable);
3029
3030 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n");
3031 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3032
3033 }
3034 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3035 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3036 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3037 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3038 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3039 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3040 #endif /*CONFIG_MMC_RICOH_MMC*/
3041
3042 #ifdef CONFIG_DMAR_TABLE
3043 #define VTUNCERRMSK_REG 0x1ac
3044 #define VTD_MSK_SPEC_ERRORS (1 << 31)
3045 /*
3046 * This is a quirk for masking VT-d spec-defined errors to platform error
3047 * handling logic. Without this, platforms using Intel 7500, 5500 chipsets
3048 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
3049 * on the RAS config settings of the platform) when a VT-d fault happens.
3050 * The resulting SMI caused the system to hang.
3051 *
3052 * VT-d spec-related errors are already handled by the VT-d OS code, so no
3053 * need to report the same error through other channels.
3054 */
3055 static void vtd_mask_spec_errors(struct pci_dev *dev)
3056 {
3057 u32 word;
3058
3059 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
3060 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
3061 }
3062 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
3063 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
3064 #endif
3065
3066 static void fixup_ti816x_class(struct pci_dev *dev)
3067 {
3068 u32 class = dev->class;
3069
3070 /* TI 816x devices do not have class code set when in PCIe boot mode */
3071 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
3072 pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n",
3073 class, dev->class);
3074 }
3075 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
3076 PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
3077
3078 /*
3079 * Some PCIe devices do not work reliably with the claimed maximum
3080 * payload size supported.
3081 */
3082 static void fixup_mpss_256(struct pci_dev *dev)
3083 {
3084 dev->pcie_mpss = 1; /* 256 bytes */
3085 }
3086 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3087 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
3088 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3089 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
3090 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3091 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
3092
3093 /*
3094 * Intel 5000 and 5100 Memory controllers have an erratum with read completion
3095 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
3096 * Since there is no way of knowing what the PCIe MPS on each fabric will be
3097 * until all of the devices are discovered and buses walked, read completion
3098 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
3099 * it is possible to hotplug a device with MPS of 256B.
3100 */
3101 static void quirk_intel_mc_errata(struct pci_dev *dev)
3102 {
3103 int err;
3104 u16 rcc;
3105
3106 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
3107 pcie_bus_config == PCIE_BUS_DEFAULT)
3108 return;
3109
3110 /*
3111 * Intel erratum specifies bits to change but does not say what
3112 * they are. Keeping them magical until such time as the registers
3113 * and values can be explained.
3114 */
3115 err = pci_read_config_word(dev, 0x48, &rcc);
3116 if (err) {
3117 pci_err(dev, "Error attempting to read the read completion coalescing register\n");
3118 return;
3119 }
3120
3121 if (!(rcc & (1 << 10)))
3122 return;
3123
3124 rcc &= ~(1 << 10);
3125
3126 err = pci_write_config_word(dev, 0x48, rcc);
3127 if (err) {
3128 pci_err(dev, "Error attempting to write the read completion coalescing register\n");
3129 return;
3130 }
3131
3132 pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n");
3133 }
3134 /* Intel 5000 series memory controllers and ports 2-7 */
3135 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
3136 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
3137 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
3138 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
3139 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
3140 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
3141 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
3142 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
3143 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
3144 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
3145 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
3146 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
3147 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
3148 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
3149 /* Intel 5100 series memory controllers and ports 2-7 */
3150 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
3151 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
3152 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
3153 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
3154 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
3155 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
3156 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
3157 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
3158 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
3159 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
3160 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
3161
3162 /*
3163 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum.
3164 * To work around this, query the size it should be configured to by the
3165 * device and modify the resource end to correspond to this new size.
3166 */
3167 static void quirk_intel_ntb(struct pci_dev *dev)
3168 {
3169 int rc;
3170 u8 val;
3171
3172 rc = pci_read_config_byte(dev, 0x00D0, &val);
3173 if (rc)
3174 return;
3175
3176 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
3177
3178 rc = pci_read_config_byte(dev, 0x00D1, &val);
3179 if (rc)
3180 return;
3181
3182 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
3183 }
3184 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
3185 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
3186
3187 /*
3188 * Some BIOS implementations leave the Intel GPU interrupts enabled, even
3189 * though no one is handling them (e.g., if the i915 driver is never
3190 * loaded). Additionally the interrupt destination is not set up properly
3191 * and the interrupt ends up -somewhere-.
3192 *
3193 * These spurious interrupts are "sticky" and the kernel disables the
3194 * (shared) interrupt line after 100,000+ generated interrupts.
3195 *
3196 * Fix it by disabling the still enabled interrupts. This resolves crashes
3197 * often seen on monitor unplug.
3198 */
3199 #define I915_DEIER_REG 0x4400c
3200 static void disable_igfx_irq(struct pci_dev *dev)
3201 {
3202 void __iomem *regs = pci_iomap(dev, 0, 0);
3203 if (regs == NULL) {
3204 pci_warn(dev, "igfx quirk: Can't iomap PCI device\n");
3205 return;
3206 }
3207
3208 /* Check if any interrupt line is still enabled */
3209 if (readl(regs + I915_DEIER_REG) != 0) {
3210 pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
3211
3212 writel(0, regs + I915_DEIER_REG);
3213 }
3214
3215 pci_iounmap(dev, regs);
3216 }
3217 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq);
3218 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq);
3219 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq);
3220 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
3221 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq);
3222 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
3223 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
3224
3225 /*
3226 * PCI devices which are on Intel chips can skip the 10ms delay
3227 * before entering D3 mode.
3228 */
3229 static void quirk_remove_d3_delay(struct pci_dev *dev)
3230 {
3231 dev->d3_delay = 0;
3232 }
3233 /* C600 Series devices do not need 10ms d3_delay */
3234 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
3235 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
3236 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
3237 /* Lynxpoint-H PCH devices do not need 10ms d3_delay */
3238 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
3239 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
3240 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
3241 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
3242 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
3243 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
3244 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
3245 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
3246 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
3247 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
3248 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
3249 /* Intel Cherrytrail devices do not need 10ms d3_delay */
3250 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
3251 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
3252 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
3253 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
3254 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
3255 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
3256 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
3257 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
3258 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
3259
3260 /*
3261 * Some devices may pass our check in pci_intx_mask_supported() if
3262 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3263 * support this feature.
3264 */
3265 static void quirk_broken_intx_masking(struct pci_dev *dev)
3266 {
3267 dev->broken_intx_masking = 1;
3268 }
3269 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
3270 quirk_broken_intx_masking);
3271 DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3272 quirk_broken_intx_masking);
3273 DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */
3274 quirk_broken_intx_masking);
3275
3276 /*
3277 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3278 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3279 *
3280 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3281 */
3282 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
3283 quirk_broken_intx_masking);
3284
3285 /*
3286 * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
3287 * DisINTx can be set but the interrupt status bit is non-functional.
3288 */
3289 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking);
3290 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking);
3291 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking);
3292 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking);
3293 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking);
3294 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking);
3295 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking);
3296 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking);
3297 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking);
3298 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking);
3299 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking);
3300 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking);
3301 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking);
3302 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking);
3303 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking);
3304 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking);
3305
3306 static u16 mellanox_broken_intx_devs[] = {
3307 PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
3308 PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
3309 PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
3310 PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
3311 PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
3312 PCI_DEVICE_ID_MELLANOX_HERMON_EN,
3313 PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
3314 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
3315 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
3316 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
3317 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
3318 PCI_DEVICE_ID_MELLANOX_CONNECTX2,
3319 PCI_DEVICE_ID_MELLANOX_CONNECTX3,
3320 PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
3321 };
3322
3323 #define CONNECTX_4_CURR_MAX_MINOR 99
3324 #define CONNECTX_4_INTX_SUPPORT_MINOR 14
3325
3326 /*
3327 * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
3328 * If so, don't mark it as broken.
3329 * FW minor > 99 means older FW version format and no INTx masking support.
3330 * FW minor < 14 means new FW version format and no INTx masking support.
3331 */
3332 static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
3333 {
3334 __be32 __iomem *fw_ver;
3335 u16 fw_major;
3336 u16 fw_minor;
3337 u16 fw_subminor;
3338 u32 fw_maj_min;
3339 u32 fw_sub_min;
3340 int i;
3341
3342 for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
3343 if (pdev->device == mellanox_broken_intx_devs[i]) {
3344 pdev->broken_intx_masking = 1;
3345 return;
3346 }
3347 }
3348
3349 /*
3350 * Getting here means Connect-IB cards and up. Connect-IB has no INTx
3351 * support so shouldn't be checked further
3352 */
3353 if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
3354 return;
3355
3356 if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
3357 pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
3358 return;
3359
3360 /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
3361 if (pci_enable_device_mem(pdev)) {
3362 pci_warn(pdev, "Can't enable device memory\n");
3363 return;
3364 }
3365
3366 fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
3367 if (!fw_ver) {
3368 pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n");
3369 goto out;
3370 }
3371
3372 /* Reading from resource space should be 32b aligned */
3373 fw_maj_min = ioread32be(fw_ver);
3374 fw_sub_min = ioread32be(fw_ver + 1);
3375 fw_major = fw_maj_min & 0xffff;
3376 fw_minor = fw_maj_min >> 16;
3377 fw_subminor = fw_sub_min & 0xffff;
3378 if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
3379 fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
3380 pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
3381 fw_major, fw_minor, fw_subminor, pdev->device ==
3382 PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
3383 pdev->broken_intx_masking = 1;
3384 }
3385
3386 iounmap(fw_ver);
3387
3388 out:
3389 pci_disable_device(pdev);
3390 }
3391 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3392 mellanox_check_broken_intx_masking);
3393
3394 static void quirk_no_bus_reset(struct pci_dev *dev)
3395 {
3396 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3397 }
3398
3399 /*
3400 * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
3401 * The device will throw a Link Down error on AER-capable systems and
3402 * regardless of AER, config space of the device is never accessible again
3403 * and typically causes the system to hang or reset when access is attempted.
3404 * http://www.spinics.net/lists/linux-pci/msg34797.html
3405 */
3406 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
3407 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
3408 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
3409 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
3410
3411 /*
3412 * Root port on some Cavium CN8xxx chips do not successfully complete a bus
3413 * reset when used with certain child devices. After the reset, config
3414 * accesses to the child may fail.
3415 */
3416 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
3417
3418 static void quirk_no_pm_reset(struct pci_dev *dev)
3419 {
3420 /*
3421 * We can't do a bus reset on root bus devices, but an ineffective
3422 * PM reset may be better than nothing.
3423 */
3424 if (!pci_is_root_bus(dev->bus))
3425 dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3426 }
3427
3428 /*
3429 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3430 * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
3431 * to have no effect on the device: it retains the framebuffer contents and
3432 * monitor sync. Advertising this support makes other layers, like VFIO,
3433 * assume pci_reset_function() is viable for this device. Mark it as
3434 * unavailable to skip it when testing reset methods.
3435 */
3436 DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3437 PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3438
3439 /*
3440 * Thunderbolt controllers with broken MSI hotplug signaling:
3441 * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
3442 * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
3443 */
3444 static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
3445 {
3446 if (pdev->is_hotplug_bridge &&
3447 (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
3448 pdev->revision <= 1))
3449 pdev->no_msi = 1;
3450 }
3451 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3452 quirk_thunderbolt_hotplug_msi);
3453 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
3454 quirk_thunderbolt_hotplug_msi);
3455 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
3456 quirk_thunderbolt_hotplug_msi);
3457 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3458 quirk_thunderbolt_hotplug_msi);
3459 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
3460 quirk_thunderbolt_hotplug_msi);
3461
3462 #ifdef CONFIG_ACPI
3463 /*
3464 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3465 *
3466 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3467 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3468 * be present after resume if a device was plugged in before suspend.
3469 *
3470 * The Thunderbolt controller consists of a PCIe switch with downstream
3471 * bridges leading to the NHI and to the tunnel PCI bridges.
3472 *
3473 * This quirk cuts power to the whole chip. Therefore we have to apply it
3474 * during suspend_noirq of the upstream bridge.
3475 *
3476 * Power is automagically restored before resume. No action is needed.
3477 */
3478 static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3479 {
3480 acpi_handle bridge, SXIO, SXFP, SXLV;
3481
3482 if (!x86_apple_machine)
3483 return;
3484 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3485 return;
3486 bridge = ACPI_HANDLE(&dev->dev);
3487 if (!bridge)
3488 return;
3489
3490 /*
3491 * SXIO and SXLV are present only on machines requiring this quirk.
3492 * Thunderbolt bridges in external devices might have the same
3493 * device ID as those on the host, but they will not have the
3494 * associated ACPI methods. This implicitly checks that we are at
3495 * the right bridge.
3496 */
3497 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3498 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3499 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3500 return;
3501 pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n");
3502
3503 /* magic sequence */
3504 acpi_execute_simple_method(SXIO, NULL, 1);
3505 acpi_execute_simple_method(SXFP, NULL, 0);
3506 msleep(300);
3507 acpi_execute_simple_method(SXLV, NULL, 0);
3508 acpi_execute_simple_method(SXIO, NULL, 0);
3509 acpi_execute_simple_method(SXLV, NULL, 0);
3510 }
3511 DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
3512 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3513 quirk_apple_poweroff_thunderbolt);
3514
3515 /*
3516 * Apple: Wait for the Thunderbolt controller to reestablish PCI tunnels
3517 *
3518 * During suspend the Thunderbolt controller is reset and all PCI
3519 * tunnels are lost. The NHI driver will try to reestablish all tunnels
3520 * during resume. We have to manually wait for the NHI since there is
3521 * no parent child relationship between the NHI and the tunneled
3522 * bridges.
3523 */
3524 static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
3525 {
3526 struct pci_dev *sibling = NULL;
3527 struct pci_dev *nhi = NULL;
3528
3529 if (!x86_apple_machine)
3530 return;
3531 if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
3532 return;
3533
3534 /*
3535 * Find the NHI and confirm that we are a bridge on the Thunderbolt
3536 * host controller and not on a Thunderbolt endpoint.
3537 */
3538 sibling = pci_get_slot(dev->bus, 0x0);
3539 if (sibling == dev)
3540 goto out; /* we are the downstream bridge to the NHI */
3541 if (!sibling || !sibling->subordinate)
3542 goto out;
3543 nhi = pci_get_slot(sibling->subordinate, 0x0);
3544 if (!nhi)
3545 goto out;
3546 if (nhi->vendor != PCI_VENDOR_ID_INTEL
3547 || (nhi->device != PCI_DEVICE_ID_INTEL_LIGHT_RIDGE &&
3548 nhi->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C &&
3549 nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI &&
3550 nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI)
3551 || nhi->class != PCI_CLASS_SYSTEM_OTHER << 8)
3552 goto out;
3553 pci_info(dev, "quirk: waiting for Thunderbolt to reestablish PCI tunnels...\n");
3554 device_pm_wait_for_dev(&dev->dev, &nhi->dev);
3555 out:
3556 pci_dev_put(nhi);
3557 pci_dev_put(sibling);
3558 }
3559 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3560 PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3561 quirk_apple_wait_for_thunderbolt);
3562 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3563 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3564 quirk_apple_wait_for_thunderbolt);
3565 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3566 PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE,
3567 quirk_apple_wait_for_thunderbolt);
3568 DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
3569 PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE,
3570 quirk_apple_wait_for_thunderbolt);
3571 #endif
3572
3573 /*
3574 * Following are device-specific reset methods which can be used to
3575 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3576 * not available.
3577 */
3578 static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3579 {
3580 /*
3581 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3582 *
3583 * The 82599 supports FLR on VFs, but FLR support is reported only
3584 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
3585 * Thus we must call pcie_flr() directly without first checking if it is
3586 * supported.
3587 */
3588 if (!probe)
3589 pcie_flr(dev);
3590 return 0;
3591 }
3592
3593 #define SOUTH_CHICKEN2 0xc2004
3594 #define PCH_PP_STATUS 0xc7200
3595 #define PCH_PP_CONTROL 0xc7204
3596 #define MSG_CTL 0x45010
3597 #define NSDE_PWR_STATE 0xd0100
3598 #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3599
3600 static int reset_ivb_igd(struct pci_dev *dev, int probe)
3601 {
3602 void __iomem *mmio_base;
3603 unsigned long timeout;
3604 u32 val;
3605
3606 if (probe)
3607 return 0;
3608
3609 mmio_base = pci_iomap(dev, 0, 0);
3610 if (!mmio_base)
3611 return -ENOMEM;
3612
3613 iowrite32(0x00000002, mmio_base + MSG_CTL);
3614
3615 /*
3616 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3617 * driver loaded sets the right bits. However, this's a reset and
3618 * the bits have been set by i915 previously, so we clobber
3619 * SOUTH_CHICKEN2 register directly here.
3620 */
3621 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3622
3623 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3624 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3625
3626 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3627 do {
3628 val = ioread32(mmio_base + PCH_PP_STATUS);
3629 if ((val & 0xb0000000) == 0)
3630 goto reset_complete;
3631 msleep(10);
3632 } while (time_before(jiffies, timeout));
3633 pci_warn(dev, "timeout during reset\n");
3634
3635 reset_complete:
3636 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3637
3638 pci_iounmap(dev, mmio_base);
3639 return 0;
3640 }
3641
3642 /* Device-specific reset method for Chelsio T4-based adapters */
3643 static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3644 {
3645 u16 old_command;
3646 u16 msix_flags;
3647
3648 /*
3649 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3650 * that we have no device-specific reset method.
3651 */
3652 if ((dev->device & 0xf000) != 0x4000)
3653 return -ENOTTY;
3654
3655 /*
3656 * If this is the "probe" phase, return 0 indicating that we can
3657 * reset this device.
3658 */
3659 if (probe)
3660 return 0;
3661
3662 /*
3663 * T4 can wedge if there are DMAs in flight within the chip and Bus
3664 * Master has been disabled. We need to have it on till the Function
3665 * Level Reset completes. (BUS_MASTER is disabled in
3666 * pci_reset_function()).
3667 */
3668 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3669 pci_write_config_word(dev, PCI_COMMAND,
3670 old_command | PCI_COMMAND_MASTER);
3671
3672 /*
3673 * Perform the actual device function reset, saving and restoring
3674 * configuration information around the reset.
3675 */
3676 pci_save_state(dev);
3677
3678 /*
3679 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3680 * are disabled when an MSI-X interrupt message needs to be delivered.
3681 * So we briefly re-enable MSI-X interrupts for the duration of the
3682 * FLR. The pci_restore_state() below will restore the original
3683 * MSI-X state.
3684 */
3685 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3686 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3687 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3688 msix_flags |
3689 PCI_MSIX_FLAGS_ENABLE |
3690 PCI_MSIX_FLAGS_MASKALL);
3691
3692 pcie_flr(dev);
3693
3694 /*
3695 * Restore the configuration information (BAR values, etc.) including
3696 * the original PCI Configuration Space Command word, and return
3697 * success.
3698 */
3699 pci_restore_state(dev);
3700 pci_write_config_word(dev, PCI_COMMAND, old_command);
3701 return 0;
3702 }
3703
3704 #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
3705 #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3706 #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
3707
3708 /*
3709 * The Samsung SM961/PM961 controller can sometimes enter a fatal state after
3710 * FLR where config space reads from the device return -1. We seem to be
3711 * able to avoid this condition if we disable the NVMe controller prior to
3712 * FLR. This quirk is generic for any NVMe class device requiring similar
3713 * assistance to quiesce the device prior to FLR.
3714 *
3715 * NVMe specification: https://nvmexpress.org/resources/specifications/
3716 * Revision 1.0e:
3717 * Chapter 2: Required and optional PCI config registers
3718 * Chapter 3: NVMe control registers
3719 * Chapter 7.3: Reset behavior
3720 */
3721 static int nvme_disable_and_flr(struct pci_dev *dev, int probe)
3722 {
3723 void __iomem *bar;
3724 u16 cmd;
3725 u32 cfg;
3726
3727 if (dev->class != PCI_CLASS_STORAGE_EXPRESS ||
3728 !pcie_has_flr(dev) || !pci_resource_start(dev, 0))
3729 return -ENOTTY;
3730
3731 if (probe)
3732 return 0;
3733
3734 bar = pci_iomap(dev, 0, NVME_REG_CC + sizeof(cfg));
3735 if (!bar)
3736 return -ENOTTY;
3737
3738 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3739 pci_write_config_word(dev, PCI_COMMAND, cmd | PCI_COMMAND_MEMORY);
3740
3741 cfg = readl(bar + NVME_REG_CC);
3742
3743 /* Disable controller if enabled */
3744 if (cfg & NVME_CC_ENABLE) {
3745 u32 cap = readl(bar + NVME_REG_CAP);
3746 unsigned long timeout;
3747
3748 /*
3749 * Per nvme_disable_ctrl() skip shutdown notification as it
3750 * could complete commands to the admin queue. We only intend
3751 * to quiesce the device before reset.
3752 */
3753 cfg &= ~(NVME_CC_SHN_MASK | NVME_CC_ENABLE);
3754
3755 writel(cfg, bar + NVME_REG_CC);
3756
3757 /*
3758 * Some controllers require an additional delay here, see
3759 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY. None of those are yet
3760 * supported by this quirk.
3761 */
3762
3763 /* Cap register provides max timeout in 500ms increments */
3764 timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
3765
3766 for (;;) {
3767 u32 status = readl(bar + NVME_REG_CSTS);
3768
3769 /* Ready status becomes zero on disable complete */
3770 if (!(status & NVME_CSTS_RDY))
3771 break;
3772
3773 msleep(100);
3774
3775 if (time_after(jiffies, timeout)) {
3776 pci_warn(dev, "Timeout waiting for NVMe ready status to clear after disable\n");
3777 break;
3778 }
3779 }
3780 }
3781
3782 pci_iounmap(dev, bar);
3783
3784 pcie_flr(dev);
3785
3786 return 0;
3787 }
3788
3789 /*
3790 * Intel DC P3700 NVMe controller will timeout waiting for ready status
3791 * to change after NVMe enable if the driver starts interacting with the
3792 * device too soon after FLR. A 250ms delay after FLR has heuristically
3793 * proven to produce reliably working results for device assignment cases.
3794 */
3795 static int delay_250ms_after_flr(struct pci_dev *dev, int probe)
3796 {
3797 if (!pcie_has_flr(dev))
3798 return -ENOTTY;
3799
3800 if (probe)
3801 return 0;
3802
3803 pcie_flr(dev);
3804
3805 msleep(250);
3806
3807 return 0;
3808 }
3809
3810 static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
3811 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3812 reset_intel_82599_sfp_virtfn },
3813 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3814 reset_ivb_igd },
3815 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3816 reset_ivb_igd },
3817 { PCI_VENDOR_ID_SAMSUNG, 0xa804, nvme_disable_and_flr },
3818 { PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr },
3819 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3820 reset_chelsio_generic_dev },
3821 { 0 }
3822 };
3823
3824 /*
3825 * These device-specific reset methods are here rather than in a driver
3826 * because when a host assigns a device to a guest VM, the host may need
3827 * to reset the device but probably doesn't have a driver for it.
3828 */
3829 int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3830 {
3831 const struct pci_dev_reset_methods *i;
3832
3833 for (i = pci_dev_reset_methods; i->reset; i++) {
3834 if ((i->vendor == dev->vendor ||
3835 i->vendor == (u16)PCI_ANY_ID) &&
3836 (i->device == dev->device ||
3837 i->device == (u16)PCI_ANY_ID))
3838 return i->reset(dev, probe);
3839 }
3840
3841 return -ENOTTY;
3842 }
3843
3844 static void quirk_dma_func0_alias(struct pci_dev *dev)
3845 {
3846 if (PCI_FUNC(dev->devfn) != 0)
3847 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
3848 }
3849
3850 /*
3851 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3852 *
3853 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3854 */
3855 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
3856 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
3857
3858 static void quirk_dma_func1_alias(struct pci_dev *dev)
3859 {
3860 if (PCI_FUNC(dev->devfn) != 1)
3861 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1));
3862 }
3863
3864 /*
3865 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
3866 * SKUs function 1 is present and is a legacy IDE controller, in other
3867 * SKUs this function is not present, making this a ghost requester.
3868 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3869 */
3870 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
3871 quirk_dma_func1_alias);
3872 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
3873 quirk_dma_func1_alias);
3874 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
3875 quirk_dma_func1_alias);
3876 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3877 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
3878 quirk_dma_func1_alias);
3879 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3880 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
3881 quirk_dma_func1_alias);
3882 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3883 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
3884 quirk_dma_func1_alias);
3885 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
3886 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
3887 quirk_dma_func1_alias);
3888 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c134 */
3889 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9183,
3890 quirk_dma_func1_alias);
3891 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3892 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
3893 quirk_dma_func1_alias);
3894 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
3895 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
3896 quirk_dma_func1_alias);
3897 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
3898 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
3899 quirk_dma_func1_alias);
3900 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
3901 quirk_dma_func1_alias);
3902 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
3903 quirk_dma_func1_alias);
3904 /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
3905 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
3906 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
3907 quirk_dma_func1_alias);
3908 /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
3909 DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
3910 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
3911 quirk_dma_func1_alias);
3912
3913 /*
3914 * Some devices DMA with the wrong devfn, not just the wrong function.
3915 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
3916 * the alias is "fixed" and independent of the device devfn.
3917 *
3918 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
3919 * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
3920 * single device on the secondary bus. In reality, the single exposed
3921 * device at 0e.0 is the Address Translation Unit (ATU) of the controller
3922 * that provides a bridge to the internal bus of the I/O processor. The
3923 * controller supports private devices, which can be hidden from PCI config
3924 * space. In the case of the Adaptec 3405, a private device at 01.0
3925 * appears to be the DMA engine, which therefore needs to become a DMA
3926 * alias for the device.
3927 */
3928 static const struct pci_device_id fixed_dma_alias_tbl[] = {
3929 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3930 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
3931 .driver_data = PCI_DEVFN(1, 0) },
3932 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
3933 PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
3934 .driver_data = PCI_DEVFN(1, 0) },
3935 { 0 }
3936 };
3937
3938 static void quirk_fixed_dma_alias(struct pci_dev *dev)
3939 {
3940 const struct pci_device_id *id;
3941
3942 id = pci_match_id(fixed_dma_alias_tbl, dev);
3943 if (id)
3944 pci_add_dma_alias(dev, id->driver_data);
3945 }
3946
3947 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
3948
3949 /*
3950 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
3951 * using the wrong DMA alias for the device. Some of these devices can be
3952 * used as either forward or reverse bridges, so we need to test whether the
3953 * device is operating in the correct mode. We could probably apply this
3954 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
3955 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
3956 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
3957 */
3958 static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
3959 {
3960 if (!pci_is_root_bus(pdev->bus) &&
3961 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3962 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
3963 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
3964 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
3965 }
3966 /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
3967 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
3968 quirk_use_pcie_bridge_dma_alias);
3969 /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
3970 DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
3971 /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
3972 DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
3973 /* ITE 8893 has the same problem as the 8892 */
3974 DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
3975 /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
3976 DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
3977
3978 /*
3979 * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
3980 * be added as aliases to the DMA device in order to allow buffer access
3981 * when IOMMU is enabled. Following devfns have to match RIT-LUT table
3982 * programmed in the EEPROM.
3983 */
3984 static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
3985 {
3986 pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0));
3987 pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0));
3988 pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3));
3989 }
3990 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
3991 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
3992
3993 /*
3994 * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
3995 * associated not at the root bus, but at a bridge below. This quirk avoids
3996 * generating invalid DMA aliases.
3997 */
3998 static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
3999 {
4000 pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
4001 }
4002 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
4003 quirk_bridge_cavm_thrx2_pcie_root);
4004 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
4005 quirk_bridge_cavm_thrx2_pcie_root);
4006
4007 /*
4008 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
4009 * class code. Fix it.
4010 */
4011 static void quirk_tw686x_class(struct pci_dev *pdev)
4012 {
4013 u32 class = pdev->class;
4014
4015 /* Use "Multimedia controller" class */
4016 pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
4017 pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
4018 class, pdev->class);
4019 }
4020 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
4021 quirk_tw686x_class);
4022 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
4023 quirk_tw686x_class);
4024 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
4025 quirk_tw686x_class);
4026 DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
4027 quirk_tw686x_class);
4028
4029 /*
4030 * Some devices have problems with Transaction Layer Packets with the Relaxed
4031 * Ordering Attribute set. Such devices should mark themselves and other
4032 * device drivers should check before sending TLPs with RO set.
4033 */
4034 static void quirk_relaxedordering_disable(struct pci_dev *dev)
4035 {
4036 dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
4037 pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
4038 }
4039
4040 /*
4041 * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
4042 * Complex have a Flow Control Credit issue which can cause performance
4043 * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
4044 */
4045 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
4046 quirk_relaxedordering_disable);
4047 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
4048 quirk_relaxedordering_disable);
4049 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
4050 quirk_relaxedordering_disable);
4051 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
4052 quirk_relaxedordering_disable);
4053 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
4054 quirk_relaxedordering_disable);
4055 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
4056 quirk_relaxedordering_disable);
4057 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
4058 quirk_relaxedordering_disable);
4059 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
4060 quirk_relaxedordering_disable);
4061 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
4062 quirk_relaxedordering_disable);
4063 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
4064 quirk_relaxedordering_disable);
4065 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
4066 quirk_relaxedordering_disable);
4067 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
4068 quirk_relaxedordering_disable);
4069 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
4070 quirk_relaxedordering_disable);
4071 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
4072 quirk_relaxedordering_disable);
4073 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
4074 quirk_relaxedordering_disable);
4075 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
4076 quirk_relaxedordering_disable);
4077 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
4078 quirk_relaxedordering_disable);
4079 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
4080 quirk_relaxedordering_disable);
4081 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
4082 quirk_relaxedordering_disable);
4083 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
4084 quirk_relaxedordering_disable);
4085 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
4086 quirk_relaxedordering_disable);
4087 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
4088 quirk_relaxedordering_disable);
4089 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
4090 quirk_relaxedordering_disable);
4091 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
4092 quirk_relaxedordering_disable);
4093 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
4094 quirk_relaxedordering_disable);
4095 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
4096 quirk_relaxedordering_disable);
4097 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
4098 quirk_relaxedordering_disable);
4099 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
4100 quirk_relaxedordering_disable);
4101
4102 /*
4103 * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex
4104 * where Upstream Transaction Layer Packets with the Relaxed Ordering
4105 * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
4106 * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
4107 * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
4108 * November 10, 2010). As a result, on this platform we can't use Relaxed
4109 * Ordering for Upstream TLPs.
4110 */
4111 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
4112 quirk_relaxedordering_disable);
4113 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
4114 quirk_relaxedordering_disable);
4115 DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
4116 quirk_relaxedordering_disable);
4117
4118 /*
4119 * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
4120 * values for the Attribute as were supplied in the header of the
4121 * corresponding Request, except as explicitly allowed when IDO is used."
4122 *
4123 * If a non-compliant device generates a completion with a different
4124 * attribute than the request, the receiver may accept it (which itself
4125 * seems non-compliant based on sec 2.3.2), or it may handle it as a
4126 * Malformed TLP or an Unexpected Completion, which will probably lead to a
4127 * device access timeout.
4128 *
4129 * If the non-compliant device generates completions with zero attributes
4130 * (instead of copying the attributes from the request), we can work around
4131 * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
4132 * upstream devices so they always generate requests with zero attributes.
4133 *
4134 * This affects other devices under the same Root Port, but since these
4135 * attributes are performance hints, there should be no functional problem.
4136 *
4137 * Note that Configuration Space accesses are never supposed to have TLP
4138 * Attributes, so we're safe waiting till after any Configuration Space
4139 * accesses to do the Root Port fixup.
4140 */
4141 static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
4142 {
4143 struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
4144
4145 if (!root_port) {
4146 pci_warn(pdev, "PCIe Completion erratum may cause device errors\n");
4147 return;
4148 }
4149
4150 pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
4151 dev_name(&pdev->dev));
4152 pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
4153 PCI_EXP_DEVCTL_RELAX_EN |
4154 PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
4155 }
4156
4157 /*
4158 * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
4159 * Completion it generates.
4160 */
4161 static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
4162 {
4163 /*
4164 * This mask/compare operation selects for Physical Function 4 on a
4165 * T5. We only need to fix up the Root Port once for any of the
4166 * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
4167 * 0x54xx so we use that one.
4168 */
4169 if ((pdev->device & 0xff00) == 0x5400)
4170 quirk_disable_root_port_attributes(pdev);
4171 }
4172 DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4173 quirk_chelsio_T5_disable_root_port_attributes);
4174
4175 /*
4176 * AMD has indicated that the devices below do not support peer-to-peer
4177 * in any system where they are found in the southbridge with an AMD
4178 * IOMMU in the system. Multifunction devices that do not support
4179 * peer-to-peer between functions can claim to support a subset of ACS.
4180 * Such devices effectively enable request redirect (RR) and completion
4181 * redirect (CR) since all transactions are redirected to the upstream
4182 * root complex.
4183 *
4184 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
4185 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
4186 * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
4187 *
4188 * 1002:4385 SBx00 SMBus Controller
4189 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
4190 * 1002:4383 SBx00 Azalia (Intel HDA)
4191 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
4192 * 1002:4384 SBx00 PCI to PCI Bridge
4193 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
4194 *
4195 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
4196 *
4197 * 1022:780f [AMD] FCH PCI Bridge
4198 * 1022:7809 [AMD] FCH USB OHCI Controller
4199 */
4200 static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
4201 {
4202 #ifdef CONFIG_ACPI
4203 struct acpi_table_header *header = NULL;
4204 acpi_status status;
4205
4206 /* Targeting multifunction devices on the SB (appears on root bus) */
4207 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
4208 return -ENODEV;
4209
4210 /* The IVRS table describes the AMD IOMMU */
4211 status = acpi_get_table("IVRS", 0, &header);
4212 if (ACPI_FAILURE(status))
4213 return -ENODEV;
4214
4215 /* Filter out flags not applicable to multifunction */
4216 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
4217
4218 return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
4219 #else
4220 return -ENODEV;
4221 #endif
4222 }
4223
4224 static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
4225 {
4226 /*
4227 * Effectively selects all downstream ports for whole ThunderX 1
4228 * family by 0xf800 mask (which represents 8 SoCs), while the lower
4229 * bits of device ID are used to indicate which subdevice is used
4230 * within the SoC.
4231 */
4232 return (pci_is_pcie(dev) &&
4233 (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT) &&
4234 ((dev->device & 0xf800) == 0xa000));
4235 }
4236
4237 static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
4238 {
4239 /*
4240 * Cavium root ports don't advertise an ACS capability. However,
4241 * the RTL internally implements similar protection as if ACS had
4242 * Request Redirection, Completion Redirection, Source Validation,
4243 * and Upstream Forwarding features enabled. Assert that the
4244 * hardware implements and enables equivalent ACS functionality for
4245 * these flags.
4246 */
4247 acs_flags &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_SV | PCI_ACS_UF);
4248
4249 if (!pci_quirk_cavium_acs_match(dev))
4250 return -ENOTTY;
4251
4252 return acs_flags ? 0 : 1;
4253 }
4254
4255 static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
4256 {
4257 /*
4258 * X-Gene Root Ports matching this quirk do not allow peer-to-peer
4259 * transactions with others, allowing masking out these bits as if they
4260 * were unimplemented in the ACS capability.
4261 */
4262 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4263
4264 return acs_flags ? 0 : 1;
4265 }
4266
4267 /*
4268 * Many Intel PCH root ports do provide ACS-like features to disable peer
4269 * transactions and validate bus numbers in requests, but do not provide an
4270 * actual PCIe ACS capability. This is the list of device IDs known to fall
4271 * into that category as provided by Intel in Red Hat bugzilla 1037684.
4272 */
4273 static const u16 pci_quirk_intel_pch_acs_ids[] = {
4274 /* Ibexpeak PCH */
4275 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
4276 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
4277 /* Cougarpoint PCH */
4278 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
4279 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
4280 /* Pantherpoint PCH */
4281 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
4282 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
4283 /* Lynxpoint-H PCH */
4284 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
4285 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
4286 /* Lynxpoint-LP PCH */
4287 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
4288 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
4289 /* Wildcat PCH */
4290 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
4291 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
4292 /* Patsburg (X79) PCH */
4293 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
4294 /* Wellsburg (X99) PCH */
4295 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
4296 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
4297 /* Lynx Point (9 series) PCH */
4298 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
4299 };
4300
4301 static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
4302 {
4303 int i;
4304
4305 /* Filter out a few obvious non-matches first */
4306 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4307 return false;
4308
4309 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
4310 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
4311 return true;
4312
4313 return false;
4314 }
4315
4316 #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
4317
4318 static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
4319 {
4320 u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
4321 INTEL_PCH_ACS_FLAGS : 0;
4322
4323 if (!pci_quirk_intel_pch_acs_match(dev))
4324 return -ENOTTY;
4325
4326 return acs_flags & ~flags ? 0 : 1;
4327 }
4328
4329 /*
4330 * These QCOM root ports do provide ACS-like features to disable peer
4331 * transactions and validate bus numbers in requests, but do not provide an
4332 * actual PCIe ACS capability. Hardware supports source validation but it
4333 * will report the issue as Completer Abort instead of ACS Violation.
4334 * Hardware doesn't support peer-to-peer and each root port is a root
4335 * complex with unique segment numbers. It is not possible for one root
4336 * port to pass traffic to another root port. All PCIe transactions are
4337 * terminated inside the root port.
4338 */
4339 static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
4340 {
4341 u16 flags = (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV);
4342 int ret = acs_flags & ~flags ? 0 : 1;
4343
4344 pci_info(dev, "Using QCOM ACS Quirk (%d)\n", ret);
4345
4346 return ret;
4347 }
4348
4349 /*
4350 * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
4351 * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
4352 * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
4353 * control registers whereas the PCIe spec packs them into words (Rev 3.0,
4354 * 7.16 ACS Extended Capability). The bit definitions are correct, but the
4355 * control register is at offset 8 instead of 6 and we should probably use
4356 * dword accesses to them. This applies to the following PCI Device IDs, as
4357 * found in volume 1 of the datasheet[2]:
4358 *
4359 * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
4360 * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
4361 *
4362 * N.B. This doesn't fix what lspci shows.
4363 *
4364 * The 100 series chipset specification update includes this as errata #23[3].
4365 *
4366 * The 200 series chipset (Union Point) has the same bug according to the
4367 * specification update (Intel 200 Series Chipset Family Platform Controller
4368 * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
4369 * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
4370 * chipset include:
4371 *
4372 * 0xa290-0xa29f PCI Express Root port #{0-16}
4373 * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
4374 *
4375 * Mobile chipsets are also affected, 7th & 8th Generation
4376 * Specification update confirms ACS errata 22, status no fix: (7th Generation
4377 * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel
4378 * Processor Family I/O for U Quad Core Platforms Specification Update,
4379 * August 2017, Revision 002, Document#: 334660-002)[6]
4380 * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O
4381 * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U
4382 * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7]
4383 *
4384 * 0x9d10-0x9d1b PCI Express Root port #{1-12}
4385 *
4386 * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
4387 * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
4388 * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
4389 * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
4390 * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
4391 * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html
4392 * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html
4393 */
4394 static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
4395 {
4396 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4397 return false;
4398
4399 switch (dev->device) {
4400 case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
4401 case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
4402 case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */
4403 return true;
4404 }
4405
4406 return false;
4407 }
4408
4409 #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
4410
4411 static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
4412 {
4413 int pos;
4414 u32 cap, ctrl;
4415
4416 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4417 return -ENOTTY;
4418
4419 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4420 if (!pos)
4421 return -ENOTTY;
4422
4423 /* see pci_acs_flags_enabled() */
4424 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4425 acs_flags &= (cap | PCI_ACS_EC);
4426
4427 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4428
4429 return acs_flags & ~ctrl ? 0 : 1;
4430 }
4431
4432 static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
4433 {
4434 /*
4435 * SV, TB, and UF are not relevant to multifunction endpoints.
4436 *
4437 * Multifunction devices are only required to implement RR, CR, and DT
4438 * in their ACS capability if they support peer-to-peer transactions.
4439 * Devices matching this quirk have been verified by the vendor to not
4440 * perform peer-to-peer with other functions, allowing us to mask out
4441 * these bits as if they were unimplemented in the ACS capability.
4442 */
4443 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
4444 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
4445
4446 return acs_flags ? 0 : 1;
4447 }
4448
4449 static const struct pci_dev_acs_enabled {
4450 u16 vendor;
4451 u16 device;
4452 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
4453 } pci_dev_acs_enabled[] = {
4454 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
4455 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
4456 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
4457 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
4458 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
4459 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
4460 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
4461 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
4462 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
4463 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
4464 { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
4465 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
4466 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
4467 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
4468 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
4469 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
4470 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
4471 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
4472 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
4473 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
4474 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
4475 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
4476 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
4477 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
4478 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
4479 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
4480 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
4481 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
4482 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
4483 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
4484 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
4485 /* 82580 */
4486 { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
4487 { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
4488 { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
4489 { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
4490 { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
4491 { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
4492 { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
4493 /* 82576 */
4494 { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
4495 { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
4496 { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
4497 { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
4498 { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
4499 { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
4500 { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
4501 { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
4502 /* 82575 */
4503 { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
4504 { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
4505 { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
4506 /* I350 */
4507 { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
4508 { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
4509 { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
4510 { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
4511 /* 82571 (Quads omitted due to non-ACS switch) */
4512 { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
4513 { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
4514 { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
4515 { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
4516 /* I219 */
4517 { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
4518 { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
4519 /* QCOM QDF2xxx root ports */
4520 { PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs },
4521 { PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs },
4522 /* Intel PCH root ports */
4523 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
4524 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
4525 { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
4526 { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
4527 /* Cavium ThunderX */
4528 { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
4529 /* APM X-Gene */
4530 { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
4531 /* Ampere Computing */
4532 { PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs },
4533 { PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs },
4534 { PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs },
4535 { PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs },
4536 { PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs },
4537 { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
4538 { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
4539 { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
4540 { 0 }
4541 };
4542
4543 int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
4544 {
4545 const struct pci_dev_acs_enabled *i;
4546 int ret;
4547
4548 /*
4549 * Allow devices that do not expose standard PCIe ACS capabilities
4550 * or control to indicate their support here. Multi-function express
4551 * devices which do not allow internal peer-to-peer between functions,
4552 * but do not implement PCIe ACS may wish to return true here.
4553 */
4554 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
4555 if ((i->vendor == dev->vendor ||
4556 i->vendor == (u16)PCI_ANY_ID) &&
4557 (i->device == dev->device ||
4558 i->device == (u16)PCI_ANY_ID)) {
4559 ret = i->acs_enabled(dev, acs_flags);
4560 if (ret >= 0)
4561 return ret;
4562 }
4563 }
4564
4565 return -ENOTTY;
4566 }
4567
4568 /* Config space offset of Root Complex Base Address register */
4569 #define INTEL_LPC_RCBA_REG 0xf0
4570 /* 31:14 RCBA address */
4571 #define INTEL_LPC_RCBA_MASK 0xffffc000
4572 /* RCBA Enable */
4573 #define INTEL_LPC_RCBA_ENABLE (1 << 0)
4574
4575 /* Backbone Scratch Pad Register */
4576 #define INTEL_BSPR_REG 0x1104
4577 /* Backbone Peer Non-Posted Disable */
4578 #define INTEL_BSPR_REG_BPNPD (1 << 8)
4579 /* Backbone Peer Posted Disable */
4580 #define INTEL_BSPR_REG_BPPD (1 << 9)
4581
4582 /* Upstream Peer Decode Configuration Register */
4583 #define INTEL_UPDCR_REG 0x1114
4584 /* 5:0 Peer Decode Enable bits */
4585 #define INTEL_UPDCR_REG_MASK 0x3f
4586
4587 static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
4588 {
4589 u32 rcba, bspr, updcr;
4590 void __iomem *rcba_mem;
4591
4592 /*
4593 * Read the RCBA register from the LPC (D31:F0). PCH root ports
4594 * are D28:F* and therefore get probed before LPC, thus we can't
4595 * use pci_get_slot()/pci_read_config_dword() here.
4596 */
4597 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
4598 INTEL_LPC_RCBA_REG, &rcba);
4599 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
4600 return -EINVAL;
4601
4602 rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
4603 PAGE_ALIGN(INTEL_UPDCR_REG));
4604 if (!rcba_mem)
4605 return -ENOMEM;
4606
4607 /*
4608 * The BSPR can disallow peer cycles, but it's set by soft strap and
4609 * therefore read-only. If both posted and non-posted peer cycles are
4610 * disallowed, we're ok. If either are allowed, then we need to use
4611 * the UPDCR to disable peer decodes for each port. This provides the
4612 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
4613 */
4614 bspr = readl(rcba_mem + INTEL_BSPR_REG);
4615 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
4616 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
4617 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
4618 if (updcr & INTEL_UPDCR_REG_MASK) {
4619 pci_info(dev, "Disabling UPDCR peer decodes\n");
4620 updcr &= ~INTEL_UPDCR_REG_MASK;
4621 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
4622 }
4623 }
4624
4625 iounmap(rcba_mem);
4626 return 0;
4627 }
4628
4629 /* Miscellaneous Port Configuration register */
4630 #define INTEL_MPC_REG 0xd8
4631 /* MPC: Invalid Receive Bus Number Check Enable */
4632 #define INTEL_MPC_REG_IRBNCE (1 << 26)
4633
4634 static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
4635 {
4636 u32 mpc;
4637
4638 /*
4639 * When enabled, the IRBNCE bit of the MPC register enables the
4640 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
4641 * ensures that requester IDs fall within the bus number range
4642 * of the bridge. Enable if not already.
4643 */
4644 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
4645 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
4646 pci_info(dev, "Enabling MPC IRBNCE\n");
4647 mpc |= INTEL_MPC_REG_IRBNCE;
4648 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
4649 }
4650 }
4651
4652 static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
4653 {
4654 if (!pci_quirk_intel_pch_acs_match(dev))
4655 return -ENOTTY;
4656
4657 if (pci_quirk_enable_intel_lpc_acs(dev)) {
4658 pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n");
4659 return 0;
4660 }
4661
4662 pci_quirk_enable_intel_rp_mpc_acs(dev);
4663
4664 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
4665
4666 pci_info(dev, "Intel PCH root port ACS workaround enabled\n");
4667
4668 return 0;
4669 }
4670
4671 static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
4672 {
4673 int pos;
4674 u32 cap, ctrl;
4675
4676 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4677 return -ENOTTY;
4678
4679 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4680 if (!pos)
4681 return -ENOTTY;
4682
4683 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4684 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4685
4686 ctrl |= (cap & PCI_ACS_SV);
4687 ctrl |= (cap & PCI_ACS_RR);
4688 ctrl |= (cap & PCI_ACS_CR);
4689 ctrl |= (cap & PCI_ACS_UF);
4690
4691 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
4692
4693 pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n");
4694
4695 return 0;
4696 }
4697
4698 static int pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev *dev)
4699 {
4700 int pos;
4701 u32 cap, ctrl;
4702
4703 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4704 return -ENOTTY;
4705
4706 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
4707 if (!pos)
4708 return -ENOTTY;
4709
4710 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4711 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4712
4713 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
4714
4715 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
4716
4717 pci_info(dev, "Intel SPT PCH root port workaround: disabled ACS redirect\n");
4718
4719 return 0;
4720 }
4721
4722 static const struct pci_dev_acs_ops {
4723 u16 vendor;
4724 u16 device;
4725 int (*enable_acs)(struct pci_dev *dev);
4726 int (*disable_acs_redir)(struct pci_dev *dev);
4727 } pci_dev_acs_ops[] = {
4728 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
4729 .enable_acs = pci_quirk_enable_intel_pch_acs,
4730 },
4731 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
4732 .enable_acs = pci_quirk_enable_intel_spt_pch_acs,
4733 .disable_acs_redir = pci_quirk_disable_intel_spt_pch_acs_redir,
4734 },
4735 };
4736
4737 int pci_dev_specific_enable_acs(struct pci_dev *dev)
4738 {
4739 const struct pci_dev_acs_ops *p;
4740 int i, ret;
4741
4742 for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
4743 p = &pci_dev_acs_ops[i];
4744 if ((p->vendor == dev->vendor ||
4745 p->vendor == (u16)PCI_ANY_ID) &&
4746 (p->device == dev->device ||
4747 p->device == (u16)PCI_ANY_ID) &&
4748 p->enable_acs) {
4749 ret = p->enable_acs(dev);
4750 if (ret >= 0)
4751 return ret;
4752 }
4753 }
4754
4755 return -ENOTTY;
4756 }
4757
4758 int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
4759 {
4760 const struct pci_dev_acs_ops *p;
4761 int i, ret;
4762
4763 for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
4764 p = &pci_dev_acs_ops[i];
4765 if ((p->vendor == dev->vendor ||
4766 p->vendor == (u16)PCI_ANY_ID) &&
4767 (p->device == dev->device ||
4768 p->device == (u16)PCI_ANY_ID) &&
4769 p->disable_acs_redir) {
4770 ret = p->disable_acs_redir(dev);
4771 if (ret >= 0)
4772 return ret;
4773 }
4774 }
4775
4776 return -ENOTTY;
4777 }
4778
4779 /*
4780 * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with
4781 * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
4782 * Next Capability pointer in the MSI Capability Structure should point to
4783 * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
4784 * the list.
4785 */
4786 static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
4787 {
4788 int pos, i = 0;
4789 u8 next_cap;
4790 u16 reg16, *cap;
4791 struct pci_cap_saved_state *state;
4792
4793 /* Bail if the hardware bug is fixed */
4794 if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
4795 return;
4796
4797 /* Bail if MSI Capability Structure is not found for some reason */
4798 pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
4799 if (!pos)
4800 return;
4801
4802 /*
4803 * Bail if Next Capability pointer in the MSI Capability Structure
4804 * is not the expected incorrect 0x00.
4805 */
4806 pci_read_config_byte(pdev, pos + 1, &next_cap);
4807 if (next_cap)
4808 return;
4809
4810 /*
4811 * PCIe Capability Structure is expected to be at 0x50 and should
4812 * terminate the list (Next Capability pointer is 0x00). Verify
4813 * Capability Id and Next Capability pointer is as expected.
4814 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
4815 * to correctly set kernel data structures which have already been
4816 * set incorrectly due to the hardware bug.
4817 */
4818 pos = 0x50;
4819 pci_read_config_word(pdev, pos, &reg16);
4820 if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
4821 u32 status;
4822 #ifndef PCI_EXP_SAVE_REGS
4823 #define PCI_EXP_SAVE_REGS 7
4824 #endif
4825 int size = PCI_EXP_SAVE_REGS * sizeof(u16);
4826
4827 pdev->pcie_cap = pos;
4828 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
4829 pdev->pcie_flags_reg = reg16;
4830 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
4831 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
4832
4833 pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
4834 if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
4835 PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
4836 pdev->cfg_size = PCI_CFG_SPACE_SIZE;
4837
4838 if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
4839 return;
4840
4841 /* Save PCIe cap */
4842 state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
4843 if (!state)
4844 return;
4845
4846 state->cap.cap_nr = PCI_CAP_ID_EXP;
4847 state->cap.cap_extended = 0;
4848 state->cap.size = size;
4849 cap = (u16 *)&state->cap.data[0];
4850 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
4851 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
4852 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
4853 pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
4854 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
4855 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
4856 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
4857 hlist_add_head(&state->next, &pdev->saved_cap_space);
4858 }
4859 }
4860 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
4861
4862 /* FLR may cause some 82579 devices to hang */
4863 static void quirk_intel_no_flr(struct pci_dev *dev)
4864 {
4865 dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
4866 }
4867 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_intel_no_flr);
4868 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_intel_no_flr);
4869
4870 static void quirk_no_ext_tags(struct pci_dev *pdev)
4871 {
4872 struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
4873
4874 if (!bridge)
4875 return;
4876
4877 bridge->no_ext_tags = 1;
4878 pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n");
4879
4880 pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
4881 }
4882 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags);
4883 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
4884 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags);
4885 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
4886 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
4887 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags);
4888 DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags);
4889
4890 #ifdef CONFIG_PCI_ATS
4891 /*
4892 * Some devices have a broken ATS implementation causing IOMMU stalls.
4893 * Don't use ATS for those devices.
4894 */
4895 static void quirk_no_ats(struct pci_dev *pdev)
4896 {
4897 pci_info(pdev, "disabling ATS (broken on this device)\n");
4898 pdev->ats_cap = 0;
4899 }
4900
4901 /* AMD Stoney platform GPU */
4902 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_no_ats);
4903 #endif /* CONFIG_PCI_ATS */
4904
4905 /* Freescale PCIe doesn't support MSI in RC mode */
4906 static void quirk_fsl_no_msi(struct pci_dev *pdev)
4907 {
4908 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
4909 pdev->no_msi = 1;
4910 }
4911 DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);
4912
4913 /*
4914 * GPUs with integrated HDA controller for streaming audio to attached displays
4915 * need a device link from the HDA controller (consumer) to the GPU (supplier)
4916 * so that the GPU is powered up whenever the HDA controller is accessed.
4917 * The GPU and HDA controller are functions 0 and 1 of the same PCI device.
4918 * The device link stays in place until shutdown (or removal of the PCI device
4919 * if it's hotplugged). Runtime PM is allowed by default on the HDA controller
4920 * to prevent it from permanently keeping the GPU awake.
4921 */
4922 static void quirk_gpu_hda(struct pci_dev *hda)
4923 {
4924 struct pci_dev *gpu;
4925
4926 if (PCI_FUNC(hda->devfn) != 1)
4927 return;
4928
4929 gpu = pci_get_domain_bus_and_slot(pci_domain_nr(hda->bus),
4930 hda->bus->number,
4931 PCI_DEVFN(PCI_SLOT(hda->devfn), 0));
4932 if (!gpu || (gpu->class >> 16) != PCI_BASE_CLASS_DISPLAY) {
4933 pci_dev_put(gpu);
4934 return;
4935 }
4936
4937 if (!device_link_add(&hda->dev, &gpu->dev,
4938 DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME))
4939 pci_err(hda, "cannot link HDA to GPU %s\n", pci_name(gpu));
4940
4941 pm_runtime_allow(&hda->dev);
4942 pci_dev_put(gpu);
4943 }
4944 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
4945 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
4946 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID,
4947 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
4948 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
4949 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
4950
4951 /*
4952 * Some IDT switches incorrectly flag an ACS Source Validation error on
4953 * completions for config read requests even though PCIe r4.0, sec
4954 * 6.12.1.1, says that completions are never affected by ACS Source
4955 * Validation. Here's the text of IDT 89H32H8G3-YC, erratum #36:
4956 *
4957 * Item #36 - Downstream port applies ACS Source Validation to Completions
4958 * Section 6.12.1.1 of the PCI Express Base Specification 3.1 states that
4959 * completions are never affected by ACS Source Validation. However,
4960 * completions received by a downstream port of the PCIe switch from a
4961 * device that has not yet captured a PCIe bus number are incorrectly
4962 * dropped by ACS Source Validation by the switch downstream port.
4963 *
4964 * The workaround suggested by IDT is to issue a config write to the
4965 * downstream device before issuing the first config read. This allows the
4966 * downstream device to capture its bus and device numbers (see PCIe r4.0,
4967 * sec 2.2.9), thus avoiding the ACS error on the completion.
4968 *
4969 * However, we don't know when the device is ready to accept the config
4970 * write, so we do config reads until we receive a non-Config Request Retry
4971 * Status, then do the config write.
4972 *
4973 * To avoid hitting the erratum when doing the config reads, we disable ACS
4974 * SV around this process.
4975 */
4976 int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *l, int timeout)
4977 {
4978 int pos;
4979 u16 ctrl = 0;
4980 bool found;
4981 struct pci_dev *bridge = bus->self;
4982
4983 pos = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ACS);
4984
4985 /* Disable ACS SV before initial config reads */
4986 if (pos) {
4987 pci_read_config_word(bridge, pos + PCI_ACS_CTRL, &ctrl);
4988 if (ctrl & PCI_ACS_SV)
4989 pci_write_config_word(bridge, pos + PCI_ACS_CTRL,
4990 ctrl & ~PCI_ACS_SV);
4991 }
4992
4993 found = pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
4994
4995 /* Write Vendor ID (read-only) so the endpoint latches its bus/dev */
4996 if (found)
4997 pci_bus_write_config_word(bus, devfn, PCI_VENDOR_ID, 0);
4998
4999 /* Re-enable ACS_SV if it was previously enabled */
5000 if (ctrl & PCI_ACS_SV)
5001 pci_write_config_word(bridge, pos + PCI_ACS_CTRL, ctrl);
5002
5003 return found;
5004 }
5005
5006 /*
5007 * Microsemi Switchtec NTB uses devfn proxy IDs to move TLPs between
5008 * NT endpoints via the internal switch fabric. These IDs replace the
5009 * originating requestor ID TLPs which access host memory on peer NTB
5010 * ports. Therefore, all proxy IDs must be aliased to the NTB device
5011 * to permit access when the IOMMU is turned on.
5012 */
5013 static void quirk_switchtec_ntb_dma_alias(struct pci_dev *pdev)
5014 {
5015 void __iomem *mmio;
5016 struct ntb_info_regs __iomem *mmio_ntb;
5017 struct ntb_ctrl_regs __iomem *mmio_ctrl;
5018 u64 partition_map;
5019 u8 partition;
5020 int pp;
5021
5022 if (pci_enable_device(pdev)) {
5023 pci_err(pdev, "Cannot enable Switchtec device\n");
5024 return;
5025 }
5026
5027 mmio = pci_iomap(pdev, 0, 0);
5028 if (mmio == NULL) {
5029 pci_disable_device(pdev);
5030 pci_err(pdev, "Cannot iomap Switchtec device\n");
5031 return;
5032 }
5033
5034 pci_info(pdev, "Setting Switchtec proxy ID aliases\n");
5035
5036 mmio_ntb = mmio + SWITCHTEC_GAS_NTB_OFFSET;
5037 mmio_ctrl = (void __iomem *) mmio_ntb + SWITCHTEC_NTB_REG_CTRL_OFFSET;
5038
5039 partition = ioread8(&mmio_ntb->partition_id);
5040
5041 partition_map = ioread32(&mmio_ntb->ep_map);
5042 partition_map |= ((u64) ioread32(&mmio_ntb->ep_map + 4)) << 32;
5043 partition_map &= ~(1ULL << partition);
5044
5045 for (pp = 0; pp < (sizeof(partition_map) * 8); pp++) {
5046 struct ntb_ctrl_regs __iomem *mmio_peer_ctrl;
5047 u32 table_sz = 0;
5048 int te;
5049
5050 if (!(partition_map & (1ULL << pp)))
5051 continue;
5052
5053 pci_dbg(pdev, "Processing partition %d\n", pp);
5054
5055 mmio_peer_ctrl = &mmio_ctrl[pp];
5056
5057 table_sz = ioread16(&mmio_peer_ctrl->req_id_table_size);
5058 if (!table_sz) {
5059 pci_warn(pdev, "Partition %d table_sz 0\n", pp);
5060 continue;
5061 }
5062
5063 if (table_sz > 512) {
5064 pci_warn(pdev,
5065 "Invalid Switchtec partition %d table_sz %d\n",
5066 pp, table_sz);
5067 continue;
5068 }
5069
5070 for (te = 0; te < table_sz; te++) {
5071 u32 rid_entry;
5072 u8 devfn;
5073
5074 rid_entry = ioread32(&mmio_peer_ctrl->req_id_table[te]);
5075 devfn = (rid_entry >> 1) & 0xFF;
5076 pci_dbg(pdev,
5077 "Aliasing Partition %d Proxy ID %02x.%d\n",
5078 pp, PCI_SLOT(devfn), PCI_FUNC(devfn));
5079 pci_add_dma_alias(pdev, devfn);
5080 }
5081 }
5082
5083 pci_iounmap(pdev, mmio);
5084 pci_disable_device(pdev);
5085 }
5086 #define SWITCHTEC_QUIRK(vid) \
5087 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_MICROSEMI, vid, \
5088 PCI_CLASS_BRIDGE_OTHER, 8, quirk_switchtec_ntb_dma_alias)
5089
5090 SWITCHTEC_QUIRK(0x8531); /* PFX 24xG3 */
5091 SWITCHTEC_QUIRK(0x8532); /* PFX 32xG3 */
5092 SWITCHTEC_QUIRK(0x8533); /* PFX 48xG3 */
5093 SWITCHTEC_QUIRK(0x8534); /* PFX 64xG3 */
5094 SWITCHTEC_QUIRK(0x8535); /* PFX 80xG3 */
5095 SWITCHTEC_QUIRK(0x8536); /* PFX 96xG3 */
5096 SWITCHTEC_QUIRK(0x8541); /* PSX 24xG3 */
5097 SWITCHTEC_QUIRK(0x8542); /* PSX 32xG3 */
5098 SWITCHTEC_QUIRK(0x8543); /* PSX 48xG3 */
5099 SWITCHTEC_QUIRK(0x8544); /* PSX 64xG3 */
5100 SWITCHTEC_QUIRK(0x8545); /* PSX 80xG3 */
5101 SWITCHTEC_QUIRK(0x8546); /* PSX 96xG3 */
5102 SWITCHTEC_QUIRK(0x8551); /* PAX 24XG3 */
5103 SWITCHTEC_QUIRK(0x8552); /* PAX 32XG3 */
5104 SWITCHTEC_QUIRK(0x8553); /* PAX 48XG3 */
5105 SWITCHTEC_QUIRK(0x8554); /* PAX 64XG3 */
5106 SWITCHTEC_QUIRK(0x8555); /* PAX 80XG3 */
5107 SWITCHTEC_QUIRK(0x8556); /* PAX 96XG3 */
5108 SWITCHTEC_QUIRK(0x8561); /* PFXL 24XG3 */
5109 SWITCHTEC_QUIRK(0x8562); /* PFXL 32XG3 */
5110 SWITCHTEC_QUIRK(0x8563); /* PFXL 48XG3 */
5111 SWITCHTEC_QUIRK(0x8564); /* PFXL 64XG3 */
5112 SWITCHTEC_QUIRK(0x8565); /* PFXL 80XG3 */
5113 SWITCHTEC_QUIRK(0x8566); /* PFXL 96XG3 */
5114 SWITCHTEC_QUIRK(0x8571); /* PFXI 24XG3 */
5115 SWITCHTEC_QUIRK(0x8572); /* PFXI 32XG3 */
5116 SWITCHTEC_QUIRK(0x8573); /* PFXI 48XG3 */
5117 SWITCHTEC_QUIRK(0x8574); /* PFXI 64XG3 */
5118 SWITCHTEC_QUIRK(0x8575); /* PFXI 80XG3 */
5119 SWITCHTEC_QUIRK(0x8576); /* PFXI 96XG3 */