]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blob - drivers/pinctrl/pinctrl-amd.h
Merge branches 'for-4.11/upstream-fixes', 'for-4.12/accutouch', 'for-4.12/cp2112...
[mirror_ubuntu-artful-kernel.git] / drivers / pinctrl / pinctrl-amd.h
1 /*
2 * GPIO driver for AMD
3 *
4 * Copyright (c) 2014,2015 Ken Xue <Ken.Xue@amd.com>
5 * Jeff Wu <Jeff.Wu@amd.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 */
12
13 #ifndef _PINCTRL_AMD_H
14 #define _PINCTRL_AMD_H
15
16 #define AMD_GPIO_PINS_PER_BANK 64
17
18 #define AMD_GPIO_PINS_BANK0 63
19 #define AMD_GPIO_PINS_BANK1 64
20 #define AMD_GPIO_PINS_BANK2 56
21 #define AMD_GPIO_PINS_BANK3 32
22
23 #define WAKE_INT_MASTER_REG 0xfc
24 #define EOI_MASK (1 << 29)
25
26 #define WAKE_INT_STATUS_REG0 0x2f8
27 #define WAKE_INT_STATUS_REG1 0x2fc
28
29 #define DB_TMR_OUT_OFF 0
30 #define DB_TMR_OUT_UNIT_OFF 4
31 #define DB_CNTRL_OFF 5
32 #define DB_TMR_LARGE_OFF 7
33 #define LEVEL_TRIG_OFF 8
34 #define ACTIVE_LEVEL_OFF 9
35 #define INTERRUPT_ENABLE_OFF 11
36 #define INTERRUPT_MASK_OFF 12
37 #define WAKE_CNTRL_OFF_S0I3 13
38 #define WAKE_CNTRL_OFF_S3 14
39 #define WAKE_CNTRL_OFF_S4 15
40 #define PIN_STS_OFF 16
41 #define DRV_STRENGTH_SEL_OFF 17
42 #define PULL_UP_SEL_OFF 19
43 #define PULL_UP_ENABLE_OFF 20
44 #define PULL_DOWN_ENABLE_OFF 21
45 #define OUTPUT_VALUE_OFF 22
46 #define OUTPUT_ENABLE_OFF 23
47 #define SW_CNTRL_IN_OFF 24
48 #define SW_CNTRL_EN_OFF 25
49 #define INTERRUPT_STS_OFF 28
50 #define WAKE_STS_OFF 29
51
52 #define DB_TMR_OUT_MASK 0xFUL
53 #define DB_CNTRl_MASK 0x3UL
54 #define ACTIVE_LEVEL_MASK 0x3UL
55 #define DRV_STRENGTH_SEL_MASK 0x3UL
56
57 #define DB_TYPE_NO_DEBOUNCE 0x0UL
58 #define DB_TYPE_PRESERVE_LOW_GLITCH 0x1UL
59 #define DB_TYPE_PRESERVE_HIGH_GLITCH 0x2UL
60 #define DB_TYPE_REMOVE_GLITCH 0x3UL
61
62 #define EDGE_TRAGGER 0x0UL
63 #define LEVEL_TRIGGER 0x1UL
64
65 #define ACTIVE_HIGH 0x0UL
66 #define ACTIVE_LOW 0x1UL
67 #define BOTH_EADGE 0x2UL
68
69 #define ENABLE_INTERRUPT 0x1UL
70 #define DISABLE_INTERRUPT 0x0UL
71
72 #define ENABLE_INTERRUPT_MASK 0x0UL
73 #define DISABLE_INTERRUPT_MASK 0x1UL
74
75 #define CLR_INTR_STAT 0x1UL
76
77 struct amd_pingroup {
78 const char *name;
79 const unsigned *pins;
80 unsigned npins;
81 };
82
83 struct amd_function {
84 const char *name;
85 const char * const *groups;
86 unsigned ngroups;
87 };
88
89 struct amd_gpio {
90 spinlock_t lock;
91 void __iomem *base;
92
93 const struct amd_pingroup *groups;
94 u32 ngroups;
95 struct pinctrl_dev *pctrl;
96 struct gpio_chip gc;
97 unsigned int hwbank_num;
98 struct resource *res;
99 struct platform_device *pdev;
100 };
101
102 /* KERNCZ configuration*/
103 static const struct pinctrl_pin_desc kerncz_pins[] = {
104 PINCTRL_PIN(0, "GPIO_0"),
105 PINCTRL_PIN(1, "GPIO_1"),
106 PINCTRL_PIN(2, "GPIO_2"),
107 PINCTRL_PIN(3, "GPIO_3"),
108 PINCTRL_PIN(4, "GPIO_4"),
109 PINCTRL_PIN(5, "GPIO_5"),
110 PINCTRL_PIN(6, "GPIO_6"),
111 PINCTRL_PIN(7, "GPIO_7"),
112 PINCTRL_PIN(8, "GPIO_8"),
113 PINCTRL_PIN(9, "GPIO_9"),
114 PINCTRL_PIN(10, "GPIO_10"),
115 PINCTRL_PIN(11, "GPIO_11"),
116 PINCTRL_PIN(12, "GPIO_12"),
117 PINCTRL_PIN(13, "GPIO_13"),
118 PINCTRL_PIN(14, "GPIO_14"),
119 PINCTRL_PIN(15, "GPIO_15"),
120 PINCTRL_PIN(16, "GPIO_16"),
121 PINCTRL_PIN(17, "GPIO_17"),
122 PINCTRL_PIN(18, "GPIO_18"),
123 PINCTRL_PIN(19, "GPIO_19"),
124 PINCTRL_PIN(20, "GPIO_20"),
125 PINCTRL_PIN(23, "GPIO_23"),
126 PINCTRL_PIN(24, "GPIO_24"),
127 PINCTRL_PIN(25, "GPIO_25"),
128 PINCTRL_PIN(26, "GPIO_26"),
129 PINCTRL_PIN(39, "GPIO_39"),
130 PINCTRL_PIN(40, "GPIO_40"),
131 PINCTRL_PIN(43, "GPIO_42"),
132 PINCTRL_PIN(46, "GPIO_46"),
133 PINCTRL_PIN(47, "GPIO_47"),
134 PINCTRL_PIN(48, "GPIO_48"),
135 PINCTRL_PIN(49, "GPIO_49"),
136 PINCTRL_PIN(50, "GPIO_50"),
137 PINCTRL_PIN(51, "GPIO_51"),
138 PINCTRL_PIN(52, "GPIO_52"),
139 PINCTRL_PIN(53, "GPIO_53"),
140 PINCTRL_PIN(54, "GPIO_54"),
141 PINCTRL_PIN(55, "GPIO_55"),
142 PINCTRL_PIN(56, "GPIO_56"),
143 PINCTRL_PIN(57, "GPIO_57"),
144 PINCTRL_PIN(58, "GPIO_58"),
145 PINCTRL_PIN(59, "GPIO_59"),
146 PINCTRL_PIN(60, "GPIO_60"),
147 PINCTRL_PIN(61, "GPIO_61"),
148 PINCTRL_PIN(62, "GPIO_62"),
149 PINCTRL_PIN(64, "GPIO_64"),
150 PINCTRL_PIN(65, "GPIO_65"),
151 PINCTRL_PIN(66, "GPIO_66"),
152 PINCTRL_PIN(68, "GPIO_68"),
153 PINCTRL_PIN(69, "GPIO_69"),
154 PINCTRL_PIN(70, "GPIO_70"),
155 PINCTRL_PIN(71, "GPIO_71"),
156 PINCTRL_PIN(72, "GPIO_72"),
157 PINCTRL_PIN(74, "GPIO_74"),
158 PINCTRL_PIN(75, "GPIO_75"),
159 PINCTRL_PIN(76, "GPIO_76"),
160 PINCTRL_PIN(84, "GPIO_84"),
161 PINCTRL_PIN(85, "GPIO_85"),
162 PINCTRL_PIN(86, "GPIO_86"),
163 PINCTRL_PIN(87, "GPIO_87"),
164 PINCTRL_PIN(88, "GPIO_88"),
165 PINCTRL_PIN(89, "GPIO_89"),
166 PINCTRL_PIN(90, "GPIO_90"),
167 PINCTRL_PIN(91, "GPIO_91"),
168 PINCTRL_PIN(92, "GPIO_92"),
169 PINCTRL_PIN(93, "GPIO_93"),
170 PINCTRL_PIN(95, "GPIO_95"),
171 PINCTRL_PIN(96, "GPIO_96"),
172 PINCTRL_PIN(97, "GPIO_97"),
173 PINCTRL_PIN(98, "GPIO_98"),
174 PINCTRL_PIN(99, "GPIO_99"),
175 PINCTRL_PIN(100, "GPIO_100"),
176 PINCTRL_PIN(101, "GPIO_101"),
177 PINCTRL_PIN(102, "GPIO_102"),
178 PINCTRL_PIN(113, "GPIO_113"),
179 PINCTRL_PIN(114, "GPIO_114"),
180 PINCTRL_PIN(115, "GPIO_115"),
181 PINCTRL_PIN(116, "GPIO_116"),
182 PINCTRL_PIN(117, "GPIO_117"),
183 PINCTRL_PIN(118, "GPIO_118"),
184 PINCTRL_PIN(119, "GPIO_119"),
185 PINCTRL_PIN(120, "GPIO_120"),
186 PINCTRL_PIN(121, "GPIO_121"),
187 PINCTRL_PIN(122, "GPIO_122"),
188 PINCTRL_PIN(126, "GPIO_126"),
189 PINCTRL_PIN(129, "GPIO_129"),
190 PINCTRL_PIN(130, "GPIO_130"),
191 PINCTRL_PIN(131, "GPIO_131"),
192 PINCTRL_PIN(132, "GPIO_132"),
193 PINCTRL_PIN(133, "GPIO_133"),
194 PINCTRL_PIN(135, "GPIO_135"),
195 PINCTRL_PIN(136, "GPIO_136"),
196 PINCTRL_PIN(137, "GPIO_137"),
197 PINCTRL_PIN(138, "GPIO_138"),
198 PINCTRL_PIN(139, "GPIO_139"),
199 PINCTRL_PIN(140, "GPIO_140"),
200 PINCTRL_PIN(141, "GPIO_141"),
201 PINCTRL_PIN(142, "GPIO_142"),
202 PINCTRL_PIN(143, "GPIO_143"),
203 PINCTRL_PIN(144, "GPIO_144"),
204 PINCTRL_PIN(145, "GPIO_145"),
205 PINCTRL_PIN(146, "GPIO_146"),
206 PINCTRL_PIN(147, "GPIO_147"),
207 PINCTRL_PIN(148, "GPIO_148"),
208 PINCTRL_PIN(166, "GPIO_166"),
209 PINCTRL_PIN(167, "GPIO_167"),
210 PINCTRL_PIN(168, "GPIO_168"),
211 PINCTRL_PIN(169, "GPIO_169"),
212 PINCTRL_PIN(170, "GPIO_170"),
213 PINCTRL_PIN(171, "GPIO_171"),
214 PINCTRL_PIN(172, "GPIO_172"),
215 PINCTRL_PIN(173, "GPIO_173"),
216 PINCTRL_PIN(174, "GPIO_174"),
217 PINCTRL_PIN(175, "GPIO_175"),
218 PINCTRL_PIN(176, "GPIO_176"),
219 PINCTRL_PIN(177, "GPIO_177"),
220 };
221
222 static const unsigned i2c0_pins[] = {145, 146};
223 static const unsigned i2c1_pins[] = {147, 148};
224 static const unsigned i2c2_pins[] = {113, 114};
225 static const unsigned i2c3_pins[] = {19, 20};
226
227 static const unsigned uart0_pins[] = {135, 136, 137, 138, 139};
228 static const unsigned uart1_pins[] = {140, 141, 142, 143, 144};
229
230 static const struct amd_pingroup kerncz_groups[] = {
231 {
232 .name = "i2c0",
233 .pins = i2c0_pins,
234 .npins = 2,
235 },
236 {
237 .name = "i2c1",
238 .pins = i2c1_pins,
239 .npins = 2,
240 },
241 {
242 .name = "i2c2",
243 .pins = i2c2_pins,
244 .npins = 2,
245 },
246 {
247 .name = "i2c3",
248 .pins = i2c3_pins,
249 .npins = 2,
250 },
251 {
252 .name = "uart0",
253 .pins = uart0_pins,
254 .npins = 9,
255 },
256 {
257 .name = "uart1",
258 .pins = uart1_pins,
259 .npins = 5,
260 },
261 };
262
263 #endif